blob: aa36e1bce87444090d8512dba9fade13e8d11000 [file] [log] [blame]
Saeed Bishara651c74c2008-06-22 22:45:06 +02001/*
2 * arch/arm/mach-kirkwood/common.c
3 *
4 * Core functions for Marvell Kirkwood SoCs
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/platform_device.h>
14#include <linux/serial_8250.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020015#include <linux/ata_platform.h>
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -040016#include <linux/mtd/nand.h>
Andrew Lunnee962722011-05-15 13:32:48 +020017#include <linux/dma-mapping.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010018#include <linux/clk-provider.h>
19#include <linux/spinlock.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020020#include <net/dsa.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020021#include <asm/page.h>
22#include <asm/timex.h>
Eric Cooper9c153642011-02-02 17:16:11 -050023#include <asm/kexec.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020024#include <asm/mach/map.h>
25#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/kirkwood.h>
Nicolas Pitrefdd8b072009-04-22 20:08:17 +010027#include <mach/bridge-regs.h>
apatard@mandriva.com49106c72010-05-31 13:49:12 +020028#include <plat/audio.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020029#include <plat/cache-feroceon-l2.h>
Nicolas Pitre8235ee02009-02-14 03:15:55 -050030#include <plat/mvsdio.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020031#include <plat/orion_nand.h>
Andrew Lunn72053352012-02-08 15:52:47 +010032#include <plat/ehci-orion.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020033#include <plat/common.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020034#include <plat/time.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010035#include <plat/addr-map.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010036#include <plat/mv_xor.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020037#include "common.h"
38
39/*****************************************************************************
40 * I/O Address Mapping
41 ****************************************************************************/
42static struct map_desc kirkwood_io_desc[] __initdata = {
43 {
44 .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
45 .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
46 .length = KIRKWOOD_PCIE_IO_SIZE,
47 .type = MT_DEVICE,
48 }, {
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030049 .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
50 .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
51 .length = KIRKWOOD_PCIE1_IO_SIZE,
52 .type = MT_DEVICE,
53 }, {
Saeed Bishara651c74c2008-06-22 22:45:06 +020054 .virtual = KIRKWOOD_REGS_VIRT_BASE,
55 .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
56 .length = KIRKWOOD_REGS_SIZE,
57 .type = MT_DEVICE,
58 },
59};
60
61void __init kirkwood_map_io(void)
62{
63 iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
64}
65
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020066/*
67 * Default clock control bits. Any bit _not_ set in this variable
68 * will be cleared from the hardware after platform devices have been
69 * registered. Some reserved bits must be set to 1.
70 */
71unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
Andrew Lunn7e3819d2011-05-15 13:32:44 +020072
Saeed Bishara651c74c2008-06-22 22:45:06 +020073
74/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010075 * CLK tree
76 ****************************************************************************/
77static DEFINE_SPINLOCK(gating_lock);
78static struct clk *tclk;
79
80static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
81{
82 return clk_register_gate(NULL, name, "tclk", CLK_IGNORE_UNUSED,
83 (void __iomem *)CLOCK_GATING_CTRL,
84 bit_idx, 0, &gating_lock);
85}
86
87void __init kirkwood_clk_init(void)
88{
Andrew Lunnf4f75612012-02-19 11:39:27 +010089 struct clk *runit, *ge0, *ge1, *sata0, *sata1, *usb0, *sdio;
Andrew Lunn27e53cf2012-03-08 21:45:59 +010090 struct clk *crypto, *xor0, *xor1, *pex0, *pex1;
Andrew Lunn4574b882012-04-06 17:17:26 +020091
Andrew Lunn2f129bf2011-12-15 08:15:07 +010092 tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
93 CLK_IS_ROOT, kirkwood_tclk);
94
Andrew Lunn4574b882012-04-06 17:17:26 +020095 runit = kirkwood_register_gate("runit", CGC_BIT_RUNIT);
Andrew Lunn452503e2011-12-24 01:24:24 +010096 ge0 = kirkwood_register_gate("ge0", CGC_BIT_GE0);
97 ge1 = kirkwood_register_gate("ge1", CGC_BIT_GE1);
Andrew Lunneee98992012-02-18 22:26:42 +010098 sata0 = kirkwood_register_gate("sata0", CGC_BIT_SATA0);
99 sata1 = kirkwood_register_gate("sata1", CGC_BIT_SATA1);
Andrew Lunn8c869ed2012-04-15 12:53:47 +0200100 usb0 = kirkwood_register_gate("usb0", CGC_BIT_USB0);
Andrew Lunnf4f75612012-02-19 11:39:27 +0100101 sdio = kirkwood_register_gate("sdio", CGC_BIT_SDIO);
Andrew Lunn1f80b122012-02-19 11:56:19 +0100102 crypto = kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
Andrew Lunnc5101822012-02-19 13:30:26 +0100103 xor0 = kirkwood_register_gate("xor0", CGC_BIT_XOR0);
104 xor1 = kirkwood_register_gate("xor1", CGC_BIT_XOR1);
Andrew Lunn27e53cf2012-03-08 21:45:59 +0100105 pex0 = kirkwood_register_gate("pex0", CGC_BIT_PEX0);
106 pex1 = kirkwood_register_gate("pex1", CGC_BIT_PEX1);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100107 kirkwood_register_gate("audio", CGC_BIT_AUDIO);
108 kirkwood_register_gate("tdm", CGC_BIT_TDM);
109 kirkwood_register_gate("tsu", CGC_BIT_TSU);
Andrew Lunn4574b882012-04-06 17:17:26 +0200110
111 /* clkdev entries, mapping clks to devices */
112 orion_clkdev_add(NULL, "orion_spi.0", runit);
113 orion_clkdev_add(NULL, "orion_spi.1", runit);
Andrew Lunn452503e2011-12-24 01:24:24 +0100114 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
115 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
Andrew Lunn4f04be62012-03-04 16:57:31 +0100116 orion_clkdev_add(NULL, "orion_wdt", tclk);
Andrew Lunneee98992012-02-18 22:26:42 +0100117 orion_clkdev_add("0", "sata_mv.0", sata0);
118 orion_clkdev_add("1", "sata_mv.0", sata1);
Andrew Lunn8c869ed2012-04-15 12:53:47 +0200119 orion_clkdev_add(NULL, "orion-ehci.0", usb0);
Andrew Lunn9c2bd502012-02-19 11:01:22 +0100120 orion_clkdev_add(NULL, "orion_nand", runit);
Andrew Lunnf4f75612012-02-19 11:39:27 +0100121 orion_clkdev_add(NULL, "mvsdio", sdio);
Andrew Lunn1f80b122012-02-19 11:56:19 +0100122 orion_clkdev_add(NULL, "mv_crypto", crypto);
Andrew Lunnc5101822012-02-19 13:30:26 +0100123 orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".0", xor0);
124 orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".1", xor1);
Andrew Lunn27e53cf2012-03-08 21:45:59 +0100125 orion_clkdev_add("0", "pcie", pex0);
126 orion_clkdev_add("1", "pcie", pex1);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100127}
128
129/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200130 * EHCI0
131 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200132void __init kirkwood_ehci_init(void)
133{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200134 kirkwood_clk_ctrl |= CGC_USB0;
Andrew Lunn72053352012-02-08 15:52:47 +0100135 orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200136}
137
138
139/*****************************************************************************
140 * GE00
141 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200142void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
143{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200144 kirkwood_clk_ctrl |= CGC_GE0;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200145
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100146 orion_ge00_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200147 GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
Andrew Lunn452503e2011-12-24 01:24:24 +0100148 IRQ_KIRKWOOD_GE00_ERR);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200149}
150
151
152/*****************************************************************************
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200153 * GE01
154 ****************************************************************************/
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200155void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
156{
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200157
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200158 kirkwood_clk_ctrl |= CGC_GE1;
159
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100160 orion_ge01_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200161 GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
Andrew Lunn452503e2011-12-24 01:24:24 +0100162 IRQ_KIRKWOOD_GE01_ERR);
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200163}
164
165
166/*****************************************************************************
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200167 * Ethernet switch
168 ****************************************************************************/
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200169void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
170{
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200171 orion_ge00_switch_init(d, irq);
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200172}
173
174
175/*****************************************************************************
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400176 * NAND flash
177 ****************************************************************************/
178static struct resource kirkwood_nand_resource = {
179 .flags = IORESOURCE_MEM,
180 .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
181 .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
182 KIRKWOOD_NAND_MEM_SIZE - 1,
183};
184
185static struct orion_nand_data kirkwood_nand_data = {
186 .cle = 0,
187 .ale = 1,
188 .width = 8,
189};
190
191static struct platform_device kirkwood_nand_flash = {
192 .name = "orion_nand",
193 .id = -1,
194 .dev = {
195 .platform_data = &kirkwood_nand_data,
196 },
197 .resource = &kirkwood_nand_resource,
198 .num_resources = 1,
199};
200
201void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
202 int chip_delay)
203{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200204 kirkwood_clk_ctrl |= CGC_RUNIT;
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400205 kirkwood_nand_data.parts = parts;
206 kirkwood_nand_data.nr_parts = nr_parts;
207 kirkwood_nand_data.chip_delay = chip_delay;
208 platform_device_register(&kirkwood_nand_flash);
209}
210
Ben Dooks010937e2010-04-20 10:26:19 +0100211void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
212 int (*dev_ready)(struct mtd_info *))
213{
214 kirkwood_clk_ctrl |= CGC_RUNIT;
215 kirkwood_nand_data.parts = parts;
216 kirkwood_nand_data.nr_parts = nr_parts;
217 kirkwood_nand_data.dev_ready = dev_ready;
218 platform_device_register(&kirkwood_nand_flash);
219}
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400220
221/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200222 * SoC RTC
223 ****************************************************************************/
Jason Coopere871b872012-03-06 23:55:04 +0000224static void __init kirkwood_rtc_init(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200225{
Andrew Lunn47480582011-05-15 13:32:43 +0200226 orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200227}
228
229
230/*****************************************************************************
231 * SATA
232 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200233void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
234{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200235 kirkwood_clk_ctrl |= CGC_SATA0;
236 if (sata_data->n_ports > 1)
237 kirkwood_clk_ctrl |= CGC_SATA1;
Andrew Lunn9e613f82011-05-15 13:32:50 +0200238
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100239 orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200240}
241
242
243/*****************************************************************************
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500244 * SD/SDIO/MMC
245 ****************************************************************************/
246static struct resource mvsdio_resources[] = {
247 [0] = {
248 .start = SDIO_PHYS_BASE,
249 .end = SDIO_PHYS_BASE + SZ_1K - 1,
250 .flags = IORESOURCE_MEM,
251 },
252 [1] = {
253 .start = IRQ_KIRKWOOD_SDIO,
254 .end = IRQ_KIRKWOOD_SDIO,
255 .flags = IORESOURCE_IRQ,
256 },
257};
258
Andrew Lunn5c602552011-05-15 13:32:40 +0200259static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500260
261static struct platform_device kirkwood_sdio = {
262 .name = "mvsdio",
263 .id = -1,
264 .dev = {
265 .dma_mask = &mvsdio_dmamask,
Andrew Lunn5c602552011-05-15 13:32:40 +0200266 .coherent_dma_mask = DMA_BIT_MASK(32),
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500267 },
268 .num_resources = ARRAY_SIZE(mvsdio_resources),
269 .resource = mvsdio_resources,
270};
271
272void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
273{
274 u32 dev, rev;
275
276 kirkwood_pcie_id(&dev, &rev);
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300277 if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500278 mvsdio_data->clock = 100000000;
279 else
280 mvsdio_data->clock = 200000000;
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200281 kirkwood_clk_ctrl |= CGC_SDIO;
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500282 kirkwood_sdio.dev.platform_data = mvsdio_data;
283 platform_device_register(&kirkwood_sdio);
284}
285
286
287/*****************************************************************************
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200288 * SPI
289 ****************************************************************************/
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200290void __init kirkwood_spi_init()
291{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200292 kirkwood_clk_ctrl |= CGC_RUNIT;
Andrew Lunn4574b882012-04-06 17:17:26 +0200293 orion_spi_init(SPI_PHYS_BASE);
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200294}
295
296
297/*****************************************************************************
Martin Michlmayr6574e002009-03-23 19:13:21 +0100298 * I2C
299 ****************************************************************************/
Martin Michlmayr6574e002009-03-23 19:13:21 +0100300void __init kirkwood_i2c_init(void)
301{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200302 orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
Martin Michlmayr6574e002009-03-23 19:13:21 +0100303}
304
305
306/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200307 * UART0
308 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200309
310void __init kirkwood_uart0_init(void)
311{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200312 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100313 IRQ_KIRKWOOD_UART_0, tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200314}
315
316
317/*****************************************************************************
318 * UART1
319 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200320void __init kirkwood_uart1_init(void)
321{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200322 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100323 IRQ_KIRKWOOD_UART_1, tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200324}
325
Saeed Bishara651c74c2008-06-22 22:45:06 +0200326/*****************************************************************************
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400327 * Cryptographic Engines and Security Accelerator (CESA)
328 ****************************************************************************/
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400329void __init kirkwood_crypto_init(void)
330{
331 kirkwood_clk_ctrl |= CGC_CRYPTO;
Andrew Lunn44350062011-05-15 13:32:51 +0200332 orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
333 KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400334}
335
336
337/*****************************************************************************
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100338 * XOR0
339 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000340void __init kirkwood_xor0_init(void)
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100341{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200342 kirkwood_clk_ctrl |= CGC_XOR0;
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100343 orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200344 IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100345}
346
347
348/*****************************************************************************
349 * XOR1
350 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000351void __init kirkwood_xor1_init(void)
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100352{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200353 kirkwood_clk_ctrl |= CGC_XOR1;
Andrew Lunnee962722011-05-15 13:32:48 +0200354 orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
355 IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100356}
357
358
359/*****************************************************************************
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200360 * Watchdog
361 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000362void __init kirkwood_wdt_init(void)
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200363{
Andrew Lunn4f04be62012-03-04 16:57:31 +0100364 orion_wdt_init();
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200365}
366
367
368/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200369 * Time handling
370 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200371void __init kirkwood_init_early(void)
372{
373 orion_time_set_base(TIMER_VIRT_BASE);
374}
375
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200376int kirkwood_tclk;
377
Nicolas Pitre9b8ebfe2011-03-03 15:08:53 -0500378static int __init kirkwood_find_tclk(void)
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200379{
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300380 u32 dev, rev;
381
382 kirkwood_pcie_id(&dev, &rev);
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300383
Simon Guinot2fa0f932010-10-21 11:42:28 +0200384 if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
385 if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
386 return 200000000;
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300387
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200388 return 166666667;
389}
390
Li Jie6de95c12009-11-05 07:29:54 -0800391static void __init kirkwood_timer_init(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200392{
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200393 kirkwood_tclk = kirkwood_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200394
395 orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
396 IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200397}
398
399struct sys_timer kirkwood_timer = {
400 .init = kirkwood_timer_init,
401};
402
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200403/*****************************************************************************
404 * Audio
405 ****************************************************************************/
406static struct resource kirkwood_i2s_resources[] = {
407 [0] = {
408 .start = AUDIO_PHYS_BASE,
409 .end = AUDIO_PHYS_BASE + SZ_16K - 1,
410 .flags = IORESOURCE_MEM,
411 },
412 [1] = {
413 .start = IRQ_KIRKWOOD_I2S,
414 .end = IRQ_KIRKWOOD_I2S,
415 .flags = IORESOURCE_IRQ,
416 },
417};
418
419static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200420 .burst = 128,
421};
422
423static struct platform_device kirkwood_i2s_device = {
424 .name = "kirkwood-i2s",
425 .id = -1,
426 .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
427 .resource = kirkwood_i2s_resources,
428 .dev = {
429 .platform_data = &kirkwood_i2s_data,
430 },
431};
432
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000433static struct platform_device kirkwood_pcm_device = {
Arnaud Patard (Rtp)c88e7b92010-08-30 16:00:05 +0200434 .name = "kirkwood-pcm-audio",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000435 .id = -1,
436};
437
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200438void __init kirkwood_audio_init(void)
439{
440 kirkwood_clk_ctrl |= CGC_AUDIO;
441 platform_device_register(&kirkwood_i2s_device);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000442 platform_device_register(&kirkwood_pcm_device);
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200443}
Saeed Bishara651c74c2008-06-22 22:45:06 +0200444
445/*****************************************************************************
446 * General
447 ****************************************************************************/
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300448/*
449 * Identify device ID and revision.
450 */
Jason Cooper2b45e052012-02-29 17:39:08 +0000451char * __init kirkwood_id(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200452{
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300453 u32 dev, rev;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200454
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300455 kirkwood_pcie_id(&dev, &rev);
456
457 if (dev == MV88F6281_DEV_ID) {
458 if (rev == MV88F6281_REV_Z0)
459 return "MV88F6281-Z0";
460 else if (rev == MV88F6281_REV_A0)
461 return "MV88F6281-A0";
Siddarth Goreaec1bad2009-06-09 14:41:02 +0530462 else if (rev == MV88F6281_REV_A1)
463 return "MV88F6281-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300464 else
465 return "MV88F6281-Rev-Unsupported";
466 } else if (dev == MV88F6192_DEV_ID) {
467 if (rev == MV88F6192_REV_Z0)
468 return "MV88F6192-Z0";
469 else if (rev == MV88F6192_REV_A0)
470 return "MV88F6192-A0";
Saeed Bishara1c2003a2010-06-01 18:09:26 +0300471 else if (rev == MV88F6192_REV_A1)
472 return "MV88F6192-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300473 else
474 return "MV88F6192-Rev-Unsupported";
475 } else if (dev == MV88F6180_DEV_ID) {
476 if (rev == MV88F6180_REV_A0)
477 return "MV88F6180-Rev-A0";
Saeed Bishara1c2003a2010-06-01 18:09:26 +0300478 else if (rev == MV88F6180_REV_A1)
479 return "MV88F6180-Rev-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300480 else
481 return "MV88F6180-Rev-Unsupported";
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300482 } else if (dev == MV88F6282_DEV_ID) {
483 if (rev == MV88F6282_REV_A0)
484 return "MV88F6282-Rev-A0";
Martin Michlmayra87d89e2011-11-03 12:57:43 +0000485 else if (rev == MV88F6282_REV_A1)
486 return "MV88F6282-Rev-A1";
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300487 else
488 return "MV88F6282-Rev-Unsupported";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300489 } else {
490 return "Device-Unknown";
491 }
Saeed Bishara651c74c2008-06-22 22:45:06 +0200492}
493
Jason Cooper2b45e052012-02-29 17:39:08 +0000494void __init kirkwood_l2_init(void)
Saeed Bishara13387602008-06-23 01:05:08 -1100495{
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300496#ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
497 writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
498 feroceon_l2_init(1);
499#else
500 writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
501 feroceon_l2_init(0);
502#endif
Saeed Bishara13387602008-06-23 01:05:08 -1100503}
504
Saeed Bishara651c74c2008-06-22 22:45:06 +0200505void __init kirkwood_init(void)
506{
507 printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200508 kirkwood_id(), kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200509
Lennert Buytenhek2bf30102009-11-12 20:31:14 +0100510 /*
511 * Disable propagation of mbus errors to the CPU local bus,
512 * as this causes mbus errors (which can occur for example
513 * for PCI aborts) to throw CPU aborts, which we're not set
514 * up to deal with.
515 */
516 writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
517
Saeed Bishara651c74c2008-06-22 22:45:06 +0200518 kirkwood_setup_cpu_mbus();
519
520#ifdef CONFIG_CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300521 kirkwood_l2_init();
Saeed Bishara651c74c2008-06-22 22:45:06 +0200522#endif
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500523
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100524 /* Setup root of clk tree */
525 kirkwood_clk_init();
526
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500527 /* internal devices that every board has */
528 kirkwood_rtc_init();
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200529 kirkwood_wdt_init();
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500530 kirkwood_xor0_init();
531 kirkwood_xor1_init();
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400532 kirkwood_crypto_init();
Eric Cooper9c153642011-02-02 17:16:11 -0500533
534#ifdef CONFIG_KEXEC
535 kexec_reinit = kirkwood_enable_pcie;
536#endif
Saeed Bishara651c74c2008-06-22 22:45:06 +0200537}
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200538
539static int __init kirkwood_clock_gate(void)
540{
541 unsigned int curr = readl(CLOCK_GATING_CTRL);
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300542 u32 dev, rev;
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200543
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300544 kirkwood_pcie_id(&dev, &rev);
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200545 printk(KERN_DEBUG "Gating clock of unused units\n");
546 printk(KERN_DEBUG "before: 0x%08x\n", curr);
547
548 /* Make sure those units are accessible */
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300549 writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200550
551 /* For SATA: first shutdown the phy */
552 if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
553 /* Disable PLL and IVREF */
554 writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
555 /* Disable PHY */
556 writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
557 }
558 if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
559 /* Disable PLL and IVREF */
560 writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
561 /* Disable PHY */
562 writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
563 }
564
565 /* For PCIe: first shutdown the phy */
566 if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
567 writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
568 while (1)
569 if (readl(PCIE_STATUS) & 0x1)
570 break;
571 writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
572 }
573
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300574 /* For PCIe 1: first shutdown the phy */
575 if (dev == MV88F6282_DEV_ID) {
576 if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
577 writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
578 while (1)
579 if (readl(PCIE1_STATUS) & 0x1)
580 break;
581 writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
582 }
583 } else /* keep this bit set for devices that don't have PCIe1 */
584 kirkwood_clk_ctrl |= CGC_PEX1;
585
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200586 /* Now gate clock the required units */
587 writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
588 printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
589
590 return 0;
591}
592late_initcall(kirkwood_clock_gate);
Russell Kingcb15dff2011-11-05 10:03:47 +0000593
594void kirkwood_restart(char mode, const char *cmd)
595{
596 /*
597 * Enable soft reset to assert RSTOUTn.
598 */
599 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
600
601 /*
602 * Assert soft reset.
603 */
604 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
605
606 while (1)
607 ;
608}