blob: 1f350522bed436812b794c2544f39674ec4a868d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
56#include "hda_codec.h"
57
58
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
60static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103061static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010062static char *model[SNDRV_CARDS];
63static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020064static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010066static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103067static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020068static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020069#ifdef CONFIG_SND_HDA_PATCH_LOADER
70static char *patch[SNDRV_CARDS];
71#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010072#ifdef CONFIG_SND_HDA_INPUT_BEEP
73static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
74 CONFIG_SND_HDA_INPUT_BEEP_MODE};
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(enable, bool, NULL, 0444);
82MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
83module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020086MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010087 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020088module_param_array(bdl_pos_adj, int, NULL, 0644);
89MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010091MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010092module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010093MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010094module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020095MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
96 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010097module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010098MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020099#ifdef CONFIG_SND_HDA_PATCH_LOADER
100module_param_array(patch, charp, NULL, 0444);
101MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
102#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100103#ifdef CONFIG_SND_HDA_INPUT_BEEP
104module_param_array(beep_mode, int, NULL, 0444);
105MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
106 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
107#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100108
Takashi Iwaidee1b662007-08-13 16:10:30 +0200109#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100110static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
111module_param(power_save, int, 0644);
112MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
113 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Takashi Iwaidee1b662007-08-13 16:10:30 +0200115/* reset the HD-audio controller in power save mode.
116 * this may give more power-saving, but will take longer time to
117 * wake up.
118 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030119static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200120module_param(power_save_controller, bool, 0644);
121MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
122#endif
123
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100124static int align_buffer_size = -1;
125module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500126MODULE_PARM_DESC(align_buffer_size,
127 "Force buffer and period sizes to be multiple of 128 bytes.");
128
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200129#ifdef CONFIG_X86
130static bool hda_snoop = true;
131module_param_named(snoop, hda_snoop, bool, 0444);
132MODULE_PARM_DESC(snoop, "Enable/disable snooping");
133#define azx_snoop(chip) (chip)->snoop
134#else
135#define hda_snoop true
136#define azx_snoop(chip) true
137#endif
138
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140MODULE_LICENSE("GPL");
141MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
142 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700143 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200144 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100145 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100146 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100147 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700148 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800149 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700150 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800151 "{Intel, LPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700152 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100153 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200154 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200155 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200156 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200157 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200158 "{ATI, RS780},"
159 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100160 "{ATI, RV630},"
161 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100162 "{ATI, RV670},"
163 "{ATI, RV635},"
164 "{ATI, RV620},"
165 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200166 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200167 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200168 "{SiS, SIS966},"
169 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170MODULE_DESCRIPTION("Intel HDA driver");
171
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200172#ifdef CONFIG_SND_VERBOSE_PRINTK
173#define SFX /* nop */
174#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200176#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200177
178/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 * registers
180 */
181#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200182#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
183#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
184#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
185#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
186#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#define ICH6_REG_VMIN 0x02
188#define ICH6_REG_VMAJ 0x03
189#define ICH6_REG_OUTPAY 0x04
190#define ICH6_REG_INPAY 0x06
191#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200192#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200193#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
194#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define ICH6_REG_WAKEEN 0x0c
196#define ICH6_REG_STATESTS 0x0e
197#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200198#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define ICH6_REG_INTCTL 0x20
200#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200201#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200202#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
203#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define ICH6_REG_CORBLBASE 0x40
205#define ICH6_REG_CORBUBASE 0x44
206#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200207#define ICH6_REG_CORBRP 0x4a
208#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200210#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
211#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200213#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_CORBSIZE 0x4e
215
216#define ICH6_REG_RIRBLBASE 0x50
217#define ICH6_REG_RIRBUBASE 0x54
218#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200219#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#define ICH6_REG_RINTCNT 0x5a
221#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200222#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
223#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
224#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200226#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
227#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228#define ICH6_REG_RIRBSIZE 0x5e
229
230#define ICH6_REG_IC 0x60
231#define ICH6_REG_IR 0x64
232#define ICH6_REG_IRS 0x68
233#define ICH6_IRS_VALID (1<<1)
234#define ICH6_IRS_BUSY (1<<0)
235
236#define ICH6_REG_DPLBASE 0x70
237#define ICH6_REG_DPUBASE 0x74
238#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
239
240/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
241enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
242
243/* stream register offsets from stream base */
244#define ICH6_REG_SD_CTL 0x00
245#define ICH6_REG_SD_STS 0x03
246#define ICH6_REG_SD_LPIB 0x04
247#define ICH6_REG_SD_CBL 0x08
248#define ICH6_REG_SD_LVI 0x0c
249#define ICH6_REG_SD_FIFOW 0x0e
250#define ICH6_REG_SD_FIFOSIZE 0x10
251#define ICH6_REG_SD_FORMAT 0x12
252#define ICH6_REG_SD_BDLPL 0x18
253#define ICH6_REG_SD_BDLPU 0x1c
254
255/* PCI space */
256#define ICH6_PCIREG_TCSEL 0x44
257
258/*
259 * other constants
260 */
261
262/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200263/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200265#define ICH6_NUM_PLAYBACK 4
266
267/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200269#define ULI_NUM_PLAYBACK 6
270
Felix Kuehling778b6e12006-05-17 11:22:21 +0200271/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200273#define ATIHDMI_NUM_PLAYBACK 1
274
Kailang Yangf2690022008-05-27 11:44:55 +0200275/* TERA has 4 playback and 3 capture */
276#define TERA_NUM_CAPTURE 3
277#define TERA_NUM_PLAYBACK 4
278
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200279/* this number is statically defined for simplicity */
280#define MAX_AZX_DEV 16
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100283#define BDL_SIZE 4096
284#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
285#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286/* max buffer size - no h/w limit, you can increase as you like */
287#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/* RIRB int mask: overrun[2], response[0] */
290#define RIRB_INT_RESPONSE 0x01
291#define RIRB_INT_OVERRUN 0x04
292#define RIRB_INT_MASK 0x05
293
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200294/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800295#define AZX_MAX_CODECS 8
296#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800297#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299/* SD_CTL bits */
300#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
301#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100302#define SD_CTL_STRIPE (3 << 16) /* stripe control */
303#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
304#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
306#define SD_CTL_STREAM_TAG_SHIFT 20
307
308/* SD_CTL and SD_STS */
309#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
310#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
311#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200312#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
313 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315/* SD_STS */
316#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
317
318/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200319#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
320#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
321#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323/* below are so far hardcoded - should read registers in future */
324#define ICH6_MAX_CORB_ENTRIES 256
325#define ICH6_MAX_RIRB_ENTRIES 256
326
Takashi Iwaic74db862005-05-12 14:26:27 +0200327/* position fix mode */
328enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200329 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200330 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200331 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200332 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100333 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200334};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Frederick Lif5d40b32005-05-12 14:55:20 +0200336/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200337#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
338#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
339
Vinod Gda3fca22005-09-13 18:49:12 +0200340/* Defines for Nvidia HDA support */
341#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
342#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700343#define NVIDIA_HDA_ISTRM_COH 0x4d
344#define NVIDIA_HDA_OSTRM_COH 0x4c
345#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200346
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100347/* Defines for Intel SCH HDA snoop control */
348#define INTEL_SCH_HDA_DEVC 0x78
349#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
350
Joseph Chan0e153472008-08-26 14:38:03 +0200351/* Define IN stream 0 FIFO size offset in VIA controller */
352#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
353/* Define VIA HD Audio Device ID*/
354#define VIA_HDAC_DEVICE_ID 0x3288
355
Yang, Libinc4da29c2008-11-13 11:07:07 +0100356/* HD Audio class code */
357#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 */
361
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100362struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100363 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200364 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Takashi Iwaid01ce992007-07-27 16:52:19 +0200366 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200367 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200368 unsigned int frags; /* number for period in the play buffer */
369 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200370 unsigned long start_wallclk; /* start + minimum wallclk */
371 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Takashi Iwaid01ce992007-07-27 16:52:19 +0200375 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
377 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200378 struct snd_pcm_substream *substream; /* assigned substream,
379 * set in PCM open
380 */
381 unsigned int format_val; /* format value to be set in the
382 * controller and the codec
383 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 unsigned char stream_tag; /* assigned stream */
385 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200386 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
Pavel Machek927fc862006-08-31 17:03:43 +0200388 unsigned int opened :1;
389 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200390 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200391 /*
392 * For VIA:
393 * A flag to ensure DMA position is 0
394 * when link position is not greater than FIFO size
395 */
396 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200397 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398};
399
400/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100401struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 u32 *buf; /* CORB/RIRB buffer
403 * Each CORB entry is 4byte, RIRB is 8byte
404 */
405 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
406 /* for RIRB */
407 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800408 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
409 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410};
411
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100412struct azx_pcm {
413 struct azx *chip;
414 struct snd_pcm *pcm;
415 struct hda_codec *codec;
416 struct hda_pcm_stream *hinfo[2];
417 struct list_head list;
418};
419
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100420struct azx {
421 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200423 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200425 /* chip type specific */
426 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200427 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200428 int playback_streams;
429 int playback_index_offset;
430 int capture_streams;
431 int capture_index_offset;
432 int num_streams;
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 /* pci resources */
435 unsigned long addr;
436 void __iomem *remap_addr;
437 int irq;
438
439 /* locks */
440 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100441 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200443 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100444 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100447 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449 /* HD codec */
450 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100451 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100453 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100456 struct azx_rb corb;
457 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100459 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 struct snd_dma_buffer rb;
461 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200462
463 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200464 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200465 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200466 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200467 unsigned int initialized :1;
468 unsigned int single_cmd :1;
469 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200470 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200471 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100472 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200473 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100474 unsigned int align_buffer_size:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200475
476 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800477 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200478
479 /* for pending irqs */
480 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100481
482 /* reboot notifier (for mysterious hangup problem at power-down) */
483 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484};
485
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200486/* driver types */
487enum {
488 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800489 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100490 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200491 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200492 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800493 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200494 AZX_DRIVER_VIA,
495 AZX_DRIVER_SIS,
496 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200497 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200498 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200499 AZX_DRIVER_CTX,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100500 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200501 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200502};
503
Takashi Iwai9477c582011-05-25 09:11:37 +0200504/* driver quirks (capabilities) */
505/* bits 0-7 are used for indicating driver type */
506#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
507#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
508#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
509#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
510#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
511#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
512#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
513#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
514#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
515#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
516#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
517#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200518#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500519#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100520#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai9477c582011-05-25 09:11:37 +0200521
522/* quirks for ATI SB / AMD Hudson */
523#define AZX_DCAPS_PRESET_ATI_SB \
524 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
525 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
526
527/* quirks for ATI/AMD HDMI */
528#define AZX_DCAPS_PRESET_ATI_HDMI \
529 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
530
531/* quirks for Nvidia */
532#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100533 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
534 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200535
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200536static char *driver_short_names[] __devinitdata = {
537 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800538 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800542 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
544 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200545 [AZX_DRIVER_ULI] = "HDA ULI M5461",
546 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200547 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 [AZX_DRIVER_CTX] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100549 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200550};
551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552/*
553 * macros for easy use
554 */
555#define azx_writel(chip,reg,value) \
556 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
557#define azx_readl(chip,reg) \
558 readl((chip)->remap_addr + ICH6_REG_##reg)
559#define azx_writew(chip,reg,value) \
560 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
561#define azx_readw(chip,reg) \
562 readw((chip)->remap_addr + ICH6_REG_##reg)
563#define azx_writeb(chip,reg,value) \
564 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
565#define azx_readb(chip,reg) \
566 readb((chip)->remap_addr + ICH6_REG_##reg)
567
568#define azx_sd_writel(dev,reg,value) \
569 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
570#define azx_sd_readl(dev,reg) \
571 readl((dev)->sd_addr + ICH6_REG_##reg)
572#define azx_sd_writew(dev,reg,value) \
573 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
574#define azx_sd_readw(dev,reg) \
575 readw((dev)->sd_addr + ICH6_REG_##reg)
576#define azx_sd_writeb(dev,reg,value) \
577 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
578#define azx_sd_readb(dev,reg) \
579 readb((dev)->sd_addr + ICH6_REG_##reg)
580
581/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100582#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200584#ifdef CONFIG_X86
585static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
586{
587 if (azx_snoop(chip))
588 return;
589 if (addr && size) {
590 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
591 if (on)
592 set_memory_wc((unsigned long)addr, pages);
593 else
594 set_memory_wb((unsigned long)addr, pages);
595 }
596}
597
598static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
599 bool on)
600{
601 __mark_pages_wc(chip, buf->area, buf->bytes, on);
602}
603static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
604 struct snd_pcm_runtime *runtime, bool on)
605{
606 if (azx_dev->wc_marked != on) {
607 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
608 azx_dev->wc_marked = on;
609 }
610}
611#else
612/* NOP for other archs */
613static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
614 bool on)
615{
616}
617static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
618 struct snd_pcm_runtime *runtime, bool on)
619{
620}
621#endif
622
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200623static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200624static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625/*
626 * Interface for HD codec
627 */
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629/*
630 * CORB / RIRB interface
631 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100632static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
634 int err;
635
636 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200637 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
638 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 PAGE_SIZE, &chip->rb);
640 if (err < 0) {
641 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
642 return err;
643 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200644 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 return 0;
646}
647
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100648static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800650 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 /* CORB set up */
652 chip->corb.addr = chip->rb.addr;
653 chip->corb.buf = (u32 *)chip->rb.area;
654 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200655 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200657 /* set the corb size to 256 entries (ULI requires explicitly) */
658 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 /* set the corb write pointer to 0 */
660 azx_writew(chip, CORBWP, 0);
661 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200662 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200664 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 /* RIRB set up */
667 chip->rirb.addr = chip->rb.addr + 2048;
668 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800669 chip->rirb.wp = chip->rirb.rp = 0;
670 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200672 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200674 /* set the rirb size to 256 entries (ULI requires explicitly) */
675 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200677 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200679 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200680 azx_writew(chip, RINTCNT, 0xc0);
681 else
682 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800685 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686}
687
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100688static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800690 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 /* disable ringbuffer DMAs */
692 azx_writeb(chip, RIRBCTL, 0);
693 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800694 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695}
696
Wu Fengguangdeadff12009-08-01 18:45:16 +0800697static unsigned int azx_command_addr(u32 cmd)
698{
699 unsigned int addr = cmd >> 28;
700
701 if (addr >= AZX_MAX_CODECS) {
702 snd_BUG();
703 addr = 0;
704 }
705
706 return addr;
707}
708
709static unsigned int azx_response_addr(u32 res)
710{
711 unsigned int addr = res & 0xf;
712
713 if (addr >= AZX_MAX_CODECS) {
714 snd_BUG();
715 addr = 0;
716 }
717
718 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719}
720
721/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100722static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100724 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800725 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Wu Fengguangc32649f2009-08-01 18:48:12 +0800728 spin_lock_irq(&chip->reg_lock);
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 /* add command to corb */
731 wp = azx_readb(chip, CORBWP);
732 wp++;
733 wp %= ICH6_MAX_CORB_ENTRIES;
734
Wu Fengguangdeadff12009-08-01 18:45:16 +0800735 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 chip->corb.buf[wp] = cpu_to_le32(val);
737 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800738
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 spin_unlock_irq(&chip->reg_lock);
740
741 return 0;
742}
743
744#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
745
746/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100747static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
749 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800750 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 u32 res, res_ex;
752
753 wp = azx_readb(chip, RIRBWP);
754 if (wp == chip->rirb.wp)
755 return;
756 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 while (chip->rirb.rp != wp) {
759 chip->rirb.rp++;
760 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
761
762 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
763 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
764 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800765 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
767 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800768 else if (chip->rirb.cmds[addr]) {
769 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100770 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800771 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800772 } else
773 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
774 "last cmd=%#08x\n",
775 res, res_ex,
776 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 }
778}
779
780/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800781static unsigned int azx_rirb_get_response(struct hda_bus *bus,
782 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100784 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200785 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200786 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200787 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200789 again:
790 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200791
792 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200793 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200794 spin_lock_irq(&chip->reg_lock);
795 azx_update_rirb(chip);
796 spin_unlock_irq(&chip->reg_lock);
797 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800798 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100799 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100800 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200801
802 if (!do_poll)
803 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800804 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100805 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100806 if (time_after(jiffies, timeout))
807 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200808 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100809 msleep(2); /* temporary workaround */
810 else {
811 udelay(10);
812 cond_resched();
813 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100814 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200815
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200816 if (!chip->polling_mode && chip->poll_count < 2) {
817 snd_printdd(SFX "azx_get_response timeout, "
818 "polling the codec once: last cmd=0x%08x\n",
819 chip->last_cmd[addr]);
820 do_poll = 1;
821 chip->poll_count++;
822 goto again;
823 }
824
825
Takashi Iwai23c4a882009-10-30 13:21:49 +0100826 if (!chip->polling_mode) {
827 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
828 "switching to polling mode: last cmd=0x%08x\n",
829 chip->last_cmd[addr]);
830 chip->polling_mode = 1;
831 goto again;
832 }
833
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200834 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200835 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800836 "disabling MSI: last cmd=0x%08x\n",
837 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200838 free_irq(chip->irq, chip);
839 chip->irq = -1;
840 pci_disable_msi(chip->pci);
841 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100842 if (azx_acquire_irq(chip, 1) < 0) {
843 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200844 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100845 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200846 goto again;
847 }
848
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100849 if (chip->probing) {
850 /* If this critical timeout happens during the codec probing
851 * phase, this is likely an access to a non-existing codec
852 * slot. Better to return an error and reset the system.
853 */
854 return -1;
855 }
856
Takashi Iwai8dd78332009-06-02 01:16:07 +0200857 /* a fatal communication error; need either to reset or to fallback
858 * to the single_cmd mode
859 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100860 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200861 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200862 bus->response_reset = 1;
863 return -1; /* give a chance to retry */
864 }
865
866 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
867 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800868 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200869 chip->single_cmd = 1;
870 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100871 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200872 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100873 /* disable unsolicited responses */
874 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200875 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876}
877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878/*
879 * Use the single immediate command instead of CORB/RIRB for simplicity
880 *
881 * Note: according to Intel, this is not preferred use. The command was
882 * intended for the BIOS only, and may get confused with unsolicited
883 * responses. So, we shouldn't use it for normal operation from the
884 * driver.
885 * I left the codes, however, for debugging/testing purposes.
886 */
887
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200888/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800889static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200890{
891 int timeout = 50;
892
893 while (timeout--) {
894 /* check IRV busy bit */
895 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
896 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800897 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200898 return 0;
899 }
900 udelay(1);
901 }
902 if (printk_ratelimit())
903 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
904 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800905 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200906 return -EIO;
907}
908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100910static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100912 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800913 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 int timeout = 50;
915
Takashi Iwai8dd78332009-06-02 01:16:07 +0200916 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 while (timeout--) {
918 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200919 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200921 azx_writew(chip, IRS, azx_readw(chip, IRS) |
922 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200924 azx_writew(chip, IRS, azx_readw(chip, IRS) |
925 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800926 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 }
928 udelay(1);
929 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100930 if (printk_ratelimit())
931 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
932 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 return -EIO;
934}
935
936/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800937static unsigned int azx_single_get_response(struct hda_bus *bus,
938 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100940 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800941 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942}
943
Takashi Iwai111d3af2006-02-16 18:17:58 +0100944/*
945 * The below are the main callbacks from hda_codec.
946 *
947 * They are just the skeleton to call sub-callbacks according to the
948 * current setting of chip->single_cmd.
949 */
950
951/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100952static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100953{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100954 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200955
Wu Fengguangfeb27342009-08-01 19:17:14 +0800956 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100957 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100958 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100959 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100960 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100961}
962
963/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800964static unsigned int azx_get_response(struct hda_bus *bus,
965 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100966{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100967 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100968 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800969 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100970 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800971 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100972}
973
Takashi Iwaicb53c622007-08-10 17:21:45 +0200974#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100975static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200976#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100979static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980{
981 int count;
982
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100983 if (!full_reset)
984 goto __skip;
985
Danny Tholene8a7f132007-09-11 21:41:56 +0200986 /* clear STATESTS */
987 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
988
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 /* reset controller */
990 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
991
992 count = 50;
993 while (azx_readb(chip, GCTL) && --count)
994 msleep(1);
995
996 /* delay for >= 100us for codec PLL to settle per spec
997 * Rev 0.9 section 5.5.1
998 */
999 msleep(1);
1000
1001 /* Bring controller out of reset */
1002 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1003
1004 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001005 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 msleep(1);
1007
Pavel Machek927fc862006-08-31 17:03:43 +02001008 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 msleep(1);
1010
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001011 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001013 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001014 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 return -EBUSY;
1016 }
1017
Matt41e2fce2005-07-04 17:49:55 +02001018 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001019 if (!chip->single_cmd)
1020 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1021 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001022
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001024 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001026 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 }
1028
1029 return 0;
1030}
1031
1032
1033/*
1034 * Lowlevel interface
1035 */
1036
1037/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001038static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039{
1040 /* enable controller CIE and GIE */
1041 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1042 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1043}
1044
1045/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001046static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047{
1048 int i;
1049
1050 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001051 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001052 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 azx_sd_writeb(azx_dev, SD_CTL,
1054 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1055 }
1056
1057 /* disable SIE for all streams */
1058 azx_writeb(chip, INTCTL, 0);
1059
1060 /* disable controller CIE and GIE */
1061 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1062 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1063}
1064
1065/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001066static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067{
1068 int i;
1069
1070 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001071 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001072 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1074 }
1075
1076 /* clear STATESTS */
1077 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1078
1079 /* clear rirb status */
1080 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1081
1082 /* clear int status */
1083 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1084}
1085
1086/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001087static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088{
Joseph Chan0e153472008-08-26 14:38:03 +02001089 /*
1090 * Before stream start, initialize parameter
1091 */
1092 azx_dev->insufficient = 1;
1093
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001095 azx_writel(chip, INTCTL,
1096 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 /* set DMA start and interrupt mask */
1098 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1099 SD_CTL_DMA_START | SD_INT_MASK);
1100}
1101
Takashi Iwai1dddab42009-03-18 15:15:37 +01001102/* stop DMA */
1103static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1106 ~(SD_CTL_DMA_START | SD_INT_MASK));
1107 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001108}
1109
1110/* stop a stream */
1111static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1112{
1113 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001115 azx_writel(chip, INTCTL,
1116 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117}
1118
1119
1120/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001121 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001123static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001125 if (chip->initialized)
1126 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
1128 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001129 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
1131 /* initialize interrupts */
1132 azx_int_clear(chip);
1133 azx_int_enable(chip);
1134
1135 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001136 if (!chip->single_cmd)
1137 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001139 /* program the position buffer */
1140 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001141 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001142
Takashi Iwaicb53c622007-08-10 17:21:45 +02001143 chip->initialized = 1;
1144}
1145
1146/*
1147 * initialize the PCI registers
1148 */
1149/* update bits in a PCI register byte */
1150static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1151 unsigned char mask, unsigned char val)
1152{
1153 unsigned char data;
1154
1155 pci_read_config_byte(pci, reg, &data);
1156 data &= ~mask;
1157 data |= (val & mask);
1158 pci_write_config_byte(pci, reg, data);
1159}
1160
1161static void azx_init_pci(struct azx *chip)
1162{
1163 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1164 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1165 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001166 * codecs.
1167 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001168 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001169 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001170 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001171 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001172 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001173
Takashi Iwai9477c582011-05-25 09:11:37 +02001174 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1175 * we need to enable snoop.
1176 */
1177 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001178 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001179 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001180 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1181 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001182 }
1183
1184 /* For NVIDIA HDA, enable snoop */
1185 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001186 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001187 update_pci_byte(chip->pci,
1188 NVIDIA_HDA_TRANSREG_ADDR,
1189 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001190 update_pci_byte(chip->pci,
1191 NVIDIA_HDA_ISTRM_COH,
1192 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1193 update_pci_byte(chip->pci,
1194 NVIDIA_HDA_OSTRM_COH,
1195 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001196 }
1197
1198 /* Enable SCH/PCH snoop if needed */
1199 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001200 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001201 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001202 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1203 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1204 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1205 if (!azx_snoop(chip))
1206 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1207 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001208 pci_read_config_word(chip->pci,
1209 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001210 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001211 snd_printdd(SFX "SCH snoop: %s\n",
1212 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1213 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215}
1216
1217
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001218static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1219
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220/*
1221 * interrupt handler
1222 */
David Howells7d12e782006-10-05 14:55:46 +01001223static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001225 struct azx *chip = dev_id;
1226 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001228 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001229 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
1231 spin_lock(&chip->reg_lock);
1232
1233 status = azx_readl(chip, INTSTS);
1234 if (status == 0) {
1235 spin_unlock(&chip->reg_lock);
1236 return IRQ_NONE;
1237 }
1238
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001239 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 azx_dev = &chip->azx_dev[i];
1241 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001242 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001244 if (!azx_dev->substream || !azx_dev->running ||
1245 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001246 continue;
1247 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001248 ok = azx_position_ok(chip, azx_dev);
1249 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001250 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 spin_unlock(&chip->reg_lock);
1252 snd_pcm_period_elapsed(azx_dev->substream);
1253 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001254 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001255 /* bogus IRQ, process it later */
1256 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001257 queue_work(chip->bus->workq,
1258 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 }
1260 }
1261 }
1262
1263 /* clear rirb int */
1264 status = azx_readb(chip, RIRBSTS);
1265 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001266 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001267 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001268 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001270 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1272 }
1273
1274#if 0
1275 /* clear state status int */
1276 if (azx_readb(chip, STATESTS) & 0x04)
1277 azx_writeb(chip, STATESTS, 0x04);
1278#endif
1279 spin_unlock(&chip->reg_lock);
1280
1281 return IRQ_HANDLED;
1282}
1283
1284
1285/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001286 * set up a BDL entry
1287 */
1288static int setup_bdle(struct snd_pcm_substream *substream,
1289 struct azx_dev *azx_dev, u32 **bdlp,
1290 int ofs, int size, int with_ioc)
1291{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001292 u32 *bdl = *bdlp;
1293
1294 while (size > 0) {
1295 dma_addr_t addr;
1296 int chunk;
1297
1298 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1299 return -EINVAL;
1300
Takashi Iwai77a23f22008-08-21 13:00:13 +02001301 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001302 /* program the address field of the BDL entry */
1303 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001304 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001305 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001306 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001307 bdl[2] = cpu_to_le32(chunk);
1308 /* program the IOC to enable interrupt
1309 * only when the whole fragment is processed
1310 */
1311 size -= chunk;
1312 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1313 bdl += 4;
1314 azx_dev->frags++;
1315 ofs += chunk;
1316 }
1317 *bdlp = bdl;
1318 return ofs;
1319}
1320
1321/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 * set up BDL entries
1323 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001324static int azx_setup_periods(struct azx *chip,
1325 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001326 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001328 u32 *bdl;
1329 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001330 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
1332 /* reset BDL address */
1333 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1334 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1335
Takashi Iwai97b71c92009-03-18 15:09:13 +01001336 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001337 periods = azx_dev->bufsize / period_bytes;
1338
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001340 bdl = (u32 *)azx_dev->bdl.area;
1341 ofs = 0;
1342 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001343 pos_adj = bdl_pos_adj[chip->dev_index];
1344 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001345 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001346 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001347 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001348 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001349 pos_adj = pos_align;
1350 else
1351 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1352 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001353 pos_adj = frames_to_bytes(runtime, pos_adj);
1354 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001355 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001356 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001357 pos_adj = 0;
1358 } else {
1359 ofs = setup_bdle(substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001360 &bdl, ofs, pos_adj,
1361 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001362 if (ofs < 0)
1363 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001364 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001365 } else
1366 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001367 for (i = 0; i < periods; i++) {
1368 if (i == periods - 1 && pos_adj)
1369 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1370 period_bytes - pos_adj, 0);
1371 else
1372 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001373 period_bytes,
1374 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001375 if (ofs < 0)
1376 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001378 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001379
1380 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001381 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001382 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001383 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384}
1385
Takashi Iwai1dddab42009-03-18 15:15:37 +01001386/* reset stream */
1387static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388{
1389 unsigned char val;
1390 int timeout;
1391
Takashi Iwai1dddab42009-03-18 15:15:37 +01001392 azx_stream_clear(chip, azx_dev);
1393
Takashi Iwaid01ce992007-07-27 16:52:19 +02001394 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1395 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 udelay(3);
1397 timeout = 300;
1398 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1399 --timeout)
1400 ;
1401 val &= ~SD_CTL_STREAM_RESET;
1402 azx_sd_writeb(azx_dev, SD_CTL, val);
1403 udelay(3);
1404
1405 timeout = 300;
1406 /* waiting for hardware to report that the stream is out of reset */
1407 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1408 --timeout)
1409 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001410
1411 /* reset first position - may not be synced with hw at this time */
1412 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001413}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414
Takashi Iwai1dddab42009-03-18 15:15:37 +01001415/*
1416 * set up the SD for streaming
1417 */
1418static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1419{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001420 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001421 /* make sure the run bit is zero for SD */
1422 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001424 val = azx_sd_readl(azx_dev, SD_CTL);
1425 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1426 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1427 if (!azx_snoop(chip))
1428 val |= SD_CTL_TRAFFIC_PRIO;
1429 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430
1431 /* program the length of samples in cyclic buffer */
1432 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1433
1434 /* program the stream format */
1435 /* this value needs to be the same as the one programmed */
1436 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1437
1438 /* program the stream LVI (last valid index) of the BDL */
1439 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1440
1441 /* program the BDL address */
1442 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001443 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001445 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001447 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001448 if (chip->position_fix[0] != POS_FIX_LPIB ||
1449 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001450 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1451 azx_writel(chip, DPLBASE,
1452 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1453 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001454
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001456 azx_sd_writel(azx_dev, SD_CTL,
1457 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
1459 return 0;
1460}
1461
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001462/*
1463 * Probe the given codec address
1464 */
1465static int probe_codec(struct azx *chip, int addr)
1466{
1467 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1468 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1469 unsigned int res;
1470
Wu Fengguanga678cde2009-08-01 18:46:46 +08001471 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001472 chip->probing = 1;
1473 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001474 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001475 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001476 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001477 if (res == -1)
1478 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001479 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001480 return 0;
1481}
1482
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001483static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1484 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001485static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486
Takashi Iwai8dd78332009-06-02 01:16:07 +02001487static void azx_bus_reset(struct hda_bus *bus)
1488{
1489 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001490
1491 bus->in_reset = 1;
1492 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001493 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001494#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001495 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001496 struct azx_pcm *p;
1497 list_for_each_entry(p, &chip->pcm_list, list)
1498 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001499 snd_hda_suspend(chip->bus);
1500 snd_hda_resume(chip->bus);
1501 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001502#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001503 bus->in_reset = 0;
1504}
1505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506/*
1507 * Codec initialization
1508 */
1509
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001510/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1511static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001512 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001513 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001514};
1515
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001516static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517{
1518 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001519 int c, codecs, err;
1520 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 memset(&bus_temp, 0, sizeof(bus_temp));
1523 bus_temp.private_data = chip;
1524 bus_temp.modelname = model;
1525 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001526 bus_temp.ops.command = azx_send_cmd;
1527 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001528 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001529 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001530#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001531 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001532 bus_temp.ops.pm_notify = azx_power_notify;
1533#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
Takashi Iwaid01ce992007-07-27 16:52:19 +02001535 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1536 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 return err;
1538
Takashi Iwai9477c582011-05-25 09:11:37 +02001539 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1540 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001541 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001542 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001543
Takashi Iwai34c25352008-10-28 11:38:58 +01001544 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001545 max_slots = azx_max_codecs[chip->driver_type];
1546 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001547 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001548
1549 /* First try to probe all given codec slots */
1550 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001551 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001552 if (probe_codec(chip, c) < 0) {
1553 /* Some BIOSen give you wrong codec addresses
1554 * that don't exist
1555 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001556 snd_printk(KERN_WARNING SFX
1557 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001558 "disabling it...\n", c);
1559 chip->codec_mask &= ~(1 << c);
1560 /* More badly, accessing to a non-existing
1561 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001562 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001563 * Thus if an error occurs during probing,
1564 * better to reset the controller chip to
1565 * get back to the sanity state.
1566 */
1567 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001568 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001569 }
1570 }
1571 }
1572
Takashi Iwaid507cd62011-04-26 15:25:02 +02001573 /* AMD chipsets often cause the communication stalls upon certain
1574 * sequence like the pin-detection. It seems that forcing the synced
1575 * access works around the stall. Grrr...
1576 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001577 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1578 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001579 chip->bus->sync_write = 1;
1580 chip->bus->allow_bus_reset = 1;
1581 }
1582
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001583 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001584 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001585 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001586 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001587 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 if (err < 0)
1589 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001590 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001592 }
1593 }
1594 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1596 return -ENXIO;
1597 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001598 return 0;
1599}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001601/* configure each codec instance */
1602static int __devinit azx_codec_configure(struct azx *chip)
1603{
1604 struct hda_codec *codec;
1605 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1606 snd_hda_codec_configure(codec);
1607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 return 0;
1609}
1610
1611
1612/*
1613 * PCM support
1614 */
1615
1616/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001617static inline struct azx_dev *
1618azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001620 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001621 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001622 /* make a non-zero unique key for the substream */
1623 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1624 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001625
1626 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001627 dev = chip->playback_index_offset;
1628 nums = chip->playback_streams;
1629 } else {
1630 dev = chip->capture_index_offset;
1631 nums = chip->capture_streams;
1632 }
1633 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001634 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001635 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001636 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001637 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001639 if (res) {
1640 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001641 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001642 }
1643 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644}
1645
1646/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001647static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648{
1649 azx_dev->opened = 0;
1650}
1651
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001652static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001653 .info = (SNDRV_PCM_INFO_MMAP |
1654 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1656 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001657 /* No full-resume yet implemented */
1658 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001659 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001660 SNDRV_PCM_INFO_SYNC_START |
1661 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1663 .rates = SNDRV_PCM_RATE_48000,
1664 .rate_min = 48000,
1665 .rate_max = 48000,
1666 .channels_min = 2,
1667 .channels_max = 2,
1668 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1669 .period_bytes_min = 128,
1670 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1671 .periods_min = 2,
1672 .periods_max = AZX_MAX_FRAG,
1673 .fifo_size = 0,
1674};
1675
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001676static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677{
1678 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1679 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001680 struct azx *chip = apcm->chip;
1681 struct azx_dev *azx_dev;
1682 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 unsigned long flags;
1684 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001685 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
Ingo Molnar62932df2006-01-16 16:34:20 +01001687 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001688 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001690 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 return -EBUSY;
1692 }
1693 runtime->hw = azx_pcm_hw;
1694 runtime->hw.channels_min = hinfo->channels_min;
1695 runtime->hw.channels_max = hinfo->channels_max;
1696 runtime->hw.formats = hinfo->formats;
1697 runtime->hw.rates = hinfo->rates;
1698 snd_pcm_limit_hw_rates(runtime);
1699 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001700 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001701 /* constrain buffer sizes to be multiple of 128
1702 bytes. This is more efficient in terms of memory
1703 access but isn't required by the HDA spec and
1704 prevents users from specifying exact period/buffer
1705 sizes. For example for 44.1kHz, a period size set
1706 to 20ms will be rounded to 19.59ms. */
1707 buff_step = 128;
1708 else
1709 /* Don't enforce steps on buffer sizes, still need to
1710 be multiple of 4 bytes (HDA spec). Tested on Intel
1711 HDA controllers, may not work on all devices where
1712 option needs to be disabled */
1713 buff_step = 4;
1714
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001715 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001716 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001717 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001718 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001719 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001720 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1721 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001723 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001724 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 return err;
1726 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001727 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001728 /* sanity check */
1729 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1730 snd_BUG_ON(!runtime->hw.channels_max) ||
1731 snd_BUG_ON(!runtime->hw.formats) ||
1732 snd_BUG_ON(!runtime->hw.rates)) {
1733 azx_release_device(azx_dev);
1734 hinfo->ops.close(hinfo, apcm->codec, substream);
1735 snd_hda_power_down(apcm->codec);
1736 mutex_unlock(&chip->open_mutex);
1737 return -EINVAL;
1738 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 spin_lock_irqsave(&chip->reg_lock, flags);
1740 azx_dev->substream = substream;
1741 azx_dev->running = 0;
1742 spin_unlock_irqrestore(&chip->reg_lock, flags);
1743
1744 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001745 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001746 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 return 0;
1748}
1749
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001750static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751{
1752 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1753 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001754 struct azx *chip = apcm->chip;
1755 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 unsigned long flags;
1757
Ingo Molnar62932df2006-01-16 16:34:20 +01001758 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 spin_lock_irqsave(&chip->reg_lock, flags);
1760 azx_dev->substream = NULL;
1761 azx_dev->running = 0;
1762 spin_unlock_irqrestore(&chip->reg_lock, flags);
1763 azx_release_device(azx_dev);
1764 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001765 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001766 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 return 0;
1768}
1769
Takashi Iwaid01ce992007-07-27 16:52:19 +02001770static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1771 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001773 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1774 struct azx *chip = apcm->chip;
1775 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001776 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001777 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001778
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001779 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001780 azx_dev->bufsize = 0;
1781 azx_dev->period_bytes = 0;
1782 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001783 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001784 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001785 if (ret < 0)
1786 return ret;
1787 mark_runtime_wc(chip, azx_dev, runtime, true);
1788 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789}
1790
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001791static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792{
1793 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001794 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001795 struct azx *chip = apcm->chip;
1796 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1798
1799 /* reset BDL address */
1800 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1801 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1802 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001803 azx_dev->bufsize = 0;
1804 azx_dev->period_bytes = 0;
1805 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Takashi Iwaieb541332010-08-06 13:48:11 +02001807 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001809 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 return snd_pcm_lib_free_pages(substream);
1811}
1812
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001813static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814{
1815 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001816 struct azx *chip = apcm->chip;
1817 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001819 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001820 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001821 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06001822 struct hda_spdif_out *spdif =
1823 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1824 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001826 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001827 format_val = snd_hda_calc_stream_format(runtime->rate,
1828 runtime->channels,
1829 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001830 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06001831 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001832 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001833 snd_printk(KERN_ERR SFX
1834 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 runtime->rate, runtime->channels, runtime->format);
1836 return -EINVAL;
1837 }
1838
Takashi Iwai97b71c92009-03-18 15:09:13 +01001839 bufsize = snd_pcm_lib_buffer_bytes(substream);
1840 period_bytes = snd_pcm_lib_period_bytes(substream);
1841
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001842 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001843 bufsize, format_val);
1844
1845 if (bufsize != azx_dev->bufsize ||
1846 period_bytes != azx_dev->period_bytes ||
1847 format_val != azx_dev->format_val) {
1848 azx_dev->bufsize = bufsize;
1849 azx_dev->period_bytes = period_bytes;
1850 azx_dev->format_val = format_val;
1851 err = azx_setup_periods(chip, substream, azx_dev);
1852 if (err < 0)
1853 return err;
1854 }
1855
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001856 /* wallclk has 24Mhz clock source */
1857 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1858 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 azx_setup_controller(chip, azx_dev);
1860 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1861 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1862 else
1863 azx_dev->fifo_size = 0;
1864
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001865 stream_tag = azx_dev->stream_tag;
1866 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001867 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001868 stream_tag > chip->capture_streams)
1869 stream_tag -= chip->capture_streams;
1870 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001871 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872}
1873
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001874static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875{
1876 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001877 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001878 struct azx_dev *azx_dev;
1879 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001880 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001881 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001884 case SNDRV_PCM_TRIGGER_START:
1885 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1887 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001888 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 break;
1890 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001891 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001893 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 break;
1895 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001896 return -EINVAL;
1897 }
1898
1899 snd_pcm_group_for_each_entry(s, substream) {
1900 if (s->pcm->card != substream->pcm->card)
1901 continue;
1902 azx_dev = get_azx_dev(s);
1903 sbits |= 1 << azx_dev->index;
1904 nsync++;
1905 snd_pcm_trigger_done(s, substream);
1906 }
1907
1908 spin_lock(&chip->reg_lock);
1909 if (nsync > 1) {
1910 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001911 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1912 azx_writel(chip, OLD_SSYNC,
1913 azx_readl(chip, OLD_SSYNC) | sbits);
1914 else
1915 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001916 }
1917 snd_pcm_group_for_each_entry(s, substream) {
1918 if (s->pcm->card != substream->pcm->card)
1919 continue;
1920 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001921 if (start) {
1922 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1923 if (!rstart)
1924 azx_dev->start_wallclk -=
1925 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001926 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001927 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001928 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001929 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001930 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 }
1932 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001933 if (start) {
1934 if (nsync == 1)
1935 return 0;
1936 /* wait until all FIFOs get ready */
1937 for (timeout = 5000; timeout; timeout--) {
1938 nwait = 0;
1939 snd_pcm_group_for_each_entry(s, substream) {
1940 if (s->pcm->card != substream->pcm->card)
1941 continue;
1942 azx_dev = get_azx_dev(s);
1943 if (!(azx_sd_readb(azx_dev, SD_STS) &
1944 SD_STS_FIFO_READY))
1945 nwait++;
1946 }
1947 if (!nwait)
1948 break;
1949 cpu_relax();
1950 }
1951 } else {
1952 /* wait until all RUN bits are cleared */
1953 for (timeout = 5000; timeout; timeout--) {
1954 nwait = 0;
1955 snd_pcm_group_for_each_entry(s, substream) {
1956 if (s->pcm->card != substream->pcm->card)
1957 continue;
1958 azx_dev = get_azx_dev(s);
1959 if (azx_sd_readb(azx_dev, SD_CTL) &
1960 SD_CTL_DMA_START)
1961 nwait++;
1962 }
1963 if (!nwait)
1964 break;
1965 cpu_relax();
1966 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001968 if (nsync > 1) {
1969 spin_lock(&chip->reg_lock);
1970 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001971 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1972 azx_writel(chip, OLD_SSYNC,
1973 azx_readl(chip, OLD_SSYNC) & ~sbits);
1974 else
1975 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001976 spin_unlock(&chip->reg_lock);
1977 }
1978 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979}
1980
Joseph Chan0e153472008-08-26 14:38:03 +02001981/* get the current DMA position with correction on VIA chips */
1982static unsigned int azx_via_get_position(struct azx *chip,
1983 struct azx_dev *azx_dev)
1984{
1985 unsigned int link_pos, mini_pos, bound_pos;
1986 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1987 unsigned int fifo_size;
1988
1989 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02001990 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02001991 /* Playback, no problem using link position */
1992 return link_pos;
1993 }
1994
1995 /* Capture */
1996 /* For new chipset,
1997 * use mod to get the DMA position just like old chipset
1998 */
1999 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2000 mod_dma_pos %= azx_dev->period_bytes;
2001
2002 /* azx_dev->fifo_size can't get FIFO size of in stream.
2003 * Get from base address + offset.
2004 */
2005 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2006
2007 if (azx_dev->insufficient) {
2008 /* Link position never gather than FIFO size */
2009 if (link_pos <= fifo_size)
2010 return 0;
2011
2012 azx_dev->insufficient = 0;
2013 }
2014
2015 if (link_pos <= fifo_size)
2016 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2017 else
2018 mini_pos = link_pos - fifo_size;
2019
2020 /* Find nearest previous boudary */
2021 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2022 mod_link_pos = link_pos % azx_dev->period_bytes;
2023 if (mod_link_pos >= fifo_size)
2024 bound_pos = link_pos - mod_link_pos;
2025 else if (mod_dma_pos >= mod_mini_pos)
2026 bound_pos = mini_pos - mod_mini_pos;
2027 else {
2028 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2029 if (bound_pos >= azx_dev->bufsize)
2030 bound_pos = 0;
2031 }
2032
2033 /* Calculate real DMA position we want */
2034 return bound_pos + mod_dma_pos;
2035}
2036
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002037static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002038 struct azx_dev *azx_dev,
2039 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002042 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043
David Henningsson4cb36312010-09-30 10:12:50 +02002044 switch (chip->position_fix[stream]) {
2045 case POS_FIX_LPIB:
2046 /* read LPIB */
2047 pos = azx_sd_readl(azx_dev, SD_LPIB);
2048 break;
2049 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002050 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002051 break;
2052 default:
2053 /* use the position buffer */
2054 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002055 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002056 if (!pos || pos == (u32)-1) {
2057 printk(KERN_WARNING
2058 "hda-intel: Invalid position buffer, "
2059 "using LPIB read method instead.\n");
2060 chip->position_fix[stream] = POS_FIX_LPIB;
2061 pos = azx_sd_readl(azx_dev, SD_LPIB);
2062 } else
2063 chip->position_fix[stream] = POS_FIX_POSBUF;
2064 }
2065 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002066 }
David Henningsson4cb36312010-09-30 10:12:50 +02002067
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 if (pos >= azx_dev->bufsize)
2069 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002070 return pos;
2071}
2072
2073static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2074{
2075 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2076 struct azx *chip = apcm->chip;
2077 struct azx_dev *azx_dev = get_azx_dev(substream);
2078 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002079 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002080}
2081
2082/*
2083 * Check whether the current DMA position is acceptable for updating
2084 * periods. Returns non-zero if it's OK.
2085 *
2086 * Many HD-audio controllers appear pretty inaccurate about
2087 * the update-IRQ timing. The IRQ is issued before actually the
2088 * data is processed. So, we need to process it afterwords in a
2089 * workqueue.
2090 */
2091static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2092{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002093 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002094 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002095 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002096
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002097 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2098 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002099 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002100
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002101 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002102 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002103
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002104 if (WARN_ONCE(!azx_dev->period_bytes,
2105 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002106 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002107 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002108 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2109 /* NG - it's below the first next period boundary */
2110 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002111 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002112 return 1; /* OK, it's fine */
2113}
2114
2115/*
2116 * The work for pending PCM period updates.
2117 */
2118static void azx_irq_pending_work(struct work_struct *work)
2119{
2120 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002121 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002122
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002123 if (!chip->irq_pending_warned) {
2124 printk(KERN_WARNING
2125 "hda-intel: IRQ timing workaround is activated "
2126 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2127 chip->card->number);
2128 chip->irq_pending_warned = 1;
2129 }
2130
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002131 for (;;) {
2132 pending = 0;
2133 spin_lock_irq(&chip->reg_lock);
2134 for (i = 0; i < chip->num_streams; i++) {
2135 struct azx_dev *azx_dev = &chip->azx_dev[i];
2136 if (!azx_dev->irq_pending ||
2137 !azx_dev->substream ||
2138 !azx_dev->running)
2139 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002140 ok = azx_position_ok(chip, azx_dev);
2141 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002142 azx_dev->irq_pending = 0;
2143 spin_unlock(&chip->reg_lock);
2144 snd_pcm_period_elapsed(azx_dev->substream);
2145 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002146 } else if (ok < 0) {
2147 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002148 } else
2149 pending++;
2150 }
2151 spin_unlock_irq(&chip->reg_lock);
2152 if (!pending)
2153 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002154 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002155 }
2156}
2157
2158/* clear irq_pending flags and assure no on-going workq */
2159static void azx_clear_irq_pending(struct azx *chip)
2160{
2161 int i;
2162
2163 spin_lock_irq(&chip->reg_lock);
2164 for (i = 0; i < chip->num_streams; i++)
2165 chip->azx_dev[i].irq_pending = 0;
2166 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167}
2168
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002169#ifdef CONFIG_X86
2170static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2171 struct vm_area_struct *area)
2172{
2173 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2174 struct azx *chip = apcm->chip;
2175 if (!azx_snoop(chip))
2176 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2177 return snd_pcm_lib_default_mmap(substream, area);
2178}
2179#else
2180#define azx_pcm_mmap NULL
2181#endif
2182
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002183static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184 .open = azx_pcm_open,
2185 .close = azx_pcm_close,
2186 .ioctl = snd_pcm_lib_ioctl,
2187 .hw_params = azx_pcm_hw_params,
2188 .hw_free = azx_pcm_hw_free,
2189 .prepare = azx_pcm_prepare,
2190 .trigger = azx_pcm_trigger,
2191 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002192 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002193 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194};
2195
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002196static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197{
Takashi Iwai176d5332008-07-30 15:01:44 +02002198 struct azx_pcm *apcm = pcm->private_data;
2199 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002200 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002201 kfree(apcm);
2202 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203}
2204
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002205#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2206
Takashi Iwai176d5332008-07-30 15:01:44 +02002207static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002208azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2209 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002211 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002212 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002214 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002215 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002216 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002218 list_for_each_entry(apcm, &chip->pcm_list, list) {
2219 if (apcm->pcm->device == pcm_dev) {
2220 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2221 return -EBUSY;
2222 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002223 }
2224 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2225 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2226 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 &pcm);
2228 if (err < 0)
2229 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002230 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002231 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 if (apcm == NULL)
2233 return -ENOMEM;
2234 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002235 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 pcm->private_data = apcm;
2238 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002239 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2240 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002241 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002242 cpcm->pcm = pcm;
2243 for (s = 0; s < 2; s++) {
2244 apcm->hinfo[s] = &cpcm->stream[s];
2245 if (cpcm->stream[s].substreams)
2246 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2247 }
2248 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002249 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2250 if (size > MAX_PREALLOC_SIZE)
2251 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002252 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002254 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255 return 0;
2256}
2257
2258/*
2259 * mixer creation - all stuff is implemented in hda module
2260 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002261static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262{
2263 return snd_hda_build_controls(chip->bus);
2264}
2265
2266
2267/*
2268 * initialize SD streams
2269 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002270static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271{
2272 int i;
2273
2274 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002275 * assign the starting bdl address to each stream (device)
2276 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002278 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002279 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002280 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2282 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2283 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2284 azx_dev->sd_int_sta_mask = 1 << i;
2285 /* stream tag: must be non-zero and unique */
2286 azx_dev->index = i;
2287 azx_dev->stream_tag = i + 1;
2288 }
2289
2290 return 0;
2291}
2292
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002293static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2294{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002295 if (request_irq(chip->pci->irq, azx_interrupt,
2296 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002297 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002298 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2299 "disabling device\n", chip->pci->irq);
2300 if (do_disconnect)
2301 snd_card_disconnect(chip->card);
2302 return -1;
2303 }
2304 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002305 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002306 return 0;
2307}
2308
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309
Takashi Iwaicb53c622007-08-10 17:21:45 +02002310static void azx_stop_chip(struct azx *chip)
2311{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002312 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002313 return;
2314
2315 /* disable interrupts */
2316 azx_int_disable(chip);
2317 azx_int_clear(chip);
2318
2319 /* disable CORB/RIRB */
2320 azx_free_cmd_io(chip);
2321
2322 /* disable position buffer */
2323 azx_writel(chip, DPLBASE, 0);
2324 azx_writel(chip, DPUBASE, 0);
2325
2326 chip->initialized = 0;
2327}
2328
2329#ifdef CONFIG_SND_HDA_POWER_SAVE
2330/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002331static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002332{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002333 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002334 struct hda_codec *c;
2335 int power_on = 0;
2336
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002337 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002338 if (c->power_on) {
2339 power_on = 1;
2340 break;
2341 }
2342 }
2343 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002344 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002345 else if (chip->running && power_save_controller &&
2346 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002347 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002348}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002349#endif /* CONFIG_SND_HDA_POWER_SAVE */
2350
2351#ifdef CONFIG_PM
2352/*
2353 * power management
2354 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002355
Takashi Iwai619a3412012-05-08 16:30:59 +02002356static int snd_hda_codecs_inuse(struct hda_bus *bus)
2357{
2358 struct hda_codec *codec;
2359
2360 list_for_each_entry(codec, &bus->codec_list, list) {
2361 if (snd_hda_codec_needs_resume(codec))
2362 return 1;
2363 }
2364 return 0;
2365}
2366
Takashi Iwai421a1252005-11-17 16:11:09 +01002367static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368{
Takashi Iwai421a1252005-11-17 16:11:09 +01002369 struct snd_card *card = pci_get_drvdata(pci);
2370 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002371 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
Takashi Iwai421a1252005-11-17 16:11:09 +01002373 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002374 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002375 list_for_each_entry(p, &chip->pcm_list, list)
2376 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002377 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002378 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002379 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002380 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002381 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002382 chip->irq = -1;
2383 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002384 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002385 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002386 pci_disable_device(pci);
2387 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002388 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 return 0;
2390}
2391
Takashi Iwai421a1252005-11-17 16:11:09 +01002392static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393{
Takashi Iwai421a1252005-11-17 16:11:09 +01002394 struct snd_card *card = pci_get_drvdata(pci);
2395 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002397 pci_set_power_state(pci, PCI_D0);
2398 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002399 if (pci_enable_device(pci) < 0) {
2400 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2401 "disabling device\n");
2402 snd_card_disconnect(card);
2403 return -EIO;
2404 }
2405 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002406 if (chip->msi)
2407 if (pci_enable_msi(pci) < 0)
2408 chip->msi = 0;
2409 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002410 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002411 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002412
Takashi Iwai619a3412012-05-08 16:30:59 +02002413 if (snd_hda_codecs_inuse(chip->bus))
2414 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002415
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002417 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 return 0;
2419}
2420#endif /* CONFIG_PM */
2421
2422
2423/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002424 * reboot notifier for hang-up problem at power-down
2425 */
2426static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2427{
2428 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002429 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002430 azx_stop_chip(chip);
2431 return NOTIFY_OK;
2432}
2433
2434static void azx_notifier_register(struct azx *chip)
2435{
2436 chip->reboot_notifier.notifier_call = azx_halt;
2437 register_reboot_notifier(&chip->reboot_notifier);
2438}
2439
2440static void azx_notifier_unregister(struct azx *chip)
2441{
2442 if (chip->reboot_notifier.notifier_call)
2443 unregister_reboot_notifier(&chip->reboot_notifier);
2444}
2445
2446/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 * destructor
2448 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002449static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002451 int i;
2452
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002453 azx_notifier_unregister(chip);
2454
Takashi Iwaice43fba2005-05-30 20:33:44 +02002455 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002456 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002457 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002459 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 }
2461
Jeff Garzikf000fd82008-04-22 13:50:34 +02002462 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002464 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002465 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002466 if (chip->remap_addr)
2467 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002469 if (chip->azx_dev) {
2470 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002471 if (chip->azx_dev[i].bdl.area) {
2472 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002473 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002474 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002475 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002476 if (chip->rb.area) {
2477 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002479 }
2480 if (chip->posbuf.area) {
2481 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002483 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 pci_release_regions(chip->pci);
2485 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002486 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487 kfree(chip);
2488
2489 return 0;
2490}
2491
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002492static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493{
2494 return azx_free(device->device_data);
2495}
2496
2497/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002498 * white/black-listing for position_fix
2499 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002500static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002501 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2502 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002503 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002504 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002505 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002506 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002507 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002508 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002509 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002510 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002511 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002512 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002513 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002514 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002515 {}
2516};
2517
2518static int __devinit check_position_fix(struct azx *chip, int fix)
2519{
2520 const struct snd_pci_quirk *q;
2521
Takashi Iwaic673ba12009-03-17 07:49:14 +01002522 switch (fix) {
2523 case POS_FIX_LPIB:
2524 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002525 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002526 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002527 return fix;
2528 }
2529
Takashi Iwaic673ba12009-03-17 07:49:14 +01002530 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2531 if (q) {
2532 printk(KERN_INFO
2533 "hda_intel: position_fix set to %d "
2534 "for device %04x:%04x\n",
2535 q->value, q->subvendor, q->subdevice);
2536 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002537 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002538
2539 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002540 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2541 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002542 return POS_FIX_VIACOMBO;
2543 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002544 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2545 snd_printd(SFX "Using LPIB position fix\n");
2546 return POS_FIX_LPIB;
2547 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002548 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002549}
2550
2551/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002552 * black-lists for probe_mask
2553 */
2554static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2555 /* Thinkpad often breaks the controller communication when accessing
2556 * to the non-working (or non-existing) modem codec slot.
2557 */
2558 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2559 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2560 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002561 /* broken BIOS */
2562 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002563 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2564 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002565 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002566 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002567 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002568 {}
2569};
2570
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002571#define AZX_FORCE_CODEC_MASK 0x100
2572
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002573static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002574{
2575 const struct snd_pci_quirk *q;
2576
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002577 chip->codec_probe_mask = probe_mask[dev];
2578 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002579 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2580 if (q) {
2581 printk(KERN_INFO
2582 "hda_intel: probe_mask set to 0x%x "
2583 "for device %04x:%04x\n",
2584 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002585 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002586 }
2587 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002588
2589 /* check forced option */
2590 if (chip->codec_probe_mask != -1 &&
2591 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2592 chip->codec_mask = chip->codec_probe_mask & 0xff;
2593 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2594 chip->codec_mask);
2595 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002596}
2597
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002598/*
Takashi Iwai716238552009-09-28 13:14:04 +02002599 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002600 */
Takashi Iwai716238552009-09-28 13:14:04 +02002601static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002602 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002603 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002604 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002605 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002606 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002607 {}
2608};
2609
2610static void __devinit check_msi(struct azx *chip)
2611{
2612 const struct snd_pci_quirk *q;
2613
Takashi Iwai716238552009-09-28 13:14:04 +02002614 if (enable_msi >= 0) {
2615 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002616 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002617 }
2618 chip->msi = 1; /* enable MSI as default */
2619 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002620 if (q) {
2621 printk(KERN_INFO
2622 "hda_intel: msi for device %04x:%04x set to %d\n",
2623 q->subvendor, q->subdevice, q->value);
2624 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002625 return;
2626 }
2627
2628 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002629 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2630 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002631 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002632 }
2633}
2634
Takashi Iwaia1585d72011-12-14 09:27:04 +01002635/* check the snoop mode availability */
2636static void __devinit azx_check_snoop_available(struct azx *chip)
2637{
2638 bool snoop = chip->snoop;
2639
2640 switch (chip->driver_type) {
2641 case AZX_DRIVER_VIA:
2642 /* force to non-snoop mode for a new VIA controller
2643 * when BIOS is set
2644 */
2645 if (snoop) {
2646 u8 val;
2647 pci_read_config_byte(chip->pci, 0x42, &val);
2648 if (!(val & 0x80) && chip->pci->revision == 0x30)
2649 snoop = false;
2650 }
2651 break;
2652 case AZX_DRIVER_ATIHDMI_NS:
2653 /* new ATI HDMI requires non-snoop */
2654 snoop = false;
2655 break;
2656 }
2657
2658 if (snoop != chip->snoop) {
2659 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2660 snoop ? "snoop" : "non-snoop");
2661 chip->snoop = snoop;
2662 }
2663}
Takashi Iwai669ba272007-08-17 09:17:36 +02002664
2665/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 * constructor
2667 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002668static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002669 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002670 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002672 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002673 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002674 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002675 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676 .dev_free = azx_dev_free,
2677 };
2678
2679 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002680
Pavel Machek927fc862006-08-31 17:03:43 +02002681 err = pci_enable_device(pci);
2682 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683 return err;
2684
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002685 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002686 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2688 pci_disable_device(pci);
2689 return -ENOMEM;
2690 }
2691
2692 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002693 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694 chip->card = card;
2695 chip->pci = pci;
2696 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002697 chip->driver_caps = driver_caps;
2698 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002699 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002700 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002701 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002702 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002704 chip->position_fix[0] = chip->position_fix[1] =
2705 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002706 /* combo mode uses LPIB for playback */
2707 if (chip->position_fix[0] == POS_FIX_COMBO) {
2708 chip->position_fix[0] = POS_FIX_LPIB;
2709 chip->position_fix[1] = POS_FIX_AUTO;
2710 }
2711
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002712 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002713
Takashi Iwai27346162006-01-12 18:28:44 +01002714 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002715 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002716 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002717
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002718 if (bdl_pos_adj[dev] < 0) {
2719 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002720 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002721 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002722 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002723 break;
2724 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002725 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002726 break;
2727 }
2728 }
2729
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002730#if BITS_PER_LONG != 64
2731 /* Fix up base address on ULI M5461 */
2732 if (chip->driver_type == AZX_DRIVER_ULI) {
2733 u16 tmp3;
2734 pci_read_config_word(pci, 0x40, &tmp3);
2735 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2736 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2737 }
2738#endif
2739
Pavel Machek927fc862006-08-31 17:03:43 +02002740 err = pci_request_regions(pci, "ICH HD audio");
2741 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742 kfree(chip);
2743 pci_disable_device(pci);
2744 return err;
2745 }
2746
Pavel Machek927fc862006-08-31 17:03:43 +02002747 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002748 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 if (chip->remap_addr == NULL) {
2750 snd_printk(KERN_ERR SFX "ioremap error\n");
2751 err = -ENXIO;
2752 goto errout;
2753 }
2754
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002755 if (chip->msi)
2756 if (pci_enable_msi(pci) < 0)
2757 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002758
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002759 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760 err = -EBUSY;
2761 goto errout;
2762 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763
2764 pci_set_master(pci);
2765 synchronize_irq(chip->irq);
2766
Tobin Davisbcd72002008-01-15 11:23:55 +01002767 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002768 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002769
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002770 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002771 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002772 struct pci_dev *p_smbus;
2773 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2774 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2775 NULL);
2776 if (p_smbus) {
2777 if (p_smbus->revision < 0x30)
2778 gcap &= ~ICH6_GCAP_64OK;
2779 pci_dev_put(p_smbus);
2780 }
2781 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002782
Takashi Iwai9477c582011-05-25 09:11:37 +02002783 /* disable 64bit DMA address on some devices */
2784 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2785 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002786 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002787 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002788
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002789 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01002790 if (align_buffer_size >= 0)
2791 chip->align_buffer_size = !!align_buffer_size;
2792 else {
2793 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
2794 chip->align_buffer_size = 0;
2795 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
2796 chip->align_buffer_size = 1;
2797 else
2798 chip->align_buffer_size = 1;
2799 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002800
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002801 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002802 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002803 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002804 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002805 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2806 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002807 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002808
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002809 /* read number of streams from GCAP register instead of using
2810 * hardcoded value
2811 */
2812 chip->capture_streams = (gcap >> 8) & 0x0f;
2813 chip->playback_streams = (gcap >> 12) & 0x0f;
2814 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002815 /* gcap didn't give any info, switching to old method */
2816
2817 switch (chip->driver_type) {
2818 case AZX_DRIVER_ULI:
2819 chip->playback_streams = ULI_NUM_PLAYBACK;
2820 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002821 break;
2822 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08002823 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01002824 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2825 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002826 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002827 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002828 default:
2829 chip->playback_streams = ICH6_NUM_PLAYBACK;
2830 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002831 break;
2832 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002833 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002834 chip->capture_index_offset = 0;
2835 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002836 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002837 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2838 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002839 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002840 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002841 goto errout;
2842 }
2843
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002844 for (i = 0; i < chip->num_streams; i++) {
2845 /* allocate memory for the BDL for each stream */
2846 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2847 snd_dma_pci_data(chip->pci),
2848 BDL_SIZE, &chip->azx_dev[i].bdl);
2849 if (err < 0) {
2850 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2851 goto errout;
2852 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002853 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002855 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002856 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2857 snd_dma_pci_data(chip->pci),
2858 chip->num_streams * 8, &chip->posbuf);
2859 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002860 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2861 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002863 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02002865 err = azx_alloc_cmd_io(chip);
2866 if (err < 0)
2867 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002868
2869 /* initialize streams */
2870 azx_init_stream(chip);
2871
2872 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002873 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002874 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875
2876 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002877 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878 snd_printk(KERN_ERR SFX "no codecs found!\n");
2879 err = -ENODEV;
2880 goto errout;
2881 }
2882
Takashi Iwaid01ce992007-07-27 16:52:19 +02002883 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2884 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2886 goto errout;
2887 }
2888
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002889 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002890 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2891 sizeof(card->shortname));
2892 snprintf(card->longname, sizeof(card->longname),
2893 "%s at 0x%lx irq %i",
2894 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002895
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896 *rchip = chip;
2897 return 0;
2898
2899 errout:
2900 azx_free(chip);
2901 return err;
2902}
2903
Takashi Iwaicb53c622007-08-10 17:21:45 +02002904static void power_down_all_codecs(struct azx *chip)
2905{
2906#ifdef CONFIG_SND_HDA_POWER_SAVE
2907 /* The codecs were powered up in snd_hda_codec_new().
2908 * Now all initialization done, so turn them down if possible
2909 */
2910 struct hda_codec *codec;
2911 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2912 snd_hda_power_down(codec);
2913 }
2914#endif
2915}
2916
Takashi Iwaid01ce992007-07-27 16:52:19 +02002917static int __devinit azx_probe(struct pci_dev *pci,
2918 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002920 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002921 struct snd_card *card;
2922 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002923 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002925 if (dev >= SNDRV_CARDS)
2926 return -ENODEV;
2927 if (!enable[dev]) {
2928 dev++;
2929 return -ENOENT;
2930 }
2931
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002932 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2933 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002935 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002936 }
2937
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002938 /* set this here since it's referred in snd_hda_load_patch() */
2939 snd_card_set_dev(card, &pci->dev);
2940
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002941 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002942 if (err < 0)
2943 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002944 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002946#ifdef CONFIG_SND_HDA_INPUT_BEEP
2947 chip->beep_mode = beep_mode[dev];
2948#endif
2949
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002951 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002952 if (err < 0)
2953 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002954#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01002955 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002956 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2957 patch[dev]);
2958 err = snd_hda_load_patch(chip->bus, patch[dev]);
2959 if (err < 0)
2960 goto out_free;
2961 }
2962#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002963 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002964 err = azx_codec_configure(chip);
2965 if (err < 0)
2966 goto out_free;
2967 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968
2969 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002970 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002971 if (err < 0)
2972 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973
2974 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002975 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002976 if (err < 0)
2977 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978
Takashi Iwaid01ce992007-07-27 16:52:19 +02002979 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002980 if (err < 0)
2981 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002982
2983 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002984 chip->running = 1;
2985 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002986 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002988 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002989 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002990out_free:
2991 snd_card_free(card);
2992 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993}
2994
2995static void __devexit azx_remove(struct pci_dev *pci)
2996{
2997 snd_card_free(pci_get_drvdata(pci));
2998 pci_set_drvdata(pci, NULL);
2999}
3000
3001/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003002static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003003 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003004 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003005 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3006 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07003007 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003008 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003009 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3010 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003011 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003012 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003013 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3014 AZX_DCAPS_BUFSIZE},
Seth Heasley8bc039a2012-01-23 16:24:31 -08003015 /* Lynx Point */
3016 { PCI_DEVICE(0x8086, 0x8c20),
3017 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3018 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01003019 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003020 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003021 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003022 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003023 { PCI_DEVICE(0x8086, 0x080a),
3024 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003025 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003026 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003027 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003028 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3029 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003030 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003031 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3032 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003033 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003034 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3035 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003036 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003037 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3038 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003039 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003040 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3041 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003042 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003043 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3044 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003045 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003046 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3047 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003048 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003049 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3050 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003051 /* Generic Intel */
3052 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3053 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3054 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003055 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003056 /* ATI SB 450/600/700/800/900 */
3057 { PCI_DEVICE(0x1002, 0x437b),
3058 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3059 { PCI_DEVICE(0x1002, 0x4383),
3060 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3061 /* AMD Hudson */
3062 { PCI_DEVICE(0x1022, 0x780d),
3063 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003064 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003065 { PCI_DEVICE(0x1002, 0x793b),
3066 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3067 { PCI_DEVICE(0x1002, 0x7919),
3068 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3069 { PCI_DEVICE(0x1002, 0x960f),
3070 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3071 { PCI_DEVICE(0x1002, 0x970f),
3072 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3073 { PCI_DEVICE(0x1002, 0xaa00),
3074 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3075 { PCI_DEVICE(0x1002, 0xaa08),
3076 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3077 { PCI_DEVICE(0x1002, 0xaa10),
3078 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3079 { PCI_DEVICE(0x1002, 0xaa18),
3080 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3081 { PCI_DEVICE(0x1002, 0xaa20),
3082 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3083 { PCI_DEVICE(0x1002, 0xaa28),
3084 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3085 { PCI_DEVICE(0x1002, 0xaa30),
3086 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3087 { PCI_DEVICE(0x1002, 0xaa38),
3088 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3089 { PCI_DEVICE(0x1002, 0xaa40),
3090 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3091 { PCI_DEVICE(0x1002, 0xaa48),
3092 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003093 { PCI_DEVICE(0x1002, 0x9902),
3094 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3095 { PCI_DEVICE(0x1002, 0xaaa0),
3096 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3097 { PCI_DEVICE(0x1002, 0xaaa8),
3098 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3099 { PCI_DEVICE(0x1002, 0xaab0),
3100 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003101 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003102 { PCI_DEVICE(0x1106, 0x3288),
3103 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003104 /* SIS966 */
3105 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3106 /* ULI M5461 */
3107 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3108 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003109 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3110 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3111 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003112 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003113 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003114 { PCI_DEVICE(0x6549, 0x1200),
3115 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003116 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003117#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3118 /* the following entry conflicts with snd-ctxfi driver,
3119 * as ctxfi driver mutates from HD-audio to native mode with
3120 * a special command sequence.
3121 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003122 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3123 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3124 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003125 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003126 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003127#else
3128 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003129 { PCI_DEVICE(0x1102, 0x0009),
3130 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003131 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003132#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003133 /* Vortex86MX */
3134 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003135 /* VMware HDAudio */
3136 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003137 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003138 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3139 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3140 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003141 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003142 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3143 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3144 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003145 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146 { 0, }
3147};
3148MODULE_DEVICE_TABLE(pci, azx_ids);
3149
3150/* pci_driver definition */
3151static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003152 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003153 .id_table = azx_ids,
3154 .probe = azx_probe,
3155 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003156#ifdef CONFIG_PM
3157 .suspend = azx_suspend,
3158 .resume = azx_resume,
3159#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160};
3161
3162static int __init alsa_card_azx_init(void)
3163{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003164 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003165}
3166
3167static void __exit alsa_card_azx_exit(void)
3168{
3169 pci_unregister_driver(&driver);
3170}
3171
3172module_init(alsa_card_azx_init)
3173module_exit(alsa_card_azx_exit)