blob: abe062a95be8b53039159b1c544fd6e4b6cb87f9 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
320static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100321gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 u32 invalidate_domains, u32 flush_domains)
323{
324 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 int ret;
327
Paulo Zanonif3987632012-08-17 18:35:43 -0300328 /*
329 * Ensure that any following seqno writes only happen when the render
330 * cache is indeed flushed.
331 *
332 * Workaround: 4th PIPE_CONTROL command (except the ones with only
333 * read-cache invalidate bits set) must have the CS_STALL bit set. We
334 * don't try to be clever and just set it unconditionally.
335 */
336 flags |= PIPE_CONTROL_CS_STALL;
337
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 /* Just flush everything. Experiments have shown that reducing the
339 * number of bits based on the write domains has little performance
340 * impact.
341 */
342 if (flush_domains) {
343 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
344 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346 if (invalidate_domains) {
347 flags |= PIPE_CONTROL_TLB_INVALIDATE;
348 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
349 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000353 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
Chris Wilsonadd284a2014-12-16 08:44:32 +0000360 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
361
Paulo Zanonif3987632012-08-17 18:35:43 -0300362 /* Workaround: we must issue a pipe_control with CS-stall bit
363 * set before a pipe_control command that has the state cache
364 * invalidate bit set. */
365 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 }
367
368 ret = intel_ring_begin(ring, 4);
369 if (ret)
370 return ret;
371
372 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
373 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200374 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 intel_ring_emit(ring, 0);
376 intel_ring_advance(ring);
377
378 return 0;
379}
380
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300382gen8_emit_pipe_control(struct intel_engine_cs *ring,
383 u32 flags, u32 scratch_addr)
384{
385 int ret;
386
387 ret = intel_ring_begin(ring, 6);
388 if (ret)
389 return ret;
390
391 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
392 intel_ring_emit(ring, flags);
393 intel_ring_emit(ring, scratch_addr);
394 intel_ring_emit(ring, 0);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_advance(ring);
398
399 return 0;
400}
401
402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404 u32 invalidate_domains, u32 flush_domains)
405{
406 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800408 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800425
426 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
427 ret = gen8_emit_pipe_control(ring,
428 PIPE_CONTROL_CS_STALL |
429 PIPE_CONTROL_STALL_AT_SCOREBOARD,
430 0);
431 if (ret)
432 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700433 }
434
kbuild test robot6e0b3f82015-03-05 22:03:08 +0800435 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700436}
437
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100438static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100439 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100442 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800443}
444
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100445u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000448 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449
Chris Wilson50877442014-03-21 12:41:53 +0000450 if (INTEL_INFO(ring->dev)->gen >= 8)
451 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
452 RING_ACTHD_UDW(ring->mmio_base));
453 else if (INTEL_INFO(ring->dev)->gen >= 4)
454 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
455 else
456 acthd = I915_READ(ACTHD);
457
458 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459}
460
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462{
463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
464 u32 addr;
465
466 addr = dev_priv->status_page_dmah->busaddr;
467 if (INTEL_INFO(ring->dev)->gen >= 4)
468 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
469 I915_WRITE(HWS_PGA, addr);
470}
471
Damien Lespiauaf75f262015-02-10 19:32:17 +0000472static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
473{
474 struct drm_device *dev = ring->dev;
475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
476 u32 mmio = 0;
477
478 /* The ring status page addresses are no longer next to the rest of
479 * the ring registers as of gen7.
480 */
481 if (IS_GEN7(dev)) {
482 switch (ring->id) {
483 case RCS:
484 mmio = RENDER_HWS_PGA_GEN7;
485 break;
486 case BCS:
487 mmio = BLT_HWS_PGA_GEN7;
488 break;
489 /*
490 * VCS2 actually doesn't exist on Gen7. Only shut up
491 * gcc switch check warning
492 */
493 case VCS2:
494 case VCS:
495 mmio = BSD_HWS_PGA_GEN7;
496 break;
497 case VECS:
498 mmio = VEBOX_HWS_PGA_GEN7;
499 break;
500 }
501 } else if (IS_GEN6(ring->dev)) {
502 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
503 } else {
504 /* XXX: gen8 returns to sanity */
505 mmio = RING_HWS_PGA(ring->mmio_base);
506 }
507
508 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
509 POSTING_READ(mmio);
510
511 /*
512 * Flush the TLB for this page
513 *
514 * FIXME: These two bits have disappeared on gen8, so a question
515 * arises: do we still need this and if so how should we go about
516 * invalidating the TLB?
517 */
518 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
519 u32 reg = RING_INSTPM(ring->mmio_base);
520
521 /* ring should be idle before issuing a sync flush*/
522 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
523
524 I915_WRITE(reg,
525 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
526 INSTPM_SYNC_FLUSH));
527 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
528 1000))
529 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
530 ring->name);
531 }
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100535{
536 struct drm_i915_private *dev_priv = to_i915(ring->dev);
537
538 if (!IS_GEN2(ring->dev)) {
539 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200540 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
541 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 /* Sometimes we observe that the idle flag is not
543 * set even though the ring is empty. So double
544 * check before giving up.
545 */
546 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
547 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 }
549 }
550
551 I915_WRITE_CTL(ring, 0);
552 I915_WRITE_HEAD(ring, 0);
553 ring->write_tail(ring, 0);
554
555 if (!IS_GEN2(ring->dev)) {
556 (void)I915_READ_CTL(ring);
557 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
558 }
559
560 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
561}
562
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct intel_ringbuffer *ringbuf = ring->buffer;
568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 if (!stop_ring(ring)) {
574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
577 ring->name,
578 I915_READ_CTL(ring),
579 I915_READ_HEAD(ring),
580 I915_READ_TAIL(ring),
581 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
586 ring->name,
587 I915_READ_CTL(ring),
588 I915_READ_HEAD(ring),
589 I915_READ_TAIL(ring),
590 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
597 intel_ring_setup_status_page(ring);
598 else
599 ring_setup_phys_status_page(ring);
600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
602 I915_READ_HEAD(ring);
603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
611 if (I915_READ_HEAD(ring))
612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
613 ring->name, I915_READ_HEAD(ring));
614 I915_WRITE_HEAD(ring, 0);
615 (void)I915_READ_HEAD(ring);
616
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200617 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400622 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400624 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
627 ring->name,
628 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
629 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
630 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200631 ret = -EIO;
632 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800633 }
634
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100636 ringbuf->head = I915_READ_HEAD(ring);
637 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000638 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
Chris Wilson50f018d2013-06-10 11:20:19 +0100640 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
641
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200643 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648void
649intel_fini_pipe_control(struct intel_engine_cs *ring)
650{
651 struct drm_device *dev = ring->dev;
652
653 if (ring->scratch.obj == NULL)
654 return;
655
656 if (INTEL_INFO(dev)->gen >= 5) {
657 kunmap(sg_page(ring->scratch.obj->pages->sgl));
658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
659 }
660
661 drm_gem_object_unreference(&ring->scratch.obj->base);
662 ring->scratch.obj = NULL;
663}
664
665int
666intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 int ret;
669
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100670 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
673 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 DRM_ERROR("Failed to allocate seqno page\n");
675 ret = -ENOMEM;
676 goto err;
677 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100678
Daniel Vettera9cc7262014-02-14 14:01:13 +0100679 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
680 if (ret)
681 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100683 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 if (ret)
685 goto err_unref;
686
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
688 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
689 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800692 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200694 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 return 0;
697
698err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 return ret;
704}
705
Michel Thierry771b9a52014-11-11 16:47:33 +0000706static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
707 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100708{
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710 struct drm_device *dev = ring->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000714 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 ring->gpu_caches_dirty = true;
718 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100719 if (ret)
720 return ret;
721
Arun Siluvery22a916a2014-10-22 18:59:52 +0100722 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (ret)
724 return ret;
725
Arun Siluvery22a916a2014-10-22 18:59:52 +0100726 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 intel_ring_emit(ring, w->reg[i].addr);
729 intel_ring_emit(ring, w->reg[i].value);
730 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100731 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
733 intel_ring_advance(ring);
734
735 ring->gpu_caches_dirty = true;
736 ret = intel_ring_flush_all_caches(ring);
737 if (ret)
738 return ret;
739
740 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741
742 return 0;
743}
744
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100745static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
746 struct intel_context *ctx)
747{
748 int ret;
749
750 ret = intel_ring_workarounds_emit(ring, ctx);
751 if (ret != 0)
752 return ret;
753
754 ret = i915_gem_render_state_init(ring);
755 if (ret)
756 DRM_ERROR("init render state: %d\n", ret);
757
758 return ret;
759}
760
Mika Kuoppala72253422014-10-07 17:21:26 +0300761static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300763{
764 const u32 idx = dev_priv->workarounds.count;
765
766 if (WARN_ON(idx >= I915_MAX_WA_REGS))
767 return -ENOSPC;
768
769 dev_priv->workarounds.reg[idx].addr = addr;
770 dev_priv->workarounds.reg[idx].value = val;
771 dev_priv->workarounds.reg[idx].mask = mask;
772
773 dev_priv->workarounds.count++;
774
775 return 0;
776}
777
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000778#define WA_REG(addr, mask, val) { \
779 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300780 if (r) \
781 return r; \
782 }
783
784#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiau98533252014-12-08 17:33:51 +0000790#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
794#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
798static int bdw_init_workarounds(struct intel_engine_cs *ring)
799{
800 struct drm_device *dev = ring->dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
Arun Siluvery86d7f232014-08-26 14:44:50 +0100803 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700804 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300805 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
806 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
807 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100808
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700809 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
811 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
814 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815
816 /* Use Force Non-Coherent whenever executing a 3D context. This is a
817 * workaround for for a possible hang in the unlikely event a TLB
818 * invalidation occurs during a PSD flush.
819 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000821 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300822 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000823 /* WaForceContextSaveRestoreNonCoherent:bdw */
824 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
825 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000826 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000827 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300828 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100829
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800830 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
831 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
832 * polygons in the same 8x4 pixel/sample area to be processed without
833 * stalling waiting for the earlier ones to write to Hierarchical Z
834 * buffer."
835 *
836 * This optimization is off by default for Broadwell; turn it on.
837 */
838 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
839
Arun Siluvery86d7f232014-08-26 14:44:50 +0100840 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300841 WA_SET_BIT_MASKED(CACHE_MODE_1,
842 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100843
844 /*
845 * BSpec recommends 8x4 when MSAA is used,
846 * however in practice 16x4 seems fastest.
847 *
848 * Note that PS/WM thread counts depend on the WIZ hashing
849 * disable bit, which we don't touch here, but it's good
850 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
851 */
Damien Lespiau98533252014-12-08 17:33:51 +0000852 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
853 GEN6_WIZ_HASHING_MASK,
854 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100855
Arun Siluvery86d7f232014-08-26 14:44:50 +0100856 return 0;
857}
858
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300859static int chv_init_workarounds(struct intel_engine_cs *ring)
860{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300861 struct drm_device *dev = ring->dev;
862 struct drm_i915_private *dev_priv = dev->dev_private;
863
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300864 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300865 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300866 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000867 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
868 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300869
Arun Siluvery952890092014-10-28 18:33:14 +0000870 /* Use Force Non-Coherent whenever executing a 3D context. This is a
871 * workaround for a possible hang in the unlikely event a TLB
872 * invalidation occurs during a PSD flush.
873 */
874 /* WaForceEnableNonCoherent:chv */
875 /* WaHdcDisableFetchWhenMasked:chv */
876 WA_SET_BIT_MASKED(HDC_CHICKEN0,
877 HDC_FORCE_NON_COHERENT |
878 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
879
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800880 /* According to the CACHE_MODE_0 default value documentation, some
881 * CHV platforms disable this optimization by default. Turn it on.
882 */
883 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
884
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200885 /* Wa4x4STCOptimizationDisable:chv */
886 WA_SET_BIT_MASKED(CACHE_MODE_1,
887 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
888
Kenneth Graunked60de812015-01-10 18:02:22 -0800889 /* Improve HiZ throughput on CHV. */
890 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
891
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200892 /*
893 * BSpec recommends 8x4 when MSAA is used,
894 * however in practice 16x4 seems fastest.
895 *
896 * Note that PS/WM thread counts depend on the WIZ hashing
897 * disable bit, which we don't touch here, but it's good
898 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
899 */
900 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
901 GEN6_WIZ_HASHING_MASK,
902 GEN6_WIZ_HASHING_16x4);
903
Damien Lespiau65ca7512015-02-09 19:33:22 +0000904 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
905 INTEL_REVID(dev) == SKL_REVID_D0)
906 /* WaBarrierPerformanceFixDisable:skl */
907 WA_SET_BIT_MASKED(HDC_CHICKEN0,
908 HDC_FENCE_DEST_SLM_DISABLE |
909 HDC_BARRIER_PERFORMANCE_DISABLE);
910
Mika Kuoppala72253422014-10-07 17:21:26 +0300911 return 0;
912}
913
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000914static int gen9_init_workarounds(struct intel_engine_cs *ring)
915{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000916 struct drm_device *dev = ring->dev;
917 struct drm_i915_private *dev_priv = dev->dev_private;
918
919 /* WaDisablePartialInstShootdown:skl */
920 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
921 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
922
Nick Hoath84241712015-02-05 10:47:20 +0000923 /* Syncing dependencies between camera and graphics */
924 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
925 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
926
Damien Lespiau35c8ce62015-02-11 18:21:43 +0000927 if (INTEL_REVID(dev) == SKL_REVID_A0 ||
928 INTEL_REVID(dev) == SKL_REVID_B0) {
Damien Lespiaua86eb582015-02-11 18:21:44 +0000929 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
930 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
931 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000932 }
933
Damien Lespiau183c6da2015-02-09 19:33:11 +0000934 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
935 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
936 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
937 GEN9_RHWO_OPTIMIZATION_DISABLE);
938 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
939 DISABLE_PIXEL_MASK_CAMMING);
940 }
941
Nick Hoathcac23df2015-02-05 10:47:22 +0000942 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
943 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
944 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
945 GEN9_ENABLE_YV12_BUGFIX);
946 }
947
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000948 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
949 /*
950 *Use Force Non-Coherent whenever executing a 3D context. This
951 * is a workaround for a possible hang in the unlikely event
952 * a TLB invalidation occurs during a PSD flush.
953 */
954 /* WaForceEnableNonCoherent:skl */
955 WA_SET_BIT_MASKED(HDC_CHICKEN0,
956 HDC_FORCE_NON_COHERENT);
957 }
958
Hoath, Nicholas18404812015-02-05 10:47:23 +0000959 /* Wa4x4STCOptimizationDisable:skl */
960 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
961
Damien Lespiau9370cd92015-02-09 19:33:17 +0000962 /* WaDisablePartialResolveInVc:skl */
963 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
964
Damien Lespiaue2db7072015-02-09 19:33:21 +0000965 /* WaCcsTlbPrefetchDisable:skl */
966 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
967 GEN9_CCS_TLB_PREFETCH_ENABLE);
968
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000969 return 0;
970}
971
Damien Lespiaub7668792015-02-14 18:30:29 +0000972static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000973{
Damien Lespiaub7668792015-02-14 18:30:29 +0000974 struct drm_device *dev = ring->dev;
975 struct drm_i915_private *dev_priv = dev->dev_private;
976 u8 vals[3] = { 0, 0, 0 };
977 unsigned int i;
978
979 for (i = 0; i < 3; i++) {
980 u8 ss;
981
982 /*
983 * Only consider slices where one, and only one, subslice has 7
984 * EUs
985 */
986 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
987 continue;
988
989 /*
990 * subslice_7eu[i] != 0 (because of the check above) and
991 * ss_max == 4 (maximum number of subslices possible per slice)
992 *
993 * -> 0 <= ss <= 3;
994 */
995 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
996 vals[i] = 3 - ss;
997 }
998
999 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1000 return 0;
1001
1002 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1003 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1004 GEN9_IZ_HASHING_MASK(2) |
1005 GEN9_IZ_HASHING_MASK(1) |
1006 GEN9_IZ_HASHING_MASK(0),
1007 GEN9_IZ_HASHING(2, vals[2]) |
1008 GEN9_IZ_HASHING(1, vals[1]) |
1009 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001010
Mika Kuoppala72253422014-10-07 17:21:26 +03001011 return 0;
1012}
1013
Damien Lespiaub7668792015-02-14 18:30:29 +00001014
Damien Lespiau8d205492015-02-09 19:33:15 +00001015static int skl_init_workarounds(struct intel_engine_cs *ring)
1016{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001017 struct drm_device *dev = ring->dev;
1018 struct drm_i915_private *dev_priv = dev->dev_private;
1019
Damien Lespiau8d205492015-02-09 19:33:15 +00001020 gen9_init_workarounds(ring);
1021
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001022 /* WaDisablePowerCompilerClockGating:skl */
1023 if (INTEL_REVID(dev) == SKL_REVID_B0)
1024 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1025 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1026
Damien Lespiaub7668792015-02-14 18:30:29 +00001027 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001028}
1029
Nick Hoathcae04372015-03-17 11:39:38 +02001030static int bxt_init_workarounds(struct intel_engine_cs *ring)
1031{
1032 gen9_init_workarounds(ring);
1033
1034 return 0;
1035}
1036
Michel Thierry771b9a52014-11-11 16:47:33 +00001037int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001038{
1039 struct drm_device *dev = ring->dev;
1040 struct drm_i915_private *dev_priv = dev->dev_private;
1041
1042 WARN_ON(ring->id != RCS);
1043
1044 dev_priv->workarounds.count = 0;
1045
1046 if (IS_BROADWELL(dev))
1047 return bdw_init_workarounds(ring);
1048
1049 if (IS_CHERRYVIEW(dev))
1050 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001051
Damien Lespiau8d205492015-02-09 19:33:15 +00001052 if (IS_SKYLAKE(dev))
1053 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001054
1055 if (IS_BROXTON(dev))
1056 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001057
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001058 return 0;
1059}
1060
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001061static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001062{
Chris Wilson78501ea2010-10-27 12:18:21 +01001063 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001064 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001065 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001066 if (ret)
1067 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001068
Akash Goel61a563a2014-03-25 18:01:50 +05301069 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1070 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001071 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001072
1073 /* We need to disable the AsyncFlip performance optimisations in order
1074 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1075 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001076 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001077 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001078 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001079 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001080 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1081
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001082 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301083 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001084 if (INTEL_INFO(dev)->gen == 6)
1085 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001086 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001087
Akash Goel01fa0302014-03-24 23:00:04 +05301088 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001089 if (IS_GEN7(dev))
1090 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301091 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001092 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001093
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001094 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001095 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1096 * "If this bit is set, STCunit will have LRA as replacement
1097 * policy. [...] This bit must be reset. LRA replacement
1098 * policy is not supported."
1099 */
1100 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001101 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001102 }
1103
Daniel Vetter6b26c862012-04-24 14:04:12 +02001104 if (INTEL_INFO(dev)->gen >= 6)
1105 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001106
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001107 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001108 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001109
Mika Kuoppala72253422014-10-07 17:21:26 +03001110 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001111}
1112
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001113static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001114{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001115 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001116 struct drm_i915_private *dev_priv = dev->dev_private;
1117
1118 if (dev_priv->semaphore_obj) {
1119 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1120 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1121 dev_priv->semaphore_obj = NULL;
1122 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001123
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001124 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001125}
1126
Ben Widawsky3e789982014-06-30 09:53:37 -07001127static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1128 unsigned int num_dwords)
1129{
1130#define MBOX_UPDATE_DWORDS 8
1131 struct drm_device *dev = signaller->dev;
1132 struct drm_i915_private *dev_priv = dev->dev_private;
1133 struct intel_engine_cs *waiter;
1134 int i, ret, num_rings;
1135
1136 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1137 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1138#undef MBOX_UPDATE_DWORDS
1139
1140 ret = intel_ring_begin(signaller, num_dwords);
1141 if (ret)
1142 return ret;
1143
1144 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001145 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001146 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1147 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1148 continue;
1149
John Harrison6259cea2014-11-24 18:49:29 +00001150 seqno = i915_gem_request_get_seqno(
1151 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001152 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1153 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1154 PIPE_CONTROL_QW_WRITE |
1155 PIPE_CONTROL_FLUSH_ENABLE);
1156 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1157 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001158 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001159 intel_ring_emit(signaller, 0);
1160 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1161 MI_SEMAPHORE_TARGET(waiter->id));
1162 intel_ring_emit(signaller, 0);
1163 }
1164
1165 return 0;
1166}
1167
1168static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1169 unsigned int num_dwords)
1170{
1171#define MBOX_UPDATE_DWORDS 6
1172 struct drm_device *dev = signaller->dev;
1173 struct drm_i915_private *dev_priv = dev->dev_private;
1174 struct intel_engine_cs *waiter;
1175 int i, ret, num_rings;
1176
1177 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1178 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1179#undef MBOX_UPDATE_DWORDS
1180
1181 ret = intel_ring_begin(signaller, num_dwords);
1182 if (ret)
1183 return ret;
1184
1185 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001186 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001187 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1188 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1189 continue;
1190
John Harrison6259cea2014-11-24 18:49:29 +00001191 seqno = i915_gem_request_get_seqno(
1192 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001193 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1194 MI_FLUSH_DW_OP_STOREDW);
1195 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1196 MI_FLUSH_DW_USE_GTT);
1197 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001198 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001199 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1200 MI_SEMAPHORE_TARGET(waiter->id));
1201 intel_ring_emit(signaller, 0);
1202 }
1203
1204 return 0;
1205}
1206
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001207static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001208 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001209{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001210 struct drm_device *dev = signaller->dev;
1211 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001212 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001213 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001214
Ben Widawskya1444b72014-06-30 09:53:35 -07001215#define MBOX_UPDATE_DWORDS 3
1216 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1217 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1218#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001219
1220 ret = intel_ring_begin(signaller, num_dwords);
1221 if (ret)
1222 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001223
Ben Widawsky78325f22014-04-29 14:52:29 -07001224 for_each_ring(useless, dev_priv, i) {
1225 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1226 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001227 u32 seqno = i915_gem_request_get_seqno(
1228 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001229 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1230 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001231 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001232 }
1233 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001234
Ben Widawskya1444b72014-06-30 09:53:35 -07001235 /* If num_dwords was rounded, make sure the tail pointer is correct */
1236 if (num_rings % 2 == 0)
1237 intel_ring_emit(signaller, MI_NOOP);
1238
Ben Widawsky024a43e2014-04-29 14:52:30 -07001239 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001240}
1241
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001242/**
1243 * gen6_add_request - Update the semaphore mailbox registers
1244 *
1245 * @ring - ring that is adding a request
1246 * @seqno - return seqno stuck into the ring
1247 *
1248 * Update the mailbox registers in the *other* rings with the current seqno.
1249 * This acts like a signal in the canonical semaphore.
1250 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001251static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001252gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001253{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001254 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001255
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001256 if (ring->semaphore.signal)
1257 ret = ring->semaphore.signal(ring, 4);
1258 else
1259 ret = intel_ring_begin(ring, 4);
1260
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001261 if (ret)
1262 return ret;
1263
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001264 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1265 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001266 intel_ring_emit(ring,
1267 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001268 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001269 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001270
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001271 return 0;
1272}
1273
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001274static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1275 u32 seqno)
1276{
1277 struct drm_i915_private *dev_priv = dev->dev_private;
1278 return dev_priv->last_seqno < seqno;
1279}
1280
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001281/**
1282 * intel_ring_sync - sync the waiter to the signaller on seqno
1283 *
1284 * @waiter - ring that is waiting
1285 * @signaller - ring which has, or will signal
1286 * @seqno - seqno which the waiter will block on
1287 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001288
1289static int
1290gen8_ring_sync(struct intel_engine_cs *waiter,
1291 struct intel_engine_cs *signaller,
1292 u32 seqno)
1293{
1294 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1295 int ret;
1296
1297 ret = intel_ring_begin(waiter, 4);
1298 if (ret)
1299 return ret;
1300
1301 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1302 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001303 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001304 MI_SEMAPHORE_SAD_GTE_SDD);
1305 intel_ring_emit(waiter, seqno);
1306 intel_ring_emit(waiter,
1307 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1308 intel_ring_emit(waiter,
1309 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1310 intel_ring_advance(waiter);
1311 return 0;
1312}
1313
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001314static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001315gen6_ring_sync(struct intel_engine_cs *waiter,
1316 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001317 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001318{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001319 u32 dw1 = MI_SEMAPHORE_MBOX |
1320 MI_SEMAPHORE_COMPARE |
1321 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001322 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1323 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001324
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001325 /* Throughout all of the GEM code, seqno passed implies our current
1326 * seqno is >= the last seqno executed. However for hardware the
1327 * comparison is strictly greater than.
1328 */
1329 seqno -= 1;
1330
Ben Widawskyebc348b2014-04-29 14:52:28 -07001331 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001332
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001333 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001334 if (ret)
1335 return ret;
1336
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001337 /* If seqno wrap happened, omit the wait with no-ops */
1338 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001339 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001340 intel_ring_emit(waiter, seqno);
1341 intel_ring_emit(waiter, 0);
1342 intel_ring_emit(waiter, MI_NOOP);
1343 } else {
1344 intel_ring_emit(waiter, MI_NOOP);
1345 intel_ring_emit(waiter, MI_NOOP);
1346 intel_ring_emit(waiter, MI_NOOP);
1347 intel_ring_emit(waiter, MI_NOOP);
1348 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001349 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001350
1351 return 0;
1352}
1353
Chris Wilsonc6df5412010-12-15 09:56:50 +00001354#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1355do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001356 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1357 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001358 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1359 intel_ring_emit(ring__, 0); \
1360 intel_ring_emit(ring__, 0); \
1361} while (0)
1362
1363static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001364pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001365{
Chris Wilson18393f62014-04-09 09:19:40 +01001366 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001367 int ret;
1368
1369 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1370 * incoherent with writes to memory, i.e. completely fubar,
1371 * so we need to use PIPE_NOTIFY instead.
1372 *
1373 * However, we also need to workaround the qword write
1374 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1375 * memory before requesting an interrupt.
1376 */
1377 ret = intel_ring_begin(ring, 32);
1378 if (ret)
1379 return ret;
1380
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001382 PIPE_CONTROL_WRITE_FLUSH |
1383 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001384 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001385 intel_ring_emit(ring,
1386 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001387 intel_ring_emit(ring, 0);
1388 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001389 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001390 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001391 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001392 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001393 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001394 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001395 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001396 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001397 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001398 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001399
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001400 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001401 PIPE_CONTROL_WRITE_FLUSH |
1402 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001403 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001404 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001405 intel_ring_emit(ring,
1406 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001407 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001408 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001409
Chris Wilsonc6df5412010-12-15 09:56:50 +00001410 return 0;
1411}
1412
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001413static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001414gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001415{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001416 /* Workaround to force correct ordering between irq and seqno writes on
1417 * ivb (and maybe also on snb) by reading from a CS register (like
1418 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001419 if (!lazy_coherency) {
1420 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1421 POSTING_READ(RING_ACTHD(ring->mmio_base));
1422 }
1423
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001424 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1425}
1426
1427static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001428ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001429{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001430 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1431}
1432
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001433static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001434ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001435{
1436 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1437}
1438
Chris Wilsonc6df5412010-12-15 09:56:50 +00001439static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001440pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001441{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001442 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001443}
1444
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001445static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001446pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001447{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001448 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001449}
1450
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001451static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001452gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001453{
1454 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001455 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001456 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001457
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001458 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001459 return false;
1460
Chris Wilson7338aef2012-04-24 21:48:47 +01001461 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001462 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001463 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001464 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001465
1466 return true;
1467}
1468
1469static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001470gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001471{
1472 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001473 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001474 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001475
Chris Wilson7338aef2012-04-24 21:48:47 +01001476 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001477 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001478 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001479 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001480}
1481
1482static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001483i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001484{
Chris Wilson78501ea2010-10-27 12:18:21 +01001485 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001486 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001487 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001488
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001489 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001490 return false;
1491
Chris Wilson7338aef2012-04-24 21:48:47 +01001492 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001493 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001494 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1495 I915_WRITE(IMR, dev_priv->irq_mask);
1496 POSTING_READ(IMR);
1497 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001498 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001499
1500 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001501}
1502
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001503static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001504i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001505{
Chris Wilson78501ea2010-10-27 12:18:21 +01001506 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001507 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001508 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001509
Chris Wilson7338aef2012-04-24 21:48:47 +01001510 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001511 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001512 dev_priv->irq_mask |= ring->irq_enable_mask;
1513 I915_WRITE(IMR, dev_priv->irq_mask);
1514 POSTING_READ(IMR);
1515 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001516 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001517}
1518
Chris Wilsonc2798b12012-04-22 21:13:57 +01001519static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001520i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001521{
1522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001523 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001524 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001525
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001526 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001527 return false;
1528
Chris Wilson7338aef2012-04-24 21:48:47 +01001529 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001530 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001531 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1532 I915_WRITE16(IMR, dev_priv->irq_mask);
1533 POSTING_READ16(IMR);
1534 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001535 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001536
1537 return true;
1538}
1539
1540static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001541i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001542{
1543 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001544 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001545 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001546
Chris Wilson7338aef2012-04-24 21:48:47 +01001547 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001548 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001549 dev_priv->irq_mask |= ring->irq_enable_mask;
1550 I915_WRITE16(IMR, dev_priv->irq_mask);
1551 POSTING_READ16(IMR);
1552 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001553 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001554}
1555
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001556static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001557bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001558 u32 invalidate_domains,
1559 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001560{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001561 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001562
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001563 ret = intel_ring_begin(ring, 2);
1564 if (ret)
1565 return ret;
1566
1567 intel_ring_emit(ring, MI_FLUSH);
1568 intel_ring_emit(ring, MI_NOOP);
1569 intel_ring_advance(ring);
1570 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001571}
1572
Chris Wilson3cce4692010-10-27 16:11:02 +01001573static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001574i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001575{
Chris Wilson3cce4692010-10-27 16:11:02 +01001576 int ret;
1577
1578 ret = intel_ring_begin(ring, 4);
1579 if (ret)
1580 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001581
Chris Wilson3cce4692010-10-27 16:11:02 +01001582 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1583 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001584 intel_ring_emit(ring,
1585 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001586 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001587 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001588
Chris Wilson3cce4692010-10-27 16:11:02 +01001589 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001590}
1591
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001592static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001593gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001594{
1595 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001596 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001597 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001598
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001599 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1600 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001601
Chris Wilson7338aef2012-04-24 21:48:47 +01001602 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001603 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001604 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001605 I915_WRITE_IMR(ring,
1606 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001607 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001608 else
1609 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001610 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001611 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001612 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001613
1614 return true;
1615}
1616
1617static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001618gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001619{
1620 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001621 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001622 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001623
Chris Wilson7338aef2012-04-24 21:48:47 +01001624 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001625 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001626 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001627 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001628 else
1629 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001630 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001631 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001632 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001633}
1634
Ben Widawskya19d2932013-05-28 19:22:30 -07001635static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001636hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001637{
1638 struct drm_device *dev = ring->dev;
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640 unsigned long flags;
1641
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001642 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001643 return false;
1644
Daniel Vetter59cdb632013-07-04 23:35:28 +02001645 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001646 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001647 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001648 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001649 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001650 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001651
1652 return true;
1653}
1654
1655static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001656hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001657{
1658 struct drm_device *dev = ring->dev;
1659 struct drm_i915_private *dev_priv = dev->dev_private;
1660 unsigned long flags;
1661
Daniel Vetter59cdb632013-07-04 23:35:28 +02001662 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001663 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001664 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001665 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001666 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001667 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001668}
1669
Ben Widawskyabd58f02013-11-02 21:07:09 -07001670static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001671gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001672{
1673 struct drm_device *dev = ring->dev;
1674 struct drm_i915_private *dev_priv = dev->dev_private;
1675 unsigned long flags;
1676
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001677 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001678 return false;
1679
1680 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1681 if (ring->irq_refcount++ == 0) {
1682 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1683 I915_WRITE_IMR(ring,
1684 ~(ring->irq_enable_mask |
1685 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1686 } else {
1687 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1688 }
1689 POSTING_READ(RING_IMR(ring->mmio_base));
1690 }
1691 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1692
1693 return true;
1694}
1695
1696static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001697gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001698{
1699 struct drm_device *dev = ring->dev;
1700 struct drm_i915_private *dev_priv = dev->dev_private;
1701 unsigned long flags;
1702
1703 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1704 if (--ring->irq_refcount == 0) {
1705 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1706 I915_WRITE_IMR(ring,
1707 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1708 } else {
1709 I915_WRITE_IMR(ring, ~0);
1710 }
1711 POSTING_READ(RING_IMR(ring->mmio_base));
1712 }
1713 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1714}
1715
Zou Nan haid1b851f2010-05-21 09:08:57 +08001716static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001717i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001718 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001719 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001720{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001721 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001722
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001723 ret = intel_ring_begin(ring, 2);
1724 if (ret)
1725 return ret;
1726
Chris Wilson78501ea2010-10-27 12:18:21 +01001727 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001728 MI_BATCH_BUFFER_START |
1729 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001730 (dispatch_flags & I915_DISPATCH_SECURE ?
1731 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001732 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001733 intel_ring_advance(ring);
1734
Zou Nan haid1b851f2010-05-21 09:08:57 +08001735 return 0;
1736}
1737
Daniel Vetterb45305f2012-12-17 16:21:27 +01001738/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1739#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001740#define I830_TLB_ENTRIES (2)
1741#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001742static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001743i830_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00001744 u64 offset, u32 len,
1745 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001746{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001747 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001748 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001749
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001750 ret = intel_ring_begin(ring, 6);
1751 if (ret)
1752 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001753
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001754 /* Evict the invalid PTE TLBs */
1755 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1756 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1757 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1758 intel_ring_emit(ring, cs_offset);
1759 intel_ring_emit(ring, 0xdeadbeef);
1760 intel_ring_emit(ring, MI_NOOP);
1761 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001762
John Harrison8e004ef2015-02-13 11:48:10 +00001763 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001764 if (len > I830_BATCH_LIMIT)
1765 return -ENOSPC;
1766
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001767 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001768 if (ret)
1769 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001770
1771 /* Blit the batch (which has now all relocs applied) to the
1772 * stable batch scratch bo area (so that the CS never
1773 * stumbles over its tlb invalidation bug) ...
1774 */
1775 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1776 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001777 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001778 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001779 intel_ring_emit(ring, 4096);
1780 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001781
Daniel Vetterb45305f2012-12-17 16:21:27 +01001782 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001783 intel_ring_emit(ring, MI_NOOP);
1784 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001785
1786 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001787 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001788 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001789
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001790 ret = intel_ring_begin(ring, 4);
1791 if (ret)
1792 return ret;
1793
1794 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001795 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1796 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001797 intel_ring_emit(ring, offset + len - 8);
1798 intel_ring_emit(ring, MI_NOOP);
1799 intel_ring_advance(ring);
1800
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001801 return 0;
1802}
1803
1804static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001805i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001806 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001807 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001808{
1809 int ret;
1810
1811 ret = intel_ring_begin(ring, 2);
1812 if (ret)
1813 return ret;
1814
Chris Wilson65f56872012-04-17 16:38:12 +01001815 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001816 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1817 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001818 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001819
Eric Anholt62fdfea2010-05-21 13:26:39 -07001820 return 0;
1821}
1822
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001823static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001824{
Chris Wilson05394f32010-11-08 19:18:58 +00001825 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001826
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001827 obj = ring->status_page.obj;
1828 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001829 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001830
Chris Wilson9da3da62012-06-01 15:20:22 +01001831 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001832 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001833 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001834 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001835}
1836
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001837static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001838{
Chris Wilson05394f32010-11-08 19:18:58 +00001839 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001840
Chris Wilsone3efda42014-04-09 09:19:41 +01001841 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001842 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001843 int ret;
1844
1845 obj = i915_gem_alloc_object(ring->dev, 4096);
1846 if (obj == NULL) {
1847 DRM_ERROR("Failed to allocate status page\n");
1848 return -ENOMEM;
1849 }
1850
1851 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1852 if (ret)
1853 goto err_unref;
1854
Chris Wilson1f767e02014-07-03 17:33:03 -04001855 flags = 0;
1856 if (!HAS_LLC(ring->dev))
1857 /* On g33, we cannot place HWS above 256MiB, so
1858 * restrict its pinning to the low mappable arena.
1859 * Though this restriction is not documented for
1860 * gen4, gen5, or byt, they also behave similarly
1861 * and hang if the HWS is placed at the top of the
1862 * GTT. To generalise, it appears that all !llc
1863 * platforms have issues with us placing the HWS
1864 * above the mappable region (even though we never
1865 * actualy map it).
1866 */
1867 flags |= PIN_MAPPABLE;
1868 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001869 if (ret) {
1870err_unref:
1871 drm_gem_object_unreference(&obj->base);
1872 return ret;
1873 }
1874
1875 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001876 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001877
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001878 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001879 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001880 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001881
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001882 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1883 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001884
1885 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001886}
1887
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001888static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001889{
1890 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001891
1892 if (!dev_priv->status_page_dmah) {
1893 dev_priv->status_page_dmah =
1894 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1895 if (!dev_priv->status_page_dmah)
1896 return -ENOMEM;
1897 }
1898
Chris Wilson6b8294a2012-11-16 11:43:20 +00001899 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1900 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1901
1902 return 0;
1903}
1904
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001905void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1906{
1907 iounmap(ringbuf->virtual_start);
1908 ringbuf->virtual_start = NULL;
1909 i915_gem_object_ggtt_unpin(ringbuf->obj);
1910}
1911
1912int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1913 struct intel_ringbuffer *ringbuf)
1914{
1915 struct drm_i915_private *dev_priv = to_i915(dev);
1916 struct drm_i915_gem_object *obj = ringbuf->obj;
1917 int ret;
1918
1919 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1920 if (ret)
1921 return ret;
1922
1923 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1924 if (ret) {
1925 i915_gem_object_ggtt_unpin(obj);
1926 return ret;
1927 }
1928
1929 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1930 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1931 if (ringbuf->virtual_start == NULL) {
1932 i915_gem_object_ggtt_unpin(obj);
1933 return -EINVAL;
1934 }
1935
1936 return 0;
1937}
1938
Oscar Mateo84c23772014-07-24 17:04:15 +01001939void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001940{
Oscar Mateo2919d292014-07-03 16:28:02 +01001941 drm_gem_object_unreference(&ringbuf->obj->base);
1942 ringbuf->obj = NULL;
1943}
1944
Oscar Mateo84c23772014-07-24 17:04:15 +01001945int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1946 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001947{
Chris Wilsone3efda42014-04-09 09:19:41 +01001948 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001949
1950 obj = NULL;
1951 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001952 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001953 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001954 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001955 if (obj == NULL)
1956 return -ENOMEM;
1957
Akash Goel24f3a8c2014-06-17 10:59:42 +05301958 /* mark ring buffers as read-only from GPU side by default */
1959 obj->gt_ro = 1;
1960
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001961 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001962
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001963 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001964}
1965
Ben Widawskyc43b5632012-04-16 14:07:40 -07001966static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001967 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001968{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001969 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001970 int ret;
1971
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001972 WARN_ON(ring->buffer);
1973
1974 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1975 if (!ringbuf)
1976 return -ENOMEM;
1977 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001978
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001979 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001980 INIT_LIST_HEAD(&ring->active_list);
1981 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001982 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001983 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001984 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001985 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001986
Chris Wilsonb259f672011-03-29 13:19:09 +01001987 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001988
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001989 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001990 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001991 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001992 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001993 } else {
1994 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001995 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001996 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001997 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001998 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001999
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002000 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002001
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002002 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2003 if (ret) {
2004 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2005 ring->name, ret);
2006 goto error;
2007 }
2008
2009 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2010 if (ret) {
2011 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2012 ring->name, ret);
2013 intel_destroy_ringbuffer_obj(ringbuf);
2014 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002015 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002016
Chris Wilson55249ba2010-12-22 14:04:47 +00002017 /* Workaround an erratum on the i830 which causes a hang if
2018 * the TAIL pointer points to within the last 2 cachelines
2019 * of the buffer.
2020 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002021 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002022 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002023 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002024
Brad Volkin44e895a2014-05-10 14:10:43 -07002025 ret = i915_cmd_parser_init_ring(ring);
2026 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002027 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002028
Oscar Mateo8ee14972014-05-22 14:13:34 +01002029 return 0;
2030
2031error:
2032 kfree(ringbuf);
2033 ring->buffer = NULL;
2034 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002035}
2036
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002037void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002038{
John Harrison6402c332014-10-31 12:00:26 +00002039 struct drm_i915_private *dev_priv;
2040 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002041
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002042 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002043 return;
2044
John Harrison6402c332014-10-31 12:00:26 +00002045 dev_priv = to_i915(ring->dev);
2046 ringbuf = ring->buffer;
2047
Chris Wilsone3efda42014-04-09 09:19:41 +01002048 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002049 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002050
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002051 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002052 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002053 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002054
Zou Nan hai8d192152010-11-02 16:31:01 +08002055 if (ring->cleanup)
2056 ring->cleanup(ring);
2057
Chris Wilson78501ea2010-10-27 12:18:21 +01002058 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002059
2060 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002061
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002062 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002063 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002064}
2065
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002066static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002067{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002068 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002069 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002070 int ret;
2071
Dave Gordonebd0fd42014-11-27 11:22:49 +00002072 if (intel_ring_space(ringbuf) >= n)
2073 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002074
2075 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002076 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01002077 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00002078 break;
2079 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00002080 }
2081
Daniel Vettera4b3a572014-11-26 14:17:05 +01002082 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002083 return -ENOSPC;
2084
Daniel Vettera4b3a572014-11-26 14:17:05 +01002085 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002086 if (ret)
2087 return ret;
2088
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002089 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002090
2091 return 0;
2092}
2093
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002094static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002095{
Chris Wilson78501ea2010-10-27 12:18:21 +01002096 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002097 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002098 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002099 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002100 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002101
Chris Wilsona71d8d92012-02-15 11:25:36 +00002102 ret = intel_ring_wait_request(ring, n);
2103 if (ret != -ENOSPC)
2104 return ret;
2105
Chris Wilson09246732013-08-10 22:16:32 +01002106 /* force the tail write in case we have been skipping them */
2107 __intel_ring_advance(ring);
2108
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002109 /* With GEM the hangcheck timer should kick us out of the loop,
2110 * leaving it early runs the risk of corrupting GEM state (due
2111 * to running on almost untested codepaths). But on resume
2112 * timers don't work yet, so prevent a complete hang in that
2113 * case by choosing an insanely large timeout. */
2114 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002115
Dave Gordonebd0fd42014-11-27 11:22:49 +00002116 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002117 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002118 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002119 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002120 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002121 ringbuf->head = I915_READ_HEAD(ring);
2122 if (intel_ring_space(ringbuf) >= n)
2123 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002124
Chris Wilsone60a0b12010-10-13 10:09:14 +01002125 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002126
Chris Wilsondcfe0502014-05-05 09:07:32 +01002127 if (dev_priv->mm.interruptible && signal_pending(current)) {
2128 ret = -ERESTARTSYS;
2129 break;
2130 }
2131
Daniel Vetter33196de2012-11-14 17:14:05 +01002132 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2133 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002134 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002135 break;
2136
2137 if (time_after(jiffies, end)) {
2138 ret = -EBUSY;
2139 break;
2140 }
2141 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002142 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002143 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002144}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002145
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002146static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002147{
2148 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002149 struct intel_ringbuffer *ringbuf = ring->buffer;
2150 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002151
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002152 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002153 int ret = ring_wait_for_space(ring, rem);
2154 if (ret)
2155 return ret;
2156 }
2157
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002158 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002159 rem /= 4;
2160 while (rem--)
2161 iowrite32(MI_NOOP, virt++);
2162
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002163 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002164 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002165
2166 return 0;
2167}
2168
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002169int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002170{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002171 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002172 int ret;
2173
2174 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002175 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002176 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002177 if (ret)
2178 return ret;
2179 }
2180
2181 /* Wait upon the last request to be completed */
2182 if (list_empty(&ring->request_list))
2183 return 0;
2184
Daniel Vettera4b3a572014-11-26 14:17:05 +01002185 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002186 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002187 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002188
Daniel Vettera4b3a572014-11-26 14:17:05 +01002189 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002190}
2191
Chris Wilson9d7730912012-11-27 16:22:52 +00002192static int
John Harrison6259cea2014-11-24 18:49:29 +00002193intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002194{
John Harrison9eba5d42014-11-24 18:49:23 +00002195 int ret;
2196 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002197 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002198
John Harrison6259cea2014-11-24 18:49:29 +00002199 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002200 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002201
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002202 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002203 if (request == NULL)
2204 return -ENOMEM;
2205
John Harrisonabfe2622014-11-24 18:49:24 +00002206 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002207 request->ring = ring;
John Harrison98e1bd42015-02-13 11:48:12 +00002208 request->ringbuf = ring->buffer;
John Harrison67e29372014-12-05 13:49:35 +00002209 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002210
John Harrison6259cea2014-11-24 18:49:29 +00002211 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002212 if (ret) {
2213 kfree(request);
2214 return ret;
2215 }
2216
John Harrison6259cea2014-11-24 18:49:29 +00002217 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002218 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002219}
2220
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002221static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002222 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002223{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002224 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002225 int ret;
2226
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002227 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002228 ret = intel_wrap_ring_buffer(ring);
2229 if (unlikely(ret))
2230 return ret;
2231 }
2232
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002233 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002234 ret = ring_wait_for_space(ring, bytes);
2235 if (unlikely(ret))
2236 return ret;
2237 }
2238
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002239 return 0;
2240}
2241
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002242int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002243 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002244{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002245 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002246 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002247
Daniel Vetter33196de2012-11-14 17:14:05 +01002248 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2249 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002250 if (ret)
2251 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002252
Chris Wilson304d6952014-01-02 14:32:35 +00002253 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2254 if (ret)
2255 return ret;
2256
Chris Wilson9d7730912012-11-27 16:22:52 +00002257 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002258 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002259 if (ret)
2260 return ret;
2261
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002262 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002263 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002264}
2265
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002266/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002267int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002268{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002269 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002270 int ret;
2271
2272 if (num_dwords == 0)
2273 return 0;
2274
Chris Wilson18393f62014-04-09 09:19:40 +01002275 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002276 ret = intel_ring_begin(ring, num_dwords);
2277 if (ret)
2278 return ret;
2279
2280 while (num_dwords--)
2281 intel_ring_emit(ring, MI_NOOP);
2282
2283 intel_ring_advance(ring);
2284
2285 return 0;
2286}
2287
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002288void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002289{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002290 struct drm_device *dev = ring->dev;
2291 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002292
John Harrison6259cea2014-11-24 18:49:29 +00002293 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002294
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002295 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002296 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2297 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002298 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002299 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002300 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002301
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002302 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002303 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002304}
2305
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002306static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002307 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002308{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002309 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002310
2311 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002312
Chris Wilson12f55812012-07-05 17:14:01 +01002313 /* Disable notification that the ring is IDLE. The GT
2314 * will then assume that it is busy and bring it out of rc6.
2315 */
2316 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2317 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2318
2319 /* Clear the context id. Here be magic! */
2320 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2321
2322 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002323 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002324 GEN6_BSD_SLEEP_INDICATOR) == 0,
2325 50))
2326 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002327
Chris Wilson12f55812012-07-05 17:14:01 +01002328 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002329 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002330 POSTING_READ(RING_TAIL(ring->mmio_base));
2331
2332 /* Let the ring send IDLE messages to the GT again,
2333 * and so let it sleep to conserve power when idle.
2334 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002335 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002336 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002337}
2338
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002339static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002340 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002341{
Chris Wilson71a77e02011-02-02 12:13:49 +00002342 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002343 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002344
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002345 ret = intel_ring_begin(ring, 4);
2346 if (ret)
2347 return ret;
2348
Chris Wilson71a77e02011-02-02 12:13:49 +00002349 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002350 if (INTEL_INFO(ring->dev)->gen >= 8)
2351 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002352
2353 /* We always require a command barrier so that subsequent
2354 * commands, such as breadcrumb interrupts, are strictly ordered
2355 * wrt the contents of the write cache being flushed to memory
2356 * (and thus being coherent from the CPU).
2357 */
2358 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2359
Jesse Barnes9a289772012-10-26 09:42:42 -07002360 /*
2361 * Bspec vol 1c.5 - video engine command streamer:
2362 * "If ENABLED, all TLBs will be invalidated once the flush
2363 * operation is complete. This bit is only valid when the
2364 * Post-Sync Operation field is a value of 1h or 3h."
2365 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002366 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002367 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2368
Chris Wilson71a77e02011-02-02 12:13:49 +00002369 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002370 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002371 if (INTEL_INFO(ring->dev)->gen >= 8) {
2372 intel_ring_emit(ring, 0); /* upper addr */
2373 intel_ring_emit(ring, 0); /* value */
2374 } else {
2375 intel_ring_emit(ring, 0);
2376 intel_ring_emit(ring, MI_NOOP);
2377 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002378 intel_ring_advance(ring);
2379 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002380}
2381
2382static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002383gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002384 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002385 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002386{
John Harrison8e004ef2015-02-13 11:48:10 +00002387 bool ppgtt = USES_PPGTT(ring->dev) &&
2388 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002389 int ret;
2390
2391 ret = intel_ring_begin(ring, 4);
2392 if (ret)
2393 return ret;
2394
2395 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002396 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002397 intel_ring_emit(ring, lower_32_bits(offset));
2398 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002399 intel_ring_emit(ring, MI_NOOP);
2400 intel_ring_advance(ring);
2401
2402 return 0;
2403}
2404
2405static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002406hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00002407 u64 offset, u32 len,
2408 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002409{
Akshay Joshi0206e352011-08-16 15:34:10 -04002410 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002411
Akshay Joshi0206e352011-08-16 15:34:10 -04002412 ret = intel_ring_begin(ring, 2);
2413 if (ret)
2414 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002415
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002416 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002417 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002418 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002419 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002420 /* bit0-7 is the length on GEN6+ */
2421 intel_ring_emit(ring, offset);
2422 intel_ring_advance(ring);
2423
2424 return 0;
2425}
2426
2427static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002428gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002429 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002430 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002431{
2432 int ret;
2433
2434 ret = intel_ring_begin(ring, 2);
2435 if (ret)
2436 return ret;
2437
2438 intel_ring_emit(ring,
2439 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002440 (dispatch_flags & I915_DISPATCH_SECURE ?
2441 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002442 /* bit0-7 is the length on GEN6+ */
2443 intel_ring_emit(ring, offset);
2444 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002445
Akshay Joshi0206e352011-08-16 15:34:10 -04002446 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002447}
2448
Chris Wilson549f7362010-10-19 11:19:32 +01002449/* Blitter support (SandyBridge+) */
2450
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002451static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002452 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002453{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002454 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002455 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002456 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002457
Daniel Vetter6a233c72011-12-14 13:57:07 +01002458 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002459 if (ret)
2460 return ret;
2461
Chris Wilson71a77e02011-02-02 12:13:49 +00002462 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002463 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002464 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002465
2466 /* We always require a command barrier so that subsequent
2467 * commands, such as breadcrumb interrupts, are strictly ordered
2468 * wrt the contents of the write cache being flushed to memory
2469 * (and thus being coherent from the CPU).
2470 */
2471 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2472
Jesse Barnes9a289772012-10-26 09:42:42 -07002473 /*
2474 * Bspec vol 1c.3 - blitter engine command streamer:
2475 * "If ENABLED, all TLBs will be invalidated once the flush
2476 * operation is complete. This bit is only valid when the
2477 * Post-Sync Operation field is a value of 1h or 3h."
2478 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002479 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002480 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002481 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002482 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002483 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002484 intel_ring_emit(ring, 0); /* upper addr */
2485 intel_ring_emit(ring, 0); /* value */
2486 } else {
2487 intel_ring_emit(ring, 0);
2488 intel_ring_emit(ring, MI_NOOP);
2489 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002490 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002491
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002492 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002493}
2494
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002495int intel_init_render_ring_buffer(struct drm_device *dev)
2496{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002497 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002498 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002499 struct drm_i915_gem_object *obj;
2500 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002501
Daniel Vetter59465b52012-04-11 22:12:48 +02002502 ring->name = "render ring";
2503 ring->id = RCS;
2504 ring->mmio_base = RENDER_RING_BASE;
2505
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002506 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002507 if (i915_semaphore_is_enabled(dev)) {
2508 obj = i915_gem_alloc_object(dev, 4096);
2509 if (obj == NULL) {
2510 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2511 i915.semaphores = 0;
2512 } else {
2513 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2514 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2515 if (ret != 0) {
2516 drm_gem_object_unreference(&obj->base);
2517 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2518 i915.semaphores = 0;
2519 } else
2520 dev_priv->semaphore_obj = obj;
2521 }
2522 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002523
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002524 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002525 ring->add_request = gen6_add_request;
2526 ring->flush = gen8_render_ring_flush;
2527 ring->irq_get = gen8_ring_get_irq;
2528 ring->irq_put = gen8_ring_put_irq;
2529 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2530 ring->get_seqno = gen6_ring_get_seqno;
2531 ring->set_seqno = ring_set_seqno;
2532 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002533 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002534 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002535 ring->semaphore.signal = gen8_rcs_signal;
2536 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002537 }
2538 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002539 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002540 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002541 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002542 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002543 ring->irq_get = gen6_ring_get_irq;
2544 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002545 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002546 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002547 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002548 if (i915_semaphore_is_enabled(dev)) {
2549 ring->semaphore.sync_to = gen6_ring_sync;
2550 ring->semaphore.signal = gen6_signal;
2551 /*
2552 * The current semaphore is only applied on pre-gen8
2553 * platform. And there is no VCS2 ring on the pre-gen8
2554 * platform. So the semaphore between RCS and VCS2 is
2555 * initialized as INVALID. Gen8 will initialize the
2556 * sema between VCS2 and RCS later.
2557 */
2558 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2559 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2560 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2561 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2562 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2563 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2564 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2565 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2566 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2567 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2568 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002569 } else if (IS_GEN5(dev)) {
2570 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002571 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002572 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002573 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002574 ring->irq_get = gen5_ring_get_irq;
2575 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002576 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2577 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002578 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002579 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002580 if (INTEL_INFO(dev)->gen < 4)
2581 ring->flush = gen2_render_ring_flush;
2582 else
2583 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002584 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002585 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002586 if (IS_GEN2(dev)) {
2587 ring->irq_get = i8xx_ring_get_irq;
2588 ring->irq_put = i8xx_ring_put_irq;
2589 } else {
2590 ring->irq_get = i9xx_ring_get_irq;
2591 ring->irq_put = i9xx_ring_put_irq;
2592 }
Daniel Vettere3670312012-04-11 22:12:53 +02002593 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002594 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002595 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002596
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002597 if (IS_HASWELL(dev))
2598 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002599 else if (IS_GEN8(dev))
2600 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002601 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002602 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2603 else if (INTEL_INFO(dev)->gen >= 4)
2604 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2605 else if (IS_I830(dev) || IS_845G(dev))
2606 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2607 else
2608 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002609 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002610 ring->cleanup = render_ring_cleanup;
2611
Daniel Vetterb45305f2012-12-17 16:21:27 +01002612 /* Workaround batchbuffer to combat CS tlb bug. */
2613 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002614 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002615 if (obj == NULL) {
2616 DRM_ERROR("Failed to allocate batch bo\n");
2617 return -ENOMEM;
2618 }
2619
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002620 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002621 if (ret != 0) {
2622 drm_gem_object_unreference(&obj->base);
2623 DRM_ERROR("Failed to ping batch bo\n");
2624 return ret;
2625 }
2626
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002627 ring->scratch.obj = obj;
2628 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002629 }
2630
Daniel Vetter99be1df2014-11-20 00:33:06 +01002631 ret = intel_init_ring_buffer(dev, ring);
2632 if (ret)
2633 return ret;
2634
2635 if (INTEL_INFO(dev)->gen >= 5) {
2636 ret = intel_init_pipe_control(ring);
2637 if (ret)
2638 return ret;
2639 }
2640
2641 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002642}
2643
2644int intel_init_bsd_ring_buffer(struct drm_device *dev)
2645{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002646 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002647 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002648
Daniel Vetter58fa3832012-04-11 22:12:49 +02002649 ring->name = "bsd ring";
2650 ring->id = VCS;
2651
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002652 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002653 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002654 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002655 /* gen6 bsd needs a special wa for tail updates */
2656 if (IS_GEN6(dev))
2657 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002658 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002659 ring->add_request = gen6_add_request;
2660 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002661 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002662 if (INTEL_INFO(dev)->gen >= 8) {
2663 ring->irq_enable_mask =
2664 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2665 ring->irq_get = gen8_ring_get_irq;
2666 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002667 ring->dispatch_execbuffer =
2668 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002669 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002670 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002671 ring->semaphore.signal = gen8_xcs_signal;
2672 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002673 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002674 } else {
2675 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2676 ring->irq_get = gen6_ring_get_irq;
2677 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002678 ring->dispatch_execbuffer =
2679 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002680 if (i915_semaphore_is_enabled(dev)) {
2681 ring->semaphore.sync_to = gen6_ring_sync;
2682 ring->semaphore.signal = gen6_signal;
2683 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2684 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2685 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2686 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2687 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2688 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2689 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2690 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2691 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2692 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2693 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002694 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002695 } else {
2696 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002697 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002698 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002699 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002700 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002701 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002702 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002703 ring->irq_get = gen5_ring_get_irq;
2704 ring->irq_put = gen5_ring_put_irq;
2705 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002706 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002707 ring->irq_get = i9xx_ring_get_irq;
2708 ring->irq_put = i9xx_ring_put_irq;
2709 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002710 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002711 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002712 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002713
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002714 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002715}
Chris Wilson549f7362010-10-19 11:19:32 +01002716
Zhao Yakui845f74a2014-04-17 10:37:37 +08002717/**
Damien Lespiau62659922015-01-29 14:13:40 +00002718 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002719 */
2720int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2721{
2722 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002723 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002724
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002725 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002726 ring->id = VCS2;
2727
2728 ring->write_tail = ring_write_tail;
2729 ring->mmio_base = GEN8_BSD2_RING_BASE;
2730 ring->flush = gen6_bsd_ring_flush;
2731 ring->add_request = gen6_add_request;
2732 ring->get_seqno = gen6_ring_get_seqno;
2733 ring->set_seqno = ring_set_seqno;
2734 ring->irq_enable_mask =
2735 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2736 ring->irq_get = gen8_ring_get_irq;
2737 ring->irq_put = gen8_ring_put_irq;
2738 ring->dispatch_execbuffer =
2739 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002740 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002741 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002742 ring->semaphore.signal = gen8_xcs_signal;
2743 GEN8_RING_SEMAPHORE_INIT;
2744 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002745 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002746
2747 return intel_init_ring_buffer(dev, ring);
2748}
2749
Chris Wilson549f7362010-10-19 11:19:32 +01002750int intel_init_blt_ring_buffer(struct drm_device *dev)
2751{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002752 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002753 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002754
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002755 ring->name = "blitter ring";
2756 ring->id = BCS;
2757
2758 ring->mmio_base = BLT_RING_BASE;
2759 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002760 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002761 ring->add_request = gen6_add_request;
2762 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002763 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002764 if (INTEL_INFO(dev)->gen >= 8) {
2765 ring->irq_enable_mask =
2766 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2767 ring->irq_get = gen8_ring_get_irq;
2768 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002769 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002770 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002771 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002772 ring->semaphore.signal = gen8_xcs_signal;
2773 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002774 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002775 } else {
2776 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2777 ring->irq_get = gen6_ring_get_irq;
2778 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002779 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002780 if (i915_semaphore_is_enabled(dev)) {
2781 ring->semaphore.signal = gen6_signal;
2782 ring->semaphore.sync_to = gen6_ring_sync;
2783 /*
2784 * The current semaphore is only applied on pre-gen8
2785 * platform. And there is no VCS2 ring on the pre-gen8
2786 * platform. So the semaphore between BCS and VCS2 is
2787 * initialized as INVALID. Gen8 will initialize the
2788 * sema between BCS and VCS2 later.
2789 */
2790 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2791 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2792 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2793 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2794 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2795 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2796 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2797 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2798 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2799 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2800 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002801 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002802 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002803
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002804 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002805}
Chris Wilsona7b97612012-07-20 12:41:08 +01002806
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002807int intel_init_vebox_ring_buffer(struct drm_device *dev)
2808{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002809 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002810 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002811
2812 ring->name = "video enhancement ring";
2813 ring->id = VECS;
2814
2815 ring->mmio_base = VEBOX_RING_BASE;
2816 ring->write_tail = ring_write_tail;
2817 ring->flush = gen6_ring_flush;
2818 ring->add_request = gen6_add_request;
2819 ring->get_seqno = gen6_ring_get_seqno;
2820 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002821
2822 if (INTEL_INFO(dev)->gen >= 8) {
2823 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002824 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002825 ring->irq_get = gen8_ring_get_irq;
2826 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002827 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002828 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002829 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002830 ring->semaphore.signal = gen8_xcs_signal;
2831 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002832 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002833 } else {
2834 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2835 ring->irq_get = hsw_vebox_get_irq;
2836 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002837 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002838 if (i915_semaphore_is_enabled(dev)) {
2839 ring->semaphore.sync_to = gen6_ring_sync;
2840 ring->semaphore.signal = gen6_signal;
2841 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2842 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2843 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2844 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2845 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2846 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2847 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2848 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2849 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2850 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2851 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002852 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002853 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002854
2855 return intel_init_ring_buffer(dev, ring);
2856}
2857
Chris Wilsona7b97612012-07-20 12:41:08 +01002858int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002859intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002860{
2861 int ret;
2862
2863 if (!ring->gpu_caches_dirty)
2864 return 0;
2865
2866 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2867 if (ret)
2868 return ret;
2869
2870 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2871
2872 ring->gpu_caches_dirty = false;
2873 return 0;
2874}
2875
2876int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002877intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002878{
2879 uint32_t flush_domains;
2880 int ret;
2881
2882 flush_domains = 0;
2883 if (ring->gpu_caches_dirty)
2884 flush_domains = I915_GEM_GPU_DOMAINS;
2885
2886 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2887 if (ret)
2888 return ret;
2889
2890 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2891
2892 ring->gpu_caches_dirty = false;
2893 return 0;
2894}
Chris Wilsone3efda42014-04-09 09:19:41 +01002895
2896void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002897intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002898{
2899 int ret;
2900
2901 if (!intel_ring_initialized(ring))
2902 return;
2903
2904 ret = intel_ring_idle(ring);
2905 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2906 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2907 ring->name, ret);
2908
2909 stop_ring(ring);
2910}