blob: 121c5394fa5108efb697f156d542dbd20bfd01ff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300349 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300354 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300355 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300356};
357
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000358static const struct intel_device_info intel_skylake_info = {
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530359 .is_skylake = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000360 .gen = 9, .num_pipes = 3,
361 .need_gfx_hws = 1, .has_hotplug = 1,
362 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
363 .has_llc = 1,
364 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300365 .has_fpga_dbg = 1,
Daisy Sun043efb12014-04-23 17:13:09 -0700366 .has_fbc = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
Damien Lespiau719388e2015-02-04 13:22:27 +0000371static const struct intel_device_info intel_skylake_gt3_info = {
Damien Lespiau719388e2015-02-04 13:22:27 +0000372 .is_skylake = 1,
373 .gen = 9, .num_pipes = 3,
374 .need_gfx_hws = 1, .has_hotplug = 1,
375 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
376 .has_llc = 1,
377 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300378 .has_fpga_dbg = 1,
Damien Lespiau719388e2015-02-04 13:22:27 +0000379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
386 .gen = 9,
387 .need_gfx_hws = 1, .has_hotplug = 1,
388 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
389 .num_pipes = 3,
390 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300391 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200392 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200393 GEN_DEFAULT_PIPEOFFSETS,
394 IVB_CURSOR_OFFSETS,
395};
396
Jesse Barnesa0a18072013-07-26 13:32:51 -0700397/*
398 * Make sure any device matches here are from most specific to most
399 * general. For example, since the Quanta match is based on the subsystem
400 * and subvendor IDs, we need it to come before the more general IVB
401 * PCI ID matches, otherwise we'll use the wrong info struct above.
402 */
Jani Nikula3cb27f32015-10-28 19:33:09 +0200403static const struct pci_device_id pciidlist[] = {
404 INTEL_I830_IDS(&intel_i830_info),
405 INTEL_I845G_IDS(&intel_845g_info),
406 INTEL_I85X_IDS(&intel_i85x_info),
407 INTEL_I865G_IDS(&intel_i865g_info),
408 INTEL_I915G_IDS(&intel_i915g_info),
409 INTEL_I915GM_IDS(&intel_i915gm_info),
410 INTEL_I945G_IDS(&intel_i945g_info),
411 INTEL_I945GM_IDS(&intel_i945gm_info),
412 INTEL_I965G_IDS(&intel_i965g_info),
413 INTEL_G33_IDS(&intel_g33_info),
414 INTEL_I965GM_IDS(&intel_i965gm_info),
415 INTEL_GM45_IDS(&intel_gm45_info),
416 INTEL_G45_IDS(&intel_g45_info),
417 INTEL_PINEVIEW_IDS(&intel_pineview_info),
418 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
419 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
420 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
421 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
422 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
423 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
424 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
425 INTEL_HSW_D_IDS(&intel_haswell_d_info),
426 INTEL_HSW_M_IDS(&intel_haswell_m_info),
427 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
428 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
429 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
430 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
431 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
432 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
433 INTEL_CHV_IDS(&intel_cherryview_info),
434 INTEL_SKL_GT1_IDS(&intel_skylake_info),
435 INTEL_SKL_GT2_IDS(&intel_skylake_info),
436 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
437 INTEL_BXT_IDS(&intel_broxton_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500438 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439};
440
Jesse Barnes79e53942008-11-07 14:24:08 -0800441MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800442
Robert Beckett30c964a2015-08-28 13:10:22 +0100443static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
444{
445 enum intel_pch ret = PCH_NOP;
446
447 /*
448 * In a virtualized passthrough environment we can be in a
449 * setup where the ISA bridge is not able to be passed through.
450 * In this case, a south bridge can be emulated and we have to
451 * make an educated guess as to which PCH is really there.
452 */
453
454 if (IS_GEN5(dev)) {
455 ret = PCH_IBX;
456 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
457 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
458 ret = PCH_CPT;
459 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
460 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
461 ret = PCH_LPT;
462 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
463 } else if (IS_SKYLAKE(dev)) {
464 ret = PCH_SPT;
465 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
466 }
467
468 return ret;
469}
470
Akshay Joshi0206e352011-08-16 15:34:10 -0400471void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800472{
473 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200474 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800475
Ben Widawskyce1bb322013-04-05 13:12:44 -0700476 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
477 * (which really amounts to a PCH but no South Display).
478 */
479 if (INTEL_INFO(dev)->num_pipes == 0) {
480 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700481 return;
482 }
483
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800484 /*
485 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
486 * make graphics device passthrough work easy for VMM, that only
487 * need to expose ISA bridge to let driver know the real hardware
488 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800489 *
490 * In some virtualized environments (e.g. XEN), there is irrelevant
491 * ISA bridge in the system. To work reliably, we should scan trhough
492 * all the ISA bridge devices and check for the first match, instead
493 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800494 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200495 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800496 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200497 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200498 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800499
Jesse Barnes90711d52011-04-28 14:48:02 -0700500 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
501 dev_priv->pch_type = PCH_IBX;
502 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100503 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700504 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800505 dev_priv->pch_type = PCH_CPT;
506 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100507 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700508 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
509 /* PantherPoint is CPT compatible */
510 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300511 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100512 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300513 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
514 dev_priv->pch_type = PCH_LPT;
515 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800516 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
517 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800518 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
519 dev_priv->pch_type = PCH_LPT;
520 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800521 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
522 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530523 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
524 dev_priv->pch_type = PCH_SPT;
525 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
526 WARN_ON(!IS_SKYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530527 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
528 dev_priv->pch_type = PCH_SPT;
529 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
530 WARN_ON(!IS_SKYLAKE(dev));
Robert Beckett30c964a2015-08-28 13:10:22 +0100531 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE) {
532 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200533 } else
534 continue;
535
Rui Guo6a9c4b32013-06-19 21:10:23 +0800536 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800537 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800538 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800539 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200540 DRM_DEBUG_KMS("No PCH found.\n");
541
542 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800543}
544
Ben Widawsky2911a352012-04-05 14:47:36 -0700545bool i915_semaphore_is_enabled(struct drm_device *dev)
546{
547 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100548 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700549
Jani Nikulad330a952014-01-21 11:24:25 +0200550 if (i915.semaphores >= 0)
551 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700552
Oscar Mateo71386ef2014-07-24 17:04:44 +0100553 /* TODO: make semaphores and Execlists play nicely together */
554 if (i915.enable_execlists)
555 return false;
556
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700557 /* Until we get further testing... */
558 if (IS_GEN8(dev))
559 return false;
560
Daniel Vetter59de3292012-04-02 20:48:43 +0200561#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700562 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200563 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
564 return false;
565#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700566
Daniel Vettera08acaf2013-12-17 09:56:53 +0100567 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700568}
569
Daniel Vettereb805622015-05-04 14:58:44 +0200570void i915_firmware_load_error_print(const char *fw_path, int err)
571{
572 DRM_ERROR("failed to load firmware %s (%d)\n", fw_path, err);
573
574 /*
575 * If the reason is not known assume -ENOENT since that's the most
576 * usual failure mode.
577 */
578 if (!err)
579 err = -ENOENT;
580
581 if (!(IS_BUILTIN(CONFIG_DRM_I915) && err == -ENOENT))
582 return;
583
584 DRM_ERROR(
585 "The driver is built-in, so to load the firmware you need to\n"
586 "include it either in the kernel (see CONFIG_EXTRA_FIRMWARE) or\n"
587 "in your initrd/initramfs image.\n");
588}
589
Imre Deak07f9cd02014-08-18 14:42:45 +0300590static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
591{
592 struct drm_device *dev = dev_priv->dev;
593 struct drm_encoder *encoder;
594
595 drm_modeset_lock_all(dev);
596 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
597 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
598
599 if (intel_encoder->suspend)
600 intel_encoder->suspend(intel_encoder);
601 }
602 drm_modeset_unlock_all(dev);
603}
604
Sagar Kambleebc32822014-08-13 23:07:05 +0530605static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200606static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
607 bool rpm_resume);
Suketu Shahf75a1982015-04-16 14:22:11 +0530608static int skl_resume_prepare(struct drm_i915_private *dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100609static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530610
Sagar Kambleebc32822014-08-13 23:07:05 +0530611
Imre Deak5e365c32014-10-23 19:23:25 +0300612static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100613{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100614 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700615 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100616 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100617
Zhang Ruib8efb172013-02-05 15:41:53 +0800618 /* ignore lid events during suspend */
619 mutex_lock(&dev_priv->modeset_restore_lock);
620 dev_priv->modeset_restore = MODESET_SUSPENDED;
621 mutex_unlock(&dev_priv->modeset_restore_lock);
622
Paulo Zanonic67a4702013-08-19 13:18:09 -0300623 /* We do a lot of poking in a lot of registers, make sure they work
624 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200625 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200626
Dave Airlie5bcf7192010-12-07 09:20:40 +1000627 drm_kms_helper_poll_disable(dev);
628
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100629 pci_save_state(dev->pdev);
630
Daniel Vetterd5818932015-02-23 12:03:26 +0100631 error = i915_gem_suspend(dev);
632 if (error) {
633 dev_err(&dev->pdev->dev,
634 "GEM idle failed, resume might fail\n");
635 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100636 }
637
Alex Daia1c41992015-09-30 09:46:37 -0700638 intel_guc_suspend(dev);
639
Daniel Vetterd5818932015-02-23 12:03:26 +0100640 intel_suspend_gt_powersave(dev);
641
642 /*
643 * Disable CRTCs directly since we want to preserve sw state
644 * for _thaw. Also, power gate the CRTC power wells.
645 */
646 drm_modeset_lock_all(dev);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200647 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100648 drm_modeset_unlock_all(dev);
649
650 intel_dp_mst_suspend(dev);
651
652 intel_runtime_pm_disable_interrupts(dev_priv);
653 intel_hpd_cancel_work(dev_priv);
654
655 intel_suspend_encoders(dev_priv);
656
657 intel_suspend_hw(dev);
658
Ben Widawsky828c7902013-10-16 09:21:30 -0700659 i915_gem_suspend_gtt_mappings(dev);
660
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100661 i915_save_state(dev);
662
Imre Deak95fa2ee2014-06-23 15:46:02 +0300663 opregion_target_state = PCI_D3cold;
664#if IS_ENABLED(CONFIG_ACPI_SLEEP)
665 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700666 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300667#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700668 intel_opregion_notify_adapter(dev, opregion_target_state);
669
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700670 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100671 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100672
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100673 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100674
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200675 dev_priv->suspend_count++;
676
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700677 intel_display_set_init_power(dev_priv, false);
678
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100679 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100680}
681
Imre Deakab3be732015-03-02 13:04:41 +0200682static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300683{
684 struct drm_i915_private *dev_priv = drm_dev->dev_private;
685 int ret;
686
687 ret = intel_suspend_complete(dev_priv);
688
689 if (ret) {
690 DRM_ERROR("Suspend complete failed: %d\n", ret);
691
692 return ret;
693 }
694
695 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200696 /*
Imre Deak54875572015-06-30 17:06:47 +0300697 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200698 * the device even though it's already in D3 and hang the machine. So
699 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300700 * power down the device properly. The issue was seen on multiple old
701 * GENs with different BIOS vendors, so having an explicit blacklist
702 * is inpractical; apply the workaround on everything pre GEN6. The
703 * platforms where the issue was seen:
704 * Lenovo Thinkpad X301, X61s, X60, T60, X41
705 * Fujitsu FSC S7110
706 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200707 */
Imre Deak54875572015-06-30 17:06:47 +0300708 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200709 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300710
711 return 0;
712}
713
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200714int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100715{
716 int error;
717
718 if (!dev || !dev->dev_private) {
719 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700720 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000721 return -ENODEV;
722 }
723
Imre Deak0b14cbd2014-09-10 18:16:55 +0300724 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
725 state.event != PM_EVENT_FREEZE))
726 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000727
728 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
729 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100730
Imre Deak5e365c32014-10-23 19:23:25 +0300731 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100732 if (error)
733 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000734
Imre Deakab3be732015-03-02 13:04:41 +0200735 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000736}
737
Imre Deak5e365c32014-10-23 19:23:25 +0300738static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000739{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800740 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100741
Daniel Vetterd5818932015-02-23 12:03:26 +0100742 mutex_lock(&dev->struct_mutex);
743 i915_gem_restore_gtt_mappings(dev);
744 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300745
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100746 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100747 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100748
Daniel Vetterd5818932015-02-23 12:03:26 +0100749 intel_init_pch_refclk(dev);
750 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100751
Peter Antoine364aece2015-05-11 08:50:45 +0100752 /*
753 * Interrupts have to be enabled before any batches are run. If not the
754 * GPU will hang. i915_gem_init_hw() will initiate batches to
755 * update/restore the context.
756 *
757 * Modeset enabling in intel_modeset_init_hw() also needs working
758 * interrupts.
759 */
760 intel_runtime_pm_enable_interrupts(dev_priv);
761
Daniel Vetterd5818932015-02-23 12:03:26 +0100762 mutex_lock(&dev->struct_mutex);
763 if (i915_gem_init_hw(dev)) {
764 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200765 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800766 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100767 mutex_unlock(&dev->struct_mutex);
768
Alex Daia1c41992015-09-30 09:46:37 -0700769 intel_guc_resume(dev);
770
Daniel Vetterd5818932015-02-23 12:03:26 +0100771 intel_modeset_init_hw(dev);
772
773 spin_lock_irq(&dev_priv->irq_lock);
774 if (dev_priv->display.hpd_irq_setup)
775 dev_priv->display.hpd_irq_setup(dev);
776 spin_unlock_irq(&dev_priv->irq_lock);
777
778 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200779 intel_display_resume(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100780 drm_modeset_unlock_all(dev);
781
782 intel_dp_mst_resume(dev);
783
784 /*
785 * ... but also need to make sure that hotplug processing
786 * doesn't cause havoc. Like in the driver load code we don't
787 * bother with the tiny race here where we might loose hotplug
788 * notifications.
789 * */
790 intel_hpd_init(dev_priv);
791 /* Config may have changed between suspend and resume */
792 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800793
Chris Wilson44834a62010-08-19 16:09:23 +0100794 intel_opregion_init(dev);
795
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100796 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700797
Zhang Ruib8efb172013-02-05 15:41:53 +0800798 mutex_lock(&dev_priv->modeset_restore_lock);
799 dev_priv->modeset_restore = MODESET_DONE;
800 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200801
Jesse Barnese5747e32014-06-12 08:35:47 -0700802 intel_opregion_notify_adapter(dev, PCI_D0);
803
Imre Deakee6f2802014-10-23 19:23:22 +0300804 drm_kms_helper_poll_enable(dev);
805
Chris Wilson074c6ad2014-04-09 09:19:43 +0100806 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100807}
808
Imre Deak5e365c32014-10-23 19:23:25 +0300809static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100810{
Imre Deak36d61e62014-10-23 19:23:24 +0300811 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200812 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300813
Imre Deak76c4b252014-04-01 19:55:22 +0300814 /*
815 * We have a resume ordering issue with the snd-hda driver also
816 * requiring our device to be power up. Due to the lack of a
817 * parent/child relationship we currently solve this with an early
818 * resume hook.
819 *
820 * FIXME: This should be solved with a special hdmi sink device or
821 * similar so that power domains can be employed.
822 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100823 if (pci_enable_device(dev->pdev))
824 return -EIO;
825
826 pci_set_master(dev->pdev);
827
Paulo Zanoniefee8332014-10-27 17:54:33 -0200828 if (IS_VALLEYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200829 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300830 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100831 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
832 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300833
834 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200835
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100836 if (IS_BROXTON(dev))
837 ret = bxt_resume_prepare(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530838 else if (IS_SKYLAKE(dev_priv))
839 ret = skl_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100840 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
841 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200842
Imre Deak36d61e62014-10-23 19:23:24 +0300843 intel_uncore_sanitize(dev);
844 intel_power_domains_init_hw(dev_priv);
845
846 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300847}
848
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200849int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300850{
Imre Deak50a00722014-10-23 19:23:17 +0300851 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300852
Imre Deak097dd832014-10-23 19:23:19 +0300853 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
854 return 0;
855
Imre Deak5e365c32014-10-23 19:23:25 +0300856 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300857 if (ret)
858 return ret;
859
Imre Deak5a175142014-10-23 19:23:18 +0300860 return i915_drm_resume(dev);
861}
862
Ben Gamari11ed50e2009-09-14 17:48:45 -0400863/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200864 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400865 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400866 *
867 * Reset the chip. Useful if a hang is detected. Returns zero on successful
868 * reset or otherwise an error code.
869 *
870 * Procedure is fairly simple:
871 * - reset the chip using the reset reg
872 * - re-init context state
873 * - re-init hardware status page
874 * - re-init ring buffer
875 * - re-init interrupt state
876 * - re-init display
877 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200878int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400879{
Jani Nikula50227e12014-03-31 14:27:21 +0300880 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100881 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700882 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400883
Imre Deakdbea3ce2014-12-15 18:59:28 +0200884 intel_reset_gt_powersave(dev);
885
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200886 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400887
Chris Wilson069efc12010-09-30 16:53:18 +0100888 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400889
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100890 simulated = dev_priv->gpu_error.stop_rings != 0;
891
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300892 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200893
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300894 /* Also reset the gpu hangman. */
895 if (simulated) {
896 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
897 dev_priv->gpu_error.stop_rings = 0;
898 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100899 DRM_INFO("Reset not implemented, but ignoring "
900 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300901 ret = 0;
902 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100903 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300904
Daniel Vetterd8f27162014-10-01 01:02:04 +0200905 if (i915_stop_ring_allow_warn(dev_priv))
906 pr_notice("drm/i915: Resetting chip after gpu hang\n");
907
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700908 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100909 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100910 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100911 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400912 }
913
Ville Syrjälä1362b772014-11-26 17:07:29 +0200914 intel_overlay_reset(dev_priv);
915
Ben Gamari11ed50e2009-09-14 17:48:45 -0400916 /* Ok, now get things going again... */
917
918 /*
919 * Everything depends on having the GTT running, so we need to start
920 * there. Fortunately we don't need to do this unless we reset the
921 * chip at a PCI level.
922 *
923 * Next we need to restore the context, but we don't use those
924 * yet either...
925 *
926 * Ring buffer needs to be re-initialized in the KMS case, or if X
927 * was running at the time of the reset (i.e. we weren't VT
928 * switched away).
929 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100930
Daniel Vetter33d30a92015-02-23 12:03:27 +0100931 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
932 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100933
Daniel Vetter33d30a92015-02-23 12:03:27 +0100934 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100935
Daniel Vetter33d30a92015-02-23 12:03:27 +0100936 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200937
Daniel Vetter33d30a92015-02-23 12:03:27 +0100938 mutex_unlock(&dev->struct_mutex);
939 if (ret) {
940 DRM_ERROR("Failed hw init on reset %d\n", ret);
941 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400942 }
943
Daniel Vetter33d30a92015-02-23 12:03:27 +0100944 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100945 * rps/rc6 re-init is necessary to restore state lost after the
946 * reset and the re-install of gt irqs. Skip for ironlake per
947 * previous concerns that it doesn't respond well to some forms
948 * of re-init after reset.
949 */
950 if (INTEL_INFO(dev)->gen > 5)
951 intel_enable_gt_powersave(dev);
952
Ben Gamari11ed50e2009-09-14 17:48:45 -0400953 return 0;
954}
955
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800956static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500957{
Daniel Vetter01a06852012-06-25 15:58:49 +0200958 struct intel_device_info *intel_info =
959 (struct intel_device_info *) ent->driver_data;
960
Jani Nikulad330a952014-01-21 11:24:25 +0200961 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700962 DRM_INFO("This hardware requires preliminary hardware support.\n"
963 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
964 return -ENODEV;
965 }
966
Chris Wilson5fe49d82011-02-01 19:43:02 +0000967 /* Only bind to function 0 of the device. Early generations
968 * used function 1 as a placeholder for multi-head. This causes
969 * us confusion instead, especially on the systems where both
970 * functions have the same PCI-ID!
971 */
972 if (PCI_FUNC(pdev->devfn))
973 return -ENODEV;
974
Jordan Crousedcdb1672010-05-27 13:40:25 -0600975 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500976}
977
978static void
979i915_pci_remove(struct pci_dev *pdev)
980{
981 struct drm_device *dev = pci_get_drvdata(pdev);
982
983 drm_put_dev(dev);
984}
985
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100986static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500987{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100988 struct pci_dev *pdev = to_pci_dev(dev);
989 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500990
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100991 if (!drm_dev || !drm_dev->dev_private) {
992 dev_err(dev, "DRM not initialized, aborting suspend.\n");
993 return -ENODEV;
994 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500995
Dave Airlie5bcf7192010-12-07 09:20:40 +1000996 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
997 return 0;
998
Imre Deak5e365c32014-10-23 19:23:25 +0300999 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001000}
1001
1002static int i915_pm_suspend_late(struct device *dev)
1003{
Imre Deak888d0d42015-01-08 17:54:13 +02001004 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001005
1006 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001007 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001008 * requiring our device to be power up. Due to the lack of a
1009 * parent/child relationship we currently solve this with an late
1010 * suspend hook.
1011 *
1012 * FIXME: This should be solved with a special hdmi sink device or
1013 * similar so that power domains can be employed.
1014 */
1015 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1016 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001017
Imre Deakab3be732015-03-02 13:04:41 +02001018 return i915_drm_suspend_late(drm_dev, false);
1019}
1020
1021static int i915_pm_poweroff_late(struct device *dev)
1022{
1023 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1024
1025 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1026 return 0;
1027
1028 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001029}
1030
Imre Deak76c4b252014-04-01 19:55:22 +03001031static int i915_pm_resume_early(struct device *dev)
1032{
Imre Deak888d0d42015-01-08 17:54:13 +02001033 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001034
Imre Deak097dd832014-10-23 19:23:19 +03001035 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1036 return 0;
1037
Imre Deak5e365c32014-10-23 19:23:25 +03001038 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001039}
1040
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001041static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001042{
Imre Deak888d0d42015-01-08 17:54:13 +02001043 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001044
Imre Deak097dd832014-10-23 19:23:19 +03001045 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1046 return 0;
1047
Imre Deak5a175142014-10-23 19:23:18 +03001048 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001049}
1050
Suketu Shahf75a1982015-04-16 14:22:11 +05301051static int skl_suspend_complete(struct drm_i915_private *dev_priv)
1052{
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301053 enum csr_state state;
Suketu Shahf75a1982015-04-16 14:22:11 +05301054 /* Enabling DC6 is not a hard requirement to enter runtime D3 */
1055
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001056 skl_uninit_cdclk(dev_priv);
1057
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301058 /* TODO: wait for a completion event or
1059 * similar here instead of busy
1060 * waiting using wait_for function.
1061 */
1062 wait_for((state = intel_csr_load_status_get(dev_priv)) !=
1063 FW_UNINITIALIZED, 1000);
1064 if (state == FW_LOADED)
1065 skl_enable_dc6(dev_priv);
1066
Suketu Shahf75a1982015-04-16 14:22:11 +05301067 return 0;
1068}
1069
Sagar Kambleebc32822014-08-13 23:07:05 +05301070static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001071{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001072 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001073
1074 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001075}
1076
Suketu Shah31335ce2014-11-24 13:37:45 +05301077static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1078{
1079 struct drm_device *dev = dev_priv->dev;
1080
1081 /* TODO: when DC5 support is added disable DC5 here. */
1082
1083 broxton_ddi_phy_uninit(dev);
1084 broxton_uninit_cdclk(dev);
1085 bxt_enable_dc9(dev_priv);
1086
1087 return 0;
1088}
1089
1090static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093
1094 /* TODO: when CSR FW support is added make sure the FW is loaded */
1095
1096 bxt_disable_dc9(dev_priv);
1097
1098 /*
1099 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1100 * is available.
1101 */
1102 broxton_init_cdclk(dev);
1103 broxton_ddi_phy_init(dev);
1104 intel_prepare_ddi(dev);
1105
1106 return 0;
1107}
1108
Suketu Shahf75a1982015-04-16 14:22:11 +05301109static int skl_resume_prepare(struct drm_i915_private *dev_priv)
1110{
1111 struct drm_device *dev = dev_priv->dev;
1112
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301113 if (intel_csr_load_status_get(dev_priv) == FW_LOADED)
1114 skl_disable_dc6(dev_priv);
1115
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001116 skl_init_cdclk(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301117 intel_csr_load_program(dev);
1118
1119 return 0;
1120}
1121
Imre Deakddeea5b2014-05-05 15:19:56 +03001122/*
1123 * Save all Gunit registers that may be lost after a D3 and a subsequent
1124 * S0i[R123] transition. The list of registers needing a save/restore is
1125 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1126 * registers in the following way:
1127 * - Driver: saved/restored by the driver
1128 * - Punit : saved/restored by the Punit firmware
1129 * - No, w/o marking: no need to save/restore, since the register is R/O or
1130 * used internally by the HW in a way that doesn't depend
1131 * keeping the content across a suspend/resume.
1132 * - Debug : used for debugging
1133 *
1134 * We save/restore all registers marked with 'Driver', with the following
1135 * exceptions:
1136 * - Registers out of use, including also registers marked with 'Debug'.
1137 * These have no effect on the driver's operation, so we don't save/restore
1138 * them to reduce the overhead.
1139 * - Registers that are fully setup by an initialization function called from
1140 * the resume path. For example many clock gating and RPS/RC6 registers.
1141 * - Registers that provide the right functionality with their reset defaults.
1142 *
1143 * TODO: Except for registers that based on the above 3 criteria can be safely
1144 * ignored, we save/restore all others, practically treating the HW context as
1145 * a black-box for the driver. Further investigation is needed to reduce the
1146 * saved/restored registers even further, by following the same 3 criteria.
1147 */
1148static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1149{
1150 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1151 int i;
1152
1153 /* GAM 0x4000-0x4770 */
1154 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1155 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1156 s->arb_mode = I915_READ(ARB_MODE);
1157 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1158 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1159
1160 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001161 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001162
1163 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001164 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001165
1166 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1167 s->ecochk = I915_READ(GAM_ECOCHK);
1168 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1169 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1170
1171 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1172
1173 /* MBC 0x9024-0x91D0, 0x8500 */
1174 s->g3dctl = I915_READ(VLV_G3DCTL);
1175 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1176 s->mbctl = I915_READ(GEN6_MBCTL);
1177
1178 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1179 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1180 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1181 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1182 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1183 s->rstctl = I915_READ(GEN6_RSTCTL);
1184 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1185
1186 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1187 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1188 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1189 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1190 s->ecobus = I915_READ(ECOBUS);
1191 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1192 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1193 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1194 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1195 s->rcedata = I915_READ(VLV_RCEDATA);
1196 s->spare2gh = I915_READ(VLV_SPAREG2H);
1197
1198 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1199 s->gt_imr = I915_READ(GTIMR);
1200 s->gt_ier = I915_READ(GTIER);
1201 s->pm_imr = I915_READ(GEN6_PMIMR);
1202 s->pm_ier = I915_READ(GEN6_PMIER);
1203
1204 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001205 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001206
1207 /* GT SA CZ domain, 0x100000-0x138124 */
1208 s->tilectl = I915_READ(TILECTL);
1209 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1210 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1211 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1212 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1213
1214 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1215 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1216 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001217 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001218 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1219
1220 /*
1221 * Not saving any of:
1222 * DFT, 0x9800-0x9EC0
1223 * SARB, 0xB000-0xB1FC
1224 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1225 * PCI CFG
1226 */
1227}
1228
1229static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1230{
1231 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1232 u32 val;
1233 int i;
1234
1235 /* GAM 0x4000-0x4770 */
1236 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1237 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1238 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1239 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1240 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1241
1242 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001243 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001244
1245 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001246 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001247
1248 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1249 I915_WRITE(GAM_ECOCHK, s->ecochk);
1250 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1251 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1252
1253 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1254
1255 /* MBC 0x9024-0x91D0, 0x8500 */
1256 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1257 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1258 I915_WRITE(GEN6_MBCTL, s->mbctl);
1259
1260 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1261 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1262 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1263 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1264 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1265 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1266 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1267
1268 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1269 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1270 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1271 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1272 I915_WRITE(ECOBUS, s->ecobus);
1273 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1274 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1275 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1276 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1277 I915_WRITE(VLV_RCEDATA, s->rcedata);
1278 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1279
1280 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1281 I915_WRITE(GTIMR, s->gt_imr);
1282 I915_WRITE(GTIER, s->gt_ier);
1283 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1284 I915_WRITE(GEN6_PMIER, s->pm_ier);
1285
1286 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001287 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001288
1289 /* GT SA CZ domain, 0x100000-0x138124 */
1290 I915_WRITE(TILECTL, s->tilectl);
1291 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1292 /*
1293 * Preserve the GT allow wake and GFX force clock bit, they are not
1294 * be restored, as they are used to control the s0ix suspend/resume
1295 * sequence by the caller.
1296 */
1297 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1298 val &= VLV_GTLC_ALLOWWAKEREQ;
1299 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1300 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1301
1302 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1303 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1304 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1305 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1306
1307 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1308
1309 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1310 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1311 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001312 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001313 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1314}
1315
Imre Deak650ad972014-04-18 16:35:02 +03001316int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1317{
1318 u32 val;
1319 int err;
1320
Imre Deak650ad972014-04-18 16:35:02 +03001321#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001322
1323 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1324 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1325 if (force_on)
1326 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1327 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1328
1329 if (!force_on)
1330 return 0;
1331
Imre Deak8d4eee92014-04-14 20:24:43 +03001332 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001333 if (err)
1334 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1335 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1336
1337 return err;
1338#undef COND
1339}
1340
Imre Deakddeea5b2014-05-05 15:19:56 +03001341static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1342{
1343 u32 val;
1344 int err = 0;
1345
1346 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1347 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1348 if (allow)
1349 val |= VLV_GTLC_ALLOWWAKEREQ;
1350 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1351 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1352
1353#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1354 allow)
1355 err = wait_for(COND, 1);
1356 if (err)
1357 DRM_ERROR("timeout disabling GT waking\n");
1358 return err;
1359#undef COND
1360}
1361
1362static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1363 bool wait_for_on)
1364{
1365 u32 mask;
1366 u32 val;
1367 int err;
1368
1369 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1370 val = wait_for_on ? mask : 0;
1371#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1372 if (COND)
1373 return 0;
1374
1375 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1376 wait_for_on ? "on" : "off",
1377 I915_READ(VLV_GTLC_PW_STATUS));
1378
1379 /*
1380 * RC6 transitioning can be delayed up to 2 msec (see
1381 * valleyview_enable_rps), use 3 msec for safety.
1382 */
1383 err = wait_for(COND, 3);
1384 if (err)
1385 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1386 wait_for_on ? "on" : "off");
1387
1388 return err;
1389#undef COND
1390}
1391
1392static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1393{
1394 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1395 return;
1396
1397 DRM_ERROR("GT register access while GT waking disabled\n");
1398 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1399}
1400
Sagar Kambleebc32822014-08-13 23:07:05 +05301401static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001402{
1403 u32 mask;
1404 int err;
1405
1406 /*
1407 * Bspec defines the following GT well on flags as debug only, so
1408 * don't treat them as hard failures.
1409 */
1410 (void)vlv_wait_for_gt_wells(dev_priv, false);
1411
1412 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1413 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1414
1415 vlv_check_no_gt_access(dev_priv);
1416
1417 err = vlv_force_gfx_clock(dev_priv, true);
1418 if (err)
1419 goto err1;
1420
1421 err = vlv_allow_gt_wake(dev_priv, false);
1422 if (err)
1423 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301424
1425 if (!IS_CHERRYVIEW(dev_priv->dev))
1426 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001427
1428 err = vlv_force_gfx_clock(dev_priv, false);
1429 if (err)
1430 goto err2;
1431
1432 return 0;
1433
1434err2:
1435 /* For safety always re-enable waking and disable gfx clock forcing */
1436 vlv_allow_gt_wake(dev_priv, true);
1437err1:
1438 vlv_force_gfx_clock(dev_priv, false);
1439
1440 return err;
1441}
1442
Sagar Kamble016970b2014-08-13 23:07:06 +05301443static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1444 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001445{
1446 struct drm_device *dev = dev_priv->dev;
1447 int err;
1448 int ret;
1449
1450 /*
1451 * If any of the steps fail just try to continue, that's the best we
1452 * can do at this point. Return the first error code (which will also
1453 * leave RPM permanently disabled).
1454 */
1455 ret = vlv_force_gfx_clock(dev_priv, true);
1456
Deepak S98711162014-12-12 14:18:16 +05301457 if (!IS_CHERRYVIEW(dev_priv->dev))
1458 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001459
1460 err = vlv_allow_gt_wake(dev_priv, true);
1461 if (!ret)
1462 ret = err;
1463
1464 err = vlv_force_gfx_clock(dev_priv, false);
1465 if (!ret)
1466 ret = err;
1467
1468 vlv_check_no_gt_access(dev_priv);
1469
Sagar Kamble016970b2014-08-13 23:07:06 +05301470 if (rpm_resume) {
1471 intel_init_clock_gating(dev);
1472 i915_gem_restore_fences(dev);
1473 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001474
1475 return ret;
1476}
1477
Paulo Zanoni97bea202014-03-07 20:12:33 -03001478static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001479{
1480 struct pci_dev *pdev = to_pci_dev(device);
1481 struct drm_device *dev = pci_get_drvdata(pdev);
1482 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001483 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001484
Imre Deakaeab0b52014-04-14 20:24:36 +03001485 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001486 return -ENODEV;
1487
Imre Deak604effb2014-08-26 13:26:56 +03001488 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1489 return -ENODEV;
1490
Paulo Zanoni8a187452013-12-06 20:32:13 -02001491 DRM_DEBUG_KMS("Suspending device\n");
1492
Imre Deak9486db62014-04-22 20:21:07 +03001493 /*
Imre Deakd6102972014-05-07 19:57:49 +03001494 * We could deadlock here in case another thread holding struct_mutex
1495 * calls RPM suspend concurrently, since the RPM suspend will wait
1496 * first for this RPM suspend to finish. In this case the concurrent
1497 * RPM resume will be followed by its RPM suspend counterpart. Still
1498 * for consistency return -EAGAIN, which will reschedule this suspend.
1499 */
1500 if (!mutex_trylock(&dev->struct_mutex)) {
1501 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1502 /*
1503 * Bump the expiration timestamp, otherwise the suspend won't
1504 * be rescheduled.
1505 */
1506 pm_runtime_mark_last_busy(device);
1507
1508 return -EAGAIN;
1509 }
1510 /*
1511 * We are safe here against re-faults, since the fault handler takes
1512 * an RPM reference.
1513 */
1514 i915_gem_release_all_mmaps(dev_priv);
1515 mutex_unlock(&dev->struct_mutex);
1516
Alex Daia1c41992015-09-30 09:46:37 -07001517 intel_guc_suspend(dev);
1518
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001519 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001520 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001521
Sagar Kambleebc32822014-08-13 23:07:05 +05301522 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001523 if (ret) {
1524 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001525 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001526
1527 return ret;
1528 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001529
Chris Wilson737b1502015-01-26 18:03:03 +02001530 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001531 intel_uncore_forcewake_reset(dev, false);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001532 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001533
1534 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001535 * FIXME: We really should find a document that references the arguments
1536 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001537 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001538 if (IS_BROADWELL(dev)) {
1539 /*
1540 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1541 * being detected, and the call we do at intel_runtime_resume()
1542 * won't be able to restore them. Since PCI_D3hot matches the
1543 * actual specification and appears to be working, use it.
1544 */
1545 intel_opregion_notify_adapter(dev, PCI_D3hot);
1546 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001547 /*
1548 * current versions of firmware which depend on this opregion
1549 * notification have repurposed the D1 definition to mean
1550 * "runtime suspended" vs. what you would normally expect (D3)
1551 * to distinguish it from notifications that might be sent via
1552 * the suspend path.
1553 */
1554 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001555 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001556
Mika Kuoppala59bad942015-01-16 11:34:40 +02001557 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001558
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001559 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001560 return 0;
1561}
1562
Paulo Zanoni97bea202014-03-07 20:12:33 -03001563static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001564{
1565 struct pci_dev *pdev = to_pci_dev(device);
1566 struct drm_device *dev = pci_get_drvdata(pdev);
1567 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001568 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001569
Imre Deak604effb2014-08-26 13:26:56 +03001570 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1571 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001572
1573 DRM_DEBUG_KMS("Resuming device\n");
1574
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001575 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001576 dev_priv->pm.suspended = false;
1577
Alex Daia1c41992015-09-30 09:46:37 -07001578 intel_guc_resume(dev);
1579
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001580 if (IS_GEN6(dev_priv))
1581 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301582
1583 if (IS_BROXTON(dev))
1584 ret = bxt_resume_prepare(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301585 else if (IS_SKYLAKE(dev))
1586 ret = skl_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001587 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1588 hsw_disable_pc8(dev_priv);
1589 else if (IS_VALLEYVIEW(dev_priv))
1590 ret = vlv_resume_prepare(dev_priv, true);
1591
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001592 /*
1593 * No point of rolling back things in case of an error, as the best
1594 * we can do is to hope that things will still work (and disable RPM).
1595 */
Imre Deak92b806d2014-04-14 20:24:39 +03001596 i915_gem_init_swizzling(dev);
1597 gen6_update_ring_freq(dev);
1598
Daniel Vetterb9632912014-09-30 10:56:44 +02001599 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001600
1601 /*
1602 * On VLV/CHV display interrupts are part of the display
1603 * power well, so hpd is reinitialized from there. For
1604 * everyone else do it here.
1605 */
1606 if (!IS_VALLEYVIEW(dev_priv))
1607 intel_hpd_init(dev_priv);
1608
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001609 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001610
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001611 if (ret)
1612 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1613 else
1614 DRM_DEBUG_KMS("Device resumed\n");
1615
1616 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001617}
1618
Sagar Kamble016970b2014-08-13 23:07:06 +05301619/*
1620 * This function implements common functionality of runtime and system
1621 * suspend sequence.
1622 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301623static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1624{
Sagar Kambleebc32822014-08-13 23:07:05 +05301625 int ret;
1626
Damien Lespiau16e44e32015-05-20 14:45:16 +01001627 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301628 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001629 else if (IS_SKYLAKE(dev_priv))
Suketu Shahf75a1982015-04-16 14:22:11 +05301630 ret = skl_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001631 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301632 ret = hsw_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001633 else if (IS_VALLEYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301634 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001635 else
1636 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301637
1638 return ret;
1639}
1640
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001641static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001642 /*
1643 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1644 * PMSG_RESUME]
1645 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001646 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001647 .suspend_late = i915_pm_suspend_late,
1648 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001649 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001650
1651 /*
1652 * S4 event handlers
1653 * @freeze, @freeze_late : called (1) before creating the
1654 * hibernation image [PMSG_FREEZE] and
1655 * (2) after rebooting, before restoring
1656 * the image [PMSG_QUIESCE]
1657 * @thaw, @thaw_early : called (1) after creating the hibernation
1658 * image, before writing it [PMSG_THAW]
1659 * and (2) after failing to create or
1660 * restore the image [PMSG_RECOVER]
1661 * @poweroff, @poweroff_late: called after writing the hibernation
1662 * image, before rebooting [PMSG_HIBERNATE]
1663 * @restore, @restore_early : called after rebooting and restoring the
1664 * hibernation image [PMSG_RESTORE]
1665 */
Imre Deak36d61e62014-10-23 19:23:24 +03001666 .freeze = i915_pm_suspend,
1667 .freeze_late = i915_pm_suspend_late,
1668 .thaw_early = i915_pm_resume_early,
1669 .thaw = i915_pm_resume,
1670 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001671 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001672 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001673 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001674
1675 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001676 .runtime_suspend = intel_runtime_suspend,
1677 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001678};
1679
Laurent Pinchart78b68552012-05-17 13:27:22 +02001680static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001681 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001682 .open = drm_gem_vm_open,
1683 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001684};
1685
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001686static const struct file_operations i915_driver_fops = {
1687 .owner = THIS_MODULE,
1688 .open = drm_open,
1689 .release = drm_release,
1690 .unlocked_ioctl = drm_ioctl,
1691 .mmap = drm_gem_mmap,
1692 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001693 .read = drm_read,
1694#ifdef CONFIG_COMPAT
1695 .compat_ioctl = i915_compat_ioctl,
1696#endif
1697 .llseek = noop_llseek,
1698};
1699
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001701 /* Don't use MTRRs here; the Xserver or userspace app should
1702 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001703 */
Eric Anholt673a3942008-07-30 12:06:12 -07001704 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001705 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001706 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001707 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001708 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001709 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001710 .lastclose = i915_driver_lastclose,
1711 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001712 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001713 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001714
Ben Gamari955b12d2009-02-17 20:08:49 -05001715#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001716 .debugfs_init = i915_debugfs_init,
1717 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001718#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001719 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001720 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001721
1722 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1723 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1724 .gem_prime_export = i915_gem_prime_export,
1725 .gem_prime_import = i915_gem_prime_import,
1726
Dave Airlieff72145b2011-02-07 12:16:14 +10001727 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001728 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001729 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001731 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001732 .name = DRIVER_NAME,
1733 .desc = DRIVER_DESC,
1734 .date = DRIVER_DATE,
1735 .major = DRIVER_MAJOR,
1736 .minor = DRIVER_MINOR,
1737 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738};
1739
Dave Airlie8410ea32010-12-15 03:16:38 +10001740static struct pci_driver i915_pci_driver = {
1741 .name = DRIVER_NAME,
1742 .id_table = pciidlist,
1743 .probe = i915_pci_probe,
1744 .remove = i915_pci_remove,
1745 .driver.pm = &i915_pm_ops,
1746};
1747
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748static int __init i915_init(void)
1749{
1750 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001751
1752 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001753 * Enable KMS by default, unless explicitly overriden by
1754 * either the i915.modeset prarameter or by the
1755 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001756 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001757
1758 if (i915.modeset == 0)
1759 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001760
1761#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001762 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001763 driver.driver_features &= ~DRIVER_MODESET;
1764#endif
1765
Daniel Vetterb30324a2013-11-13 22:11:25 +01001766 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001767 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001768 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001769 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001770 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001771
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001772 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001773 driver.driver_features |= DRIVER_ATOMIC;
1774
Dave Airlie8410ea32010-12-15 03:16:38 +10001775 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776}
1777
1778static void __exit i915_exit(void)
1779{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001780 if (!(driver.driver_features & DRIVER_MODESET))
1781 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001782
Dave Airlie8410ea32010-12-15 03:16:38 +10001783 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784}
1785
1786module_init(i915_init);
1787module_exit(i915_exit);
1788
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001789MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001790MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001791
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001792MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793MODULE_LICENSE("GPL and additional rights");