blob: 64919eee248b0cd8aa22532d8a3f4ab991fbedcd [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020039 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070041 */
42#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100043#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Ben Widawskye76e9ae2012-11-04 09:21:27 -080044#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
Ben Widawsky03752f52012-11-04 09:21:28 -080049#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
Ben Widawskye76e9ae2012-11-04 09:21:27 -080051
Zhenyu Wang14bc4902009-11-11 01:25:25 +080052
Jesse Barnes585fb112008-07-29 11:54:06 -070053/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080061#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070062#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070067#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070087
88/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070089#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070091#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020094#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070095
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070096#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
97#define GEN6_MBC_SNPCR_SHIFT 21
98#define GEN6_MBC_SNPCR_MASK (3<<21)
99#define GEN6_MBC_SNPCR_MAX (0<<21)
100#define GEN6_MBC_SNPCR_MED (1<<21)
101#define GEN6_MBC_SNPCR_LOW (2<<21)
102#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
103
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100104#define GEN6_MBCTL 0x0907c
105#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
106#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
107#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
108#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
109#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
110
Eric Anholtcff458c2010-11-18 09:31:14 +0800111#define GEN6_GDRST 0x941c
112#define GEN6_GRDOM_FULL (1 << 0)
113#define GEN6_GRDOM_RENDER (1 << 1)
114#define GEN6_GRDOM_MEDIA (1 << 2)
115#define GEN6_GRDOM_BLT (1 << 3)
116
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100117#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
118#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
119#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
120#define PP_DIR_DCLV_2G 0xffffffff
121
122#define GAM_ECOCHK 0x4090
123#define ECOCHK_SNB_BIT (1<<10)
124#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
125#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
128#define ECOBITS_PPGTT_CACHE64B (3<<8)
129#define ECOBITS_PPGTT_CACHE4B (0<<8)
130
Daniel Vetterbe901a52012-04-11 20:42:39 +0200131#define GAB_CTL 0x24000
132#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
133
Jesse Barnes585fb112008-07-29 11:54:06 -0700134/* VGA stuff */
135
136#define VGA_ST01_MDA 0x3ba
137#define VGA_ST01_CGA 0x3da
138
139#define VGA_MSR_WRITE 0x3c2
140#define VGA_MSR_READ 0x3cc
141#define VGA_MSR_MEM_EN (1<<1)
142#define VGA_MSR_CGA_MODE (1<<0)
143
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200144/*
145 * SR01 is the only VGA register touched on non-UMS setups.
146 * VLV doesn't do UMS, so the sequencer index/data registers
147 * are the only VGA registers which need to include
148 * display_mmio_offset.
149 */
150#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100151#define SR01 1
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200152#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700153
154#define VGA_AR_INDEX 0x3c0
155#define VGA_AR_VID_EN (1<<5)
156#define VGA_AR_DATA_WRITE 0x3c0
157#define VGA_AR_DATA_READ 0x3c1
158
159#define VGA_GR_INDEX 0x3ce
160#define VGA_GR_DATA 0x3cf
161/* GR05 */
162#define VGA_GR_MEM_READ_MODE_SHIFT 3
163#define VGA_GR_MEM_READ_MODE_PLANE 1
164/* GR06 */
165#define VGA_GR_MEM_MODE_MASK 0xc
166#define VGA_GR_MEM_MODE_SHIFT 2
167#define VGA_GR_MEM_A0000_AFFFF 0
168#define VGA_GR_MEM_A0000_BFFFF 1
169#define VGA_GR_MEM_B0000_B7FFF 2
170#define VGA_GR_MEM_B0000_BFFFF 3
171
172#define VGA_DACMASK 0x3c6
173#define VGA_DACRX 0x3c7
174#define VGA_DACWX 0x3c8
175#define VGA_DACDATA 0x3c9
176
177#define VGA_CR_INDEX_MDA 0x3b4
178#define VGA_CR_DATA_MDA 0x3b5
179#define VGA_CR_INDEX_CGA 0x3d4
180#define VGA_CR_DATA_CGA 0x3d5
181
182/*
183 * Memory interface instructions used by the kernel
184 */
185#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186
187#define MI_NOOP MI_INSTR(0, 0)
188#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
189#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200190#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700191#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
192#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
193#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194#define MI_FLUSH MI_INSTR(0x04, 0)
195#define MI_READ_FLUSH (1 << 0)
196#define MI_EXE_FLUSH (1 << 1)
197#define MI_NO_WRITE_FLUSH (1 << 2)
198#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
199#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800200#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700201#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800202#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
203#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700204#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400205#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200206#define MI_OVERLAY_CONTINUE (0x0<<21)
207#define MI_OVERLAY_ON (0x1<<21)
208#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700209#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500210#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700211#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500212#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200213/* IVB has funny definitions for which plane to flip. */
214#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
215#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
216#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
217#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
218#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
219#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700220#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
221#define MI_ARB_ENABLE (1<<0)
222#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200223
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800224#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
225#define MI_MM_SPACE_GTT (1<<8)
226#define MI_MM_SPACE_PHYSICAL (0<<8)
227#define MI_SAVE_EXT_STATE_EN (1<<3)
228#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800229#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800230#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700231#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
232#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
233#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
234#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000235/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
236 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
237 * simply ignores the register load under certain conditions.
238 * - One can actually load arbitrary many arbitrary registers: Simply issue x
239 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
240 */
241#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000242#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700243#define MI_FLUSH_DW_STORE_INDEX (1<<21)
244#define MI_INVALIDATE_TLB (1<<18)
245#define MI_FLUSH_DW_OP_STOREDW (1<<14)
246#define MI_INVALIDATE_BSD (1<<7)
247#define MI_FLUSH_DW_USE_GTT (1<<2)
248#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700249#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100250#define MI_BATCH_NON_SECURE (1)
251/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
252#define MI_BATCH_NON_SECURE_I965 (1<<8)
253#define MI_BATCH_PPGTT_HSW (1<<8)
254#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700255#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100256#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000257#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
258#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
259#define MI_SEMAPHORE_UPDATE (1<<21)
260#define MI_SEMAPHORE_COMPARE (1<<20)
261#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700262#define MI_SEMAPHORE_SYNC_RV (2<<16)
263#define MI_SEMAPHORE_SYNC_RB (0<<16)
264#define MI_SEMAPHORE_SYNC_VR (0<<16)
265#define MI_SEMAPHORE_SYNC_VB (2<<16)
266#define MI_SEMAPHORE_SYNC_BR (2<<16)
267#define MI_SEMAPHORE_SYNC_BV (0<<16)
268#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700269/*
270 * 3D instructions used by the kernel
271 */
272#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
273
274#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
275#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
276#define SC_UPDATE_SCISSOR (0x1<<1)
277#define SC_ENABLE_MASK (0x1<<0)
278#define SC_ENABLE (0x1<<0)
279#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
280#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
281#define SCI_YMIN_MASK (0xffff<<16)
282#define SCI_XMIN_MASK (0xffff<<0)
283#define SCI_YMAX_MASK (0xffff<<16)
284#define SCI_XMAX_MASK (0xffff<<0)
285#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
286#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
287#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
288#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
289#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
290#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
291#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
292#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
293#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
294#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
295#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
296#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
297#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
298#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
299#define BLT_DEPTH_8 (0<<24)
300#define BLT_DEPTH_16_565 (1<<24)
301#define BLT_DEPTH_16_1555 (2<<24)
302#define BLT_DEPTH_32 (3<<24)
303#define BLT_ROP_GXCOPY (0xcc<<16)
304#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
305#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
306#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
307#define ASYNC_FLIP (1<<22)
308#define DISPLAY_PLANE_A (0<<20)
309#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200310#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200311#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700312#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200313#define PIPE_CONTROL_QW_WRITE (1<<14)
314#define PIPE_CONTROL_DEPTH_STALL (1<<13)
315#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200316#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200317#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
318#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
319#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
320#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200321#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
322#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
323#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200324#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200325#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700326#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700327
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100328
329/*
330 * Reset registers
331 */
332#define DEBUG_RESET_I830 0x6070
333#define DEBUG_RESET_FULL (1<<7)
334#define DEBUG_RESET_RENDER (1<<8)
335#define DEBUG_RESET_DISPLAY (1<<9)
336
Jesse Barnes57f350b2012-03-28 13:39:25 -0700337/*
338 * DPIO - a special bus for various display related registers to hide behind:
339 * 0x800c: m1, m2, n, p1, p2, k dividers
340 * 0x8014: REF and SFR select
341 * 0x8014: N divider, VCO select
342 * 0x801c/3c: core clock bits
343 * 0x8048/68: low pass filter coefficients
344 * 0x8100: fast clock controls
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200345 *
346 * DPIO is VLV only.
Jesse Barnes57f350b2012-03-28 13:39:25 -0700347 */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200348#define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700349#define DPIO_RID (0<<24)
350#define DPIO_OP_WRITE (1<<16)
351#define DPIO_OP_READ (0<<16)
352#define DPIO_PORTID (0x12<<8)
353#define DPIO_BYTE (0xf<<4)
354#define DPIO_BUSY (1<<0) /* status only */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200355#define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104)
356#define DPIO_REG (VLV_DISPLAY_BASE + 0x2108)
357#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700358#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
359#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
360#define DPIO_SFR_BYPASS (1<<1)
361#define DPIO_RESET (1<<0)
362
363#define _DPIO_DIV_A 0x800c
364#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
365#define DPIO_K_SHIFT (24) /* 4 bits */
366#define DPIO_P1_SHIFT (21) /* 3 bits */
367#define DPIO_P2_SHIFT (16) /* 5 bits */
368#define DPIO_N_SHIFT (12) /* 4 bits */
369#define DPIO_ENABLE_CALIBRATION (1<<11)
370#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
371#define DPIO_M2DIV_MASK 0xff
372#define _DPIO_DIV_B 0x802c
373#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
374
375#define _DPIO_REFSFR_A 0x8014
376#define DPIO_REFSEL_OVERRIDE 27
377#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
378#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
379#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530380#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700381#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
382#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
383#define _DPIO_REFSFR_B 0x8034
384#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
385
386#define _DPIO_CORE_CLK_A 0x801c
387#define _DPIO_CORE_CLK_B 0x803c
388#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
389
390#define _DPIO_LFP_COEFF_A 0x8048
391#define _DPIO_LFP_COEFF_B 0x8068
392#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
393
394#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100395
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +0530396#define DPIO_DATA_CHANNEL1 0x8220
397#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530398
Jesse Barnes585fb112008-07-29 11:54:06 -0700399/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800400 * Fence registers
401 */
402#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700403#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800404#define I830_FENCE_START_MASK 0x07f80000
405#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800406#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800407#define I830_FENCE_PITCH_SHIFT 4
408#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200409#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700410#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200411#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800412
413#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800414#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800415
416#define FENCE_REG_965_0 0x03000
417#define I965_FENCE_PITCH_SHIFT 2
418#define I965_FENCE_TILING_Y_SHIFT 1
419#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200420#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800421
Eric Anholt4e901fd2009-10-26 16:44:17 -0700422#define FENCE_REG_SANDYBRIDGE_0 0x100000
423#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
424
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100425/* control register for cpu gtt access */
426#define TILECTL 0x101000
427#define TILECTL_SWZCTL (1 << 0)
428#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
429#define TILECTL_BACKSNOOP_DIS (1 << 3)
430
Jesse Barnesde151cf2008-11-12 10:03:55 -0800431/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700432 * Instruction and interrupt control regs
433 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700434#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200435#define RENDER_RING_BASE 0x02000
436#define BSD_RING_BASE 0x04000
437#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100438#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200439#define RING_TAIL(base) ((base)+0x30)
440#define RING_HEAD(base) ((base)+0x34)
441#define RING_START(base) ((base)+0x38)
442#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000443#define RING_SYNC_0(base) ((base)+0x40)
444#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700445#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
446#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
447#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
448#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
449#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
450#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000451#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200452#define RING_HWS_PGA(base) ((base)+0x80)
453#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100454#define ARB_MODE 0x04030
455#define ARB_MODE_SWIZZLE_SNB (1<<4)
456#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700457#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100458#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
459#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700460#define BSD_HWS_PGA_GEN7 (0x04180)
461#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200462#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000463#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000464#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700465#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700466#define TAIL_ADDR 0x001FFFF8
467#define HEAD_WRAP_COUNT 0xFFE00000
468#define HEAD_WRAP_ONE 0x00200000
469#define HEAD_ADDR 0x001FFFFC
470#define RING_NR_PAGES 0x001FF000
471#define RING_REPORT_MASK 0x00000006
472#define RING_REPORT_64K 0x00000002
473#define RING_REPORT_128K 0x00000004
474#define RING_NO_REPORT 0x00000000
475#define RING_VALID_MASK 0x00000001
476#define RING_VALID 0x00000001
477#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100478#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
479#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000480#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000481#if 0
482#define PRB0_TAIL 0x02030
483#define PRB0_HEAD 0x02034
484#define PRB0_START 0x02038
485#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700486#define PRB1_TAIL 0x02040 /* 915+ only */
487#define PRB1_HEAD 0x02044 /* 915+ only */
488#define PRB1_START 0x02048 /* 915+ only */
489#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000490#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700491#define IPEIR_I965 0x02064
492#define IPEHR_I965 0x02068
493#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700494#define GEN7_INSTDONE_1 0x0206c
495#define GEN7_SC_INSTDONE 0x07100
496#define GEN7_SAMPLER_INSTDONE 0x0e160
497#define GEN7_ROW_INSTDONE 0x0e164
498#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100499#define RING_IPEIR(base) ((base)+0x64)
500#define RING_IPEHR(base) ((base)+0x68)
501#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100502#define RING_INSTPS(base) ((base)+0x70)
503#define RING_DMA_FADD(base) ((base)+0x78)
504#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700505#define INSTPS 0x02070 /* 965+ only */
506#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700507#define ACTHD_I965 0x02074
508#define HWS_PGA 0x02080
509#define HWS_ADDRESS_MASK 0xfffff000
510#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700511#define PWRCTXA 0x2088 /* 965GM+ only */
512#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700513#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700514#define IPEHR 0x0208c
515#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700516#define NOPID 0x02094
517#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200518#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800519
Chris Wilsonf4068392010-10-27 20:36:41 +0100520#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700521#define GEN7_ERR_INT 0x44040
Ben Widawskyb4c145c2012-08-20 16:15:14 -0700522#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Chris Wilsonf4068392010-10-27 20:36:41 +0100523
Chris Wilson0f3b6842013-01-15 12:05:55 +0000524#define DERRMR 0x44050
525
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700526/* GM45+ chicken bits -- debug workaround bits that may be required
527 * for various sorts of correct behavior. The top 16 bits of each are
528 * the enables for writing to the corresponding low bit.
529 */
530#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100531#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700532#define _3D_CHICKEN2 0x0208c
533/* Disables pipelining of read flushes past the SF-WIZ interface.
534 * Required on all Ironlake steppings according to the B-Spec, but the
535 * particular danger of not doing so is not specified.
536 */
537# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
538#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500539#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700540#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700541
Eric Anholt71cf39b2010-03-08 23:41:55 -0800542#define MI_MODE 0x0209c
543# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800544# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000545# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800546
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700547#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100548#define GEN6_GT_MODE_HI (1 << 9)
549#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700550
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000551#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700552#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100553#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000554#define GFX_RUN_LIST_ENABLE (1<<15)
555#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
556#define GFX_SURFACE_FAULT_ENABLE (1<<12)
557#define GFX_REPLAY_MODE (1<<11)
558#define GFX_PSMI_GRANULARITY (1<<10)
559#define GFX_PPGTT_ENABLE (1<<9)
560
Daniel Vettera7e806d2012-07-11 16:27:55 +0200561#define VLV_DISPLAY_BASE 0x180000
562
Jesse Barnes585fb112008-07-29 11:54:06 -0700563#define SCPD0 0x0209c /* 915+ only */
564#define IER 0x020a0
565#define IIR 0x020a4
566#define IMR 0x020a8
567#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200568#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700569#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200570#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
571#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
572#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
573#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
574#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnes585fb112008-07-29 11:54:06 -0700575#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
576#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
577#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800578#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700579#define I915_HWB_OOM_INTERRUPT (1<<13)
580#define I915_SYNC_STATUS_INTERRUPT (1<<12)
581#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
582#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
583#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
584#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
585#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
586#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
587#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
588#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
589#define I915_DEBUG_INTERRUPT (1<<2)
590#define I915_USER_INTERRUPT (1<<1)
591#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800592#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700593#define EIR 0x020b0
594#define EMR 0x020b4
595#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700596#define GM45_ERROR_PAGE_TABLE (1<<5)
597#define GM45_ERROR_MEM_PRIV (1<<4)
598#define I915_ERROR_PAGE_TABLE (1<<4)
599#define GM45_ERROR_CP_PRIV (1<<3)
600#define I915_ERROR_MEMORY_REFRESH (1<<1)
601#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700602#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800603#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000604#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
605 will not assert AGPBUSY# and will only
606 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800607#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700608#define ACTHD 0x020c8
609#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000610#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700611#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800612#define FW_BLC_SELF_EN_MASK (1<<31)
613#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
614#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800615#define MM_BURST_LENGTH 0x00700000
616#define MM_FIFO_WATERMARK 0x0001F000
617#define LM_BURST_LENGTH 0x00000700
618#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700619#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700620
621/* Make render/texture TLB fetches lower priorty than associated data
622 * fetches. This is not turned on by default
623 */
624#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
625
626/* Isoch request wait on GTT enable (Display A/B/C streams).
627 * Make isoch requests stall on the TLB update. May cause
628 * display underruns (test mode only)
629 */
630#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
631
632/* Block grant count for isoch requests when block count is
633 * set to a finite value.
634 */
635#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
636#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
637#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
638#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
639#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
640
641/* Enable render writes to complete in C2/C3/C4 power states.
642 * If this isn't enabled, render writes are prevented in low
643 * power states. That seems bad to me.
644 */
645#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
646
647/* This acknowledges an async flip immediately instead
648 * of waiting for 2TLB fetches.
649 */
650#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
651
652/* Enables non-sequential data reads through arbiter
653 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400654#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700655
656/* Disable FSB snooping of cacheable write cycles from binner/render
657 * command stream
658 */
659#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
660
661/* Arbiter time slice for non-isoch streams */
662#define MI_ARB_TIME_SLICE_MASK (7 << 5)
663#define MI_ARB_TIME_SLICE_1 (0 << 5)
664#define MI_ARB_TIME_SLICE_2 (1 << 5)
665#define MI_ARB_TIME_SLICE_4 (2 << 5)
666#define MI_ARB_TIME_SLICE_6 (3 << 5)
667#define MI_ARB_TIME_SLICE_8 (4 << 5)
668#define MI_ARB_TIME_SLICE_10 (5 << 5)
669#define MI_ARB_TIME_SLICE_14 (6 << 5)
670#define MI_ARB_TIME_SLICE_16 (7 << 5)
671
672/* Low priority grace period page size */
673#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
674#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
675
676/* Disable display A/B trickle feed */
677#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
678
679/* Set display plane priority */
680#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
681#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
682
Jesse Barnes585fb112008-07-29 11:54:06 -0700683#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200684#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700685#define CM0_IZ_OPT_DISABLE (1<<6)
686#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200687#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700688#define CM0_DEPTH_EVICT_DISABLE (1<<4)
689#define CM0_COLOR_EVICT_DISABLE (1<<3)
690#define CM0_DEPTH_WRITE_DISABLE (1<<1)
691#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000692#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700693#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800694#define GFX_FLSH_CNTL_GEN6 0x101008
695#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700696#define ECOSKPD 0x021d0
697#define ECO_GATING_CX_ONLY (1<<3)
698#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700699
Jesse Barnesfb046852012-03-28 13:39:26 -0700700#define CACHE_MODE_1 0x7004 /* IVB+ */
701#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
702
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700703/* GEN6 interrupt control
704 * Note that the per-ring interrupt bits do alias with the global interrupt bits
705 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800706#define GEN6_RENDER_HWSTAM 0x2098
707#define GEN6_RENDER_IMR 0x20a8
708#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
709#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200710#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800711#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
712#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
713#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
714#define GEN6_RENDER_SYNC_STATUS (1 << 2)
715#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
716#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
717
718#define GEN6_BLITTER_HWSTAM 0x22098
719#define GEN6_BLITTER_IMR 0x220a8
720#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
721#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
722#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
723#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100724
Jesse Barnes4efe0702011-01-18 11:25:41 -0800725#define GEN6_BLITTER_ECOSKPD 0x221d0
726#define GEN6_BLITTER_LOCK_SHIFT 16
727#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
728
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100729#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100730#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
731#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
732#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
733#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100734
Chris Wilsonec6a8902011-06-21 18:37:59 +0100735#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100736#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000737#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100738
739#define GEN6_BSD_RNCID 0x12198
740
Ben Widawskya1e969e2012-04-14 18:41:32 -0700741#define GEN7_FF_THREAD_MODE 0x20a0
742#define GEN7_FF_SCHED_MASK 0x0077070
743#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
744#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
745#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
746#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -0800747#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -0700748#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
749#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
750#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
751#define GEN7_FF_VS_SCHED_HW (0x0<<12)
752#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
753#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
754#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
755#define GEN7_FF_DS_SCHED_HW (0x0<<4)
756
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100757/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700758 * Framebuffer compression (915+ only)
759 */
760
761#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
762#define FBC_LL_BASE 0x03204 /* 4k page aligned */
763#define FBC_CONTROL 0x03208
764#define FBC_CTL_EN (1<<31)
765#define FBC_CTL_PERIODIC (1<<30)
766#define FBC_CTL_INTERVAL_SHIFT (16)
767#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200768#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700769#define FBC_CTL_STRIDE_SHIFT (5)
770#define FBC_CTL_FENCENO (1<<0)
771#define FBC_COMMAND 0x0320c
772#define FBC_CMD_COMPRESS (1<<0)
773#define FBC_STATUS 0x03210
774#define FBC_STAT_COMPRESSING (1<<31)
775#define FBC_STAT_COMPRESSED (1<<30)
776#define FBC_STAT_MODIFIED (1<<29)
777#define FBC_STAT_CURRENT_LINE (1<<0)
778#define FBC_CONTROL2 0x03214
779#define FBC_CTL_FENCE_DBL (0<<4)
780#define FBC_CTL_IDLE_IMM (0<<2)
781#define FBC_CTL_IDLE_FULL (1<<2)
782#define FBC_CTL_IDLE_LINE (2<<2)
783#define FBC_CTL_IDLE_DEBUG (3<<2)
784#define FBC_CTL_CPU_FENCE (1<<1)
785#define FBC_CTL_PLANEA (0<<0)
786#define FBC_CTL_PLANEB (1<<0)
787#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700788#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700789
790#define FBC_LL_SIZE (1536)
791
Jesse Barnes74dff282009-09-14 15:39:40 -0700792/* Framebuffer compression for GM45+ */
793#define DPFC_CB_BASE 0x3200
794#define DPFC_CONTROL 0x3208
795#define DPFC_CTL_EN (1<<31)
796#define DPFC_CTL_PLANEA (0<<30)
797#define DPFC_CTL_PLANEB (1<<30)
798#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100799#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700800#define DPFC_SR_EN (1<<10)
801#define DPFC_CTL_LIMIT_1X (0<<6)
802#define DPFC_CTL_LIMIT_2X (1<<6)
803#define DPFC_CTL_LIMIT_4X (2<<6)
804#define DPFC_RECOMP_CTL 0x320c
805#define DPFC_RECOMP_STALL_EN (1<<27)
806#define DPFC_RECOMP_STALL_WM_SHIFT (16)
807#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
808#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
809#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
810#define DPFC_STATUS 0x3210
811#define DPFC_INVAL_SEG_SHIFT (16)
812#define DPFC_INVAL_SEG_MASK (0x07ff0000)
813#define DPFC_COMP_SEG_SHIFT (0)
814#define DPFC_COMP_SEG_MASK (0x000003ff)
815#define DPFC_STATUS2 0x3214
816#define DPFC_FENCE_YOFF 0x3218
817#define DPFC_CHICKEN 0x3224
818#define DPFC_HT_MODIFY (1<<31)
819
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800820/* Framebuffer compression for Ironlake */
821#define ILK_DPFC_CB_BASE 0x43200
822#define ILK_DPFC_CONTROL 0x43208
823/* The bit 28-8 is reserved */
824#define DPFC_RESERVED (0x1FFFFF00)
825#define ILK_DPFC_RECOMP_CTL 0x4320c
826#define ILK_DPFC_STATUS 0x43210
827#define ILK_DPFC_FENCE_YOFF 0x43218
828#define ILK_DPFC_CHICKEN 0x43224
829#define ILK_FBC_RT_BASE 0x2128
830#define ILK_FBC_RT_VALID (1<<0)
831
832#define ILK_DISPLAY_CHICKEN1 0x42000
833#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400834#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800835
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800836
Jesse Barnes585fb112008-07-29 11:54:06 -0700837/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800838 * Framebuffer compression for Sandybridge
839 *
840 * The following two registers are of type GTTMMADR
841 */
842#define SNB_DPFC_CTL_SA 0x100100
843#define SNB_CPU_FENCE_ENABLE (1<<29)
844#define DPFC_CPU_FENCE_OFFSET 0x100104
845
846
847/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700848 * GPIO regs
849 */
850#define GPIOA 0x5010
851#define GPIOB 0x5014
852#define GPIOC 0x5018
853#define GPIOD 0x501c
854#define GPIOE 0x5020
855#define GPIOF 0x5024
856#define GPIOG 0x5028
857#define GPIOH 0x502c
858# define GPIO_CLOCK_DIR_MASK (1 << 0)
859# define GPIO_CLOCK_DIR_IN (0 << 1)
860# define GPIO_CLOCK_DIR_OUT (1 << 1)
861# define GPIO_CLOCK_VAL_MASK (1 << 2)
862# define GPIO_CLOCK_VAL_OUT (1 << 3)
863# define GPIO_CLOCK_VAL_IN (1 << 4)
864# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
865# define GPIO_DATA_DIR_MASK (1 << 8)
866# define GPIO_DATA_DIR_IN (0 << 9)
867# define GPIO_DATA_DIR_OUT (1 << 9)
868# define GPIO_DATA_VAL_MASK (1 << 10)
869# define GPIO_DATA_VAL_OUT (1 << 11)
870# define GPIO_DATA_VAL_IN (1 << 12)
871# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
872
Chris Wilsonf899fc62010-07-20 15:44:45 -0700873#define GMBUS0 0x5100 /* clock/port select */
874#define GMBUS_RATE_100KHZ (0<<8)
875#define GMBUS_RATE_50KHZ (1<<8)
876#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
877#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
878#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
879#define GMBUS_PORT_DISABLED 0
880#define GMBUS_PORT_SSC 1
881#define GMBUS_PORT_VGADDC 2
882#define GMBUS_PORT_PANEL 3
883#define GMBUS_PORT_DPC 4 /* HDMIC */
884#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800885#define GMBUS_PORT_DPD 6 /* HDMID */
886#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800887#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700888#define GMBUS1 0x5104 /* command/status */
889#define GMBUS_SW_CLR_INT (1<<31)
890#define GMBUS_SW_RDY (1<<30)
891#define GMBUS_ENT (1<<29) /* enable timeout */
892#define GMBUS_CYCLE_NONE (0<<25)
893#define GMBUS_CYCLE_WAIT (1<<25)
894#define GMBUS_CYCLE_INDEX (2<<25)
895#define GMBUS_CYCLE_STOP (4<<25)
896#define GMBUS_BYTE_COUNT_SHIFT 16
897#define GMBUS_SLAVE_INDEX_SHIFT 8
898#define GMBUS_SLAVE_ADDR_SHIFT 1
899#define GMBUS_SLAVE_READ (1<<0)
900#define GMBUS_SLAVE_WRITE (0<<0)
901#define GMBUS2 0x5108 /* status */
902#define GMBUS_INUSE (1<<15)
903#define GMBUS_HW_WAIT_PHASE (1<<14)
904#define GMBUS_STALL_TIMEOUT (1<<13)
905#define GMBUS_INT (1<<12)
906#define GMBUS_HW_RDY (1<<11)
907#define GMBUS_SATOER (1<<10)
908#define GMBUS_ACTIVE (1<<9)
909#define GMBUS3 0x510c /* data buffer bytes 3-0 */
910#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
911#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
912#define GMBUS_NAK_EN (1<<3)
913#define GMBUS_IDLE_EN (1<<2)
914#define GMBUS_HW_WAIT_EN (1<<1)
915#define GMBUS_HW_RDY_EN (1<<0)
916#define GMBUS5 0x5120 /* byte index */
917#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800918
Jesse Barnes585fb112008-07-29 11:54:06 -0700919/*
920 * Clock control & power management
921 */
922
923#define VGA0 0x6000
924#define VGA1 0x6004
925#define VGA_PD 0x6010
926#define VGA0_PD_P2_DIV_4 (1 << 7)
927#define VGA0_PD_P1_DIV_2 (1 << 5)
928#define VGA0_PD_P1_SHIFT 0
929#define VGA0_PD_P1_MASK (0x1f << 0)
930#define VGA1_PD_P2_DIV_4 (1 << 15)
931#define VGA1_PD_P1_DIV_2 (1 << 13)
932#define VGA1_PD_P1_SHIFT 8
933#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +0200934#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
935#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800936#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700937#define DPLL_VCO_ENABLE (1 << 31)
938#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700939#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700940#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700941#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700942#define DPLL_VGA_MODE_DIS (1 << 28)
943#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
944#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
945#define DPLL_MODE_MASK (3 << 26)
946#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
947#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
948#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
949#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
950#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
951#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500952#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700953#define DPLL_LOCK_VLV (1<<15)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700954#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700955
Jesse Barnes585fb112008-07-29 11:54:06 -0700956#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
957/*
958 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
959 * this field (only one bit may be set).
960 */
961#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
962#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500963#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700964/* i830, required in DVO non-gang */
965#define PLL_P2_DIVIDE_BY_4 (1 << 23)
966#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
967#define PLL_REF_INPUT_DREFCLK (0 << 13)
968#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
969#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
970#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
971#define PLL_REF_INPUT_MASK (3 << 13)
972#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500973/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800974# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
975# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
976# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
977# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
978# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
979
Jesse Barnes585fb112008-07-29 11:54:06 -0700980/*
981 * Parallel to Serial Load Pulse phase selection.
982 * Selects the phase for the 10X DPLL clock for the PCIe
983 * digital display port. The range is 4 to 13; 10 or more
984 * is just a flip delay. The default is 6
985 */
986#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
987#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
988/*
989 * SDVO multiplier for 945G/GM. Not used on 965.
990 */
991#define SDVO_MULTIPLIER_MASK 0x000000ff
992#define SDVO_MULTIPLIER_SHIFT_HIRES 4
993#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +0200994#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700995/*
996 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
997 *
998 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
999 */
1000#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1001#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1002/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1003#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1004#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1005/*
1006 * SDVO/UDI pixel multiplier.
1007 *
1008 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1009 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1010 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1011 * dummy bytes in the datastream at an increased clock rate, with both sides of
1012 * the link knowing how many bytes are fill.
1013 *
1014 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1015 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1016 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1017 * through an SDVO command.
1018 *
1019 * This register field has values of multiplication factor minus 1, with
1020 * a maximum multiplier of 5 for SDVO.
1021 */
1022#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1023#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1024/*
1025 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1026 * This best be set to the default value (3) or the CRT won't work. No,
1027 * I don't entirely understand what this does...
1028 */
1029#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1030#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001031#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001032#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001033
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001034#define _FPA0 0x06040
1035#define _FPA1 0x06044
1036#define _FPB0 0x06048
1037#define _FPB1 0x0604c
1038#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1039#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001040#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001041#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001042#define FP_N_DIV_SHIFT 16
1043#define FP_M1_DIV_MASK 0x00003f00
1044#define FP_M1_DIV_SHIFT 8
1045#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001046#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001047#define FP_M2_DIV_SHIFT 0
1048#define DPLL_TEST 0x606c
1049#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1050#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1051#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1052#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1053#define DPLLB_TEST_N_BYPASS (1 << 19)
1054#define DPLLB_TEST_M_BYPASS (1 << 18)
1055#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1056#define DPLLA_TEST_N_BYPASS (1 << 3)
1057#define DPLLA_TEST_M_BYPASS (1 << 2)
1058#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1059#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001060#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001061#define DSTATE_PLL_D3_OFF (1<<3)
1062#define DSTATE_GFX_CLOCK_GATING (1<<1)
1063#define DSTATE_DOT_CLOCK_GATING (1<<0)
1064#define DSPCLK_GATE_D 0x6200
1065# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1066# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1067# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1068# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1069# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1070# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1071# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1072# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1073# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1074# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1075# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1076# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1077# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1078# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1079# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1080# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1081# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1082# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1083# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1084# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1085# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1086# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1087# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1088# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1089# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1090# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1091# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1092# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1093/**
1094 * This bit must be set on the 830 to prevent hangs when turning off the
1095 * overlay scaler.
1096 */
1097# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1098# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1099# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1100# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1101# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1102
1103#define RENCLK_GATE_D1 0x6204
1104# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1105# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1106# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1107# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1108# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1109# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1110# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1111# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1112# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1113/** This bit must be unset on 855,865 */
1114# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1115# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1116# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1117# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1118/** This bit must be set on 855,865. */
1119# define SV_CLOCK_GATE_DISABLE (1 << 0)
1120# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1121# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1122# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1123# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1124# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1125# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1126# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1127# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1128# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1129# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1130# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1131# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1132# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1133# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1134# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1135# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1136# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1137
1138# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1139/** This bit must always be set on 965G/965GM */
1140# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1141# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1142# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1143# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1144# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1145# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1146/** This bit must always be set on 965G */
1147# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1148# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1149# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1150# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1151# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1152# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1153# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1154# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1155# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1156# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1157# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1158# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1159# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1160# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1161# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1162# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1163# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1164# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1165# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1166
1167#define RENCLK_GATE_D2 0x6208
1168#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1169#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1170#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1171#define RAMCLK_GATE_D 0x6210 /* CRL only */
1172#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001173
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001174#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001175#define FW_CSPWRDWNEN (1<<15)
1176
Jesse Barnes585fb112008-07-29 11:54:06 -07001177/*
1178 * Palette regs
1179 */
1180
Ville Syrjälä4b059982013-01-24 15:29:47 +02001181#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1182#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001183#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001184
Eric Anholt673a3942008-07-30 12:06:12 -07001185/* MCH MMIO space */
1186
1187/*
1188 * MCHBAR mirror.
1189 *
1190 * This mirrors the MCHBAR MMIO space whose location is determined by
1191 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1192 * every way. It is not accessible from the CP register read instructions.
1193 *
1194 */
1195#define MCHBAR_MIRROR_BASE 0x10000
1196
Yuanhan Liu13982612010-12-15 15:42:31 +08001197#define MCHBAR_MIRROR_BASE_SNB 0x140000
1198
Eric Anholt673a3942008-07-30 12:06:12 -07001199/** 915-945 and GM965 MCH register controlling DRAM channel access */
1200#define DCC 0x10200
1201#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1202#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1203#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1204#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1205#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001206#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001207
Li Peng95534262010-05-18 18:58:44 +08001208/** Pineview MCH register contains DDR3 setting */
1209#define CSHRDDR3CTL 0x101a8
1210#define CSHRDDR3CTL_DDR3 (1 << 2)
1211
Eric Anholt673a3942008-07-30 12:06:12 -07001212/** 965 MCH register controlling DRAM channel configuration */
1213#define C0DRB3 0x10206
1214#define C1DRB3 0x10606
1215
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001216/** snb MCH registers for reading the DRAM channel configuration */
1217#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1218#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1219#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1220#define MAD_DIMM_ECC_MASK (0x3 << 24)
1221#define MAD_DIMM_ECC_OFF (0x0 << 24)
1222#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1223#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1224#define MAD_DIMM_ECC_ON (0x3 << 24)
1225#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1226#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1227#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1228#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1229#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1230#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1231#define MAD_DIMM_A_SELECT (0x1 << 16)
1232/* DIMM sizes are in multiples of 256mb. */
1233#define MAD_DIMM_B_SIZE_SHIFT 8
1234#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1235#define MAD_DIMM_A_SIZE_SHIFT 0
1236#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1237
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001238/** snb MCH registers for priority tuning */
1239#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1240#define MCH_SSKPD_WM0_MASK 0x3f
1241#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001242
Keith Packardb11248d2009-06-11 22:28:56 -07001243/* Clocking configuration register */
1244#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001245#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001246#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1247#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1248#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1249#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1250#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001251/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001252#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001253#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001254#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001255#define CLKCFG_MEM_533 (1 << 4)
1256#define CLKCFG_MEM_667 (2 << 4)
1257#define CLKCFG_MEM_800 (3 << 4)
1258#define CLKCFG_MEM_MASK (7 << 4)
1259
Jesse Barnesea056c12010-09-10 10:02:13 -07001260#define TSC1 0x11001
1261#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001262#define TR1 0x11006
1263#define TSFS 0x11020
1264#define TSFS_SLOPE_MASK 0x0000ff00
1265#define TSFS_SLOPE_SHIFT 8
1266#define TSFS_INTR_MASK 0x000000ff
1267
Jesse Barnesf97108d2010-01-29 11:27:07 -08001268#define CRSTANDVID 0x11100
1269#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1270#define PXVFREQ_PX_MASK 0x7f000000
1271#define PXVFREQ_PX_SHIFT 24
1272#define VIDFREQ_BASE 0x11110
1273#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1274#define VIDFREQ2 0x11114
1275#define VIDFREQ3 0x11118
1276#define VIDFREQ4 0x1111c
1277#define VIDFREQ_P0_MASK 0x1f000000
1278#define VIDFREQ_P0_SHIFT 24
1279#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1280#define VIDFREQ_P0_CSCLK_SHIFT 20
1281#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1282#define VIDFREQ_P0_CRCLK_SHIFT 16
1283#define VIDFREQ_P1_MASK 0x00001f00
1284#define VIDFREQ_P1_SHIFT 8
1285#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1286#define VIDFREQ_P1_CSCLK_SHIFT 4
1287#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1288#define INTTOEXT_BASE_ILK 0x11300
1289#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1290#define INTTOEXT_MAP3_SHIFT 24
1291#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1292#define INTTOEXT_MAP2_SHIFT 16
1293#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1294#define INTTOEXT_MAP1_SHIFT 8
1295#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1296#define INTTOEXT_MAP0_SHIFT 0
1297#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1298#define MEMSWCTL 0x11170 /* Ironlake only */
1299#define MEMCTL_CMD_MASK 0xe000
1300#define MEMCTL_CMD_SHIFT 13
1301#define MEMCTL_CMD_RCLK_OFF 0
1302#define MEMCTL_CMD_RCLK_ON 1
1303#define MEMCTL_CMD_CHFREQ 2
1304#define MEMCTL_CMD_CHVID 3
1305#define MEMCTL_CMD_VMMOFF 4
1306#define MEMCTL_CMD_VMMON 5
1307#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1308 when command complete */
1309#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1310#define MEMCTL_FREQ_SHIFT 8
1311#define MEMCTL_SFCAVM (1<<7)
1312#define MEMCTL_TGT_VID_MASK 0x007f
1313#define MEMIHYST 0x1117c
1314#define MEMINTREN 0x11180 /* 16 bits */
1315#define MEMINT_RSEXIT_EN (1<<8)
1316#define MEMINT_CX_SUPR_EN (1<<7)
1317#define MEMINT_CONT_BUSY_EN (1<<6)
1318#define MEMINT_AVG_BUSY_EN (1<<5)
1319#define MEMINT_EVAL_CHG_EN (1<<4)
1320#define MEMINT_MON_IDLE_EN (1<<3)
1321#define MEMINT_UP_EVAL_EN (1<<2)
1322#define MEMINT_DOWN_EVAL_EN (1<<1)
1323#define MEMINT_SW_CMD_EN (1<<0)
1324#define MEMINTRSTR 0x11182 /* 16 bits */
1325#define MEM_RSEXIT_MASK 0xc000
1326#define MEM_RSEXIT_SHIFT 14
1327#define MEM_CONT_BUSY_MASK 0x3000
1328#define MEM_CONT_BUSY_SHIFT 12
1329#define MEM_AVG_BUSY_MASK 0x0c00
1330#define MEM_AVG_BUSY_SHIFT 10
1331#define MEM_EVAL_CHG_MASK 0x0300
1332#define MEM_EVAL_BUSY_SHIFT 8
1333#define MEM_MON_IDLE_MASK 0x00c0
1334#define MEM_MON_IDLE_SHIFT 6
1335#define MEM_UP_EVAL_MASK 0x0030
1336#define MEM_UP_EVAL_SHIFT 4
1337#define MEM_DOWN_EVAL_MASK 0x000c
1338#define MEM_DOWN_EVAL_SHIFT 2
1339#define MEM_SW_CMD_MASK 0x0003
1340#define MEM_INT_STEER_GFX 0
1341#define MEM_INT_STEER_CMR 1
1342#define MEM_INT_STEER_SMI 2
1343#define MEM_INT_STEER_SCI 3
1344#define MEMINTRSTS 0x11184
1345#define MEMINT_RSEXIT (1<<7)
1346#define MEMINT_CONT_BUSY (1<<6)
1347#define MEMINT_AVG_BUSY (1<<5)
1348#define MEMINT_EVAL_CHG (1<<4)
1349#define MEMINT_MON_IDLE (1<<3)
1350#define MEMINT_UP_EVAL (1<<2)
1351#define MEMINT_DOWN_EVAL (1<<1)
1352#define MEMINT_SW_CMD (1<<0)
1353#define MEMMODECTL 0x11190
1354#define MEMMODE_BOOST_EN (1<<31)
1355#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1356#define MEMMODE_BOOST_FREQ_SHIFT 24
1357#define MEMMODE_IDLE_MODE_MASK 0x00030000
1358#define MEMMODE_IDLE_MODE_SHIFT 16
1359#define MEMMODE_IDLE_MODE_EVAL 0
1360#define MEMMODE_IDLE_MODE_CONT 1
1361#define MEMMODE_HWIDLE_EN (1<<15)
1362#define MEMMODE_SWMODE_EN (1<<14)
1363#define MEMMODE_RCLK_GATE (1<<13)
1364#define MEMMODE_HW_UPDATE (1<<12)
1365#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1366#define MEMMODE_FSTART_SHIFT 8
1367#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1368#define MEMMODE_FMAX_SHIFT 4
1369#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1370#define RCBMAXAVG 0x1119c
1371#define MEMSWCTL2 0x1119e /* Cantiga only */
1372#define SWMEMCMD_RENDER_OFF (0 << 13)
1373#define SWMEMCMD_RENDER_ON (1 << 13)
1374#define SWMEMCMD_SWFREQ (2 << 13)
1375#define SWMEMCMD_TARVID (3 << 13)
1376#define SWMEMCMD_VRM_OFF (4 << 13)
1377#define SWMEMCMD_VRM_ON (5 << 13)
1378#define CMDSTS (1<<12)
1379#define SFCAVM (1<<11)
1380#define SWFREQ_MASK 0x0380 /* P0-7 */
1381#define SWFREQ_SHIFT 7
1382#define TARVID_MASK 0x001f
1383#define MEMSTAT_CTG 0x111a0
1384#define RCBMINAVG 0x111a0
1385#define RCUPEI 0x111b0
1386#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001387#define RSTDBYCTL 0x111b8
1388#define RS1EN (1<<31)
1389#define RS2EN (1<<30)
1390#define RS3EN (1<<29)
1391#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1392#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1393#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1394#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1395#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1396#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1397#define RSX_STATUS_MASK (7<<20)
1398#define RSX_STATUS_ON (0<<20)
1399#define RSX_STATUS_RC1 (1<<20)
1400#define RSX_STATUS_RC1E (2<<20)
1401#define RSX_STATUS_RS1 (3<<20)
1402#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1403#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1404#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1405#define RSX_STATUS_RSVD2 (7<<20)
1406#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1407#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1408#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1409#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1410#define RS1CONTSAV_MASK (3<<14)
1411#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1412#define RS1CONTSAV_RSVD (1<<14)
1413#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1414#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1415#define NORMSLEXLAT_MASK (3<<12)
1416#define SLOW_RS123 (0<<12)
1417#define SLOW_RS23 (1<<12)
1418#define SLOW_RS3 (2<<12)
1419#define NORMAL_RS123 (3<<12)
1420#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1421#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1422#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1423#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1424#define RS_CSTATE_MASK (3<<4)
1425#define RS_CSTATE_C367_RS1 (0<<4)
1426#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1427#define RS_CSTATE_RSVD (2<<4)
1428#define RS_CSTATE_C367_RS2 (3<<4)
1429#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1430#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001431#define VIDCTL 0x111c0
1432#define VIDSTS 0x111c8
1433#define VIDSTART 0x111cc /* 8 bits */
1434#define MEMSTAT_ILK 0x111f8
1435#define MEMSTAT_VID_MASK 0x7f00
1436#define MEMSTAT_VID_SHIFT 8
1437#define MEMSTAT_PSTATE_MASK 0x00f8
1438#define MEMSTAT_PSTATE_SHIFT 3
1439#define MEMSTAT_MON_ACTV (1<<2)
1440#define MEMSTAT_SRC_CTL_MASK 0x0003
1441#define MEMSTAT_SRC_CTL_CORE 0
1442#define MEMSTAT_SRC_CTL_TRB 1
1443#define MEMSTAT_SRC_CTL_THM 2
1444#define MEMSTAT_SRC_CTL_STDBY 3
1445#define RCPREVBSYTUPAVG 0x113b8
1446#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001447#define PMMISC 0x11214
1448#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001449#define SDEW 0x1124c
1450#define CSIEW0 0x11250
1451#define CSIEW1 0x11254
1452#define CSIEW2 0x11258
1453#define PEW 0x1125c
1454#define DEW 0x11270
1455#define MCHAFE 0x112c0
1456#define CSIEC 0x112e0
1457#define DMIEC 0x112e4
1458#define DDREC 0x112e8
1459#define PEG0EC 0x112ec
1460#define PEG1EC 0x112f0
1461#define GFXEC 0x112f4
1462#define RPPREVBSYTUPAVG 0x113b8
1463#define RPPREVBSYTDNAVG 0x113bc
1464#define ECR 0x11600
1465#define ECR_GPFE (1<<31)
1466#define ECR_IMONE (1<<30)
1467#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1468#define OGW0 0x11608
1469#define OGW1 0x1160c
1470#define EG0 0x11610
1471#define EG1 0x11614
1472#define EG2 0x11618
1473#define EG3 0x1161c
1474#define EG4 0x11620
1475#define EG5 0x11624
1476#define EG6 0x11628
1477#define EG7 0x1162c
1478#define PXW 0x11664
1479#define PXWL 0x11680
1480#define LCFUSE02 0x116c0
1481#define LCFUSE_HIV_MASK 0x000000ff
1482#define CSIPLL0 0x12c10
1483#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001484#define PEG_BAND_GAP_DATA 0x14d68
1485
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001486#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1487#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1488#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1489
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001490#define GEN6_GT_PERF_STATUS 0x145948
1491#define GEN6_RP_STATE_LIMITS 0x145994
1492#define GEN6_RP_STATE_CAP 0x145998
1493
Jesse Barnes585fb112008-07-29 11:54:06 -07001494/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001495 * Logical Context regs
1496 */
1497#define CCID 0x2180
1498#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001499#define CXT_SIZE 0x21a0
1500#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1501#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1502#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1503#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1504#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1505#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1506 GEN6_CXT_RING_SIZE(cxt_reg) + \
1507 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1508 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1509 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001510#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001511#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1512#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001513#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1514#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1515#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1516#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001517#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1518 GEN7_CXT_RING_SIZE(ctx_reg) + \
1519 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001520 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1521 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1522 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001523#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1524#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1525#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1526#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1527 HSW_CXT_RING_SIZE(ctx_reg) + \
1528 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1529 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1530
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001531
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001532/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001533 * Overlay regs
1534 */
1535
1536#define OVADD 0x30000
1537#define DOVSTA 0x30008
1538#define OC_BUF (0x3<<20)
1539#define OGAMC5 0x30010
1540#define OGAMC4 0x30014
1541#define OGAMC3 0x30018
1542#define OGAMC2 0x3001c
1543#define OGAMC1 0x30020
1544#define OGAMC0 0x30024
1545
1546/*
1547 * Display engine regs
1548 */
1549
1550/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001551#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1552#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1553#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1554#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1555#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1556#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1557#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1558#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1559#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001560
1561/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001562#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1563#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1564#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1565#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1566#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1567#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1568#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1569#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1570#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001571
Jesse Barnes585fb112008-07-29 11:54:06 -07001572
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001573#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1574#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1575#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1576#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1577#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1578#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001579#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001580#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001581
Jesse Barnes585fb112008-07-29 11:54:06 -07001582/* VGA port control */
1583#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001584#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001585#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001586
Jesse Barnes585fb112008-07-29 11:54:06 -07001587#define ADPA_DAC_ENABLE (1<<31)
1588#define ADPA_DAC_DISABLE 0
1589#define ADPA_PIPE_SELECT_MASK (1<<30)
1590#define ADPA_PIPE_A_SELECT 0
1591#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001592#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001593/* CPT uses bits 29:30 for pch transcoder select */
1594#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1595#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1596#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1597#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1598#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1599#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1600#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1601#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1602#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1603#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1604#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1605#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1606#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1607#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1608#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1609#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1610#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1611#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1612#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001613#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1614#define ADPA_SETS_HVPOLARITY 0
1615#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1616#define ADPA_VSYNC_CNTL_ENABLE 0
1617#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1618#define ADPA_HSYNC_CNTL_ENABLE 0
1619#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1620#define ADPA_VSYNC_ACTIVE_LOW 0
1621#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1622#define ADPA_HSYNC_ACTIVE_LOW 0
1623#define ADPA_DPMS_MASK (~(3<<10))
1624#define ADPA_DPMS_ON (0<<10)
1625#define ADPA_DPMS_SUSPEND (1<<10)
1626#define ADPA_DPMS_STANDBY (2<<10)
1627#define ADPA_DPMS_OFF (3<<10)
1628
Chris Wilson939fe4d2010-10-09 10:33:26 +01001629
Jesse Barnes585fb112008-07-29 11:54:06 -07001630/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001631#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01001632#define PORTB_HOTPLUG_INT_EN (1 << 29)
1633#define PORTC_HOTPLUG_INT_EN (1 << 28)
1634#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001635#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1636#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1637#define TV_HOTPLUG_INT_EN (1 << 18)
1638#define CRT_HOTPLUG_INT_EN (1 << 9)
1639#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001640#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1641/* must use period 64 on GM45 according to docs */
1642#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1643#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1644#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1645#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1646#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1647#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1648#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1649#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1650#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1651#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1652#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1653#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001654
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001655#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Chris Wilson10f76a32012-05-11 18:01:32 +01001656/* HDMI/DP bits are gen4+ */
Daniel Vetter26739f12013-02-07 12:42:32 +01001657#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1658#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1659#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1660#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1661#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1662#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001663/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001664#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1665#define TV_HOTPLUG_INT_STATUS (1 << 10)
1666#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1667#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1668#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1669#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001670/* SDVO is different across gen3/4 */
1671#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1672#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1673#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1674#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1675#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1676#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Jesse Barnes585fb112008-07-29 11:54:06 -07001677
1678/* SDVO port control */
1679#define SDVOB 0x61140
1680#define SDVOC 0x61160
1681#define SDVO_ENABLE (1 << 31)
1682#define SDVO_PIPE_B_SELECT (1 << 30)
1683#define SDVO_STALL_SELECT (1 << 29)
1684#define SDVO_INTERRUPT_ENABLE (1 << 26)
1685/**
1686 * 915G/GM SDVO pixel multiplier.
1687 *
1688 * Programmed value is multiplier - 1, up to 5x.
1689 *
1690 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1691 */
1692#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1693#define SDVO_PORT_MULTIPLY_SHIFT 23
1694#define SDVO_PHASE_SELECT_MASK (15 << 19)
1695#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1696#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1697#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001698#define SDVO_ENCODING_SDVO (0x0 << 10)
1699#define SDVO_ENCODING_HDMI (0x2 << 10)
1700/** Requird for HDMI operation */
1701#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001702#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001703#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001704#define SDVO_AUDIO_ENABLE (1 << 6)
1705/** New with 965, default is to be set */
1706#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1707/** New with 965, default is to be set */
1708#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001709#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1710#define SDVO_DETECTED (1 << 2)
1711/* Bits to be preserved when writing */
1712#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1713#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1714
1715/* DVO port control */
1716#define DVOA 0x61120
1717#define DVOB 0x61140
1718#define DVOC 0x61160
1719#define DVO_ENABLE (1 << 31)
1720#define DVO_PIPE_B_SELECT (1 << 30)
1721#define DVO_PIPE_STALL_UNUSED (0 << 28)
1722#define DVO_PIPE_STALL (1 << 28)
1723#define DVO_PIPE_STALL_TV (2 << 28)
1724#define DVO_PIPE_STALL_MASK (3 << 28)
1725#define DVO_USE_VGA_SYNC (1 << 15)
1726#define DVO_DATA_ORDER_I740 (0 << 14)
1727#define DVO_DATA_ORDER_FP (1 << 14)
1728#define DVO_VSYNC_DISABLE (1 << 11)
1729#define DVO_HSYNC_DISABLE (1 << 10)
1730#define DVO_VSYNC_TRISTATE (1 << 9)
1731#define DVO_HSYNC_TRISTATE (1 << 8)
1732#define DVO_BORDER_ENABLE (1 << 7)
1733#define DVO_DATA_ORDER_GBRG (1 << 6)
1734#define DVO_DATA_ORDER_RGGB (0 << 6)
1735#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1736#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1737#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1738#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1739#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1740#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1741#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1742#define DVO_PRESERVE_MASK (0x7<<24)
1743#define DVOA_SRCDIM 0x61124
1744#define DVOB_SRCDIM 0x61144
1745#define DVOC_SRCDIM 0x61164
1746#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1747#define DVO_SRCDIM_VERTICAL_SHIFT 0
1748
1749/* LVDS port control */
1750#define LVDS 0x61180
1751/*
1752 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1753 * the DPLL semantics change when the LVDS is assigned to that pipe.
1754 */
1755#define LVDS_PORT_EN (1 << 31)
1756/* Selects pipe B for LVDS data. Must be set on pre-965. */
1757#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001758#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001759#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001760/* LVDS dithering flag on 965/g4x platform */
1761#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001762/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1763#define LVDS_VSYNC_POLARITY (1 << 21)
1764#define LVDS_HSYNC_POLARITY (1 << 20)
1765
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001766/* Enable border for unscaled (or aspect-scaled) display */
1767#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001768/*
1769 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1770 * pixel.
1771 */
1772#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1773#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1774#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1775/*
1776 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1777 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1778 * on.
1779 */
1780#define LVDS_A3_POWER_MASK (3 << 6)
1781#define LVDS_A3_POWER_DOWN (0 << 6)
1782#define LVDS_A3_POWER_UP (3 << 6)
1783/*
1784 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1785 * is set.
1786 */
1787#define LVDS_CLKB_POWER_MASK (3 << 4)
1788#define LVDS_CLKB_POWER_DOWN (0 << 4)
1789#define LVDS_CLKB_POWER_UP (3 << 4)
1790/*
1791 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1792 * setting for whether we are in dual-channel mode. The B3 pair will
1793 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1794 */
1795#define LVDS_B0B3_POWER_MASK (3 << 2)
1796#define LVDS_B0B3_POWER_DOWN (0 << 2)
1797#define LVDS_B0B3_POWER_UP (3 << 2)
1798
David Härdeman3c17fe42010-09-24 21:44:32 +02001799/* Video Data Island Packet control */
1800#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03001801/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1802 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1803 * of the infoframe structure specified by CEA-861. */
1804#define VIDEO_DIP_DATA_SIZE 32
David Härdeman3c17fe42010-09-24 21:44:32 +02001805#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001806/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02001807#define VIDEO_DIP_ENABLE (1 << 31)
1808#define VIDEO_DIP_PORT_B (1 << 29)
1809#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03001810#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03001811#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001812#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02001813#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1814#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001815#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02001816#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1817#define VIDEO_DIP_SELECT_AVI (0 << 19)
1818#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1819#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001820#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001821#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1822#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1823#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03001824#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001825/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001826#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1827#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001828#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001829#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1830#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001831#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02001832
Jesse Barnes585fb112008-07-29 11:54:06 -07001833/* Panel power sequencing */
1834#define PP_STATUS 0x61200
1835#define PP_ON (1 << 31)
1836/*
1837 * Indicates that all dependencies of the panel are on:
1838 *
1839 * - PLL enabled
1840 * - pipe enabled
1841 * - LVDS/DVOB/DVOC on
1842 */
1843#define PP_READY (1 << 30)
1844#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001845#define PP_SEQUENCE_POWER_UP (1 << 28)
1846#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1847#define PP_SEQUENCE_MASK (3 << 28)
1848#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001849#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001850#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001851#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1852#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1853#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1854#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1855#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1856#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1857#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1858#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1859#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001860#define PP_CONTROL 0x61204
1861#define POWER_TARGET_ON (1 << 0)
1862#define PP_ON_DELAYS 0x61208
1863#define PP_OFF_DELAYS 0x6120c
1864#define PP_DIVISOR 0x61210
1865
1866/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001867#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07001868#define PFIT_ENABLE (1 << 31)
1869#define PFIT_PIPE_MASK (3 << 29)
1870#define PFIT_PIPE_SHIFT 29
1871#define VERT_INTERP_DISABLE (0 << 10)
1872#define VERT_INTERP_BILINEAR (1 << 10)
1873#define VERT_INTERP_MASK (3 << 10)
1874#define VERT_AUTO_SCALE (1 << 9)
1875#define HORIZ_INTERP_DISABLE (0 << 6)
1876#define HORIZ_INTERP_BILINEAR (1 << 6)
1877#define HORIZ_INTERP_MASK (3 << 6)
1878#define HORIZ_AUTO_SCALE (1 << 5)
1879#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001880#define PFIT_FILTER_FUZZY (0 << 24)
1881#define PFIT_SCALING_AUTO (0 << 26)
1882#define PFIT_SCALING_PROGRAMMED (1 << 26)
1883#define PFIT_SCALING_PILLAR (2 << 26)
1884#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001885#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001886/* Pre-965 */
1887#define PFIT_VERT_SCALE_SHIFT 20
1888#define PFIT_VERT_SCALE_MASK 0xfff00000
1889#define PFIT_HORIZ_SCALE_SHIFT 4
1890#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1891/* 965+ */
1892#define PFIT_VERT_SCALE_SHIFT_965 16
1893#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1894#define PFIT_HORIZ_SCALE_SHIFT_965 0
1895#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1896
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001897#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07001898
1899/* Backlight control */
Jesse Barnes585fb112008-07-29 11:54:06 -07001900#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001901#define BLM_PWM_ENABLE (1 << 31)
1902#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1903#define BLM_PIPE_SELECT (1 << 29)
1904#define BLM_PIPE_SELECT_IVB (3 << 29)
1905#define BLM_PIPE_A (0 << 29)
1906#define BLM_PIPE_B (1 << 29)
1907#define BLM_PIPE_C (2 << 29) /* ivb + */
1908#define BLM_PIPE(pipe) ((pipe) << 29)
1909#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1910#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1911#define BLM_PHASE_IN_ENABLE (1 << 25)
1912#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1913#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1914#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1915#define BLM_PHASE_IN_COUNT_SHIFT (8)
1916#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1917#define BLM_PHASE_IN_INCR_SHIFT (0)
1918#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
1919#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001920/*
1921 * This is the most significant 15 bits of the number of backlight cycles in a
1922 * complete cycle of the modulated backlight control.
1923 *
1924 * The actual value is this field multiplied by two.
1925 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001926#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1927#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1928#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001929/*
1930 * This is the number of cycles out of the backlight modulation cycle for which
1931 * the backlight is on.
1932 *
1933 * This field must be no greater than the number of cycles in the complete
1934 * backlight modulation cycle.
1935 */
1936#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1937#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02001938#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1939#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001940
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001941#define BLC_HIST_CTL 0x61260
1942
Daniel Vetter7cf41602012-06-05 10:07:09 +02001943/* New registers for PCH-split platforms. Safe where new bits show up, the
1944 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1945#define BLC_PWM_CPU_CTL2 0x48250
1946#define BLC_PWM_CPU_CTL 0x48254
1947
1948/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
1949 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
1950#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02001951#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02001952#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
1953#define BLM_PCH_POLARITY (1 << 29)
1954#define BLC_PWM_PCH_CTL2 0xc8254
1955
Jesse Barnes585fb112008-07-29 11:54:06 -07001956/* TV port control */
1957#define TV_CTL 0x68000
1958/** Enables the TV encoder */
1959# define TV_ENC_ENABLE (1 << 31)
1960/** Sources the TV encoder input from pipe B instead of A. */
1961# define TV_ENC_PIPEB_SELECT (1 << 30)
1962/** Outputs composite video (DAC A only) */
1963# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1964/** Outputs SVideo video (DAC B/C) */
1965# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1966/** Outputs Component video (DAC A/B/C) */
1967# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1968/** Outputs Composite and SVideo (DAC A/B/C) */
1969# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1970# define TV_TRILEVEL_SYNC (1 << 21)
1971/** Enables slow sync generation (945GM only) */
1972# define TV_SLOW_SYNC (1 << 20)
1973/** Selects 4x oversampling for 480i and 576p */
1974# define TV_OVERSAMPLE_4X (0 << 18)
1975/** Selects 2x oversampling for 720p and 1080i */
1976# define TV_OVERSAMPLE_2X (1 << 18)
1977/** Selects no oversampling for 1080p */
1978# define TV_OVERSAMPLE_NONE (2 << 18)
1979/** Selects 8x oversampling */
1980# define TV_OVERSAMPLE_8X (3 << 18)
1981/** Selects progressive mode rather than interlaced */
1982# define TV_PROGRESSIVE (1 << 17)
1983/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1984# define TV_PAL_BURST (1 << 16)
1985/** Field for setting delay of Y compared to C */
1986# define TV_YC_SKEW_MASK (7 << 12)
1987/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1988# define TV_ENC_SDP_FIX (1 << 11)
1989/**
1990 * Enables a fix for the 915GM only.
1991 *
1992 * Not sure what it does.
1993 */
1994# define TV_ENC_C0_FIX (1 << 10)
1995/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001996# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001997# define TV_FUSE_STATE_MASK (3 << 4)
1998/** Read-only state that reports all features enabled */
1999# define TV_FUSE_STATE_ENABLED (0 << 4)
2000/** Read-only state that reports that Macrovision is disabled in hardware*/
2001# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2002/** Read-only state that reports that TV-out is disabled in hardware. */
2003# define TV_FUSE_STATE_DISABLED (2 << 4)
2004/** Normal operation */
2005# define TV_TEST_MODE_NORMAL (0 << 0)
2006/** Encoder test pattern 1 - combo pattern */
2007# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2008/** Encoder test pattern 2 - full screen vertical 75% color bars */
2009# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2010/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2011# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2012/** Encoder test pattern 4 - random noise */
2013# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2014/** Encoder test pattern 5 - linear color ramps */
2015# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2016/**
2017 * This test mode forces the DACs to 50% of full output.
2018 *
2019 * This is used for load detection in combination with TVDAC_SENSE_MASK
2020 */
2021# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2022# define TV_TEST_MODE_MASK (7 << 0)
2023
2024#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002025# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002026/**
2027 * Reports that DAC state change logic has reported change (RO).
2028 *
2029 * This gets cleared when TV_DAC_STATE_EN is cleared
2030*/
2031# define TVDAC_STATE_CHG (1 << 31)
2032# define TVDAC_SENSE_MASK (7 << 28)
2033/** Reports that DAC A voltage is above the detect threshold */
2034# define TVDAC_A_SENSE (1 << 30)
2035/** Reports that DAC B voltage is above the detect threshold */
2036# define TVDAC_B_SENSE (1 << 29)
2037/** Reports that DAC C voltage is above the detect threshold */
2038# define TVDAC_C_SENSE (1 << 28)
2039/**
2040 * Enables DAC state detection logic, for load-based TV detection.
2041 *
2042 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2043 * to off, for load detection to work.
2044 */
2045# define TVDAC_STATE_CHG_EN (1 << 27)
2046/** Sets the DAC A sense value to high */
2047# define TVDAC_A_SENSE_CTL (1 << 26)
2048/** Sets the DAC B sense value to high */
2049# define TVDAC_B_SENSE_CTL (1 << 25)
2050/** Sets the DAC C sense value to high */
2051# define TVDAC_C_SENSE_CTL (1 << 24)
2052/** Overrides the ENC_ENABLE and DAC voltage levels */
2053# define DAC_CTL_OVERRIDE (1 << 7)
2054/** Sets the slew rate. Must be preserved in software */
2055# define ENC_TVDAC_SLEW_FAST (1 << 6)
2056# define DAC_A_1_3_V (0 << 4)
2057# define DAC_A_1_1_V (1 << 4)
2058# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002059# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002060# define DAC_B_1_3_V (0 << 2)
2061# define DAC_B_1_1_V (1 << 2)
2062# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002063# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002064# define DAC_C_1_3_V (0 << 0)
2065# define DAC_C_1_1_V (1 << 0)
2066# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002067# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002068
2069/**
2070 * CSC coefficients are stored in a floating point format with 9 bits of
2071 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2072 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2073 * -1 (0x3) being the only legal negative value.
2074 */
2075#define TV_CSC_Y 0x68010
2076# define TV_RY_MASK 0x07ff0000
2077# define TV_RY_SHIFT 16
2078# define TV_GY_MASK 0x00000fff
2079# define TV_GY_SHIFT 0
2080
2081#define TV_CSC_Y2 0x68014
2082# define TV_BY_MASK 0x07ff0000
2083# define TV_BY_SHIFT 16
2084/**
2085 * Y attenuation for component video.
2086 *
2087 * Stored in 1.9 fixed point.
2088 */
2089# define TV_AY_MASK 0x000003ff
2090# define TV_AY_SHIFT 0
2091
2092#define TV_CSC_U 0x68018
2093# define TV_RU_MASK 0x07ff0000
2094# define TV_RU_SHIFT 16
2095# define TV_GU_MASK 0x000007ff
2096# define TV_GU_SHIFT 0
2097
2098#define TV_CSC_U2 0x6801c
2099# define TV_BU_MASK 0x07ff0000
2100# define TV_BU_SHIFT 16
2101/**
2102 * U attenuation for component video.
2103 *
2104 * Stored in 1.9 fixed point.
2105 */
2106# define TV_AU_MASK 0x000003ff
2107# define TV_AU_SHIFT 0
2108
2109#define TV_CSC_V 0x68020
2110# define TV_RV_MASK 0x0fff0000
2111# define TV_RV_SHIFT 16
2112# define TV_GV_MASK 0x000007ff
2113# define TV_GV_SHIFT 0
2114
2115#define TV_CSC_V2 0x68024
2116# define TV_BV_MASK 0x07ff0000
2117# define TV_BV_SHIFT 16
2118/**
2119 * V attenuation for component video.
2120 *
2121 * Stored in 1.9 fixed point.
2122 */
2123# define TV_AV_MASK 0x000007ff
2124# define TV_AV_SHIFT 0
2125
2126#define TV_CLR_KNOBS 0x68028
2127/** 2s-complement brightness adjustment */
2128# define TV_BRIGHTNESS_MASK 0xff000000
2129# define TV_BRIGHTNESS_SHIFT 24
2130/** Contrast adjustment, as a 2.6 unsigned floating point number */
2131# define TV_CONTRAST_MASK 0x00ff0000
2132# define TV_CONTRAST_SHIFT 16
2133/** Saturation adjustment, as a 2.6 unsigned floating point number */
2134# define TV_SATURATION_MASK 0x0000ff00
2135# define TV_SATURATION_SHIFT 8
2136/** Hue adjustment, as an integer phase angle in degrees */
2137# define TV_HUE_MASK 0x000000ff
2138# define TV_HUE_SHIFT 0
2139
2140#define TV_CLR_LEVEL 0x6802c
2141/** Controls the DAC level for black */
2142# define TV_BLACK_LEVEL_MASK 0x01ff0000
2143# define TV_BLACK_LEVEL_SHIFT 16
2144/** Controls the DAC level for blanking */
2145# define TV_BLANK_LEVEL_MASK 0x000001ff
2146# define TV_BLANK_LEVEL_SHIFT 0
2147
2148#define TV_H_CTL_1 0x68030
2149/** Number of pixels in the hsync. */
2150# define TV_HSYNC_END_MASK 0x1fff0000
2151# define TV_HSYNC_END_SHIFT 16
2152/** Total number of pixels minus one in the line (display and blanking). */
2153# define TV_HTOTAL_MASK 0x00001fff
2154# define TV_HTOTAL_SHIFT 0
2155
2156#define TV_H_CTL_2 0x68034
2157/** Enables the colorburst (needed for non-component color) */
2158# define TV_BURST_ENA (1 << 31)
2159/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2160# define TV_HBURST_START_SHIFT 16
2161# define TV_HBURST_START_MASK 0x1fff0000
2162/** Length of the colorburst */
2163# define TV_HBURST_LEN_SHIFT 0
2164# define TV_HBURST_LEN_MASK 0x0001fff
2165
2166#define TV_H_CTL_3 0x68038
2167/** End of hblank, measured in pixels minus one from start of hsync */
2168# define TV_HBLANK_END_SHIFT 16
2169# define TV_HBLANK_END_MASK 0x1fff0000
2170/** Start of hblank, measured in pixels minus one from start of hsync */
2171# define TV_HBLANK_START_SHIFT 0
2172# define TV_HBLANK_START_MASK 0x0001fff
2173
2174#define TV_V_CTL_1 0x6803c
2175/** XXX */
2176# define TV_NBR_END_SHIFT 16
2177# define TV_NBR_END_MASK 0x07ff0000
2178/** XXX */
2179# define TV_VI_END_F1_SHIFT 8
2180# define TV_VI_END_F1_MASK 0x00003f00
2181/** XXX */
2182# define TV_VI_END_F2_SHIFT 0
2183# define TV_VI_END_F2_MASK 0x0000003f
2184
2185#define TV_V_CTL_2 0x68040
2186/** Length of vsync, in half lines */
2187# define TV_VSYNC_LEN_MASK 0x07ff0000
2188# define TV_VSYNC_LEN_SHIFT 16
2189/** Offset of the start of vsync in field 1, measured in one less than the
2190 * number of half lines.
2191 */
2192# define TV_VSYNC_START_F1_MASK 0x00007f00
2193# define TV_VSYNC_START_F1_SHIFT 8
2194/**
2195 * Offset of the start of vsync in field 2, measured in one less than the
2196 * number of half lines.
2197 */
2198# define TV_VSYNC_START_F2_MASK 0x0000007f
2199# define TV_VSYNC_START_F2_SHIFT 0
2200
2201#define TV_V_CTL_3 0x68044
2202/** Enables generation of the equalization signal */
2203# define TV_EQUAL_ENA (1 << 31)
2204/** Length of vsync, in half lines */
2205# define TV_VEQ_LEN_MASK 0x007f0000
2206# define TV_VEQ_LEN_SHIFT 16
2207/** Offset of the start of equalization in field 1, measured in one less than
2208 * the number of half lines.
2209 */
2210# define TV_VEQ_START_F1_MASK 0x0007f00
2211# define TV_VEQ_START_F1_SHIFT 8
2212/**
2213 * Offset of the start of equalization in field 2, measured in one less than
2214 * the number of half lines.
2215 */
2216# define TV_VEQ_START_F2_MASK 0x000007f
2217# define TV_VEQ_START_F2_SHIFT 0
2218
2219#define TV_V_CTL_4 0x68048
2220/**
2221 * Offset to start of vertical colorburst, measured in one less than the
2222 * number of lines from vertical start.
2223 */
2224# define TV_VBURST_START_F1_MASK 0x003f0000
2225# define TV_VBURST_START_F1_SHIFT 16
2226/**
2227 * Offset to the end of vertical colorburst, measured in one less than the
2228 * number of lines from the start of NBR.
2229 */
2230# define TV_VBURST_END_F1_MASK 0x000000ff
2231# define TV_VBURST_END_F1_SHIFT 0
2232
2233#define TV_V_CTL_5 0x6804c
2234/**
2235 * Offset to start of vertical colorburst, measured in one less than the
2236 * number of lines from vertical start.
2237 */
2238# define TV_VBURST_START_F2_MASK 0x003f0000
2239# define TV_VBURST_START_F2_SHIFT 16
2240/**
2241 * Offset to the end of vertical colorburst, measured in one less than the
2242 * number of lines from the start of NBR.
2243 */
2244# define TV_VBURST_END_F2_MASK 0x000000ff
2245# define TV_VBURST_END_F2_SHIFT 0
2246
2247#define TV_V_CTL_6 0x68050
2248/**
2249 * Offset to start of vertical colorburst, measured in one less than the
2250 * number of lines from vertical start.
2251 */
2252# define TV_VBURST_START_F3_MASK 0x003f0000
2253# define TV_VBURST_START_F3_SHIFT 16
2254/**
2255 * Offset to the end of vertical colorburst, measured in one less than the
2256 * number of lines from the start of NBR.
2257 */
2258# define TV_VBURST_END_F3_MASK 0x000000ff
2259# define TV_VBURST_END_F3_SHIFT 0
2260
2261#define TV_V_CTL_7 0x68054
2262/**
2263 * Offset to start of vertical colorburst, measured in one less than the
2264 * number of lines from vertical start.
2265 */
2266# define TV_VBURST_START_F4_MASK 0x003f0000
2267# define TV_VBURST_START_F4_SHIFT 16
2268/**
2269 * Offset to the end of vertical colorburst, measured in one less than the
2270 * number of lines from the start of NBR.
2271 */
2272# define TV_VBURST_END_F4_MASK 0x000000ff
2273# define TV_VBURST_END_F4_SHIFT 0
2274
2275#define TV_SC_CTL_1 0x68060
2276/** Turns on the first subcarrier phase generation DDA */
2277# define TV_SC_DDA1_EN (1 << 31)
2278/** Turns on the first subcarrier phase generation DDA */
2279# define TV_SC_DDA2_EN (1 << 30)
2280/** Turns on the first subcarrier phase generation DDA */
2281# define TV_SC_DDA3_EN (1 << 29)
2282/** Sets the subcarrier DDA to reset frequency every other field */
2283# define TV_SC_RESET_EVERY_2 (0 << 24)
2284/** Sets the subcarrier DDA to reset frequency every fourth field */
2285# define TV_SC_RESET_EVERY_4 (1 << 24)
2286/** Sets the subcarrier DDA to reset frequency every eighth field */
2287# define TV_SC_RESET_EVERY_8 (2 << 24)
2288/** Sets the subcarrier DDA to never reset the frequency */
2289# define TV_SC_RESET_NEVER (3 << 24)
2290/** Sets the peak amplitude of the colorburst.*/
2291# define TV_BURST_LEVEL_MASK 0x00ff0000
2292# define TV_BURST_LEVEL_SHIFT 16
2293/** Sets the increment of the first subcarrier phase generation DDA */
2294# define TV_SCDDA1_INC_MASK 0x00000fff
2295# define TV_SCDDA1_INC_SHIFT 0
2296
2297#define TV_SC_CTL_2 0x68064
2298/** Sets the rollover for the second subcarrier phase generation DDA */
2299# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2300# define TV_SCDDA2_SIZE_SHIFT 16
2301/** Sets the increent of the second subcarrier phase generation DDA */
2302# define TV_SCDDA2_INC_MASK 0x00007fff
2303# define TV_SCDDA2_INC_SHIFT 0
2304
2305#define TV_SC_CTL_3 0x68068
2306/** Sets the rollover for the third subcarrier phase generation DDA */
2307# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2308# define TV_SCDDA3_SIZE_SHIFT 16
2309/** Sets the increent of the third subcarrier phase generation DDA */
2310# define TV_SCDDA3_INC_MASK 0x00007fff
2311# define TV_SCDDA3_INC_SHIFT 0
2312
2313#define TV_WIN_POS 0x68070
2314/** X coordinate of the display from the start of horizontal active */
2315# define TV_XPOS_MASK 0x1fff0000
2316# define TV_XPOS_SHIFT 16
2317/** Y coordinate of the display from the start of vertical active (NBR) */
2318# define TV_YPOS_MASK 0x00000fff
2319# define TV_YPOS_SHIFT 0
2320
2321#define TV_WIN_SIZE 0x68074
2322/** Horizontal size of the display window, measured in pixels*/
2323# define TV_XSIZE_MASK 0x1fff0000
2324# define TV_XSIZE_SHIFT 16
2325/**
2326 * Vertical size of the display window, measured in pixels.
2327 *
2328 * Must be even for interlaced modes.
2329 */
2330# define TV_YSIZE_MASK 0x00000fff
2331# define TV_YSIZE_SHIFT 0
2332
2333#define TV_FILTER_CTL_1 0x68080
2334/**
2335 * Enables automatic scaling calculation.
2336 *
2337 * If set, the rest of the registers are ignored, and the calculated values can
2338 * be read back from the register.
2339 */
2340# define TV_AUTO_SCALE (1 << 31)
2341/**
2342 * Disables the vertical filter.
2343 *
2344 * This is required on modes more than 1024 pixels wide */
2345# define TV_V_FILTER_BYPASS (1 << 29)
2346/** Enables adaptive vertical filtering */
2347# define TV_VADAPT (1 << 28)
2348# define TV_VADAPT_MODE_MASK (3 << 26)
2349/** Selects the least adaptive vertical filtering mode */
2350# define TV_VADAPT_MODE_LEAST (0 << 26)
2351/** Selects the moderately adaptive vertical filtering mode */
2352# define TV_VADAPT_MODE_MODERATE (1 << 26)
2353/** Selects the most adaptive vertical filtering mode */
2354# define TV_VADAPT_MODE_MOST (3 << 26)
2355/**
2356 * Sets the horizontal scaling factor.
2357 *
2358 * This should be the fractional part of the horizontal scaling factor divided
2359 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2360 *
2361 * (src width - 1) / ((oversample * dest width) - 1)
2362 */
2363# define TV_HSCALE_FRAC_MASK 0x00003fff
2364# define TV_HSCALE_FRAC_SHIFT 0
2365
2366#define TV_FILTER_CTL_2 0x68084
2367/**
2368 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2369 *
2370 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2371 */
2372# define TV_VSCALE_INT_MASK 0x00038000
2373# define TV_VSCALE_INT_SHIFT 15
2374/**
2375 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2376 *
2377 * \sa TV_VSCALE_INT_MASK
2378 */
2379# define TV_VSCALE_FRAC_MASK 0x00007fff
2380# define TV_VSCALE_FRAC_SHIFT 0
2381
2382#define TV_FILTER_CTL_3 0x68088
2383/**
2384 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2385 *
2386 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2387 *
2388 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2389 */
2390# define TV_VSCALE_IP_INT_MASK 0x00038000
2391# define TV_VSCALE_IP_INT_SHIFT 15
2392/**
2393 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2394 *
2395 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2396 *
2397 * \sa TV_VSCALE_IP_INT_MASK
2398 */
2399# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2400# define TV_VSCALE_IP_FRAC_SHIFT 0
2401
2402#define TV_CC_CONTROL 0x68090
2403# define TV_CC_ENABLE (1 << 31)
2404/**
2405 * Specifies which field to send the CC data in.
2406 *
2407 * CC data is usually sent in field 0.
2408 */
2409# define TV_CC_FID_MASK (1 << 27)
2410# define TV_CC_FID_SHIFT 27
2411/** Sets the horizontal position of the CC data. Usually 135. */
2412# define TV_CC_HOFF_MASK 0x03ff0000
2413# define TV_CC_HOFF_SHIFT 16
2414/** Sets the vertical position of the CC data. Usually 21 */
2415# define TV_CC_LINE_MASK 0x0000003f
2416# define TV_CC_LINE_SHIFT 0
2417
2418#define TV_CC_DATA 0x68094
2419# define TV_CC_RDY (1 << 31)
2420/** Second word of CC data to be transmitted. */
2421# define TV_CC_DATA_2_MASK 0x007f0000
2422# define TV_CC_DATA_2_SHIFT 16
2423/** First word of CC data to be transmitted. */
2424# define TV_CC_DATA_1_MASK 0x0000007f
2425# define TV_CC_DATA_1_SHIFT 0
2426
2427#define TV_H_LUMA_0 0x68100
2428#define TV_H_LUMA_59 0x681ec
2429#define TV_H_CHROMA_0 0x68200
2430#define TV_H_CHROMA_59 0x682ec
2431#define TV_V_LUMA_0 0x68300
2432#define TV_V_LUMA_42 0x683a8
2433#define TV_V_CHROMA_0 0x68400
2434#define TV_V_CHROMA_42 0x684a8
2435
Keith Packard040d87f2009-05-30 20:42:33 -07002436/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002437#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002438#define DP_B 0x64100
2439#define DP_C 0x64200
2440#define DP_D 0x64300
2441
2442#define DP_PORT_EN (1 << 31)
2443#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002444#define DP_PIPE_MASK (1 << 30)
2445
Keith Packard040d87f2009-05-30 20:42:33 -07002446/* Link training mode - select a suitable mode for each stage */
2447#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2448#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2449#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2450#define DP_LINK_TRAIN_OFF (3 << 28)
2451#define DP_LINK_TRAIN_MASK (3 << 28)
2452#define DP_LINK_TRAIN_SHIFT 28
2453
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002454/* CPT Link training mode */
2455#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2456#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2457#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2458#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2459#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2460#define DP_LINK_TRAIN_SHIFT_CPT 8
2461
Keith Packard040d87f2009-05-30 20:42:33 -07002462/* Signal voltages. These are mostly controlled by the other end */
2463#define DP_VOLTAGE_0_4 (0 << 25)
2464#define DP_VOLTAGE_0_6 (1 << 25)
2465#define DP_VOLTAGE_0_8 (2 << 25)
2466#define DP_VOLTAGE_1_2 (3 << 25)
2467#define DP_VOLTAGE_MASK (7 << 25)
2468#define DP_VOLTAGE_SHIFT 25
2469
2470/* Signal pre-emphasis levels, like voltages, the other end tells us what
2471 * they want
2472 */
2473#define DP_PRE_EMPHASIS_0 (0 << 22)
2474#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2475#define DP_PRE_EMPHASIS_6 (2 << 22)
2476#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2477#define DP_PRE_EMPHASIS_MASK (7 << 22)
2478#define DP_PRE_EMPHASIS_SHIFT 22
2479
2480/* How many wires to use. I guess 3 was too hard */
2481#define DP_PORT_WIDTH_1 (0 << 19)
2482#define DP_PORT_WIDTH_2 (1 << 19)
2483#define DP_PORT_WIDTH_4 (3 << 19)
2484#define DP_PORT_WIDTH_MASK (7 << 19)
2485
2486/* Mystic DPCD version 1.1 special mode */
2487#define DP_ENHANCED_FRAMING (1 << 18)
2488
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002489/* eDP */
2490#define DP_PLL_FREQ_270MHZ (0 << 16)
2491#define DP_PLL_FREQ_160MHZ (1 << 16)
2492#define DP_PLL_FREQ_MASK (3 << 16)
2493
Keith Packard040d87f2009-05-30 20:42:33 -07002494/** locked once port is enabled */
2495#define DP_PORT_REVERSAL (1 << 15)
2496
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002497/* eDP */
2498#define DP_PLL_ENABLE (1 << 14)
2499
Keith Packard040d87f2009-05-30 20:42:33 -07002500/** sends the clock on lane 15 of the PEG for debug */
2501#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2502
2503#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002504#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002505
2506/** limit RGB values to avoid confusing TVs */
2507#define DP_COLOR_RANGE_16_235 (1 << 8)
2508
2509/** Turn on the audio link */
2510#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2511
2512/** vs and hs sync polarity */
2513#define DP_SYNC_VS_HIGH (1 << 4)
2514#define DP_SYNC_HS_HIGH (1 << 3)
2515
2516/** A fantasy */
2517#define DP_DETECTED (1 << 2)
2518
2519/** The aux channel provides a way to talk to the
2520 * signal sink for DDC etc. Max packet size supported
2521 * is 20 bytes in each direction, hence the 5 fixed
2522 * data registers
2523 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002524#define DPA_AUX_CH_CTL 0x64010
2525#define DPA_AUX_CH_DATA1 0x64014
2526#define DPA_AUX_CH_DATA2 0x64018
2527#define DPA_AUX_CH_DATA3 0x6401c
2528#define DPA_AUX_CH_DATA4 0x64020
2529#define DPA_AUX_CH_DATA5 0x64024
2530
Keith Packard040d87f2009-05-30 20:42:33 -07002531#define DPB_AUX_CH_CTL 0x64110
2532#define DPB_AUX_CH_DATA1 0x64114
2533#define DPB_AUX_CH_DATA2 0x64118
2534#define DPB_AUX_CH_DATA3 0x6411c
2535#define DPB_AUX_CH_DATA4 0x64120
2536#define DPB_AUX_CH_DATA5 0x64124
2537
2538#define DPC_AUX_CH_CTL 0x64210
2539#define DPC_AUX_CH_DATA1 0x64214
2540#define DPC_AUX_CH_DATA2 0x64218
2541#define DPC_AUX_CH_DATA3 0x6421c
2542#define DPC_AUX_CH_DATA4 0x64220
2543#define DPC_AUX_CH_DATA5 0x64224
2544
2545#define DPD_AUX_CH_CTL 0x64310
2546#define DPD_AUX_CH_DATA1 0x64314
2547#define DPD_AUX_CH_DATA2 0x64318
2548#define DPD_AUX_CH_DATA3 0x6431c
2549#define DPD_AUX_CH_DATA4 0x64320
2550#define DPD_AUX_CH_DATA5 0x64324
2551
2552#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2553#define DP_AUX_CH_CTL_DONE (1 << 30)
2554#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2555#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2556#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2557#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2558#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2559#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2560#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2561#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2562#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2563#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2564#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2565#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2566#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2567#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2568#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2569#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2570#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2571#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2572#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2573
2574/*
2575 * Computing GMCH M and N values for the Display Port link
2576 *
2577 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2578 *
2579 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2580 *
2581 * The GMCH value is used internally
2582 *
2583 * bytes_per_pixel is the number of bytes coming out of the plane,
2584 * which is after the LUTs, so we want the bytes for our color format.
2585 * For our current usage, this is always 3, one byte for R, G and B.
2586 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002587#define _PIPEA_GMCH_DATA_M 0x70050
2588#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002589
2590/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2591#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2592#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2593
2594#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2595
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002596#define _PIPEA_GMCH_DATA_N 0x70054
2597#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002598#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2599
2600/*
2601 * Computing Link M and N values for the Display Port link
2602 *
2603 * Link M / N = pixel_clock / ls_clk
2604 *
2605 * (the DP spec calls pixel_clock the 'strm_clk')
2606 *
2607 * The Link value is transmitted in the Main Stream
2608 * Attributes and VB-ID.
2609 */
2610
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002611#define _PIPEA_DP_LINK_M 0x70060
2612#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002613#define PIPEA_DP_LINK_M_MASK (0xffffff)
2614
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002615#define _PIPEA_DP_LINK_N 0x70064
2616#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002617#define PIPEA_DP_LINK_N_MASK (0xffffff)
2618
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002619#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2620#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2621#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2622#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2623
Jesse Barnes585fb112008-07-29 11:54:06 -07002624/* Display & cursor control */
2625
2626/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002627#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03002628#define DSL_LINEMASK_GEN2 0x00000fff
2629#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002630#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01002631#define PIPECONF_ENABLE (1<<31)
2632#define PIPECONF_DISABLE 0
2633#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002634#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002635#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002636#define PIPECONF_SINGLE_WIDE 0
2637#define PIPECONF_PIPE_UNLOCKED 0
2638#define PIPECONF_PIPE_LOCKED (1<<25)
2639#define PIPECONF_PALETTE 0
2640#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002641#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002642#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03002643#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002644/* Note that pre-gen3 does not support interlaced display directly. Panel
2645 * fitting must be disabled on pre-ilk for interlaced. */
2646#define PIPECONF_PROGRESSIVE (0 << 21)
2647#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2648#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2649#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2650#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2651/* Ironlake and later have a complete new set of values for interlaced. PFIT
2652 * means panel fitter required, PF means progressive fetch, DBL means power
2653 * saving pixel doubling. */
2654#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2655#define PIPECONF_INTERLACED_ILK (3 << 21)
2656#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2657#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002658#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02002659#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002660#define PIPECONF_BPC_MASK (0x7 << 5)
2661#define PIPECONF_8BPC (0<<5)
2662#define PIPECONF_10BPC (1<<5)
2663#define PIPECONF_6BPC (2<<5)
2664#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002665#define PIPECONF_DITHER_EN (1<<4)
2666#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2667#define PIPECONF_DITHER_TYPE_SP (0<<2)
2668#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2669#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2670#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002671#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002672#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002673#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002674#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2675#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2676#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002677#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002678#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2679#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2680#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2681#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002682#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07002683#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2684#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2685#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2686#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2687#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2688#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002689#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002690#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002691#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002692#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07002693#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2694#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2695#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002696#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002697#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2698#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2699#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2700#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2701#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2702#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2703#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2704#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2705#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2706#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2707#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2708
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002709#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002710#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002711#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2712#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2713#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2714#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002715
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002716#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07002717#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002718#define PIPEB_HLINE_INT_EN (1<<28)
2719#define PIPEB_VBLANK_INT_EN (1<<27)
2720#define SPRITED_FLIPDONE_INT_EN (1<<26)
2721#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2722#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002723#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002724#define PIPEA_HLINE_INT_EN (1<<20)
2725#define PIPEA_VBLANK_INT_EN (1<<19)
2726#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2727#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2728#define PLANEA_FLIPDONE_INT_EN (1<<16)
2729
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002730#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002731#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2732#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2733#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2734#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2735#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2736#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2737#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2738#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2739#define DPINVGTT_EN_MASK 0xff0000
2740#define CURSORB_INVALID_GTT_STATUS (1<<7)
2741#define CURSORA_INVALID_GTT_STATUS (1<<6)
2742#define SPRITED_INVALID_GTT_STATUS (1<<5)
2743#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2744#define PLANEB_INVALID_GTT_STATUS (1<<3)
2745#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2746#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2747#define PLANEA_INVALID_GTT_STATUS (1<<0)
2748#define DPINVGTT_STATUS_MASK 0xff
2749
Jesse Barnes585fb112008-07-29 11:54:06 -07002750#define DSPARB 0x70030
2751#define DSPARB_CSTART_MASK (0x7f << 7)
2752#define DSPARB_CSTART_SHIFT 7
2753#define DSPARB_BSTART_MASK (0x7f)
2754#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002755#define DSPARB_BEND_SHIFT 9 /* on 855 */
2756#define DSPARB_AEND_SHIFT 0
2757
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002758#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002759#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002760#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002761#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002762#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002763#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002764#define DSPFW_PLANEB_MASK (0x7f<<8)
2765#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002766#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002767#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002768#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002769#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002770#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002771#define DSPFW_HPLL_SR_EN (1<<31)
2772#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002773#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002774#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2775#define DSPFW_HPLL_CURSOR_SHIFT 16
2776#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2777#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002778
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002779/* drain latency register values*/
2780#define DRAIN_LATENCY_PRECISION_32 32
2781#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002782#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002783#define DDL_CURSORA_PRECISION_32 (1<<31)
2784#define DDL_CURSORA_PRECISION_16 (0<<31)
2785#define DDL_CURSORA_SHIFT 24
2786#define DDL_PLANEA_PRECISION_32 (1<<7)
2787#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002788#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002789#define DDL_CURSORB_PRECISION_32 (1<<31)
2790#define DDL_CURSORB_PRECISION_16 (0<<31)
2791#define DDL_CURSORB_SHIFT 24
2792#define DDL_PLANEB_PRECISION_32 (1<<7)
2793#define DDL_PLANEB_PRECISION_16 (0<<7)
2794
Shaohua Li7662c8b2009-06-26 11:23:55 +08002795/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002796#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002797#define I915_FIFO_LINE_SIZE 64
2798#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002799
Jesse Barnesceb04242012-03-28 13:39:22 -07002800#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002801#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002802#define I965_FIFO_SIZE 512
2803#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002804#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002805#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002806#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002807
Jesse Barnesceb04242012-03-28 13:39:22 -07002808#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002809#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002810#define I915_MAX_WM 0x3f
2811
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002812#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2813#define PINEVIEW_FIFO_LINE_SIZE 64
2814#define PINEVIEW_MAX_WM 0x1ff
2815#define PINEVIEW_DFT_WM 0x3f
2816#define PINEVIEW_DFT_HPLLOFF_WM 0
2817#define PINEVIEW_GUARD_WM 10
2818#define PINEVIEW_CURSOR_FIFO 64
2819#define PINEVIEW_CURSOR_MAX_WM 0x3f
2820#define PINEVIEW_CURSOR_DFT_WM 0
2821#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002822
Jesse Barnesceb04242012-03-28 13:39:22 -07002823#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002824#define I965_CURSOR_FIFO 64
2825#define I965_CURSOR_MAX_WM 32
2826#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002827
2828/* define the Watermark register on Ironlake */
2829#define WM0_PIPEA_ILK 0x45100
2830#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2831#define WM0_PIPE_PLANE_SHIFT 16
2832#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2833#define WM0_PIPE_SPRITE_SHIFT 8
2834#define WM0_PIPE_CURSOR_MASK (0x1f)
2835
2836#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002837#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002838#define WM1_LP_ILK 0x45108
2839#define WM1_LP_SR_EN (1<<31)
2840#define WM1_LP_LATENCY_SHIFT 24
2841#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002842#define WM1_LP_FBC_MASK (0xf<<20)
2843#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002844#define WM1_LP_SR_MASK (0x1ff<<8)
2845#define WM1_LP_SR_SHIFT 8
2846#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002847#define WM2_LP_ILK 0x4510c
2848#define WM2_LP_EN (1<<31)
2849#define WM3_LP_ILK 0x45110
2850#define WM3_LP_EN (1<<31)
2851#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002852#define WM2S_LP_IVB 0x45124
2853#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002854#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002855
2856/* Memory latency timer register */
2857#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002858#define MLTR_WM1_SHIFT 0
2859#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002860/* the unit of memory self-refresh latency time is 0.5us */
2861#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002862#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2863#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2864#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002865
2866/* define the fifo size on Ironlake */
2867#define ILK_DISPLAY_FIFO 128
2868#define ILK_DISPLAY_MAXWM 64
2869#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002870#define ILK_CURSOR_FIFO 32
2871#define ILK_CURSOR_MAXWM 16
2872#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002873
2874#define ILK_DISPLAY_SR_FIFO 512
2875#define ILK_DISPLAY_MAX_SRWM 0x1ff
2876#define ILK_DISPLAY_DFT_SRWM 0x3f
2877#define ILK_CURSOR_SR_FIFO 64
2878#define ILK_CURSOR_MAX_SRWM 0x3f
2879#define ILK_CURSOR_DFT_SRWM 8
2880
2881#define ILK_FIFO_LINE_SIZE 64
2882
Yuanhan Liu13982612010-12-15 15:42:31 +08002883/* define the WM info on Sandybridge */
2884#define SNB_DISPLAY_FIFO 128
2885#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2886#define SNB_DISPLAY_DFTWM 8
2887#define SNB_CURSOR_FIFO 32
2888#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2889#define SNB_CURSOR_DFTWM 8
2890
2891#define SNB_DISPLAY_SR_FIFO 512
2892#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2893#define SNB_DISPLAY_DFT_SRWM 0x3f
2894#define SNB_CURSOR_SR_FIFO 64
2895#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2896#define SNB_CURSOR_DFT_SRWM 8
2897
2898#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2899
2900#define SNB_FIFO_LINE_SIZE 64
2901
2902
2903/* the address where we get all kinds of latency value */
2904#define SSKPD 0x5d10
2905#define SSKPD_WM_MASK 0x3f
2906#define SSKPD_WM0_SHIFT 0
2907#define SSKPD_WM1_SHIFT 8
2908#define SSKPD_WM2_SHIFT 16
2909#define SSKPD_WM3_SHIFT 24
2910
2911#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2912#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2913#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2914#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2915#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2916
Jesse Barnes585fb112008-07-29 11:54:06 -07002917/*
2918 * The two pipe frame counter registers are not synchronized, so
2919 * reading a stable value is somewhat tricky. The following code
2920 * should work:
2921 *
2922 * do {
2923 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2924 * PIPE_FRAME_HIGH_SHIFT;
2925 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2926 * PIPE_FRAME_LOW_SHIFT);
2927 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2928 * PIPE_FRAME_HIGH_SHIFT);
2929 * } while (high1 != high2);
2930 * frame = (high1 << 8) | low1;
2931 */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002932#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
Jesse Barnes585fb112008-07-29 11:54:06 -07002933#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2934#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002935#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes585fb112008-07-29 11:54:06 -07002936#define PIPE_FRAME_LOW_MASK 0xff000000
2937#define PIPE_FRAME_LOW_SHIFT 24
2938#define PIPE_PIXEL_MASK 0x00ffffff
2939#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002940/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002941#define _PIPEA_FRMCOUNT_GM45 0x70040
2942#define _PIPEA_FLIPCOUNT_GM45 0x70044
2943#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002944
2945/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02002946#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b60392009-05-20 16:47:08 -04002947/* Old style CUR*CNTR flags (desktop 8xx) */
2948#define CURSOR_ENABLE 0x80000000
2949#define CURSOR_GAMMA_ENABLE 0x40000000
2950#define CURSOR_STRIDE_MASK 0x30000000
2951#define CURSOR_FORMAT_SHIFT 24
2952#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2953#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2954#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2955#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2956#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2957#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2958/* New style CUR*CNTR flags */
2959#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002960#define CURSOR_MODE_DISABLE 0x00
2961#define CURSOR_MODE_64_32B_AX 0x07
2962#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04002963#define MCURSOR_PIPE_SELECT (1 << 28)
2964#define MCURSOR_PIPE_A 0x00
2965#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002966#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02002967#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
2968#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07002969#define CURSOR_POS_MASK 0x007FF
2970#define CURSOR_POS_SIGN 0x8000
2971#define CURSOR_X_SHIFT 0
2972#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04002973#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02002974#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
2975#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
2976#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002977
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002978#define _CURBCNTR_IVB 0x71080
2979#define _CURBBASE_IVB 0x71084
2980#define _CURBPOS_IVB 0x71088
2981
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002982#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2983#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2984#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002985
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002986#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2987#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2988#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2989
Jesse Barnes585fb112008-07-29 11:54:06 -07002990/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02002991#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07002992#define DISPLAY_PLANE_ENABLE (1<<31)
2993#define DISPLAY_PLANE_DISABLE 0
2994#define DISPPLANE_GAMMA_ENABLE (1<<30)
2995#define DISPPLANE_GAMMA_DISABLE 0
2996#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02002997#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002998#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02002999#define DISPPLANE_BGRA555 (0x3<<26)
3000#define DISPPLANE_BGRX555 (0x4<<26)
3001#define DISPPLANE_BGRX565 (0x5<<26)
3002#define DISPPLANE_BGRX888 (0x6<<26)
3003#define DISPPLANE_BGRA888 (0x7<<26)
3004#define DISPPLANE_RGBX101010 (0x8<<26)
3005#define DISPPLANE_RGBA101010 (0x9<<26)
3006#define DISPPLANE_BGRX101010 (0xa<<26)
3007#define DISPPLANE_RGBX161616 (0xc<<26)
3008#define DISPPLANE_RGBX888 (0xe<<26)
3009#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003010#define DISPPLANE_STEREO_ENABLE (1<<25)
3011#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003012#define DISPPLANE_SEL_PIPE_SHIFT 24
3013#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003014#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003015#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003016#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3017#define DISPPLANE_SRC_KEY_DISABLE 0
3018#define DISPPLANE_LINE_DOUBLE (1<<20)
3019#define DISPPLANE_NO_LINE_DOUBLE 0
3020#define DISPPLANE_STEREO_POLARITY_FIRST 0
3021#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003022#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003023#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003024#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3025#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3026#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3027#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3028#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3029#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3030#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3031#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003032
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003033#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3034#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3035#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3036#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3037#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3038#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3039#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003040#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003041#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003042#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003043
Armin Reese446f2542012-03-30 16:20:16 -07003044/* Display/Sprite base address macros */
3045#define DISP_BASEADDR_MASK (0xfffff000)
3046#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3047#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3048#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003049 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003050
Jesse Barnes585fb112008-07-29 11:54:06 -07003051/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003052#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3053#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3054#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3055#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3056#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3057#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3058#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3059#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3060#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3061#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3062#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3063#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3064#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003065
3066/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003067#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3068#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3069#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3070#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3071#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003072#define _PIPEB_FRMCOUNT_GM45 0x71040
3073#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003074
Jesse Barnes585fb112008-07-29 11:54:06 -07003075
3076/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003077#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003078#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3079#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3080#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3081#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003082#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3083#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3084#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3085#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3086#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3087#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3088#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3089#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003090
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003091/* Sprite A control */
3092#define _DVSACNTR 0x72180
3093#define DVS_ENABLE (1<<31)
3094#define DVS_GAMMA_ENABLE (1<<30)
3095#define DVS_PIXFORMAT_MASK (3<<25)
3096#define DVS_FORMAT_YUV422 (0<<25)
3097#define DVS_FORMAT_RGBX101010 (1<<25)
3098#define DVS_FORMAT_RGBX888 (2<<25)
3099#define DVS_FORMAT_RGBX161616 (3<<25)
3100#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003101#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003102#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3103#define DVS_YUV_ORDER_YUYV (0<<16)
3104#define DVS_YUV_ORDER_UYVY (1<<16)
3105#define DVS_YUV_ORDER_YVYU (2<<16)
3106#define DVS_YUV_ORDER_VYUY (3<<16)
3107#define DVS_DEST_KEY (1<<2)
3108#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3109#define DVS_TILED (1<<10)
3110#define _DVSALINOFF 0x72184
3111#define _DVSASTRIDE 0x72188
3112#define _DVSAPOS 0x7218c
3113#define _DVSASIZE 0x72190
3114#define _DVSAKEYVAL 0x72194
3115#define _DVSAKEYMSK 0x72198
3116#define _DVSASURF 0x7219c
3117#define _DVSAKEYMAXVAL 0x721a0
3118#define _DVSATILEOFF 0x721a4
3119#define _DVSASURFLIVE 0x721ac
3120#define _DVSASCALE 0x72204
3121#define DVS_SCALE_ENABLE (1<<31)
3122#define DVS_FILTER_MASK (3<<29)
3123#define DVS_FILTER_MEDIUM (0<<29)
3124#define DVS_FILTER_ENHANCING (1<<29)
3125#define DVS_FILTER_SOFTENING (2<<29)
3126#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3127#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3128#define _DVSAGAMC 0x72300
3129
3130#define _DVSBCNTR 0x73180
3131#define _DVSBLINOFF 0x73184
3132#define _DVSBSTRIDE 0x73188
3133#define _DVSBPOS 0x7318c
3134#define _DVSBSIZE 0x73190
3135#define _DVSBKEYVAL 0x73194
3136#define _DVSBKEYMSK 0x73198
3137#define _DVSBSURF 0x7319c
3138#define _DVSBKEYMAXVAL 0x731a0
3139#define _DVSBTILEOFF 0x731a4
3140#define _DVSBSURFLIVE 0x731ac
3141#define _DVSBSCALE 0x73204
3142#define _DVSBGAMC 0x73300
3143
3144#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3145#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3146#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3147#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3148#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003149#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003150#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3151#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3152#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003153#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3154#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003155#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003156
3157#define _SPRA_CTL 0x70280
3158#define SPRITE_ENABLE (1<<31)
3159#define SPRITE_GAMMA_ENABLE (1<<30)
3160#define SPRITE_PIXFORMAT_MASK (7<<25)
3161#define SPRITE_FORMAT_YUV422 (0<<25)
3162#define SPRITE_FORMAT_RGBX101010 (1<<25)
3163#define SPRITE_FORMAT_RGBX888 (2<<25)
3164#define SPRITE_FORMAT_RGBX161616 (3<<25)
3165#define SPRITE_FORMAT_YUV444 (4<<25)
3166#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3167#define SPRITE_CSC_ENABLE (1<<24)
3168#define SPRITE_SOURCE_KEY (1<<22)
3169#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3170#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3171#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3172#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3173#define SPRITE_YUV_ORDER_YUYV (0<<16)
3174#define SPRITE_YUV_ORDER_UYVY (1<<16)
3175#define SPRITE_YUV_ORDER_YVYU (2<<16)
3176#define SPRITE_YUV_ORDER_VYUY (3<<16)
3177#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3178#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3179#define SPRITE_TILED (1<<10)
3180#define SPRITE_DEST_KEY (1<<2)
3181#define _SPRA_LINOFF 0x70284
3182#define _SPRA_STRIDE 0x70288
3183#define _SPRA_POS 0x7028c
3184#define _SPRA_SIZE 0x70290
3185#define _SPRA_KEYVAL 0x70294
3186#define _SPRA_KEYMSK 0x70298
3187#define _SPRA_SURF 0x7029c
3188#define _SPRA_KEYMAX 0x702a0
3189#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003190#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003191#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003192#define _SPRA_SCALE 0x70304
3193#define SPRITE_SCALE_ENABLE (1<<31)
3194#define SPRITE_FILTER_MASK (3<<29)
3195#define SPRITE_FILTER_MEDIUM (0<<29)
3196#define SPRITE_FILTER_ENHANCING (1<<29)
3197#define SPRITE_FILTER_SOFTENING (2<<29)
3198#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3199#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3200#define _SPRA_GAMC 0x70400
3201
3202#define _SPRB_CTL 0x71280
3203#define _SPRB_LINOFF 0x71284
3204#define _SPRB_STRIDE 0x71288
3205#define _SPRB_POS 0x7128c
3206#define _SPRB_SIZE 0x71290
3207#define _SPRB_KEYVAL 0x71294
3208#define _SPRB_KEYMSK 0x71298
3209#define _SPRB_SURF 0x7129c
3210#define _SPRB_KEYMAX 0x712a0
3211#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003212#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003213#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003214#define _SPRB_SCALE 0x71304
3215#define _SPRB_GAMC 0x71400
3216
3217#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3218#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3219#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3220#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3221#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3222#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3223#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3224#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3225#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3226#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003227#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003228#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3229#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003230#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003231
Jesse Barnes585fb112008-07-29 11:54:06 -07003232/* VBIOS regs */
3233#define VGACNTRL 0x71400
3234# define VGA_DISP_DISABLE (1 << 31)
3235# define VGA_2X_MODE (1 << 30)
3236# define VGA_PIPE_B_SELECT (1 << 29)
3237
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003238#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3239
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003240/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003241
3242#define CPU_VGACNTRL 0x41000
3243
3244#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3245#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3246#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3247#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3248#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3249#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3250#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3251#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3252#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3253
3254/* refresh rate hardware control */
3255#define RR_HW_CTL 0x45300
3256#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3257#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3258
3259#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003260#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003261#define FDI_PLL_BIOS_1 0x46004
3262#define FDI_PLL_BIOS_2 0x46008
3263#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3264#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3265#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3266
Eric Anholt8956c8b2010-03-18 13:21:14 -07003267#define PCH_3DCGDIS0 0x46020
3268# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3269# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3270
Eric Anholt06f37752010-12-14 10:06:46 -08003271#define PCH_3DCGDIS1 0x46024
3272# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3273
Zhenyu Wangb9055052009-06-05 15:38:38 +08003274#define FDI_PLL_FREQ_CTL 0x46030
3275#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3276#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3277#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3278
3279
Ville Syrjäläaab17132013-01-24 15:29:32 +02003280#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003281#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3282#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003283#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003284#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003285#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003286
Ville Syrjäläaab17132013-01-24 15:29:32 +02003287#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003288#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003289#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003290#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003291
Ville Syrjäläaab17132013-01-24 15:29:32 +02003292#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003293#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003294#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003295#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003296
Ville Syrjäläaab17132013-01-24 15:29:32 +02003297#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003298#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003299#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003300#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003301
3302/* PIPEB timing regs are same start from 0x61000 */
3303
Ville Syrjäläaab17132013-01-24 15:29:32 +02003304#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3305#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003306
Ville Syrjäläaab17132013-01-24 15:29:32 +02003307#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3308#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003309
Ville Syrjäläaab17132013-01-24 15:29:32 +02003310#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3311#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003312
Ville Syrjäläaab17132013-01-24 15:29:32 +02003313#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3314#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003315
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003316#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3317#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3318#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3319#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3320#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3321#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3322#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3323#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003324
3325/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003326/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3327#define _PFA_CTL_1 0x68080
3328#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003329#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003330#define PF_PIPE_SEL_MASK_IVB (3<<29)
3331#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003332#define PF_FILTER_MASK (3<<23)
3333#define PF_FILTER_PROGRAMMED (0<<23)
3334#define PF_FILTER_MED_3x3 (1<<23)
3335#define PF_FILTER_EDGE_ENHANCE (2<<23)
3336#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003337#define _PFA_WIN_SZ 0x68074
3338#define _PFB_WIN_SZ 0x68874
3339#define _PFA_WIN_POS 0x68070
3340#define _PFB_WIN_POS 0x68870
3341#define _PFA_VSCALE 0x68084
3342#define _PFB_VSCALE 0x68884
3343#define _PFA_HSCALE 0x68090
3344#define _PFB_HSCALE 0x68890
3345
3346#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3347#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3348#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3349#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3350#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003351
3352/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003353#define _LGC_PALETTE_A 0x4a000
3354#define _LGC_PALETTE_B 0x4a800
3355#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003356
3357/* interrupts */
3358#define DE_MASTER_IRQ_CONTROL (1 << 31)
3359#define DE_SPRITEB_FLIP_DONE (1 << 29)
3360#define DE_SPRITEA_FLIP_DONE (1 << 28)
3361#define DE_PLANEB_FLIP_DONE (1 << 27)
3362#define DE_PLANEA_FLIP_DONE (1 << 26)
3363#define DE_PCU_EVENT (1 << 25)
3364#define DE_GTT_FAULT (1 << 24)
3365#define DE_POISON (1 << 23)
3366#define DE_PERFORM_COUNTER (1 << 22)
3367#define DE_PCH_EVENT (1 << 21)
3368#define DE_AUX_CHANNEL_A (1 << 20)
3369#define DE_DP_A_HOTPLUG (1 << 19)
3370#define DE_GSE (1 << 18)
3371#define DE_PIPEB_VBLANK (1 << 15)
3372#define DE_PIPEB_EVEN_FIELD (1 << 14)
3373#define DE_PIPEB_ODD_FIELD (1 << 13)
3374#define DE_PIPEB_LINE_COMPARE (1 << 12)
3375#define DE_PIPEB_VSYNC (1 << 11)
3376#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3377#define DE_PIPEA_VBLANK (1 << 7)
3378#define DE_PIPEA_EVEN_FIELD (1 << 6)
3379#define DE_PIPEA_ODD_FIELD (1 << 5)
3380#define DE_PIPEA_LINE_COMPARE (1 << 4)
3381#define DE_PIPEA_VSYNC (1 << 3)
3382#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3383
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003384/* More Ivybridge lolz */
3385#define DE_ERR_DEBUG_IVB (1<<30)
3386#define DE_GSE_IVB (1<<29)
3387#define DE_PCH_EVENT_IVB (1<<28)
3388#define DE_DP_A_HOTPLUG_IVB (1<<27)
3389#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003390#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3391#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3392#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003393#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003394#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003395#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003396#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3397#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003398#define DE_PIPEA_VBLANK_IVB (1<<0)
3399
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003400#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3401#define MASTER_INTERRUPT_ENABLE (1<<31)
3402
Zhenyu Wangb9055052009-06-05 15:38:38 +08003403#define DEISR 0x44000
3404#define DEIMR 0x44004
3405#define DEIIR 0x44008
3406#define DEIER 0x4400c
3407
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003408/* GT interrupt.
3409 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3410 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003411#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3412#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003413#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003414#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3415#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003416#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003417#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3418#define GT_PIPE_NOTIFY (1 << 4)
3419#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3420#define GT_SYNC_STATUS (1 << 2)
3421#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003422
3423#define GTISR 0x44010
3424#define GTIMR 0x44014
3425#define GTIIR 0x44018
3426#define GTIER 0x4401c
3427
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003428#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003429/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3430#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003431#define ILK_DPARB_GATE (1<<22)
3432#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003433#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3434#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3435#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3436#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3437#define ILK_HDCP_DISABLE (1<<25)
3438#define ILK_eDP_A_DISABLE (1<<24)
3439#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003440
Damien Lespiau231e54f2012-10-19 17:55:41 +01003441#define ILK_DSPCLK_GATE_D 0x42020
3442#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3443#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3444#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3445#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3446#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003447
Eric Anholt116ac8d2011-12-21 10:31:09 -08003448#define IVB_CHICKEN3 0x4200c
3449# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3450# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3451
Zhenyu Wang553bd142009-09-02 10:57:52 +08003452#define DISP_ARB_CTL 0x45000
3453#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003454#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003455
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003456/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003457#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3458# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3459
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003460#define GEN7_L3CNTLREG1 0xB01C
3461#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003462#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003463
3464#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3465#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3466
Jesse Barnes61939d92012-10-02 17:43:38 -05003467#define GEN7_L3SQCREG4 0xb034
3468#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3469
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003470/* WaCatErrorRejectionIssue */
3471#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3472#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3473
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003474#define HSW_FUSE_STRAP 0x42014
3475#define HSW_CDCLK_LIMIT (1 << 24)
3476
Zhenyu Wangb9055052009-06-05 15:38:38 +08003477/* PCH */
3478
Adam Jackson23e81d62012-06-06 15:45:44 -04003479/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003480#define SDE_AUDIO_POWER_D (1 << 27)
3481#define SDE_AUDIO_POWER_C (1 << 26)
3482#define SDE_AUDIO_POWER_B (1 << 25)
3483#define SDE_AUDIO_POWER_SHIFT (25)
3484#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3485#define SDE_GMBUS (1 << 24)
3486#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3487#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3488#define SDE_AUDIO_HDCP_MASK (3 << 22)
3489#define SDE_AUDIO_TRANSB (1 << 21)
3490#define SDE_AUDIO_TRANSA (1 << 20)
3491#define SDE_AUDIO_TRANS_MASK (3 << 20)
3492#define SDE_POISON (1 << 19)
3493/* 18 reserved */
3494#define SDE_FDI_RXB (1 << 17)
3495#define SDE_FDI_RXA (1 << 16)
3496#define SDE_FDI_MASK (3 << 16)
3497#define SDE_AUXD (1 << 15)
3498#define SDE_AUXC (1 << 14)
3499#define SDE_AUXB (1 << 13)
3500#define SDE_AUX_MASK (7 << 13)
3501/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003502#define SDE_CRT_HOTPLUG (1 << 11)
3503#define SDE_PORTD_HOTPLUG (1 << 10)
3504#define SDE_PORTC_HOTPLUG (1 << 9)
3505#define SDE_PORTB_HOTPLUG (1 << 8)
3506#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003507#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003508#define SDE_TRANSB_CRC_DONE (1 << 5)
3509#define SDE_TRANSB_CRC_ERR (1 << 4)
3510#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3511#define SDE_TRANSA_CRC_DONE (1 << 2)
3512#define SDE_TRANSA_CRC_ERR (1 << 1)
3513#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3514#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003515
3516/* south display engine interrupt: CPT/PPT */
3517#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3518#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3519#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3520#define SDE_AUDIO_POWER_SHIFT_CPT 29
3521#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3522#define SDE_AUXD_CPT (1 << 27)
3523#define SDE_AUXC_CPT (1 << 26)
3524#define SDE_AUXB_CPT (1 << 25)
3525#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003526#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3527#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3528#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003529#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003530#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3531 SDE_PORTD_HOTPLUG_CPT | \
3532 SDE_PORTC_HOTPLUG_CPT | \
3533 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003534#define SDE_GMBUS_CPT (1 << 17)
3535#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3536#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3537#define SDE_FDI_RXC_CPT (1 << 8)
3538#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3539#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3540#define SDE_FDI_RXB_CPT (1 << 4)
3541#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3542#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3543#define SDE_FDI_RXA_CPT (1 << 0)
3544#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3545 SDE_AUDIO_CP_REQ_B_CPT | \
3546 SDE_AUDIO_CP_REQ_A_CPT)
3547#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3548 SDE_AUDIO_CP_CHG_B_CPT | \
3549 SDE_AUDIO_CP_CHG_A_CPT)
3550#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3551 SDE_FDI_RXB_CPT | \
3552 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003553
3554#define SDEISR 0xc4000
3555#define SDEIMR 0xc4004
3556#define SDEIIR 0xc4008
3557#define SDEIER 0xc400c
3558
3559/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003560#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003561#define PORTD_HOTPLUG_ENABLE (1 << 20)
3562#define PORTD_PULSE_DURATION_2ms (0)
3563#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3564#define PORTD_PULSE_DURATION_6ms (2 << 18)
3565#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003566#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00003567#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3568#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3569#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3570#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003571#define PORTC_HOTPLUG_ENABLE (1 << 12)
3572#define PORTC_PULSE_DURATION_2ms (0)
3573#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3574#define PORTC_PULSE_DURATION_6ms (2 << 10)
3575#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003576#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00003577#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3578#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3579#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3580#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003581#define PORTB_HOTPLUG_ENABLE (1 << 4)
3582#define PORTB_PULSE_DURATION_2ms (0)
3583#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3584#define PORTB_PULSE_DURATION_6ms (2 << 2)
3585#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003586#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00003587#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3588#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3589#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3590#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003591
3592#define PCH_GPIOA 0xc5010
3593#define PCH_GPIOB 0xc5014
3594#define PCH_GPIOC 0xc5018
3595#define PCH_GPIOD 0xc501c
3596#define PCH_GPIOE 0xc5020
3597#define PCH_GPIOF 0xc5024
3598
Eric Anholtf0217c42009-12-01 11:56:30 -08003599#define PCH_GMBUS0 0xc5100
3600#define PCH_GMBUS1 0xc5104
3601#define PCH_GMBUS2 0xc5108
3602#define PCH_GMBUS3 0xc510c
3603#define PCH_GMBUS4 0xc5110
3604#define PCH_GMBUS5 0xc5120
3605
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003606#define _PCH_DPLL_A 0xc6014
3607#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003608#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003609
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003610#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003611#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003612#define _PCH_FPA1 0xc6044
3613#define _PCH_FPB0 0xc6048
3614#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003615#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3616#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003617
3618#define PCH_DPLL_TEST 0xc606c
3619
3620#define PCH_DREF_CONTROL 0xC6200
3621#define DREF_CONTROL_MASK 0x7fc3
3622#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3623#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3624#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3625#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3626#define DREF_SSC_SOURCE_DISABLE (0<<11)
3627#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003628#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003629#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3630#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3631#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003632#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003633#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3634#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003635#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003636#define DREF_SSC4_DOWNSPREAD (0<<6)
3637#define DREF_SSC4_CENTERSPREAD (1<<6)
3638#define DREF_SSC1_DISABLE (0<<1)
3639#define DREF_SSC1_ENABLE (1<<1)
3640#define DREF_SSC4_DISABLE (0)
3641#define DREF_SSC4_ENABLE (1)
3642
3643#define PCH_RAWCLK_FREQ 0xc6204
3644#define FDL_TP1_TIMER_SHIFT 12
3645#define FDL_TP1_TIMER_MASK (3<<12)
3646#define FDL_TP2_TIMER_SHIFT 10
3647#define FDL_TP2_TIMER_MASK (3<<10)
3648#define RAWCLK_FREQ_MASK 0x3ff
3649
3650#define PCH_DPLL_TMR_CFG 0xc6208
3651
3652#define PCH_SSC4_PARMS 0xc6210
3653#define PCH_SSC4_AUX_PARMS 0xc6214
3654
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003655#define PCH_DPLL_SEL 0xc7000
3656#define TRANSA_DPLL_ENABLE (1<<3)
3657#define TRANSA_DPLLB_SEL (1<<0)
3658#define TRANSA_DPLLA_SEL 0
3659#define TRANSB_DPLL_ENABLE (1<<7)
3660#define TRANSB_DPLLB_SEL (1<<4)
3661#define TRANSB_DPLLA_SEL (0)
3662#define TRANSC_DPLL_ENABLE (1<<11)
3663#define TRANSC_DPLLB_SEL (1<<8)
3664#define TRANSC_DPLLA_SEL (0)
3665
Zhenyu Wangb9055052009-06-05 15:38:38 +08003666/* transcoder */
3667
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003668#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003669#define TRANS_HTOTAL_SHIFT 16
3670#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003671#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003672#define TRANS_HBLANK_END_SHIFT 16
3673#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003674#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003675#define TRANS_HSYNC_END_SHIFT 16
3676#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003677#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003678#define TRANS_VTOTAL_SHIFT 16
3679#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003680#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003681#define TRANS_VBLANK_END_SHIFT 16
3682#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003683#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003684#define TRANS_VSYNC_END_SHIFT 16
3685#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003686#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003687
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003688#define _TRANSA_DATA_M1 0xe0030
3689#define _TRANSA_DATA_N1 0xe0034
3690#define _TRANSA_DATA_M2 0xe0038
3691#define _TRANSA_DATA_N2 0xe003c
3692#define _TRANSA_DP_LINK_M1 0xe0040
3693#define _TRANSA_DP_LINK_N1 0xe0044
3694#define _TRANSA_DP_LINK_M2 0xe0048
3695#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003696
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003697/* Per-transcoder DIP controls */
3698
3699#define _VIDEO_DIP_CTL_A 0xe0200
3700#define _VIDEO_DIP_DATA_A 0xe0208
3701#define _VIDEO_DIP_GCP_A 0xe0210
3702
3703#define _VIDEO_DIP_CTL_B 0xe1200
3704#define _VIDEO_DIP_DATA_B 0xe1208
3705#define _VIDEO_DIP_GCP_B 0xe1210
3706
3707#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3708#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3709#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3710
Ville Syrjäläb9064872013-01-24 15:29:31 +02003711#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3712#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3713#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003714
Ville Syrjäläb9064872013-01-24 15:29:31 +02003715#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3716#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3717#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003718
3719#define VLV_TVIDEO_DIP_CTL(pipe) \
3720 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3721#define VLV_TVIDEO_DIP_DATA(pipe) \
3722 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3723#define VLV_TVIDEO_DIP_GCP(pipe) \
3724 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3725
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003726/* Haswell DIP controls */
3727#define HSW_VIDEO_DIP_CTL_A 0x60200
3728#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3729#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3730#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3731#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3732#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3733#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3734#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3735#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3736#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3737#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3738#define HSW_VIDEO_DIP_GCP_A 0x60210
3739
3740#define HSW_VIDEO_DIP_CTL_B 0x61200
3741#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3742#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3743#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3744#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3745#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3746#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3747#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3748#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3749#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3750#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3751#define HSW_VIDEO_DIP_GCP_B 0x61210
3752
3753#define HSW_TVIDEO_DIP_CTL(pipe) \
3754 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3755#define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3756 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3757#define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3758 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3759#define HSW_TVIDEO_DIP_GCP(pipe) \
3760 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3761
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003762#define _TRANS_HTOTAL_B 0xe1000
3763#define _TRANS_HBLANK_B 0xe1004
3764#define _TRANS_HSYNC_B 0xe1008
3765#define _TRANS_VTOTAL_B 0xe100c
3766#define _TRANS_VBLANK_B 0xe1010
3767#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003768#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003769
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003770#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3771#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3772#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3773#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3774#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3775#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003776#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3777 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003778
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003779#define _TRANSB_DATA_M1 0xe1030
3780#define _TRANSB_DATA_N1 0xe1034
3781#define _TRANSB_DATA_M2 0xe1038
3782#define _TRANSB_DATA_N2 0xe103c
3783#define _TRANSB_DP_LINK_M1 0xe1040
3784#define _TRANSB_DP_LINK_N1 0xe1044
3785#define _TRANSB_DP_LINK_M2 0xe1048
3786#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003787
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003788#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3789#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3790#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3791#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3792#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3793#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3794#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3795#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3796
3797#define _TRANSACONF 0xf0008
3798#define _TRANSBCONF 0xf1008
3799#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003800#define TRANS_DISABLE (0<<31)
3801#define TRANS_ENABLE (1<<31)
3802#define TRANS_STATE_MASK (1<<30)
3803#define TRANS_STATE_DISABLE (0<<30)
3804#define TRANS_STATE_ENABLE (1<<30)
3805#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3806#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3807#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3808#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003809#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003810#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003811#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003812#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003813#define TRANS_8BPC (0<<5)
3814#define TRANS_10BPC (1<<5)
3815#define TRANS_6BPC (2<<5)
3816#define TRANS_12BPC (3<<5)
3817
Daniel Vetterce401412012-10-31 22:52:30 +01003818#define _TRANSA_CHICKEN1 0xf0060
3819#define _TRANSB_CHICKEN1 0xf1060
3820#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
3821#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003822#define _TRANSA_CHICKEN2 0xf0064
3823#define _TRANSB_CHICKEN2 0xf1064
3824#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Daniel Vetter23670b322012-11-01 09:15:30 +01003825#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
3826
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003827
Jesse Barnes291427f2011-07-29 12:42:37 -07003828#define SOUTH_CHICKEN1 0xc2000
3829#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3830#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02003831#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3832#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3833#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003834#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02003835#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
3836#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
3837#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003838
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003839#define _FDI_RXA_CHICKEN 0xc200c
3840#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003841#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3842#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003843#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003844
Jesse Barnes382b0932010-10-07 16:01:25 -07003845#define SOUTH_DSPCLK_GATE_D 0xc2020
3846#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003847#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07003848
Zhenyu Wangb9055052009-06-05 15:38:38 +08003849/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003850#define _FDI_TXA_CTL 0x60100
3851#define _FDI_TXB_CTL 0x61100
3852#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003853#define FDI_TX_DISABLE (0<<31)
3854#define FDI_TX_ENABLE (1<<31)
3855#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3856#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3857#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3858#define FDI_LINK_TRAIN_NONE (3<<28)
3859#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3860#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3861#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3862#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3863#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3864#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3865#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3866#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3868 SNB has different settings. */
3869/* SNB A-stepping */
3870#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3871#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3872#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3873#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3874/* SNB B-stepping */
3875#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3876#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3877#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3878#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3879#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003880#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3881#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3882#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3883#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3884#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003885/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003886#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003887
3888/* Ivybridge has different bits for lolz */
3889#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3890#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3891#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3892#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3893
Zhenyu Wangb9055052009-06-05 15:38:38 +08003894/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003895#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003896#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003897#define FDI_SCRAMBLING_ENABLE (0<<7)
3898#define FDI_SCRAMBLING_DISABLE (1<<7)
3899
3900/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003901#define _FDI_RXA_CTL 0xf000c
3902#define _FDI_RXB_CTL 0xf100c
3903#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003904#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003905/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003906#define FDI_FS_ERRC_ENABLE (1<<27)
3907#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003908#define FDI_DP_PORT_WIDTH_X8 (7<<19)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02003909#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003910#define FDI_8BPC (0<<16)
3911#define FDI_10BPC (1<<16)
3912#define FDI_6BPC (2<<16)
3913#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00003914#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003915#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3916#define FDI_RX_PLL_ENABLE (1<<13)
3917#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3918#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3919#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3920#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3921#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003922#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003923/* CPT */
3924#define FDI_AUTO_TRAINING (1<<10)
3925#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3926#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3927#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3928#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3929#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03003930/* LPT */
3931#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3932#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003933
Paulo Zanoni04945642012-11-01 21:00:59 -02003934#define _FDI_RXA_MISC 0xf0010
3935#define _FDI_RXB_MISC 0xf1010
3936#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
3937#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
3938#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
3939#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
3940#define FDI_RX_TP1_TO_TP2_48 (2<<20)
3941#define FDI_RX_TP1_TO_TP2_64 (3<<20)
3942#define FDI_RX_FDI_DELAY_90 (0x90<<0)
3943#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3944
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003945#define _FDI_RXA_TUSIZE1 0xf0030
3946#define _FDI_RXA_TUSIZE2 0xf0038
3947#define _FDI_RXB_TUSIZE1 0xf1030
3948#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003949#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3950#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003951
3952/* FDI_RX interrupt register format */
3953#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3954#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3955#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3956#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3957#define FDI_RX_FS_CODE_ERR (1<<6)
3958#define FDI_RX_FE_CODE_ERR (1<<5)
3959#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3960#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3961#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3962#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3963#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3964
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003965#define _FDI_RXA_IIR 0xf0014
3966#define _FDI_RXA_IMR 0xf0018
3967#define _FDI_RXB_IIR 0xf1014
3968#define _FDI_RXB_IMR 0xf1018
3969#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3970#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003971
3972#define FDI_PLL_CTL_1 0xfe000
3973#define FDI_PLL_CTL_2 0xfe004
3974
Zhenyu Wangb9055052009-06-05 15:38:38 +08003975/* or SDVOB */
3976#define HDMIB 0xe1140
3977#define PORT_ENABLE (1 << 31)
Paulo Zanoni3573c412011-10-14 18:16:22 -03003978#define TRANSCODER(pipe) ((pipe) << 30)
3979#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3980#define TRANSCODER_MASK (1 << 30)
3981#define TRANSCODER_MASK_CPT (3 << 29)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003982#define COLOR_FORMAT_8bpc (0)
3983#define COLOR_FORMAT_12bpc (3 << 26)
3984#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3985#define SDVO_ENCODING (0)
3986#define TMDS_ENCODING (2 << 10)
3987#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08003988/* CPT */
3989#define HDMI_MODE_SELECT (1 << 9)
3990#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003991#define SDVOB_BORDER_ENABLE (1 << 7)
3992#define AUDIO_ENABLE (1 << 6)
3993#define VSYNC_ACTIVE_HIGH (1 << 4)
3994#define HSYNC_ACTIVE_HIGH (1 << 3)
3995#define PORT_DETECTED (1 << 2)
3996
Zhao Yakui461ed3c2010-03-30 15:11:33 +08003997/* PCH SDVOB multiplex with HDMIB */
3998#define PCH_SDVOB HDMIB
3999
Zhenyu Wangb9055052009-06-05 15:38:38 +08004000#define HDMIC 0xe1150
4001#define HDMID 0xe1160
4002
4003#define PCH_LVDS 0xe1180
4004#define LVDS_DETECTED (1 << 1)
4005
Shobhit Kumar98364372012-06-15 11:55:14 -07004006/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004007#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4008#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4009#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4010#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4011#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004012
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004013#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4014#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4015#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4016#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4017#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004018
Zhenyu Wangb9055052009-06-05 15:38:38 +08004019#define PCH_PP_STATUS 0xc7200
4020#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004021#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004022#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004023#define EDP_FORCE_VDD (1 << 3)
4024#define EDP_BLC_ENABLE (1 << 2)
4025#define PANEL_POWER_RESET (1 << 1)
4026#define PANEL_POWER_OFF (0 << 0)
4027#define PANEL_POWER_ON (1 << 0)
4028#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004029#define PANEL_PORT_SELECT_MASK (3 << 30)
4030#define PANEL_PORT_SELECT_LVDS (0 << 30)
4031#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004032#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004033#define PANEL_PORT_SELECT_DPC (2 << 30)
4034#define PANEL_PORT_SELECT_DPD (3 << 30)
4035#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4036#define PANEL_POWER_UP_DELAY_SHIFT 16
4037#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4038#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4039
Zhenyu Wangb9055052009-06-05 15:38:38 +08004040#define PCH_PP_OFF_DELAYS 0xc720c
Daniel Vetter82ed61f2012-10-20 20:57:41 +02004041#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4042#define PANEL_POWER_PORT_LVDS (0 << 30)
4043#define PANEL_POWER_PORT_DP_A (1 << 30)
4044#define PANEL_POWER_PORT_DP_C (2 << 30)
4045#define PANEL_POWER_PORT_DP_D (3 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004046#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4047#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4048#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4049#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4050
Zhenyu Wangb9055052009-06-05 15:38:38 +08004051#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004052#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4053#define PP_REFERENCE_DIVIDER_SHIFT 8
4054#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4055#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004056
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004057#define PCH_DP_B 0xe4100
4058#define PCH_DPB_AUX_CH_CTL 0xe4110
4059#define PCH_DPB_AUX_CH_DATA1 0xe4114
4060#define PCH_DPB_AUX_CH_DATA2 0xe4118
4061#define PCH_DPB_AUX_CH_DATA3 0xe411c
4062#define PCH_DPB_AUX_CH_DATA4 0xe4120
4063#define PCH_DPB_AUX_CH_DATA5 0xe4124
4064
4065#define PCH_DP_C 0xe4200
4066#define PCH_DPC_AUX_CH_CTL 0xe4210
4067#define PCH_DPC_AUX_CH_DATA1 0xe4214
4068#define PCH_DPC_AUX_CH_DATA2 0xe4218
4069#define PCH_DPC_AUX_CH_DATA3 0xe421c
4070#define PCH_DPC_AUX_CH_DATA4 0xe4220
4071#define PCH_DPC_AUX_CH_DATA5 0xe4224
4072
4073#define PCH_DP_D 0xe4300
4074#define PCH_DPD_AUX_CH_CTL 0xe4310
4075#define PCH_DPD_AUX_CH_DATA1 0xe4314
4076#define PCH_DPD_AUX_CH_DATA2 0xe4318
4077#define PCH_DPD_AUX_CH_DATA3 0xe431c
4078#define PCH_DPD_AUX_CH_DATA4 0xe4320
4079#define PCH_DPD_AUX_CH_DATA5 0xe4324
4080
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004081/* CPT */
4082#define PORT_TRANS_A_SEL_CPT 0
4083#define PORT_TRANS_B_SEL_CPT (1<<29)
4084#define PORT_TRANS_C_SEL_CPT (2<<29)
4085#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004086#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004087#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4088#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004089
4090#define TRANS_DP_CTL_A 0xe0300
4091#define TRANS_DP_CTL_B 0xe1300
4092#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004093#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004094#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4095#define TRANS_DP_PORT_SEL_B (0<<29)
4096#define TRANS_DP_PORT_SEL_C (1<<29)
4097#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004098#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004099#define TRANS_DP_PORT_SEL_MASK (3<<29)
4100#define TRANS_DP_AUDIO_ONLY (1<<26)
4101#define TRANS_DP_ENH_FRAMING (1<<18)
4102#define TRANS_DP_8BPC (0<<9)
4103#define TRANS_DP_10BPC (1<<9)
4104#define TRANS_DP_6BPC (2<<9)
4105#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004106#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004107#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4108#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4109#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4110#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004111#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004112
4113/* SNB eDP training params */
4114/* SNB A-stepping */
4115#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4116#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4117#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4118#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4119/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004120#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4121#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4122#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4123#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4124#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004125#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4126
Keith Packard1a2eb462011-11-16 16:26:07 -08004127/* IVB */
4128#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4129#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4130#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4131#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4132#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4133#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4134#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4135
4136/* legacy values */
4137#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4138#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4139#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4140#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4141#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4142
4143#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4144
Zou Nan haicae58522010-11-09 17:17:32 +08004145#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004146#define FORCEWAKE_VLV 0x1300b0
4147#define FORCEWAKE_ACK_VLV 0x1300b4
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004148#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004149#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08004150#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004151#define FORCEWAKE_KERNEL 0x1
4152#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004153#define FORCEWAKE_MT_ACK 0x130040
4154#define ECOBUS 0xa180
4155#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004156
Ben Widawskydd202c62012-02-09 10:15:18 +01004157#define GTFIFODBG 0x120000
4158#define GT_FIFO_CPU_ERROR_MASK 7
4159#define GT_FIFO_OVFERR (1<<2)
4160#define GT_FIFO_IAWRERR (1<<1)
4161#define GT_FIFO_IARDERR (1<<0)
4162
Chris Wilson91355832011-03-04 19:22:40 +00004163#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004164#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004165
Daniel Vetter80e829f2012-03-31 11:21:57 +02004166#define GEN6_UCGCTL1 0x9400
4167# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004168# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004169
Eric Anholt406478d2011-11-07 16:07:04 -08004170#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004171# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004172# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004173# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004174# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004175# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004176
Jesse Barnese3f33d42012-06-14 11:04:50 -07004177#define GEN7_UCGCTL4 0x940c
4178#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4179
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004180#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004181#define GEN6_TURBO_DISABLE (1<<31)
4182#define GEN6_FREQUENCY(x) ((x)<<25)
4183#define GEN6_OFFSET(x) ((x)<<19)
4184#define GEN6_AGGRESSIVE_TURBO (0<<15)
4185#define GEN6_RC_VIDEO_FREQ 0xA00C
4186#define GEN6_RC_CONTROL 0xA090
4187#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4188#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4189#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4190#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4191#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4192#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4193#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4194#define GEN6_RP_DOWN_TIMEOUT 0xA010
4195#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004196#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004197#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004198#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004199#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004200#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004201#define GEN6_RP_CONTROL 0xA024
4202#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004203#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4204#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4205#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4206#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4207#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004208#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4209#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004210#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4211#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4212#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004213#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004214#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004215#define GEN6_RP_UP_THRESHOLD 0xA02C
4216#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004217#define GEN6_RP_CUR_UP_EI 0xA050
4218#define GEN6_CURICONT_MASK 0xffffff
4219#define GEN6_RP_CUR_UP 0xA054
4220#define GEN6_CURBSYTAVG_MASK 0xffffff
4221#define GEN6_RP_PREV_UP 0xA058
4222#define GEN6_RP_CUR_DOWN_EI 0xA05C
4223#define GEN6_CURIAVG_MASK 0xffffff
4224#define GEN6_RP_CUR_DOWN 0xA060
4225#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004226#define GEN6_RP_UP_EI 0xA068
4227#define GEN6_RP_DOWN_EI 0xA06C
4228#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4229#define GEN6_RC_STATE 0xA094
4230#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4231#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4232#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4233#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4234#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4235#define GEN6_RC_SLEEP 0xA0B0
4236#define GEN6_RC1e_THRESHOLD 0xA0B4
4237#define GEN6_RC6_THRESHOLD 0xA0B8
4238#define GEN6_RC6p_THRESHOLD 0xA0BC
4239#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004240#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004241
4242#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004243#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004244#define GEN6_PMIIR 0x44028
4245#define GEN6_PMIER 0x4402C
4246#define GEN6_PM_MBOX_EVENT (1<<25)
4247#define GEN6_PM_THERMAL_EVENT (1<<24)
4248#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4249#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4250#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4251#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4252#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004253#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4254 GEN6_PM_RP_DOWN_THRESHOLD | \
4255 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004256
Ben Widawskycce66a22012-03-27 18:59:38 -07004257#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4258#define GEN6_GT_GFX_RC6 0x138108
4259#define GEN6_GT_GFX_RC6p 0x13810C
4260#define GEN6_GT_GFX_RC6pp 0x138110
4261
Chris Wilson8fd26852010-12-08 18:40:43 +00004262#define GEN6_PCODE_MAILBOX 0x138124
4263#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004264#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004265#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4266#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004267#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4268#define GEN6_PCODE_READ_RC6VIDS 0x5
Ben Widawsky7083e052013-02-01 16:41:14 -08004269#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4270#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Chris Wilson8fd26852010-12-08 18:40:43 +00004271#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004272#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00004273
Ben Widawsky4d855292011-12-12 19:34:16 -08004274#define GEN6_GT_CORE_STATUS 0x138060
4275#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4276#define GEN6_RCn_MASK 7
4277#define GEN6_RC0 0
4278#define GEN6_RC3 2
4279#define GEN6_RC6 3
4280#define GEN6_RC7 4
4281
Ben Widawskye3689192012-05-25 16:56:22 -07004282#define GEN7_MISCCPCTL (0x9424)
4283#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4284
4285/* IVYBRIDGE DPF */
4286#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4287#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4288#define GEN7_PARITY_ERROR_VALID (1<<13)
4289#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4290#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4291#define GEN7_PARITY_ERROR_ROW(reg) \
4292 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4293#define GEN7_PARITY_ERROR_BANK(reg) \
4294 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4295#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4296 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4297#define GEN7_L3CDERRST1_ENABLE (1<<7)
4298
Ben Widawskyb9524a12012-05-25 16:56:24 -07004299#define GEN7_L3LOG_BASE 0xB070
4300#define GEN7_L3LOG_SIZE 0x80
4301
Jesse Barnes12f33822012-10-25 12:15:45 -07004302#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4303#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4304#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4305#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4306
Jesse Barnes8ab43972012-10-25 12:15:42 -07004307#define GEN7_ROW_CHICKEN2 0xe4f4
4308#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4309#define DOP_CLOCK_GATING_DISABLE (1<<0)
4310
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004311#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004312#define INTEL_AUDIO_DEVCL 0x808629FB
4313#define INTEL_AUDIO_DEVBLC 0x80862801
4314#define INTEL_AUDIO_DEVCTG 0x80862802
4315
4316#define G4X_AUD_CNTL_ST 0x620B4
4317#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4318#define G4X_ELDV_DEVCTG (1 << 14)
4319#define G4X_ELD_ADDR (0xf << 5)
4320#define G4X_ELD_ACK (1 << 4)
4321#define G4X_HDMIW_HDMIEDID 0x6210C
4322
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004323#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004324#define IBX_HDMIW_HDMIEDID_B 0xE2150
4325#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4326 IBX_HDMIW_HDMIEDID_A, \
4327 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004328#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004329#define IBX_AUD_CNTL_ST_B 0xE21B4
4330#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4331 IBX_AUD_CNTL_ST_A, \
4332 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004333#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4334#define IBX_ELD_ADDRESS (0x1f << 5)
4335#define IBX_ELD_ACK (1 << 4)
4336#define IBX_AUD_CNTL_ST2 0xE20C0
4337#define IBX_ELD_VALIDB (1 << 0)
4338#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004339
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004340#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004341#define CPT_HDMIW_HDMIEDID_B 0xE5150
4342#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4343 CPT_HDMIW_HDMIEDID_A, \
4344 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004345#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004346#define CPT_AUD_CNTL_ST_B 0xE51B4
4347#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4348 CPT_AUD_CNTL_ST_A, \
4349 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004350#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004351
Eric Anholtae662d32012-01-03 09:23:29 -08004352/* These are the 4 32-bit write offset registers for each stream
4353 * output buffer. It determines the offset from the
4354 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4355 */
4356#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4357
Wu Fengguangb6daa022012-01-06 14:41:31 -06004358#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004359#define IBX_AUD_CONFIG_B 0xe2100
4360#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4361 IBX_AUD_CONFIG_A, \
4362 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004363#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004364#define CPT_AUD_CONFIG_B 0xe5100
4365#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4366 CPT_AUD_CONFIG_A, \
4367 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004368#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4369#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4370#define AUD_CONFIG_UPPER_N_SHIFT 20
4371#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4372#define AUD_CONFIG_LOWER_N_SHIFT 4
4373#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4374#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4375#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4376#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4377
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004378/* HSW Audio */
4379#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4380#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4381#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4382 HSW_AUD_CONFIG_A, \
4383 HSW_AUD_CONFIG_B)
4384
4385#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4386#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4387#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4388 HSW_AUD_MISC_CTRL_A, \
4389 HSW_AUD_MISC_CTRL_B)
4390
4391#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4392#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4393#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4394 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4395 HSW_AUD_DIP_ELD_CTRL_ST_B)
4396
4397/* Audio Digital Converter */
4398#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4399#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4400#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4401 HSW_AUD_DIG_CNVT_1, \
4402 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004403#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004404
4405#define HSW_AUD_EDID_DATA_A 0x65050
4406#define HSW_AUD_EDID_DATA_B 0x65150
4407#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4408 HSW_AUD_EDID_DATA_A, \
4409 HSW_AUD_EDID_DATA_B)
4410
4411#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4412#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4413#define AUDIO_INACTIVE_C (1<<11)
4414#define AUDIO_INACTIVE_B (1<<7)
4415#define AUDIO_INACTIVE_A (1<<3)
4416#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4417#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4418#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4419#define AUDIO_ELD_VALID_A (1<<0)
4420#define AUDIO_ELD_VALID_B (1<<4)
4421#define AUDIO_ELD_VALID_C (1<<8)
4422#define AUDIO_CP_READY_A (1<<1)
4423#define AUDIO_CP_READY_B (1<<5)
4424#define AUDIO_CP_READY_C (1<<9)
4425
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004426/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02004427#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4428#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4429#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4430#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004431#define HSW_PWR_WELL_ENABLE (1<<31)
4432#define HSW_PWR_WELL_STATE (1<<30)
4433#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004434#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4435#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004436#define HSW_PWR_WELL_FORCE_ON (1<<19)
4437#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004438
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004439/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004440#define TRANS_DDI_FUNC_CTL_A 0x60400
4441#define TRANS_DDI_FUNC_CTL_B 0x61400
4442#define TRANS_DDI_FUNC_CTL_C 0x62400
4443#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4444#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4445 TRANS_DDI_FUNC_CTL_B)
4446#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004447/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004448#define TRANS_DDI_PORT_MASK (7<<28)
4449#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4450#define TRANS_DDI_PORT_NONE (0<<28)
4451#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4452#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4453#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4454#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4455#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4456#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4457#define TRANS_DDI_BPC_MASK (7<<20)
4458#define TRANS_DDI_BPC_8 (0<<20)
4459#define TRANS_DDI_BPC_10 (1<<20)
4460#define TRANS_DDI_BPC_6 (2<<20)
4461#define TRANS_DDI_BPC_12 (3<<20)
4462#define TRANS_DDI_PVSYNC (1<<17)
4463#define TRANS_DDI_PHSYNC (1<<16)
4464#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4465#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4466#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4467#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4468#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4469#define TRANS_DDI_BFI_ENABLE (1<<4)
4470#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4471#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4472#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004473
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004474/* DisplayPort Transport Control */
4475#define DP_TP_CTL_A 0x64040
4476#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004477#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4478#define DP_TP_CTL_ENABLE (1<<31)
4479#define DP_TP_CTL_MODE_SST (0<<27)
4480#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004481#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004482#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004483#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4484#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4485#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004486#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4487#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004488#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004489#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004490
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004491/* DisplayPort Transport Status */
4492#define DP_TP_STATUS_A 0x64044
4493#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004494#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004495#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004496#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4497
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004498/* DDI Buffer Control */
4499#define DDI_BUF_CTL_A 0x64000
4500#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004501#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4502#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004503#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004504#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004505#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004506#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004507#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004508#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004509#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4510#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004511#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4512#define DDI_BUF_EMP_MASK (0xf<<24)
4513#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02004514#define DDI_A_4_LANES (1<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004515#define DDI_PORT_WIDTH_X1 (0<<1)
4516#define DDI_PORT_WIDTH_X2 (1<<1)
4517#define DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004518#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4519
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004520/* DDI Buffer Translations */
4521#define DDI_BUF_TRANS_A 0x64E00
4522#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004523#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004524
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004525/* Sideband Interface (SBI) is programmed indirectly, via
4526 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4527 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004528#define SBI_ADDR 0xC6000
4529#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004530#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004531#define SBI_CTL_DEST_ICLK (0x0<<16)
4532#define SBI_CTL_DEST_MPHY (0x1<<16)
4533#define SBI_CTL_OP_IORD (0x2<<8)
4534#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004535#define SBI_CTL_OP_CRRD (0x6<<8)
4536#define SBI_CTL_OP_CRWR (0x7<<8)
4537#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004538#define SBI_RESPONSE_SUCCESS (0x0<<1)
4539#define SBI_BUSY (0x1<<0)
4540#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004541
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004542/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004543#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004544#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4545#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4546#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4547#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004548#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004549#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004550#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004551#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02004552#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004553#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004554#define SBI_SSCAUXDIV6 0x0610
4555#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004556#define SBI_DBUFF0 0x2a00
Paulo Zanonidde86e22012-12-01 12:04:25 -02004557#define SBI_DBUFF0_ENABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004558
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004559/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004560#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004561#define PIXCLK_GATE_UNGATE (1<<0)
4562#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004563
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004564/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004565#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004566#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004567#define SPLL_PLL_SSC (1<<28)
4568#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004569#define SPLL_PLL_FREQ_810MHz (0<<26)
4570#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004571
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004572/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004573#define WRPLL_CTL1 0x46040
4574#define WRPLL_CTL2 0x46060
4575#define WRPLL_PLL_ENABLE (1<<31)
4576#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004577#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004578#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004579/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004580#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4581#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4582#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004583
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004584/* Port clock selection */
4585#define PORT_CLK_SEL_A 0x46100
4586#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004587#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004588#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4589#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4590#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004591#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004592#define PORT_CLK_SEL_WRPLL1 (4<<29)
4593#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004594#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004595
Paulo Zanonibb523fc2012-10-23 18:29:56 -02004596/* Transcoder clock selection */
4597#define TRANS_CLK_SEL_A 0x46140
4598#define TRANS_CLK_SEL_B 0x46144
4599#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4600/* For each transcoder, we need to select the corresponding port clock */
4601#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4602#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004603
Paulo Zanonic9809792012-10-23 18:30:00 -02004604#define _TRANSA_MSA_MISC 0x60410
4605#define _TRANSB_MSA_MISC 0x61410
4606#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4607 _TRANSB_MSA_MISC)
4608#define TRANS_MSA_SYNC_CLK (1<<0)
4609#define TRANS_MSA_6_BPC (0<<5)
4610#define TRANS_MSA_8_BPC (1<<5)
4611#define TRANS_MSA_10_BPC (2<<5)
4612#define TRANS_MSA_12_BPC (3<<5)
4613#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03004614
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004615/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004616#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004617#define LCPLL_PLL_DISABLE (1<<31)
4618#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004619#define LCPLL_CLK_FREQ_MASK (3<<26)
4620#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004621#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004622#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004623#define LCPLL_CD_SOURCE_FCLK (1<<21)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004624
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004625/* Pipe WM_LINETIME - watermark line time */
4626#define PIPE_WM_LINETIME_A 0x45270
4627#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004628#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4629 PIPE_WM_LINETIME_B)
4630#define PIPE_WM_LINETIME_MASK (0x1ff)
4631#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004632#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004633#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004634
4635/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004636#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004637#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4638#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4639#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4640
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004641#define WM_DBG 0x45280
4642#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4643#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4644#define WM_DBG_DISALLOW_SPRITE (1<<2)
4645
Jesse Barnes585fb112008-07-29 11:54:06 -07004646#endif /* _I915_REG_H_ */