blob: 693baf90db911e0bd1ed098fae24c6306443c244 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020039 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070041 */
42#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100043#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Ben Widawskye76e9ae2012-11-04 09:21:27 -080044#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
Ben Widawsky03752f52012-11-04 09:21:28 -080049#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
Ben Widawskye76e9ae2012-11-04 09:21:27 -080051
Zhenyu Wang14bc4902009-11-11 01:25:25 +080052
Jesse Barnes585fb112008-07-29 11:54:06 -070053/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080061#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070062#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070067#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070087
88/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070089#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070091#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020094#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070095
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070096#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
97#define GEN6_MBC_SNPCR_SHIFT 21
98#define GEN6_MBC_SNPCR_MASK (3<<21)
99#define GEN6_MBC_SNPCR_MAX (0<<21)
100#define GEN6_MBC_SNPCR_MED (1<<21)
101#define GEN6_MBC_SNPCR_LOW (2<<21)
102#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
103
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100104#define GEN6_MBCTL 0x0907c
105#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
106#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
107#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
108#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
109#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
110
Eric Anholtcff458c2010-11-18 09:31:14 +0800111#define GEN6_GDRST 0x941c
112#define GEN6_GRDOM_FULL (1 << 0)
113#define GEN6_GRDOM_RENDER (1 << 1)
114#define GEN6_GRDOM_MEDIA (1 << 2)
115#define GEN6_GRDOM_BLT (1 << 3)
116
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100117#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
118#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
119#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
120#define PP_DIR_DCLV_2G 0xffffffff
121
122#define GAM_ECOCHK 0x4090
123#define ECOCHK_SNB_BIT (1<<10)
124#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
125#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
128#define ECOBITS_PPGTT_CACHE64B (3<<8)
129#define ECOBITS_PPGTT_CACHE4B (0<<8)
130
Daniel Vetterbe901a52012-04-11 20:42:39 +0200131#define GAB_CTL 0x24000
132#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
133
Jesse Barnes585fb112008-07-29 11:54:06 -0700134/* VGA stuff */
135
136#define VGA_ST01_MDA 0x3ba
137#define VGA_ST01_CGA 0x3da
138
139#define VGA_MSR_WRITE 0x3c2
140#define VGA_MSR_READ 0x3cc
141#define VGA_MSR_MEM_EN (1<<1)
142#define VGA_MSR_CGA_MODE (1<<0)
143
144#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100145#define SR01 1
Jesse Barnes585fb112008-07-29 11:54:06 -0700146#define VGA_SR_DATA 0x3c5
147
148#define VGA_AR_INDEX 0x3c0
149#define VGA_AR_VID_EN (1<<5)
150#define VGA_AR_DATA_WRITE 0x3c0
151#define VGA_AR_DATA_READ 0x3c1
152
153#define VGA_GR_INDEX 0x3ce
154#define VGA_GR_DATA 0x3cf
155/* GR05 */
156#define VGA_GR_MEM_READ_MODE_SHIFT 3
157#define VGA_GR_MEM_READ_MODE_PLANE 1
158/* GR06 */
159#define VGA_GR_MEM_MODE_MASK 0xc
160#define VGA_GR_MEM_MODE_SHIFT 2
161#define VGA_GR_MEM_A0000_AFFFF 0
162#define VGA_GR_MEM_A0000_BFFFF 1
163#define VGA_GR_MEM_B0000_B7FFF 2
164#define VGA_GR_MEM_B0000_BFFFF 3
165
166#define VGA_DACMASK 0x3c6
167#define VGA_DACRX 0x3c7
168#define VGA_DACWX 0x3c8
169#define VGA_DACDATA 0x3c9
170
171#define VGA_CR_INDEX_MDA 0x3b4
172#define VGA_CR_DATA_MDA 0x3b5
173#define VGA_CR_INDEX_CGA 0x3d4
174#define VGA_CR_DATA_CGA 0x3d5
175
176/*
177 * Memory interface instructions used by the kernel
178 */
179#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
180
181#define MI_NOOP MI_INSTR(0, 0)
182#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
183#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200184#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700185#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
186#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
187#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
188#define MI_FLUSH MI_INSTR(0x04, 0)
189#define MI_READ_FLUSH (1 << 0)
190#define MI_EXE_FLUSH (1 << 1)
191#define MI_NO_WRITE_FLUSH (1 << 2)
192#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
193#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800194#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700195#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800196#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
197#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700198#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400199#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200200#define MI_OVERLAY_CONTINUE (0x0<<21)
201#define MI_OVERLAY_ON (0x1<<21)
202#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700203#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500204#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700205#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500206#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200207/* IVB has funny definitions for which plane to flip. */
208#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
209#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
210#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
211#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
212#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
213#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700214#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
215#define MI_ARB_ENABLE (1<<0)
216#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200217
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800218#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
219#define MI_MM_SPACE_GTT (1<<8)
220#define MI_MM_SPACE_PHYSICAL (0<<8)
221#define MI_SAVE_EXT_STATE_EN (1<<3)
222#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800223#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800224#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700225#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
226#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
227#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
228#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000229/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
230 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
231 * simply ignores the register load under certain conditions.
232 * - One can actually load arbitrary many arbitrary registers: Simply issue x
233 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
234 */
235#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000236#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700237#define MI_FLUSH_DW_STORE_INDEX (1<<21)
238#define MI_INVALIDATE_TLB (1<<18)
239#define MI_FLUSH_DW_OP_STOREDW (1<<14)
240#define MI_INVALIDATE_BSD (1<<7)
241#define MI_FLUSH_DW_USE_GTT (1<<2)
242#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700243#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100244#define MI_BATCH_NON_SECURE (1)
245/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
246#define MI_BATCH_NON_SECURE_I965 (1<<8)
247#define MI_BATCH_PPGTT_HSW (1<<8)
248#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700249#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100250#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000251#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
252#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
253#define MI_SEMAPHORE_UPDATE (1<<21)
254#define MI_SEMAPHORE_COMPARE (1<<20)
255#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700256#define MI_SEMAPHORE_SYNC_RV (2<<16)
257#define MI_SEMAPHORE_SYNC_RB (0<<16)
258#define MI_SEMAPHORE_SYNC_VR (0<<16)
259#define MI_SEMAPHORE_SYNC_VB (2<<16)
260#define MI_SEMAPHORE_SYNC_BR (2<<16)
261#define MI_SEMAPHORE_SYNC_BV (0<<16)
262#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700263/*
264 * 3D instructions used by the kernel
265 */
266#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
267
268#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
269#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
270#define SC_UPDATE_SCISSOR (0x1<<1)
271#define SC_ENABLE_MASK (0x1<<0)
272#define SC_ENABLE (0x1<<0)
273#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
274#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
275#define SCI_YMIN_MASK (0xffff<<16)
276#define SCI_XMIN_MASK (0xffff<<0)
277#define SCI_YMAX_MASK (0xffff<<16)
278#define SCI_XMAX_MASK (0xffff<<0)
279#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
280#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
281#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
282#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
283#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
284#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
285#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
286#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
287#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
288#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
289#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
290#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
291#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
292#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
293#define BLT_DEPTH_8 (0<<24)
294#define BLT_DEPTH_16_565 (1<<24)
295#define BLT_DEPTH_16_1555 (2<<24)
296#define BLT_DEPTH_32 (3<<24)
297#define BLT_ROP_GXCOPY (0xcc<<16)
298#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
299#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
300#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
301#define ASYNC_FLIP (1<<22)
302#define DISPLAY_PLANE_A (0<<20)
303#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200304#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200305#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700306#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200307#define PIPE_CONTROL_QW_WRITE (1<<14)
308#define PIPE_CONTROL_DEPTH_STALL (1<<13)
309#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200310#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200311#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
312#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
313#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
314#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200315#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
316#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
317#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200318#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200319#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700320#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700321
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100322
323/*
324 * Reset registers
325 */
326#define DEBUG_RESET_I830 0x6070
327#define DEBUG_RESET_FULL (1<<7)
328#define DEBUG_RESET_RENDER (1<<8)
329#define DEBUG_RESET_DISPLAY (1<<9)
330
Jesse Barnes57f350b2012-03-28 13:39:25 -0700331/*
332 * DPIO - a special bus for various display related registers to hide behind:
333 * 0x800c: m1, m2, n, p1, p2, k dividers
334 * 0x8014: REF and SFR select
335 * 0x8014: N divider, VCO select
336 * 0x801c/3c: core clock bits
337 * 0x8048/68: low pass filter coefficients
338 * 0x8100: fast clock controls
339 */
340#define DPIO_PKT 0x2100
341#define DPIO_RID (0<<24)
342#define DPIO_OP_WRITE (1<<16)
343#define DPIO_OP_READ (0<<16)
344#define DPIO_PORTID (0x12<<8)
345#define DPIO_BYTE (0xf<<4)
346#define DPIO_BUSY (1<<0) /* status only */
347#define DPIO_DATA 0x2104
348#define DPIO_REG 0x2108
349#define DPIO_CTL 0x2110
350#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
351#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
352#define DPIO_SFR_BYPASS (1<<1)
353#define DPIO_RESET (1<<0)
354
355#define _DPIO_DIV_A 0x800c
356#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
357#define DPIO_K_SHIFT (24) /* 4 bits */
358#define DPIO_P1_SHIFT (21) /* 3 bits */
359#define DPIO_P2_SHIFT (16) /* 5 bits */
360#define DPIO_N_SHIFT (12) /* 4 bits */
361#define DPIO_ENABLE_CALIBRATION (1<<11)
362#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
363#define DPIO_M2DIV_MASK 0xff
364#define _DPIO_DIV_B 0x802c
365#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
366
367#define _DPIO_REFSFR_A 0x8014
368#define DPIO_REFSEL_OVERRIDE 27
369#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
370#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
371#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530372#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700373#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
374#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
375#define _DPIO_REFSFR_B 0x8034
376#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
377
378#define _DPIO_CORE_CLK_A 0x801c
379#define _DPIO_CORE_CLK_B 0x803c
380#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
381
382#define _DPIO_LFP_COEFF_A 0x8048
383#define _DPIO_LFP_COEFF_B 0x8068
384#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
385
386#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100387
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +0530388#define DPIO_DATA_CHANNEL1 0x8220
389#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530390
Jesse Barnes585fb112008-07-29 11:54:06 -0700391/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800392 * Fence registers
393 */
394#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700395#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800396#define I830_FENCE_START_MASK 0x07f80000
397#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800398#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800399#define I830_FENCE_PITCH_SHIFT 4
400#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200401#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700402#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200403#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800404
405#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800406#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800407
408#define FENCE_REG_965_0 0x03000
409#define I965_FENCE_PITCH_SHIFT 2
410#define I965_FENCE_TILING_Y_SHIFT 1
411#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200412#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800413
Eric Anholt4e901fd2009-10-26 16:44:17 -0700414#define FENCE_REG_SANDYBRIDGE_0 0x100000
415#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
416
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100417/* control register for cpu gtt access */
418#define TILECTL 0x101000
419#define TILECTL_SWZCTL (1 << 0)
420#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
421#define TILECTL_BACKSNOOP_DIS (1 << 3)
422
Jesse Barnesde151cf2008-11-12 10:03:55 -0800423/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700424 * Instruction and interrupt control regs
425 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700426#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200427#define RENDER_RING_BASE 0x02000
428#define BSD_RING_BASE 0x04000
429#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100430#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200431#define RING_TAIL(base) ((base)+0x30)
432#define RING_HEAD(base) ((base)+0x34)
433#define RING_START(base) ((base)+0x38)
434#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000435#define RING_SYNC_0(base) ((base)+0x40)
436#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700437#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
438#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
439#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
440#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
441#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
442#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000443#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200444#define RING_HWS_PGA(base) ((base)+0x80)
445#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100446#define ARB_MODE 0x04030
447#define ARB_MODE_SWIZZLE_SNB (1<<4)
448#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700449#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100450#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
451#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700452#define BSD_HWS_PGA_GEN7 (0x04180)
453#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200454#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000455#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000456#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700457#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700458#define TAIL_ADDR 0x001FFFF8
459#define HEAD_WRAP_COUNT 0xFFE00000
460#define HEAD_WRAP_ONE 0x00200000
461#define HEAD_ADDR 0x001FFFFC
462#define RING_NR_PAGES 0x001FF000
463#define RING_REPORT_MASK 0x00000006
464#define RING_REPORT_64K 0x00000002
465#define RING_REPORT_128K 0x00000004
466#define RING_NO_REPORT 0x00000000
467#define RING_VALID_MASK 0x00000001
468#define RING_VALID 0x00000001
469#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100470#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
471#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000472#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000473#if 0
474#define PRB0_TAIL 0x02030
475#define PRB0_HEAD 0x02034
476#define PRB0_START 0x02038
477#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700478#define PRB1_TAIL 0x02040 /* 915+ only */
479#define PRB1_HEAD 0x02044 /* 915+ only */
480#define PRB1_START 0x02048 /* 915+ only */
481#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000482#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700483#define IPEIR_I965 0x02064
484#define IPEHR_I965 0x02068
485#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700486#define GEN7_INSTDONE_1 0x0206c
487#define GEN7_SC_INSTDONE 0x07100
488#define GEN7_SAMPLER_INSTDONE 0x0e160
489#define GEN7_ROW_INSTDONE 0x0e164
490#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100491#define RING_IPEIR(base) ((base)+0x64)
492#define RING_IPEHR(base) ((base)+0x68)
493#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100494#define RING_INSTPS(base) ((base)+0x70)
495#define RING_DMA_FADD(base) ((base)+0x78)
496#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700497#define INSTPS 0x02070 /* 965+ only */
498#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700499#define ACTHD_I965 0x02074
500#define HWS_PGA 0x02080
501#define HWS_ADDRESS_MASK 0xfffff000
502#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700503#define PWRCTXA 0x2088 /* 965GM+ only */
504#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700505#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700506#define IPEHR 0x0208c
507#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700508#define NOPID 0x02094
509#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200510#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800511
Chris Wilsonf4068392010-10-27 20:36:41 +0100512#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700513#define GEN7_ERR_INT 0x44040
Ben Widawskyb4c145c2012-08-20 16:15:14 -0700514#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Chris Wilsonf4068392010-10-27 20:36:41 +0100515
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700516/* GM45+ chicken bits -- debug workaround bits that may be required
517 * for various sorts of correct behavior. The top 16 bits of each are
518 * the enables for writing to the corresponding low bit.
519 */
520#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100521#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700522#define _3D_CHICKEN2 0x0208c
523/* Disables pipelining of read flushes past the SF-WIZ interface.
524 * Required on all Ironlake steppings according to the B-Spec, but the
525 * particular danger of not doing so is not specified.
526 */
527# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
528#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500529#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700530#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700531
Eric Anholt71cf39b2010-03-08 23:41:55 -0800532#define MI_MODE 0x0209c
533# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800534# define MI_FLUSH_ENABLE (1 << 12)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800535
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700536#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100537#define GEN6_GT_MODE_HI (1 << 9)
538#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700539
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000540#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700541#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100542#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000543#define GFX_RUN_LIST_ENABLE (1<<15)
544#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
545#define GFX_SURFACE_FAULT_ENABLE (1<<12)
546#define GFX_REPLAY_MODE (1<<11)
547#define GFX_PSMI_GRANULARITY (1<<10)
548#define GFX_PPGTT_ENABLE (1<<9)
549
Daniel Vettera7e806d2012-07-11 16:27:55 +0200550#define VLV_DISPLAY_BASE 0x180000
551
Jesse Barnes585fb112008-07-29 11:54:06 -0700552#define SCPD0 0x0209c /* 915+ only */
553#define IER 0x020a0
554#define IIR 0x020a4
555#define IMR 0x020a8
556#define ISR 0x020ac
Jesse Barnes2d809572012-10-25 12:15:44 -0700557#define VLV_GUNIT_CLOCK_GATE 0x182060
558#define GCFG_DIS (1<<8)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700559#define VLV_IIR_RW 0x182084
560#define VLV_IER 0x1820a0
561#define VLV_IIR 0x1820a4
562#define VLV_IMR 0x1820a8
563#define VLV_ISR 0x1820ac
Jesse Barnes585fb112008-07-29 11:54:06 -0700564#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
565#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
566#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800567#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700568#define I915_HWB_OOM_INTERRUPT (1<<13)
569#define I915_SYNC_STATUS_INTERRUPT (1<<12)
570#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
571#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
572#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
573#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
574#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
575#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
576#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
577#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
578#define I915_DEBUG_INTERRUPT (1<<2)
579#define I915_USER_INTERRUPT (1<<1)
580#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800581#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700582#define EIR 0x020b0
583#define EMR 0x020b4
584#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700585#define GM45_ERROR_PAGE_TABLE (1<<5)
586#define GM45_ERROR_MEM_PRIV (1<<4)
587#define I915_ERROR_PAGE_TABLE (1<<4)
588#define GM45_ERROR_CP_PRIV (1<<3)
589#define I915_ERROR_MEMORY_REFRESH (1<<1)
590#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700591#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800592#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000593#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
594 will not assert AGPBUSY# and will only
595 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800596#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700597#define ACTHD 0x020c8
598#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000599#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700600#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800601#define FW_BLC_SELF_EN_MASK (1<<31)
602#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
603#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800604#define MM_BURST_LENGTH 0x00700000
605#define MM_FIFO_WATERMARK 0x0001F000
606#define LM_BURST_LENGTH 0x00000700
607#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700608#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700609
610/* Make render/texture TLB fetches lower priorty than associated data
611 * fetches. This is not turned on by default
612 */
613#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
614
615/* Isoch request wait on GTT enable (Display A/B/C streams).
616 * Make isoch requests stall on the TLB update. May cause
617 * display underruns (test mode only)
618 */
619#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
620
621/* Block grant count for isoch requests when block count is
622 * set to a finite value.
623 */
624#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
625#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
626#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
627#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
628#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
629
630/* Enable render writes to complete in C2/C3/C4 power states.
631 * If this isn't enabled, render writes are prevented in low
632 * power states. That seems bad to me.
633 */
634#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
635
636/* This acknowledges an async flip immediately instead
637 * of waiting for 2TLB fetches.
638 */
639#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
640
641/* Enables non-sequential data reads through arbiter
642 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400643#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700644
645/* Disable FSB snooping of cacheable write cycles from binner/render
646 * command stream
647 */
648#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
649
650/* Arbiter time slice for non-isoch streams */
651#define MI_ARB_TIME_SLICE_MASK (7 << 5)
652#define MI_ARB_TIME_SLICE_1 (0 << 5)
653#define MI_ARB_TIME_SLICE_2 (1 << 5)
654#define MI_ARB_TIME_SLICE_4 (2 << 5)
655#define MI_ARB_TIME_SLICE_6 (3 << 5)
656#define MI_ARB_TIME_SLICE_8 (4 << 5)
657#define MI_ARB_TIME_SLICE_10 (5 << 5)
658#define MI_ARB_TIME_SLICE_14 (6 << 5)
659#define MI_ARB_TIME_SLICE_16 (7 << 5)
660
661/* Low priority grace period page size */
662#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
663#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
664
665/* Disable display A/B trickle feed */
666#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
667
668/* Set display plane priority */
669#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
670#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
671
Jesse Barnes585fb112008-07-29 11:54:06 -0700672#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200673#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700674#define CM0_IZ_OPT_DISABLE (1<<6)
675#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200676#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700677#define CM0_DEPTH_EVICT_DISABLE (1<<4)
678#define CM0_COLOR_EVICT_DISABLE (1<<3)
679#define CM0_DEPTH_WRITE_DISABLE (1<<1)
680#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000681#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700682#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800683#define GFX_FLSH_CNTL_GEN6 0x101008
684#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700685#define ECOSKPD 0x021d0
686#define ECO_GATING_CX_ONLY (1<<3)
687#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700688
Jesse Barnesfb046852012-03-28 13:39:26 -0700689#define CACHE_MODE_1 0x7004 /* IVB+ */
690#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
691
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700692/* GEN6 interrupt control
693 * Note that the per-ring interrupt bits do alias with the global interrupt bits
694 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800695#define GEN6_RENDER_HWSTAM 0x2098
696#define GEN6_RENDER_IMR 0x20a8
697#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
698#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200699#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800700#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
701#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
702#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
703#define GEN6_RENDER_SYNC_STATUS (1 << 2)
704#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
705#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
706
707#define GEN6_BLITTER_HWSTAM 0x22098
708#define GEN6_BLITTER_IMR 0x220a8
709#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
710#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
711#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
712#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100713
Jesse Barnes4efe0702011-01-18 11:25:41 -0800714#define GEN6_BLITTER_ECOSKPD 0x221d0
715#define GEN6_BLITTER_LOCK_SHIFT 16
716#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
717
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100718#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100719#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
720#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
721#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
722#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100723
Chris Wilsonec6a8902011-06-21 18:37:59 +0100724#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100725#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000726#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100727
728#define GEN6_BSD_RNCID 0x12198
729
Ben Widawskya1e969e2012-04-14 18:41:32 -0700730#define GEN7_FF_THREAD_MODE 0x20a0
731#define GEN7_FF_SCHED_MASK 0x0077070
732#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
733#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
734#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
735#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
736#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
737#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
738#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
739#define GEN7_FF_VS_SCHED_HW (0x0<<12)
740#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
741#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
742#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
743#define GEN7_FF_DS_SCHED_HW (0x0<<4)
744
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100745/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700746 * Framebuffer compression (915+ only)
747 */
748
749#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
750#define FBC_LL_BASE 0x03204 /* 4k page aligned */
751#define FBC_CONTROL 0x03208
752#define FBC_CTL_EN (1<<31)
753#define FBC_CTL_PERIODIC (1<<30)
754#define FBC_CTL_INTERVAL_SHIFT (16)
755#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200756#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700757#define FBC_CTL_STRIDE_SHIFT (5)
758#define FBC_CTL_FENCENO (1<<0)
759#define FBC_COMMAND 0x0320c
760#define FBC_CMD_COMPRESS (1<<0)
761#define FBC_STATUS 0x03210
762#define FBC_STAT_COMPRESSING (1<<31)
763#define FBC_STAT_COMPRESSED (1<<30)
764#define FBC_STAT_MODIFIED (1<<29)
765#define FBC_STAT_CURRENT_LINE (1<<0)
766#define FBC_CONTROL2 0x03214
767#define FBC_CTL_FENCE_DBL (0<<4)
768#define FBC_CTL_IDLE_IMM (0<<2)
769#define FBC_CTL_IDLE_FULL (1<<2)
770#define FBC_CTL_IDLE_LINE (2<<2)
771#define FBC_CTL_IDLE_DEBUG (3<<2)
772#define FBC_CTL_CPU_FENCE (1<<1)
773#define FBC_CTL_PLANEA (0<<0)
774#define FBC_CTL_PLANEB (1<<0)
775#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700776#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700777
778#define FBC_LL_SIZE (1536)
779
Jesse Barnes74dff282009-09-14 15:39:40 -0700780/* Framebuffer compression for GM45+ */
781#define DPFC_CB_BASE 0x3200
782#define DPFC_CONTROL 0x3208
783#define DPFC_CTL_EN (1<<31)
784#define DPFC_CTL_PLANEA (0<<30)
785#define DPFC_CTL_PLANEB (1<<30)
786#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100787#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700788#define DPFC_SR_EN (1<<10)
789#define DPFC_CTL_LIMIT_1X (0<<6)
790#define DPFC_CTL_LIMIT_2X (1<<6)
791#define DPFC_CTL_LIMIT_4X (2<<6)
792#define DPFC_RECOMP_CTL 0x320c
793#define DPFC_RECOMP_STALL_EN (1<<27)
794#define DPFC_RECOMP_STALL_WM_SHIFT (16)
795#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
796#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
797#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
798#define DPFC_STATUS 0x3210
799#define DPFC_INVAL_SEG_SHIFT (16)
800#define DPFC_INVAL_SEG_MASK (0x07ff0000)
801#define DPFC_COMP_SEG_SHIFT (0)
802#define DPFC_COMP_SEG_MASK (0x000003ff)
803#define DPFC_STATUS2 0x3214
804#define DPFC_FENCE_YOFF 0x3218
805#define DPFC_CHICKEN 0x3224
806#define DPFC_HT_MODIFY (1<<31)
807
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800808/* Framebuffer compression for Ironlake */
809#define ILK_DPFC_CB_BASE 0x43200
810#define ILK_DPFC_CONTROL 0x43208
811/* The bit 28-8 is reserved */
812#define DPFC_RESERVED (0x1FFFFF00)
813#define ILK_DPFC_RECOMP_CTL 0x4320c
814#define ILK_DPFC_STATUS 0x43210
815#define ILK_DPFC_FENCE_YOFF 0x43218
816#define ILK_DPFC_CHICKEN 0x43224
817#define ILK_FBC_RT_BASE 0x2128
818#define ILK_FBC_RT_VALID (1<<0)
819
820#define ILK_DISPLAY_CHICKEN1 0x42000
821#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400822#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800823
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800824
Jesse Barnes585fb112008-07-29 11:54:06 -0700825/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800826 * Framebuffer compression for Sandybridge
827 *
828 * The following two registers are of type GTTMMADR
829 */
830#define SNB_DPFC_CTL_SA 0x100100
831#define SNB_CPU_FENCE_ENABLE (1<<29)
832#define DPFC_CPU_FENCE_OFFSET 0x100104
833
834
835/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700836 * GPIO regs
837 */
838#define GPIOA 0x5010
839#define GPIOB 0x5014
840#define GPIOC 0x5018
841#define GPIOD 0x501c
842#define GPIOE 0x5020
843#define GPIOF 0x5024
844#define GPIOG 0x5028
845#define GPIOH 0x502c
846# define GPIO_CLOCK_DIR_MASK (1 << 0)
847# define GPIO_CLOCK_DIR_IN (0 << 1)
848# define GPIO_CLOCK_DIR_OUT (1 << 1)
849# define GPIO_CLOCK_VAL_MASK (1 << 2)
850# define GPIO_CLOCK_VAL_OUT (1 << 3)
851# define GPIO_CLOCK_VAL_IN (1 << 4)
852# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
853# define GPIO_DATA_DIR_MASK (1 << 8)
854# define GPIO_DATA_DIR_IN (0 << 9)
855# define GPIO_DATA_DIR_OUT (1 << 9)
856# define GPIO_DATA_VAL_MASK (1 << 10)
857# define GPIO_DATA_VAL_OUT (1 << 11)
858# define GPIO_DATA_VAL_IN (1 << 12)
859# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
860
Chris Wilsonf899fc62010-07-20 15:44:45 -0700861#define GMBUS0 0x5100 /* clock/port select */
862#define GMBUS_RATE_100KHZ (0<<8)
863#define GMBUS_RATE_50KHZ (1<<8)
864#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
865#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
866#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
867#define GMBUS_PORT_DISABLED 0
868#define GMBUS_PORT_SSC 1
869#define GMBUS_PORT_VGADDC 2
870#define GMBUS_PORT_PANEL 3
871#define GMBUS_PORT_DPC 4 /* HDMIC */
872#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800873#define GMBUS_PORT_DPD 6 /* HDMID */
874#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800875#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700876#define GMBUS1 0x5104 /* command/status */
877#define GMBUS_SW_CLR_INT (1<<31)
878#define GMBUS_SW_RDY (1<<30)
879#define GMBUS_ENT (1<<29) /* enable timeout */
880#define GMBUS_CYCLE_NONE (0<<25)
881#define GMBUS_CYCLE_WAIT (1<<25)
882#define GMBUS_CYCLE_INDEX (2<<25)
883#define GMBUS_CYCLE_STOP (4<<25)
884#define GMBUS_BYTE_COUNT_SHIFT 16
885#define GMBUS_SLAVE_INDEX_SHIFT 8
886#define GMBUS_SLAVE_ADDR_SHIFT 1
887#define GMBUS_SLAVE_READ (1<<0)
888#define GMBUS_SLAVE_WRITE (0<<0)
889#define GMBUS2 0x5108 /* status */
890#define GMBUS_INUSE (1<<15)
891#define GMBUS_HW_WAIT_PHASE (1<<14)
892#define GMBUS_STALL_TIMEOUT (1<<13)
893#define GMBUS_INT (1<<12)
894#define GMBUS_HW_RDY (1<<11)
895#define GMBUS_SATOER (1<<10)
896#define GMBUS_ACTIVE (1<<9)
897#define GMBUS3 0x510c /* data buffer bytes 3-0 */
898#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
899#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
900#define GMBUS_NAK_EN (1<<3)
901#define GMBUS_IDLE_EN (1<<2)
902#define GMBUS_HW_WAIT_EN (1<<1)
903#define GMBUS_HW_RDY_EN (1<<0)
904#define GMBUS5 0x5120 /* byte index */
905#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800906
Jesse Barnes585fb112008-07-29 11:54:06 -0700907/*
908 * Clock control & power management
909 */
910
911#define VGA0 0x6000
912#define VGA1 0x6004
913#define VGA_PD 0x6010
914#define VGA0_PD_P2_DIV_4 (1 << 7)
915#define VGA0_PD_P1_DIV_2 (1 << 5)
916#define VGA0_PD_P1_SHIFT 0
917#define VGA0_PD_P1_MASK (0x1f << 0)
918#define VGA1_PD_P2_DIV_4 (1 << 15)
919#define VGA1_PD_P1_DIV_2 (1 << 13)
920#define VGA1_PD_P1_SHIFT 8
921#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800922#define _DPLL_A 0x06014
923#define _DPLL_B 0x06018
924#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700925#define DPLL_VCO_ENABLE (1 << 31)
926#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700927#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700928#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700929#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700930#define DPLL_VGA_MODE_DIS (1 << 28)
931#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
932#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
933#define DPLL_MODE_MASK (3 << 26)
934#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
935#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
936#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
937#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
938#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
939#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500940#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700941#define DPLL_LOCK_VLV (1<<15)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700942#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700943
Jesse Barnes585fb112008-07-29 11:54:06 -0700944#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
945/*
946 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
947 * this field (only one bit may be set).
948 */
949#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
950#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500951#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700952/* i830, required in DVO non-gang */
953#define PLL_P2_DIVIDE_BY_4 (1 << 23)
954#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
955#define PLL_REF_INPUT_DREFCLK (0 << 13)
956#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
957#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
958#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
959#define PLL_REF_INPUT_MASK (3 << 13)
960#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500961/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800962# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
963# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
964# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
965# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
966# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
967
Jesse Barnes585fb112008-07-29 11:54:06 -0700968/*
969 * Parallel to Serial Load Pulse phase selection.
970 * Selects the phase for the 10X DPLL clock for the PCIe
971 * digital display port. The range is 4 to 13; 10 or more
972 * is just a flip delay. The default is 6
973 */
974#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
975#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
976/*
977 * SDVO multiplier for 945G/GM. Not used on 965.
978 */
979#define SDVO_MULTIPLIER_MASK 0x000000ff
980#define SDVO_MULTIPLIER_SHIFT_HIRES 4
981#define SDVO_MULTIPLIER_SHIFT_VGA 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800982#define _DPLL_A_MD 0x0601c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700983/*
984 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
985 *
986 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
987 */
988#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
989#define DPLL_MD_UDI_DIVIDER_SHIFT 24
990/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
991#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
992#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
993/*
994 * SDVO/UDI pixel multiplier.
995 *
996 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
997 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
998 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
999 * dummy bytes in the datastream at an increased clock rate, with both sides of
1000 * the link knowing how many bytes are fill.
1001 *
1002 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1003 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1004 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1005 * through an SDVO command.
1006 *
1007 * This register field has values of multiplication factor minus 1, with
1008 * a maximum multiplier of 5 for SDVO.
1009 */
1010#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1011#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1012/*
1013 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1014 * This best be set to the default value (3) or the CRT won't work. No,
1015 * I don't entirely understand what this does...
1016 */
1017#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1018#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001019#define _DPLL_B_MD 0x06020 /* 965+ only */
1020#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001021
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001022#define _FPA0 0x06040
1023#define _FPA1 0x06044
1024#define _FPB0 0x06048
1025#define _FPB1 0x0604c
1026#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1027#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001028#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001029#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001030#define FP_N_DIV_SHIFT 16
1031#define FP_M1_DIV_MASK 0x00003f00
1032#define FP_M1_DIV_SHIFT 8
1033#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001034#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001035#define FP_M2_DIV_SHIFT 0
1036#define DPLL_TEST 0x606c
1037#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1038#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1039#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1040#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1041#define DPLLB_TEST_N_BYPASS (1 << 19)
1042#define DPLLB_TEST_M_BYPASS (1 << 18)
1043#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1044#define DPLLA_TEST_N_BYPASS (1 << 3)
1045#define DPLLA_TEST_M_BYPASS (1 << 2)
1046#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1047#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001048#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001049#define DSTATE_PLL_D3_OFF (1<<3)
1050#define DSTATE_GFX_CLOCK_GATING (1<<1)
1051#define DSTATE_DOT_CLOCK_GATING (1<<0)
1052#define DSPCLK_GATE_D 0x6200
1053# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1054# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1055# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1056# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1057# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1058# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1059# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1060# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1061# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1062# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1063# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1064# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1065# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1066# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1067# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1068# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1069# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1070# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1071# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1072# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1073# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1074# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1075# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1076# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1077# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1078# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1079# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1080# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1081/**
1082 * This bit must be set on the 830 to prevent hangs when turning off the
1083 * overlay scaler.
1084 */
1085# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1086# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1087# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1088# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1089# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1090
1091#define RENCLK_GATE_D1 0x6204
1092# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1093# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1094# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1095# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1096# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1097# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1098# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1099# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1100# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1101/** This bit must be unset on 855,865 */
1102# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1103# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1104# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1105# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1106/** This bit must be set on 855,865. */
1107# define SV_CLOCK_GATE_DISABLE (1 << 0)
1108# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1109# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1110# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1111# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1112# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1113# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1114# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1115# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1116# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1117# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1118# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1119# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1120# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1121# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1122# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1123# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1124# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1125
1126# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1127/** This bit must always be set on 965G/965GM */
1128# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1129# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1130# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1131# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1132# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1133# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1134/** This bit must always be set on 965G */
1135# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1136# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1137# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1138# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1139# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1140# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1141# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1142# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1143# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1144# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1145# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1146# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1147# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1148# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1149# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1150# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1151# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1152# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1153# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1154
1155#define RENCLK_GATE_D2 0x6208
1156#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1157#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1158#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1159#define RAMCLK_GATE_D 0x6210 /* CRL only */
1160#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001161
Jesse Barnesceb04242012-03-28 13:39:22 -07001162#define FW_BLC_SELF_VLV 0x6500
1163#define FW_CSPWRDWNEN (1<<15)
1164
Jesse Barnes585fb112008-07-29 11:54:06 -07001165/*
1166 * Palette regs
1167 */
1168
Ville Syrjälä4b059982013-01-24 15:29:47 +02001169#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1170#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001171#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001172
Eric Anholt673a3942008-07-30 12:06:12 -07001173/* MCH MMIO space */
1174
1175/*
1176 * MCHBAR mirror.
1177 *
1178 * This mirrors the MCHBAR MMIO space whose location is determined by
1179 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1180 * every way. It is not accessible from the CP register read instructions.
1181 *
1182 */
1183#define MCHBAR_MIRROR_BASE 0x10000
1184
Yuanhan Liu13982612010-12-15 15:42:31 +08001185#define MCHBAR_MIRROR_BASE_SNB 0x140000
1186
Eric Anholt673a3942008-07-30 12:06:12 -07001187/** 915-945 and GM965 MCH register controlling DRAM channel access */
1188#define DCC 0x10200
1189#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1190#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1191#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1192#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1193#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001194#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001195
Li Peng95534262010-05-18 18:58:44 +08001196/** Pineview MCH register contains DDR3 setting */
1197#define CSHRDDR3CTL 0x101a8
1198#define CSHRDDR3CTL_DDR3 (1 << 2)
1199
Eric Anholt673a3942008-07-30 12:06:12 -07001200/** 965 MCH register controlling DRAM channel configuration */
1201#define C0DRB3 0x10206
1202#define C1DRB3 0x10606
1203
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001204/** snb MCH registers for reading the DRAM channel configuration */
1205#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1206#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1207#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1208#define MAD_DIMM_ECC_MASK (0x3 << 24)
1209#define MAD_DIMM_ECC_OFF (0x0 << 24)
1210#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1211#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1212#define MAD_DIMM_ECC_ON (0x3 << 24)
1213#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1214#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1215#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1216#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1217#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1218#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1219#define MAD_DIMM_A_SELECT (0x1 << 16)
1220/* DIMM sizes are in multiples of 256mb. */
1221#define MAD_DIMM_B_SIZE_SHIFT 8
1222#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1223#define MAD_DIMM_A_SIZE_SHIFT 0
1224#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1225
1226
Keith Packardb11248d2009-06-11 22:28:56 -07001227/* Clocking configuration register */
1228#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001229#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001230#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1231#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1232#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1233#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1234#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001235/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001236#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001237#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001238#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001239#define CLKCFG_MEM_533 (1 << 4)
1240#define CLKCFG_MEM_667 (2 << 4)
1241#define CLKCFG_MEM_800 (3 << 4)
1242#define CLKCFG_MEM_MASK (7 << 4)
1243
Jesse Barnesea056c12010-09-10 10:02:13 -07001244#define TSC1 0x11001
1245#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001246#define TR1 0x11006
1247#define TSFS 0x11020
1248#define TSFS_SLOPE_MASK 0x0000ff00
1249#define TSFS_SLOPE_SHIFT 8
1250#define TSFS_INTR_MASK 0x000000ff
1251
Jesse Barnesf97108d2010-01-29 11:27:07 -08001252#define CRSTANDVID 0x11100
1253#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1254#define PXVFREQ_PX_MASK 0x7f000000
1255#define PXVFREQ_PX_SHIFT 24
1256#define VIDFREQ_BASE 0x11110
1257#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1258#define VIDFREQ2 0x11114
1259#define VIDFREQ3 0x11118
1260#define VIDFREQ4 0x1111c
1261#define VIDFREQ_P0_MASK 0x1f000000
1262#define VIDFREQ_P0_SHIFT 24
1263#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1264#define VIDFREQ_P0_CSCLK_SHIFT 20
1265#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1266#define VIDFREQ_P0_CRCLK_SHIFT 16
1267#define VIDFREQ_P1_MASK 0x00001f00
1268#define VIDFREQ_P1_SHIFT 8
1269#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1270#define VIDFREQ_P1_CSCLK_SHIFT 4
1271#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1272#define INTTOEXT_BASE_ILK 0x11300
1273#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1274#define INTTOEXT_MAP3_SHIFT 24
1275#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1276#define INTTOEXT_MAP2_SHIFT 16
1277#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1278#define INTTOEXT_MAP1_SHIFT 8
1279#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1280#define INTTOEXT_MAP0_SHIFT 0
1281#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1282#define MEMSWCTL 0x11170 /* Ironlake only */
1283#define MEMCTL_CMD_MASK 0xe000
1284#define MEMCTL_CMD_SHIFT 13
1285#define MEMCTL_CMD_RCLK_OFF 0
1286#define MEMCTL_CMD_RCLK_ON 1
1287#define MEMCTL_CMD_CHFREQ 2
1288#define MEMCTL_CMD_CHVID 3
1289#define MEMCTL_CMD_VMMOFF 4
1290#define MEMCTL_CMD_VMMON 5
1291#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1292 when command complete */
1293#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1294#define MEMCTL_FREQ_SHIFT 8
1295#define MEMCTL_SFCAVM (1<<7)
1296#define MEMCTL_TGT_VID_MASK 0x007f
1297#define MEMIHYST 0x1117c
1298#define MEMINTREN 0x11180 /* 16 bits */
1299#define MEMINT_RSEXIT_EN (1<<8)
1300#define MEMINT_CX_SUPR_EN (1<<7)
1301#define MEMINT_CONT_BUSY_EN (1<<6)
1302#define MEMINT_AVG_BUSY_EN (1<<5)
1303#define MEMINT_EVAL_CHG_EN (1<<4)
1304#define MEMINT_MON_IDLE_EN (1<<3)
1305#define MEMINT_UP_EVAL_EN (1<<2)
1306#define MEMINT_DOWN_EVAL_EN (1<<1)
1307#define MEMINT_SW_CMD_EN (1<<0)
1308#define MEMINTRSTR 0x11182 /* 16 bits */
1309#define MEM_RSEXIT_MASK 0xc000
1310#define MEM_RSEXIT_SHIFT 14
1311#define MEM_CONT_BUSY_MASK 0x3000
1312#define MEM_CONT_BUSY_SHIFT 12
1313#define MEM_AVG_BUSY_MASK 0x0c00
1314#define MEM_AVG_BUSY_SHIFT 10
1315#define MEM_EVAL_CHG_MASK 0x0300
1316#define MEM_EVAL_BUSY_SHIFT 8
1317#define MEM_MON_IDLE_MASK 0x00c0
1318#define MEM_MON_IDLE_SHIFT 6
1319#define MEM_UP_EVAL_MASK 0x0030
1320#define MEM_UP_EVAL_SHIFT 4
1321#define MEM_DOWN_EVAL_MASK 0x000c
1322#define MEM_DOWN_EVAL_SHIFT 2
1323#define MEM_SW_CMD_MASK 0x0003
1324#define MEM_INT_STEER_GFX 0
1325#define MEM_INT_STEER_CMR 1
1326#define MEM_INT_STEER_SMI 2
1327#define MEM_INT_STEER_SCI 3
1328#define MEMINTRSTS 0x11184
1329#define MEMINT_RSEXIT (1<<7)
1330#define MEMINT_CONT_BUSY (1<<6)
1331#define MEMINT_AVG_BUSY (1<<5)
1332#define MEMINT_EVAL_CHG (1<<4)
1333#define MEMINT_MON_IDLE (1<<3)
1334#define MEMINT_UP_EVAL (1<<2)
1335#define MEMINT_DOWN_EVAL (1<<1)
1336#define MEMINT_SW_CMD (1<<0)
1337#define MEMMODECTL 0x11190
1338#define MEMMODE_BOOST_EN (1<<31)
1339#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1340#define MEMMODE_BOOST_FREQ_SHIFT 24
1341#define MEMMODE_IDLE_MODE_MASK 0x00030000
1342#define MEMMODE_IDLE_MODE_SHIFT 16
1343#define MEMMODE_IDLE_MODE_EVAL 0
1344#define MEMMODE_IDLE_MODE_CONT 1
1345#define MEMMODE_HWIDLE_EN (1<<15)
1346#define MEMMODE_SWMODE_EN (1<<14)
1347#define MEMMODE_RCLK_GATE (1<<13)
1348#define MEMMODE_HW_UPDATE (1<<12)
1349#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1350#define MEMMODE_FSTART_SHIFT 8
1351#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1352#define MEMMODE_FMAX_SHIFT 4
1353#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1354#define RCBMAXAVG 0x1119c
1355#define MEMSWCTL2 0x1119e /* Cantiga only */
1356#define SWMEMCMD_RENDER_OFF (0 << 13)
1357#define SWMEMCMD_RENDER_ON (1 << 13)
1358#define SWMEMCMD_SWFREQ (2 << 13)
1359#define SWMEMCMD_TARVID (3 << 13)
1360#define SWMEMCMD_VRM_OFF (4 << 13)
1361#define SWMEMCMD_VRM_ON (5 << 13)
1362#define CMDSTS (1<<12)
1363#define SFCAVM (1<<11)
1364#define SWFREQ_MASK 0x0380 /* P0-7 */
1365#define SWFREQ_SHIFT 7
1366#define TARVID_MASK 0x001f
1367#define MEMSTAT_CTG 0x111a0
1368#define RCBMINAVG 0x111a0
1369#define RCUPEI 0x111b0
1370#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001371#define RSTDBYCTL 0x111b8
1372#define RS1EN (1<<31)
1373#define RS2EN (1<<30)
1374#define RS3EN (1<<29)
1375#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1376#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1377#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1378#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1379#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1380#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1381#define RSX_STATUS_MASK (7<<20)
1382#define RSX_STATUS_ON (0<<20)
1383#define RSX_STATUS_RC1 (1<<20)
1384#define RSX_STATUS_RC1E (2<<20)
1385#define RSX_STATUS_RS1 (3<<20)
1386#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1387#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1388#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1389#define RSX_STATUS_RSVD2 (7<<20)
1390#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1391#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1392#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1393#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1394#define RS1CONTSAV_MASK (3<<14)
1395#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1396#define RS1CONTSAV_RSVD (1<<14)
1397#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1398#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1399#define NORMSLEXLAT_MASK (3<<12)
1400#define SLOW_RS123 (0<<12)
1401#define SLOW_RS23 (1<<12)
1402#define SLOW_RS3 (2<<12)
1403#define NORMAL_RS123 (3<<12)
1404#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1405#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1406#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1407#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1408#define RS_CSTATE_MASK (3<<4)
1409#define RS_CSTATE_C367_RS1 (0<<4)
1410#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1411#define RS_CSTATE_RSVD (2<<4)
1412#define RS_CSTATE_C367_RS2 (3<<4)
1413#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1414#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001415#define VIDCTL 0x111c0
1416#define VIDSTS 0x111c8
1417#define VIDSTART 0x111cc /* 8 bits */
1418#define MEMSTAT_ILK 0x111f8
1419#define MEMSTAT_VID_MASK 0x7f00
1420#define MEMSTAT_VID_SHIFT 8
1421#define MEMSTAT_PSTATE_MASK 0x00f8
1422#define MEMSTAT_PSTATE_SHIFT 3
1423#define MEMSTAT_MON_ACTV (1<<2)
1424#define MEMSTAT_SRC_CTL_MASK 0x0003
1425#define MEMSTAT_SRC_CTL_CORE 0
1426#define MEMSTAT_SRC_CTL_TRB 1
1427#define MEMSTAT_SRC_CTL_THM 2
1428#define MEMSTAT_SRC_CTL_STDBY 3
1429#define RCPREVBSYTUPAVG 0x113b8
1430#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001431#define PMMISC 0x11214
1432#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001433#define SDEW 0x1124c
1434#define CSIEW0 0x11250
1435#define CSIEW1 0x11254
1436#define CSIEW2 0x11258
1437#define PEW 0x1125c
1438#define DEW 0x11270
1439#define MCHAFE 0x112c0
1440#define CSIEC 0x112e0
1441#define DMIEC 0x112e4
1442#define DDREC 0x112e8
1443#define PEG0EC 0x112ec
1444#define PEG1EC 0x112f0
1445#define GFXEC 0x112f4
1446#define RPPREVBSYTUPAVG 0x113b8
1447#define RPPREVBSYTDNAVG 0x113bc
1448#define ECR 0x11600
1449#define ECR_GPFE (1<<31)
1450#define ECR_IMONE (1<<30)
1451#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1452#define OGW0 0x11608
1453#define OGW1 0x1160c
1454#define EG0 0x11610
1455#define EG1 0x11614
1456#define EG2 0x11618
1457#define EG3 0x1161c
1458#define EG4 0x11620
1459#define EG5 0x11624
1460#define EG6 0x11628
1461#define EG7 0x1162c
1462#define PXW 0x11664
1463#define PXWL 0x11680
1464#define LCFUSE02 0x116c0
1465#define LCFUSE_HIV_MASK 0x000000ff
1466#define CSIPLL0 0x12c10
1467#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001468#define PEG_BAND_GAP_DATA 0x14d68
1469
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001470#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1471#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1472#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1473
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001474#define GEN6_GT_PERF_STATUS 0x145948
1475#define GEN6_RP_STATE_LIMITS 0x145994
1476#define GEN6_RP_STATE_CAP 0x145998
1477
Jesse Barnes585fb112008-07-29 11:54:06 -07001478/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001479 * Logical Context regs
1480 */
1481#define CCID 0x2180
1482#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001483#define CXT_SIZE 0x21a0
1484#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1485#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1486#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1487#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1488#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1489#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1490 GEN6_CXT_RING_SIZE(cxt_reg) + \
1491 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1492 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1493 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001494#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001495#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1496#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001497#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1498#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1499#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1500#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001501#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1502 GEN7_CXT_RING_SIZE(ctx_reg) + \
1503 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001504 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1505 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1506 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001507#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1508#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1509#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1510#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1511 HSW_CXT_RING_SIZE(ctx_reg) + \
1512 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1513 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1514
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001515
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001516/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001517 * Overlay regs
1518 */
1519
1520#define OVADD 0x30000
1521#define DOVSTA 0x30008
1522#define OC_BUF (0x3<<20)
1523#define OGAMC5 0x30010
1524#define OGAMC4 0x30014
1525#define OGAMC3 0x30018
1526#define OGAMC2 0x3001c
1527#define OGAMC1 0x30020
1528#define OGAMC0 0x30024
1529
1530/*
1531 * Display engine regs
1532 */
1533
1534/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001535#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1536#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1537#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1538#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1539#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1540#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1541#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1542#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1543#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001544
1545/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001546#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1547#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1548#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1549#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1550#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1551#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1552#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1553#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1554#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001555
Jesse Barnes585fb112008-07-29 11:54:06 -07001556
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001557#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1558#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1559#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1560#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1561#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1562#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001563#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001564#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001565
Jesse Barnes585fb112008-07-29 11:54:06 -07001566/* VGA port control */
1567#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001568#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001569#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001570
Jesse Barnes585fb112008-07-29 11:54:06 -07001571#define ADPA_DAC_ENABLE (1<<31)
1572#define ADPA_DAC_DISABLE 0
1573#define ADPA_PIPE_SELECT_MASK (1<<30)
1574#define ADPA_PIPE_A_SELECT 0
1575#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001576#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001577/* CPT uses bits 29:30 for pch transcoder select */
1578#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1579#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1580#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1581#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1582#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1583#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1584#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1585#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1586#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1587#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1588#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1589#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1590#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1591#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1592#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1593#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1594#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1595#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1596#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001597#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1598#define ADPA_SETS_HVPOLARITY 0
1599#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1600#define ADPA_VSYNC_CNTL_ENABLE 0
1601#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1602#define ADPA_HSYNC_CNTL_ENABLE 0
1603#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1604#define ADPA_VSYNC_ACTIVE_LOW 0
1605#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1606#define ADPA_HSYNC_ACTIVE_LOW 0
1607#define ADPA_DPMS_MASK (~(3<<10))
1608#define ADPA_DPMS_ON (0<<10)
1609#define ADPA_DPMS_SUSPEND (1<<10)
1610#define ADPA_DPMS_STANDBY (2<<10)
1611#define ADPA_DPMS_OFF (3<<10)
1612
Chris Wilson939fe4d2010-10-09 10:33:26 +01001613
Jesse Barnes585fb112008-07-29 11:54:06 -07001614/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001615#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Eric Anholt7d573822009-01-02 13:33:00 -08001616#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001617#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001618#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001619#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001620#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001621#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001622#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1623#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1624#define TV_HOTPLUG_INT_EN (1 << 18)
1625#define CRT_HOTPLUG_INT_EN (1 << 9)
1626#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001627#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1628/* must use period 64 on GM45 according to docs */
1629#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1630#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1631#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1632#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1633#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1634#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1635#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1636#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1637#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1638#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1639#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1640#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001641
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001642#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Chris Wilson10f76a32012-05-11 18:01:32 +01001643/* HDMI/DP bits are gen4+ */
1644#define DPB_HOTPLUG_LIVE_STATUS (1 << 29)
1645#define DPC_HOTPLUG_LIVE_STATUS (1 << 28)
1646#define DPD_HOTPLUG_LIVE_STATUS (1 << 27)
1647#define DPD_HOTPLUG_INT_STATUS (3 << 21)
1648#define DPC_HOTPLUG_INT_STATUS (3 << 19)
1649#define DPB_HOTPLUG_INT_STATUS (3 << 17)
1650/* HDMI bits are shared with the DP bits */
1651#define HDMIB_HOTPLUG_LIVE_STATUS (1 << 29)
1652#define HDMIC_HOTPLUG_LIVE_STATUS (1 << 28)
1653#define HDMID_HOTPLUG_LIVE_STATUS (1 << 27)
1654#define HDMID_HOTPLUG_INT_STATUS (3 << 21)
1655#define HDMIC_HOTPLUG_INT_STATUS (3 << 19)
1656#define HDMIB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001657/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001658#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1659#define TV_HOTPLUG_INT_STATUS (1 << 10)
1660#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1661#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1662#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1663#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001664/* SDVO is different across gen3/4 */
1665#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1666#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1667#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1668#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1669#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1670#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Jesse Barnes585fb112008-07-29 11:54:06 -07001671
1672/* SDVO port control */
1673#define SDVOB 0x61140
1674#define SDVOC 0x61160
1675#define SDVO_ENABLE (1 << 31)
1676#define SDVO_PIPE_B_SELECT (1 << 30)
1677#define SDVO_STALL_SELECT (1 << 29)
1678#define SDVO_INTERRUPT_ENABLE (1 << 26)
1679/**
1680 * 915G/GM SDVO pixel multiplier.
1681 *
1682 * Programmed value is multiplier - 1, up to 5x.
1683 *
1684 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1685 */
1686#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1687#define SDVO_PORT_MULTIPLY_SHIFT 23
1688#define SDVO_PHASE_SELECT_MASK (15 << 19)
1689#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1690#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1691#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001692#define SDVO_ENCODING_SDVO (0x0 << 10)
1693#define SDVO_ENCODING_HDMI (0x2 << 10)
1694/** Requird for HDMI operation */
1695#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001696#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001697#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001698#define SDVO_AUDIO_ENABLE (1 << 6)
1699/** New with 965, default is to be set */
1700#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1701/** New with 965, default is to be set */
1702#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001703#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1704#define SDVO_DETECTED (1 << 2)
1705/* Bits to be preserved when writing */
1706#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1707#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1708
1709/* DVO port control */
1710#define DVOA 0x61120
1711#define DVOB 0x61140
1712#define DVOC 0x61160
1713#define DVO_ENABLE (1 << 31)
1714#define DVO_PIPE_B_SELECT (1 << 30)
1715#define DVO_PIPE_STALL_UNUSED (0 << 28)
1716#define DVO_PIPE_STALL (1 << 28)
1717#define DVO_PIPE_STALL_TV (2 << 28)
1718#define DVO_PIPE_STALL_MASK (3 << 28)
1719#define DVO_USE_VGA_SYNC (1 << 15)
1720#define DVO_DATA_ORDER_I740 (0 << 14)
1721#define DVO_DATA_ORDER_FP (1 << 14)
1722#define DVO_VSYNC_DISABLE (1 << 11)
1723#define DVO_HSYNC_DISABLE (1 << 10)
1724#define DVO_VSYNC_TRISTATE (1 << 9)
1725#define DVO_HSYNC_TRISTATE (1 << 8)
1726#define DVO_BORDER_ENABLE (1 << 7)
1727#define DVO_DATA_ORDER_GBRG (1 << 6)
1728#define DVO_DATA_ORDER_RGGB (0 << 6)
1729#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1730#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1731#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1732#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1733#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1734#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1735#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1736#define DVO_PRESERVE_MASK (0x7<<24)
1737#define DVOA_SRCDIM 0x61124
1738#define DVOB_SRCDIM 0x61144
1739#define DVOC_SRCDIM 0x61164
1740#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1741#define DVO_SRCDIM_VERTICAL_SHIFT 0
1742
1743/* LVDS port control */
1744#define LVDS 0x61180
1745/*
1746 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1747 * the DPLL semantics change when the LVDS is assigned to that pipe.
1748 */
1749#define LVDS_PORT_EN (1 << 31)
1750/* Selects pipe B for LVDS data. Must be set on pre-965. */
1751#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001752#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001753#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001754/* LVDS dithering flag on 965/g4x platform */
1755#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001756/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1757#define LVDS_VSYNC_POLARITY (1 << 21)
1758#define LVDS_HSYNC_POLARITY (1 << 20)
1759
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001760/* Enable border for unscaled (or aspect-scaled) display */
1761#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001762/*
1763 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1764 * pixel.
1765 */
1766#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1767#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1768#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1769/*
1770 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1771 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1772 * on.
1773 */
1774#define LVDS_A3_POWER_MASK (3 << 6)
1775#define LVDS_A3_POWER_DOWN (0 << 6)
1776#define LVDS_A3_POWER_UP (3 << 6)
1777/*
1778 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1779 * is set.
1780 */
1781#define LVDS_CLKB_POWER_MASK (3 << 4)
1782#define LVDS_CLKB_POWER_DOWN (0 << 4)
1783#define LVDS_CLKB_POWER_UP (3 << 4)
1784/*
1785 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1786 * setting for whether we are in dual-channel mode. The B3 pair will
1787 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1788 */
1789#define LVDS_B0B3_POWER_MASK (3 << 2)
1790#define LVDS_B0B3_POWER_DOWN (0 << 2)
1791#define LVDS_B0B3_POWER_UP (3 << 2)
1792
David Härdeman3c17fe42010-09-24 21:44:32 +02001793/* Video Data Island Packet control */
1794#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03001795/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1796 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1797 * of the infoframe structure specified by CEA-861. */
1798#define VIDEO_DIP_DATA_SIZE 32
David Härdeman3c17fe42010-09-24 21:44:32 +02001799#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001800/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02001801#define VIDEO_DIP_ENABLE (1 << 31)
1802#define VIDEO_DIP_PORT_B (1 << 29)
1803#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03001804#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03001805#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001806#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02001807#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1808#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001809#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02001810#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1811#define VIDEO_DIP_SELECT_AVI (0 << 19)
1812#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1813#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001814#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001815#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1816#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1817#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03001818#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001819/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001820#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1821#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001822#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001823#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1824#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001825#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02001826
Jesse Barnes585fb112008-07-29 11:54:06 -07001827/* Panel power sequencing */
1828#define PP_STATUS 0x61200
1829#define PP_ON (1 << 31)
1830/*
1831 * Indicates that all dependencies of the panel are on:
1832 *
1833 * - PLL enabled
1834 * - pipe enabled
1835 * - LVDS/DVOB/DVOC on
1836 */
1837#define PP_READY (1 << 30)
1838#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001839#define PP_SEQUENCE_POWER_UP (1 << 28)
1840#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1841#define PP_SEQUENCE_MASK (3 << 28)
1842#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001843#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001844#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001845#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1846#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1847#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1848#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1849#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1850#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1851#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1852#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1853#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001854#define PP_CONTROL 0x61204
1855#define POWER_TARGET_ON (1 << 0)
1856#define PP_ON_DELAYS 0x61208
1857#define PP_OFF_DELAYS 0x6120c
1858#define PP_DIVISOR 0x61210
1859
1860/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001861#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07001862#define PFIT_ENABLE (1 << 31)
1863#define PFIT_PIPE_MASK (3 << 29)
1864#define PFIT_PIPE_SHIFT 29
1865#define VERT_INTERP_DISABLE (0 << 10)
1866#define VERT_INTERP_BILINEAR (1 << 10)
1867#define VERT_INTERP_MASK (3 << 10)
1868#define VERT_AUTO_SCALE (1 << 9)
1869#define HORIZ_INTERP_DISABLE (0 << 6)
1870#define HORIZ_INTERP_BILINEAR (1 << 6)
1871#define HORIZ_INTERP_MASK (3 << 6)
1872#define HORIZ_AUTO_SCALE (1 << 5)
1873#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001874#define PFIT_FILTER_FUZZY (0 << 24)
1875#define PFIT_SCALING_AUTO (0 << 26)
1876#define PFIT_SCALING_PROGRAMMED (1 << 26)
1877#define PFIT_SCALING_PILLAR (2 << 26)
1878#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001879#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001880/* Pre-965 */
1881#define PFIT_VERT_SCALE_SHIFT 20
1882#define PFIT_VERT_SCALE_MASK 0xfff00000
1883#define PFIT_HORIZ_SCALE_SHIFT 4
1884#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1885/* 965+ */
1886#define PFIT_VERT_SCALE_SHIFT_965 16
1887#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1888#define PFIT_HORIZ_SCALE_SHIFT_965 0
1889#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1890
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001891#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07001892
1893/* Backlight control */
Jesse Barnes585fb112008-07-29 11:54:06 -07001894#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001895#define BLM_PWM_ENABLE (1 << 31)
1896#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1897#define BLM_PIPE_SELECT (1 << 29)
1898#define BLM_PIPE_SELECT_IVB (3 << 29)
1899#define BLM_PIPE_A (0 << 29)
1900#define BLM_PIPE_B (1 << 29)
1901#define BLM_PIPE_C (2 << 29) /* ivb + */
1902#define BLM_PIPE(pipe) ((pipe) << 29)
1903#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1904#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1905#define BLM_PHASE_IN_ENABLE (1 << 25)
1906#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1907#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1908#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1909#define BLM_PHASE_IN_COUNT_SHIFT (8)
1910#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1911#define BLM_PHASE_IN_INCR_SHIFT (0)
1912#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
1913#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001914/*
1915 * This is the most significant 15 bits of the number of backlight cycles in a
1916 * complete cycle of the modulated backlight control.
1917 *
1918 * The actual value is this field multiplied by two.
1919 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001920#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1921#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1922#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001923/*
1924 * This is the number of cycles out of the backlight modulation cycle for which
1925 * the backlight is on.
1926 *
1927 * This field must be no greater than the number of cycles in the complete
1928 * backlight modulation cycle.
1929 */
1930#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1931#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02001932#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1933#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001934
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001935#define BLC_HIST_CTL 0x61260
1936
Daniel Vetter7cf41602012-06-05 10:07:09 +02001937/* New registers for PCH-split platforms. Safe where new bits show up, the
1938 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1939#define BLC_PWM_CPU_CTL2 0x48250
1940#define BLC_PWM_CPU_CTL 0x48254
1941
1942/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
1943 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
1944#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02001945#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02001946#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
1947#define BLM_PCH_POLARITY (1 << 29)
1948#define BLC_PWM_PCH_CTL2 0xc8254
1949
Jesse Barnes585fb112008-07-29 11:54:06 -07001950/* TV port control */
1951#define TV_CTL 0x68000
1952/** Enables the TV encoder */
1953# define TV_ENC_ENABLE (1 << 31)
1954/** Sources the TV encoder input from pipe B instead of A. */
1955# define TV_ENC_PIPEB_SELECT (1 << 30)
1956/** Outputs composite video (DAC A only) */
1957# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1958/** Outputs SVideo video (DAC B/C) */
1959# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1960/** Outputs Component video (DAC A/B/C) */
1961# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1962/** Outputs Composite and SVideo (DAC A/B/C) */
1963# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1964# define TV_TRILEVEL_SYNC (1 << 21)
1965/** Enables slow sync generation (945GM only) */
1966# define TV_SLOW_SYNC (1 << 20)
1967/** Selects 4x oversampling for 480i and 576p */
1968# define TV_OVERSAMPLE_4X (0 << 18)
1969/** Selects 2x oversampling for 720p and 1080i */
1970# define TV_OVERSAMPLE_2X (1 << 18)
1971/** Selects no oversampling for 1080p */
1972# define TV_OVERSAMPLE_NONE (2 << 18)
1973/** Selects 8x oversampling */
1974# define TV_OVERSAMPLE_8X (3 << 18)
1975/** Selects progressive mode rather than interlaced */
1976# define TV_PROGRESSIVE (1 << 17)
1977/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1978# define TV_PAL_BURST (1 << 16)
1979/** Field for setting delay of Y compared to C */
1980# define TV_YC_SKEW_MASK (7 << 12)
1981/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1982# define TV_ENC_SDP_FIX (1 << 11)
1983/**
1984 * Enables a fix for the 915GM only.
1985 *
1986 * Not sure what it does.
1987 */
1988# define TV_ENC_C0_FIX (1 << 10)
1989/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001990# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001991# define TV_FUSE_STATE_MASK (3 << 4)
1992/** Read-only state that reports all features enabled */
1993# define TV_FUSE_STATE_ENABLED (0 << 4)
1994/** Read-only state that reports that Macrovision is disabled in hardware*/
1995# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1996/** Read-only state that reports that TV-out is disabled in hardware. */
1997# define TV_FUSE_STATE_DISABLED (2 << 4)
1998/** Normal operation */
1999# define TV_TEST_MODE_NORMAL (0 << 0)
2000/** Encoder test pattern 1 - combo pattern */
2001# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2002/** Encoder test pattern 2 - full screen vertical 75% color bars */
2003# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2004/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2005# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2006/** Encoder test pattern 4 - random noise */
2007# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2008/** Encoder test pattern 5 - linear color ramps */
2009# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2010/**
2011 * This test mode forces the DACs to 50% of full output.
2012 *
2013 * This is used for load detection in combination with TVDAC_SENSE_MASK
2014 */
2015# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2016# define TV_TEST_MODE_MASK (7 << 0)
2017
2018#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002019# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002020/**
2021 * Reports that DAC state change logic has reported change (RO).
2022 *
2023 * This gets cleared when TV_DAC_STATE_EN is cleared
2024*/
2025# define TVDAC_STATE_CHG (1 << 31)
2026# define TVDAC_SENSE_MASK (7 << 28)
2027/** Reports that DAC A voltage is above the detect threshold */
2028# define TVDAC_A_SENSE (1 << 30)
2029/** Reports that DAC B voltage is above the detect threshold */
2030# define TVDAC_B_SENSE (1 << 29)
2031/** Reports that DAC C voltage is above the detect threshold */
2032# define TVDAC_C_SENSE (1 << 28)
2033/**
2034 * Enables DAC state detection logic, for load-based TV detection.
2035 *
2036 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2037 * to off, for load detection to work.
2038 */
2039# define TVDAC_STATE_CHG_EN (1 << 27)
2040/** Sets the DAC A sense value to high */
2041# define TVDAC_A_SENSE_CTL (1 << 26)
2042/** Sets the DAC B sense value to high */
2043# define TVDAC_B_SENSE_CTL (1 << 25)
2044/** Sets the DAC C sense value to high */
2045# define TVDAC_C_SENSE_CTL (1 << 24)
2046/** Overrides the ENC_ENABLE and DAC voltage levels */
2047# define DAC_CTL_OVERRIDE (1 << 7)
2048/** Sets the slew rate. Must be preserved in software */
2049# define ENC_TVDAC_SLEW_FAST (1 << 6)
2050# define DAC_A_1_3_V (0 << 4)
2051# define DAC_A_1_1_V (1 << 4)
2052# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002053# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002054# define DAC_B_1_3_V (0 << 2)
2055# define DAC_B_1_1_V (1 << 2)
2056# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002057# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002058# define DAC_C_1_3_V (0 << 0)
2059# define DAC_C_1_1_V (1 << 0)
2060# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002061# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002062
2063/**
2064 * CSC coefficients are stored in a floating point format with 9 bits of
2065 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2066 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2067 * -1 (0x3) being the only legal negative value.
2068 */
2069#define TV_CSC_Y 0x68010
2070# define TV_RY_MASK 0x07ff0000
2071# define TV_RY_SHIFT 16
2072# define TV_GY_MASK 0x00000fff
2073# define TV_GY_SHIFT 0
2074
2075#define TV_CSC_Y2 0x68014
2076# define TV_BY_MASK 0x07ff0000
2077# define TV_BY_SHIFT 16
2078/**
2079 * Y attenuation for component video.
2080 *
2081 * Stored in 1.9 fixed point.
2082 */
2083# define TV_AY_MASK 0x000003ff
2084# define TV_AY_SHIFT 0
2085
2086#define TV_CSC_U 0x68018
2087# define TV_RU_MASK 0x07ff0000
2088# define TV_RU_SHIFT 16
2089# define TV_GU_MASK 0x000007ff
2090# define TV_GU_SHIFT 0
2091
2092#define TV_CSC_U2 0x6801c
2093# define TV_BU_MASK 0x07ff0000
2094# define TV_BU_SHIFT 16
2095/**
2096 * U attenuation for component video.
2097 *
2098 * Stored in 1.9 fixed point.
2099 */
2100# define TV_AU_MASK 0x000003ff
2101# define TV_AU_SHIFT 0
2102
2103#define TV_CSC_V 0x68020
2104# define TV_RV_MASK 0x0fff0000
2105# define TV_RV_SHIFT 16
2106# define TV_GV_MASK 0x000007ff
2107# define TV_GV_SHIFT 0
2108
2109#define TV_CSC_V2 0x68024
2110# define TV_BV_MASK 0x07ff0000
2111# define TV_BV_SHIFT 16
2112/**
2113 * V attenuation for component video.
2114 *
2115 * Stored in 1.9 fixed point.
2116 */
2117# define TV_AV_MASK 0x000007ff
2118# define TV_AV_SHIFT 0
2119
2120#define TV_CLR_KNOBS 0x68028
2121/** 2s-complement brightness adjustment */
2122# define TV_BRIGHTNESS_MASK 0xff000000
2123# define TV_BRIGHTNESS_SHIFT 24
2124/** Contrast adjustment, as a 2.6 unsigned floating point number */
2125# define TV_CONTRAST_MASK 0x00ff0000
2126# define TV_CONTRAST_SHIFT 16
2127/** Saturation adjustment, as a 2.6 unsigned floating point number */
2128# define TV_SATURATION_MASK 0x0000ff00
2129# define TV_SATURATION_SHIFT 8
2130/** Hue adjustment, as an integer phase angle in degrees */
2131# define TV_HUE_MASK 0x000000ff
2132# define TV_HUE_SHIFT 0
2133
2134#define TV_CLR_LEVEL 0x6802c
2135/** Controls the DAC level for black */
2136# define TV_BLACK_LEVEL_MASK 0x01ff0000
2137# define TV_BLACK_LEVEL_SHIFT 16
2138/** Controls the DAC level for blanking */
2139# define TV_BLANK_LEVEL_MASK 0x000001ff
2140# define TV_BLANK_LEVEL_SHIFT 0
2141
2142#define TV_H_CTL_1 0x68030
2143/** Number of pixels in the hsync. */
2144# define TV_HSYNC_END_MASK 0x1fff0000
2145# define TV_HSYNC_END_SHIFT 16
2146/** Total number of pixels minus one in the line (display and blanking). */
2147# define TV_HTOTAL_MASK 0x00001fff
2148# define TV_HTOTAL_SHIFT 0
2149
2150#define TV_H_CTL_2 0x68034
2151/** Enables the colorburst (needed for non-component color) */
2152# define TV_BURST_ENA (1 << 31)
2153/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2154# define TV_HBURST_START_SHIFT 16
2155# define TV_HBURST_START_MASK 0x1fff0000
2156/** Length of the colorburst */
2157# define TV_HBURST_LEN_SHIFT 0
2158# define TV_HBURST_LEN_MASK 0x0001fff
2159
2160#define TV_H_CTL_3 0x68038
2161/** End of hblank, measured in pixels minus one from start of hsync */
2162# define TV_HBLANK_END_SHIFT 16
2163# define TV_HBLANK_END_MASK 0x1fff0000
2164/** Start of hblank, measured in pixels minus one from start of hsync */
2165# define TV_HBLANK_START_SHIFT 0
2166# define TV_HBLANK_START_MASK 0x0001fff
2167
2168#define TV_V_CTL_1 0x6803c
2169/** XXX */
2170# define TV_NBR_END_SHIFT 16
2171# define TV_NBR_END_MASK 0x07ff0000
2172/** XXX */
2173# define TV_VI_END_F1_SHIFT 8
2174# define TV_VI_END_F1_MASK 0x00003f00
2175/** XXX */
2176# define TV_VI_END_F2_SHIFT 0
2177# define TV_VI_END_F2_MASK 0x0000003f
2178
2179#define TV_V_CTL_2 0x68040
2180/** Length of vsync, in half lines */
2181# define TV_VSYNC_LEN_MASK 0x07ff0000
2182# define TV_VSYNC_LEN_SHIFT 16
2183/** Offset of the start of vsync in field 1, measured in one less than the
2184 * number of half lines.
2185 */
2186# define TV_VSYNC_START_F1_MASK 0x00007f00
2187# define TV_VSYNC_START_F1_SHIFT 8
2188/**
2189 * Offset of the start of vsync in field 2, measured in one less than the
2190 * number of half lines.
2191 */
2192# define TV_VSYNC_START_F2_MASK 0x0000007f
2193# define TV_VSYNC_START_F2_SHIFT 0
2194
2195#define TV_V_CTL_3 0x68044
2196/** Enables generation of the equalization signal */
2197# define TV_EQUAL_ENA (1 << 31)
2198/** Length of vsync, in half lines */
2199# define TV_VEQ_LEN_MASK 0x007f0000
2200# define TV_VEQ_LEN_SHIFT 16
2201/** Offset of the start of equalization in field 1, measured in one less than
2202 * the number of half lines.
2203 */
2204# define TV_VEQ_START_F1_MASK 0x0007f00
2205# define TV_VEQ_START_F1_SHIFT 8
2206/**
2207 * Offset of the start of equalization in field 2, measured in one less than
2208 * the number of half lines.
2209 */
2210# define TV_VEQ_START_F2_MASK 0x000007f
2211# define TV_VEQ_START_F2_SHIFT 0
2212
2213#define TV_V_CTL_4 0x68048
2214/**
2215 * Offset to start of vertical colorburst, measured in one less than the
2216 * number of lines from vertical start.
2217 */
2218# define TV_VBURST_START_F1_MASK 0x003f0000
2219# define TV_VBURST_START_F1_SHIFT 16
2220/**
2221 * Offset to the end of vertical colorburst, measured in one less than the
2222 * number of lines from the start of NBR.
2223 */
2224# define TV_VBURST_END_F1_MASK 0x000000ff
2225# define TV_VBURST_END_F1_SHIFT 0
2226
2227#define TV_V_CTL_5 0x6804c
2228/**
2229 * Offset to start of vertical colorburst, measured in one less than the
2230 * number of lines from vertical start.
2231 */
2232# define TV_VBURST_START_F2_MASK 0x003f0000
2233# define TV_VBURST_START_F2_SHIFT 16
2234/**
2235 * Offset to the end of vertical colorburst, measured in one less than the
2236 * number of lines from the start of NBR.
2237 */
2238# define TV_VBURST_END_F2_MASK 0x000000ff
2239# define TV_VBURST_END_F2_SHIFT 0
2240
2241#define TV_V_CTL_6 0x68050
2242/**
2243 * Offset to start of vertical colorburst, measured in one less than the
2244 * number of lines from vertical start.
2245 */
2246# define TV_VBURST_START_F3_MASK 0x003f0000
2247# define TV_VBURST_START_F3_SHIFT 16
2248/**
2249 * Offset to the end of vertical colorburst, measured in one less than the
2250 * number of lines from the start of NBR.
2251 */
2252# define TV_VBURST_END_F3_MASK 0x000000ff
2253# define TV_VBURST_END_F3_SHIFT 0
2254
2255#define TV_V_CTL_7 0x68054
2256/**
2257 * Offset to start of vertical colorburst, measured in one less than the
2258 * number of lines from vertical start.
2259 */
2260# define TV_VBURST_START_F4_MASK 0x003f0000
2261# define TV_VBURST_START_F4_SHIFT 16
2262/**
2263 * Offset to the end of vertical colorburst, measured in one less than the
2264 * number of lines from the start of NBR.
2265 */
2266# define TV_VBURST_END_F4_MASK 0x000000ff
2267# define TV_VBURST_END_F4_SHIFT 0
2268
2269#define TV_SC_CTL_1 0x68060
2270/** Turns on the first subcarrier phase generation DDA */
2271# define TV_SC_DDA1_EN (1 << 31)
2272/** Turns on the first subcarrier phase generation DDA */
2273# define TV_SC_DDA2_EN (1 << 30)
2274/** Turns on the first subcarrier phase generation DDA */
2275# define TV_SC_DDA3_EN (1 << 29)
2276/** Sets the subcarrier DDA to reset frequency every other field */
2277# define TV_SC_RESET_EVERY_2 (0 << 24)
2278/** Sets the subcarrier DDA to reset frequency every fourth field */
2279# define TV_SC_RESET_EVERY_4 (1 << 24)
2280/** Sets the subcarrier DDA to reset frequency every eighth field */
2281# define TV_SC_RESET_EVERY_8 (2 << 24)
2282/** Sets the subcarrier DDA to never reset the frequency */
2283# define TV_SC_RESET_NEVER (3 << 24)
2284/** Sets the peak amplitude of the colorburst.*/
2285# define TV_BURST_LEVEL_MASK 0x00ff0000
2286# define TV_BURST_LEVEL_SHIFT 16
2287/** Sets the increment of the first subcarrier phase generation DDA */
2288# define TV_SCDDA1_INC_MASK 0x00000fff
2289# define TV_SCDDA1_INC_SHIFT 0
2290
2291#define TV_SC_CTL_2 0x68064
2292/** Sets the rollover for the second subcarrier phase generation DDA */
2293# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2294# define TV_SCDDA2_SIZE_SHIFT 16
2295/** Sets the increent of the second subcarrier phase generation DDA */
2296# define TV_SCDDA2_INC_MASK 0x00007fff
2297# define TV_SCDDA2_INC_SHIFT 0
2298
2299#define TV_SC_CTL_3 0x68068
2300/** Sets the rollover for the third subcarrier phase generation DDA */
2301# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2302# define TV_SCDDA3_SIZE_SHIFT 16
2303/** Sets the increent of the third subcarrier phase generation DDA */
2304# define TV_SCDDA3_INC_MASK 0x00007fff
2305# define TV_SCDDA3_INC_SHIFT 0
2306
2307#define TV_WIN_POS 0x68070
2308/** X coordinate of the display from the start of horizontal active */
2309# define TV_XPOS_MASK 0x1fff0000
2310# define TV_XPOS_SHIFT 16
2311/** Y coordinate of the display from the start of vertical active (NBR) */
2312# define TV_YPOS_MASK 0x00000fff
2313# define TV_YPOS_SHIFT 0
2314
2315#define TV_WIN_SIZE 0x68074
2316/** Horizontal size of the display window, measured in pixels*/
2317# define TV_XSIZE_MASK 0x1fff0000
2318# define TV_XSIZE_SHIFT 16
2319/**
2320 * Vertical size of the display window, measured in pixels.
2321 *
2322 * Must be even for interlaced modes.
2323 */
2324# define TV_YSIZE_MASK 0x00000fff
2325# define TV_YSIZE_SHIFT 0
2326
2327#define TV_FILTER_CTL_1 0x68080
2328/**
2329 * Enables automatic scaling calculation.
2330 *
2331 * If set, the rest of the registers are ignored, and the calculated values can
2332 * be read back from the register.
2333 */
2334# define TV_AUTO_SCALE (1 << 31)
2335/**
2336 * Disables the vertical filter.
2337 *
2338 * This is required on modes more than 1024 pixels wide */
2339# define TV_V_FILTER_BYPASS (1 << 29)
2340/** Enables adaptive vertical filtering */
2341# define TV_VADAPT (1 << 28)
2342# define TV_VADAPT_MODE_MASK (3 << 26)
2343/** Selects the least adaptive vertical filtering mode */
2344# define TV_VADAPT_MODE_LEAST (0 << 26)
2345/** Selects the moderately adaptive vertical filtering mode */
2346# define TV_VADAPT_MODE_MODERATE (1 << 26)
2347/** Selects the most adaptive vertical filtering mode */
2348# define TV_VADAPT_MODE_MOST (3 << 26)
2349/**
2350 * Sets the horizontal scaling factor.
2351 *
2352 * This should be the fractional part of the horizontal scaling factor divided
2353 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2354 *
2355 * (src width - 1) / ((oversample * dest width) - 1)
2356 */
2357# define TV_HSCALE_FRAC_MASK 0x00003fff
2358# define TV_HSCALE_FRAC_SHIFT 0
2359
2360#define TV_FILTER_CTL_2 0x68084
2361/**
2362 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2363 *
2364 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2365 */
2366# define TV_VSCALE_INT_MASK 0x00038000
2367# define TV_VSCALE_INT_SHIFT 15
2368/**
2369 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2370 *
2371 * \sa TV_VSCALE_INT_MASK
2372 */
2373# define TV_VSCALE_FRAC_MASK 0x00007fff
2374# define TV_VSCALE_FRAC_SHIFT 0
2375
2376#define TV_FILTER_CTL_3 0x68088
2377/**
2378 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2379 *
2380 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2381 *
2382 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2383 */
2384# define TV_VSCALE_IP_INT_MASK 0x00038000
2385# define TV_VSCALE_IP_INT_SHIFT 15
2386/**
2387 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2388 *
2389 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2390 *
2391 * \sa TV_VSCALE_IP_INT_MASK
2392 */
2393# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2394# define TV_VSCALE_IP_FRAC_SHIFT 0
2395
2396#define TV_CC_CONTROL 0x68090
2397# define TV_CC_ENABLE (1 << 31)
2398/**
2399 * Specifies which field to send the CC data in.
2400 *
2401 * CC data is usually sent in field 0.
2402 */
2403# define TV_CC_FID_MASK (1 << 27)
2404# define TV_CC_FID_SHIFT 27
2405/** Sets the horizontal position of the CC data. Usually 135. */
2406# define TV_CC_HOFF_MASK 0x03ff0000
2407# define TV_CC_HOFF_SHIFT 16
2408/** Sets the vertical position of the CC data. Usually 21 */
2409# define TV_CC_LINE_MASK 0x0000003f
2410# define TV_CC_LINE_SHIFT 0
2411
2412#define TV_CC_DATA 0x68094
2413# define TV_CC_RDY (1 << 31)
2414/** Second word of CC data to be transmitted. */
2415# define TV_CC_DATA_2_MASK 0x007f0000
2416# define TV_CC_DATA_2_SHIFT 16
2417/** First word of CC data to be transmitted. */
2418# define TV_CC_DATA_1_MASK 0x0000007f
2419# define TV_CC_DATA_1_SHIFT 0
2420
2421#define TV_H_LUMA_0 0x68100
2422#define TV_H_LUMA_59 0x681ec
2423#define TV_H_CHROMA_0 0x68200
2424#define TV_H_CHROMA_59 0x682ec
2425#define TV_V_LUMA_0 0x68300
2426#define TV_V_LUMA_42 0x683a8
2427#define TV_V_CHROMA_0 0x68400
2428#define TV_V_CHROMA_42 0x684a8
2429
Keith Packard040d87f2009-05-30 20:42:33 -07002430/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002431#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002432#define DP_B 0x64100
2433#define DP_C 0x64200
2434#define DP_D 0x64300
2435
2436#define DP_PORT_EN (1 << 31)
2437#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002438#define DP_PIPE_MASK (1 << 30)
2439
Keith Packard040d87f2009-05-30 20:42:33 -07002440/* Link training mode - select a suitable mode for each stage */
2441#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2442#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2443#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2444#define DP_LINK_TRAIN_OFF (3 << 28)
2445#define DP_LINK_TRAIN_MASK (3 << 28)
2446#define DP_LINK_TRAIN_SHIFT 28
2447
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448/* CPT Link training mode */
2449#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2450#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2451#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2452#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2453#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2454#define DP_LINK_TRAIN_SHIFT_CPT 8
2455
Keith Packard040d87f2009-05-30 20:42:33 -07002456/* Signal voltages. These are mostly controlled by the other end */
2457#define DP_VOLTAGE_0_4 (0 << 25)
2458#define DP_VOLTAGE_0_6 (1 << 25)
2459#define DP_VOLTAGE_0_8 (2 << 25)
2460#define DP_VOLTAGE_1_2 (3 << 25)
2461#define DP_VOLTAGE_MASK (7 << 25)
2462#define DP_VOLTAGE_SHIFT 25
2463
2464/* Signal pre-emphasis levels, like voltages, the other end tells us what
2465 * they want
2466 */
2467#define DP_PRE_EMPHASIS_0 (0 << 22)
2468#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2469#define DP_PRE_EMPHASIS_6 (2 << 22)
2470#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2471#define DP_PRE_EMPHASIS_MASK (7 << 22)
2472#define DP_PRE_EMPHASIS_SHIFT 22
2473
2474/* How many wires to use. I guess 3 was too hard */
2475#define DP_PORT_WIDTH_1 (0 << 19)
2476#define DP_PORT_WIDTH_2 (1 << 19)
2477#define DP_PORT_WIDTH_4 (3 << 19)
2478#define DP_PORT_WIDTH_MASK (7 << 19)
2479
2480/* Mystic DPCD version 1.1 special mode */
2481#define DP_ENHANCED_FRAMING (1 << 18)
2482
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002483/* eDP */
2484#define DP_PLL_FREQ_270MHZ (0 << 16)
2485#define DP_PLL_FREQ_160MHZ (1 << 16)
2486#define DP_PLL_FREQ_MASK (3 << 16)
2487
Keith Packard040d87f2009-05-30 20:42:33 -07002488/** locked once port is enabled */
2489#define DP_PORT_REVERSAL (1 << 15)
2490
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002491/* eDP */
2492#define DP_PLL_ENABLE (1 << 14)
2493
Keith Packard040d87f2009-05-30 20:42:33 -07002494/** sends the clock on lane 15 of the PEG for debug */
2495#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2496
2497#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002498#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002499
2500/** limit RGB values to avoid confusing TVs */
2501#define DP_COLOR_RANGE_16_235 (1 << 8)
2502
2503/** Turn on the audio link */
2504#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2505
2506/** vs and hs sync polarity */
2507#define DP_SYNC_VS_HIGH (1 << 4)
2508#define DP_SYNC_HS_HIGH (1 << 3)
2509
2510/** A fantasy */
2511#define DP_DETECTED (1 << 2)
2512
2513/** The aux channel provides a way to talk to the
2514 * signal sink for DDC etc. Max packet size supported
2515 * is 20 bytes in each direction, hence the 5 fixed
2516 * data registers
2517 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002518#define DPA_AUX_CH_CTL 0x64010
2519#define DPA_AUX_CH_DATA1 0x64014
2520#define DPA_AUX_CH_DATA2 0x64018
2521#define DPA_AUX_CH_DATA3 0x6401c
2522#define DPA_AUX_CH_DATA4 0x64020
2523#define DPA_AUX_CH_DATA5 0x64024
2524
Keith Packard040d87f2009-05-30 20:42:33 -07002525#define DPB_AUX_CH_CTL 0x64110
2526#define DPB_AUX_CH_DATA1 0x64114
2527#define DPB_AUX_CH_DATA2 0x64118
2528#define DPB_AUX_CH_DATA3 0x6411c
2529#define DPB_AUX_CH_DATA4 0x64120
2530#define DPB_AUX_CH_DATA5 0x64124
2531
2532#define DPC_AUX_CH_CTL 0x64210
2533#define DPC_AUX_CH_DATA1 0x64214
2534#define DPC_AUX_CH_DATA2 0x64218
2535#define DPC_AUX_CH_DATA3 0x6421c
2536#define DPC_AUX_CH_DATA4 0x64220
2537#define DPC_AUX_CH_DATA5 0x64224
2538
2539#define DPD_AUX_CH_CTL 0x64310
2540#define DPD_AUX_CH_DATA1 0x64314
2541#define DPD_AUX_CH_DATA2 0x64318
2542#define DPD_AUX_CH_DATA3 0x6431c
2543#define DPD_AUX_CH_DATA4 0x64320
2544#define DPD_AUX_CH_DATA5 0x64324
2545
2546#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2547#define DP_AUX_CH_CTL_DONE (1 << 30)
2548#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2549#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2550#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2551#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2552#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2553#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2554#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2555#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2556#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2557#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2558#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2559#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2560#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2561#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2562#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2563#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2564#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2565#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2566#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2567
2568/*
2569 * Computing GMCH M and N values for the Display Port link
2570 *
2571 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2572 *
2573 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2574 *
2575 * The GMCH value is used internally
2576 *
2577 * bytes_per_pixel is the number of bytes coming out of the plane,
2578 * which is after the LUTs, so we want the bytes for our color format.
2579 * For our current usage, this is always 3, one byte for R, G and B.
2580 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002581#define _PIPEA_GMCH_DATA_M 0x70050
2582#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002583
2584/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2585#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2586#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2587
2588#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2589
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002590#define _PIPEA_GMCH_DATA_N 0x70054
2591#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002592#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2593
2594/*
2595 * Computing Link M and N values for the Display Port link
2596 *
2597 * Link M / N = pixel_clock / ls_clk
2598 *
2599 * (the DP spec calls pixel_clock the 'strm_clk')
2600 *
2601 * The Link value is transmitted in the Main Stream
2602 * Attributes and VB-ID.
2603 */
2604
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002605#define _PIPEA_DP_LINK_M 0x70060
2606#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002607#define PIPEA_DP_LINK_M_MASK (0xffffff)
2608
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002609#define _PIPEA_DP_LINK_N 0x70064
2610#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002611#define PIPEA_DP_LINK_N_MASK (0xffffff)
2612
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002613#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2614#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2615#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2616#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2617
Jesse Barnes585fb112008-07-29 11:54:06 -07002618/* Display & cursor control */
2619
2620/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002621#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03002622#define DSL_LINEMASK_GEN2 0x00000fff
2623#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002624#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01002625#define PIPECONF_ENABLE (1<<31)
2626#define PIPECONF_DISABLE 0
2627#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002628#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002629#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002630#define PIPECONF_SINGLE_WIDE 0
2631#define PIPECONF_PIPE_UNLOCKED 0
2632#define PIPECONF_PIPE_LOCKED (1<<25)
2633#define PIPECONF_PALETTE 0
2634#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002635#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002636#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03002637#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002638/* Note that pre-gen3 does not support interlaced display directly. Panel
2639 * fitting must be disabled on pre-ilk for interlaced. */
2640#define PIPECONF_PROGRESSIVE (0 << 21)
2641#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2642#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2643#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2644#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2645/* Ironlake and later have a complete new set of values for interlaced. PFIT
2646 * means panel fitter required, PF means progressive fetch, DBL means power
2647 * saving pixel doubling. */
2648#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2649#define PIPECONF_INTERLACED_ILK (3 << 21)
2650#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2651#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002652#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02002653#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002654#define PIPECONF_BPC_MASK (0x7 << 5)
2655#define PIPECONF_8BPC (0<<5)
2656#define PIPECONF_10BPC (1<<5)
2657#define PIPECONF_6BPC (2<<5)
2658#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002659#define PIPECONF_DITHER_EN (1<<4)
2660#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2661#define PIPECONF_DITHER_TYPE_SP (0<<2)
2662#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2663#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2664#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002665#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002666#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002667#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002668#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2669#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2670#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002671#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002672#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2673#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2674#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2675#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002676#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07002677#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2678#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2679#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2680#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2681#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2682#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002683#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002684#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002685#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002686#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07002687#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2688#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2689#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002690#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002691#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2692#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2693#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2694#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2695#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2696#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2697#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2698#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2699#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2700#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2701#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2702
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002703#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002704#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002705#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2706#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2707#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2708#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002709
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002710#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07002711#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002712#define PIPEB_HLINE_INT_EN (1<<28)
2713#define PIPEB_VBLANK_INT_EN (1<<27)
2714#define SPRITED_FLIPDONE_INT_EN (1<<26)
2715#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2716#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002717#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002718#define PIPEA_HLINE_INT_EN (1<<20)
2719#define PIPEA_VBLANK_INT_EN (1<<19)
2720#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2721#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2722#define PLANEA_FLIPDONE_INT_EN (1<<16)
2723
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002724#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002725#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2726#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2727#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2728#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2729#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2730#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2731#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2732#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2733#define DPINVGTT_EN_MASK 0xff0000
2734#define CURSORB_INVALID_GTT_STATUS (1<<7)
2735#define CURSORA_INVALID_GTT_STATUS (1<<6)
2736#define SPRITED_INVALID_GTT_STATUS (1<<5)
2737#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2738#define PLANEB_INVALID_GTT_STATUS (1<<3)
2739#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2740#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2741#define PLANEA_INVALID_GTT_STATUS (1<<0)
2742#define DPINVGTT_STATUS_MASK 0xff
2743
Jesse Barnes585fb112008-07-29 11:54:06 -07002744#define DSPARB 0x70030
2745#define DSPARB_CSTART_MASK (0x7f << 7)
2746#define DSPARB_CSTART_SHIFT 7
2747#define DSPARB_BSTART_MASK (0x7f)
2748#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002749#define DSPARB_BEND_SHIFT 9 /* on 855 */
2750#define DSPARB_AEND_SHIFT 0
2751
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002752#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002753#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002754#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002755#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002756#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002757#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002758#define DSPFW_PLANEB_MASK (0x7f<<8)
2759#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002760#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002761#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002762#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002763#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002764#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002765#define DSPFW_HPLL_SR_EN (1<<31)
2766#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002767#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002768#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2769#define DSPFW_HPLL_CURSOR_SHIFT 16
2770#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2771#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002772
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002773/* drain latency register values*/
2774#define DRAIN_LATENCY_PRECISION_32 32
2775#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002776#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002777#define DDL_CURSORA_PRECISION_32 (1<<31)
2778#define DDL_CURSORA_PRECISION_16 (0<<31)
2779#define DDL_CURSORA_SHIFT 24
2780#define DDL_PLANEA_PRECISION_32 (1<<7)
2781#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002782#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002783#define DDL_CURSORB_PRECISION_32 (1<<31)
2784#define DDL_CURSORB_PRECISION_16 (0<<31)
2785#define DDL_CURSORB_SHIFT 24
2786#define DDL_PLANEB_PRECISION_32 (1<<7)
2787#define DDL_PLANEB_PRECISION_16 (0<<7)
2788
Shaohua Li7662c8b2009-06-26 11:23:55 +08002789/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002790#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002791#define I915_FIFO_LINE_SIZE 64
2792#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002793
Jesse Barnesceb04242012-03-28 13:39:22 -07002794#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002795#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002796#define I965_FIFO_SIZE 512
2797#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002798#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002799#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002800#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002801
Jesse Barnesceb04242012-03-28 13:39:22 -07002802#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002803#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002804#define I915_MAX_WM 0x3f
2805
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002806#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2807#define PINEVIEW_FIFO_LINE_SIZE 64
2808#define PINEVIEW_MAX_WM 0x1ff
2809#define PINEVIEW_DFT_WM 0x3f
2810#define PINEVIEW_DFT_HPLLOFF_WM 0
2811#define PINEVIEW_GUARD_WM 10
2812#define PINEVIEW_CURSOR_FIFO 64
2813#define PINEVIEW_CURSOR_MAX_WM 0x3f
2814#define PINEVIEW_CURSOR_DFT_WM 0
2815#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002816
Jesse Barnesceb04242012-03-28 13:39:22 -07002817#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002818#define I965_CURSOR_FIFO 64
2819#define I965_CURSOR_MAX_WM 32
2820#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002821
2822/* define the Watermark register on Ironlake */
2823#define WM0_PIPEA_ILK 0x45100
2824#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2825#define WM0_PIPE_PLANE_SHIFT 16
2826#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2827#define WM0_PIPE_SPRITE_SHIFT 8
2828#define WM0_PIPE_CURSOR_MASK (0x1f)
2829
2830#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002831#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002832#define WM1_LP_ILK 0x45108
2833#define WM1_LP_SR_EN (1<<31)
2834#define WM1_LP_LATENCY_SHIFT 24
2835#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002836#define WM1_LP_FBC_MASK (0xf<<20)
2837#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002838#define WM1_LP_SR_MASK (0x1ff<<8)
2839#define WM1_LP_SR_SHIFT 8
2840#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002841#define WM2_LP_ILK 0x4510c
2842#define WM2_LP_EN (1<<31)
2843#define WM3_LP_ILK 0x45110
2844#define WM3_LP_EN (1<<31)
2845#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002846#define WM2S_LP_IVB 0x45124
2847#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002848#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002849
2850/* Memory latency timer register */
2851#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002852#define MLTR_WM1_SHIFT 0
2853#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002854/* the unit of memory self-refresh latency time is 0.5us */
2855#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002856#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2857#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2858#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002859
2860/* define the fifo size on Ironlake */
2861#define ILK_DISPLAY_FIFO 128
2862#define ILK_DISPLAY_MAXWM 64
2863#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002864#define ILK_CURSOR_FIFO 32
2865#define ILK_CURSOR_MAXWM 16
2866#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002867
2868#define ILK_DISPLAY_SR_FIFO 512
2869#define ILK_DISPLAY_MAX_SRWM 0x1ff
2870#define ILK_DISPLAY_DFT_SRWM 0x3f
2871#define ILK_CURSOR_SR_FIFO 64
2872#define ILK_CURSOR_MAX_SRWM 0x3f
2873#define ILK_CURSOR_DFT_SRWM 8
2874
2875#define ILK_FIFO_LINE_SIZE 64
2876
Yuanhan Liu13982612010-12-15 15:42:31 +08002877/* define the WM info on Sandybridge */
2878#define SNB_DISPLAY_FIFO 128
2879#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2880#define SNB_DISPLAY_DFTWM 8
2881#define SNB_CURSOR_FIFO 32
2882#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2883#define SNB_CURSOR_DFTWM 8
2884
2885#define SNB_DISPLAY_SR_FIFO 512
2886#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2887#define SNB_DISPLAY_DFT_SRWM 0x3f
2888#define SNB_CURSOR_SR_FIFO 64
2889#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2890#define SNB_CURSOR_DFT_SRWM 8
2891
2892#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2893
2894#define SNB_FIFO_LINE_SIZE 64
2895
2896
2897/* the address where we get all kinds of latency value */
2898#define SSKPD 0x5d10
2899#define SSKPD_WM_MASK 0x3f
2900#define SSKPD_WM0_SHIFT 0
2901#define SSKPD_WM1_SHIFT 8
2902#define SSKPD_WM2_SHIFT 16
2903#define SSKPD_WM3_SHIFT 24
2904
2905#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2906#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2907#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2908#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2909#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2910
Jesse Barnes585fb112008-07-29 11:54:06 -07002911/*
2912 * The two pipe frame counter registers are not synchronized, so
2913 * reading a stable value is somewhat tricky. The following code
2914 * should work:
2915 *
2916 * do {
2917 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2918 * PIPE_FRAME_HIGH_SHIFT;
2919 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2920 * PIPE_FRAME_LOW_SHIFT);
2921 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2922 * PIPE_FRAME_HIGH_SHIFT);
2923 * } while (high1 != high2);
2924 * frame = (high1 << 8) | low1;
2925 */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002926#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
Jesse Barnes585fb112008-07-29 11:54:06 -07002927#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2928#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002929#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes585fb112008-07-29 11:54:06 -07002930#define PIPE_FRAME_LOW_MASK 0xff000000
2931#define PIPE_FRAME_LOW_SHIFT 24
2932#define PIPE_PIXEL_MASK 0x00ffffff
2933#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002934/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002935#define _PIPEA_FRMCOUNT_GM45 0x70040
2936#define _PIPEA_FLIPCOUNT_GM45 0x70044
2937#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002938
2939/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02002940#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b60392009-05-20 16:47:08 -04002941/* Old style CUR*CNTR flags (desktop 8xx) */
2942#define CURSOR_ENABLE 0x80000000
2943#define CURSOR_GAMMA_ENABLE 0x40000000
2944#define CURSOR_STRIDE_MASK 0x30000000
2945#define CURSOR_FORMAT_SHIFT 24
2946#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2947#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2948#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2949#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2950#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2951#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2952/* New style CUR*CNTR flags */
2953#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002954#define CURSOR_MODE_DISABLE 0x00
2955#define CURSOR_MODE_64_32B_AX 0x07
2956#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04002957#define MCURSOR_PIPE_SELECT (1 << 28)
2958#define MCURSOR_PIPE_A 0x00
2959#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002960#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02002961#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
2962#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07002963#define CURSOR_POS_MASK 0x007FF
2964#define CURSOR_POS_SIGN 0x8000
2965#define CURSOR_X_SHIFT 0
2966#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04002967#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02002968#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
2969#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
2970#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002971
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002972#define _CURBCNTR_IVB 0x71080
2973#define _CURBBASE_IVB 0x71084
2974#define _CURBPOS_IVB 0x71088
2975
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002976#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2977#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2978#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002979
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002980#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2981#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2982#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2983
Jesse Barnes585fb112008-07-29 11:54:06 -07002984/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02002985#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07002986#define DISPLAY_PLANE_ENABLE (1<<31)
2987#define DISPLAY_PLANE_DISABLE 0
2988#define DISPPLANE_GAMMA_ENABLE (1<<30)
2989#define DISPPLANE_GAMMA_DISABLE 0
2990#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02002991#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002992#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02002993#define DISPPLANE_BGRA555 (0x3<<26)
2994#define DISPPLANE_BGRX555 (0x4<<26)
2995#define DISPPLANE_BGRX565 (0x5<<26)
2996#define DISPPLANE_BGRX888 (0x6<<26)
2997#define DISPPLANE_BGRA888 (0x7<<26)
2998#define DISPPLANE_RGBX101010 (0x8<<26)
2999#define DISPPLANE_RGBA101010 (0x9<<26)
3000#define DISPPLANE_BGRX101010 (0xa<<26)
3001#define DISPPLANE_RGBX161616 (0xc<<26)
3002#define DISPPLANE_RGBX888 (0xe<<26)
3003#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003004#define DISPPLANE_STEREO_ENABLE (1<<25)
3005#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003006#define DISPPLANE_SEL_PIPE_SHIFT 24
3007#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003008#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003009#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003010#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3011#define DISPPLANE_SRC_KEY_DISABLE 0
3012#define DISPPLANE_LINE_DOUBLE (1<<20)
3013#define DISPPLANE_NO_LINE_DOUBLE 0
3014#define DISPPLANE_STEREO_POLARITY_FIRST 0
3015#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003016#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003017#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003018#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3019#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3020#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3021#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3022#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3023#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3024#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3025#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003026
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003027#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3028#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3029#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3030#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3031#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3032#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3033#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003034#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003035#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003036#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003037
Armin Reese446f2542012-03-30 16:20:16 -07003038/* Display/Sprite base address macros */
3039#define DISP_BASEADDR_MASK (0xfffff000)
3040#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3041#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3042#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003043 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003044
Jesse Barnes585fb112008-07-29 11:54:06 -07003045/* VBIOS flags */
3046#define SWF00 0x71410
3047#define SWF01 0x71414
3048#define SWF02 0x71418
3049#define SWF03 0x7141c
3050#define SWF04 0x71420
3051#define SWF05 0x71424
3052#define SWF06 0x71428
3053#define SWF10 0x70410
3054#define SWF11 0x70414
3055#define SWF14 0x71420
3056#define SWF30 0x72414
3057#define SWF31 0x72418
3058#define SWF32 0x7241c
3059
3060/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003061#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3062#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3063#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3064#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3065#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003066#define _PIPEB_FRMCOUNT_GM45 0x71040
3067#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003068
Jesse Barnes585fb112008-07-29 11:54:06 -07003069
3070/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003071#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003072#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3073#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3074#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3075#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003076#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3077#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3078#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3079#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3080#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3081#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3082#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3083#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003084
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003085/* Sprite A control */
3086#define _DVSACNTR 0x72180
3087#define DVS_ENABLE (1<<31)
3088#define DVS_GAMMA_ENABLE (1<<30)
3089#define DVS_PIXFORMAT_MASK (3<<25)
3090#define DVS_FORMAT_YUV422 (0<<25)
3091#define DVS_FORMAT_RGBX101010 (1<<25)
3092#define DVS_FORMAT_RGBX888 (2<<25)
3093#define DVS_FORMAT_RGBX161616 (3<<25)
3094#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003095#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003096#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3097#define DVS_YUV_ORDER_YUYV (0<<16)
3098#define DVS_YUV_ORDER_UYVY (1<<16)
3099#define DVS_YUV_ORDER_YVYU (2<<16)
3100#define DVS_YUV_ORDER_VYUY (3<<16)
3101#define DVS_DEST_KEY (1<<2)
3102#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3103#define DVS_TILED (1<<10)
3104#define _DVSALINOFF 0x72184
3105#define _DVSASTRIDE 0x72188
3106#define _DVSAPOS 0x7218c
3107#define _DVSASIZE 0x72190
3108#define _DVSAKEYVAL 0x72194
3109#define _DVSAKEYMSK 0x72198
3110#define _DVSASURF 0x7219c
3111#define _DVSAKEYMAXVAL 0x721a0
3112#define _DVSATILEOFF 0x721a4
3113#define _DVSASURFLIVE 0x721ac
3114#define _DVSASCALE 0x72204
3115#define DVS_SCALE_ENABLE (1<<31)
3116#define DVS_FILTER_MASK (3<<29)
3117#define DVS_FILTER_MEDIUM (0<<29)
3118#define DVS_FILTER_ENHANCING (1<<29)
3119#define DVS_FILTER_SOFTENING (2<<29)
3120#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3121#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3122#define _DVSAGAMC 0x72300
3123
3124#define _DVSBCNTR 0x73180
3125#define _DVSBLINOFF 0x73184
3126#define _DVSBSTRIDE 0x73188
3127#define _DVSBPOS 0x7318c
3128#define _DVSBSIZE 0x73190
3129#define _DVSBKEYVAL 0x73194
3130#define _DVSBKEYMSK 0x73198
3131#define _DVSBSURF 0x7319c
3132#define _DVSBKEYMAXVAL 0x731a0
3133#define _DVSBTILEOFF 0x731a4
3134#define _DVSBSURFLIVE 0x731ac
3135#define _DVSBSCALE 0x73204
3136#define _DVSBGAMC 0x73300
3137
3138#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3139#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3140#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3141#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3142#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003143#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003144#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3145#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3146#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003147#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3148#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003149#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003150
3151#define _SPRA_CTL 0x70280
3152#define SPRITE_ENABLE (1<<31)
3153#define SPRITE_GAMMA_ENABLE (1<<30)
3154#define SPRITE_PIXFORMAT_MASK (7<<25)
3155#define SPRITE_FORMAT_YUV422 (0<<25)
3156#define SPRITE_FORMAT_RGBX101010 (1<<25)
3157#define SPRITE_FORMAT_RGBX888 (2<<25)
3158#define SPRITE_FORMAT_RGBX161616 (3<<25)
3159#define SPRITE_FORMAT_YUV444 (4<<25)
3160#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3161#define SPRITE_CSC_ENABLE (1<<24)
3162#define SPRITE_SOURCE_KEY (1<<22)
3163#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3164#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3165#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3166#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3167#define SPRITE_YUV_ORDER_YUYV (0<<16)
3168#define SPRITE_YUV_ORDER_UYVY (1<<16)
3169#define SPRITE_YUV_ORDER_YVYU (2<<16)
3170#define SPRITE_YUV_ORDER_VYUY (3<<16)
3171#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3172#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3173#define SPRITE_TILED (1<<10)
3174#define SPRITE_DEST_KEY (1<<2)
3175#define _SPRA_LINOFF 0x70284
3176#define _SPRA_STRIDE 0x70288
3177#define _SPRA_POS 0x7028c
3178#define _SPRA_SIZE 0x70290
3179#define _SPRA_KEYVAL 0x70294
3180#define _SPRA_KEYMSK 0x70298
3181#define _SPRA_SURF 0x7029c
3182#define _SPRA_KEYMAX 0x702a0
3183#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003184#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003185#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003186#define _SPRA_SCALE 0x70304
3187#define SPRITE_SCALE_ENABLE (1<<31)
3188#define SPRITE_FILTER_MASK (3<<29)
3189#define SPRITE_FILTER_MEDIUM (0<<29)
3190#define SPRITE_FILTER_ENHANCING (1<<29)
3191#define SPRITE_FILTER_SOFTENING (2<<29)
3192#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3193#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3194#define _SPRA_GAMC 0x70400
3195
3196#define _SPRB_CTL 0x71280
3197#define _SPRB_LINOFF 0x71284
3198#define _SPRB_STRIDE 0x71288
3199#define _SPRB_POS 0x7128c
3200#define _SPRB_SIZE 0x71290
3201#define _SPRB_KEYVAL 0x71294
3202#define _SPRB_KEYMSK 0x71298
3203#define _SPRB_SURF 0x7129c
3204#define _SPRB_KEYMAX 0x712a0
3205#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003206#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003207#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003208#define _SPRB_SCALE 0x71304
3209#define _SPRB_GAMC 0x71400
3210
3211#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3212#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3213#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3214#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3215#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3216#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3217#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3218#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3219#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3220#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003221#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003222#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3223#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003224#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003225
Jesse Barnes585fb112008-07-29 11:54:06 -07003226/* VBIOS regs */
3227#define VGACNTRL 0x71400
3228# define VGA_DISP_DISABLE (1 << 31)
3229# define VGA_2X_MODE (1 << 30)
3230# define VGA_PIPE_B_SELECT (1 << 29)
3231
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003232/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003233
3234#define CPU_VGACNTRL 0x41000
3235
3236#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3237#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3238#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3239#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3240#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3241#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3242#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3243#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3244#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3245
3246/* refresh rate hardware control */
3247#define RR_HW_CTL 0x45300
3248#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3249#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3250
3251#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003252#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003253#define FDI_PLL_BIOS_1 0x46004
3254#define FDI_PLL_BIOS_2 0x46008
3255#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3256#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3257#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3258
Eric Anholt8956c8b2010-03-18 13:21:14 -07003259#define PCH_3DCGDIS0 0x46020
3260# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3261# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3262
Eric Anholt06f37752010-12-14 10:06:46 -08003263#define PCH_3DCGDIS1 0x46024
3264# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3265
Zhenyu Wangb9055052009-06-05 15:38:38 +08003266#define FDI_PLL_FREQ_CTL 0x46030
3267#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3268#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3269#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3270
3271
Ville Syrjäläaab17132013-01-24 15:29:32 +02003272#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003273#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3274#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003275#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003276#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003277#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003278
Ville Syrjäläaab17132013-01-24 15:29:32 +02003279#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003280#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003281#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003282#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003283
Ville Syrjäläaab17132013-01-24 15:29:32 +02003284#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003285#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003286#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003287#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003288
Ville Syrjäläaab17132013-01-24 15:29:32 +02003289#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003290#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003291#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003292#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003293
3294/* PIPEB timing regs are same start from 0x61000 */
3295
Ville Syrjäläaab17132013-01-24 15:29:32 +02003296#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3297#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003298
Ville Syrjäläaab17132013-01-24 15:29:32 +02003299#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3300#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003301
Ville Syrjäläaab17132013-01-24 15:29:32 +02003302#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3303#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003304
Ville Syrjäläaab17132013-01-24 15:29:32 +02003305#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3306#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003307
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003308#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3309#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3310#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3311#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3312#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3313#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3314#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3315#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003316
3317/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003318/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3319#define _PFA_CTL_1 0x68080
3320#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003321#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003322#define PF_PIPE_SEL_MASK_IVB (3<<29)
3323#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003324#define PF_FILTER_MASK (3<<23)
3325#define PF_FILTER_PROGRAMMED (0<<23)
3326#define PF_FILTER_MED_3x3 (1<<23)
3327#define PF_FILTER_EDGE_ENHANCE (2<<23)
3328#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003329#define _PFA_WIN_SZ 0x68074
3330#define _PFB_WIN_SZ 0x68874
3331#define _PFA_WIN_POS 0x68070
3332#define _PFB_WIN_POS 0x68870
3333#define _PFA_VSCALE 0x68084
3334#define _PFB_VSCALE 0x68884
3335#define _PFA_HSCALE 0x68090
3336#define _PFB_HSCALE 0x68890
3337
3338#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3339#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3340#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3341#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3342#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003343
3344/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003345#define _LGC_PALETTE_A 0x4a000
3346#define _LGC_PALETTE_B 0x4a800
3347#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003348
3349/* interrupts */
3350#define DE_MASTER_IRQ_CONTROL (1 << 31)
3351#define DE_SPRITEB_FLIP_DONE (1 << 29)
3352#define DE_SPRITEA_FLIP_DONE (1 << 28)
3353#define DE_PLANEB_FLIP_DONE (1 << 27)
3354#define DE_PLANEA_FLIP_DONE (1 << 26)
3355#define DE_PCU_EVENT (1 << 25)
3356#define DE_GTT_FAULT (1 << 24)
3357#define DE_POISON (1 << 23)
3358#define DE_PERFORM_COUNTER (1 << 22)
3359#define DE_PCH_EVENT (1 << 21)
3360#define DE_AUX_CHANNEL_A (1 << 20)
3361#define DE_DP_A_HOTPLUG (1 << 19)
3362#define DE_GSE (1 << 18)
3363#define DE_PIPEB_VBLANK (1 << 15)
3364#define DE_PIPEB_EVEN_FIELD (1 << 14)
3365#define DE_PIPEB_ODD_FIELD (1 << 13)
3366#define DE_PIPEB_LINE_COMPARE (1 << 12)
3367#define DE_PIPEB_VSYNC (1 << 11)
3368#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3369#define DE_PIPEA_VBLANK (1 << 7)
3370#define DE_PIPEA_EVEN_FIELD (1 << 6)
3371#define DE_PIPEA_ODD_FIELD (1 << 5)
3372#define DE_PIPEA_LINE_COMPARE (1 << 4)
3373#define DE_PIPEA_VSYNC (1 << 3)
3374#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3375
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003376/* More Ivybridge lolz */
3377#define DE_ERR_DEBUG_IVB (1<<30)
3378#define DE_GSE_IVB (1<<29)
3379#define DE_PCH_EVENT_IVB (1<<28)
3380#define DE_DP_A_HOTPLUG_IVB (1<<27)
3381#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003382#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3383#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3384#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003385#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003386#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003387#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003388#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3389#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003390#define DE_PIPEA_VBLANK_IVB (1<<0)
3391
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003392#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3393#define MASTER_INTERRUPT_ENABLE (1<<31)
3394
Zhenyu Wangb9055052009-06-05 15:38:38 +08003395#define DEISR 0x44000
3396#define DEIMR 0x44004
3397#define DEIIR 0x44008
3398#define DEIER 0x4400c
3399
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003400/* GT interrupt.
3401 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3402 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003403#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3404#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003405#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003406#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3407#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003408#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003409#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3410#define GT_PIPE_NOTIFY (1 << 4)
3411#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3412#define GT_SYNC_STATUS (1 << 2)
3413#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003414
3415#define GTISR 0x44010
3416#define GTIMR 0x44014
3417#define GTIIR 0x44018
3418#define GTIER 0x4401c
3419
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003420#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003421/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3422#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003423#define ILK_DPARB_GATE (1<<22)
3424#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003425#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3426#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3427#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3428#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3429#define ILK_HDCP_DISABLE (1<<25)
3430#define ILK_eDP_A_DISABLE (1<<24)
3431#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003432
Damien Lespiau231e54f2012-10-19 17:55:41 +01003433#define ILK_DSPCLK_GATE_D 0x42020
3434#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3435#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3436#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3437#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3438#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003439
Eric Anholt116ac8d2011-12-21 10:31:09 -08003440#define IVB_CHICKEN3 0x4200c
3441# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3442# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3443
Zhenyu Wang553bd142009-09-02 10:57:52 +08003444#define DISP_ARB_CTL 0x45000
3445#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003446#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003447
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003448/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003449#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3450# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3451
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003452#define GEN7_L3CNTLREG1 0xB01C
3453#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003454#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003455
3456#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3457#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3458
Jesse Barnes61939d92012-10-02 17:43:38 -05003459#define GEN7_L3SQCREG4 0xb034
3460#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3461
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003462/* WaCatErrorRejectionIssue */
3463#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3464#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3465
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003466#define HSW_FUSE_STRAP 0x42014
3467#define HSW_CDCLK_LIMIT (1 << 24)
3468
Zhenyu Wangb9055052009-06-05 15:38:38 +08003469/* PCH */
3470
Adam Jackson23e81d62012-06-06 15:45:44 -04003471/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003472#define SDE_AUDIO_POWER_D (1 << 27)
3473#define SDE_AUDIO_POWER_C (1 << 26)
3474#define SDE_AUDIO_POWER_B (1 << 25)
3475#define SDE_AUDIO_POWER_SHIFT (25)
3476#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3477#define SDE_GMBUS (1 << 24)
3478#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3479#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3480#define SDE_AUDIO_HDCP_MASK (3 << 22)
3481#define SDE_AUDIO_TRANSB (1 << 21)
3482#define SDE_AUDIO_TRANSA (1 << 20)
3483#define SDE_AUDIO_TRANS_MASK (3 << 20)
3484#define SDE_POISON (1 << 19)
3485/* 18 reserved */
3486#define SDE_FDI_RXB (1 << 17)
3487#define SDE_FDI_RXA (1 << 16)
3488#define SDE_FDI_MASK (3 << 16)
3489#define SDE_AUXD (1 << 15)
3490#define SDE_AUXC (1 << 14)
3491#define SDE_AUXB (1 << 13)
3492#define SDE_AUX_MASK (7 << 13)
3493/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003494#define SDE_CRT_HOTPLUG (1 << 11)
3495#define SDE_PORTD_HOTPLUG (1 << 10)
3496#define SDE_PORTC_HOTPLUG (1 << 9)
3497#define SDE_PORTB_HOTPLUG (1 << 8)
3498#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003499#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003500#define SDE_TRANSB_CRC_DONE (1 << 5)
3501#define SDE_TRANSB_CRC_ERR (1 << 4)
3502#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3503#define SDE_TRANSA_CRC_DONE (1 << 2)
3504#define SDE_TRANSA_CRC_ERR (1 << 1)
3505#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3506#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003507
3508/* south display engine interrupt: CPT/PPT */
3509#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3510#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3511#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3512#define SDE_AUDIO_POWER_SHIFT_CPT 29
3513#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3514#define SDE_AUXD_CPT (1 << 27)
3515#define SDE_AUXC_CPT (1 << 26)
3516#define SDE_AUXB_CPT (1 << 25)
3517#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3519#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3520#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003521#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003522#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3523 SDE_PORTD_HOTPLUG_CPT | \
3524 SDE_PORTC_HOTPLUG_CPT | \
3525 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003526#define SDE_GMBUS_CPT (1 << 17)
3527#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3528#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3529#define SDE_FDI_RXC_CPT (1 << 8)
3530#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3531#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3532#define SDE_FDI_RXB_CPT (1 << 4)
3533#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3534#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3535#define SDE_FDI_RXA_CPT (1 << 0)
3536#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3537 SDE_AUDIO_CP_REQ_B_CPT | \
3538 SDE_AUDIO_CP_REQ_A_CPT)
3539#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3540 SDE_AUDIO_CP_CHG_B_CPT | \
3541 SDE_AUDIO_CP_CHG_A_CPT)
3542#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3543 SDE_FDI_RXB_CPT | \
3544 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003545
3546#define SDEISR 0xc4000
3547#define SDEIMR 0xc4004
3548#define SDEIIR 0xc4008
3549#define SDEIER 0xc400c
3550
3551/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003552#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003553#define PORTD_HOTPLUG_ENABLE (1 << 20)
3554#define PORTD_PULSE_DURATION_2ms (0)
3555#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3556#define PORTD_PULSE_DURATION_6ms (2 << 18)
3557#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003558#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00003559#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3560#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3561#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3562#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003563#define PORTC_HOTPLUG_ENABLE (1 << 12)
3564#define PORTC_PULSE_DURATION_2ms (0)
3565#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3566#define PORTC_PULSE_DURATION_6ms (2 << 10)
3567#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003568#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00003569#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3570#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3571#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3572#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003573#define PORTB_HOTPLUG_ENABLE (1 << 4)
3574#define PORTB_PULSE_DURATION_2ms (0)
3575#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3576#define PORTB_PULSE_DURATION_6ms (2 << 2)
3577#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003578#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00003579#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3580#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3581#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3582#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003583
3584#define PCH_GPIOA 0xc5010
3585#define PCH_GPIOB 0xc5014
3586#define PCH_GPIOC 0xc5018
3587#define PCH_GPIOD 0xc501c
3588#define PCH_GPIOE 0xc5020
3589#define PCH_GPIOF 0xc5024
3590
Eric Anholtf0217c42009-12-01 11:56:30 -08003591#define PCH_GMBUS0 0xc5100
3592#define PCH_GMBUS1 0xc5104
3593#define PCH_GMBUS2 0xc5108
3594#define PCH_GMBUS3 0xc510c
3595#define PCH_GMBUS4 0xc5110
3596#define PCH_GMBUS5 0xc5120
3597
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003598#define _PCH_DPLL_A 0xc6014
3599#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003600#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003601
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003602#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003603#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003604#define _PCH_FPA1 0xc6044
3605#define _PCH_FPB0 0xc6048
3606#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003607#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3608#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003609
3610#define PCH_DPLL_TEST 0xc606c
3611
3612#define PCH_DREF_CONTROL 0xC6200
3613#define DREF_CONTROL_MASK 0x7fc3
3614#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3615#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3616#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3617#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3618#define DREF_SSC_SOURCE_DISABLE (0<<11)
3619#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003620#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003621#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3622#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3623#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003624#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003625#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3626#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003627#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003628#define DREF_SSC4_DOWNSPREAD (0<<6)
3629#define DREF_SSC4_CENTERSPREAD (1<<6)
3630#define DREF_SSC1_DISABLE (0<<1)
3631#define DREF_SSC1_ENABLE (1<<1)
3632#define DREF_SSC4_DISABLE (0)
3633#define DREF_SSC4_ENABLE (1)
3634
3635#define PCH_RAWCLK_FREQ 0xc6204
3636#define FDL_TP1_TIMER_SHIFT 12
3637#define FDL_TP1_TIMER_MASK (3<<12)
3638#define FDL_TP2_TIMER_SHIFT 10
3639#define FDL_TP2_TIMER_MASK (3<<10)
3640#define RAWCLK_FREQ_MASK 0x3ff
3641
3642#define PCH_DPLL_TMR_CFG 0xc6208
3643
3644#define PCH_SSC4_PARMS 0xc6210
3645#define PCH_SSC4_AUX_PARMS 0xc6214
3646
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003647#define PCH_DPLL_SEL 0xc7000
3648#define TRANSA_DPLL_ENABLE (1<<3)
3649#define TRANSA_DPLLB_SEL (1<<0)
3650#define TRANSA_DPLLA_SEL 0
3651#define TRANSB_DPLL_ENABLE (1<<7)
3652#define TRANSB_DPLLB_SEL (1<<4)
3653#define TRANSB_DPLLA_SEL (0)
3654#define TRANSC_DPLL_ENABLE (1<<11)
3655#define TRANSC_DPLLB_SEL (1<<8)
3656#define TRANSC_DPLLA_SEL (0)
3657
Zhenyu Wangb9055052009-06-05 15:38:38 +08003658/* transcoder */
3659
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003660#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003661#define TRANS_HTOTAL_SHIFT 16
3662#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003663#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003664#define TRANS_HBLANK_END_SHIFT 16
3665#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003666#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003667#define TRANS_HSYNC_END_SHIFT 16
3668#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003669#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003670#define TRANS_VTOTAL_SHIFT 16
3671#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003672#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003673#define TRANS_VBLANK_END_SHIFT 16
3674#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003675#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003676#define TRANS_VSYNC_END_SHIFT 16
3677#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003678#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003679
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003680#define _TRANSA_DATA_M1 0xe0030
3681#define _TRANSA_DATA_N1 0xe0034
3682#define _TRANSA_DATA_M2 0xe0038
3683#define _TRANSA_DATA_N2 0xe003c
3684#define _TRANSA_DP_LINK_M1 0xe0040
3685#define _TRANSA_DP_LINK_N1 0xe0044
3686#define _TRANSA_DP_LINK_M2 0xe0048
3687#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003688
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003689/* Per-transcoder DIP controls */
3690
3691#define _VIDEO_DIP_CTL_A 0xe0200
3692#define _VIDEO_DIP_DATA_A 0xe0208
3693#define _VIDEO_DIP_GCP_A 0xe0210
3694
3695#define _VIDEO_DIP_CTL_B 0xe1200
3696#define _VIDEO_DIP_DATA_B 0xe1208
3697#define _VIDEO_DIP_GCP_B 0xe1210
3698
3699#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3700#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3701#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3702
Ville Syrjäläb9064872013-01-24 15:29:31 +02003703#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3704#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3705#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003706
Ville Syrjäläb9064872013-01-24 15:29:31 +02003707#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3708#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3709#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003710
3711#define VLV_TVIDEO_DIP_CTL(pipe) \
3712 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3713#define VLV_TVIDEO_DIP_DATA(pipe) \
3714 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3715#define VLV_TVIDEO_DIP_GCP(pipe) \
3716 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3717
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003718/* Haswell DIP controls */
3719#define HSW_VIDEO_DIP_CTL_A 0x60200
3720#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3721#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3722#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3723#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3724#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3725#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3726#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3727#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3728#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3729#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3730#define HSW_VIDEO_DIP_GCP_A 0x60210
3731
3732#define HSW_VIDEO_DIP_CTL_B 0x61200
3733#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3734#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3735#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3736#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3737#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3738#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3739#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3740#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3741#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3742#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3743#define HSW_VIDEO_DIP_GCP_B 0x61210
3744
3745#define HSW_TVIDEO_DIP_CTL(pipe) \
3746 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3747#define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3748 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3749#define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3750 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3751#define HSW_TVIDEO_DIP_GCP(pipe) \
3752 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3753
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003754#define _TRANS_HTOTAL_B 0xe1000
3755#define _TRANS_HBLANK_B 0xe1004
3756#define _TRANS_HSYNC_B 0xe1008
3757#define _TRANS_VTOTAL_B 0xe100c
3758#define _TRANS_VBLANK_B 0xe1010
3759#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003760#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003761
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003762#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3763#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3764#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3765#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3766#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3767#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003768#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3769 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003770
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003771#define _TRANSB_DATA_M1 0xe1030
3772#define _TRANSB_DATA_N1 0xe1034
3773#define _TRANSB_DATA_M2 0xe1038
3774#define _TRANSB_DATA_N2 0xe103c
3775#define _TRANSB_DP_LINK_M1 0xe1040
3776#define _TRANSB_DP_LINK_N1 0xe1044
3777#define _TRANSB_DP_LINK_M2 0xe1048
3778#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003779
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003780#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3781#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3782#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3783#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3784#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3785#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3786#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3787#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3788
3789#define _TRANSACONF 0xf0008
3790#define _TRANSBCONF 0xf1008
3791#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003792#define TRANS_DISABLE (0<<31)
3793#define TRANS_ENABLE (1<<31)
3794#define TRANS_STATE_MASK (1<<30)
3795#define TRANS_STATE_DISABLE (0<<30)
3796#define TRANS_STATE_ENABLE (1<<30)
3797#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3798#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3799#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3800#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003801#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003802#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003803#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003804#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003805#define TRANS_8BPC (0<<5)
3806#define TRANS_10BPC (1<<5)
3807#define TRANS_6BPC (2<<5)
3808#define TRANS_12BPC (3<<5)
3809
Daniel Vetterce401412012-10-31 22:52:30 +01003810#define _TRANSA_CHICKEN1 0xf0060
3811#define _TRANSB_CHICKEN1 0xf1060
3812#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
3813#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003814#define _TRANSA_CHICKEN2 0xf0064
3815#define _TRANSB_CHICKEN2 0xf1064
3816#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Daniel Vetter23670b322012-11-01 09:15:30 +01003817#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
3818
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003819
Jesse Barnes291427f2011-07-29 12:42:37 -07003820#define SOUTH_CHICKEN1 0xc2000
3821#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3822#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02003823#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3824#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3825#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003826#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02003827#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
3828#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
3829#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003830
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003831#define _FDI_RXA_CHICKEN 0xc200c
3832#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003833#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3834#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003835#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003836
Jesse Barnes382b0932010-10-07 16:01:25 -07003837#define SOUTH_DSPCLK_GATE_D 0xc2020
3838#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003839#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07003840
Zhenyu Wangb9055052009-06-05 15:38:38 +08003841/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003842#define _FDI_TXA_CTL 0x60100
3843#define _FDI_TXB_CTL 0x61100
3844#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003845#define FDI_TX_DISABLE (0<<31)
3846#define FDI_TX_ENABLE (1<<31)
3847#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3848#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3849#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3850#define FDI_LINK_TRAIN_NONE (3<<28)
3851#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3852#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3853#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3854#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3855#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3856#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3857#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3858#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003859/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3860 SNB has different settings. */
3861/* SNB A-stepping */
3862#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3863#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3864#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3865#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3866/* SNB B-stepping */
3867#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3868#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3869#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3870#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3871#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003872#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3873#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3874#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3875#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3876#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003877/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003878#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003879
3880/* Ivybridge has different bits for lolz */
3881#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3882#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3883#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3884#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3885
Zhenyu Wangb9055052009-06-05 15:38:38 +08003886/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003887#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003888#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003889#define FDI_SCRAMBLING_ENABLE (0<<7)
3890#define FDI_SCRAMBLING_DISABLE (1<<7)
3891
3892/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003893#define _FDI_RXA_CTL 0xf000c
3894#define _FDI_RXB_CTL 0xf100c
3895#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003896#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003897/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003898#define FDI_FS_ERRC_ENABLE (1<<27)
3899#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003900#define FDI_DP_PORT_WIDTH_X8 (7<<19)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02003901#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003902#define FDI_8BPC (0<<16)
3903#define FDI_10BPC (1<<16)
3904#define FDI_6BPC (2<<16)
3905#define FDI_12BPC (3<<16)
3906#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3907#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3908#define FDI_RX_PLL_ENABLE (1<<13)
3909#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3910#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3911#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3912#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3913#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003914#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003915/* CPT */
3916#define FDI_AUTO_TRAINING (1<<10)
3917#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3918#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3919#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3920#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3921#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03003922/* LPT */
3923#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3924#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003925
Paulo Zanoni04945642012-11-01 21:00:59 -02003926#define _FDI_RXA_MISC 0xf0010
3927#define _FDI_RXB_MISC 0xf1010
3928#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
3929#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
3930#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
3931#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
3932#define FDI_RX_TP1_TO_TP2_48 (2<<20)
3933#define FDI_RX_TP1_TO_TP2_64 (3<<20)
3934#define FDI_RX_FDI_DELAY_90 (0x90<<0)
3935#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3936
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003937#define _FDI_RXA_TUSIZE1 0xf0030
3938#define _FDI_RXA_TUSIZE2 0xf0038
3939#define _FDI_RXB_TUSIZE1 0xf1030
3940#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003941#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3942#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003943
3944/* FDI_RX interrupt register format */
3945#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3946#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3947#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3948#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3949#define FDI_RX_FS_CODE_ERR (1<<6)
3950#define FDI_RX_FE_CODE_ERR (1<<5)
3951#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3952#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3953#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3954#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3955#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3956
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003957#define _FDI_RXA_IIR 0xf0014
3958#define _FDI_RXA_IMR 0xf0018
3959#define _FDI_RXB_IIR 0xf1014
3960#define _FDI_RXB_IMR 0xf1018
3961#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3962#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003963
3964#define FDI_PLL_CTL_1 0xfe000
3965#define FDI_PLL_CTL_2 0xfe004
3966
Zhenyu Wangb9055052009-06-05 15:38:38 +08003967/* or SDVOB */
3968#define HDMIB 0xe1140
3969#define PORT_ENABLE (1 << 31)
Paulo Zanoni3573c412011-10-14 18:16:22 -03003970#define TRANSCODER(pipe) ((pipe) << 30)
3971#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3972#define TRANSCODER_MASK (1 << 30)
3973#define TRANSCODER_MASK_CPT (3 << 29)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003974#define COLOR_FORMAT_8bpc (0)
3975#define COLOR_FORMAT_12bpc (3 << 26)
3976#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3977#define SDVO_ENCODING (0)
3978#define TMDS_ENCODING (2 << 10)
3979#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08003980/* CPT */
3981#define HDMI_MODE_SELECT (1 << 9)
3982#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003983#define SDVOB_BORDER_ENABLE (1 << 7)
3984#define AUDIO_ENABLE (1 << 6)
3985#define VSYNC_ACTIVE_HIGH (1 << 4)
3986#define HSYNC_ACTIVE_HIGH (1 << 3)
3987#define PORT_DETECTED (1 << 2)
3988
Zhao Yakui461ed3c2010-03-30 15:11:33 +08003989/* PCH SDVOB multiplex with HDMIB */
3990#define PCH_SDVOB HDMIB
3991
Zhenyu Wangb9055052009-06-05 15:38:38 +08003992#define HDMIC 0xe1150
3993#define HDMID 0xe1160
3994
3995#define PCH_LVDS 0xe1180
3996#define LVDS_DETECTED (1 << 1)
3997
Shobhit Kumar98364372012-06-15 11:55:14 -07003998/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02003999#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4000#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4001#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4002#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4003#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004004
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004005#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4006#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4007#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4008#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4009#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004010
Zhenyu Wangb9055052009-06-05 15:38:38 +08004011#define PCH_PP_STATUS 0xc7200
4012#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004013#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004014#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004015#define EDP_FORCE_VDD (1 << 3)
4016#define EDP_BLC_ENABLE (1 << 2)
4017#define PANEL_POWER_RESET (1 << 1)
4018#define PANEL_POWER_OFF (0 << 0)
4019#define PANEL_POWER_ON (1 << 0)
4020#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004021#define PANEL_PORT_SELECT_MASK (3 << 30)
4022#define PANEL_PORT_SELECT_LVDS (0 << 30)
4023#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004024#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004025#define PANEL_PORT_SELECT_DPC (2 << 30)
4026#define PANEL_PORT_SELECT_DPD (3 << 30)
4027#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4028#define PANEL_POWER_UP_DELAY_SHIFT 16
4029#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4030#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4031
Zhenyu Wangb9055052009-06-05 15:38:38 +08004032#define PCH_PP_OFF_DELAYS 0xc720c
Daniel Vetter82ed61f2012-10-20 20:57:41 +02004033#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4034#define PANEL_POWER_PORT_LVDS (0 << 30)
4035#define PANEL_POWER_PORT_DP_A (1 << 30)
4036#define PANEL_POWER_PORT_DP_C (2 << 30)
4037#define PANEL_POWER_PORT_DP_D (3 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004038#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4039#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4040#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4041#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4042
Zhenyu Wangb9055052009-06-05 15:38:38 +08004043#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004044#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4045#define PP_REFERENCE_DIVIDER_SHIFT 8
4046#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4047#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004048
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004049#define PCH_DP_B 0xe4100
4050#define PCH_DPB_AUX_CH_CTL 0xe4110
4051#define PCH_DPB_AUX_CH_DATA1 0xe4114
4052#define PCH_DPB_AUX_CH_DATA2 0xe4118
4053#define PCH_DPB_AUX_CH_DATA3 0xe411c
4054#define PCH_DPB_AUX_CH_DATA4 0xe4120
4055#define PCH_DPB_AUX_CH_DATA5 0xe4124
4056
4057#define PCH_DP_C 0xe4200
4058#define PCH_DPC_AUX_CH_CTL 0xe4210
4059#define PCH_DPC_AUX_CH_DATA1 0xe4214
4060#define PCH_DPC_AUX_CH_DATA2 0xe4218
4061#define PCH_DPC_AUX_CH_DATA3 0xe421c
4062#define PCH_DPC_AUX_CH_DATA4 0xe4220
4063#define PCH_DPC_AUX_CH_DATA5 0xe4224
4064
4065#define PCH_DP_D 0xe4300
4066#define PCH_DPD_AUX_CH_CTL 0xe4310
4067#define PCH_DPD_AUX_CH_DATA1 0xe4314
4068#define PCH_DPD_AUX_CH_DATA2 0xe4318
4069#define PCH_DPD_AUX_CH_DATA3 0xe431c
4070#define PCH_DPD_AUX_CH_DATA4 0xe4320
4071#define PCH_DPD_AUX_CH_DATA5 0xe4324
4072
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004073/* CPT */
4074#define PORT_TRANS_A_SEL_CPT 0
4075#define PORT_TRANS_B_SEL_CPT (1<<29)
4076#define PORT_TRANS_C_SEL_CPT (2<<29)
4077#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004078#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004079#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4080#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004081
4082#define TRANS_DP_CTL_A 0xe0300
4083#define TRANS_DP_CTL_B 0xe1300
4084#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004085#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004086#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4087#define TRANS_DP_PORT_SEL_B (0<<29)
4088#define TRANS_DP_PORT_SEL_C (1<<29)
4089#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004090#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004091#define TRANS_DP_PORT_SEL_MASK (3<<29)
4092#define TRANS_DP_AUDIO_ONLY (1<<26)
4093#define TRANS_DP_ENH_FRAMING (1<<18)
4094#define TRANS_DP_8BPC (0<<9)
4095#define TRANS_DP_10BPC (1<<9)
4096#define TRANS_DP_6BPC (2<<9)
4097#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004098#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004099#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4100#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4101#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4102#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004103#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004104
4105/* SNB eDP training params */
4106/* SNB A-stepping */
4107#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4108#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4109#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4110#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4111/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004112#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4113#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4114#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4115#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4116#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004117#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4118
Keith Packard1a2eb462011-11-16 16:26:07 -08004119/* IVB */
4120#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4121#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4122#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4123#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4124#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4125#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4126#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4127
4128/* legacy values */
4129#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4130#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4131#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4132#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4133#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4134
4135#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4136
Zou Nan haicae58522010-11-09 17:17:32 +08004137#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004138#define FORCEWAKE_VLV 0x1300b0
4139#define FORCEWAKE_ACK_VLV 0x1300b4
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004140#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004141#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08004142#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004143#define FORCEWAKE_KERNEL 0x1
4144#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004145#define FORCEWAKE_MT_ACK 0x130040
4146#define ECOBUS 0xa180
4147#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004148
Ben Widawskydd202c62012-02-09 10:15:18 +01004149#define GTFIFODBG 0x120000
4150#define GT_FIFO_CPU_ERROR_MASK 7
4151#define GT_FIFO_OVFERR (1<<2)
4152#define GT_FIFO_IAWRERR (1<<1)
4153#define GT_FIFO_IARDERR (1<<0)
4154
Chris Wilson91355832011-03-04 19:22:40 +00004155#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004156#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004157
Daniel Vetter80e829f2012-03-31 11:21:57 +02004158#define GEN6_UCGCTL1 0x9400
4159# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004160# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004161
Eric Anholt406478d2011-11-07 16:07:04 -08004162#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004163# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004164# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004165# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004166# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004167# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004168
Jesse Barnese3f33d42012-06-14 11:04:50 -07004169#define GEN7_UCGCTL4 0x940c
4170#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4171
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004172#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004173#define GEN6_TURBO_DISABLE (1<<31)
4174#define GEN6_FREQUENCY(x) ((x)<<25)
4175#define GEN6_OFFSET(x) ((x)<<19)
4176#define GEN6_AGGRESSIVE_TURBO (0<<15)
4177#define GEN6_RC_VIDEO_FREQ 0xA00C
4178#define GEN6_RC_CONTROL 0xA090
4179#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4180#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4181#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4182#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4183#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4184#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4185#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4186#define GEN6_RP_DOWN_TIMEOUT 0xA010
4187#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004188#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004189#define GEN6_CAGF_SHIFT 8
4190#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004191#define GEN6_RP_CONTROL 0xA024
4192#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004193#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4194#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4195#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4196#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4197#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004198#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4199#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004200#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4201#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4202#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004203#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004204#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004205#define GEN6_RP_UP_THRESHOLD 0xA02C
4206#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004207#define GEN6_RP_CUR_UP_EI 0xA050
4208#define GEN6_CURICONT_MASK 0xffffff
4209#define GEN6_RP_CUR_UP 0xA054
4210#define GEN6_CURBSYTAVG_MASK 0xffffff
4211#define GEN6_RP_PREV_UP 0xA058
4212#define GEN6_RP_CUR_DOWN_EI 0xA05C
4213#define GEN6_CURIAVG_MASK 0xffffff
4214#define GEN6_RP_CUR_DOWN 0xA060
4215#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004216#define GEN6_RP_UP_EI 0xA068
4217#define GEN6_RP_DOWN_EI 0xA06C
4218#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4219#define GEN6_RC_STATE 0xA094
4220#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4221#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4222#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4223#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4224#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4225#define GEN6_RC_SLEEP 0xA0B0
4226#define GEN6_RC1e_THRESHOLD 0xA0B4
4227#define GEN6_RC6_THRESHOLD 0xA0B8
4228#define GEN6_RC6p_THRESHOLD 0xA0BC
4229#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004230#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004231
4232#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004233#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004234#define GEN6_PMIIR 0x44028
4235#define GEN6_PMIER 0x4402C
4236#define GEN6_PM_MBOX_EVENT (1<<25)
4237#define GEN6_PM_THERMAL_EVENT (1<<24)
4238#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4239#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4240#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4241#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4242#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004243#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4244 GEN6_PM_RP_DOWN_THRESHOLD | \
4245 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004246
Ben Widawskycce66a22012-03-27 18:59:38 -07004247#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4248#define GEN6_GT_GFX_RC6 0x138108
4249#define GEN6_GT_GFX_RC6p 0x13810C
4250#define GEN6_GT_GFX_RC6pp 0x138110
4251
Chris Wilson8fd26852010-12-08 18:40:43 +00004252#define GEN6_PCODE_MAILBOX 0x138124
4253#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004254#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004255#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4256#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004257#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4258#define GEN6_PCODE_READ_RC6VIDS 0x5
4259#define GEN6_ENCODE_RC6_VID(mv) (((mv) / 5) - 245) < 0 ?: 0
4260#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) > 0 ? ((vids) * 5) + 245 : 0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004261#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004262#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00004263
Ben Widawsky4d855292011-12-12 19:34:16 -08004264#define GEN6_GT_CORE_STATUS 0x138060
4265#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4266#define GEN6_RCn_MASK 7
4267#define GEN6_RC0 0
4268#define GEN6_RC3 2
4269#define GEN6_RC6 3
4270#define GEN6_RC7 4
4271
Ben Widawskye3689192012-05-25 16:56:22 -07004272#define GEN7_MISCCPCTL (0x9424)
4273#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4274
4275/* IVYBRIDGE DPF */
4276#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4277#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4278#define GEN7_PARITY_ERROR_VALID (1<<13)
4279#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4280#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4281#define GEN7_PARITY_ERROR_ROW(reg) \
4282 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4283#define GEN7_PARITY_ERROR_BANK(reg) \
4284 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4285#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4286 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4287#define GEN7_L3CDERRST1_ENABLE (1<<7)
4288
Ben Widawskyb9524a12012-05-25 16:56:24 -07004289#define GEN7_L3LOG_BASE 0xB070
4290#define GEN7_L3LOG_SIZE 0x80
4291
Jesse Barnes12f33822012-10-25 12:15:45 -07004292#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4293#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4294#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4295#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4296
Jesse Barnes8ab43972012-10-25 12:15:42 -07004297#define GEN7_ROW_CHICKEN2 0xe4f4
4298#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4299#define DOP_CLOCK_GATING_DISABLE (1<<0)
4300
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004301#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004302#define INTEL_AUDIO_DEVCL 0x808629FB
4303#define INTEL_AUDIO_DEVBLC 0x80862801
4304#define INTEL_AUDIO_DEVCTG 0x80862802
4305
4306#define G4X_AUD_CNTL_ST 0x620B4
4307#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4308#define G4X_ELDV_DEVCTG (1 << 14)
4309#define G4X_ELD_ADDR (0xf << 5)
4310#define G4X_ELD_ACK (1 << 4)
4311#define G4X_HDMIW_HDMIEDID 0x6210C
4312
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004313#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004314#define IBX_HDMIW_HDMIEDID_B 0xE2150
4315#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4316 IBX_HDMIW_HDMIEDID_A, \
4317 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004318#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004319#define IBX_AUD_CNTL_ST_B 0xE21B4
4320#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4321 IBX_AUD_CNTL_ST_A, \
4322 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004323#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4324#define IBX_ELD_ADDRESS (0x1f << 5)
4325#define IBX_ELD_ACK (1 << 4)
4326#define IBX_AUD_CNTL_ST2 0xE20C0
4327#define IBX_ELD_VALIDB (1 << 0)
4328#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004329
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004330#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004331#define CPT_HDMIW_HDMIEDID_B 0xE5150
4332#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4333 CPT_HDMIW_HDMIEDID_A, \
4334 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004335#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004336#define CPT_AUD_CNTL_ST_B 0xE51B4
4337#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4338 CPT_AUD_CNTL_ST_A, \
4339 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004340#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004341
Eric Anholtae662d32012-01-03 09:23:29 -08004342/* These are the 4 32-bit write offset registers for each stream
4343 * output buffer. It determines the offset from the
4344 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4345 */
4346#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4347
Wu Fengguangb6daa022012-01-06 14:41:31 -06004348#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004349#define IBX_AUD_CONFIG_B 0xe2100
4350#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4351 IBX_AUD_CONFIG_A, \
4352 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004353#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004354#define CPT_AUD_CONFIG_B 0xe5100
4355#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4356 CPT_AUD_CONFIG_A, \
4357 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004358#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4359#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4360#define AUD_CONFIG_UPPER_N_SHIFT 20
4361#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4362#define AUD_CONFIG_LOWER_N_SHIFT 4
4363#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4364#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4365#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4366#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4367
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004368/* HSW Audio */
4369#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4370#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4371#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4372 HSW_AUD_CONFIG_A, \
4373 HSW_AUD_CONFIG_B)
4374
4375#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4376#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4377#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4378 HSW_AUD_MISC_CTRL_A, \
4379 HSW_AUD_MISC_CTRL_B)
4380
4381#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4382#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4383#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4384 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4385 HSW_AUD_DIP_ELD_CTRL_ST_B)
4386
4387/* Audio Digital Converter */
4388#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4389#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4390#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4391 HSW_AUD_DIG_CNVT_1, \
4392 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004393#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004394
4395#define HSW_AUD_EDID_DATA_A 0x65050
4396#define HSW_AUD_EDID_DATA_B 0x65150
4397#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4398 HSW_AUD_EDID_DATA_A, \
4399 HSW_AUD_EDID_DATA_B)
4400
4401#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4402#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4403#define AUDIO_INACTIVE_C (1<<11)
4404#define AUDIO_INACTIVE_B (1<<7)
4405#define AUDIO_INACTIVE_A (1<<3)
4406#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4407#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4408#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4409#define AUDIO_ELD_VALID_A (1<<0)
4410#define AUDIO_ELD_VALID_B (1<<4)
4411#define AUDIO_ELD_VALID_C (1<<8)
4412#define AUDIO_CP_READY_A (1<<1)
4413#define AUDIO_CP_READY_B (1<<5)
4414#define AUDIO_CP_READY_C (1<<9)
4415
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004416/* HSW Power Wells */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004417#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4418#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4419#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4420#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4421#define HSW_PWR_WELL_ENABLE (1<<31)
4422#define HSW_PWR_WELL_STATE (1<<30)
4423#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004424#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4425#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004426#define HSW_PWR_WELL_FORCE_ON (1<<19)
4427#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004428
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004429/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004430#define TRANS_DDI_FUNC_CTL_A 0x60400
4431#define TRANS_DDI_FUNC_CTL_B 0x61400
4432#define TRANS_DDI_FUNC_CTL_C 0x62400
4433#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4434#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4435 TRANS_DDI_FUNC_CTL_B)
4436#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004437/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004438#define TRANS_DDI_PORT_MASK (7<<28)
4439#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4440#define TRANS_DDI_PORT_NONE (0<<28)
4441#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4442#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4443#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4444#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4445#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4446#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4447#define TRANS_DDI_BPC_MASK (7<<20)
4448#define TRANS_DDI_BPC_8 (0<<20)
4449#define TRANS_DDI_BPC_10 (1<<20)
4450#define TRANS_DDI_BPC_6 (2<<20)
4451#define TRANS_DDI_BPC_12 (3<<20)
4452#define TRANS_DDI_PVSYNC (1<<17)
4453#define TRANS_DDI_PHSYNC (1<<16)
4454#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4455#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4456#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4457#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4458#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4459#define TRANS_DDI_BFI_ENABLE (1<<4)
4460#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4461#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4462#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004463
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004464/* DisplayPort Transport Control */
4465#define DP_TP_CTL_A 0x64040
4466#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004467#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4468#define DP_TP_CTL_ENABLE (1<<31)
4469#define DP_TP_CTL_MODE_SST (0<<27)
4470#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004471#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004472#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004473#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4474#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4475#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004476#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4477#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004478#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004479#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004480
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004481/* DisplayPort Transport Status */
4482#define DP_TP_STATUS_A 0x64044
4483#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004484#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004485#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004486#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4487
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004488/* DDI Buffer Control */
4489#define DDI_BUF_CTL_A 0x64000
4490#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004491#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4492#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004493#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004494#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004495#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004496#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004497#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004498#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004499#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4500#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004501#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4502#define DDI_BUF_EMP_MASK (0xf<<24)
4503#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02004504#define DDI_A_4_LANES (1<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004505#define DDI_PORT_WIDTH_X1 (0<<1)
4506#define DDI_PORT_WIDTH_X2 (1<<1)
4507#define DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004508#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4509
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004510/* DDI Buffer Translations */
4511#define DDI_BUF_TRANS_A 0x64E00
4512#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004513#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004514
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004515/* Sideband Interface (SBI) is programmed indirectly, via
4516 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4517 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004518#define SBI_ADDR 0xC6000
4519#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004520#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004521#define SBI_CTL_DEST_ICLK (0x0<<16)
4522#define SBI_CTL_DEST_MPHY (0x1<<16)
4523#define SBI_CTL_OP_IORD (0x2<<8)
4524#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004525#define SBI_CTL_OP_CRRD (0x6<<8)
4526#define SBI_CTL_OP_CRWR (0x7<<8)
4527#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004528#define SBI_RESPONSE_SUCCESS (0x0<<1)
4529#define SBI_BUSY (0x1<<0)
4530#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004531
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004532/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004533#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004534#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4535#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4536#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4537#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004538#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004539#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004540#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004541#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02004542#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004543#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004544#define SBI_SSCAUXDIV6 0x0610
4545#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004546#define SBI_DBUFF0 0x2a00
Paulo Zanonidde86e22012-12-01 12:04:25 -02004547#define SBI_DBUFF0_ENABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004548
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004549/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004550#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004551#define PIXCLK_GATE_UNGATE (1<<0)
4552#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004553
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004554/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004555#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004556#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004557#define SPLL_PLL_SSC (1<<28)
4558#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004559#define SPLL_PLL_FREQ_810MHz (0<<26)
4560#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004561
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004562/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004563#define WRPLL_CTL1 0x46040
4564#define WRPLL_CTL2 0x46060
4565#define WRPLL_PLL_ENABLE (1<<31)
4566#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004567#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004568#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004569/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004570#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4571#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4572#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004573
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004574/* Port clock selection */
4575#define PORT_CLK_SEL_A 0x46100
4576#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004577#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004578#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4579#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4580#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004581#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004582#define PORT_CLK_SEL_WRPLL1 (4<<29)
4583#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004584#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004585
Paulo Zanonibb523fc2012-10-23 18:29:56 -02004586/* Transcoder clock selection */
4587#define TRANS_CLK_SEL_A 0x46140
4588#define TRANS_CLK_SEL_B 0x46144
4589#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4590/* For each transcoder, we need to select the corresponding port clock */
4591#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4592#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004593
Paulo Zanonic9809792012-10-23 18:30:00 -02004594#define _TRANSA_MSA_MISC 0x60410
4595#define _TRANSB_MSA_MISC 0x61410
4596#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4597 _TRANSB_MSA_MISC)
4598#define TRANS_MSA_SYNC_CLK (1<<0)
4599#define TRANS_MSA_6_BPC (0<<5)
4600#define TRANS_MSA_8_BPC (1<<5)
4601#define TRANS_MSA_10_BPC (2<<5)
4602#define TRANS_MSA_12_BPC (3<<5)
4603#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03004604
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004605/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004606#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004607#define LCPLL_PLL_DISABLE (1<<31)
4608#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004609#define LCPLL_CLK_FREQ_MASK (3<<26)
4610#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004611#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004612#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004613#define LCPLL_CD_SOURCE_FCLK (1<<21)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004614
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004615/* Pipe WM_LINETIME - watermark line time */
4616#define PIPE_WM_LINETIME_A 0x45270
4617#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004618#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4619 PIPE_WM_LINETIME_B)
4620#define PIPE_WM_LINETIME_MASK (0x1ff)
4621#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004622#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004623#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004624
4625/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004626#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004627#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4628#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4629#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4630
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004631#define WM_DBG 0x45280
4632#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4633#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4634#define WM_DBG_DISALLOW_SPRITE (1<<2)
4635
Jesse Barnes585fb112008-07-29 11:54:06 -07004636#endif /* _I915_REG_H_ */