blob: ea910acb4bb0076c2e654224a15a64224586a2d7 [file] [log] [blame]
Felipe Balbibfad65e2017-04-19 14:59:27 +03001/*
Felipe Balbi72246da2011-08-19 18:10:58 +03002 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030024#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030025#include <linux/list.h>
Roger Quadrosff3f0782017-03-30 09:46:40 +030026#include <linux/bitops.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030027#include <linux/dma-mapping.h>
28#include <linux/mm.h>
29#include <linux/debugfs.h>
Baolin Wang76a638f2016-10-31 19:38:36 +080030#include <linux/wait.h>
Roger Quadros41ce1452017-04-04 12:49:18 +030031#include <linux/workqueue.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030032
33#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050035#include <linux/usb/otg.h>
Heikki Krogerus88bc9d12015-05-13 15:26:51 +030036#include <linux/ulpi/interface.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030037
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053038#include <linux/phy/phy.h>
39
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -050040#define DWC3_MSG_MAX 500
41
Felipe Balbi72246da2011-08-19 18:10:58 +030042/* Global constants */
Baolin Wangbb014732016-10-14 17:11:33 +080043#define DWC3_PULL_UP_TIMEOUT 500 /* ms */
Felipe Balbi905dc042017-01-05 14:46:52 +020044#define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
Felipe Balbi4199c5f2017-04-07 14:09:13 +030045#define DWC3_EP0_SETUP_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030046#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz51249dc2012-04-24 14:18:39 +030047#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030048
Felipe Balbi0ffcaf32013-12-19 13:04:28 -060049#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
Felipe Balbie71d3632016-12-23 14:40:40 +020050#define DWC3_EVENT_BUFFERS_SIZE 4096
Felipe Balbi72246da2011-08-19 18:10:58 +030051#define DWC3_EVENT_TYPE_MASK 0xfe
52
53#define DWC3_EVENT_TYPE_DEV 0
54#define DWC3_EVENT_TYPE_CARKIT 3
55#define DWC3_EVENT_TYPE_I2C 4
56
57#define DWC3_DEVICE_EVENT_DISCONNECT 0
58#define DWC3_DEVICE_EVENT_RESET 1
59#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
60#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
61#define DWC3_DEVICE_EVENT_WAKEUP 4
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -080062#define DWC3_DEVICE_EVENT_HIBER_REQ 5
Felipe Balbi72246da2011-08-19 18:10:58 +030063#define DWC3_DEVICE_EVENT_EOPF 6
64#define DWC3_DEVICE_EVENT_SOF 7
65#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
66#define DWC3_DEVICE_EVENT_CMD_CMPL 10
67#define DWC3_DEVICE_EVENT_OVERFLOW 11
68
69#define DWC3_GEVNTCOUNT_MASK 0xfffc
Roger Quadrosff3f0782017-03-30 09:46:40 +030070#define DWC3_GEVNTCOUNT_EHB BIT(31)
Felipe Balbi72246da2011-08-19 18:10:58 +030071#define DWC3_GSNPSID_MASK 0xffff0000
72#define DWC3_GSNPSREV_MASK 0xffff
73
Ido Shayevitz51249dc2012-04-24 14:18:39 +030074/* DWC3 registers memory space boundries */
75#define DWC3_XHCI_REGS_START 0x0
76#define DWC3_XHCI_REGS_END 0x7fff
77#define DWC3_GLOBALS_REGS_START 0xc100
78#define DWC3_GLOBALS_REGS_END 0xc6ff
79#define DWC3_DEVICE_REGS_START 0xc700
80#define DWC3_DEVICE_REGS_END 0xcbff
81#define DWC3_OTG_REGS_START 0xcc00
82#define DWC3_OTG_REGS_END 0xccff
83
Felipe Balbi72246da2011-08-19 18:10:58 +030084/* Global Registers */
85#define DWC3_GSBUSCFG0 0xc100
86#define DWC3_GSBUSCFG1 0xc104
87#define DWC3_GTXTHRCFG 0xc108
88#define DWC3_GRXTHRCFG 0xc10c
89#define DWC3_GCTL 0xc110
90#define DWC3_GEVTEN 0xc114
91#define DWC3_GSTS 0xc118
William Wu475c8be2016-05-13 18:13:46 +080092#define DWC3_GUCTL1 0xc11c
Felipe Balbi72246da2011-08-19 18:10:58 +030093#define DWC3_GSNPSID 0xc120
94#define DWC3_GGPIO 0xc124
95#define DWC3_GUID 0xc128
96#define DWC3_GUCTL 0xc12c
97#define DWC3_GBUSERRADDR0 0xc130
98#define DWC3_GBUSERRADDR1 0xc134
99#define DWC3_GPRTBIMAP0 0xc138
100#define DWC3_GPRTBIMAP1 0xc13c
101#define DWC3_GHWPARAMS0 0xc140
102#define DWC3_GHWPARAMS1 0xc144
103#define DWC3_GHWPARAMS2 0xc148
104#define DWC3_GHWPARAMS3 0xc14c
105#define DWC3_GHWPARAMS4 0xc150
106#define DWC3_GHWPARAMS5 0xc154
107#define DWC3_GHWPARAMS6 0xc158
108#define DWC3_GHWPARAMS7 0xc15c
109#define DWC3_GDBGFIFOSPACE 0xc160
110#define DWC3_GDBGLTSSM 0xc164
111#define DWC3_GPRTBIMAP_HS0 0xc180
112#define DWC3_GPRTBIMAP_HS1 0xc184
113#define DWC3_GPRTBIMAP_FS0 0xc188
114#define DWC3_GPRTBIMAP_FS1 0xc18c
John Youn06281d42016-08-22 15:39:13 -0700115#define DWC3_GUCTL2 0xc19c
Felipe Balbi72246da2011-08-19 18:10:58 +0300116
John Youn690fb372015-09-04 19:15:10 -0700117#define DWC3_VER_NUMBER 0xc1a0
118#define DWC3_VER_TYPE 0xc1a4
119
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300120#define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
121#define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
Felipe Balbi72246da2011-08-19 18:10:58 +0300122
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300123#define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
Felipe Balbi72246da2011-08-19 18:10:58 +0300124
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300125#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
Felipe Balbi72246da2011-08-19 18:10:58 +0300126
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300127#define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
128#define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
Felipe Balbi72246da2011-08-19 18:10:58 +0300129
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300130#define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
131#define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
132#define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
133#define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
Felipe Balbi72246da2011-08-19 18:10:58 +0300134
135#define DWC3_GHWPARAMS8 0xc600
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530136#define DWC3_GFLADJ 0xc630
Felipe Balbi72246da2011-08-19 18:10:58 +0300137
138/* Device Registers */
139#define DWC3_DCFG 0xc700
140#define DWC3_DCTL 0xc704
141#define DWC3_DEVTEN 0xc708
142#define DWC3_DSTS 0xc70c
143#define DWC3_DGCMDPAR 0xc710
144#define DWC3_DGCMD 0xc714
145#define DWC3_DALEPENA 0xc720
Felipe Balbi2eb88012016-04-12 16:53:39 +0300146
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300147#define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
Felipe Balbi2eb88012016-04-12 16:53:39 +0300148#define DWC3_DEPCMDPAR2 0x00
149#define DWC3_DEPCMDPAR1 0x04
150#define DWC3_DEPCMDPAR0 0x08
151#define DWC3_DEPCMD 0x0c
Felipe Balbi72246da2011-08-19 18:10:58 +0300152
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300153#define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
John Youncf40b862016-11-14 12:32:43 -0800154
Felipe Balbi72246da2011-08-19 18:10:58 +0300155/* OTG Registers */
156#define DWC3_OCFG 0xcc00
157#define DWC3_OCTL 0xcc04
George Cheriand4436c32013-03-14 16:05:24 +0530158#define DWC3_OEVT 0xcc08
159#define DWC3_OEVTEN 0xcc0C
160#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300161
162/* Bit fields */
163
Felipe Balbicf6d8672016-04-14 15:03:39 +0300164/* Global Debug Queue/FIFO Space Available Register */
165#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
166#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
167#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
168
169#define DWC3_TXFIFOQ 1
170#define DWC3_RXFIFOQ 3
171#define DWC3_TXREQQ 5
172#define DWC3_RXREQQ 7
173#define DWC3_RXINFOQ 9
174#define DWC3_DESCFETCHQ 13
175#define DWC3_EVENTQ 15
176
Felipe Balbi2a58f9c2016-04-28 10:56:28 +0300177/* Global RX Threshold Configuration Register */
178#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
179#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300180#define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
Felipe Balbi2a58f9c2016-04-28 10:56:28 +0300181
Felipe Balbi72246da2011-08-19 18:10:58 +0300182/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800183#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300184#define DWC3_GCTL_U2RSTECN BIT(16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800185#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300186#define DWC3_GCTL_CLK_BUS (0)
187#define DWC3_GCTL_CLK_PIPE (1)
188#define DWC3_GCTL_CLK_PIPEHALF (2)
189#define DWC3_GCTL_CLK_MASK (3)
190
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300191#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800192#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300193#define DWC3_GCTL_PRTCAP_HOST 1
194#define DWC3_GCTL_PRTCAP_DEVICE 2
195#define DWC3_GCTL_PRTCAP_OTG 3
196
Roger Quadrosff3f0782017-03-30 09:46:40 +0300197#define DWC3_GCTL_CORESOFTRESET BIT(11)
198#define DWC3_GCTL_SOFITPSYNC BIT(10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800199#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
200#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300201#define DWC3_GCTL_DISSCRAMBLE BIT(3)
202#define DWC3_GCTL_U2EXIT_LFPS BIT(2)
203#define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
204#define DWC3_GCTL_DSBLCLKGTNG BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300205
John Youn0bb39ca2016-10-12 18:00:55 -0700206/* Global User Control 1 Register */
William Wu65db7a02017-04-19 20:11:38 +0800207#define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300208#define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
John Youn0bb39ca2016-10-12 18:00:55 -0700209
Felipe Balbi72246da2011-08-19 18:10:58 +0300210/* Global USB2 PHY Configuration Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300211#define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
212#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
213#define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
214#define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
215#define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
William Wu32f2ed82016-08-16 22:44:38 +0800216#define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
217#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
218#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
219#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
220#define USBTRDTIM_UTMI_8_BIT 9
221#define USBTRDTIM_UTMI_16_BIT 5
222#define UTMI_PHYIF_16_BIT 1
223#define UTMI_PHYIF_8_BIT 0
Felipe Balbi72246da2011-08-19 18:10:58 +0300224
Heikki Krogerusb5699ee2015-05-13 15:26:43 +0300225/* Global USB2 PHY Vendor Control Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300226#define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
227#define DWC3_GUSB2PHYACC_BUSY BIT(23)
228#define DWC3_GUSB2PHYACC_WRITE BIT(22)
Heikki Krogerusb5699ee2015-05-13 15:26:43 +0300229#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
230#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
231#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
232
Felipe Balbi72246da2011-08-19 18:10:58 +0300233/* Global USB3 PIPE Control Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300234#define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
235#define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
236#define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
237#define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
238#define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800239#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
240#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
241#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300242#define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
243#define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
244#define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
245#define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
Huang Rui6b6a0c92014-10-31 11:11:12 +0800246#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
247#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300248
Felipe Balbi457e84b2012-01-18 18:04:09 +0200249/* Global TX Fifo Size Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800250#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
251#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200252
Felipe Balbi68d6a012013-06-12 21:09:26 +0300253/* Global Event Size Registers */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300254#define DWC3_GEVNTSIZ_INTMASK BIT(31)
Felipe Balbi68d6a012013-06-12 21:09:26 +0300255#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
256
Felipe Balbi4e994722016-05-13 14:09:59 +0300257/* Global HWPARAMS0 Register */
Thinh Nguyen9d6173e2016-09-06 19:22:03 -0700258#define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
259#define DWC3_GHWPARAMS0_MODE_GADGET 0
260#define DWC3_GHWPARAMS0_MODE_HOST 1
261#define DWC3_GHWPARAMS0_MODE_DRD 2
Felipe Balbi4e994722016-05-13 14:09:59 +0300262#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
263#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
264#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
265#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
266#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
267
Felipe Balbiaabb7072011-09-30 10:58:50 +0300268/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800269#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300270#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
271#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800272#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
273#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
274#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
275
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700276/* Global HWPARAMS3 Register */
277#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
278#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
John Youn1f38f882016-02-05 17:08:31 -0800279#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
280#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700281#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
282#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
283#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
284#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
285#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
286#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
287#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
288#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
289
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800290/* Global HWPARAMS4 Register */
291#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
292#define DWC3_MAX_HIBER_SCRATCHBUFS 15
Felipe Balbiaabb7072011-09-30 10:58:50 +0300293
Huang Rui946bd572014-10-28 19:54:23 +0800294/* Global HWPARAMS6 Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300295#define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
Huang Rui946bd572014-10-28 19:54:23 +0800296
Felipe Balbi4e994722016-05-13 14:09:59 +0300297/* Global HWPARAMS7 Register */
298#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
299#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
300
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530301/* Global Frame Length Adjustment Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300302#define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530303#define DWC3_GFLADJ_30MHZ_MASK 0x3f
304
John Youn06281d42016-08-22 15:39:13 -0700305/* Global User Control Register 2 */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300306#define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
John Youn06281d42016-08-22 15:39:13 -0700307
Felipe Balbi72246da2011-08-19 18:10:58 +0300308/* Device Configuration Register */
309#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
310#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
311
312#define DWC3_DCFG_SPEED_MASK (7 << 0)
John Youn1f38f882016-02-05 17:08:31 -0800313#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300314#define DWC3_DCFG_SUPERSPEED (4 << 0)
315#define DWC3_DCFG_HIGHSPEED (0 << 0)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300316#define DWC3_DCFG_FULLSPEED BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300317#define DWC3_DCFG_LOWSPEED (2 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300318
Felipe Balbi676e3492016-04-26 10:49:07 +0300319#define DWC3_DCFG_NUMP_SHIFT 17
Dan Carpenter97398612016-05-03 10:49:00 +0300320#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
Felipe Balbi676e3492016-04-26 10:49:07 +0300321#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300322#define DWC3_DCFG_LPM_CAP BIT(22)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800323
Felipe Balbi72246da2011-08-19 18:10:58 +0300324/* Device Control Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300325#define DWC3_DCTL_RUN_STOP BIT(31)
326#define DWC3_DCTL_CSFTRST BIT(30)
327#define DWC3_DCTL_LSFTRST BIT(29)
Felipe Balbi72246da2011-08-19 18:10:58 +0300328
329#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
Pratyush Anand7e39b812012-06-06 19:18:29 +0530330#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
Felipe Balbi72246da2011-08-19 18:10:58 +0300331
Roger Quadrosff3f0782017-03-30 09:46:40 +0300332#define DWC3_DCTL_APPL1RES BIT(23)
Felipe Balbi72246da2011-08-19 18:10:58 +0300333
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800334/* These apply for core versions 1.87a and earlier */
335#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
336#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
337#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
338#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
339#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
340#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
341#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200342
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800343/* These apply for core versions 1.94a and later */
Huang Rui80caf7d2014-10-28 19:54:26 +0800344#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
345#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200346
Roger Quadrosff3f0782017-03-30 09:46:40 +0300347#define DWC3_DCTL_KEEP_CONNECT BIT(19)
348#define DWC3_DCTL_L1_HIBER_EN BIT(18)
349#define DWC3_DCTL_CRS BIT(17)
350#define DWC3_DCTL_CSS BIT(16)
Huang Rui80caf7d2014-10-28 19:54:26 +0800351
Roger Quadrosff3f0782017-03-30 09:46:40 +0300352#define DWC3_DCTL_INITU2ENA BIT(12)
353#define DWC3_DCTL_ACCEPTU2ENA BIT(11)
354#define DWC3_DCTL_INITU1ENA BIT(10)
355#define DWC3_DCTL_ACCEPTU1ENA BIT(9)
Huang Rui80caf7d2014-10-28 19:54:26 +0800356#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300357
358#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
359#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
360
361#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
362#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
363#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
364#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
365#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
366#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
367#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
368
369/* Device Event Enable Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300370#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
371#define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
372#define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
373#define DWC3_DEVTEN_ERRTICERREN BIT(9)
374#define DWC3_DEVTEN_SOFEN BIT(7)
375#define DWC3_DEVTEN_EOPFEN BIT(6)
376#define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
377#define DWC3_DEVTEN_WKUPEVTEN BIT(4)
378#define DWC3_DEVTEN_ULSTCNGEN BIT(3)
379#define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
380#define DWC3_DEVTEN_USBRSTEN BIT(1)
381#define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300382
383/* Device Status Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300384#define DWC3_DSTS_DCNRD BIT(29)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800385
386/* This applies for core versions 1.87a and earlier */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300387#define DWC3_DSTS_PWRUPREQ BIT(24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800388
389/* These apply for core versions 1.94a and later */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300390#define DWC3_DSTS_RSS BIT(25)
391#define DWC3_DSTS_SSS BIT(24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800392
Roger Quadrosff3f0782017-03-30 09:46:40 +0300393#define DWC3_DSTS_COREIDLE BIT(23)
394#define DWC3_DSTS_DEVCTRLHLT BIT(22)
Felipe Balbi72246da2011-08-19 18:10:58 +0300395
396#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
397#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
398
Roger Quadrosff3f0782017-03-30 09:46:40 +0300399#define DWC3_DSTS_RXFIFOEMPTY BIT(17)
Felipe Balbi72246da2011-08-19 18:10:58 +0300400
Pratyush Anandd05b8182012-05-21 14:51:30 +0530401#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300402#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
403
404#define DWC3_DSTS_CONNECTSPD (7 << 0)
405
John Youn1f38f882016-02-05 17:08:31 -0800406#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300407#define DWC3_DSTS_SUPERSPEED (4 << 0)
408#define DWC3_DSTS_HIGHSPEED (0 << 0)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300409#define DWC3_DSTS_FULLSPEED BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300410#define DWC3_DSTS_LOWSPEED (2 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300411
412/* Device Generic Command Register */
413#define DWC3_DGCMD_SET_LMP 0x01
414#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
415#define DWC3_DGCMD_XMIT_FUNCTION 0x03
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800416
417/* These apply for core versions 1.94a and later */
418#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
419#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
420
Felipe Balbi72246da2011-08-19 18:10:58 +0300421#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
422#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
423#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
424#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
425
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530426#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300427#define DWC3_DGCMD_CMDACT BIT(10)
428#define DWC3_DGCMD_CMDIOC BIT(8)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800429
430/* Device Generic Command Parameter Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300431#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800432#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
433#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300434#define DWC3_DGCMDPAR_TX_FIFO BIT(5)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800435#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300436#define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
Felipe Balbib09bb642012-04-24 16:19:11 +0300437
Felipe Balbi72246da2011-08-19 18:10:58 +0300438/* Device Endpoint Command Register */
439#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800440#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
Felipe Balbi835fadb2013-12-19 14:02:53 -0600441#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530442#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300443#define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
444#define DWC3_DEPCMD_CLEARPENDIN BIT(11)
445#define DWC3_DEPCMD_CMDACT BIT(10)
446#define DWC3_DEPCMD_CMDIOC BIT(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300447
448#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
449#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
450#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
451#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
452#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
453#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800454/* This applies for core versions 1.90a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300455#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800456/* This applies for core versions 1.94a and later */
457#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300458#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
459#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
460
Felipe Balbi59999142016-09-22 12:25:28 +0300461#define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
462
Felipe Balbi72246da2011-08-19 18:10:58 +0300463/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300464#define DWC3_DALEPENA_EP(n) BIT(n)
Felipe Balbi72246da2011-08-19 18:10:58 +0300465
466#define DWC3_DEPCMD_TYPE_CONTROL 0
467#define DWC3_DEPCMD_TYPE_ISOC 1
468#define DWC3_DEPCMD_TYPE_BULK 2
469#define DWC3_DEPCMD_TYPE_INTR 3
470
John Youncf40b862016-11-14 12:32:43 -0800471#define DWC3_DEV_IMOD_COUNT_SHIFT 16
472#define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
473#define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
474#define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
475
Felipe Balbi72246da2011-08-19 18:10:58 +0300476/* Structures */
477
Felipe Balbif6bafc62012-02-06 11:04:53 +0200478struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300479
480/**
481 * struct dwc3_event_buffer - Software event buffer representation
Felipe Balbi72246da2011-08-19 18:10:58 +0300482 * @buf: _THE_ buffer
John Yound9fa4c62016-11-15 12:54:15 +0200483 * @cache: The buffer cache used in the threaded interrupt
Felipe Balbi72246da2011-08-19 18:10:58 +0300484 * @length: size of this buffer
Felipe Balbiabed4112011-07-04 20:20:04 +0300485 * @lpos: event offset
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300486 * @count: cache of last read event count register
Felipe Balbiabed4112011-07-04 20:20:04 +0300487 * @flags: flags related to this event buffer
Felipe Balbi72246da2011-08-19 18:10:58 +0300488 * @dma: dma_addr_t
489 * @dwc: pointer to DWC controller
490 */
491struct dwc3_event_buffer {
492 void *buf;
John Yound9fa4c62016-11-15 12:54:15 +0200493 void *cache;
Felipe Balbi72246da2011-08-19 18:10:58 +0300494 unsigned length;
495 unsigned int lpos;
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300496 unsigned int count;
Felipe Balbiabed4112011-07-04 20:20:04 +0300497 unsigned int flags;
498
499#define DWC3_EVENT_PENDING BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300500
501 dma_addr_t dma;
502
503 struct dwc3 *dwc;
504};
505
Roger Quadrosff3f0782017-03-30 09:46:40 +0300506#define DWC3_EP_FLAG_STALLED BIT(0)
507#define DWC3_EP_FLAG_WEDGED BIT(1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300508
509#define DWC3_EP_DIRECTION_TX true
510#define DWC3_EP_DIRECTION_RX false
511
Felipe Balbi84950362016-03-10 14:40:31 +0200512#define DWC3_TRB_NUM 256
Felipe Balbi72246da2011-08-19 18:10:58 +0300513
514/**
515 * struct dwc3_ep - device side endpoint representation
516 * @endpoint: usb endpoint
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200517 * @pending_list: list of pending requests for this endpoint
518 * @started_list: list of started requests on this endpoint
Baolin Wang76a638f2016-10-31 19:38:36 +0800519 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
Felipe Balbi74674cb2016-04-13 16:44:39 +0300520 * @lock: spinlock for endpoint request queue traversal
Felipe Balbi2eb88012016-04-12 16:53:39 +0300521 * @regs: pointer to first endpoint register
Felipe Balbi72246da2011-08-19 18:10:58 +0300522 * @trb_pool: array of transaction buffers
523 * @trb_pool_dma: dma address of @trb_pool
Felipe Balbi53fd8812016-04-04 15:33:41 +0300524 * @trb_enqueue: enqueue 'pointer' into TRB array
525 * @trb_dequeue: dequeue 'pointer' into TRB array
Felipe Balbi72246da2011-08-19 18:10:58 +0300526 * @dwc: pointer to DWC controller
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300527 * @saved_state: ep state saved during hibernation
Felipe Balbi72246da2011-08-19 18:10:58 +0300528 * @flags: endpoint flags (wedged, stalled, ...)
Felipe Balbi72246da2011-08-19 18:10:58 +0300529 * @number: endpoint number (1 - 15)
530 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
Felipe Balbib4996a82012-06-06 12:04:13 +0300531 * @resource_index: Resource transfer index
Huang Ruic75f52f2013-06-12 23:43:11 +0800532 * @interval: the interval on which the ISOC transfer is started
Felipe Balbi68d34c82016-05-30 13:34:58 +0300533 * @allocated_requests: number of requests allocated
534 * @queued_requests: number of requests queued for transfer
Felipe Balbi72246da2011-08-19 18:10:58 +0300535 * @name: a human readable name e.g. ep1out-bulk
536 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300537 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300538 */
539struct dwc3_ep {
540 struct usb_ep endpoint;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200541 struct list_head pending_list;
542 struct list_head started_list;
Felipe Balbi72246da2011-08-19 18:10:58 +0300543
Baolin Wang76a638f2016-10-31 19:38:36 +0800544 wait_queue_head_t wait_end_transfer;
545
Felipe Balbi74674cb2016-04-13 16:44:39 +0300546 spinlock_t lock;
Felipe Balbi2eb88012016-04-12 16:53:39 +0300547 void __iomem *regs;
548
Felipe Balbif6bafc62012-02-06 11:04:53 +0200549 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300550 dma_addr_t trb_pool_dma;
Felipe Balbi72246da2011-08-19 18:10:58 +0300551 struct dwc3 *dwc;
552
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300553 u32 saved_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300554 unsigned flags;
Roger Quadrosff3f0782017-03-30 09:46:40 +0300555#define DWC3_EP_ENABLED BIT(0)
556#define DWC3_EP_STALL BIT(1)
557#define DWC3_EP_WEDGE BIT(2)
558#define DWC3_EP_BUSY BIT(4)
559#define DWC3_EP_PENDING_REQUEST BIT(5)
560#define DWC3_EP_MISSED_ISOC BIT(6)
561#define DWC3_EP_END_TRANSFER_PENDING BIT(7)
562#define DWC3_EP_TRANSFER_STARTED BIT(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300563
Felipe Balbi984f66a2011-08-27 22:26:00 +0300564 /* This last one is specific to EP0 */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300565#define DWC3_EP0_DIR_IN BIT(31)
Felipe Balbi984f66a2011-08-27 22:26:00 +0300566
Felipe Balbic28f8252016-04-05 12:42:15 +0300567 /*
568 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
569 * use a u8 type here. If anybody decides to increase number of TRBs to
570 * anything larger than 256 - I can't see why people would want to do
571 * this though - then this type needs to be changed.
572 *
573 * By using u8 types we ensure that our % operator when incrementing
574 * enqueue and dequeue get optimized away by the compiler.
575 */
576 u8 trb_enqueue;
577 u8 trb_dequeue;
578
Felipe Balbi72246da2011-08-19 18:10:58 +0300579 u8 number;
580 u8 type;
Felipe Balbib4996a82012-06-06 12:04:13 +0300581 u8 resource_index;
Felipe Balbi68d34c82016-05-30 13:34:58 +0300582 u32 allocated_requests;
583 u32 queued_requests;
Felipe Balbi72246da2011-08-19 18:10:58 +0300584 u32 interval;
585
586 char name[20];
587
588 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300589 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300590};
591
592enum dwc3_phy {
593 DWC3_PHY_UNKNOWN = 0,
594 DWC3_PHY_USB3,
595 DWC3_PHY_USB2,
596};
597
Felipe Balbib53c7722011-08-30 15:50:40 +0300598enum dwc3_ep0_next {
599 DWC3_EP0_UNKNOWN = 0,
600 DWC3_EP0_COMPLETE,
Felipe Balbib53c7722011-08-30 15:50:40 +0300601 DWC3_EP0_NRDY_DATA,
602 DWC3_EP0_NRDY_STATUS,
603};
604
Felipe Balbi72246da2011-08-19 18:10:58 +0300605enum dwc3_ep0_state {
606 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300607 EP0_SETUP_PHASE,
608 EP0_DATA_PHASE,
609 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300610};
611
612enum dwc3_link_state {
613 /* In SuperSpeed */
614 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
615 DWC3_LINK_STATE_U1 = 0x01,
616 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
617 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
618 DWC3_LINK_STATE_SS_DIS = 0x04,
619 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
620 DWC3_LINK_STATE_SS_INACT = 0x06,
621 DWC3_LINK_STATE_POLL = 0x07,
622 DWC3_LINK_STATE_RECOV = 0x08,
623 DWC3_LINK_STATE_HRESET = 0x09,
624 DWC3_LINK_STATE_CMPLY = 0x0a,
625 DWC3_LINK_STATE_LPBK = 0x0b,
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800626 DWC3_LINK_STATE_RESET = 0x0e,
627 DWC3_LINK_STATE_RESUME = 0x0f,
Felipe Balbi72246da2011-08-19 18:10:58 +0300628 DWC3_LINK_STATE_MASK = 0x0f,
629};
630
Felipe Balbif6bafc62012-02-06 11:04:53 +0200631/* TRB Length, PCM and Status */
632#define DWC3_TRB_SIZE_MASK (0x00ffffff)
633#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
634#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
Pratyush Anand389f2822012-05-21 12:46:26 +0530635#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
Felipe Balbi72246da2011-08-19 18:10:58 +0300636
Felipe Balbif6bafc62012-02-06 11:04:53 +0200637#define DWC3_TRBSTS_OK 0
638#define DWC3_TRBSTS_MISSED_ISOC 1
639#define DWC3_TRBSTS_SETUP_PENDING 2
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800640#define DWC3_TRB_STS_XFER_IN_PROG 4
Felipe Balbi72246da2011-08-19 18:10:58 +0300641
Felipe Balbif6bafc62012-02-06 11:04:53 +0200642/* TRB Control */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300643#define DWC3_TRB_CTRL_HWO BIT(0)
644#define DWC3_TRB_CTRL_LST BIT(1)
645#define DWC3_TRB_CTRL_CHN BIT(2)
646#define DWC3_TRB_CTRL_CSP BIT(3)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200647#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300648#define DWC3_TRB_CTRL_ISP_IMI BIT(10)
649#define DWC3_TRB_CTRL_IOC BIT(11)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200650#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
651
Felipe Balbib058f3e2016-04-14 16:05:54 +0300652#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
Felipe Balbif6bafc62012-02-06 11:04:53 +0200653#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
654#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
655#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
656#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
657#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
658#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
659#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
660#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300661
662/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200663 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300664 * @bpl: DW0-3
665 * @bph: DW4-7
666 * @size: DW8-B
Felipe Balbibfad65e2017-04-19 14:59:27 +0300667 * @ctrl: DWC-F
Felipe Balbi72246da2011-08-19 18:10:58 +0300668 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200669struct dwc3_trb {
670 u32 bpl;
671 u32 bph;
672 u32 size;
673 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300674} __packed;
675
Felipe Balbi72246da2011-08-19 18:10:58 +0300676/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300677 * struct dwc3_hwparams - copy of HWPARAMS registers
678 * @hwparams0: GHWPARAMS0
679 * @hwparams1: GHWPARAMS1
680 * @hwparams2: GHWPARAMS2
681 * @hwparams3: GHWPARAMS3
682 * @hwparams4: GHWPARAMS4
683 * @hwparams5: GHWPARAMS5
684 * @hwparams6: GHWPARAMS6
685 * @hwparams7: GHWPARAMS7
686 * @hwparams8: GHWPARAMS8
Felipe Balbia3299492011-09-30 10:58:48 +0300687 */
688struct dwc3_hwparams {
689 u32 hwparams0;
690 u32 hwparams1;
691 u32 hwparams2;
692 u32 hwparams3;
693 u32 hwparams4;
694 u32 hwparams5;
695 u32 hwparams6;
696 u32 hwparams7;
697 u32 hwparams8;
698};
699
Felipe Balbi0949e992011-10-12 10:44:56 +0300700/* HWPARAMS0 */
701#define DWC3_MODE(n) ((n) & 0x7)
702
Felipe Balbi457e84b2012-01-18 18:04:09 +0200703#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
704
Felipe Balbi0949e992011-10-12 10:44:56 +0300705/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200706#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
707
Felipe Balbi789451f62011-05-05 15:53:10 +0300708/* HWPARAMS3 */
709#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
710#define DWC3_NUM_EPS_MASK (0x3f << 12)
711#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
712 (DWC3_NUM_EPS_MASK)) >> 12)
713#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
714 (DWC3_NUM_IN_EPS_MASK)) >> 18)
715
Felipe Balbi457e84b2012-01-18 18:04:09 +0200716/* HWPARAMS7 */
717#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300718
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300719/**
720 * struct dwc3_request - representation of a transfer request
721 * @request: struct usb_request to be transferred
722 * @list: a list_head used for request queueing
723 * @dep: struct dwc3_ep owning this request
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300724 * @sg: pointer to first incomplete sg
725 * @num_pending_sgs: counter to pending sgs
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300726 * @remaining: amount of data remaining
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300727 * @epnum: endpoint number to which this request refers
728 * @trb: pointer to struct dwc3_trb
729 * @trb_dma: DMA address of @trb
Felipe Balbic6267a52017-01-05 14:58:46 +0200730 * @unaligned: true for OUT endpoints with length not divisible by maxp
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300731 * @direction: IN or OUT direction flag
732 * @mapped: true when request has been dma-mapped
Felipe Balbibfad65e2017-04-19 14:59:27 +0300733 * @started: request is started
734 * @zero: wants a ZLP
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300735 */
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100736struct dwc3_request {
737 struct usb_request request;
738 struct list_head list;
739 struct dwc3_ep *dep;
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300740 struct scatterlist *sg;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100741
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300742 unsigned num_pending_sgs;
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300743 unsigned remaining;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100744 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200745 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100746 dma_addr_t trb_dma;
747
Felipe Balbic6267a52017-01-05 14:58:46 +0200748 unsigned unaligned:1;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100749 unsigned direction:1;
750 unsigned mapped:1;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200751 unsigned started:1;
Felipe Balbid6e5a542017-04-07 16:34:38 +0300752 unsigned zero:1;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100753};
754
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800755/*
756 * struct dwc3_scratchpad_array - hibernation scratchpad array
757 * (format defined by hw)
758 */
759struct dwc3_scratchpad_array {
760 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
761};
762
Felipe Balbia3299492011-09-30 10:58:48 +0300763/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300764 * struct dwc3 - representation of our controller
Felipe Balbibfad65e2017-04-19 14:59:27 +0300765 * @drd_work: workqueue used for role swapping
Felipe Balbi91db07d2011-08-27 01:40:52 +0300766 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbibfad65e2017-04-19 14:59:27 +0300767 * @bounce: address of bounce buffer
768 * @scratchbuf: address of scratch buffer
Felipe Balbi91db07d2011-08-27 01:40:52 +0300769 * @setup_buf: used while precessing STD USB requests
Felipe Balbibfad65e2017-04-19 14:59:27 +0300770 * @ep0_trb_addr: dma address of @ep0_trb
771 * @bounce_addr: dma address of @bounce
Felipe Balbi91db07d2011-08-27 01:40:52 +0300772 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600773 * @scratch_addr: dma address of scratchbuf
Baolin Wangbb014732016-10-14 17:11:33 +0800774 * @ep0_in_setup: one control transfer is completed and enter setup phase
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 * @lock: for synchronizing
776 * @dev: pointer to our struct device
Felipe Balbibfad65e2017-04-19 14:59:27 +0300777 * @sysdev: pointer to the DMA-capable device
Felipe Balbid07e8812011-10-12 14:08:26 +0300778 * @xhci: pointer to our xHCI child
Felipe Balbibfad65e2017-04-19 14:59:27 +0300779 * @xhci_resources: struct resources for our @xhci child
780 * @ev_buf: struct dwc3_event_buffer pointer
781 * @eps: endpoint array
Felipe Balbi72246da2011-08-19 18:10:58 +0300782 * @gadget: device side representation of the peripheral controller
783 * @gadget_driver: pointer to the gadget driver
784 * @regs: base address for our registers
785 * @regs_size: address space size
Felipe Balbibcdb3272016-05-16 10:42:23 +0300786 * @fladj: frame length adjustment
Felipe Balbi3f308d12016-05-16 14:17:06 +0300787 * @irq_gadget: peripheral controller's IRQ number
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600788 * @nr_scratch: number of scratch buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300789 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300790 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300791 * @revision: revision register contents
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500792 * @dr_mode: requested mode of operation
Roger Quadros6b3261a2017-04-04 11:25:27 +0300793 * @current_dr_role: current role of operation when in dual-role mode
Roger Quadros41ce1452017-04-04 12:49:18 +0300794 * @desired_dr_role: desired role of operation when in dual-role mode
Roger Quadros98403542017-04-05 13:39:31 +0300795 * @edev: extcon handle
796 * @edev_nb: extcon notifier
William Wu32f2ed82016-08-16 22:44:38 +0800797 * @hsphy_mode: UTMI phy mode, one of following:
798 * - USBPHY_INTERFACE_MODE_UTMI
799 * - USBPHY_INTERFACE_MODE_UTMIW
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300800 * @usb2_phy: pointer to USB2 PHY
801 * @usb3_phy: pointer to USB3 PHY
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530802 * @usb2_generic_phy: pointer to USB2 PHY
803 * @usb3_generic_phy: pointer to USB3 PHY
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300804 * @ulpi: pointer to ulpi interface
Felipe Balbic12a0d82012-04-25 10:45:05 +0300805 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300806 * @u2sel: parameter from Set SEL request.
807 * @u2pel: parameter from Set SEL request.
808 * @u1sel: parameter from Set SEL request.
809 * @u1pel: parameter from Set SEL request.
Bryan O'Donoghue47d39462017-01-31 20:58:10 +0000810 * @num_eps: number of endpoints
Felipe Balbib53c7722011-08-30 15:50:40 +0300811 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300812 * @ep0state: state of endpoint zero
813 * @link_state: link state
814 * @speed: device speed (super, high, full, low)
Felipe Balbia3299492011-09-30 10:58:48 +0300815 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300816 * @root: debugfs root folder pointer
Felipe Balbif2b685d2013-12-19 12:12:37 -0600817 * @regset: debugfs pointer to regdump file
818 * @test_mode: true when we're entering a USB test mode
819 * @test_mode_nr: test feature selector
Huang Rui80caf7d2014-10-28 19:54:26 +0800820 * @lpm_nyet_threshold: LPM NYET response threshold
Huang Rui460d0982014-10-31 11:11:18 +0800821 * @hird_threshold: HIRD threshold
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300822 * @hsphy_interface: "utmi" or "ulpi"
Felipe Balbifc8bb912016-05-16 13:14:48 +0300823 * @connected: true when we're connected to a host, false otherwise
Felipe Balbif2b685d2013-12-19 12:12:37 -0600824 * @delayed_status: true when gadget driver asks for delayed status
825 * @ep0_bounced: true when we used bounce buffer
826 * @ep0_expect_in: true when we expect a DATA IN transfer
Felipe Balbi81bc5592013-12-19 12:14:29 -0600827 * @has_hibernation: true when dwc3 was configured with Hibernation
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530828 * @sysdev_is_parent: true when dwc3 device has a parent driver
Huang Rui80caf7d2014-10-28 19:54:26 +0800829 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
830 * there's now way for software to detect this in runtime.
Huang Rui460d0982014-10-31 11:11:18 +0800831 * @is_utmi_l1_suspend: the core asserts output signal
832 * 0 - utmi_sleep_n
833 * 1 - utmi_l1_suspend_n
Huang Rui946bd572014-10-28 19:54:23 +0800834 * @is_fpga: true when we are using the FPGA board
Felipe Balbifc8bb912016-05-16 13:14:48 +0300835 * @pending_events: true when we have pending IRQs to be handled
Felipe Balbif2b685d2013-12-19 12:12:37 -0600836 * @pullups_connected: true when Run/Stop bit is set
Felipe Balbif2b685d2013-12-19 12:12:37 -0600837 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
Felipe Balbif2b685d2013-12-19 12:12:37 -0600838 * @three_stage_setup: set if we perform a three phase setup
Robert Baldygaeac68e82015-03-09 15:06:12 +0100839 * @usb3_lpm_capable: set if hadrware supports Link Power Management
Huang Rui3b812212014-10-28 19:54:25 +0800840 * @disable_scramble_quirk: set if we enable the disable scramble quirk
Huang Rui9a5b2f32014-10-28 19:54:27 +0800841 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
Huang Ruib5a65c42014-10-28 19:54:28 +0800842 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
Huang Ruidf31f5b2014-10-28 19:54:29 +0800843 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800844 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
Huang Rui41c06ff2014-10-28 19:54:31 +0800845 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
Huang Ruifb67afc2014-10-28 19:54:32 +0800846 * @lfps_filter_quirk: set if we enable LFPS filter quirk
Huang Rui14f4ac52014-10-28 19:54:33 +0800847 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
Huang Rui59acfa22014-10-31 11:11:13 +0800848 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
Huang Rui0effe0a2014-10-31 11:11:14 +0800849 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
John Younec791d12015-10-02 20:30:57 -0700850 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
851 * disabling the suspend signal to the PHY.
Felipe Balbibfad65e2017-04-19 14:59:27 +0300852 * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
William Wu16199f32016-08-16 22:44:37 +0800853 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
854 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
855 * provide a free-running PHY clock.
William Wu00fe0812016-08-16 22:44:39 +0800856 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
857 * change quirk.
William Wu65db7a02017-04-19 20:11:38 +0800858 * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
859 * check during HS transmit.
Huang Rui6b6a0c92014-10-31 11:11:12 +0800860 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
861 * @tx_de_emphasis: Tx de-emphasis value
862 * 0 - -6dB de-emphasis
863 * 1 - -3.5dB de-emphasis
864 * 2 - No de-emphasis
865 * 3 - Reserved
John Youncf40b862016-11-14 12:32:43 -0800866 * @imod_interval: set the interrupt moderation interval in 250ns
867 * increments or 0 to disable.
Felipe Balbi72246da2011-08-19 18:10:58 +0300868 */
869struct dwc3 {
Roger Quadros41ce1452017-04-04 12:49:18 +0300870 struct work_struct drd_work;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200871 struct dwc3_trb *ep0_trb;
Felipe Balbi905dc042017-01-05 14:46:52 +0200872 void *bounce;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600873 void *scratchbuf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300874 u8 *setup_buf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300875 dma_addr_t ep0_trb_addr;
Felipe Balbi905dc042017-01-05 14:46:52 +0200876 dma_addr_t bounce_addr;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600877 dma_addr_t scratch_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100878 struct dwc3_request ep0_usb_req;
Baolin Wangbb014732016-10-14 17:11:33 +0800879 struct completion ep0_in_setup;
Felipe Balbi789451f62011-05-05 15:53:10 +0300880
Felipe Balbi72246da2011-08-19 18:10:58 +0300881 /* device lock */
882 spinlock_t lock;
Felipe Balbi789451f62011-05-05 15:53:10 +0300883
Felipe Balbi72246da2011-08-19 18:10:58 +0300884 struct device *dev;
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530885 struct device *sysdev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300886
Felipe Balbid07e8812011-10-12 14:08:26 +0300887 struct platform_device *xhci;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300888 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300889
Felipe Balbi696c8b12016-03-30 09:37:03 +0300890 struct dwc3_event_buffer *ev_buf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300891 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
892
893 struct usb_gadget gadget;
894 struct usb_gadget_driver *gadget_driver;
895
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300896 struct usb_phy *usb2_phy;
897 struct usb_phy *usb3_phy;
898
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530899 struct phy *usb2_generic_phy;
900 struct phy *usb3_generic_phy;
901
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300902 struct ulpi *ulpi;
903
Felipe Balbi72246da2011-08-19 18:10:58 +0300904 void __iomem *regs;
905 size_t regs_size;
906
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500907 enum usb_dr_mode dr_mode;
Roger Quadros6b3261a2017-04-04 11:25:27 +0300908 u32 current_dr_role;
Roger Quadros41ce1452017-04-04 12:49:18 +0300909 u32 desired_dr_role;
Roger Quadros98403542017-04-05 13:39:31 +0300910 struct extcon_dev *edev;
911 struct notifier_block edev_nb;
William Wu32f2ed82016-08-16 22:44:38 +0800912 enum usb_phy_interface hsphy_mode;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500913
Felipe Balbibcdb3272016-05-16 10:42:23 +0300914 u32 fladj;
Felipe Balbi3f308d12016-05-16 14:17:06 +0300915 u32 irq_gadget;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600916 u32 nr_scratch;
Felipe Balbifae2b902011-10-14 13:00:30 +0300917 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300918 u32 maximum_speed;
John Youn690fb372015-09-04 19:15:10 -0700919
920 /*
921 * All 3.1 IP version constants are greater than the 3.0 IP
922 * version constants. This works for most version checks in
923 * dwc3. However, in the future, this may not apply as
924 * features may be developed on newer versions of the 3.0 IP
925 * that are not in the 3.1 IP.
926 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300927 u32 revision;
928
929#define DWC3_REVISION_173A 0x5533173a
930#define DWC3_REVISION_175A 0x5533175a
931#define DWC3_REVISION_180A 0x5533180a
932#define DWC3_REVISION_183A 0x5533183a
933#define DWC3_REVISION_185A 0x5533185a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800934#define DWC3_REVISION_187A 0x5533187a
Felipe Balbi72246da2011-08-19 18:10:58 +0300935#define DWC3_REVISION_188A 0x5533188a
936#define DWC3_REVISION_190A 0x5533190a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800937#define DWC3_REVISION_194A 0x5533194a
Felipe Balbi1522d702012-03-23 12:10:48 +0200938#define DWC3_REVISION_200A 0x5533200a
939#define DWC3_REVISION_202A 0x5533202a
940#define DWC3_REVISION_210A 0x5533210a
941#define DWC3_REVISION_220A 0x5533220a
Felipe Balbi7ac6a592012-09-18 21:22:32 +0300942#define DWC3_REVISION_230A 0x5533230a
943#define DWC3_REVISION_240A 0x5533240a
944#define DWC3_REVISION_250A 0x5533250a
Felipe Balbidbf5aaf2014-03-04 09:35:02 -0600945#define DWC3_REVISION_260A 0x5533260a
946#define DWC3_REVISION_270A 0x5533270a
947#define DWC3_REVISION_280A 0x5533280a
John Youn0bb39ca2016-10-12 18:00:55 -0700948#define DWC3_REVISION_290A 0x5533290a
John Youn512e4752016-08-19 11:57:52 -0700949#define DWC3_REVISION_300A 0x5533300a
950#define DWC3_REVISION_310A 0x5533310a
Felipe Balbi72246da2011-08-19 18:10:58 +0300951
John Youn690fb372015-09-04 19:15:10 -0700952/*
953 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
954 * just so dwc31 revisions are always larger than dwc3.
955 */
956#define DWC3_REVISION_IS_DWC31 0x80000000
John Youne77c5612016-05-20 16:34:23 -0700957#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
John Youncf40b862016-11-14 12:32:43 -0800958#define DWC3_USB31_REVISION_120A (0x3132302a | DWC3_REVISION_IS_DWC31)
John Youn690fb372015-09-04 19:15:10 -0700959
Felipe Balbib53c7722011-08-30 15:50:40 +0300960 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 enum dwc3_ep0_state ep0state;
962 enum dwc3_link_state link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300963
Felipe Balbic12a0d82012-04-25 10:45:05 +0300964 u16 isoch_delay;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300965 u16 u2sel;
966 u16 u2pel;
967 u8 u1sel;
968 u8 u1pel;
969
Felipe Balbi72246da2011-08-19 18:10:58 +0300970 u8 speed;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300971
Bryan O'Donoghue47d39462017-01-31 20:58:10 +0000972 u8 num_eps;
Felipe Balbi789451f62011-05-05 15:53:10 +0300973
Felipe Balbia3299492011-09-30 10:58:48 +0300974 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300975 struct dentry *root;
Felipe Balbid7668022013-01-18 10:21:34 +0200976 struct debugfs_regset32 *regset;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200977
978 u8 test_mode;
979 u8 test_mode_nr;
Huang Rui80caf7d2014-10-28 19:54:26 +0800980 u8 lpm_nyet_threshold;
Huang Rui460d0982014-10-31 11:11:18 +0800981 u8 hird_threshold;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600982
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300983 const char *hsphy_interface;
984
Felipe Balbifc8bb912016-05-16 13:14:48 +0300985 unsigned connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600986 unsigned delayed_status:1;
987 unsigned ep0_bounced:1;
988 unsigned ep0_expect_in:1;
Felipe Balbi81bc5592013-12-19 12:14:29 -0600989 unsigned has_hibernation:1;
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530990 unsigned sysdev_is_parent:1;
Huang Rui80caf7d2014-10-28 19:54:26 +0800991 unsigned has_lpm_erratum:1;
Huang Rui460d0982014-10-31 11:11:18 +0800992 unsigned is_utmi_l1_suspend:1;
Huang Rui946bd572014-10-28 19:54:23 +0800993 unsigned is_fpga:1;
Felipe Balbifc8bb912016-05-16 13:14:48 +0300994 unsigned pending_events:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600995 unsigned pullups_connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600996 unsigned setup_packet_pending:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600997 unsigned three_stage_setup:1;
Robert Baldygaeac68e82015-03-09 15:06:12 +0100998 unsigned usb3_lpm_capable:1;
Huang Rui3b812212014-10-28 19:54:25 +0800999
1000 unsigned disable_scramble_quirk:1;
Huang Rui9a5b2f32014-10-28 19:54:27 +08001001 unsigned u2exit_lfps_quirk:1;
Huang Ruib5a65c42014-10-28 19:54:28 +08001002 unsigned u2ss_inp3_quirk:1;
Huang Ruidf31f5b2014-10-28 19:54:29 +08001003 unsigned req_p1p2p3_quirk:1;
Huang Ruia2a1d0f2014-10-28 19:54:30 +08001004 unsigned del_p1p2p3_quirk:1;
Huang Rui41c06ff2014-10-28 19:54:31 +08001005 unsigned del_phy_power_chg_quirk:1;
Huang Ruifb67afc2014-10-28 19:54:32 +08001006 unsigned lfps_filter_quirk:1;
Huang Rui14f4ac52014-10-28 19:54:33 +08001007 unsigned rx_detect_poll_quirk:1;
Huang Rui59acfa22014-10-31 11:11:13 +08001008 unsigned dis_u3_susphy_quirk:1;
Huang Rui0effe0a2014-10-31 11:11:14 +08001009 unsigned dis_u2_susphy_quirk:1;
John Younec791d12015-10-02 20:30:57 -07001010 unsigned dis_enblslpm_quirk:1;
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301011 unsigned dis_rxdet_inp3_quirk:1;
William Wu16199f32016-08-16 22:44:37 +08001012 unsigned dis_u2_freeclk_exists_quirk:1;
William Wu00fe0812016-08-16 22:44:39 +08001013 unsigned dis_del_phy_power_chg_quirk:1;
William Wu65db7a02017-04-19 20:11:38 +08001014 unsigned dis_tx_ipgap_linecheck_quirk:1;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001015
1016 unsigned tx_de_emphasis_quirk:1;
1017 unsigned tx_de_emphasis:2;
John Youncf40b862016-11-14 12:32:43 -08001018
1019 u16 imod_interval;
Felipe Balbi72246da2011-08-19 18:10:58 +03001020};
1021
Roger Quadros41ce1452017-04-04 12:49:18 +03001022#define work_to_dwc(w) (container_of((w), struct dwc3, drd_work))
Felipe Balbi72246da2011-08-19 18:10:58 +03001023
Felipe Balbi72246da2011-08-19 18:10:58 +03001024/* -------------------------------------------------------------------------- */
1025
1026struct dwc3_event_type {
1027 u32 is_devspec:1;
Huang Rui1974d492013-06-27 01:08:11 +08001028 u32 type:7;
1029 u32 reserved8_31:24;
Felipe Balbi72246da2011-08-19 18:10:58 +03001030} __packed;
1031
1032#define DWC3_DEPEVT_XFERCOMPLETE 0x01
1033#define DWC3_DEPEVT_XFERINPROGRESS 0x02
1034#define DWC3_DEPEVT_XFERNOTREADY 0x03
1035#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1036#define DWC3_DEPEVT_STREAMEVT 0x06
1037#define DWC3_DEPEVT_EPCMDCMPLT 0x07
1038
1039/**
1040 * struct dwc3_event_depvt - Device Endpoint Events
1041 * @one_bit: indicates this is an endpoint event (not used)
1042 * @endpoint_number: number of the endpoint
1043 * @endpoint_event: The event we have:
1044 * 0x00 - Reserved
1045 * 0x01 - XferComplete
1046 * 0x02 - XferInProgress
1047 * 0x03 - XferNotReady
1048 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1049 * 0x05 - Reserved
1050 * 0x06 - StreamEvt
1051 * 0x07 - EPCmdCmplt
1052 * @reserved11_10: Reserved, don't use.
1053 * @status: Indicates the status of the event. Refer to databook for
1054 * more information.
1055 * @parameters: Parameters of the current event. Refer to databook for
1056 * more information.
1057 */
1058struct dwc3_event_depevt {
1059 u32 one_bit:1;
1060 u32 endpoint_number:5;
1061 u32 endpoint_event:4;
1062 u32 reserved11_10:2;
1063 u32 status:4;
Felipe Balbi40aa41f2012-01-18 17:06:03 +02001064
1065/* Within XferNotReady */
Roger Quadrosff3f0782017-03-30 09:46:40 +03001066#define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
Felipe Balbi40aa41f2012-01-18 17:06:03 +02001067
1068/* Within XferComplete */
Roger Quadrosff3f0782017-03-30 09:46:40 +03001069#define DEPEVT_STATUS_BUSERR BIT(0)
1070#define DEPEVT_STATUS_SHORT BIT(1)
1071#define DEPEVT_STATUS_IOC BIT(2)
1072#define DEPEVT_STATUS_LST BIT(3)
Felipe Balbidc137f02011-08-27 22:04:32 +03001073
Felipe Balbi879631a2011-09-30 10:58:47 +03001074/* Stream event only */
1075#define DEPEVT_STREAMEVT_FOUND 1
1076#define DEPEVT_STREAMEVT_NOTFOUND 2
1077
Felipe Balbidc137f02011-08-27 22:04:32 +03001078/* Control-only Status */
Felipe Balbidc137f02011-08-27 22:04:32 +03001079#define DEPEVT_STATUS_CONTROL_DATA 1
1080#define DEPEVT_STATUS_CONTROL_STATUS 2
Felipe Balbi45a2af22016-09-26 12:54:04 +03001081#define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
Felipe Balbidc137f02011-08-27 22:04:32 +03001082
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +00001083/* In response to Start Transfer */
1084#define DEPEVT_TRANSFER_NO_RESOURCE 1
1085#define DEPEVT_TRANSFER_BUS_EXPIRY 2
1086
Felipe Balbi72246da2011-08-19 18:10:58 +03001087 u32 parameters:16;
Baolin Wang76a638f2016-10-31 19:38:36 +08001088
1089/* For Command Complete Events */
1090#define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
Felipe Balbi72246da2011-08-19 18:10:58 +03001091} __packed;
1092
1093/**
1094 * struct dwc3_event_devt - Device Events
1095 * @one_bit: indicates this is a non-endpoint event (not used)
1096 * @device_event: indicates it's a device event. Should read as 0x00
1097 * @type: indicates the type of device event.
1098 * 0 - DisconnEvt
1099 * 1 - USBRst
1100 * 2 - ConnectDone
1101 * 3 - ULStChng
1102 * 4 - WkUpEvt
1103 * 5 - Reserved
1104 * 6 - EOPF
1105 * 7 - SOF
1106 * 8 - Reserved
1107 * 9 - ErrticErr
1108 * 10 - CmdCmplt
1109 * 11 - EvntOverflow
1110 * 12 - VndrDevTstRcved
1111 * @reserved15_12: Reserved, not used
1112 * @event_info: Information about this event
Huang Rui06f9b6e2014-01-07 17:45:50 +08001113 * @reserved31_25: Reserved, not used
Felipe Balbi72246da2011-08-19 18:10:58 +03001114 */
1115struct dwc3_event_devt {
1116 u32 one_bit:1;
1117 u32 device_event:7;
1118 u32 type:4;
1119 u32 reserved15_12:4;
Huang Rui06f9b6e2014-01-07 17:45:50 +08001120 u32 event_info:9;
1121 u32 reserved31_25:7;
Felipe Balbi72246da2011-08-19 18:10:58 +03001122} __packed;
1123
1124/**
1125 * struct dwc3_event_gevt - Other Core Events
1126 * @one_bit: indicates this is a non-endpoint event (not used)
1127 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1128 * @phy_port_number: self-explanatory
1129 * @reserved31_12: Reserved, not used.
1130 */
1131struct dwc3_event_gevt {
1132 u32 one_bit:1;
1133 u32 device_event:7;
1134 u32 phy_port_number:4;
1135 u32 reserved31_12:20;
1136} __packed;
1137
1138/**
1139 * union dwc3_event - representation of Event Buffer contents
1140 * @raw: raw 32-bit event
1141 * @type: the type of the event
1142 * @depevt: Device Endpoint Event
1143 * @devt: Device Event
1144 * @gevt: Global Event
1145 */
1146union dwc3_event {
1147 u32 raw;
1148 struct dwc3_event_type type;
1149 struct dwc3_event_depevt depevt;
1150 struct dwc3_event_devt devt;
1151 struct dwc3_event_gevt gevt;
1152};
1153
Felipe Balbi61018302014-03-04 09:23:50 -06001154/**
1155 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1156 * parameters
1157 * @param2: third parameter
1158 * @param1: second parameter
1159 * @param0: first parameter
1160 */
1161struct dwc3_gadget_ep_cmd_params {
1162 u32 param2;
1163 u32 param1;
1164 u32 param0;
1165};
1166
Felipe Balbi72246da2011-08-19 18:10:58 +03001167/*
1168 * DWC3 Features to be used as Driver Data
1169 */
1170
1171#define DWC3_HAS_PERIPHERAL BIT(0)
1172#define DWC3_HAS_XHCI BIT(1)
1173#define DWC3_HAS_OTG BIT(3)
1174
Felipe Balbid07e8812011-10-12 14:08:26 +03001175/* prototypes */
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001176void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbicf6d8672016-04-14 15:03:39 +03001177u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001178
John Youna987a902016-11-10 17:08:48 -08001179/* check whether we are on the DWC_usb3 core */
1180static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1181{
1182 return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1183}
1184
John Younc4137a92016-02-05 17:08:18 -08001185/* check whether we are on the DWC_usb31 core */
1186static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1187{
1188 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1189}
1190
John Youncf40b862016-11-14 12:32:43 -08001191bool dwc3_has_imod(struct dwc3 *dwc);
1192
Vivek Gautam388e5c52013-01-15 16:09:21 +05301193#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbid07e8812011-10-12 14:08:26 +03001194int dwc3_host_init(struct dwc3 *dwc);
1195void dwc3_host_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301196#else
1197static inline int dwc3_host_init(struct dwc3 *dwc)
1198{ return 0; }
1199static inline void dwc3_host_exit(struct dwc3 *dwc)
1200{ }
1201#endif
Felipe Balbid07e8812011-10-12 14:08:26 +03001202
Vivek Gautam388e5c52013-01-15 16:09:21 +05301203#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbif80b45e2011-10-12 14:15:49 +03001204int dwc3_gadget_init(struct dwc3 *dwc);
1205void dwc3_gadget_exit(struct dwc3 *dwc);
Felipe Balbi61018302014-03-04 09:23:50 -06001206int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1207int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1208int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
Felipe Balbi2cd47182016-04-12 16:42:43 +03001209int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1210 struct dwc3_gadget_ep_cmd_params *params);
Felipe Balbi3ece0ec2014-09-05 09:47:44 -05001211int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301212#else
1213static inline int dwc3_gadget_init(struct dwc3 *dwc)
1214{ return 0; }
1215static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1216{ }
Felipe Balbi61018302014-03-04 09:23:50 -06001217static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1218{ return 0; }
1219static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1220{ return 0; }
1221static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1222 enum dwc3_link_state state)
1223{ return 0; }
1224
Felipe Balbi2cd47182016-04-12 16:42:43 +03001225static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1226 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi61018302014-03-04 09:23:50 -06001227{ return 0; }
1228static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1229 int cmd, u32 param)
1230{ return 0; }
Vivek Gautam388e5c52013-01-15 16:09:21 +05301231#endif
Felipe Balbif80b45e2011-10-12 14:15:49 +03001232
Roger Quadros98403542017-04-05 13:39:31 +03001233#if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1234int dwc3_drd_init(struct dwc3 *dwc);
1235void dwc3_drd_exit(struct dwc3 *dwc);
1236#else
1237static inline int dwc3_drd_init(struct dwc3 *dwc)
1238{ return 0; }
1239static inline void dwc3_drd_exit(struct dwc3 *dwc)
1240{ }
1241#endif
1242
Felipe Balbi7415f172012-04-30 14:56:33 +03001243/* power management interface */
1244#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
Felipe Balbi7415f172012-04-30 14:56:33 +03001245int dwc3_gadget_suspend(struct dwc3 *dwc);
1246int dwc3_gadget_resume(struct dwc3 *dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001247void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001248#else
Felipe Balbi7415f172012-04-30 14:56:33 +03001249static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1250{
1251 return 0;
1252}
1253
1254static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1255{
1256 return 0;
1257}
Felipe Balbifc8bb912016-05-16 13:14:48 +03001258
1259static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1260{
1261}
Felipe Balbi7415f172012-04-30 14:56:33 +03001262#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1263
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001264#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1265int dwc3_ulpi_init(struct dwc3 *dwc);
1266void dwc3_ulpi_exit(struct dwc3 *dwc);
1267#else
1268static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1269{ return 0; }
1270static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1271{ }
1272#endif
1273
Felipe Balbi72246da2011-08-19 18:10:58 +03001274#endif /* __DRIVERS_USB_DWC3_CORE_H */