blob: ed1daedd896d7e53c6caba7c514ba7488b452d6a [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
Ajit Khaparded9d604f2013-09-27 15:17:58 -050063#define MCC_ADDL_STS_INSUFFICIENT_RESOURCES 0x16
64
Sathya Perla6b7c5b92009-03-11 23:32:03 -070065#define CQE_STATUS_COMPL_MASK 0xFFFF
66#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
67#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080068#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070069
Sathya Perlaefd2e402009-07-27 22:53:10 +000070struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070071 u32 status; /* dword 0 */
72 u32 tag0; /* dword 1 */
73 u32 tag1; /* dword 2 */
74 u32 flags; /* dword 3 */
75};
76
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000077/* When the async bit of mcc_compl is set, the last 4 bytes of
78 * mcc_compl is interpreted as follows:
79 */
80#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
81#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070082#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
83#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000084#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070085#define ASYNC_EVENT_CODE_GRP_5 0x5
86#define ASYNC_EVENT_QOS_SPEED 0x1
87#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000088#define ASYNC_EVENT_PVID_STATE 0x3
Ajit Khapardebc0c3402013-04-24 11:52:50 +000089#define ASYNC_EVENT_CODE_QNQ 0x6
90#define ASYNC_DEBUG_EVENT_TYPE_QNQ 1
91
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000092struct be_async_event_trailer {
93 u32 code;
94};
95
96enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000097 LINK_DOWN = 0x0,
98 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000099};
Sathya Perlaea172a02011-08-02 19:57:42 +0000100#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000101#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000102
103/* When the event code of an async trailer is link-state, the mcc_compl
104 * must be interpreted as follows
105 */
106struct be_async_event_link_state {
107 u8 physical_port;
108 u8 port_link_status;
109 u8 port_duplex;
110 u8 port_speed;
111 u8 port_fault;
112 u8 rsvd0[7];
113 struct be_async_event_trailer trailer;
114} __packed;
115
Somnath Koturcc4ce022010-10-21 07:11:14 -0700116/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
117 * the mcc_compl must be interpreted as follows
118 */
119struct be_async_event_grp5_qos_link_speed {
120 u8 physical_port;
121 u8 rsvd[5];
122 u16 qos_link_speed;
123 u32 event_tag;
124 struct be_async_event_trailer trailer;
125} __packed;
126
127/* When the event code of an async trailer is GRP5 and event type is
128 * CoS-Priority, the mcc_compl must be interpreted as follows
129 */
130struct be_async_event_grp5_cos_priority {
131 u8 physical_port;
132 u8 available_priority_bmap;
133 u8 reco_default_priority;
134 u8 valid;
135 u8 rsvd0;
136 u8 event_tag;
137 struct be_async_event_trailer trailer;
138} __packed;
139
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000140/* When the event code of an async trailer is GRP5 and event type is
141 * PVID state, the mcc_compl must be interpreted as follows
142 */
143struct be_async_event_grp5_pvid_state {
144 u8 enabled;
145 u8 rsvd0;
146 u16 tag;
147 u32 event_tag;
148 u32 rsvd1;
149 struct be_async_event_trailer trailer;
150} __packed;
151
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000152/* async event indicating outer VLAN tag in QnQ */
153struct be_async_event_qnq {
154 u8 valid; /* Indicates if outer VLAN is valid */
155 u8 rsvd0;
156 u16 vlan_tag;
157 u32 event_tag;
158 u8 rsvd1[4];
159 struct be_async_event_trailer trailer;
160} __packed;
161
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700162struct be_mcc_mailbox {
163 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000164 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700165};
166
167#define CMD_SUBSYSTEM_COMMON 0x1
168#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800169#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700170
171#define OPCODE_COMMON_NTWK_MAC_QUERY 1
172#define OPCODE_COMMON_NTWK_MAC_SET 2
173#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
174#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
175#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800176#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000177#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700178#define OPCODE_COMMON_CQ_CREATE 12
179#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700180#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000181#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700182#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800183#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000184#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700185#define OPCODE_COMMON_NTWK_RX_FILTER 34
186#define OPCODE_COMMON_GET_FW_VERSION 35
187#define OPCODE_COMMON_SET_FLOW_CONTROL 36
188#define OPCODE_COMMON_GET_FLOW_CONTROL 37
189#define OPCODE_COMMON_SET_FRAME_SIZE 39
190#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
191#define OPCODE_COMMON_FIRMWARE_CONFIG 42
192#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
193#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000194#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700195#define OPCODE_COMMON_CQ_DESTROY 54
196#define OPCODE_COMMON_EQ_DESTROY 55
197#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
198#define OPCODE_COMMON_NTWK_PMAC_ADD 59
199#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700200#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000201#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700202#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
203#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700204#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000205#define OPCODE_COMMON_GET_PORT_NAME 77
Somnath Kotur68c45a22013-03-14 02:42:07 +0000206#define OPCODE_COMMON_SET_INTERRUPT_ENABLE 89
Sathya Perla04a06022013-07-23 15:25:00 +0530207#define OPCODE_COMMON_SET_FN_PRIVILEGES 100
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000208#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000209#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000210#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000211#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
212#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000213#define OPCODE_COMMON_GET_MAC_LIST 147
214#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000215#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000216#define OPCODE_COMMON_GET_FUNC_CONFIG 160
217#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000218#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000219#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000220#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000221#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000222#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perla4c876612013-02-03 20:30:11 +0000223#define OPCODE_COMMON_GET_IFACE_LIST 194
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +0000224#define OPCODE_COMMON_ENABLE_DISABLE_VF 196
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700225
Sathya Perla3abcded2010-10-03 22:12:27 -0700226#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700227#define OPCODE_ETH_ACPI_CONFIG 2
228#define OPCODE_ETH_PROMISCUOUS 3
229#define OPCODE_ETH_GET_STATISTICS 4
230#define OPCODE_ETH_TX_CREATE 7
231#define OPCODE_ETH_RX_CREATE 8
232#define OPCODE_ETH_TX_DESTROY 9
233#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000234#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000235#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700236
Suresh Rff33a6e2009-12-03 16:15:52 -0800237#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
238#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000239#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800240
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700241struct be_cmd_req_hdr {
242 u8 opcode; /* dword 0 */
243 u8 subsystem; /* dword 0 */
244 u8 port_number; /* dword 0 */
245 u8 domain; /* dword 0 */
246 u32 timeout; /* dword 1 */
247 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000248 u8 version; /* dword 3 */
249 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700250};
251
252#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
253#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
254struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000255 u8 opcode; /* dword 0 */
256 u8 subsystem; /* dword 0 */
257 u8 rsvd[2]; /* dword 0 */
258 u8 status; /* dword 1 */
259 u8 add_status; /* dword 1 */
260 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700261 u32 response_length; /* dword 2 */
262 u32 actual_resp_len; /* dword 3 */
263};
264
265struct phys_addr {
266 u32 lo;
267 u32 hi;
268};
269
270/**************************
271 * BE Command definitions *
272 **************************/
273
274/* Pseudo amap definition in which each bit of the actual structure is defined
275 * as a byte: used to calculate offset/shift/mask of each field */
276struct amap_eq_context {
277 u8 cidx[13]; /* dword 0*/
278 u8 rsvd0[3]; /* dword 0*/
279 u8 epidx[13]; /* dword 0*/
280 u8 valid; /* dword 0*/
281 u8 rsvd1; /* dword 0*/
282 u8 size; /* dword 0*/
283 u8 pidx[13]; /* dword 1*/
284 u8 rsvd2[3]; /* dword 1*/
285 u8 pd[10]; /* dword 1*/
286 u8 count[3]; /* dword 1*/
287 u8 solevent; /* dword 1*/
288 u8 stalled; /* dword 1*/
289 u8 armed; /* dword 1*/
290 u8 rsvd3[4]; /* dword 2*/
291 u8 func[8]; /* dword 2*/
292 u8 rsvd4; /* dword 2*/
293 u8 delaymult[10]; /* dword 2*/
294 u8 rsvd5[2]; /* dword 2*/
295 u8 phase[2]; /* dword 2*/
296 u8 nodelay; /* dword 2*/
297 u8 rsvd6[4]; /* dword 2*/
298 u8 rsvd7[32]; /* dword 3*/
299} __packed;
300
301struct be_cmd_req_eq_create {
302 struct be_cmd_req_hdr hdr;
303 u16 num_pages; /* sword */
304 u16 rsvd0; /* sword */
305 u8 context[sizeof(struct amap_eq_context) / 8];
306 struct phys_addr pages[8];
307} __packed;
308
309struct be_cmd_resp_eq_create {
310 struct be_cmd_resp_hdr resp_hdr;
311 u16 eq_id; /* sword */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530312 u16 msix_idx; /* available only in v2 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700313} __packed;
314
315/******************** Mac query ***************************/
316enum {
317 MAC_ADDRESS_TYPE_STORAGE = 0x0,
318 MAC_ADDRESS_TYPE_NETWORK = 0x1,
319 MAC_ADDRESS_TYPE_PD = 0x2,
320 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
321};
322
323struct mac_addr {
324 u16 size_of_struct;
325 u8 addr[ETH_ALEN];
326} __packed;
327
328struct be_cmd_req_mac_query {
329 struct be_cmd_req_hdr hdr;
330 u8 type;
331 u8 permanent;
332 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000333 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700334} __packed;
335
336struct be_cmd_resp_mac_query {
337 struct be_cmd_resp_hdr hdr;
338 struct mac_addr mac;
339};
340
341/******************** PMac Add ***************************/
342struct be_cmd_req_pmac_add {
343 struct be_cmd_req_hdr hdr;
344 u32 if_id;
345 u8 mac_address[ETH_ALEN];
346 u8 rsvd0[2];
347} __packed;
348
349struct be_cmd_resp_pmac_add {
350 struct be_cmd_resp_hdr hdr;
351 u32 pmac_id;
352};
353
354/******************** PMac Del ***************************/
355struct be_cmd_req_pmac_del {
356 struct be_cmd_req_hdr hdr;
357 u32 if_id;
358 u32 pmac_id;
359};
360
361/******************** Create CQ ***************************/
362/* Pseudo amap definition in which each bit of the actual structure is defined
363 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000364struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700365 u8 cidx[11]; /* dword 0*/
366 u8 rsvd0; /* dword 0*/
367 u8 coalescwm[2]; /* dword 0*/
368 u8 nodelay; /* dword 0*/
369 u8 epidx[11]; /* dword 0*/
370 u8 rsvd1; /* dword 0*/
371 u8 count[2]; /* dword 0*/
372 u8 valid; /* dword 0*/
373 u8 solevent; /* dword 0*/
374 u8 eventable; /* dword 0*/
375 u8 pidx[11]; /* dword 1*/
376 u8 rsvd2; /* dword 1*/
377 u8 pd[10]; /* dword 1*/
378 u8 eqid[8]; /* dword 1*/
379 u8 stalled; /* dword 1*/
380 u8 armed; /* dword 1*/
381 u8 rsvd3[4]; /* dword 2*/
382 u8 func[8]; /* dword 2*/
383 u8 rsvd4[20]; /* dword 2*/
384 u8 rsvd5[32]; /* dword 3*/
385} __packed;
386
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000387struct amap_cq_context_v2 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000388 u8 rsvd0[12]; /* dword 0*/
389 u8 coalescwm[2]; /* dword 0*/
390 u8 nodelay; /* dword 0*/
391 u8 rsvd1[12]; /* dword 0*/
392 u8 count[2]; /* dword 0*/
393 u8 valid; /* dword 0*/
394 u8 rsvd2; /* dword 0*/
395 u8 eventable; /* dword 0*/
396 u8 eqid[16]; /* dword 1*/
397 u8 rsvd3[15]; /* dword 1*/
398 u8 armed; /* dword 1*/
399 u8 rsvd4[32]; /* dword 2*/
400 u8 rsvd5[32]; /* dword 3*/
401} __packed;
402
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700403struct be_cmd_req_cq_create {
404 struct be_cmd_req_hdr hdr;
405 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000406 u8 page_size;
407 u8 rsvd0;
408 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700409 struct phys_addr pages[8];
410} __packed;
411
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000412
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700413struct be_cmd_resp_cq_create {
414 struct be_cmd_resp_hdr hdr;
415 u16 cq_id;
416 u16 rsvd0;
417} __packed;
418
Somnath Kotur311fddc2011-03-16 21:22:43 +0000419struct be_cmd_req_get_fat {
420 struct be_cmd_req_hdr hdr;
421 u32 fat_operation;
422 u32 read_log_offset;
423 u32 read_log_length;
424 u32 data_buffer_size;
425 u32 data_buffer[1];
426} __packed;
427
428struct be_cmd_resp_get_fat {
429 struct be_cmd_resp_hdr hdr;
430 u32 log_size;
431 u32 read_log_length;
432 u32 rsvd[2];
433 u32 data_buffer[1];
434} __packed;
435
436
Sathya Perla5fb379e2009-06-18 00:02:59 +0000437/******************** Create MCCQ ***************************/
438/* Pseudo amap definition in which each bit of the actual structure is defined
439 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000440struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000441 u8 con_index[14];
442 u8 rsvd0[2];
443 u8 ring_size[4];
444 u8 fetch_wrb;
445 u8 fetch_r2t;
446 u8 cq_id[10];
447 u8 prod_index[14];
448 u8 fid[8];
449 u8 pdid[9];
450 u8 valid;
451 u8 rsvd1[32];
452 u8 rsvd2[32];
453} __packed;
454
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530455struct amap_mcc_context_v1 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000456 u8 async_cq_id[16];
457 u8 ring_size[4];
458 u8 rsvd0[12];
459 u8 rsvd1[31];
460 u8 valid;
461 u8 async_cq_valid[1];
462 u8 rsvd2[31];
463 u8 rsvd3[32];
464} __packed;
465
Sathya Perla5fb379e2009-06-18 00:02:59 +0000466struct be_cmd_req_mcc_create {
467 struct be_cmd_req_hdr hdr;
468 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000469 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000470 u8 context[sizeof(struct amap_mcc_context_be) / 8];
471 struct phys_addr pages[8];
472} __packed;
473
474struct be_cmd_req_mcc_ext_create {
475 struct be_cmd_req_hdr hdr;
476 u16 num_pages;
477 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700478 u32 async_event_bitmap[1];
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530479 u8 context[sizeof(struct amap_mcc_context_v1) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000480 struct phys_addr pages[8];
481} __packed;
482
483struct be_cmd_resp_mcc_create {
484 struct be_cmd_resp_hdr hdr;
485 u16 id;
486 u16 rsvd0;
487} __packed;
488
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700489/******************** Create TxQ ***************************/
490#define BE_ETH_TX_RING_TYPE_STANDARD 2
491#define BE_ULP1_NUM 1
492
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493struct be_cmd_req_eth_tx_create {
494 struct be_cmd_req_hdr hdr;
495 u8 num_pages;
496 u8 ulp_num;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000497 u16 type;
498 u16 if_id;
499 u8 queue_size;
500 u8 rsvd0;
501 u32 rsvd1;
502 u16 cq_id;
503 u16 rsvd2;
504 u32 rsvd3[13];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700505 struct phys_addr pages[8];
506} __packed;
507
508struct be_cmd_resp_eth_tx_create {
509 struct be_cmd_resp_hdr hdr;
510 u16 cid;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000511 u16 rid;
512 u32 db_offset;
513 u32 rsvd0[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700514} __packed;
515
516/******************** Create RxQ ***************************/
517struct be_cmd_req_eth_rx_create {
518 struct be_cmd_req_hdr hdr;
519 u16 cq_id;
520 u8 frag_size;
521 u8 num_pages;
522 struct phys_addr pages[2];
523 u32 interface_id;
524 u16 max_frame_size;
525 u16 rsvd0;
526 u32 rss_queue;
527} __packed;
528
529struct be_cmd_resp_eth_rx_create {
530 struct be_cmd_resp_hdr hdr;
531 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700532 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700533 u8 rsvd0;
534} __packed;
535
536/******************** Q Destroy ***************************/
537/* Type of Queue to be destroyed */
538enum {
539 QTYPE_EQ = 1,
540 QTYPE_CQ,
541 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000542 QTYPE_RXQ,
543 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700544};
545
546struct be_cmd_req_q_destroy {
547 struct be_cmd_req_hdr hdr;
548 u16 id;
549 u16 bypass_flush; /* valid only for rx q destroy */
550} __packed;
551
552/************ I/f Create (it's actually I/f Config Create)**********/
553
554/* Capability flags for the i/f */
555enum be_if_flags {
556 BE_IF_FLAGS_RSS = 0x4,
557 BE_IF_FLAGS_PROMISCUOUS = 0x8,
558 BE_IF_FLAGS_BROADCAST = 0x10,
559 BE_IF_FLAGS_UNTAGGED = 0x20,
560 BE_IF_FLAGS_ULP = 0x40,
561 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
562 BE_IF_FLAGS_VLAN = 0x100,
563 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
564 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000565 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
566 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700567};
568
Sarveshwar Bandi3da988c2013-08-14 13:21:47 +0530569#define BE_IF_CAP_FLAGS_WANT (BE_IF_FLAGS_RSS | BE_IF_FLAGS_PROMISCUOUS |\
570 BE_IF_FLAGS_BROADCAST | BE_IF_FLAGS_VLAN_PROMISCUOUS |\
571 BE_IF_FLAGS_VLAN | BE_IF_FLAGS_MCAST_PROMISCUOUS |\
572 BE_IF_FLAGS_PASS_L3L4_ERRORS | BE_IF_FLAGS_MULTICAST |\
573 BE_IF_FLAGS_UNTAGGED)
574
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700575/* An RX interface is an object with one or more MAC addresses and
576 * filtering capabilities. */
577struct be_cmd_req_if_create {
578 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200579 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700580 u32 capability_flags;
581 u32 enable_flags;
582 u8 mac_addr[ETH_ALEN];
583 u8 rsvd0;
584 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
585 u32 vlan_tag; /* not used currently */
586} __packed;
587
588struct be_cmd_resp_if_create {
589 struct be_cmd_resp_hdr hdr;
590 u32 interface_id;
591 u32 pmac_id;
592};
593
594/****** I/f Destroy(it's actually I/f Config Destroy )**********/
595struct be_cmd_req_if_destroy {
596 struct be_cmd_req_hdr hdr;
597 u32 interface_id;
598};
599
600/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000601struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700602 u32 rx_bytes_lsd; /* dword 0*/
603 u32 rx_bytes_msd; /* dword 1*/
604 u32 rx_total_frames; /* dword 2*/
605 u32 rx_unicast_frames; /* dword 3*/
606 u32 rx_multicast_frames; /* dword 4*/
607 u32 rx_broadcast_frames; /* dword 5*/
608 u32 rx_crc_errors; /* dword 6*/
609 u32 rx_alignment_symbol_errors; /* dword 7*/
610 u32 rx_pause_frames; /* dword 8*/
611 u32 rx_control_frames; /* dword 9*/
612 u32 rx_in_range_errors; /* dword 10*/
613 u32 rx_out_range_errors; /* dword 11*/
614 u32 rx_frame_too_long; /* dword 12*/
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000615 u32 rx_address_filtered; /* dword 13*/
616 u32 rx_vlan_filtered; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700617 u32 rx_dropped_too_small; /* dword 15*/
618 u32 rx_dropped_too_short; /* dword 16*/
619 u32 rx_dropped_header_too_small; /* dword 17*/
620 u32 rx_dropped_tcp_length; /* dword 18*/
621 u32 rx_dropped_runt; /* dword 19*/
622 u32 rx_64_byte_packets; /* dword 20*/
623 u32 rx_65_127_byte_packets; /* dword 21*/
624 u32 rx_128_256_byte_packets; /* dword 22*/
625 u32 rx_256_511_byte_packets; /* dword 23*/
626 u32 rx_512_1023_byte_packets; /* dword 24*/
627 u32 rx_1024_1518_byte_packets; /* dword 25*/
628 u32 rx_1519_2047_byte_packets; /* dword 26*/
629 u32 rx_2048_4095_byte_packets; /* dword 27*/
630 u32 rx_4096_8191_byte_packets; /* dword 28*/
631 u32 rx_8192_9216_byte_packets; /* dword 29*/
632 u32 rx_ip_checksum_errs; /* dword 30*/
633 u32 rx_tcp_checksum_errs; /* dword 31*/
634 u32 rx_udp_checksum_errs; /* dword 32*/
635 u32 rx_non_rss_packets; /* dword 33*/
636 u32 rx_ipv4_packets; /* dword 34*/
637 u32 rx_ipv6_packets; /* dword 35*/
638 u32 rx_ipv4_bytes_lsd; /* dword 36*/
639 u32 rx_ipv4_bytes_msd; /* dword 37*/
640 u32 rx_ipv6_bytes_lsd; /* dword 38*/
641 u32 rx_ipv6_bytes_msd; /* dword 39*/
642 u32 rx_chute1_packets; /* dword 40*/
643 u32 rx_chute2_packets; /* dword 41*/
644 u32 rx_chute3_packets; /* dword 42*/
645 u32 rx_management_packets; /* dword 43*/
646 u32 rx_switched_unicast_packets; /* dword 44*/
647 u32 rx_switched_multicast_packets; /* dword 45*/
648 u32 rx_switched_broadcast_packets; /* dword 46*/
649 u32 tx_bytes_lsd; /* dword 47*/
650 u32 tx_bytes_msd; /* dword 48*/
651 u32 tx_unicastframes; /* dword 49*/
652 u32 tx_multicastframes; /* dword 50*/
653 u32 tx_broadcastframes; /* dword 51*/
654 u32 tx_pauseframes; /* dword 52*/
655 u32 tx_controlframes; /* dword 53*/
656 u32 tx_64_byte_packets; /* dword 54*/
657 u32 tx_65_127_byte_packets; /* dword 55*/
658 u32 tx_128_256_byte_packets; /* dword 56*/
659 u32 tx_256_511_byte_packets; /* dword 57*/
660 u32 tx_512_1023_byte_packets; /* dword 58*/
661 u32 tx_1024_1518_byte_packets; /* dword 59*/
662 u32 tx_1519_2047_byte_packets; /* dword 60*/
663 u32 tx_2048_4095_byte_packets; /* dword 61*/
664 u32 tx_4096_8191_byte_packets; /* dword 62*/
665 u32 tx_8192_9216_byte_packets; /* dword 63*/
666 u32 rx_fifo_overflow; /* dword 64*/
667 u32 rx_input_fifo_overflow; /* dword 65*/
668};
669
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000670struct be_rxf_stats_v0 {
671 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700672 u32 rx_drops_no_pbuf; /* dword 132*/
673 u32 rx_drops_no_txpb; /* dword 133*/
674 u32 rx_drops_no_erx_descr; /* dword 134*/
675 u32 rx_drops_no_tpre_descr; /* dword 135*/
676 u32 management_rx_port_packets; /* dword 136*/
677 u32 management_rx_port_bytes; /* dword 137*/
678 u32 management_rx_port_pause_frames; /* dword 138*/
679 u32 management_rx_port_errors; /* dword 139*/
680 u32 management_tx_port_packets; /* dword 140*/
681 u32 management_tx_port_bytes; /* dword 141*/
682 u32 management_tx_port_pause; /* dword 142*/
683 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
684 u32 rx_drops_too_many_frags; /* dword 144*/
685 u32 rx_drops_invalid_ring; /* dword 145*/
686 u32 forwarded_packets; /* dword 146*/
687 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000688 u32 rsvd0[7];
689 u32 port0_jabber_events;
690 u32 port1_jabber_events;
691 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700692};
693
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000694struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700695 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000696 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700697};
698
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000699struct be_pmem_stats {
700 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000701 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000702};
703
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000704struct be_hw_stats_v0 {
705 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000707 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000708 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700709};
710
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000711struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000713 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700714};
715
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000716struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700717 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000718 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700719};
720
Sathya Perlaac124ff2011-07-25 19:10:14 +0000721struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000722 u32 tx_packets_lo;
723 u32 tx_packets_hi;
724 u32 tx_unicast_packets_lo;
725 u32 tx_unicast_packets_hi;
726 u32 tx_multicast_packets_lo;
727 u32 tx_multicast_packets_hi;
728 u32 tx_broadcast_packets_lo;
729 u32 tx_broadcast_packets_hi;
730 u32 tx_bytes_lo;
731 u32 tx_bytes_hi;
732 u32 tx_unicast_bytes_lo;
733 u32 tx_unicast_bytes_hi;
734 u32 tx_multicast_bytes_lo;
735 u32 tx_multicast_bytes_hi;
736 u32 tx_broadcast_bytes_lo;
737 u32 tx_broadcast_bytes_hi;
738 u32 tx_discards_lo;
739 u32 tx_discards_hi;
740 u32 tx_errors_lo;
741 u32 tx_errors_hi;
742 u32 tx_pause_frames_lo;
743 u32 tx_pause_frames_hi;
744 u32 tx_pause_on_frames_lo;
745 u32 tx_pause_on_frames_hi;
746 u32 tx_pause_off_frames_lo;
747 u32 tx_pause_off_frames_hi;
748 u32 tx_internal_mac_errors_lo;
749 u32 tx_internal_mac_errors_hi;
750 u32 tx_control_frames_lo;
751 u32 tx_control_frames_hi;
752 u32 tx_packets_64_bytes_lo;
753 u32 tx_packets_64_bytes_hi;
754 u32 tx_packets_65_to_127_bytes_lo;
755 u32 tx_packets_65_to_127_bytes_hi;
756 u32 tx_packets_128_to_255_bytes_lo;
757 u32 tx_packets_128_to_255_bytes_hi;
758 u32 tx_packets_256_to_511_bytes_lo;
759 u32 tx_packets_256_to_511_bytes_hi;
760 u32 tx_packets_512_to_1023_bytes_lo;
761 u32 tx_packets_512_to_1023_bytes_hi;
762 u32 tx_packets_1024_to_1518_bytes_lo;
763 u32 tx_packets_1024_to_1518_bytes_hi;
764 u32 tx_packets_1519_to_2047_bytes_lo;
765 u32 tx_packets_1519_to_2047_bytes_hi;
766 u32 tx_packets_2048_to_4095_bytes_lo;
767 u32 tx_packets_2048_to_4095_bytes_hi;
768 u32 tx_packets_4096_to_8191_bytes_lo;
769 u32 tx_packets_4096_to_8191_bytes_hi;
770 u32 tx_packets_8192_to_9216_bytes_lo;
771 u32 tx_packets_8192_to_9216_bytes_hi;
772 u32 tx_lso_packets_lo;
773 u32 tx_lso_packets_hi;
774 u32 rx_packets_lo;
775 u32 rx_packets_hi;
776 u32 rx_unicast_packets_lo;
777 u32 rx_unicast_packets_hi;
778 u32 rx_multicast_packets_lo;
779 u32 rx_multicast_packets_hi;
780 u32 rx_broadcast_packets_lo;
781 u32 rx_broadcast_packets_hi;
782 u32 rx_bytes_lo;
783 u32 rx_bytes_hi;
784 u32 rx_unicast_bytes_lo;
785 u32 rx_unicast_bytes_hi;
786 u32 rx_multicast_bytes_lo;
787 u32 rx_multicast_bytes_hi;
788 u32 rx_broadcast_bytes_lo;
789 u32 rx_broadcast_bytes_hi;
790 u32 rx_unknown_protos;
791 u32 rsvd_69; /* Word 69 is reserved */
792 u32 rx_discards_lo;
793 u32 rx_discards_hi;
794 u32 rx_errors_lo;
795 u32 rx_errors_hi;
796 u32 rx_crc_errors_lo;
797 u32 rx_crc_errors_hi;
798 u32 rx_alignment_errors_lo;
799 u32 rx_alignment_errors_hi;
800 u32 rx_symbol_errors_lo;
801 u32 rx_symbol_errors_hi;
802 u32 rx_pause_frames_lo;
803 u32 rx_pause_frames_hi;
804 u32 rx_pause_on_frames_lo;
805 u32 rx_pause_on_frames_hi;
806 u32 rx_pause_off_frames_lo;
807 u32 rx_pause_off_frames_hi;
808 u32 rx_frames_too_long_lo;
809 u32 rx_frames_too_long_hi;
810 u32 rx_internal_mac_errors_lo;
811 u32 rx_internal_mac_errors_hi;
812 u32 rx_undersize_packets;
813 u32 rx_oversize_packets;
814 u32 rx_fragment_packets;
815 u32 rx_jabbers;
816 u32 rx_control_frames_lo;
817 u32 rx_control_frames_hi;
818 u32 rx_control_frames_unknown_opcode_lo;
819 u32 rx_control_frames_unknown_opcode_hi;
820 u32 rx_in_range_errors;
821 u32 rx_out_of_range_errors;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000822 u32 rx_address_filtered;
823 u32 rx_vlan_filtered;
Selvin Xavier005d5692011-05-16 07:36:35 +0000824 u32 rx_dropped_too_small;
825 u32 rx_dropped_too_short;
826 u32 rx_dropped_header_too_small;
827 u32 rx_dropped_invalid_tcp_length;
828 u32 rx_dropped_runt;
829 u32 rx_ip_checksum_errors;
830 u32 rx_tcp_checksum_errors;
831 u32 rx_udp_checksum_errors;
832 u32 rx_non_rss_packets;
833 u32 rsvd_111;
834 u32 rx_ipv4_packets_lo;
835 u32 rx_ipv4_packets_hi;
836 u32 rx_ipv6_packets_lo;
837 u32 rx_ipv6_packets_hi;
838 u32 rx_ipv4_bytes_lo;
839 u32 rx_ipv4_bytes_hi;
840 u32 rx_ipv6_bytes_lo;
841 u32 rx_ipv6_bytes_hi;
842 u32 rx_nic_packets_lo;
843 u32 rx_nic_packets_hi;
844 u32 rx_tcp_packets_lo;
845 u32 rx_tcp_packets_hi;
846 u32 rx_iscsi_packets_lo;
847 u32 rx_iscsi_packets_hi;
848 u32 rx_management_packets_lo;
849 u32 rx_management_packets_hi;
850 u32 rx_switched_unicast_packets_lo;
851 u32 rx_switched_unicast_packets_hi;
852 u32 rx_switched_multicast_packets_lo;
853 u32 rx_switched_multicast_packets_hi;
854 u32 rx_switched_broadcast_packets_lo;
855 u32 rx_switched_broadcast_packets_hi;
856 u32 num_forwards_lo;
857 u32 num_forwards_hi;
858 u32 rx_fifo_overflow;
859 u32 rx_input_fifo_overflow;
860 u32 rx_drops_too_many_frags_lo;
861 u32 rx_drops_too_many_frags_hi;
862 u32 rx_drops_invalid_queue;
863 u32 rsvd_141;
864 u32 rx_drops_mtu_lo;
865 u32 rx_drops_mtu_hi;
866 u32 rx_packets_64_bytes_lo;
867 u32 rx_packets_64_bytes_hi;
868 u32 rx_packets_65_to_127_bytes_lo;
869 u32 rx_packets_65_to_127_bytes_hi;
870 u32 rx_packets_128_to_255_bytes_lo;
871 u32 rx_packets_128_to_255_bytes_hi;
872 u32 rx_packets_256_to_511_bytes_lo;
873 u32 rx_packets_256_to_511_bytes_hi;
874 u32 rx_packets_512_to_1023_bytes_lo;
875 u32 rx_packets_512_to_1023_bytes_hi;
876 u32 rx_packets_1024_to_1518_bytes_lo;
877 u32 rx_packets_1024_to_1518_bytes_hi;
878 u32 rx_packets_1519_to_2047_bytes_lo;
879 u32 rx_packets_1519_to_2047_bytes_hi;
880 u32 rx_packets_2048_to_4095_bytes_lo;
881 u32 rx_packets_2048_to_4095_bytes_hi;
882 u32 rx_packets_4096_to_8191_bytes_lo;
883 u32 rx_packets_4096_to_8191_bytes_hi;
884 u32 rx_packets_8192_to_9216_bytes_lo;
885 u32 rx_packets_8192_to_9216_bytes_hi;
886};
887
888struct pport_stats_params {
889 u16 pport_num;
890 u8 rsvd;
891 u8 reset_stats;
892};
893
894struct lancer_cmd_req_pport_stats {
895 struct be_cmd_req_hdr hdr;
896 union {
897 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000898 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000899 } cmd_params;
900};
901
902struct lancer_cmd_resp_pport_stats {
903 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000904 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000905};
906
Sathya Perlaac124ff2011-07-25 19:10:14 +0000907static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000908 pport_stats_from_cmd(struct be_adapter *adapter)
909{
910 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
911 return &cmd->pport_stats;
912}
913
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000914struct be_cmd_req_get_cntl_addnl_attribs {
915 struct be_cmd_req_hdr hdr;
916 u8 rsvd[8];
917};
918
919struct be_cmd_resp_get_cntl_addnl_attribs {
920 struct be_cmd_resp_hdr hdr;
921 u16 ipl_file_number;
922 u8 ipl_file_version;
923 u8 rsvd0;
924 u8 on_die_temperature; /* in degrees centigrade*/
925 u8 rsvd1[3];
926};
927
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700928struct be_cmd_req_vlan_config {
929 struct be_cmd_req_hdr hdr;
930 u8 interface_id;
931 u8 promiscuous;
932 u8 untagged;
933 u8 num_vlan;
934 u16 normal_vlan[64];
935} __packed;
936
Sathya Perla5b8821b2011-08-02 19:57:44 +0000937/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000938#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700939struct macaddr {
940 u8 byte[ETH_ALEN];
941};
942
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000943struct be_cmd_req_rx_filter {
944 struct be_cmd_req_hdr hdr;
945 u32 global_flags_mask;
946 u32 global_flags;
947 u32 if_flags_mask;
948 u32 if_flags;
949 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000950 u32 mcast_num;
951 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000952};
953
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700954/******************** Link Status Query *******************/
955struct be_cmd_req_link_status {
956 struct be_cmd_req_hdr hdr;
957 u32 rsvd;
958};
959
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700960enum {
961 PHY_LINK_DUPLEX_NONE = 0x0,
962 PHY_LINK_DUPLEX_HALF = 0x1,
963 PHY_LINK_DUPLEX_FULL = 0x2
964};
965
966enum {
967 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
968 PHY_LINK_SPEED_10MBPS = 0x1,
969 PHY_LINK_SPEED_100MBPS = 0x2,
970 PHY_LINK_SPEED_1GBPS = 0x3,
Vasundhara Volamb971f842013-08-06 09:27:15 +0530971 PHY_LINK_SPEED_10GBPS = 0x4,
972 PHY_LINK_SPEED_20GBPS = 0x5,
973 PHY_LINK_SPEED_25GBPS = 0x6,
974 PHY_LINK_SPEED_40GBPS = 0x7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700975};
976
977struct be_cmd_resp_link_status {
978 struct be_cmd_resp_hdr hdr;
979 u8 physical_port;
980 u8 mac_duplex;
981 u8 mac_speed;
982 u8 mac_fault;
983 u8 mgmt_mac_duplex;
984 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700985 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000986 u8 logical_link_status;
987 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700988} __packed;
989
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700990/******************** Port Identification ***************************/
991/* Identifies the type of port attached to NIC */
992struct be_cmd_req_port_type {
993 struct be_cmd_req_hdr hdr;
994 u32 page_num;
995 u32 port;
996};
997
998enum {
999 TR_PAGE_A0 = 0xa0,
1000 TR_PAGE_A2 = 0xa2
1001};
1002
1003struct be_cmd_resp_port_type {
1004 struct be_cmd_resp_hdr hdr;
1005 u32 page_num;
1006 u32 port;
1007 struct data {
1008 u8 identifier;
1009 u8 identifier_ext;
1010 u8 connector;
1011 u8 transceiver[8];
1012 u8 rsvd0[3];
1013 u8 length_km;
1014 u8 length_hm;
1015 u8 length_om1;
1016 u8 length_om2;
1017 u8 length_cu;
1018 u8 length_cu_m;
1019 u8 vendor_name[16];
1020 u8 rsvd;
1021 u8 vendor_oui[3];
1022 u8 vendor_pn[16];
1023 u8 vendor_rev[4];
1024 } data;
1025};
1026
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001027/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001028struct be_cmd_req_get_fw_version {
1029 struct be_cmd_req_hdr hdr;
1030 u8 rsvd0[FW_VER_LEN];
1031 u8 rsvd1[FW_VER_LEN];
1032} __packed;
1033
1034struct be_cmd_resp_get_fw_version {
1035 struct be_cmd_resp_hdr hdr;
1036 u8 firmware_version_string[FW_VER_LEN];
1037 u8 fw_on_flash_version_string[FW_VER_LEN];
1038} __packed;
1039
1040/******************** Set Flow Contrl *******************/
1041struct be_cmd_req_set_flow_control {
1042 struct be_cmd_req_hdr hdr;
1043 u16 tx_flow_control;
1044 u16 rx_flow_control;
1045} __packed;
1046
1047/******************** Get Flow Contrl *******************/
1048struct be_cmd_req_get_flow_control {
1049 struct be_cmd_req_hdr hdr;
1050 u32 rsvd;
1051};
1052
1053struct be_cmd_resp_get_flow_control {
1054 struct be_cmd_resp_hdr hdr;
1055 u16 tx_flow_control;
1056 u16 rx_flow_control;
1057} __packed;
1058
1059/******************** Modify EQ Delay *******************/
Sathya Perla2632baf2013-10-01 16:00:00 +05301060struct be_set_eqd {
1061 u32 eq_id;
1062 u32 phase;
1063 u32 delay_multiplier;
1064};
1065
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066struct be_cmd_req_modify_eq_delay {
1067 struct be_cmd_req_hdr hdr;
1068 u32 num_eq;
Sathya Perla2632baf2013-10-01 16:00:00 +05301069 struct be_set_eqd set_eqd[MAX_EVT_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001070} __packed;
1071
1072struct be_cmd_resp_modify_eq_delay {
1073 struct be_cmd_resp_hdr hdr;
1074 u32 rsvd0;
1075} __packed;
1076
1077/******************** Get FW Config *******************/
Sathya Perla752961a2011-10-24 02:45:03 +00001078/* The HW can come up in either of the following multi-channel modes
1079 * based on the skew/IPL.
1080 */
Parav Pandit045508a2012-03-26 14:27:13 +00001081#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001082#define FLEX10_MODE 0x400
1083#define VNIC_MODE 0x20000
1084#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001085struct be_cmd_req_query_fw_cfg {
1086 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001087 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001088};
1089
1090struct be_cmd_resp_query_fw_cfg {
1091 struct be_cmd_resp_hdr hdr;
1092 u32 be_config_number;
1093 u32 asic_revision;
1094 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001095 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001096 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001097 u32 function_caps;
1098};
1099
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001100/******************** RSS Config ****************************************/
1101/* RSS type Input parameters used to compute RX hash
1102 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1103 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1104 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1105 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1106 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1107 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1108 *
1109 * When multiple RSS types are enabled, HW picks the best hash policy
1110 * based on the type of the received packet.
1111 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001112#define RSS_ENABLE_NONE 0x0
1113#define RSS_ENABLE_IPV4 0x1
1114#define RSS_ENABLE_TCP_IPV4 0x2
1115#define RSS_ENABLE_IPV6 0x4
1116#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001117#define RSS_ENABLE_UDP_IPV4 0x10
1118#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001119
Suresh Reddy594ad542013-04-25 23:03:20 +00001120#define L3_RSS_FLAGS (RXH_IP_DST | RXH_IP_SRC)
1121#define L4_RSS_FLAGS (RXH_L4_B_0_1 | RXH_L4_B_2_3)
1122
Sathya Perla3abcded2010-10-03 22:12:27 -07001123struct be_cmd_req_rss_config {
1124 struct be_cmd_req_hdr hdr;
1125 u32 if_id;
1126 u16 enable_rss;
1127 u16 cpu_table_size_log2;
1128 u32 hash[10];
1129 u8 cpu_table[128];
1130 u8 flush;
1131 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001132};
1133
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001134/******************** Port Beacon ***************************/
1135
1136#define BEACON_STATE_ENABLED 0x1
1137#define BEACON_STATE_DISABLED 0x0
1138
1139struct be_cmd_req_enable_disable_beacon {
1140 struct be_cmd_req_hdr hdr;
1141 u8 port_num;
1142 u8 beacon_state;
1143 u8 beacon_duration;
1144 u8 status_duration;
1145} __packed;
1146
1147struct be_cmd_resp_enable_disable_beacon {
1148 struct be_cmd_resp_hdr resp_hdr;
1149 u32 rsvd0;
1150} __packed;
1151
1152struct be_cmd_req_get_beacon_state {
1153 struct be_cmd_req_hdr hdr;
1154 u8 port_num;
1155 u8 rsvd0;
1156 u16 rsvd1;
1157} __packed;
1158
1159struct be_cmd_resp_get_beacon_state {
1160 struct be_cmd_resp_hdr resp_hdr;
1161 u8 beacon_state;
1162 u8 rsvd0[3];
1163} __packed;
1164
Ajit Khaparde84517482009-09-04 03:12:16 +00001165/****************** Firmware Flash ******************/
1166struct flashrom_params {
1167 u32 op_code;
1168 u32 op_type;
1169 u32 data_buf_size;
1170 u32 offset;
Ajit Khaparde84517482009-09-04 03:12:16 +00001171};
1172
1173struct be_cmd_write_flashrom {
1174 struct be_cmd_req_hdr hdr;
1175 struct flashrom_params params;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001176 u8 data_buf[32768];
1177 u8 rsvd[4];
1178} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +00001179
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001180/* cmd to read flash crc */
1181struct be_cmd_read_flash_crc {
1182 struct be_cmd_req_hdr hdr;
1183 struct flashrom_params params;
1184 u8 crc[4];
1185 u8 rsvd[4];
1186};
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001187/**************** Lancer Firmware Flash ************/
1188struct amap_lancer_write_obj_context {
1189 u8 write_length[24];
1190 u8 reserved1[7];
1191 u8 eof;
1192} __packed;
1193
1194struct lancer_cmd_req_write_object {
1195 struct be_cmd_req_hdr hdr;
1196 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1197 u32 write_offset;
1198 u8 object_name[104];
1199 u32 descriptor_count;
1200 u32 buf_len;
1201 u32 addr_low;
1202 u32 addr_high;
1203};
1204
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001205#define LANCER_NO_RESET_NEEDED 0x00
1206#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001207struct lancer_cmd_resp_write_object {
1208 u8 opcode;
1209 u8 subsystem;
1210 u8 rsvd1[2];
1211 u8 status;
1212 u8 additional_status;
1213 u8 rsvd2[2];
1214 u32 resp_len;
1215 u32 actual_resp_len;
1216 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001217 u8 change_status;
1218 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001219};
1220
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001221/************************ Lancer Read FW info **************/
1222#define LANCER_READ_FILE_CHUNK (32*1024)
1223#define LANCER_READ_FILE_EOF_MASK 0x80000000
1224
1225#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001226#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1227#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001228
1229struct lancer_cmd_req_read_object {
1230 struct be_cmd_req_hdr hdr;
1231 u32 desired_read_len;
1232 u32 read_offset;
1233 u8 object_name[104];
1234 u32 descriptor_count;
1235 u32 buf_len;
1236 u32 addr_low;
1237 u32 addr_high;
1238};
1239
1240struct lancer_cmd_resp_read_object {
1241 u8 opcode;
1242 u8 subsystem;
1243 u8 rsvd1[2];
1244 u8 status;
1245 u8 additional_status;
1246 u8 rsvd2[2];
1247 u32 resp_len;
1248 u32 actual_resp_len;
1249 u32 actual_read_len;
1250 u32 eof;
1251};
1252
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001253/************************ WOL *******************************/
1254struct be_cmd_req_acpi_wol_magic_config{
1255 struct be_cmd_req_hdr hdr;
1256 u32 rsvd0[145];
1257 u8 magic_mac[6];
1258 u8 rsvd2[2];
1259} __packed;
1260
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001261struct be_cmd_req_acpi_wol_magic_config_v1 {
1262 struct be_cmd_req_hdr hdr;
1263 u8 rsvd0[2];
1264 u8 query_options;
1265 u8 rsvd1[5];
1266 u32 rsvd2[288];
1267 u8 magic_mac[6];
1268 u8 rsvd3[22];
1269} __packed;
1270
1271struct be_cmd_resp_acpi_wol_magic_config_v1 {
1272 struct be_cmd_resp_hdr hdr;
1273 u8 rsvd0[2];
1274 u8 wol_settings;
1275 u8 rsvd1[5];
1276 u32 rsvd2[295];
1277} __packed;
1278
1279#define BE_GET_WOL_CAP 2
1280
1281#define BE_WOL_CAP 0x1
1282#define BE_PME_D0_CAP 0x8
1283#define BE_PME_D1_CAP 0x10
1284#define BE_PME_D2_CAP 0x20
1285#define BE_PME_D3HOT_CAP 0x40
1286#define BE_PME_D3COLD_CAP 0x80
1287
Suresh Rff33a6e2009-12-03 16:15:52 -08001288/********************** LoopBack test *********************/
1289struct be_cmd_req_loopback_test {
1290 struct be_cmd_req_hdr hdr;
1291 u32 loopback_type;
1292 u32 num_pkts;
1293 u64 pattern;
1294 u32 src_port;
1295 u32 dest_port;
1296 u32 pkt_size;
1297};
1298
1299struct be_cmd_resp_loopback_test {
1300 struct be_cmd_resp_hdr resp_hdr;
1301 u32 status;
1302 u32 num_txfer;
1303 u32 num_rx;
1304 u32 miscomp_off;
1305 u32 ticks_compl;
1306};
1307
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001308struct be_cmd_req_set_lmode {
1309 struct be_cmd_req_hdr hdr;
1310 u8 src_port;
1311 u8 dest_port;
1312 u8 loopback_type;
1313 u8 loopback_state;
1314};
1315
1316struct be_cmd_resp_set_lmode {
1317 struct be_cmd_resp_hdr resp_hdr;
1318 u8 rsvd0[4];
1319};
1320
Suresh Rff33a6e2009-12-03 16:15:52 -08001321/********************** DDR DMA test *********************/
1322struct be_cmd_req_ddrdma_test {
1323 struct be_cmd_req_hdr hdr;
1324 u64 pattern;
1325 u32 byte_count;
1326 u32 rsvd0;
1327 u8 snd_buff[4096];
1328 u8 rsvd1[4096];
1329};
1330
1331struct be_cmd_resp_ddrdma_test {
1332 struct be_cmd_resp_hdr hdr;
1333 u64 pattern;
1334 u32 byte_cnt;
1335 u32 snd_err;
1336 u8 rsvd0[4096];
1337 u8 rcv_buff[4096];
1338};
1339
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001340/*********************** SEEPROM Read ***********************/
1341
1342#define BE_READ_SEEPROM_LEN 1024
1343struct be_cmd_req_seeprom_read {
1344 struct be_cmd_req_hdr hdr;
1345 u8 rsvd0[BE_READ_SEEPROM_LEN];
1346};
1347
1348struct be_cmd_resp_seeprom_read {
1349 struct be_cmd_req_hdr hdr;
1350 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1351};
1352
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001353enum {
1354 PHY_TYPE_CX4_10GB = 0,
1355 PHY_TYPE_XFP_10GB,
1356 PHY_TYPE_SFP_1GB,
1357 PHY_TYPE_SFP_PLUS_10GB,
1358 PHY_TYPE_KR_10GB,
1359 PHY_TYPE_KX4_10GB,
1360 PHY_TYPE_BASET_10GB,
1361 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001362 PHY_TYPE_BASEX_1GB,
1363 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001364 PHY_TYPE_DISABLED = 255
1365};
1366
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001367#define BE_SUPPORTED_SPEED_NONE 0
1368#define BE_SUPPORTED_SPEED_10MBPS 1
1369#define BE_SUPPORTED_SPEED_100MBPS 2
1370#define BE_SUPPORTED_SPEED_1GBPS 4
1371#define BE_SUPPORTED_SPEED_10GBPS 8
1372
1373#define BE_AN_EN 0x2
1374#define BE_PAUSE_SYM_EN 0x80
1375
1376/* MAC speed valid values */
1377#define SPEED_DEFAULT 0x0
1378#define SPEED_FORCED_10GB 0x1
1379#define SPEED_FORCED_1GB 0x2
1380#define SPEED_AUTONEG_10GB 0x3
1381#define SPEED_AUTONEG_1GB 0x4
1382#define SPEED_AUTONEG_100MB 0x5
1383#define SPEED_AUTONEG_10GB_1GB 0x6
1384#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1385#define SPEED_AUTONEG_1GB_100MB 0x8
1386#define SPEED_AUTONEG_10MB 0x9
1387#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1388#define SPEED_AUTONEG_100MB_10MB 0xb
1389#define SPEED_FORCED_100MB 0xc
1390#define SPEED_FORCED_10MB 0xd
1391
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001392struct be_cmd_req_get_phy_info {
1393 struct be_cmd_req_hdr hdr;
1394 u8 rsvd0[24];
1395};
Sathya Perla306f1342011-08-02 19:57:45 +00001396
1397struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001398 u16 phy_type;
1399 u16 interface_type;
1400 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001401 u16 ext_phy_details;
1402 u16 rsvd;
1403 u16 auto_speeds_supported;
1404 u16 fixed_speeds_supported;
1405 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001406};
1407
Sathya Perla306f1342011-08-02 19:57:45 +00001408struct be_cmd_resp_get_phy_info {
1409 struct be_cmd_req_hdr hdr;
1410 struct be_phy_info phy_info;
1411};
1412
Ajit Khapardee1d18732010-07-23 01:52:13 +00001413/*********************** Set QOS ***********************/
1414
1415#define BE_QOS_BITS_NIC 1
1416
1417struct be_cmd_req_set_qos {
1418 struct be_cmd_req_hdr hdr;
1419 u32 valid_bits;
1420 u32 max_bps_nic;
1421 u32 rsvd[7];
1422};
1423
1424struct be_cmd_resp_set_qos {
1425 struct be_cmd_resp_hdr hdr;
1426 u32 rsvd;
1427};
1428
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001429/*********************** Controller Attributes ***********************/
1430struct be_cmd_req_cntl_attribs {
1431 struct be_cmd_req_hdr hdr;
1432};
1433
1434struct be_cmd_resp_cntl_attribs {
1435 struct be_cmd_resp_hdr hdr;
1436 struct mgmt_controller_attrib attribs;
1437};
1438
Sathya Perla2e588f82011-03-11 02:49:26 +00001439/*********************** Set driver function ***********************/
1440#define CAPABILITY_SW_TIMESTAMPS 2
1441#define CAPABILITY_BE3_NATIVE_ERX_API 4
1442
1443struct be_cmd_req_set_func_cap {
1444 struct be_cmd_req_hdr hdr;
1445 u32 valid_cap_flags;
1446 u32 cap_flags;
1447 u8 rsvd[212];
1448};
1449
1450struct be_cmd_resp_set_func_cap {
1451 struct be_cmd_resp_hdr hdr;
1452 u32 valid_cap_flags;
1453 u32 cap_flags;
1454 u8 rsvd[212];
1455};
1456
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001457/*********************** Function Privileges ***********************/
1458enum {
1459 BE_PRIV_DEFAULT = 0x1,
1460 BE_PRIV_LNKQUERY = 0x2,
1461 BE_PRIV_LNKSTATS = 0x4,
1462 BE_PRIV_LNKMGMT = 0x8,
1463 BE_PRIV_LNKDIAG = 0x10,
1464 BE_PRIV_UTILQUERY = 0x20,
1465 BE_PRIV_FILTMGMT = 0x40,
1466 BE_PRIV_IFACEMGMT = 0x80,
1467 BE_PRIV_VHADM = 0x100,
1468 BE_PRIV_DEVCFG = 0x200,
1469 BE_PRIV_DEVSEC = 0x400
1470};
1471#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1472 BE_PRIV_DEVSEC)
1473#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1474
1475struct be_cmd_priv_map {
1476 u8 opcode;
1477 u8 subsystem;
1478 u32 priv_mask;
1479};
1480
1481struct be_cmd_req_get_fn_privileges {
1482 struct be_cmd_req_hdr hdr;
1483 u32 rsvd;
1484};
1485
1486struct be_cmd_resp_get_fn_privileges {
1487 struct be_cmd_resp_hdr hdr;
1488 u32 privilege_mask;
1489};
1490
Sathya Perla04a06022013-07-23 15:25:00 +05301491struct be_cmd_req_set_fn_privileges {
1492 struct be_cmd_req_hdr hdr;
1493 u32 privileges; /* Used by BE3, SH-R */
1494 u32 privileges_lancer; /* Used by Lancer */
1495};
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001496
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001497/******************** GET/SET_MACLIST **************************/
1498#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001499struct be_cmd_req_get_mac_list {
1500 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001501 u8 mac_type;
1502 u8 perm_override;
1503 u16 iface_id;
1504 u32 mac_id;
1505 u32 rsvd[3];
1506} __packed;
1507
1508struct get_list_macaddr {
1509 u16 mac_addr_size;
1510 union {
1511 u8 macaddr[6];
1512 struct {
1513 u8 rsvd[2];
1514 u32 mac_id;
1515 } __packed s_mac_id;
1516 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001517} __packed;
1518
1519struct be_cmd_resp_get_mac_list {
1520 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001521 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1522 struct get_list_macaddr macid_macaddr; /* soft mac */
1523 u8 true_mac_count;
1524 u8 pseudo_mac_count;
1525 u8 mac_list_size;
1526 u8 rsvd;
1527 /* perm override mac */
1528 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001529} __packed;
1530
1531struct be_cmd_req_set_mac_list {
1532 struct be_cmd_req_hdr hdr;
1533 u8 mac_count;
1534 u8 rsvd1;
1535 u16 rsvd2;
1536 struct macaddr mac[BE_MAX_MAC];
1537} __packed;
1538
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001539/*********************** HSW Config ***********************/
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001540#define PORT_FWD_TYPE_VEPA 0x3
1541#define PORT_FWD_TYPE_VEB 0x2
1542
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001543struct amap_set_hsw_context {
1544 u8 interface_id[16];
1545 u8 rsvd0[14];
1546 u8 pvid_valid;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001547 u8 pport;
1548 u8 rsvd1[6];
1549 u8 port_fwd_type[3];
1550 u8 rsvd2[7];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001551 u8 pvid[16];
1552 u8 rsvd3[32];
1553 u8 rsvd4[32];
1554 u8 rsvd5[32];
1555} __packed;
1556
1557struct be_cmd_req_set_hsw_config {
1558 struct be_cmd_req_hdr hdr;
1559 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1560} __packed;
1561
1562struct be_cmd_resp_set_hsw_config {
1563 struct be_cmd_resp_hdr hdr;
1564 u32 rsvd;
1565};
1566
1567struct amap_get_hsw_req_context {
1568 u8 interface_id[16];
1569 u8 rsvd0[14];
1570 u8 pvid_valid;
1571 u8 pport;
1572} __packed;
1573
1574struct amap_get_hsw_resp_context {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001575 u8 rsvd0[6];
1576 u8 port_fwd_type[3];
1577 u8 rsvd1[7];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001578 u8 pvid[16];
1579 u8 rsvd2[32];
1580 u8 rsvd3[32];
1581 u8 rsvd4[32];
1582} __packed;
1583
1584struct be_cmd_req_get_hsw_config {
1585 struct be_cmd_req_hdr hdr;
1586 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1587} __packed;
1588
1589struct be_cmd_resp_get_hsw_config {
1590 struct be_cmd_resp_hdr hdr;
1591 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1592 u32 rsvd;
1593};
1594
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001595/******************* get port names ***************/
1596struct be_cmd_req_get_port_name {
1597 struct be_cmd_req_hdr hdr;
1598 u32 rsvd0;
1599};
1600
1601struct be_cmd_resp_get_port_name {
1602 struct be_cmd_req_hdr hdr;
1603 u8 port_name[4];
1604};
1605
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001606/*************** HW Stats Get v1 **********************************/
1607#define BE_TXP_SW_SZ 48
1608struct be_port_rxf_stats_v1 {
1609 u32 rsvd0[12];
1610 u32 rx_crc_errors;
1611 u32 rx_alignment_symbol_errors;
1612 u32 rx_pause_frames;
1613 u32 rx_priority_pause_frames;
1614 u32 rx_control_frames;
1615 u32 rx_in_range_errors;
1616 u32 rx_out_range_errors;
1617 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +00001618 u32 rx_address_filtered;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001619 u32 rx_dropped_too_small;
1620 u32 rx_dropped_too_short;
1621 u32 rx_dropped_header_too_small;
1622 u32 rx_dropped_tcp_length;
1623 u32 rx_dropped_runt;
1624 u32 rsvd1[10];
1625 u32 rx_ip_checksum_errs;
1626 u32 rx_tcp_checksum_errs;
1627 u32 rx_udp_checksum_errs;
1628 u32 rsvd2[7];
1629 u32 rx_switched_unicast_packets;
1630 u32 rx_switched_multicast_packets;
1631 u32 rx_switched_broadcast_packets;
1632 u32 rsvd3[3];
1633 u32 tx_pauseframes;
1634 u32 tx_priority_pauseframes;
1635 u32 tx_controlframes;
1636 u32 rsvd4[10];
1637 u32 rxpp_fifo_overflow_drop;
1638 u32 rx_input_fifo_overflow_drop;
1639 u32 pmem_fifo_overflow_drop;
1640 u32 jabber_events;
1641 u32 rsvd5[3];
1642};
1643
1644
1645struct be_rxf_stats_v1 {
1646 struct be_port_rxf_stats_v1 port[4];
1647 u32 rsvd0[2];
1648 u32 rx_drops_no_pbuf;
1649 u32 rx_drops_no_txpb;
1650 u32 rx_drops_no_erx_descr;
1651 u32 rx_drops_no_tpre_descr;
1652 u32 rsvd1[6];
1653 u32 rx_drops_too_many_frags;
1654 u32 rx_drops_invalid_ring;
1655 u32 forwarded_packets;
1656 u32 rx_drops_mtu;
1657 u32 rsvd2[14];
1658};
1659
1660struct be_erx_stats_v1 {
1661 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1662 u32 rsvd[4];
1663};
1664
Ajit Khaparde61000862013-10-03 16:16:33 -05001665struct be_port_rxf_stats_v2 {
1666 u32 rsvd0[10];
1667 u32 roce_bytes_received_lsd;
1668 u32 roce_bytes_received_msd;
1669 u32 rsvd1[5];
1670 u32 roce_frames_received;
1671 u32 rx_crc_errors;
1672 u32 rx_alignment_symbol_errors;
1673 u32 rx_pause_frames;
1674 u32 rx_priority_pause_frames;
1675 u32 rx_control_frames;
1676 u32 rx_in_range_errors;
1677 u32 rx_out_range_errors;
1678 u32 rx_frame_too_long;
1679 u32 rx_address_filtered;
1680 u32 rx_dropped_too_small;
1681 u32 rx_dropped_too_short;
1682 u32 rx_dropped_header_too_small;
1683 u32 rx_dropped_tcp_length;
1684 u32 rx_dropped_runt;
1685 u32 rsvd2[10];
1686 u32 rx_ip_checksum_errs;
1687 u32 rx_tcp_checksum_errs;
1688 u32 rx_udp_checksum_errs;
1689 u32 rsvd3[7];
1690 u32 rx_switched_unicast_packets;
1691 u32 rx_switched_multicast_packets;
1692 u32 rx_switched_broadcast_packets;
1693 u32 rsvd4[3];
1694 u32 tx_pauseframes;
1695 u32 tx_priority_pauseframes;
1696 u32 tx_controlframes;
1697 u32 rsvd5[10];
1698 u32 rxpp_fifo_overflow_drop;
1699 u32 rx_input_fifo_overflow_drop;
1700 u32 pmem_fifo_overflow_drop;
1701 u32 jabber_events;
1702 u32 rsvd6[3];
1703 u32 rx_drops_payload_size;
1704 u32 rx_drops_clipped_header;
1705 u32 rx_drops_crc;
1706 u32 roce_drops_payload_len;
1707 u32 roce_drops_crc;
1708 u32 rsvd7[19];
1709};
1710
1711struct be_rxf_stats_v2 {
1712 struct be_port_rxf_stats_v2 port[4];
1713 u32 rsvd0[2];
1714 u32 rx_drops_no_pbuf;
1715 u32 rx_drops_no_txpb;
1716 u32 rx_drops_no_erx_descr;
1717 u32 rx_drops_no_tpre_descr;
1718 u32 rsvd1[6];
1719 u32 rx_drops_too_many_frags;
1720 u32 rx_drops_invalid_ring;
1721 u32 forwarded_packets;
1722 u32 rx_drops_mtu;
1723 u32 rsvd2[35];
1724};
1725
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001726struct be_hw_stats_v1 {
1727 struct be_rxf_stats_v1 rxf;
1728 u32 rsvd0[BE_TXP_SW_SZ];
1729 struct be_erx_stats_v1 erx;
1730 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001731 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001732};
1733
1734struct be_cmd_req_get_stats_v1 {
1735 struct be_cmd_req_hdr hdr;
1736 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1737};
1738
1739struct be_cmd_resp_get_stats_v1 {
1740 struct be_cmd_resp_hdr hdr;
1741 struct be_hw_stats_v1 hw_stats;
1742};
1743
Ajit Khaparde61000862013-10-03 16:16:33 -05001744struct be_erx_stats_v2 {
1745 u32 rx_drops_no_fragments[136]; /* dwordS 0 to 135*/
1746 u32 rsvd[3];
1747};
1748
1749struct be_hw_stats_v2 {
1750 struct be_rxf_stats_v2 rxf;
1751 u32 rsvd0[BE_TXP_SW_SZ];
1752 struct be_erx_stats_v2 erx;
1753 struct be_pmem_stats pmem;
1754 u32 rsvd1[18];
1755};
1756
1757struct be_cmd_req_get_stats_v2 {
1758 struct be_cmd_req_hdr hdr;
1759 u8 rsvd[sizeof(struct be_hw_stats_v2)];
1760};
1761
1762struct be_cmd_resp_get_stats_v2 {
1763 struct be_cmd_resp_hdr hdr;
1764 struct be_hw_stats_v2 hw_stats;
1765};
1766
Somnath Kotur941a77d2012-05-17 22:59:03 +00001767/************** get fat capabilites *******************/
1768#define MAX_MODULES 27
1769#define MAX_MODES 4
1770#define MODE_UART 0
1771#define FW_LOG_LEVEL_DEFAULT 48
1772#define FW_LOG_LEVEL_FATAL 64
1773
1774struct ext_fat_mode {
1775 u8 mode;
1776 u8 rsvd0;
1777 u16 port_mask;
1778 u32 dbg_lvl;
1779 u64 fun_mask;
1780} __packed;
1781
1782struct ext_fat_modules {
1783 u8 modules_str[32];
1784 u32 modules_id;
1785 u32 num_modes;
1786 struct ext_fat_mode trace_lvl[MAX_MODES];
1787} __packed;
1788
1789struct be_fat_conf_params {
1790 u32 max_log_entries;
1791 u32 log_entry_size;
1792 u8 log_type;
1793 u8 max_log_funs;
1794 u8 max_log_ports;
1795 u8 rsvd0;
1796 u32 supp_modes;
1797 u32 num_modules;
1798 struct ext_fat_modules module[MAX_MODULES];
1799} __packed;
1800
1801struct be_cmd_req_get_ext_fat_caps {
1802 struct be_cmd_req_hdr hdr;
1803 u32 parameter_type;
1804};
1805
1806struct be_cmd_resp_get_ext_fat_caps {
1807 struct be_cmd_resp_hdr hdr;
1808 struct be_fat_conf_params get_params;
1809};
1810
1811struct be_cmd_req_set_ext_fat_caps {
1812 struct be_cmd_req_hdr hdr;
1813 struct be_fat_conf_params set_params;
1814};
1815
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301816#define RESOURCE_DESC_SIZE_V0 72
1817#define RESOURCE_DESC_SIZE_V1 88
1818#define PCIE_RESOURCE_DESC_TYPE_V0 0x40
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001819#define NIC_RESOURCE_DESC_TYPE_V0 0x41
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301820#define PCIE_RESOURCE_DESC_TYPE_V1 0x50
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001821#define NIC_RESOURCE_DESC_TYPE_V1 0x51
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301822#define MAX_RESOURCE_DESC 264
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001823
1824/* QOS unit number */
1825#define QUN 4
1826/* Immediate */
1827#define IMM 6
1828/* No save */
1829#define NOSV 7
1830
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301831struct be_res_desc_hdr {
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001832 u8 desc_type;
1833 u8 desc_len;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301834} __packed;
1835
1836struct be_pcie_res_desc {
1837 struct be_res_desc_hdr hdr;
1838 u8 rsvd0;
1839 u8 flags;
1840 u16 rsvd1;
1841 u8 pf_num;
1842 u8 rsvd2;
1843 u32 rsvd3;
1844 u8 sriov_state;
1845 u8 pf_state;
1846 u8 pf_type;
1847 u8 rsvd4;
1848 u16 num_vfs;
1849 u16 rsvd5;
1850 u32 rsvd6[17];
1851} __packed;
1852
1853struct be_nic_res_desc {
1854 struct be_res_desc_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001855 u8 rsvd1;
1856 u8 flags;
1857 u8 vf_num;
1858 u8 rsvd2;
1859 u8 pf_num;
1860 u8 rsvd3;
1861 u16 unicast_mac_count;
1862 u8 rsvd4[6];
1863 u16 mcc_count;
1864 u16 vlan_count;
1865 u16 mcast_mac_count;
1866 u16 txq_count;
1867 u16 rq_count;
1868 u16 rssq_count;
1869 u16 lro_count;
1870 u16 cq_count;
1871 u16 toe_conn_count;
1872 u16 eq_count;
1873 u32 rsvd5;
1874 u32 cap_flags;
1875 u8 link_param;
1876 u8 rsvd6[3];
1877 u32 bw_min;
1878 u32 bw_max;
1879 u8 acpi_params;
1880 u8 wol_param;
1881 u16 rsvd7;
Ajit Khaparded44517fd2013-09-27 15:17:31 -05001882 u32 rsvd8[7];
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301883} __packed;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001884
1885struct be_cmd_req_get_func_config {
1886 struct be_cmd_req_hdr hdr;
1887};
1888
1889struct be_cmd_resp_get_func_config {
Kalesh AP28710c52013-04-28 22:21:13 +00001890 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001891 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301892 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001893};
1894
1895#define ACTIVE_PROFILE_TYPE 0x2
1896struct be_cmd_req_get_profile_config {
1897 struct be_cmd_req_hdr hdr;
1898 u8 rsvd;
1899 u8 type;
1900 u16 rsvd1;
1901};
1902
1903struct be_cmd_resp_get_profile_config {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301904 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001905 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301906 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001907};
1908
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001909struct be_cmd_req_set_profile_config {
1910 struct be_cmd_req_hdr hdr;
1911 u32 rsvd;
1912 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301913 struct be_nic_res_desc nic_desc;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001914};
1915
1916struct be_cmd_resp_set_profile_config {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301917 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001918};
1919
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001920struct be_cmd_enable_disable_vf {
1921 struct be_cmd_req_hdr hdr;
1922 u8 enable;
1923 u8 rsvd[3];
1924};
1925
Somnath Kotur68c45a22013-03-14 02:42:07 +00001926struct be_cmd_req_intr_set {
1927 struct be_cmd_req_hdr hdr;
1928 u8 intr_enabled;
1929 u8 rsvd[3];
1930};
1931
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001932static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
1933{
1934 return flags & adapter->cmd_privileges ? true : false;
1935}
1936
Sathya Perla4c876612013-02-03 20:30:11 +00001937/************** Get IFACE LIST *******************/
1938struct be_if_desc {
1939 u32 if_id;
1940 u32 cap_flags;
1941 u32 en_flags;
1942};
1943
1944struct be_cmd_req_get_iface_list {
1945 struct be_cmd_req_hdr hdr;
1946};
1947
1948struct be_cmd_resp_get_iface_list {
1949 struct be_cmd_req_hdr hdr;
1950 u32 if_cnt;
1951 struct be_if_desc if_desc;
1952};
1953
Joe Perches31886e82013-09-23 15:11:36 -07001954int be_pci_fnum_get(struct be_adapter *adapter);
1955int be_fw_wait_ready(struct be_adapter *adapter);
1956int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
1957 bool permanent, u32 if_handle, u32 pmac_id);
1958int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr, u32 if_id,
1959 u32 *pmac_id, u32 domain);
1960int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id,
1961 u32 domain);
1962int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
1963 u32 *if_handle, u32 domain);
1964int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle, u32 domain);
1965int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo);
1966int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1967 struct be_queue_info *eq, bool no_delay,
1968 int num_cqe_dma_coalesce);
1969int be_cmd_mccq_create(struct be_adapter *adapter, struct be_queue_info *mccq,
1970 struct be_queue_info *cq);
1971int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo);
1972int be_cmd_rxq_create(struct be_adapter *adapter, struct be_queue_info *rxq,
1973 u16 cq_id, u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
1974int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
1975 int type);
1976int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q);
1977int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1978 u8 *link_status, u32 dom);
1979int be_cmd_reset(struct be_adapter *adapter);
1980int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd);
1981int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1982 struct be_dma_mem *nonemb_cmd);
1983int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1984 char *fw_on_flash);
Sathya Perla2632baf2013-10-01 16:00:00 +05301985int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *, int num);
Joe Perches31886e82013-09-23 15:11:36 -07001986int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Ajit Khaparde012bd382013-11-18 10:44:24 -06001987 u32 num, bool promiscuous);
Joe Perches31886e82013-09-23 15:11:36 -07001988int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
1989int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc);
1990int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc);
1991int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001992 u32 *function_mode, u32 *function_caps, u16 *asic_rev);
Joe Perches31886e82013-09-23 15:11:36 -07001993int be_cmd_reset_function(struct be_adapter *adapter);
1994int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1995 u32 rss_hash_opts, u16 table_size);
1996int be_process_mcc(struct be_adapter *adapter);
1997int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num, u8 beacon,
1998 u8 status, u8 state);
1999int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num,
2000 u32 *state);
2001int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2002 u32 flash_oper, u32 flash_opcode, u32 buf_size);
2003int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2004 u32 data_size, u32 data_offset,
2005 const char *obj_name, u32 *data_written,
2006 u8 *change_status, u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002007int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Joe Perches31886e82013-09-23 15:11:36 -07002008 u32 data_size, u32 data_offset, const char *obj_name,
2009 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002010int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Joe Perches31886e82013-09-23 15:11:36 -07002011 int offset);
2012int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
2013 struct be_dma_mem *nonemb_cmd);
2014int be_cmd_fw_init(struct be_adapter *adapter);
2015int be_cmd_fw_clean(struct be_adapter *adapter);
2016void be_async_mcc_enable(struct be_adapter *adapter);
2017void be_async_mcc_disable(struct be_adapter *adapter);
2018int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2019 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2020 u64 pattern);
2021int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern, u32 byte_cnt,
2022 struct be_dma_mem *cmd);
2023int be_cmd_get_seeprom_data(struct be_adapter *adapter,
2024 struct be_dma_mem *nonemb_cmd);
2025int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2026 u8 loopback_type, u8 enable);
2027int be_cmd_get_phy_info(struct be_adapter *adapter);
2028int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
2029void be_detect_error(struct be_adapter *adapter);
2030int be_cmd_get_die_temperature(struct be_adapter *adapter);
2031int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
2032int be_cmd_req_native_mode(struct be_adapter *adapter);
2033int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
2034void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
2035int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2036 u32 domain);
2037int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2038 u32 vf_num);
2039int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2040 bool *pmac_id_active, u32 *pmac_id, u8 domain);
2041int be_cmd_get_active_mac(struct be_adapter *adapter, u32 pmac_id, u8 *mac);
2042int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac);
2043int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array, u8 mac_count,
2044 u32 domain);
2045int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom);
2046int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid, u32 domain,
2047 u16 intf_id, u16 hsw_mode);
2048int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid, u32 domain,
2049 u16 intf_id, u8 *mode);
2050int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
2051int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2052 struct be_dma_mem *cmd);
2053int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2054 struct be_dma_mem *cmd,
2055 struct be_fat_conf_params *cfgs);
Joe Perches31886e82013-09-23 15:11:36 -07002056int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask);
2057int lancer_initiate_dump(struct be_adapter *adapter);
2058bool dump_present(struct be_adapter *adapter);
2059int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
2060int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Sathya Perla92bf14a2013-08-27 16:57:32 +05302061int be_cmd_get_func_config(struct be_adapter *adapter,
2062 struct be_resources *res);
2063int be_cmd_get_profile_config(struct be_adapter *adapter,
2064 struct be_resources *res, u8 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002065int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps, u8 domain);
2066int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
2067 int vf_num);
2068int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);
2069int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable);