blob: e4af9699d72600603ea63146eb81c0b39c3c6c29 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Jan Dakinevichbcdde302016-10-28 07:00:30 +0300135#define VMX_VPID_EXTENT_SUPPORTED_MASK \
136 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
137 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
138 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
139 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
140
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141/*
142 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
143 * ple_gap: upper bound on the amount of time between two successive
144 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500145 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800146 * ple_window: upper bound on the amount of time a guest is allowed to execute
147 * in a PAUSE loop. Tests indicate that most spinlocks are held for
148 * less than 2^12 cycles
149 * Time is measured based on a counter that runs at the same rate as the TSC,
150 * refer SDM volume 3b section 21.6.13 & 22.1.3.
151 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200152#define KVM_VMX_DEFAULT_PLE_GAP 128
153#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
154#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
155#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
156#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
157 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
158
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800159static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
160module_param(ple_gap, int, S_IRUGO);
161
162static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
163module_param(ple_window, int, S_IRUGO);
164
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165/* Default doubles per-vcpu window every exit. */
166static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
167module_param(ple_window_grow, int, S_IRUGO);
168
169/* Default resets per-vcpu window every exit to ple_window. */
170static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
171module_param(ple_window_shrink, int, S_IRUGO);
172
173/* Default is to compute the maximum so we can never overflow. */
174static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
175static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
176module_param(ple_window_max, int, S_IRUGO);
177
Avi Kivity83287ea422012-09-16 15:10:57 +0300178extern const ulong vmx_return;
179
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200180#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300181#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300182
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400183struct vmcs {
184 u32 revision_id;
185 u32 abort;
186 char data[0];
187};
188
Nadav Har'Eld462b812011-05-24 15:26:10 +0300189/*
190 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
191 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
192 * loaded on this CPU (so we can clear them if the CPU goes down).
193 */
194struct loaded_vmcs {
195 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700196 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300197 int cpu;
198 int launched;
199 struct list_head loaded_vmcss_on_cpu_link;
200};
201
Avi Kivity26bb0982009-09-07 11:14:12 +0300202struct shared_msr_entry {
203 unsigned index;
204 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200205 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300206};
207
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300208/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300209 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
210 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
211 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
212 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
213 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
214 * More than one of these structures may exist, if L1 runs multiple L2 guests.
215 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
216 * underlying hardware which will be used to run L2.
217 * This structure is packed to ensure that its layout is identical across
218 * machines (necessary for live migration).
219 * If there are changes in this struct, VMCS12_REVISION must be changed.
220 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300221typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300222struct __packed vmcs12 {
223 /* According to the Intel spec, a VMCS region must start with the
224 * following two fields. Then follow implementation-specific data.
225 */
226 u32 revision_id;
227 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300228
Nadav Har'El27d6c862011-05-25 23:06:59 +0300229 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
230 u32 padding[7]; /* room for future expansion */
231
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232 u64 io_bitmap_a;
233 u64 io_bitmap_b;
234 u64 msr_bitmap;
235 u64 vm_exit_msr_store_addr;
236 u64 vm_exit_msr_load_addr;
237 u64 vm_entry_msr_load_addr;
238 u64 tsc_offset;
239 u64 virtual_apic_page_addr;
240 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800241 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300242 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800243 u64 eoi_exit_bitmap0;
244 u64 eoi_exit_bitmap1;
245 u64 eoi_exit_bitmap2;
246 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800247 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300248 u64 guest_physical_address;
249 u64 vmcs_link_pointer;
250 u64 guest_ia32_debugctl;
251 u64 guest_ia32_pat;
252 u64 guest_ia32_efer;
253 u64 guest_ia32_perf_global_ctrl;
254 u64 guest_pdptr0;
255 u64 guest_pdptr1;
256 u64 guest_pdptr2;
257 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100258 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300259 u64 host_ia32_pat;
260 u64 host_ia32_efer;
261 u64 host_ia32_perf_global_ctrl;
262 u64 padding64[8]; /* room for future expansion */
263 /*
264 * To allow migration of L1 (complete with its L2 guests) between
265 * machines of different natural widths (32 or 64 bit), we cannot have
266 * unsigned long fields with no explict size. We use u64 (aliased
267 * natural_width) instead. Luckily, x86 is little-endian.
268 */
269 natural_width cr0_guest_host_mask;
270 natural_width cr4_guest_host_mask;
271 natural_width cr0_read_shadow;
272 natural_width cr4_read_shadow;
273 natural_width cr3_target_value0;
274 natural_width cr3_target_value1;
275 natural_width cr3_target_value2;
276 natural_width cr3_target_value3;
277 natural_width exit_qualification;
278 natural_width guest_linear_address;
279 natural_width guest_cr0;
280 natural_width guest_cr3;
281 natural_width guest_cr4;
282 natural_width guest_es_base;
283 natural_width guest_cs_base;
284 natural_width guest_ss_base;
285 natural_width guest_ds_base;
286 natural_width guest_fs_base;
287 natural_width guest_gs_base;
288 natural_width guest_ldtr_base;
289 natural_width guest_tr_base;
290 natural_width guest_gdtr_base;
291 natural_width guest_idtr_base;
292 natural_width guest_dr7;
293 natural_width guest_rsp;
294 natural_width guest_rip;
295 natural_width guest_rflags;
296 natural_width guest_pending_dbg_exceptions;
297 natural_width guest_sysenter_esp;
298 natural_width guest_sysenter_eip;
299 natural_width host_cr0;
300 natural_width host_cr3;
301 natural_width host_cr4;
302 natural_width host_fs_base;
303 natural_width host_gs_base;
304 natural_width host_tr_base;
305 natural_width host_gdtr_base;
306 natural_width host_idtr_base;
307 natural_width host_ia32_sysenter_esp;
308 natural_width host_ia32_sysenter_eip;
309 natural_width host_rsp;
310 natural_width host_rip;
311 natural_width paddingl[8]; /* room for future expansion */
312 u32 pin_based_vm_exec_control;
313 u32 cpu_based_vm_exec_control;
314 u32 exception_bitmap;
315 u32 page_fault_error_code_mask;
316 u32 page_fault_error_code_match;
317 u32 cr3_target_count;
318 u32 vm_exit_controls;
319 u32 vm_exit_msr_store_count;
320 u32 vm_exit_msr_load_count;
321 u32 vm_entry_controls;
322 u32 vm_entry_msr_load_count;
323 u32 vm_entry_intr_info_field;
324 u32 vm_entry_exception_error_code;
325 u32 vm_entry_instruction_len;
326 u32 tpr_threshold;
327 u32 secondary_vm_exec_control;
328 u32 vm_instruction_error;
329 u32 vm_exit_reason;
330 u32 vm_exit_intr_info;
331 u32 vm_exit_intr_error_code;
332 u32 idt_vectoring_info_field;
333 u32 idt_vectoring_error_code;
334 u32 vm_exit_instruction_len;
335 u32 vmx_instruction_info;
336 u32 guest_es_limit;
337 u32 guest_cs_limit;
338 u32 guest_ss_limit;
339 u32 guest_ds_limit;
340 u32 guest_fs_limit;
341 u32 guest_gs_limit;
342 u32 guest_ldtr_limit;
343 u32 guest_tr_limit;
344 u32 guest_gdtr_limit;
345 u32 guest_idtr_limit;
346 u32 guest_es_ar_bytes;
347 u32 guest_cs_ar_bytes;
348 u32 guest_ss_ar_bytes;
349 u32 guest_ds_ar_bytes;
350 u32 guest_fs_ar_bytes;
351 u32 guest_gs_ar_bytes;
352 u32 guest_ldtr_ar_bytes;
353 u32 guest_tr_ar_bytes;
354 u32 guest_interruptibility_info;
355 u32 guest_activity_state;
356 u32 guest_sysenter_cs;
357 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100358 u32 vmx_preemption_timer_value;
359 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300360 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800361 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300362 u16 guest_es_selector;
363 u16 guest_cs_selector;
364 u16 guest_ss_selector;
365 u16 guest_ds_selector;
366 u16 guest_fs_selector;
367 u16 guest_gs_selector;
368 u16 guest_ldtr_selector;
369 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800370 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300371 u16 host_es_selector;
372 u16 host_cs_selector;
373 u16 host_ss_selector;
374 u16 host_ds_selector;
375 u16 host_fs_selector;
376 u16 host_gs_selector;
377 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300378};
379
380/*
381 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
382 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
383 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
384 */
385#define VMCS12_REVISION 0x11e57ed0
386
387/*
388 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
389 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
390 * current implementation, 4K are reserved to avoid future complications.
391 */
392#define VMCS12_SIZE 0x1000
393
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300394/* Used to remember the last vmcs02 used for some recently used vmcs12s */
395struct vmcs02_list {
396 struct list_head list;
397 gpa_t vmptr;
398 struct loaded_vmcs vmcs02;
399};
400
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300401/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300402 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
403 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
404 */
405struct nested_vmx {
406 /* Has the level1 guest done vmxon? */
407 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400408 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300409
410 /* The guest-physical address of the current VMCS L1 keeps for L2 */
411 gpa_t current_vmptr;
412 /* The host-usable pointer to the above */
413 struct page *current_vmcs12_page;
414 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700415 /*
416 * Cache of the guest's VMCS, existing outside of guest memory.
417 * Loaded from guest memory during VMPTRLD. Flushed to guest
418 * memory during VMXOFF, VMCLEAR, VMPTRLD.
419 */
420 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300421 /*
422 * Indicates if the shadow vmcs must be updated with the
423 * data hold by vmcs12
424 */
425 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300426
427 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
428 struct list_head vmcs02_pool;
429 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200430 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300431 /* L2 must run next, and mustn't decide to exit to L1. */
432 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300433 /*
434 * Guest pages referred to in vmcs02 with host-physical pointers, so
435 * we must keep them pinned while L2 runs.
436 */
437 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800438 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800439 struct page *pi_desc_page;
440 struct pi_desc *pi_desc;
441 bool pi_pending;
442 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100443
Radim Krčmářd048c092016-08-08 20:16:22 +0200444 unsigned long *msr_bitmap;
445
Jan Kiszkaf4124502014-03-07 20:03:13 +0100446 struct hrtimer preemption_timer;
447 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200448
449 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
450 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800451
Wanpeng Li5c614b32015-10-13 09:18:36 -0700452 u16 vpid02;
453 u16 last_vpid;
454
Wincy Vanb9c237b2015-02-03 23:56:30 +0800455 u32 nested_vmx_procbased_ctls_low;
456 u32 nested_vmx_procbased_ctls_high;
457 u32 nested_vmx_true_procbased_ctls_low;
458 u32 nested_vmx_secondary_ctls_low;
459 u32 nested_vmx_secondary_ctls_high;
460 u32 nested_vmx_pinbased_ctls_low;
461 u32 nested_vmx_pinbased_ctls_high;
462 u32 nested_vmx_exit_ctls_low;
463 u32 nested_vmx_exit_ctls_high;
464 u32 nested_vmx_true_exit_ctls_low;
465 u32 nested_vmx_entry_ctls_low;
466 u32 nested_vmx_entry_ctls_high;
467 u32 nested_vmx_true_entry_ctls_low;
468 u32 nested_vmx_misc_low;
469 u32 nested_vmx_misc_high;
470 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700471 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300472};
473
Yang Zhang01e439b2013-04-11 19:25:12 +0800474#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800475#define POSTED_INTR_SN 1
476
Yang Zhang01e439b2013-04-11 19:25:12 +0800477/* Posted-Interrupt Descriptor */
478struct pi_desc {
479 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800480 union {
481 struct {
482 /* bit 256 - Outstanding Notification */
483 u16 on : 1,
484 /* bit 257 - Suppress Notification */
485 sn : 1,
486 /* bit 271:258 - Reserved */
487 rsvd_1 : 14;
488 /* bit 279:272 - Notification Vector */
489 u8 nv;
490 /* bit 287:280 - Reserved */
491 u8 rsvd_2;
492 /* bit 319:288 - Notification Destination */
493 u32 ndst;
494 };
495 u64 control;
496 };
497 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800498} __aligned(64);
499
Yang Zhanga20ed542013-04-11 19:25:15 +0800500static bool pi_test_and_set_on(struct pi_desc *pi_desc)
501{
502 return test_and_set_bit(POSTED_INTR_ON,
503 (unsigned long *)&pi_desc->control);
504}
505
506static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
507{
508 return test_and_clear_bit(POSTED_INTR_ON,
509 (unsigned long *)&pi_desc->control);
510}
511
512static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
513{
514 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
515}
516
Feng Wuebbfc762015-09-18 22:29:46 +0800517static inline void pi_clear_sn(struct pi_desc *pi_desc)
518{
519 return clear_bit(POSTED_INTR_SN,
520 (unsigned long *)&pi_desc->control);
521}
522
523static inline void pi_set_sn(struct pi_desc *pi_desc)
524{
525 return set_bit(POSTED_INTR_SN,
526 (unsigned long *)&pi_desc->control);
527}
528
Paolo Bonziniad361092016-09-20 16:15:05 +0200529static inline void pi_clear_on(struct pi_desc *pi_desc)
530{
531 clear_bit(POSTED_INTR_ON,
532 (unsigned long *)&pi_desc->control);
533}
534
Feng Wuebbfc762015-09-18 22:29:46 +0800535static inline int pi_test_on(struct pi_desc *pi_desc)
536{
537 return test_bit(POSTED_INTR_ON,
538 (unsigned long *)&pi_desc->control);
539}
540
541static inline int pi_test_sn(struct pi_desc *pi_desc)
542{
543 return test_bit(POSTED_INTR_SN,
544 (unsigned long *)&pi_desc->control);
545}
546
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400547struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000548 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300549 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300550 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200551 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300552 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200553 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200554 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300555 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400556 int nmsrs;
557 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800558 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400559#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300560 u64 msr_host_kernel_gs_base;
561 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400562#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200563 u32 vm_entry_controls_shadow;
564 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300565 /*
566 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
567 * non-nested (L1) guest, it always points to vmcs01. For a nested
568 * guest (L2), it points to a different VMCS.
569 */
570 struct loaded_vmcs vmcs01;
571 struct loaded_vmcs *loaded_vmcs;
572 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300573 struct msr_autoload {
574 unsigned nr;
575 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
576 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
577 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400578 struct {
579 int loaded;
580 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300581#ifdef CONFIG_X86_64
582 u16 ds_sel, es_sel;
583#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200584 int gs_ldt_reload_needed;
585 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000586 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700587 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400588 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200589 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300590 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300591 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300592 struct kvm_segment segs[8];
593 } rmode;
594 struct {
595 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300596 struct kvm_save_segment {
597 u16 selector;
598 unsigned long base;
599 u32 limit;
600 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300601 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300602 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800603 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300604 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200605
606 /* Support for vnmi-less CPUs */
607 int soft_vnmi_blocked;
608 ktime_t entry_time;
609 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800610 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800611
Yang Zhang01e439b2013-04-11 19:25:12 +0800612 /* Posted interrupt descriptor */
613 struct pi_desc pi_desc;
614
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300615 /* Support for a guest hypervisor (nested VMX) */
616 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200617
618 /* Dynamic PLE window. */
619 int ple_window;
620 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800621
622 /* Support for PML */
623#define PML_ENTITY_NUM 512
624 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800625
Yunhong Jiang64672c92016-06-13 14:19:59 -0700626 /* apic deadline value in host tsc */
627 u64 hv_deadline_tsc;
628
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800629 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800630
631 bool guest_pkru_valid;
632 u32 guest_pkru;
633 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800634
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800635 /*
636 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
637 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
638 * in msr_ia32_feature_control_valid_bits.
639 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800640 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800641 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400642};
643
Avi Kivity2fb92db2011-04-27 19:42:18 +0300644enum segment_cache_field {
645 SEG_FIELD_SEL = 0,
646 SEG_FIELD_BASE = 1,
647 SEG_FIELD_LIMIT = 2,
648 SEG_FIELD_AR = 3,
649
650 SEG_FIELD_NR = 4
651};
652
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
654{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000655 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400656}
657
Feng Wuefc64402015-09-18 22:29:51 +0800658static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
659{
660 return &(to_vmx(vcpu)->pi_desc);
661}
662
Nadav Har'El22bd0352011-05-25 23:05:57 +0300663#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
664#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
665#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
666 [number##_HIGH] = VMCS12_OFFSET(name)+4
667
Abel Gordon4607c2d2013-04-18 14:35:55 +0300668
Bandan Dasfe2b2012014-04-21 15:20:14 -0400669static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300670 /*
671 * We do NOT shadow fields that are modified when L0
672 * traps and emulates any vmx instruction (e.g. VMPTRLD,
673 * VMXON...) executed by L1.
674 * For example, VM_INSTRUCTION_ERROR is read
675 * by L1 if a vmx instruction fails (part of the error path).
676 * Note the code assumes this logic. If for some reason
677 * we start shadowing these fields then we need to
678 * force a shadow sync when L0 emulates vmx instructions
679 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
680 * by nested_vmx_failValid)
681 */
682 VM_EXIT_REASON,
683 VM_EXIT_INTR_INFO,
684 VM_EXIT_INSTRUCTION_LEN,
685 IDT_VECTORING_INFO_FIELD,
686 IDT_VECTORING_ERROR_CODE,
687 VM_EXIT_INTR_ERROR_CODE,
688 EXIT_QUALIFICATION,
689 GUEST_LINEAR_ADDRESS,
690 GUEST_PHYSICAL_ADDRESS
691};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400692static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300693 ARRAY_SIZE(shadow_read_only_fields);
694
Bandan Dasfe2b2012014-04-21 15:20:14 -0400695static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800696 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300697 GUEST_RIP,
698 GUEST_RSP,
699 GUEST_CR0,
700 GUEST_CR3,
701 GUEST_CR4,
702 GUEST_INTERRUPTIBILITY_INFO,
703 GUEST_RFLAGS,
704 GUEST_CS_SELECTOR,
705 GUEST_CS_AR_BYTES,
706 GUEST_CS_LIMIT,
707 GUEST_CS_BASE,
708 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100709 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300710 CR0_GUEST_HOST_MASK,
711 CR0_READ_SHADOW,
712 CR4_READ_SHADOW,
713 TSC_OFFSET,
714 EXCEPTION_BITMAP,
715 CPU_BASED_VM_EXEC_CONTROL,
716 VM_ENTRY_EXCEPTION_ERROR_CODE,
717 VM_ENTRY_INTR_INFO_FIELD,
718 VM_ENTRY_INSTRUCTION_LEN,
719 VM_ENTRY_EXCEPTION_ERROR_CODE,
720 HOST_FS_BASE,
721 HOST_GS_BASE,
722 HOST_FS_SELECTOR,
723 HOST_GS_SELECTOR
724};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400725static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300726 ARRAY_SIZE(shadow_read_write_fields);
727
Mathias Krause772e0312012-08-30 01:30:19 +0200728static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300729 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800730 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300731 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
732 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
733 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
734 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
735 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
736 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
737 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
738 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800739 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(HOST_ES_SELECTOR, host_es_selector),
741 FIELD(HOST_CS_SELECTOR, host_cs_selector),
742 FIELD(HOST_SS_SELECTOR, host_ss_selector),
743 FIELD(HOST_DS_SELECTOR, host_ds_selector),
744 FIELD(HOST_FS_SELECTOR, host_fs_selector),
745 FIELD(HOST_GS_SELECTOR, host_gs_selector),
746 FIELD(HOST_TR_SELECTOR, host_tr_selector),
747 FIELD64(IO_BITMAP_A, io_bitmap_a),
748 FIELD64(IO_BITMAP_B, io_bitmap_b),
749 FIELD64(MSR_BITMAP, msr_bitmap),
750 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
751 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
752 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
753 FIELD64(TSC_OFFSET, tsc_offset),
754 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
755 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800756 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300757 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800758 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
759 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
760 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
761 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800762 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300763 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
764 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
765 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
766 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
767 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
768 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
769 FIELD64(GUEST_PDPTR0, guest_pdptr0),
770 FIELD64(GUEST_PDPTR1, guest_pdptr1),
771 FIELD64(GUEST_PDPTR2, guest_pdptr2),
772 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100773 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300774 FIELD64(HOST_IA32_PAT, host_ia32_pat),
775 FIELD64(HOST_IA32_EFER, host_ia32_efer),
776 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
777 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
778 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
779 FIELD(EXCEPTION_BITMAP, exception_bitmap),
780 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
781 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
782 FIELD(CR3_TARGET_COUNT, cr3_target_count),
783 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
784 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
785 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
786 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
787 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
788 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
789 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
790 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
791 FIELD(TPR_THRESHOLD, tpr_threshold),
792 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
793 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
794 FIELD(VM_EXIT_REASON, vm_exit_reason),
795 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
796 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
797 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
798 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
799 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
800 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
801 FIELD(GUEST_ES_LIMIT, guest_es_limit),
802 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
803 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
804 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
805 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
806 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
807 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
808 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
809 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
810 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
811 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
812 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
813 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
814 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
815 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
816 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
817 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
818 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
819 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
820 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
821 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
822 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100823 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300824 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
825 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
826 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
827 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
828 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
829 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
830 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
831 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
832 FIELD(EXIT_QUALIFICATION, exit_qualification),
833 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
834 FIELD(GUEST_CR0, guest_cr0),
835 FIELD(GUEST_CR3, guest_cr3),
836 FIELD(GUEST_CR4, guest_cr4),
837 FIELD(GUEST_ES_BASE, guest_es_base),
838 FIELD(GUEST_CS_BASE, guest_cs_base),
839 FIELD(GUEST_SS_BASE, guest_ss_base),
840 FIELD(GUEST_DS_BASE, guest_ds_base),
841 FIELD(GUEST_FS_BASE, guest_fs_base),
842 FIELD(GUEST_GS_BASE, guest_gs_base),
843 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
844 FIELD(GUEST_TR_BASE, guest_tr_base),
845 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
846 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
847 FIELD(GUEST_DR7, guest_dr7),
848 FIELD(GUEST_RSP, guest_rsp),
849 FIELD(GUEST_RIP, guest_rip),
850 FIELD(GUEST_RFLAGS, guest_rflags),
851 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
852 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
853 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
854 FIELD(HOST_CR0, host_cr0),
855 FIELD(HOST_CR3, host_cr3),
856 FIELD(HOST_CR4, host_cr4),
857 FIELD(HOST_FS_BASE, host_fs_base),
858 FIELD(HOST_GS_BASE, host_gs_base),
859 FIELD(HOST_TR_BASE, host_tr_base),
860 FIELD(HOST_GDTR_BASE, host_gdtr_base),
861 FIELD(HOST_IDTR_BASE, host_idtr_base),
862 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
863 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
864 FIELD(HOST_RSP, host_rsp),
865 FIELD(HOST_RIP, host_rip),
866};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300867
868static inline short vmcs_field_to_offset(unsigned long field)
869{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100870 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
871
872 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
873 vmcs_field_to_offset_table[field] == 0)
874 return -ENOENT;
875
Nadav Har'El22bd0352011-05-25 23:05:57 +0300876 return vmcs_field_to_offset_table[field];
877}
878
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300879static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
880{
David Matlack4f2777b2016-07-13 17:16:37 -0700881 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300882}
883
884static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
885{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200886 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800887 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300888 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800889
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300890 return page;
891}
892
893static void nested_release_page(struct page *page)
894{
895 kvm_release_page_dirty(page);
896}
897
898static void nested_release_page_clean(struct page *page)
899{
900 kvm_release_page_clean(page);
901}
902
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300903static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800904static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800905static void kvm_cpu_vmxon(u64 addr);
906static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800907static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200908static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300909static void vmx_set_segment(struct kvm_vcpu *vcpu,
910 struct kvm_segment *var, int seg);
911static void vmx_get_segment(struct kvm_vcpu *vcpu,
912 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200913static bool guest_state_valid(struct kvm_vcpu *vcpu);
914static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300915static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300916static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800917static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300918
Avi Kivity6aa8b732006-12-10 02:21:36 -0800919static DEFINE_PER_CPU(struct vmcs *, vmxarea);
920static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300921/*
922 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
923 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
924 */
925static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300926static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800927
Feng Wubf9f6ac2015-09-18 22:29:55 +0800928/*
929 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
930 * can find which vCPU should be waken up.
931 */
932static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
933static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
934
Radim Krčmář23611332016-09-29 22:41:33 +0200935enum {
936 VMX_IO_BITMAP_A,
937 VMX_IO_BITMAP_B,
938 VMX_MSR_BITMAP_LEGACY,
939 VMX_MSR_BITMAP_LONGMODE,
940 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
941 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
942 VMX_MSR_BITMAP_LEGACY_X2APIC,
943 VMX_MSR_BITMAP_LONGMODE_X2APIC,
944 VMX_VMREAD_BITMAP,
945 VMX_VMWRITE_BITMAP,
946 VMX_BITMAP_NR
947};
948
949static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
950
951#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
952#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
953#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
954#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
955#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
956#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
957#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
958#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
959#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
960#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300961
Avi Kivity110312c2010-12-21 12:54:20 +0200962static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200963static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200964
Sheng Yang2384d2b2008-01-17 15:14:33 +0800965static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
966static DEFINE_SPINLOCK(vmx_vpid_lock);
967
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300968static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800969 int size;
970 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300971 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800972 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300973 u32 pin_based_exec_ctrl;
974 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800975 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300976 u32 vmexit_ctrl;
977 u32 vmentry_ctrl;
978} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800979
Hannes Ederefff9e52008-11-28 17:02:06 +0100980static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800981 u32 ept;
982 u32 vpid;
983} vmx_capability;
984
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985#define VMX_SEGMENT_FIELD(seg) \
986 [VCPU_SREG_##seg] = { \
987 .selector = GUEST_##seg##_SELECTOR, \
988 .base = GUEST_##seg##_BASE, \
989 .limit = GUEST_##seg##_LIMIT, \
990 .ar_bytes = GUEST_##seg##_AR_BYTES, \
991 }
992
Mathias Krause772e0312012-08-30 01:30:19 +0200993static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994 unsigned selector;
995 unsigned base;
996 unsigned limit;
997 unsigned ar_bytes;
998} kvm_vmx_segment_fields[] = {
999 VMX_SEGMENT_FIELD(CS),
1000 VMX_SEGMENT_FIELD(DS),
1001 VMX_SEGMENT_FIELD(ES),
1002 VMX_SEGMENT_FIELD(FS),
1003 VMX_SEGMENT_FIELD(GS),
1004 VMX_SEGMENT_FIELD(SS),
1005 VMX_SEGMENT_FIELD(TR),
1006 VMX_SEGMENT_FIELD(LDTR),
1007};
1008
Avi Kivity26bb0982009-09-07 11:14:12 +03001009static u64 host_efer;
1010
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001011static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1012
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001013/*
Brian Gerst8c065852010-07-17 09:03:26 -04001014 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001015 * away by decrementing the array size.
1016 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001017static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001018#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001019 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001020#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001021 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001022};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001023
Jan Kiszka5bb16012016-02-09 20:14:21 +01001024static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001025{
1026 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1027 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001028 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1029}
1030
Jan Kiszka6f054852016-02-09 20:15:18 +01001031static inline bool is_debug(u32 intr_info)
1032{
1033 return is_exception_n(intr_info, DB_VECTOR);
1034}
1035
1036static inline bool is_breakpoint(u32 intr_info)
1037{
1038 return is_exception_n(intr_info, BP_VECTOR);
1039}
1040
Jan Kiszka5bb16012016-02-09 20:14:21 +01001041static inline bool is_page_fault(u32 intr_info)
1042{
1043 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001044}
1045
Gui Jianfeng31299942010-03-15 17:29:09 +08001046static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001047{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001048 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001049}
1050
Gui Jianfeng31299942010-03-15 17:29:09 +08001051static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001052{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001053 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001054}
1055
Gui Jianfeng31299942010-03-15 17:29:09 +08001056static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001057{
1058 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1059 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1060}
1061
Gui Jianfeng31299942010-03-15 17:29:09 +08001062static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001063{
1064 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1065 INTR_INFO_VALID_MASK)) ==
1066 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1067}
1068
Gui Jianfeng31299942010-03-15 17:29:09 +08001069static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001070{
Sheng Yang04547152009-04-01 15:52:31 +08001071 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001072}
1073
Gui Jianfeng31299942010-03-15 17:29:09 +08001074static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001075{
Sheng Yang04547152009-04-01 15:52:31 +08001076 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001077}
1078
Paolo Bonzini35754c92015-07-29 12:05:37 +02001079static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001080{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001081 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001082}
1083
Gui Jianfeng31299942010-03-15 17:29:09 +08001084static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001085{
Sheng Yang04547152009-04-01 15:52:31 +08001086 return vmcs_config.cpu_based_exec_ctrl &
1087 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001088}
1089
Avi Kivity774ead32007-12-26 13:57:04 +02001090static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001091{
Sheng Yang04547152009-04-01 15:52:31 +08001092 return vmcs_config.cpu_based_2nd_exec_ctrl &
1093 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1094}
1095
Yang Zhang8d146952013-01-25 10:18:50 +08001096static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1097{
1098 return vmcs_config.cpu_based_2nd_exec_ctrl &
1099 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1100}
1101
Yang Zhang83d4c282013-01-25 10:18:49 +08001102static inline bool cpu_has_vmx_apic_register_virt(void)
1103{
1104 return vmcs_config.cpu_based_2nd_exec_ctrl &
1105 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1106}
1107
Yang Zhangc7c9c562013-01-25 10:18:51 +08001108static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1109{
1110 return vmcs_config.cpu_based_2nd_exec_ctrl &
1111 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1112}
1113
Yunhong Jiang64672c92016-06-13 14:19:59 -07001114/*
1115 * Comment's format: document - errata name - stepping - processor name.
1116 * Refer from
1117 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1118 */
1119static u32 vmx_preemption_cpu_tfms[] = {
1120/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11210x000206E6,
1122/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1123/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1124/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11250x00020652,
1126/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11270x00020655,
1128/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1129/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1130/*
1131 * 320767.pdf - AAP86 - B1 -
1132 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1133 */
11340x000106E5,
1135/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11360x000106A0,
1137/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11380x000106A1,
1139/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11400x000106A4,
1141 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1142 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1143 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11440x000106A5,
1145};
1146
1147static inline bool cpu_has_broken_vmx_preemption_timer(void)
1148{
1149 u32 eax = cpuid_eax(0x00000001), i;
1150
1151 /* Clear the reserved bits */
1152 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001153 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001154 if (eax == vmx_preemption_cpu_tfms[i])
1155 return true;
1156
1157 return false;
1158}
1159
1160static inline bool cpu_has_vmx_preemption_timer(void)
1161{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001162 return vmcs_config.pin_based_exec_ctrl &
1163 PIN_BASED_VMX_PREEMPTION_TIMER;
1164}
1165
Yang Zhang01e439b2013-04-11 19:25:12 +08001166static inline bool cpu_has_vmx_posted_intr(void)
1167{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001168 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1169 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001170}
1171
1172static inline bool cpu_has_vmx_apicv(void)
1173{
1174 return cpu_has_vmx_apic_register_virt() &&
1175 cpu_has_vmx_virtual_intr_delivery() &&
1176 cpu_has_vmx_posted_intr();
1177}
1178
Sheng Yang04547152009-04-01 15:52:31 +08001179static inline bool cpu_has_vmx_flexpriority(void)
1180{
1181 return cpu_has_vmx_tpr_shadow() &&
1182 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001183}
1184
Marcelo Tosattie7997942009-06-11 12:07:40 -03001185static inline bool cpu_has_vmx_ept_execute_only(void)
1186{
Gui Jianfeng31299942010-03-15 17:29:09 +08001187 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001188}
1189
Marcelo Tosattie7997942009-06-11 12:07:40 -03001190static inline bool cpu_has_vmx_ept_2m_page(void)
1191{
Gui Jianfeng31299942010-03-15 17:29:09 +08001192 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001193}
1194
Sheng Yang878403b2010-01-05 19:02:29 +08001195static inline bool cpu_has_vmx_ept_1g_page(void)
1196{
Gui Jianfeng31299942010-03-15 17:29:09 +08001197 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001198}
1199
Sheng Yang4bc9b982010-06-02 14:05:24 +08001200static inline bool cpu_has_vmx_ept_4levels(void)
1201{
1202 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1203}
1204
Xudong Hao83c3a332012-05-28 19:33:35 +08001205static inline bool cpu_has_vmx_ept_ad_bits(void)
1206{
1207 return vmx_capability.ept & VMX_EPT_AD_BIT;
1208}
1209
Gui Jianfeng31299942010-03-15 17:29:09 +08001210static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001211{
Gui Jianfeng31299942010-03-15 17:29:09 +08001212 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001213}
1214
Gui Jianfeng31299942010-03-15 17:29:09 +08001215static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001216{
Gui Jianfeng31299942010-03-15 17:29:09 +08001217 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001218}
1219
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001220static inline bool cpu_has_vmx_invvpid_single(void)
1221{
1222 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1223}
1224
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001225static inline bool cpu_has_vmx_invvpid_global(void)
1226{
1227 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1228}
1229
Gui Jianfeng31299942010-03-15 17:29:09 +08001230static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001231{
Sheng Yang04547152009-04-01 15:52:31 +08001232 return vmcs_config.cpu_based_2nd_exec_ctrl &
1233 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001234}
1235
Gui Jianfeng31299942010-03-15 17:29:09 +08001236static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001237{
1238 return vmcs_config.cpu_based_2nd_exec_ctrl &
1239 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1240}
1241
Gui Jianfeng31299942010-03-15 17:29:09 +08001242static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001243{
1244 return vmcs_config.cpu_based_2nd_exec_ctrl &
1245 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1246}
1247
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001248static inline bool cpu_has_vmx_basic_inout(void)
1249{
1250 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1251}
1252
Paolo Bonzini35754c92015-07-29 12:05:37 +02001253static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001254{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001255 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001256}
1257
Gui Jianfeng31299942010-03-15 17:29:09 +08001258static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001259{
Sheng Yang04547152009-04-01 15:52:31 +08001260 return vmcs_config.cpu_based_2nd_exec_ctrl &
1261 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001262}
1263
Gui Jianfeng31299942010-03-15 17:29:09 +08001264static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001265{
1266 return vmcs_config.cpu_based_2nd_exec_ctrl &
1267 SECONDARY_EXEC_RDTSCP;
1268}
1269
Mao, Junjiead756a12012-07-02 01:18:48 +00001270static inline bool cpu_has_vmx_invpcid(void)
1271{
1272 return vmcs_config.cpu_based_2nd_exec_ctrl &
1273 SECONDARY_EXEC_ENABLE_INVPCID;
1274}
1275
Gui Jianfeng31299942010-03-15 17:29:09 +08001276static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001277{
1278 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1279}
1280
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001281static inline bool cpu_has_vmx_wbinvd_exit(void)
1282{
1283 return vmcs_config.cpu_based_2nd_exec_ctrl &
1284 SECONDARY_EXEC_WBINVD_EXITING;
1285}
1286
Abel Gordonabc4fc52013-04-18 14:35:25 +03001287static inline bool cpu_has_vmx_shadow_vmcs(void)
1288{
1289 u64 vmx_msr;
1290 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1291 /* check if the cpu supports writing r/o exit information fields */
1292 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1293 return false;
1294
1295 return vmcs_config.cpu_based_2nd_exec_ctrl &
1296 SECONDARY_EXEC_SHADOW_VMCS;
1297}
1298
Kai Huang843e4332015-01-28 10:54:28 +08001299static inline bool cpu_has_vmx_pml(void)
1300{
1301 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1302}
1303
Haozhong Zhang64903d62015-10-20 15:39:09 +08001304static inline bool cpu_has_vmx_tsc_scaling(void)
1305{
1306 return vmcs_config.cpu_based_2nd_exec_ctrl &
1307 SECONDARY_EXEC_TSC_SCALING;
1308}
1309
Sheng Yang04547152009-04-01 15:52:31 +08001310static inline bool report_flexpriority(void)
1311{
1312 return flexpriority_enabled;
1313}
1314
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001315static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1316{
1317 return vmcs12->cpu_based_vm_exec_control & bit;
1318}
1319
1320static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1321{
1322 return (vmcs12->cpu_based_vm_exec_control &
1323 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1324 (vmcs12->secondary_vm_exec_control & bit);
1325}
1326
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001327static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001328{
1329 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1330}
1331
Jan Kiszkaf4124502014-03-07 20:03:13 +01001332static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1333{
1334 return vmcs12->pin_based_vm_exec_control &
1335 PIN_BASED_VMX_PREEMPTION_TIMER;
1336}
1337
Nadav Har'El155a97a2013-08-05 11:07:16 +03001338static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1339{
1340 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1341}
1342
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001343static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1344{
1345 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1346 vmx_xsaves_supported();
1347}
1348
Wincy Vanf2b93282015-02-03 23:56:03 +08001349static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1350{
1351 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1352}
1353
Wanpeng Li5c614b32015-10-13 09:18:36 -07001354static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1355{
1356 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1357}
1358
Wincy Van82f0dd42015-02-03 23:57:18 +08001359static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1360{
1361 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1362}
1363
Wincy Van608406e2015-02-03 23:57:51 +08001364static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1365{
1366 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1367}
1368
Wincy Van705699a2015-02-03 23:58:17 +08001369static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1370{
1371 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1372}
1373
Nadav Har'El644d7112011-05-25 23:12:35 +03001374static inline bool is_exception(u32 intr_info)
1375{
1376 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1377 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1378}
1379
Jan Kiszka533558b2014-01-04 18:47:20 +01001380static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1381 u32 exit_intr_info,
1382 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001383static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1384 struct vmcs12 *vmcs12,
1385 u32 reason, unsigned long qualification);
1386
Rusty Russell8b9cf982007-07-30 16:31:43 +10001387static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001388{
1389 int i;
1390
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001391 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001392 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001393 return i;
1394 return -1;
1395}
1396
Sheng Yang2384d2b2008-01-17 15:14:33 +08001397static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1398{
1399 struct {
1400 u64 vpid : 16;
1401 u64 rsvd : 48;
1402 u64 gva;
1403 } operand = { vpid, 0, gva };
1404
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001405 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001406 /* CF==1 or ZF==1 --> rc = -1 */
1407 "; ja 1f ; ud2 ; 1:"
1408 : : "a"(&operand), "c"(ext) : "cc", "memory");
1409}
1410
Sheng Yang14394422008-04-28 12:24:45 +08001411static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1412{
1413 struct {
1414 u64 eptp, gpa;
1415 } operand = {eptp, gpa};
1416
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001417 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001418 /* CF==1 or ZF==1 --> rc = -1 */
1419 "; ja 1f ; ud2 ; 1:\n"
1420 : : "a" (&operand), "c" (ext) : "cc", "memory");
1421}
1422
Avi Kivity26bb0982009-09-07 11:14:12 +03001423static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001424{
1425 int i;
1426
Rusty Russell8b9cf982007-07-30 16:31:43 +10001427 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001428 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001429 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001430 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001431}
1432
Avi Kivity6aa8b732006-12-10 02:21:36 -08001433static void vmcs_clear(struct vmcs *vmcs)
1434{
1435 u64 phys_addr = __pa(vmcs);
1436 u8 error;
1437
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001438 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001439 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001440 : "cc", "memory");
1441 if (error)
1442 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1443 vmcs, phys_addr);
1444}
1445
Nadav Har'Eld462b812011-05-24 15:26:10 +03001446static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1447{
1448 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001449 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1450 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001451 loaded_vmcs->cpu = -1;
1452 loaded_vmcs->launched = 0;
1453}
1454
Dongxiao Xu7725b892010-05-11 18:29:38 +08001455static void vmcs_load(struct vmcs *vmcs)
1456{
1457 u64 phys_addr = __pa(vmcs);
1458 u8 error;
1459
1460 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001461 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001462 : "cc", "memory");
1463 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001464 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001465 vmcs, phys_addr);
1466}
1467
Dave Young2965faa2015-09-09 15:38:55 -07001468#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001469/*
1470 * This bitmap is used to indicate whether the vmclear
1471 * operation is enabled on all cpus. All disabled by
1472 * default.
1473 */
1474static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1475
1476static inline void crash_enable_local_vmclear(int cpu)
1477{
1478 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1479}
1480
1481static inline void crash_disable_local_vmclear(int cpu)
1482{
1483 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1484}
1485
1486static inline int crash_local_vmclear_enabled(int cpu)
1487{
1488 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1489}
1490
1491static void crash_vmclear_local_loaded_vmcss(void)
1492{
1493 int cpu = raw_smp_processor_id();
1494 struct loaded_vmcs *v;
1495
1496 if (!crash_local_vmclear_enabled(cpu))
1497 return;
1498
1499 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1500 loaded_vmcss_on_cpu_link)
1501 vmcs_clear(v->vmcs);
1502}
1503#else
1504static inline void crash_enable_local_vmclear(int cpu) { }
1505static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001506#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001507
Nadav Har'Eld462b812011-05-24 15:26:10 +03001508static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001509{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001510 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001511 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001512
Nadav Har'Eld462b812011-05-24 15:26:10 +03001513 if (loaded_vmcs->cpu != cpu)
1514 return; /* vcpu migration can race with cpu offline */
1515 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001516 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001517 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001518 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001519
1520 /*
1521 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1522 * is before setting loaded_vmcs->vcpu to -1 which is done in
1523 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1524 * then adds the vmcs into percpu list before it is deleted.
1525 */
1526 smp_wmb();
1527
Nadav Har'Eld462b812011-05-24 15:26:10 +03001528 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001529 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001530}
1531
Nadav Har'Eld462b812011-05-24 15:26:10 +03001532static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001533{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001534 int cpu = loaded_vmcs->cpu;
1535
1536 if (cpu != -1)
1537 smp_call_function_single(cpu,
1538 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001539}
1540
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001541static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001542{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001543 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001544 return;
1545
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001546 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001547 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001548}
1549
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001550static inline void vpid_sync_vcpu_global(void)
1551{
1552 if (cpu_has_vmx_invvpid_global())
1553 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1554}
1555
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001556static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001557{
1558 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001559 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001560 else
1561 vpid_sync_vcpu_global();
1562}
1563
Sheng Yang14394422008-04-28 12:24:45 +08001564static inline void ept_sync_global(void)
1565{
1566 if (cpu_has_vmx_invept_global())
1567 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1568}
1569
1570static inline void ept_sync_context(u64 eptp)
1571{
Avi Kivity089d0342009-03-23 18:26:32 +02001572 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001573 if (cpu_has_vmx_invept_context())
1574 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1575 else
1576 ept_sync_global();
1577 }
1578}
1579
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001580static __always_inline void vmcs_check16(unsigned long field)
1581{
1582 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1583 "16-bit accessor invalid for 64-bit field");
1584 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1585 "16-bit accessor invalid for 64-bit high field");
1586 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1587 "16-bit accessor invalid for 32-bit high field");
1588 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1589 "16-bit accessor invalid for natural width field");
1590}
1591
1592static __always_inline void vmcs_check32(unsigned long field)
1593{
1594 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1595 "32-bit accessor invalid for 16-bit field");
1596 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1597 "32-bit accessor invalid for natural width field");
1598}
1599
1600static __always_inline void vmcs_check64(unsigned long field)
1601{
1602 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1603 "64-bit accessor invalid for 16-bit field");
1604 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1605 "64-bit accessor invalid for 64-bit high field");
1606 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1607 "64-bit accessor invalid for 32-bit field");
1608 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1609 "64-bit accessor invalid for natural width field");
1610}
1611
1612static __always_inline void vmcs_checkl(unsigned long field)
1613{
1614 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1615 "Natural width accessor invalid for 16-bit field");
1616 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1617 "Natural width accessor invalid for 64-bit field");
1618 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1619 "Natural width accessor invalid for 64-bit high field");
1620 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1621 "Natural width accessor invalid for 32-bit field");
1622}
1623
1624static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001625{
Avi Kivity5e520e62011-05-15 10:13:12 -04001626 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001627
Avi Kivity5e520e62011-05-15 10:13:12 -04001628 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1629 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001630 return value;
1631}
1632
Avi Kivity96304212011-05-15 10:13:13 -04001633static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001634{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001635 vmcs_check16(field);
1636 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001637}
1638
Avi Kivity96304212011-05-15 10:13:13 -04001639static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001640{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001641 vmcs_check32(field);
1642 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001643}
1644
Avi Kivity96304212011-05-15 10:13:13 -04001645static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001646{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001647 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001648#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001649 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001650#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001651 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001652#endif
1653}
1654
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001655static __always_inline unsigned long vmcs_readl(unsigned long field)
1656{
1657 vmcs_checkl(field);
1658 return __vmcs_readl(field);
1659}
1660
Avi Kivitye52de1b2007-01-05 16:36:56 -08001661static noinline void vmwrite_error(unsigned long field, unsigned long value)
1662{
1663 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1664 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1665 dump_stack();
1666}
1667
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669{
1670 u8 error;
1671
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001672 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001673 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001674 if (unlikely(error))
1675 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001676}
1677
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001678static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001679{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001680 vmcs_check16(field);
1681 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001682}
1683
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001684static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001685{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001686 vmcs_check32(field);
1687 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001688}
1689
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001690static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001691{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001692 vmcs_check64(field);
1693 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001694#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001695 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001696 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001697#endif
1698}
1699
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001700static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001701{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001702 vmcs_checkl(field);
1703 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001704}
1705
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001706static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001707{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001708 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1709 "vmcs_clear_bits does not support 64-bit fields");
1710 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1711}
1712
1713static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1714{
1715 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1716 "vmcs_set_bits does not support 64-bit fields");
1717 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001718}
1719
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001720static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1721{
1722 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1723}
1724
Gleb Natapov2961e8762013-11-25 15:37:13 +02001725static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1726{
1727 vmcs_write32(VM_ENTRY_CONTROLS, val);
1728 vmx->vm_entry_controls_shadow = val;
1729}
1730
1731static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1732{
1733 if (vmx->vm_entry_controls_shadow != val)
1734 vm_entry_controls_init(vmx, val);
1735}
1736
1737static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1738{
1739 return vmx->vm_entry_controls_shadow;
1740}
1741
1742
1743static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1744{
1745 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1746}
1747
1748static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1749{
1750 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1751}
1752
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001753static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1754{
1755 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1756}
1757
Gleb Natapov2961e8762013-11-25 15:37:13 +02001758static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1759{
1760 vmcs_write32(VM_EXIT_CONTROLS, val);
1761 vmx->vm_exit_controls_shadow = val;
1762}
1763
1764static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1765{
1766 if (vmx->vm_exit_controls_shadow != val)
1767 vm_exit_controls_init(vmx, val);
1768}
1769
1770static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1771{
1772 return vmx->vm_exit_controls_shadow;
1773}
1774
1775
1776static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1777{
1778 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1779}
1780
1781static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1782{
1783 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1784}
1785
Avi Kivity2fb92db2011-04-27 19:42:18 +03001786static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1787{
1788 vmx->segment_cache.bitmask = 0;
1789}
1790
1791static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1792 unsigned field)
1793{
1794 bool ret;
1795 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1796
1797 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1798 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1799 vmx->segment_cache.bitmask = 0;
1800 }
1801 ret = vmx->segment_cache.bitmask & mask;
1802 vmx->segment_cache.bitmask |= mask;
1803 return ret;
1804}
1805
1806static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1807{
1808 u16 *p = &vmx->segment_cache.seg[seg].selector;
1809
1810 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1811 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1812 return *p;
1813}
1814
1815static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1816{
1817 ulong *p = &vmx->segment_cache.seg[seg].base;
1818
1819 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1820 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1821 return *p;
1822}
1823
1824static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1825{
1826 u32 *p = &vmx->segment_cache.seg[seg].limit;
1827
1828 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1829 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1830 return *p;
1831}
1832
1833static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1834{
1835 u32 *p = &vmx->segment_cache.seg[seg].ar;
1836
1837 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1838 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1839 return *p;
1840}
1841
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001842static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1843{
1844 u32 eb;
1845
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001846 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001847 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001848 if ((vcpu->guest_debug &
1849 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1850 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1851 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001852 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001853 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001854 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001855 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001856 if (vcpu->fpu_active)
1857 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001858
1859 /* When we are running a nested L2 guest and L1 specified for it a
1860 * certain exception bitmap, we must trap the same exceptions and pass
1861 * them to L1. When running L2, we will only handle the exceptions
1862 * specified above if L1 did not want them.
1863 */
1864 if (is_guest_mode(vcpu))
1865 eb |= get_vmcs12(vcpu)->exception_bitmap;
1866
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001867 vmcs_write32(EXCEPTION_BITMAP, eb);
1868}
1869
Gleb Natapov2961e8762013-11-25 15:37:13 +02001870static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1871 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001872{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001873 vm_entry_controls_clearbit(vmx, entry);
1874 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001875}
1876
Avi Kivity61d2ef22010-04-28 16:40:38 +03001877static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1878{
1879 unsigned i;
1880 struct msr_autoload *m = &vmx->msr_autoload;
1881
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001882 switch (msr) {
1883 case MSR_EFER:
1884 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001885 clear_atomic_switch_msr_special(vmx,
1886 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001887 VM_EXIT_LOAD_IA32_EFER);
1888 return;
1889 }
1890 break;
1891 case MSR_CORE_PERF_GLOBAL_CTRL:
1892 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001893 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001894 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1895 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1896 return;
1897 }
1898 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001899 }
1900
Avi Kivity61d2ef22010-04-28 16:40:38 +03001901 for (i = 0; i < m->nr; ++i)
1902 if (m->guest[i].index == msr)
1903 break;
1904
1905 if (i == m->nr)
1906 return;
1907 --m->nr;
1908 m->guest[i] = m->guest[m->nr];
1909 m->host[i] = m->host[m->nr];
1910 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1911 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1912}
1913
Gleb Natapov2961e8762013-11-25 15:37:13 +02001914static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1915 unsigned long entry, unsigned long exit,
1916 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1917 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001918{
1919 vmcs_write64(guest_val_vmcs, guest_val);
1920 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001921 vm_entry_controls_setbit(vmx, entry);
1922 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001923}
1924
Avi Kivity61d2ef22010-04-28 16:40:38 +03001925static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1926 u64 guest_val, u64 host_val)
1927{
1928 unsigned i;
1929 struct msr_autoload *m = &vmx->msr_autoload;
1930
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001931 switch (msr) {
1932 case MSR_EFER:
1933 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001934 add_atomic_switch_msr_special(vmx,
1935 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001936 VM_EXIT_LOAD_IA32_EFER,
1937 GUEST_IA32_EFER,
1938 HOST_IA32_EFER,
1939 guest_val, host_val);
1940 return;
1941 }
1942 break;
1943 case MSR_CORE_PERF_GLOBAL_CTRL:
1944 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001945 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001946 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1947 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1948 GUEST_IA32_PERF_GLOBAL_CTRL,
1949 HOST_IA32_PERF_GLOBAL_CTRL,
1950 guest_val, host_val);
1951 return;
1952 }
1953 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001954 case MSR_IA32_PEBS_ENABLE:
1955 /* PEBS needs a quiescent period after being disabled (to write
1956 * a record). Disabling PEBS through VMX MSR swapping doesn't
1957 * provide that period, so a CPU could write host's record into
1958 * guest's memory.
1959 */
1960 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001961 }
1962
Avi Kivity61d2ef22010-04-28 16:40:38 +03001963 for (i = 0; i < m->nr; ++i)
1964 if (m->guest[i].index == msr)
1965 break;
1966
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001967 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001968 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001969 "Can't add msr %x\n", msr);
1970 return;
1971 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001972 ++m->nr;
1973 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1974 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1975 }
1976
1977 m->guest[i].index = msr;
1978 m->guest[i].value = guest_val;
1979 m->host[i].index = msr;
1980 m->host[i].value = host_val;
1981}
1982
Avi Kivity33ed6322007-05-02 16:54:03 +03001983static void reload_tss(void)
1984{
Avi Kivity33ed6322007-05-02 16:54:03 +03001985 /*
1986 * VT restores TR but not its size. Useless.
1987 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001988 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001989 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001990
Avi Kivityd3591922010-07-26 18:32:39 +03001991 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001992 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1993 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001994}
1995
Avi Kivity92c0d902009-10-29 11:00:16 +02001996static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001997{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001998 u64 guest_efer = vmx->vcpu.arch.efer;
1999 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002000
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002001 if (!enable_ept) {
2002 /*
2003 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2004 * host CPUID is more efficient than testing guest CPUID
2005 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2006 */
2007 if (boot_cpu_has(X86_FEATURE_SMEP))
2008 guest_efer |= EFER_NX;
2009 else if (!(guest_efer & EFER_NX))
2010 ignore_bits |= EFER_NX;
2011 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002012
Avi Kivity51c6cf62007-08-29 03:48:05 +03002013 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002014 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002015 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002016 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002017#ifdef CONFIG_X86_64
2018 ignore_bits |= EFER_LMA | EFER_LME;
2019 /* SCE is meaningful only in long mode on Intel */
2020 if (guest_efer & EFER_LMA)
2021 ignore_bits &= ~(u64)EFER_SCE;
2022#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002023
2024 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002025
2026 /*
2027 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2028 * On CPUs that support "load IA32_EFER", always switch EFER
2029 * atomically, since it's faster than switching it manually.
2030 */
2031 if (cpu_has_load_ia32_efer ||
2032 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002033 if (!(guest_efer & EFER_LMA))
2034 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002035 if (guest_efer != host_efer)
2036 add_atomic_switch_msr(vmx, MSR_EFER,
2037 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002038 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002039 } else {
2040 guest_efer &= ~ignore_bits;
2041 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002042
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002043 vmx->guest_msrs[efer_offset].data = guest_efer;
2044 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2045
2046 return true;
2047 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002048}
2049
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002050static unsigned long segment_base(u16 selector)
2051{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002052 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002053 struct desc_struct *d;
2054 unsigned long table_base;
2055 unsigned long v;
2056
2057 if (!(selector & ~3))
2058 return 0;
2059
Avi Kivityd3591922010-07-26 18:32:39 +03002060 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002061
2062 if (selector & 4) { /* from ldt */
2063 u16 ldt_selector = kvm_read_ldt();
2064
2065 if (!(ldt_selector & ~3))
2066 return 0;
2067
2068 table_base = segment_base(ldt_selector);
2069 }
2070 d = (struct desc_struct *)(table_base + (selector & ~7));
2071 v = get_desc_base(d);
2072#ifdef CONFIG_X86_64
2073 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2074 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2075#endif
2076 return v;
2077}
2078
2079static inline unsigned long kvm_read_tr_base(void)
2080{
2081 u16 tr;
2082 asm("str %0" : "=g"(tr));
2083 return segment_base(tr);
2084}
2085
Avi Kivity04d2cc72007-09-10 18:10:54 +03002086static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002087{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002088 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002089 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002090
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002091 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002092 return;
2093
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002094 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002095 /*
2096 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2097 * allow segment selectors with cpl > 0 or ti == 1.
2098 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002099 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002100 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002101 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002102 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002103 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002104 vmx->host_state.fs_reload_needed = 0;
2105 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002106 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002107 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002108 }
Avi Kivity9581d442010-10-19 16:46:55 +02002109 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002110 if (!(vmx->host_state.gs_sel & 7))
2111 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002112 else {
2113 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002114 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002115 }
2116
2117#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002118 savesegment(ds, vmx->host_state.ds_sel);
2119 savesegment(es, vmx->host_state.es_sel);
2120#endif
2121
2122#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002123 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2124 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2125#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002126 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2127 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002128#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002129
2130#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002131 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2132 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002133 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002134#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002135 if (boot_cpu_has(X86_FEATURE_MPX))
2136 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002137 for (i = 0; i < vmx->save_nmsrs; ++i)
2138 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002139 vmx->guest_msrs[i].data,
2140 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002141}
2142
Avi Kivitya9b21b62008-06-24 11:48:49 +03002143static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002144{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002145 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002146 return;
2147
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002148 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002149 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002150#ifdef CONFIG_X86_64
2151 if (is_long_mode(&vmx->vcpu))
2152 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2153#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002154 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002155 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002156#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002157 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002158#else
2159 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002160#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002161 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002162 if (vmx->host_state.fs_reload_needed)
2163 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002164#ifdef CONFIG_X86_64
2165 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2166 loadsegment(ds, vmx->host_state.ds_sel);
2167 loadsegment(es, vmx->host_state.es_sel);
2168 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002169#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002170 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002171#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002172 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002173#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002174 if (vmx->host_state.msr_host_bndcfgs)
2175 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002176 /*
2177 * If the FPU is not active (through the host task or
2178 * the guest vcpu), then restore the cr0.TS bit.
2179 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002180 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002181 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002182 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002183}
2184
Avi Kivitya9b21b62008-06-24 11:48:49 +03002185static void vmx_load_host_state(struct vcpu_vmx *vmx)
2186{
2187 preempt_disable();
2188 __vmx_load_host_state(vmx);
2189 preempt_enable();
2190}
2191
Feng Wu28b835d2015-09-18 22:29:54 +08002192static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2193{
2194 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2195 struct pi_desc old, new;
2196 unsigned int dest;
2197
2198 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002199 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2200 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002201 return;
2202
2203 do {
2204 old.control = new.control = pi_desc->control;
2205
2206 /*
2207 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2208 * are two possible cases:
2209 * 1. After running 'pre_block', context switch
2210 * happened. For this case, 'sn' was set in
2211 * vmx_vcpu_put(), so we need to clear it here.
2212 * 2. After running 'pre_block', we were blocked,
2213 * and woken up by some other guy. For this case,
2214 * we don't need to do anything, 'pi_post_block'
2215 * will do everything for us. However, we cannot
2216 * check whether it is case #1 or case #2 here
2217 * (maybe, not needed), so we also clear sn here,
2218 * I think it is not a big deal.
2219 */
2220 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2221 if (vcpu->cpu != cpu) {
2222 dest = cpu_physical_id(cpu);
2223
2224 if (x2apic_enabled())
2225 new.ndst = dest;
2226 else
2227 new.ndst = (dest << 8) & 0xFF00;
2228 }
2229
2230 /* set 'NV' to 'notification vector' */
2231 new.nv = POSTED_INTR_VECTOR;
2232 }
2233
2234 /* Allow posting non-urgent interrupts */
2235 new.sn = 0;
2236 } while (cmpxchg(&pi_desc->control, old.control,
2237 new.control) != old.control);
2238}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002239
Peter Feinerc95ba922016-08-17 09:36:47 -07002240static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2241{
2242 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2243 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2244}
2245
Avi Kivity6aa8b732006-12-10 02:21:36 -08002246/*
2247 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2248 * vcpu mutex is already taken.
2249 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002250static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002251{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002252 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002253 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002254 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002255
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002256 if (!vmm_exclusive)
2257 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002258 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002259 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002260
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002261 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002262 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002263 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002264
2265 /*
2266 * Read loaded_vmcs->cpu should be before fetching
2267 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2268 * See the comments in __loaded_vmcs_clear().
2269 */
2270 smp_rmb();
2271
Nadav Har'Eld462b812011-05-24 15:26:10 +03002272 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2273 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002274 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002275 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002276 }
2277
2278 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2279 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2280 vmcs_load(vmx->loaded_vmcs->vmcs);
2281 }
2282
2283 if (!already_loaded) {
2284 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2285 unsigned long sysenter_esp;
2286
2287 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002288
Avi Kivity6aa8b732006-12-10 02:21:36 -08002289 /*
2290 * Linux uses per-cpu TSS and GDT, so set these when switching
2291 * processors.
2292 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002293 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002294 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002295
2296 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2297 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002298
Nadav Har'Eld462b812011-05-24 15:26:10 +03002299 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002300 }
Feng Wu28b835d2015-09-18 22:29:54 +08002301
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002302 /* Setup TSC multiplier */
2303 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002304 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2305 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002306
Feng Wu28b835d2015-09-18 22:29:54 +08002307 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002308 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002309}
2310
2311static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2312{
2313 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2314
2315 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002316 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2317 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002318 return;
2319
2320 /* Set SN when the vCPU is preempted */
2321 if (vcpu->preempted)
2322 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002323}
2324
2325static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2326{
Feng Wu28b835d2015-09-18 22:29:54 +08002327 vmx_vcpu_pi_put(vcpu);
2328
Avi Kivitya9b21b62008-06-24 11:48:49 +03002329 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002330 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002331 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2332 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002333 kvm_cpu_vmxoff();
2334 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002335}
2336
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002337static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2338{
Avi Kivity81231c62010-01-24 16:26:40 +02002339 ulong cr0;
2340
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002341 if (vcpu->fpu_active)
2342 return;
2343 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002344 cr0 = vmcs_readl(GUEST_CR0);
2345 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2346 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2347 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002348 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002349 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002350 if (is_guest_mode(vcpu))
2351 vcpu->arch.cr0_guest_owned_bits &=
2352 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002353 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002354}
2355
Avi Kivityedcafe32009-12-30 18:07:40 +02002356static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2357
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002358/*
2359 * Return the cr0 value that a nested guest would read. This is a combination
2360 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2361 * its hypervisor (cr0_read_shadow).
2362 */
2363static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2364{
2365 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2366 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2367}
2368static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2369{
2370 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2371 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2372}
2373
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002374static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2375{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002376 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2377 * set this *before* calling this function.
2378 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002379 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002380 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002381 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002382 vcpu->arch.cr0_guest_owned_bits = 0;
2383 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002384 if (is_guest_mode(vcpu)) {
2385 /*
2386 * L1's specified read shadow might not contain the TS bit,
2387 * so now that we turned on shadowing of this bit, we need to
2388 * set this bit of the shadow. Like in nested_vmx_run we need
2389 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2390 * up-to-date here because we just decached cr0.TS (and we'll
2391 * only update vmcs12->guest_cr0 on nested exit).
2392 */
2393 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2394 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2395 (vcpu->arch.cr0 & X86_CR0_TS);
2396 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2397 } else
2398 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002399}
2400
Avi Kivity6aa8b732006-12-10 02:21:36 -08002401static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2402{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002403 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002404
Avi Kivity6de12732011-03-07 12:51:22 +02002405 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2406 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2407 rflags = vmcs_readl(GUEST_RFLAGS);
2408 if (to_vmx(vcpu)->rmode.vm86_active) {
2409 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2410 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2411 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2412 }
2413 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002414 }
Avi Kivity6de12732011-03-07 12:51:22 +02002415 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002416}
2417
2418static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2419{
Avi Kivity6de12732011-03-07 12:51:22 +02002420 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2421 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002422 if (to_vmx(vcpu)->rmode.vm86_active) {
2423 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002424 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002425 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002426 vmcs_writel(GUEST_RFLAGS, rflags);
2427}
2428
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002429static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2430{
2431 return to_vmx(vcpu)->guest_pkru;
2432}
2433
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002434static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002435{
2436 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2437 int ret = 0;
2438
2439 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002440 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002441 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002442 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002443
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002444 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002445}
2446
2447static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2448{
2449 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2450 u32 interruptibility = interruptibility_old;
2451
2452 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2453
Jan Kiszka48005f62010-02-19 19:38:07 +01002454 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002455 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002456 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002457 interruptibility |= GUEST_INTR_STATE_STI;
2458
2459 if ((interruptibility != interruptibility_old))
2460 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2461}
2462
Avi Kivity6aa8b732006-12-10 02:21:36 -08002463static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2464{
2465 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002466
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002467 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002468 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002469 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002470
Glauber Costa2809f5d2009-05-12 16:21:05 -04002471 /* skipping an emulated instruction also counts */
2472 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002473}
2474
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002475/*
2476 * KVM wants to inject page-faults which it got to the guest. This function
2477 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002478 */
Gleb Natapove011c662013-09-25 12:51:35 +03002479static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002480{
2481 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2482
Gleb Natapove011c662013-09-25 12:51:35 +03002483 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002484 return 0;
2485
Jan Kiszka533558b2014-01-04 18:47:20 +01002486 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2487 vmcs_read32(VM_EXIT_INTR_INFO),
2488 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002489 return 1;
2490}
2491
Avi Kivity298101d2007-11-25 13:41:11 +02002492static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002493 bool has_error_code, u32 error_code,
2494 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002495{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002496 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002497 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002498
Gleb Natapove011c662013-09-25 12:51:35 +03002499 if (!reinject && is_guest_mode(vcpu) &&
2500 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002501 return;
2502
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002503 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002504 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002505 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2506 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002507
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002508 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002509 int inc_eip = 0;
2510 if (kvm_exception_is_soft(nr))
2511 inc_eip = vcpu->arch.event_exit_inst_len;
2512 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002513 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002514 return;
2515 }
2516
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002517 if (kvm_exception_is_soft(nr)) {
2518 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2519 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002520 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2521 } else
2522 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2523
2524 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002525}
2526
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002527static bool vmx_rdtscp_supported(void)
2528{
2529 return cpu_has_vmx_rdtscp();
2530}
2531
Mao, Junjiead756a12012-07-02 01:18:48 +00002532static bool vmx_invpcid_supported(void)
2533{
2534 return cpu_has_vmx_invpcid() && enable_ept;
2535}
2536
Avi Kivity6aa8b732006-12-10 02:21:36 -08002537/*
Eddie Donga75beee2007-05-17 18:55:15 +03002538 * Swap MSR entry in host/guest MSR entry array.
2539 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002540static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002541{
Avi Kivity26bb0982009-09-07 11:14:12 +03002542 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002543
2544 tmp = vmx->guest_msrs[to];
2545 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2546 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002547}
2548
Yang Zhang8d146952013-01-25 10:18:50 +08002549static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2550{
2551 unsigned long *msr_bitmap;
2552
Wincy Van670125b2015-03-04 14:31:56 +08002553 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002554 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002555 else if (cpu_has_secondary_exec_ctrls() &&
2556 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2557 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002558 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2559 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002560 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2561 else
2562 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2563 } else {
2564 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002565 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2566 else
2567 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002568 }
Yang Zhang8d146952013-01-25 10:18:50 +08002569 } else {
2570 if (is_long_mode(vcpu))
2571 msr_bitmap = vmx_msr_bitmap_longmode;
2572 else
2573 msr_bitmap = vmx_msr_bitmap_legacy;
2574 }
2575
2576 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2577}
2578
Eddie Donga75beee2007-05-17 18:55:15 +03002579/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002580 * Set up the vmcs to automatically save and restore system
2581 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2582 * mode, as fiddling with msrs is very expensive.
2583 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002584static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002585{
Avi Kivity26bb0982009-09-07 11:14:12 +03002586 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002587
Eddie Donga75beee2007-05-17 18:55:15 +03002588 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002589#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002590 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002591 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002592 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002593 move_msr_up(vmx, index, save_nmsrs++);
2594 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002595 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002596 move_msr_up(vmx, index, save_nmsrs++);
2597 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002598 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002599 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002600 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002601 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002602 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002603 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002604 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002605 * if efer.sce is enabled.
2606 */
Brian Gerst8c065852010-07-17 09:03:26 -04002607 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002608 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002609 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002610 }
Eddie Donga75beee2007-05-17 18:55:15 +03002611#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002612 index = __find_msr_index(vmx, MSR_EFER);
2613 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002614 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002615
Avi Kivity26bb0982009-09-07 11:14:12 +03002616 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002617
Yang Zhang8d146952013-01-25 10:18:50 +08002618 if (cpu_has_vmx_msr_bitmap())
2619 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002620}
2621
2622/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002623 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002624 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2625 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002626 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002627static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002628{
2629 u64 host_tsc, tsc_offset;
2630
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002631 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002633 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634}
2635
2636/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002637 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002639static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002641 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002642 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002643 * We're here if L1 chose not to trap WRMSR to TSC. According
2644 * to the spec, this should set L1's TSC; The offset that L1
2645 * set for L2 remains unchanged, and still needs to be added
2646 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002647 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002648 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002649 /* recalculate vmcs02.TSC_OFFSET: */
2650 vmcs12 = get_vmcs12(vcpu);
2651 vmcs_write64(TSC_OFFSET, offset +
2652 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2653 vmcs12->tsc_offset : 0));
2654 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002655 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2656 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002657 vmcs_write64(TSC_OFFSET, offset);
2658 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002659}
2660
Nadav Har'El801d3422011-05-25 23:02:23 +03002661static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2662{
2663 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2664 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2665}
2666
2667/*
2668 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2669 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2670 * all guests if the "nested" module option is off, and can also be disabled
2671 * for a single guest by disabling its VMX cpuid bit.
2672 */
2673static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2674{
2675 return nested && guest_cpuid_has_vmx(vcpu);
2676}
2677
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002679 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2680 * returned for the various VMX controls MSRs when nested VMX is enabled.
2681 * The same values should also be used to verify that vmcs12 control fields are
2682 * valid during nested entry from L1 to L2.
2683 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2684 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2685 * bit in the high half is on if the corresponding bit in the control field
2686 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002687 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002688static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002689{
2690 /*
2691 * Note that as a general rule, the high half of the MSRs (bits in
2692 * the control fields which may be 1) should be initialized by the
2693 * intersection of the underlying hardware's MSR (i.e., features which
2694 * can be supported) and the list of features we want to expose -
2695 * because they are known to be properly supported in our code.
2696 * Also, usually, the low half of the MSRs (bits which must be 1) can
2697 * be set to 0, meaning that L1 may turn off any of these bits. The
2698 * reason is that if one of these bits is necessary, it will appear
2699 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2700 * fields of vmcs01 and vmcs02, will turn these bits off - and
2701 * nested_vmx_exit_handled() will not pass related exits to L1.
2702 * These rules have exceptions below.
2703 */
2704
2705 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002706 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002707 vmx->nested.nested_vmx_pinbased_ctls_low,
2708 vmx->nested.nested_vmx_pinbased_ctls_high);
2709 vmx->nested.nested_vmx_pinbased_ctls_low |=
2710 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2711 vmx->nested.nested_vmx_pinbased_ctls_high &=
2712 PIN_BASED_EXT_INTR_MASK |
2713 PIN_BASED_NMI_EXITING |
2714 PIN_BASED_VIRTUAL_NMIS;
2715 vmx->nested.nested_vmx_pinbased_ctls_high |=
2716 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002717 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002718 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002719 vmx->nested.nested_vmx_pinbased_ctls_high |=
2720 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002721
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002722 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002723 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002724 vmx->nested.nested_vmx_exit_ctls_low,
2725 vmx->nested.nested_vmx_exit_ctls_high);
2726 vmx->nested.nested_vmx_exit_ctls_low =
2727 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002728
Wincy Vanb9c237b2015-02-03 23:56:30 +08002729 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002730#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002731 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002732#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002733 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002734 vmx->nested.nested_vmx_exit_ctls_high |=
2735 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002736 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002737 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2738
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002739 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002740 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002741
Jan Kiszka2996fca2014-06-16 13:59:43 +02002742 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002743 vmx->nested.nested_vmx_true_exit_ctls_low =
2744 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002745 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2746
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002747 /* entry controls */
2748 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002749 vmx->nested.nested_vmx_entry_ctls_low,
2750 vmx->nested.nested_vmx_entry_ctls_high);
2751 vmx->nested.nested_vmx_entry_ctls_low =
2752 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2753 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002754#ifdef CONFIG_X86_64
2755 VM_ENTRY_IA32E_MODE |
2756#endif
2757 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002758 vmx->nested.nested_vmx_entry_ctls_high |=
2759 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002760 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002761 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002762
Jan Kiszka2996fca2014-06-16 13:59:43 +02002763 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002764 vmx->nested.nested_vmx_true_entry_ctls_low =
2765 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002766 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2767
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002768 /* cpu-based controls */
2769 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002770 vmx->nested.nested_vmx_procbased_ctls_low,
2771 vmx->nested.nested_vmx_procbased_ctls_high);
2772 vmx->nested.nested_vmx_procbased_ctls_low =
2773 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2774 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002775 CPU_BASED_VIRTUAL_INTR_PENDING |
2776 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002777 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2778 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2779 CPU_BASED_CR3_STORE_EXITING |
2780#ifdef CONFIG_X86_64
2781 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2782#endif
2783 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002784 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2785 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2786 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2787 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002788 /*
2789 * We can allow some features even when not supported by the
2790 * hardware. For example, L1 can specify an MSR bitmap - and we
2791 * can use it to avoid exits to L1 - even when L0 runs L2
2792 * without MSR bitmaps.
2793 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002794 vmx->nested.nested_vmx_procbased_ctls_high |=
2795 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002796 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002797
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002798 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002799 vmx->nested.nested_vmx_true_procbased_ctls_low =
2800 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002801 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2802
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002803 /* secondary cpu-based controls */
2804 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002805 vmx->nested.nested_vmx_secondary_ctls_low,
2806 vmx->nested.nested_vmx_secondary_ctls_high);
2807 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2808 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002809 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002810 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002811 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002812 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002813 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002814 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002815 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002816 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002817 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002818
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002819 if (enable_ept) {
2820 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002821 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002822 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002823 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002824 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2825 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002826 if (cpu_has_vmx_ept_execute_only())
2827 vmx->nested.nested_vmx_ept_caps |=
2828 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002829 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002830 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2831 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002832 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002833 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002834
Paolo Bonzinief697a72016-03-18 16:58:38 +01002835 /*
2836 * Old versions of KVM use the single-context version without
2837 * checking for support, so declare that it is supported even
2838 * though it is treated as global context. The alternative is
2839 * not failing the single-context invvpid, and it is worse.
2840 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002841 if (enable_vpid)
2842 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002843 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002844 else
2845 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002846
Radim Krčmář0790ec12015-03-17 14:02:32 +01002847 if (enable_unrestricted_guest)
2848 vmx->nested.nested_vmx_secondary_ctls_high |=
2849 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2850
Jan Kiszkac18911a2013-03-13 16:06:41 +01002851 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002852 rdmsr(MSR_IA32_VMX_MISC,
2853 vmx->nested.nested_vmx_misc_low,
2854 vmx->nested.nested_vmx_misc_high);
2855 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2856 vmx->nested.nested_vmx_misc_low |=
2857 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002858 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002859 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002860}
2861
2862static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2863{
2864 /*
2865 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2866 */
2867 return ((control & high) | low) == control;
2868}
2869
2870static inline u64 vmx_control_msr(u32 low, u32 high)
2871{
2872 return low | ((u64)high << 32);
2873}
2874
Jan Kiszkacae50132014-01-04 18:47:22 +01002875/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002876static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2877{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002878 struct vcpu_vmx *vmx = to_vmx(vcpu);
2879
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002880 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002881 case MSR_IA32_VMX_BASIC:
2882 /*
2883 * This MSR reports some information about VMX support. We
2884 * should return information about the VMX we emulate for the
2885 * guest, and the VMCS structure we give it - not about the
2886 * VMX support of the underlying hardware.
2887 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002888 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002889 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2890 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002891 if (cpu_has_vmx_basic_inout())
2892 *pdata |= VMX_BASIC_INOUT;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002893 break;
2894 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2895 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002896 *pdata = vmx_control_msr(
2897 vmx->nested.nested_vmx_pinbased_ctls_low,
2898 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002899 break;
2900 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002901 *pdata = vmx_control_msr(
2902 vmx->nested.nested_vmx_true_procbased_ctls_low,
2903 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002904 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002905 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002906 *pdata = vmx_control_msr(
2907 vmx->nested.nested_vmx_procbased_ctls_low,
2908 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002909 break;
2910 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002911 *pdata = vmx_control_msr(
2912 vmx->nested.nested_vmx_true_exit_ctls_low,
2913 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002914 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002915 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002916 *pdata = vmx_control_msr(
2917 vmx->nested.nested_vmx_exit_ctls_low,
2918 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002919 break;
2920 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002921 *pdata = vmx_control_msr(
2922 vmx->nested.nested_vmx_true_entry_ctls_low,
2923 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002924 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002925 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002926 *pdata = vmx_control_msr(
2927 vmx->nested.nested_vmx_entry_ctls_low,
2928 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002929 break;
2930 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002931 *pdata = vmx_control_msr(
2932 vmx->nested.nested_vmx_misc_low,
2933 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002934 break;
2935 /*
2936 * These MSRs specify bits which the guest must keep fixed (on or off)
2937 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2938 * We picked the standard core2 setting.
2939 */
2940#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2941#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2942 case MSR_IA32_VMX_CR0_FIXED0:
2943 *pdata = VMXON_CR0_ALWAYSON;
2944 break;
2945 case MSR_IA32_VMX_CR0_FIXED1:
2946 *pdata = -1ULL;
2947 break;
2948 case MSR_IA32_VMX_CR4_FIXED0:
2949 *pdata = VMXON_CR4_ALWAYSON;
2950 break;
2951 case MSR_IA32_VMX_CR4_FIXED1:
2952 *pdata = -1ULL;
2953 break;
2954 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002955 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002956 break;
2957 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002958 *pdata = vmx_control_msr(
2959 vmx->nested.nested_vmx_secondary_ctls_low,
2960 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002961 break;
2962 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07002963 *pdata = vmx->nested.nested_vmx_ept_caps |
2964 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002965 break;
2966 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002967 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002968 }
2969
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002970 return 0;
2971}
2972
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002973static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2974 uint64_t val)
2975{
2976 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2977
2978 return !(val & ~valid_bits);
2979}
2980
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002981/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002982 * Reads an msr value (of 'msr_index') into 'pdata'.
2983 * Returns 0 on success, non-0 otherwise.
2984 * Assumes vcpu_load() was already called.
2985 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002986static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002987{
Avi Kivity26bb0982009-09-07 11:14:12 +03002988 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002989
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002990 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002991#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002992 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002993 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002994 break;
2995 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002996 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002997 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002998 case MSR_KERNEL_GS_BASE:
2999 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003000 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003001 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003002#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003003 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003004 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303005 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003006 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003007 break;
3008 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003009 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003010 break;
3011 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003012 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003013 break;
3014 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003015 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003016 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003017 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003018 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003019 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003020 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003021 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003022 case MSR_IA32_MCG_EXT_CTL:
3023 if (!msr_info->host_initiated &&
3024 !(to_vmx(vcpu)->msr_ia32_feature_control &
3025 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003026 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003027 msr_info->data = vcpu->arch.mcg_ext_ctl;
3028 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003029 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003030 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003031 break;
3032 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3033 if (!nested_vmx_allowed(vcpu))
3034 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003035 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003036 case MSR_IA32_XSS:
3037 if (!vmx_xsaves_supported())
3038 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003039 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003040 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003041 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003042 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003043 return 1;
3044 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003045 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003046 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003047 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003048 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003049 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003050 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003051 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003052 }
3053
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054 return 0;
3055}
3056
Jan Kiszkacae50132014-01-04 18:47:22 +01003057static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3058
Avi Kivity6aa8b732006-12-10 02:21:36 -08003059/*
3060 * Writes msr value into into the appropriate "register".
3061 * Returns 0 on success, non-0 otherwise.
3062 * Assumes vcpu_load() was already called.
3063 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003064static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003065{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003066 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003067 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003068 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003069 u32 msr_index = msr_info->index;
3070 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003071
Avi Kivity6aa8b732006-12-10 02:21:36 -08003072 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003073 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003074 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003075 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003076#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003077 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003078 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003079 vmcs_writel(GUEST_FS_BASE, data);
3080 break;
3081 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003082 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003083 vmcs_writel(GUEST_GS_BASE, data);
3084 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003085 case MSR_KERNEL_GS_BASE:
3086 vmx_load_host_state(vmx);
3087 vmx->msr_guest_kernel_gs_base = data;
3088 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003089#endif
3090 case MSR_IA32_SYSENTER_CS:
3091 vmcs_write32(GUEST_SYSENTER_CS, data);
3092 break;
3093 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003094 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095 break;
3096 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003097 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003099 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003100 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003101 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003102 vmcs_write64(GUEST_BNDCFGS, data);
3103 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303104 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003105 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003106 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003107 case MSR_IA32_CR_PAT:
3108 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003109 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3110 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003111 vmcs_write64(GUEST_IA32_PAT, data);
3112 vcpu->arch.pat = data;
3113 break;
3114 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003115 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003116 break;
Will Auldba904632012-11-29 12:42:50 -08003117 case MSR_IA32_TSC_ADJUST:
3118 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003119 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003120 case MSR_IA32_MCG_EXT_CTL:
3121 if ((!msr_info->host_initiated &&
3122 !(to_vmx(vcpu)->msr_ia32_feature_control &
3123 FEATURE_CONTROL_LMCE)) ||
3124 (data & ~MCG_EXT_CTL_LMCE_EN))
3125 return 1;
3126 vcpu->arch.mcg_ext_ctl = data;
3127 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003128 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003129 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003130 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003131 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3132 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003133 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003134 if (msr_info->host_initiated && data == 0)
3135 vmx_leave_nested(vcpu);
3136 break;
3137 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3138 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003139 case MSR_IA32_XSS:
3140 if (!vmx_xsaves_supported())
3141 return 1;
3142 /*
3143 * The only supported bit as of Skylake is bit 8, but
3144 * it is not supported on KVM.
3145 */
3146 if (data != 0)
3147 return 1;
3148 vcpu->arch.ia32_xss = data;
3149 if (vcpu->arch.ia32_xss != host_xss)
3150 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3151 vcpu->arch.ia32_xss, host_xss);
3152 else
3153 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3154 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003155 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003156 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003157 return 1;
3158 /* Check reserved bit, higher 32 bits should be zero */
3159 if ((data >> 32) != 0)
3160 return 1;
3161 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003162 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003163 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003164 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003165 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003166 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003167 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3168 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003169 ret = kvm_set_shared_msr(msr->index, msr->data,
3170 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003171 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003172 if (ret)
3173 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003174 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003175 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003176 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003177 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003178 }
3179
Eddie Dong2cc51562007-05-21 07:28:09 +03003180 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003181}
3182
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003183static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003184{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003185 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3186 switch (reg) {
3187 case VCPU_REGS_RSP:
3188 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3189 break;
3190 case VCPU_REGS_RIP:
3191 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3192 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003193 case VCPU_EXREG_PDPTR:
3194 if (enable_ept)
3195 ept_save_pdptrs(vcpu);
3196 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003197 default:
3198 break;
3199 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003200}
3201
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202static __init int cpu_has_kvm_support(void)
3203{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003204 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003205}
3206
3207static __init int vmx_disabled_by_bios(void)
3208{
3209 u64 msr;
3210
3211 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003212 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003213 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003214 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3215 && tboot_enabled())
3216 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003217 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003218 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003219 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003220 && !tboot_enabled()) {
3221 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003222 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003223 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003224 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003225 /* launched w/o TXT and VMX disabled */
3226 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3227 && !tboot_enabled())
3228 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003229 }
3230
3231 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003232}
3233
Dongxiao Xu7725b892010-05-11 18:29:38 +08003234static void kvm_cpu_vmxon(u64 addr)
3235{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003236 intel_pt_handle_vmx(1);
3237
Dongxiao Xu7725b892010-05-11 18:29:38 +08003238 asm volatile (ASM_VMX_VMXON_RAX
3239 : : "a"(&addr), "m"(addr)
3240 : "memory", "cc");
3241}
3242
Radim Krčmář13a34e02014-08-28 15:13:03 +02003243static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003244{
3245 int cpu = raw_smp_processor_id();
3246 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003247 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003249 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003250 return -EBUSY;
3251
Nadav Har'Eld462b812011-05-24 15:26:10 +03003252 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003253 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3254 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003255
3256 /*
3257 * Now we can enable the vmclear operation in kdump
3258 * since the loaded_vmcss_on_cpu list on this cpu
3259 * has been initialized.
3260 *
3261 * Though the cpu is not in VMX operation now, there
3262 * is no problem to enable the vmclear operation
3263 * for the loaded_vmcss_on_cpu list is empty!
3264 */
3265 crash_enable_local_vmclear(cpu);
3266
Avi Kivity6aa8b732006-12-10 02:21:36 -08003267 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003268
3269 test_bits = FEATURE_CONTROL_LOCKED;
3270 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3271 if (tboot_enabled())
3272 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3273
3274 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003276 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3277 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003278 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003279
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003280 if (vmm_exclusive) {
3281 kvm_cpu_vmxon(phys_addr);
3282 ept_sync_global();
3283 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003284
Christoph Lameter89cbc762014-08-17 12:30:40 -05003285 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003286
Alexander Graf10474ae2009-09-15 11:37:46 +02003287 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003288}
3289
Nadav Har'Eld462b812011-05-24 15:26:10 +03003290static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003291{
3292 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003293 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003294
Nadav Har'Eld462b812011-05-24 15:26:10 +03003295 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3296 loaded_vmcss_on_cpu_link)
3297 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003298}
3299
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003300
3301/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3302 * tricks.
3303 */
3304static void kvm_cpu_vmxoff(void)
3305{
3306 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003307
3308 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003309}
3310
Radim Krčmář13a34e02014-08-28 15:13:03 +02003311static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003313 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003314 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003315 kvm_cpu_vmxoff();
3316 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003317 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318}
3319
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003320static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003321 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322{
3323 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003324 u32 ctl = ctl_min | ctl_opt;
3325
3326 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3327
3328 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3329 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3330
3331 /* Ensure minimum (required) set of control bits are supported. */
3332 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003333 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003334
3335 *result = ctl;
3336 return 0;
3337}
3338
Avi Kivity110312c2010-12-21 12:54:20 +02003339static __init bool allow_1_setting(u32 msr, u32 ctl)
3340{
3341 u32 vmx_msr_low, vmx_msr_high;
3342
3343 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3344 return vmx_msr_high & ctl;
3345}
3346
Yang, Sheng002c7f72007-07-31 14:23:01 +03003347static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003348{
3349 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003350 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003351 u32 _pin_based_exec_control = 0;
3352 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003353 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003354 u32 _vmexit_control = 0;
3355 u32 _vmentry_control = 0;
3356
Raghavendra K T10166742012-02-07 23:19:20 +05303357 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003358#ifdef CONFIG_X86_64
3359 CPU_BASED_CR8_LOAD_EXITING |
3360 CPU_BASED_CR8_STORE_EXITING |
3361#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003362 CPU_BASED_CR3_LOAD_EXITING |
3363 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003364 CPU_BASED_USE_IO_BITMAPS |
3365 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003366 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003367 CPU_BASED_MWAIT_EXITING |
3368 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003369 CPU_BASED_INVLPG_EXITING |
3370 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003371
Sheng Yangf78e0e22007-10-29 09:40:42 +08003372 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003373 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003374 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003375 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3376 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003377 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003378#ifdef CONFIG_X86_64
3379 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3380 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3381 ~CPU_BASED_CR8_STORE_EXITING;
3382#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003383 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003384 min2 = 0;
3385 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003386 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003387 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003388 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003389 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003390 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003391 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003392 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003393 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003394 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003395 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003396 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003397 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003398 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003399 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003400 if (adjust_vmx_controls(min2, opt2,
3401 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003402 &_cpu_based_2nd_exec_control) < 0)
3403 return -EIO;
3404 }
3405#ifndef CONFIG_X86_64
3406 if (!(_cpu_based_2nd_exec_control &
3407 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3408 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3409#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003410
3411 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3412 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003413 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003414 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3415 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003416
Sheng Yangd56f5462008-04-25 10:13:16 +08003417 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003418 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3419 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003420 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3421 CPU_BASED_CR3_STORE_EXITING |
3422 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003423 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3424 vmx_capability.ept, vmx_capability.vpid);
3425 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003426
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003427 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003428#ifdef CONFIG_X86_64
3429 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3430#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003431 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003432 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003433 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3434 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003435 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003436
Yang Zhang01e439b2013-04-11 19:25:12 +08003437 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003438 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3439 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003440 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3441 &_pin_based_exec_control) < 0)
3442 return -EIO;
3443
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003444 if (cpu_has_broken_vmx_preemption_timer())
3445 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003446 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003447 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003448 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3449
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003450 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003451 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003452 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3453 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003454 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003455
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003456 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003457
3458 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3459 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003460 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003461
3462#ifdef CONFIG_X86_64
3463 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3464 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003465 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003466#endif
3467
3468 /* Require Write-Back (WB) memory type for VMCS accesses. */
3469 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003470 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003471
Yang, Sheng002c7f72007-07-31 14:23:01 +03003472 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003473 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003474 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003475 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003476
Yang, Sheng002c7f72007-07-31 14:23:01 +03003477 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3478 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003479 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003480 vmcs_conf->vmexit_ctrl = _vmexit_control;
3481 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003482
Avi Kivity110312c2010-12-21 12:54:20 +02003483 cpu_has_load_ia32_efer =
3484 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3485 VM_ENTRY_LOAD_IA32_EFER)
3486 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3487 VM_EXIT_LOAD_IA32_EFER);
3488
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003489 cpu_has_load_perf_global_ctrl =
3490 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3491 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3492 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3493 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3494
3495 /*
3496 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003497 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003498 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3499 *
3500 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3501 *
3502 * AAK155 (model 26)
3503 * AAP115 (model 30)
3504 * AAT100 (model 37)
3505 * BC86,AAY89,BD102 (model 44)
3506 * BA97 (model 46)
3507 *
3508 */
3509 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3510 switch (boot_cpu_data.x86_model) {
3511 case 26:
3512 case 30:
3513 case 37:
3514 case 44:
3515 case 46:
3516 cpu_has_load_perf_global_ctrl = false;
3517 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3518 "does not work properly. Using workaround\n");
3519 break;
3520 default:
3521 break;
3522 }
3523 }
3524
Borislav Petkov782511b2016-04-04 22:25:03 +02003525 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003526 rdmsrl(MSR_IA32_XSS, host_xss);
3527
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003528 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003529}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003530
3531static struct vmcs *alloc_vmcs_cpu(int cpu)
3532{
3533 int node = cpu_to_node(cpu);
3534 struct page *pages;
3535 struct vmcs *vmcs;
3536
Vlastimil Babka96db8002015-09-08 15:03:50 -07003537 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003538 if (!pages)
3539 return NULL;
3540 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003541 memset(vmcs, 0, vmcs_config.size);
3542 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003543 return vmcs;
3544}
3545
3546static struct vmcs *alloc_vmcs(void)
3547{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003548 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003549}
3550
3551static void free_vmcs(struct vmcs *vmcs)
3552{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003553 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003554}
3555
Nadav Har'Eld462b812011-05-24 15:26:10 +03003556/*
3557 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3558 */
3559static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3560{
3561 if (!loaded_vmcs->vmcs)
3562 return;
3563 loaded_vmcs_clear(loaded_vmcs);
3564 free_vmcs(loaded_vmcs->vmcs);
3565 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003566 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003567}
3568
Sam Ravnborg39959582007-06-01 00:47:13 -07003569static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003570{
3571 int cpu;
3572
Zachary Amsden3230bb42009-09-29 11:38:37 -10003573 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003574 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003575 per_cpu(vmxarea, cpu) = NULL;
3576 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003577}
3578
Bandan Dasfe2b2012014-04-21 15:20:14 -04003579static void init_vmcs_shadow_fields(void)
3580{
3581 int i, j;
3582
3583 /* No checks for read only fields yet */
3584
3585 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3586 switch (shadow_read_write_fields[i]) {
3587 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003588 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003589 continue;
3590 break;
3591 default:
3592 break;
3593 }
3594
3595 if (j < i)
3596 shadow_read_write_fields[j] =
3597 shadow_read_write_fields[i];
3598 j++;
3599 }
3600 max_shadow_read_write_fields = j;
3601
3602 /* shadowed fields guest access without vmexit */
3603 for (i = 0; i < max_shadow_read_write_fields; i++) {
3604 clear_bit(shadow_read_write_fields[i],
3605 vmx_vmwrite_bitmap);
3606 clear_bit(shadow_read_write_fields[i],
3607 vmx_vmread_bitmap);
3608 }
3609 for (i = 0; i < max_shadow_read_only_fields; i++)
3610 clear_bit(shadow_read_only_fields[i],
3611 vmx_vmread_bitmap);
3612}
3613
Avi Kivity6aa8b732006-12-10 02:21:36 -08003614static __init int alloc_kvm_area(void)
3615{
3616 int cpu;
3617
Zachary Amsden3230bb42009-09-29 11:38:37 -10003618 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003619 struct vmcs *vmcs;
3620
3621 vmcs = alloc_vmcs_cpu(cpu);
3622 if (!vmcs) {
3623 free_kvm_area();
3624 return -ENOMEM;
3625 }
3626
3627 per_cpu(vmxarea, cpu) = vmcs;
3628 }
3629 return 0;
3630}
3631
Gleb Natapov14168782013-01-21 15:36:49 +02003632static bool emulation_required(struct kvm_vcpu *vcpu)
3633{
3634 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3635}
3636
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003637static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003638 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003639{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003640 if (!emulate_invalid_guest_state) {
3641 /*
3642 * CS and SS RPL should be equal during guest entry according
3643 * to VMX spec, but in reality it is not always so. Since vcpu
3644 * is in the middle of the transition from real mode to
3645 * protected mode it is safe to assume that RPL 0 is a good
3646 * default value.
3647 */
3648 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003649 save->selector &= ~SEGMENT_RPL_MASK;
3650 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003651 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003652 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003653 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003654}
3655
3656static void enter_pmode(struct kvm_vcpu *vcpu)
3657{
3658 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003659 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003660
Gleb Natapovd99e4152012-12-20 16:57:45 +02003661 /*
3662 * Update real mode segment cache. It may be not up-to-date if sement
3663 * register was written while vcpu was in a guest mode.
3664 */
3665 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3666 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3667 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3668 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3669 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3670 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3671
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003672 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003673
Avi Kivity2fb92db2011-04-27 19:42:18 +03003674 vmx_segment_cache_clear(vmx);
3675
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003676 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003677
3678 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003679 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3680 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003681 vmcs_writel(GUEST_RFLAGS, flags);
3682
Rusty Russell66aee912007-07-17 23:34:16 +10003683 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3684 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003685
3686 update_exception_bitmap(vcpu);
3687
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003688 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3689 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3690 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3691 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3692 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3693 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003694}
3695
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003696static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003697{
Mathias Krause772e0312012-08-30 01:30:19 +02003698 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003699 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003700
Gleb Natapovd99e4152012-12-20 16:57:45 +02003701 var.dpl = 0x3;
3702 if (seg == VCPU_SREG_CS)
3703 var.type = 0x3;
3704
3705 if (!emulate_invalid_guest_state) {
3706 var.selector = var.base >> 4;
3707 var.base = var.base & 0xffff0;
3708 var.limit = 0xffff;
3709 var.g = 0;
3710 var.db = 0;
3711 var.present = 1;
3712 var.s = 1;
3713 var.l = 0;
3714 var.unusable = 0;
3715 var.type = 0x3;
3716 var.avl = 0;
3717 if (save->base & 0xf)
3718 printk_once(KERN_WARNING "kvm: segment base is not "
3719 "paragraph aligned when entering "
3720 "protected mode (seg=%d)", seg);
3721 }
3722
3723 vmcs_write16(sf->selector, var.selector);
3724 vmcs_write32(sf->base, var.base);
3725 vmcs_write32(sf->limit, var.limit);
3726 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003727}
3728
3729static void enter_rmode(struct kvm_vcpu *vcpu)
3730{
3731 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003732 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003733
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003734 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3735 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3736 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3737 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3738 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003739 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3740 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003741
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003742 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003743
Gleb Natapov776e58e2011-03-13 12:34:27 +02003744 /*
3745 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003746 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003747 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003748 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003749 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3750 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003751
Avi Kivity2fb92db2011-04-27 19:42:18 +03003752 vmx_segment_cache_clear(vmx);
3753
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003754 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003755 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003756 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3757
3758 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003759 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003760
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003761 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003762
3763 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003764 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003765 update_exception_bitmap(vcpu);
3766
Gleb Natapovd99e4152012-12-20 16:57:45 +02003767 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3768 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3769 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3770 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3771 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3772 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003773
Eddie Dong8668a3c2007-10-10 14:26:45 +08003774 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003775}
3776
Amit Shah401d10d2009-02-20 22:53:37 +05303777static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3778{
3779 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003780 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3781
3782 if (!msr)
3783 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303784
Avi Kivity44ea2b12009-09-06 15:55:37 +03003785 /*
3786 * Force kernel_gs_base reloading before EFER changes, as control
3787 * of this msr depends on is_long_mode().
3788 */
3789 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003790 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303791 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003792 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303793 msr->data = efer;
3794 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003795 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303796
3797 msr->data = efer & ~EFER_LME;
3798 }
3799 setup_msrs(vmx);
3800}
3801
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003802#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803
3804static void enter_lmode(struct kvm_vcpu *vcpu)
3805{
3806 u32 guest_tr_ar;
3807
Avi Kivity2fb92db2011-04-27 19:42:18 +03003808 vmx_segment_cache_clear(to_vmx(vcpu));
3809
Avi Kivity6aa8b732006-12-10 02:21:36 -08003810 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003811 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003812 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3813 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003814 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003815 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3816 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003817 }
Avi Kivityda38f432010-07-06 11:30:49 +03003818 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003819}
3820
3821static void exit_lmode(struct kvm_vcpu *vcpu)
3822{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003823 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003824 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003825}
3826
3827#endif
3828
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003829static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003830{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003831 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003832 if (enable_ept) {
3833 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3834 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003835 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003836 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003837}
3838
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003839static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3840{
3841 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3842}
3843
Avi Kivitye8467fd2009-12-29 18:43:06 +02003844static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3845{
3846 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3847
3848 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3849 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3850}
3851
Avi Kivityaff48ba2010-12-05 18:56:11 +02003852static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3853{
3854 if (enable_ept && is_paging(vcpu))
3855 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3856 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3857}
3858
Anthony Liguori25c4c272007-04-27 09:29:21 +03003859static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003860{
Avi Kivityfc78f512009-12-07 12:16:48 +02003861 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3862
3863 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3864 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003865}
3866
Sheng Yang14394422008-04-28 12:24:45 +08003867static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3868{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003869 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3870
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003871 if (!test_bit(VCPU_EXREG_PDPTR,
3872 (unsigned long *)&vcpu->arch.regs_dirty))
3873 return;
3874
Sheng Yang14394422008-04-28 12:24:45 +08003875 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003876 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3877 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3878 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3879 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003880 }
3881}
3882
Avi Kivity8f5d5492009-05-31 18:41:29 +03003883static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3884{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003885 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3886
Avi Kivity8f5d5492009-05-31 18:41:29 +03003887 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003888 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3889 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3890 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3891 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003892 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003893
3894 __set_bit(VCPU_EXREG_PDPTR,
3895 (unsigned long *)&vcpu->arch.regs_avail);
3896 __set_bit(VCPU_EXREG_PDPTR,
3897 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003898}
3899
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003900static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003901
3902static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3903 unsigned long cr0,
3904 struct kvm_vcpu *vcpu)
3905{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003906 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3907 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003908 if (!(cr0 & X86_CR0_PG)) {
3909 /* From paging/starting to nonpaging */
3910 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003911 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003912 (CPU_BASED_CR3_LOAD_EXITING |
3913 CPU_BASED_CR3_STORE_EXITING));
3914 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003915 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003916 } else if (!is_paging(vcpu)) {
3917 /* From nonpaging to paging */
3918 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003919 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003920 ~(CPU_BASED_CR3_LOAD_EXITING |
3921 CPU_BASED_CR3_STORE_EXITING));
3922 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003923 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003924 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003925
3926 if (!(cr0 & X86_CR0_WP))
3927 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003928}
3929
Avi Kivity6aa8b732006-12-10 02:21:36 -08003930static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3931{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003932 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003933 unsigned long hw_cr0;
3934
Gleb Natapov50378782013-02-04 16:00:28 +02003935 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003936 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003937 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003938 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003939 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003940
Gleb Natapov218e7632013-01-21 15:36:45 +02003941 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3942 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003943
Gleb Natapov218e7632013-01-21 15:36:45 +02003944 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3945 enter_rmode(vcpu);
3946 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003947
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003948#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003949 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003950 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003951 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003952 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003953 exit_lmode(vcpu);
3954 }
3955#endif
3956
Avi Kivity089d0342009-03-23 18:26:32 +02003957 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003958 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3959
Avi Kivity02daab22009-12-30 12:40:26 +02003960 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003961 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003962
Avi Kivity6aa8b732006-12-10 02:21:36 -08003963 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003964 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003965 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003966
3967 /* depends on vcpu->arch.cr0 to be set to a new value */
3968 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003969}
3970
Sheng Yang14394422008-04-28 12:24:45 +08003971static u64 construct_eptp(unsigned long root_hpa)
3972{
3973 u64 eptp;
3974
3975 /* TODO write the value reading from MSR */
3976 eptp = VMX_EPT_DEFAULT_MT |
3977 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003978 if (enable_ept_ad_bits)
3979 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003980 eptp |= (root_hpa & PAGE_MASK);
3981
3982 return eptp;
3983}
3984
Avi Kivity6aa8b732006-12-10 02:21:36 -08003985static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3986{
Sheng Yang14394422008-04-28 12:24:45 +08003987 unsigned long guest_cr3;
3988 u64 eptp;
3989
3990 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003991 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003992 eptp = construct_eptp(cr3);
3993 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003994 if (is_paging(vcpu) || is_guest_mode(vcpu))
3995 guest_cr3 = kvm_read_cr3(vcpu);
3996 else
3997 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003998 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003999 }
4000
Sheng Yang2384d2b2008-01-17 15:14:33 +08004001 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004002 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004003}
4004
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004005static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004006{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004007 /*
4008 * Pass through host's Machine Check Enable value to hw_cr4, which
4009 * is in force while we are in guest mode. Do not let guests control
4010 * this bit, even if host CR4.MCE == 0.
4011 */
4012 unsigned long hw_cr4 =
4013 (cr4_read_shadow() & X86_CR4_MCE) |
4014 (cr4 & ~X86_CR4_MCE) |
4015 (to_vmx(vcpu)->rmode.vm86_active ?
4016 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004017
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004018 if (cr4 & X86_CR4_VMXE) {
4019 /*
4020 * To use VMXON (and later other VMX instructions), a guest
4021 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4022 * So basically the check on whether to allow nested VMX
4023 * is here.
4024 */
4025 if (!nested_vmx_allowed(vcpu))
4026 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004027 }
4028 if (to_vmx(vcpu)->nested.vmxon &&
4029 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004030 return 1;
4031
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004032 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004033 if (enable_ept) {
4034 if (!is_paging(vcpu)) {
4035 hw_cr4 &= ~X86_CR4_PAE;
4036 hw_cr4 |= X86_CR4_PSE;
4037 } else if (!(cr4 & X86_CR4_PAE)) {
4038 hw_cr4 &= ~X86_CR4_PAE;
4039 }
4040 }
Sheng Yang14394422008-04-28 12:24:45 +08004041
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004042 if (!enable_unrestricted_guest && !is_paging(vcpu))
4043 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004044 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4045 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4046 * to be manually disabled when guest switches to non-paging
4047 * mode.
4048 *
4049 * If !enable_unrestricted_guest, the CPU is always running
4050 * with CR0.PG=1 and CR4 needs to be modified.
4051 * If enable_unrestricted_guest, the CPU automatically
4052 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004053 */
Huaitong Handdba2622016-03-22 16:51:15 +08004054 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004055
Sheng Yang14394422008-04-28 12:24:45 +08004056 vmcs_writel(CR4_READ_SHADOW, cr4);
4057 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004058 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004059}
4060
Avi Kivity6aa8b732006-12-10 02:21:36 -08004061static void vmx_get_segment(struct kvm_vcpu *vcpu,
4062 struct kvm_segment *var, int seg)
4063{
Avi Kivitya9179492011-01-03 14:28:52 +02004064 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004065 u32 ar;
4066
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004067 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004068 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004069 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004070 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004071 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004072 var->base = vmx_read_guest_seg_base(vmx, seg);
4073 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4074 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004075 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004076 var->base = vmx_read_guest_seg_base(vmx, seg);
4077 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4078 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4079 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004080 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004081 var->type = ar & 15;
4082 var->s = (ar >> 4) & 1;
4083 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004084 /*
4085 * Some userspaces do not preserve unusable property. Since usable
4086 * segment has to be present according to VMX spec we can use present
4087 * property to amend userspace bug by making unusable segment always
4088 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4089 * segment as unusable.
4090 */
4091 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004092 var->avl = (ar >> 12) & 1;
4093 var->l = (ar >> 13) & 1;
4094 var->db = (ar >> 14) & 1;
4095 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004096}
4097
Avi Kivitya9179492011-01-03 14:28:52 +02004098static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4099{
Avi Kivitya9179492011-01-03 14:28:52 +02004100 struct kvm_segment s;
4101
4102 if (to_vmx(vcpu)->rmode.vm86_active) {
4103 vmx_get_segment(vcpu, &s, seg);
4104 return s.base;
4105 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004106 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004107}
4108
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004109static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004110{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004111 struct vcpu_vmx *vmx = to_vmx(vcpu);
4112
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004113 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004114 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004115 else {
4116 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004117 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004118 }
Avi Kivity69c73022011-03-07 15:26:44 +02004119}
4120
Avi Kivity653e3102007-05-07 10:55:37 +03004121static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004122{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004123 u32 ar;
4124
Avi Kivityf0495f92012-06-07 17:06:10 +03004125 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004126 ar = 1 << 16;
4127 else {
4128 ar = var->type & 15;
4129 ar |= (var->s & 1) << 4;
4130 ar |= (var->dpl & 3) << 5;
4131 ar |= (var->present & 1) << 7;
4132 ar |= (var->avl & 1) << 12;
4133 ar |= (var->l & 1) << 13;
4134 ar |= (var->db & 1) << 14;
4135 ar |= (var->g & 1) << 15;
4136 }
Avi Kivity653e3102007-05-07 10:55:37 +03004137
4138 return ar;
4139}
4140
4141static void vmx_set_segment(struct kvm_vcpu *vcpu,
4142 struct kvm_segment *var, int seg)
4143{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004144 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004145 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004146
Avi Kivity2fb92db2011-04-27 19:42:18 +03004147 vmx_segment_cache_clear(vmx);
4148
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004149 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4150 vmx->rmode.segs[seg] = *var;
4151 if (seg == VCPU_SREG_TR)
4152 vmcs_write16(sf->selector, var->selector);
4153 else if (var->s)
4154 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004155 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004156 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004157
Avi Kivity653e3102007-05-07 10:55:37 +03004158 vmcs_writel(sf->base, var->base);
4159 vmcs_write32(sf->limit, var->limit);
4160 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004161
4162 /*
4163 * Fix the "Accessed" bit in AR field of segment registers for older
4164 * qemu binaries.
4165 * IA32 arch specifies that at the time of processor reset the
4166 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004167 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004168 * state vmexit when "unrestricted guest" mode is turned on.
4169 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4170 * tree. Newer qemu binaries with that qemu fix would not need this
4171 * kvm hack.
4172 */
4173 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004174 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004175
Gleb Natapovf924d662012-12-12 19:10:55 +02004176 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004177
4178out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004179 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004180}
4181
Avi Kivity6aa8b732006-12-10 02:21:36 -08004182static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4183{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004184 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004185
4186 *db = (ar >> 14) & 1;
4187 *l = (ar >> 13) & 1;
4188}
4189
Gleb Natapov89a27f42010-02-16 10:51:48 +02004190static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004191{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004192 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4193 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004194}
4195
Gleb Natapov89a27f42010-02-16 10:51:48 +02004196static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004198 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4199 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004200}
4201
Gleb Natapov89a27f42010-02-16 10:51:48 +02004202static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004203{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004204 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4205 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004206}
4207
Gleb Natapov89a27f42010-02-16 10:51:48 +02004208static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004209{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004210 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4211 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004212}
4213
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004214static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4215{
4216 struct kvm_segment var;
4217 u32 ar;
4218
4219 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004220 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004221 if (seg == VCPU_SREG_CS)
4222 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004223 ar = vmx_segment_access_rights(&var);
4224
4225 if (var.base != (var.selector << 4))
4226 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004227 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004228 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004229 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004230 return false;
4231
4232 return true;
4233}
4234
4235static bool code_segment_valid(struct kvm_vcpu *vcpu)
4236{
4237 struct kvm_segment cs;
4238 unsigned int cs_rpl;
4239
4240 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004241 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004242
Avi Kivity1872a3f2009-01-04 23:26:52 +02004243 if (cs.unusable)
4244 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004245 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004246 return false;
4247 if (!cs.s)
4248 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004249 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004250 if (cs.dpl > cs_rpl)
4251 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004252 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004253 if (cs.dpl != cs_rpl)
4254 return false;
4255 }
4256 if (!cs.present)
4257 return false;
4258
4259 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4260 return true;
4261}
4262
4263static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4264{
4265 struct kvm_segment ss;
4266 unsigned int ss_rpl;
4267
4268 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004269 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004270
Avi Kivity1872a3f2009-01-04 23:26:52 +02004271 if (ss.unusable)
4272 return true;
4273 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004274 return false;
4275 if (!ss.s)
4276 return false;
4277 if (ss.dpl != ss_rpl) /* DPL != RPL */
4278 return false;
4279 if (!ss.present)
4280 return false;
4281
4282 return true;
4283}
4284
4285static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4286{
4287 struct kvm_segment var;
4288 unsigned int rpl;
4289
4290 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004291 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004292
Avi Kivity1872a3f2009-01-04 23:26:52 +02004293 if (var.unusable)
4294 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004295 if (!var.s)
4296 return false;
4297 if (!var.present)
4298 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004299 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004300 if (var.dpl < rpl) /* DPL < RPL */
4301 return false;
4302 }
4303
4304 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4305 * rights flags
4306 */
4307 return true;
4308}
4309
4310static bool tr_valid(struct kvm_vcpu *vcpu)
4311{
4312 struct kvm_segment tr;
4313
4314 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4315
Avi Kivity1872a3f2009-01-04 23:26:52 +02004316 if (tr.unusable)
4317 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004318 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004319 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004320 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004321 return false;
4322 if (!tr.present)
4323 return false;
4324
4325 return true;
4326}
4327
4328static bool ldtr_valid(struct kvm_vcpu *vcpu)
4329{
4330 struct kvm_segment ldtr;
4331
4332 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4333
Avi Kivity1872a3f2009-01-04 23:26:52 +02004334 if (ldtr.unusable)
4335 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004336 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004337 return false;
4338 if (ldtr.type != 2)
4339 return false;
4340 if (!ldtr.present)
4341 return false;
4342
4343 return true;
4344}
4345
4346static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4347{
4348 struct kvm_segment cs, ss;
4349
4350 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4351 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4352
Nadav Amitb32a9912015-03-29 16:33:04 +03004353 return ((cs.selector & SEGMENT_RPL_MASK) ==
4354 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004355}
4356
4357/*
4358 * Check if guest state is valid. Returns true if valid, false if
4359 * not.
4360 * We assume that registers are always usable
4361 */
4362static bool guest_state_valid(struct kvm_vcpu *vcpu)
4363{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004364 if (enable_unrestricted_guest)
4365 return true;
4366
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004367 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004368 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004369 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4370 return false;
4371 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4372 return false;
4373 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4374 return false;
4375 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4376 return false;
4377 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4378 return false;
4379 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4380 return false;
4381 } else {
4382 /* protected mode guest state checks */
4383 if (!cs_ss_rpl_check(vcpu))
4384 return false;
4385 if (!code_segment_valid(vcpu))
4386 return false;
4387 if (!stack_segment_valid(vcpu))
4388 return false;
4389 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4390 return false;
4391 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4392 return false;
4393 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4394 return false;
4395 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4396 return false;
4397 if (!tr_valid(vcpu))
4398 return false;
4399 if (!ldtr_valid(vcpu))
4400 return false;
4401 }
4402 /* TODO:
4403 * - Add checks on RIP
4404 * - Add checks on RFLAGS
4405 */
4406
4407 return true;
4408}
4409
Mike Dayd77c26f2007-10-08 09:02:08 -04004410static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004411{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004412 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004413 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004414 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004415
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004416 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004417 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004418 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4419 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004420 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004421 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004422 r = kvm_write_guest_page(kvm, fn++, &data,
4423 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004424 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004425 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004426 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4427 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004428 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004429 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4430 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004431 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004432 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004433 r = kvm_write_guest_page(kvm, fn, &data,
4434 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4435 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004436out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004437 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004438 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004439}
4440
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004441static int init_rmode_identity_map(struct kvm *kvm)
4442{
Tang Chenf51770e2014-09-16 18:41:59 +08004443 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004444 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004445 u32 tmp;
4446
Avi Kivity089d0342009-03-23 18:26:32 +02004447 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004448 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004449
4450 /* Protect kvm->arch.ept_identity_pagetable_done. */
4451 mutex_lock(&kvm->slots_lock);
4452
Tang Chenf51770e2014-09-16 18:41:59 +08004453 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004454 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004455
Sheng Yangb927a3c2009-07-21 10:42:48 +08004456 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004457
4458 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004459 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004460 goto out2;
4461
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004462 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004463 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4464 if (r < 0)
4465 goto out;
4466 /* Set up identity-mapping pagetable for EPT in real mode */
4467 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4468 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4469 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4470 r = kvm_write_guest_page(kvm, identity_map_pfn,
4471 &tmp, i * sizeof(tmp), sizeof(tmp));
4472 if (r < 0)
4473 goto out;
4474 }
4475 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004476
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004477out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004478 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004479
4480out2:
4481 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004482 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004483}
4484
Avi Kivity6aa8b732006-12-10 02:21:36 -08004485static void seg_setup(int seg)
4486{
Mathias Krause772e0312012-08-30 01:30:19 +02004487 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004488 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004489
4490 vmcs_write16(sf->selector, 0);
4491 vmcs_writel(sf->base, 0);
4492 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004493 ar = 0x93;
4494 if (seg == VCPU_SREG_CS)
4495 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004496
4497 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004498}
4499
Sheng Yangf78e0e22007-10-29 09:40:42 +08004500static int alloc_apic_access_page(struct kvm *kvm)
4501{
Xiao Guangrong44841412012-09-07 14:14:20 +08004502 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004503 int r = 0;
4504
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004505 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004506 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004507 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004508 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4509 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004510 if (r)
4511 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004512
Tang Chen73a6d942014-09-11 13:38:00 +08004513 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004514 if (is_error_page(page)) {
4515 r = -EFAULT;
4516 goto out;
4517 }
4518
Tang Chenc24ae0d2014-09-24 15:57:58 +08004519 /*
4520 * Do not pin the page in memory, so that memory hot-unplug
4521 * is able to migrate it.
4522 */
4523 put_page(page);
4524 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004525out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004526 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004527 return r;
4528}
4529
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004530static int alloc_identity_pagetable(struct kvm *kvm)
4531{
Tang Chena255d472014-09-16 18:41:58 +08004532 /* Called with kvm->slots_lock held. */
4533
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004534 int r = 0;
4535
Tang Chena255d472014-09-16 18:41:58 +08004536 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4537
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004538 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4539 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004540
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004541 return r;
4542}
4543
Wanpeng Li991e7a02015-09-16 17:30:05 +08004544static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004545{
4546 int vpid;
4547
Avi Kivity919818a2009-03-23 18:01:29 +02004548 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004549 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004550 spin_lock(&vmx_vpid_lock);
4551 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004552 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004553 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004554 else
4555 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004556 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004557 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004558}
4559
Wanpeng Li991e7a02015-09-16 17:30:05 +08004560static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004561{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004562 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004563 return;
4564 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004565 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004566 spin_unlock(&vmx_vpid_lock);
4567}
4568
Yang Zhang8d146952013-01-25 10:18:50 +08004569#define MSR_TYPE_R 1
4570#define MSR_TYPE_W 2
4571static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4572 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004573{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004574 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004575
4576 if (!cpu_has_vmx_msr_bitmap())
4577 return;
4578
4579 /*
4580 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4581 * have the write-low and read-high bitmap offsets the wrong way round.
4582 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4583 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004584 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004585 if (type & MSR_TYPE_R)
4586 /* read-low */
4587 __clear_bit(msr, msr_bitmap + 0x000 / f);
4588
4589 if (type & MSR_TYPE_W)
4590 /* write-low */
4591 __clear_bit(msr, msr_bitmap + 0x800 / f);
4592
Sheng Yang25c5f222008-03-28 13:18:56 +08004593 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4594 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004595 if (type & MSR_TYPE_R)
4596 /* read-high */
4597 __clear_bit(msr, msr_bitmap + 0x400 / f);
4598
4599 if (type & MSR_TYPE_W)
4600 /* write-high */
4601 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4602
4603 }
4604}
4605
Wincy Vanf2b93282015-02-03 23:56:03 +08004606/*
4607 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4608 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4609 */
4610static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4611 unsigned long *msr_bitmap_nested,
4612 u32 msr, int type)
4613{
4614 int f = sizeof(unsigned long);
4615
4616 if (!cpu_has_vmx_msr_bitmap()) {
4617 WARN_ON(1);
4618 return;
4619 }
4620
4621 /*
4622 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4623 * have the write-low and read-high bitmap offsets the wrong way round.
4624 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4625 */
4626 if (msr <= 0x1fff) {
4627 if (type & MSR_TYPE_R &&
4628 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4629 /* read-low */
4630 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4631
4632 if (type & MSR_TYPE_W &&
4633 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4634 /* write-low */
4635 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4636
4637 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4638 msr &= 0x1fff;
4639 if (type & MSR_TYPE_R &&
4640 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4641 /* read-high */
4642 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4643
4644 if (type & MSR_TYPE_W &&
4645 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4646 /* write-high */
4647 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4648
4649 }
4650}
4651
Avi Kivity58972972009-02-24 22:26:47 +02004652static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4653{
4654 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004655 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4656 msr, MSR_TYPE_R | MSR_TYPE_W);
4657 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4658 msr, MSR_TYPE_R | MSR_TYPE_W);
4659}
4660
Radim Krčmář2e69f862016-09-29 22:41:32 +02004661static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004662{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004663 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004664 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004665 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004666 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004667 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004668 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004669 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004670 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004671 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004672 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004673 }
Avi Kivity58972972009-02-24 22:26:47 +02004674}
4675
Andrey Smetanind62caab2015-11-10 15:36:33 +03004676static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004677{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004678 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004679}
4680
Wincy Van705699a2015-02-03 23:58:17 +08004681static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4682{
4683 struct vcpu_vmx *vmx = to_vmx(vcpu);
4684 int max_irr;
4685 void *vapic_page;
4686 u16 status;
4687
4688 if (vmx->nested.pi_desc &&
4689 vmx->nested.pi_pending) {
4690 vmx->nested.pi_pending = false;
4691 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4692 return 0;
4693
4694 max_irr = find_last_bit(
4695 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4696
4697 if (max_irr == 256)
4698 return 0;
4699
4700 vapic_page = kmap(vmx->nested.virtual_apic_page);
4701 if (!vapic_page) {
4702 WARN_ON(1);
4703 return -ENOMEM;
4704 }
4705 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4706 kunmap(vmx->nested.virtual_apic_page);
4707
4708 status = vmcs_read16(GUEST_INTR_STATUS);
4709 if ((u8)max_irr > ((u8)status & 0xff)) {
4710 status &= ~0xff;
4711 status |= (u8)max_irr;
4712 vmcs_write16(GUEST_INTR_STATUS, status);
4713 }
4714 }
4715 return 0;
4716}
4717
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004718static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4719{
4720#ifdef CONFIG_SMP
4721 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004722 struct vcpu_vmx *vmx = to_vmx(vcpu);
4723
4724 /*
4725 * Currently, we don't support urgent interrupt,
4726 * all interrupts are recognized as non-urgent
4727 * interrupt, so we cannot post interrupts when
4728 * 'SN' is set.
4729 *
4730 * If the vcpu is in guest mode, it means it is
4731 * running instead of being scheduled out and
4732 * waiting in the run queue, and that's the only
4733 * case when 'SN' is set currently, warning if
4734 * 'SN' is set.
4735 */
4736 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4737
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004738 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4739 POSTED_INTR_VECTOR);
4740 return true;
4741 }
4742#endif
4743 return false;
4744}
4745
Wincy Van705699a2015-02-03 23:58:17 +08004746static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4747 int vector)
4748{
4749 struct vcpu_vmx *vmx = to_vmx(vcpu);
4750
4751 if (is_guest_mode(vcpu) &&
4752 vector == vmx->nested.posted_intr_nv) {
4753 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004754 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004755 /*
4756 * If a posted intr is not recognized by hardware,
4757 * we will accomplish it in the next vmentry.
4758 */
4759 vmx->nested.pi_pending = true;
4760 kvm_make_request(KVM_REQ_EVENT, vcpu);
4761 return 0;
4762 }
4763 return -1;
4764}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004765/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004766 * Send interrupt to vcpu via posted interrupt way.
4767 * 1. If target vcpu is running(non-root mode), send posted interrupt
4768 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4769 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4770 * interrupt from PIR in next vmentry.
4771 */
4772static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4773{
4774 struct vcpu_vmx *vmx = to_vmx(vcpu);
4775 int r;
4776
Wincy Van705699a2015-02-03 23:58:17 +08004777 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4778 if (!r)
4779 return;
4780
Yang Zhanga20ed542013-04-11 19:25:15 +08004781 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4782 return;
4783
4784 r = pi_test_and_set_on(&vmx->pi_desc);
4785 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004786 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004787 kvm_vcpu_kick(vcpu);
4788}
4789
4790static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4791{
4792 struct vcpu_vmx *vmx = to_vmx(vcpu);
4793
Paolo Bonziniad361092016-09-20 16:15:05 +02004794 if (!pi_test_on(&vmx->pi_desc))
Yang Zhanga20ed542013-04-11 19:25:15 +08004795 return;
4796
Paolo Bonziniad361092016-09-20 16:15:05 +02004797 pi_clear_on(&vmx->pi_desc);
4798 /*
4799 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
4800 * But on x86 this is just a compiler barrier anyway.
4801 */
4802 smp_mb__after_atomic();
Yang Zhanga20ed542013-04-11 19:25:15 +08004803 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4804}
4805
Avi Kivity6aa8b732006-12-10 02:21:36 -08004806/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004807 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4808 * will not change in the lifetime of the guest.
4809 * Note that host-state that does change is set elsewhere. E.g., host-state
4810 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4811 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004812static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004813{
4814 u32 low32, high32;
4815 unsigned long tmpl;
4816 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004817 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004818
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004819 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004820 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4821
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004822 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004823 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004824 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4825 vmx->host_state.vmcs_host_cr4 = cr4;
4826
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004827 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004828#ifdef CONFIG_X86_64
4829 /*
4830 * Load null selectors, so we can avoid reloading them in
4831 * __vmx_load_host_state(), in case userspace uses the null selectors
4832 * too (the expected case).
4833 */
4834 vmcs_write16(HOST_DS_SELECTOR, 0);
4835 vmcs_write16(HOST_ES_SELECTOR, 0);
4836#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004837 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4838 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004839#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004840 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4841 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4842
4843 native_store_idt(&dt);
4844 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004845 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004846
Avi Kivity83287ea422012-09-16 15:10:57 +03004847 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004848
4849 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4850 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4851 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4852 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4853
4854 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4855 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4856 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4857 }
4858}
4859
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004860static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4861{
4862 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4863 if (enable_ept)
4864 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004865 if (is_guest_mode(&vmx->vcpu))
4866 vmx->vcpu.arch.cr4_guest_owned_bits &=
4867 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004868 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4869}
4870
Yang Zhang01e439b2013-04-11 19:25:12 +08004871static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4872{
4873 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4874
Andrey Smetanind62caab2015-11-10 15:36:33 +03004875 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004876 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004877 /* Enable the preemption timer dynamically */
4878 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004879 return pin_based_exec_ctrl;
4880}
4881
Andrey Smetanind62caab2015-11-10 15:36:33 +03004882static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4883{
4884 struct vcpu_vmx *vmx = to_vmx(vcpu);
4885
4886 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004887 if (cpu_has_secondary_exec_ctrls()) {
4888 if (kvm_vcpu_apicv_active(vcpu))
4889 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4890 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4891 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4892 else
4893 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4894 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4895 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4896 }
4897
4898 if (cpu_has_vmx_msr_bitmap())
4899 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004900}
4901
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004902static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4903{
4904 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004905
4906 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4907 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4908
Paolo Bonzini35754c92015-07-29 12:05:37 +02004909 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004910 exec_control &= ~CPU_BASED_TPR_SHADOW;
4911#ifdef CONFIG_X86_64
4912 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4913 CPU_BASED_CR8_LOAD_EXITING;
4914#endif
4915 }
4916 if (!enable_ept)
4917 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4918 CPU_BASED_CR3_LOAD_EXITING |
4919 CPU_BASED_INVLPG_EXITING;
4920 return exec_control;
4921}
4922
4923static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4924{
4925 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004926 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004927 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4928 if (vmx->vpid == 0)
4929 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4930 if (!enable_ept) {
4931 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4932 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004933 /* Enable INVPCID for non-ept guests may cause performance regression. */
4934 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004935 }
4936 if (!enable_unrestricted_guest)
4937 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4938 if (!ple_gap)
4939 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004940 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004941 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4942 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004943 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004944 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4945 (handle_vmptrld).
4946 We can NOT enable shadow_vmcs here because we don't have yet
4947 a current VMCS12
4948 */
4949 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004950
4951 if (!enable_pml)
4952 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004953
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004954 return exec_control;
4955}
4956
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004957static void ept_set_mmio_spte_mask(void)
4958{
4959 /*
4960 * EPT Misconfigurations can be generated if the value of bits 2:0
4961 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004962 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004963 * spte.
4964 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004965 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004966}
4967
Wanpeng Lif53cd632014-12-02 19:14:58 +08004968#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004969/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004970 * Sets up the vmcs for emulated real mode.
4971 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004972static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004973{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004974#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004975 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004976#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004977 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004978
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004980 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4981 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004982
Abel Gordon4607c2d2013-04-18 14:35:55 +03004983 if (enable_shadow_vmcs) {
4984 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4985 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4986 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004987 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004988 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004989
Avi Kivity6aa8b732006-12-10 02:21:36 -08004990 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4991
Avi Kivity6aa8b732006-12-10 02:21:36 -08004992 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004993 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004994 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004995
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004996 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004997
Dan Williamsdfa169b2016-06-02 11:17:24 -07004998 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004999 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5000 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005001 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005002
Andrey Smetanind62caab2015-11-10 15:36:33 +03005003 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005004 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5005 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5006 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5007 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5008
5009 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005010
Li RongQing0bcf2612015-12-03 13:29:34 +08005011 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005012 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005013 }
5014
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005015 if (ple_gap) {
5016 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005017 vmx->ple_window = ple_window;
5018 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005019 }
5020
Xiao Guangrongc3707952011-07-12 03:28:04 +08005021 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5022 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005023 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5024
Avi Kivity9581d442010-10-19 16:46:55 +02005025 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5026 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005027 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005028#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005029 rdmsrl(MSR_FS_BASE, a);
5030 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5031 rdmsrl(MSR_GS_BASE, a);
5032 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5033#else
5034 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5035 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5036#endif
5037
Eddie Dong2cc51562007-05-21 07:28:09 +03005038 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5039 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005040 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005041 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005042 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005043
Radim Krčmář74545702015-04-27 15:11:25 +02005044 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5045 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005046
Paolo Bonzini03916db2014-07-24 14:21:57 +02005047 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005048 u32 index = vmx_msr_index[i];
5049 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005050 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005051
5052 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5053 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005054 if (wrmsr_safe(index, data_low, data_high) < 0)
5055 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005056 vmx->guest_msrs[j].index = i;
5057 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005058 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005059 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005060 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005061
Gleb Natapov2961e8762013-11-25 15:37:13 +02005062
5063 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005064
5065 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005066 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005067
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005068 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005069 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005070
Wanpeng Lif53cd632014-12-02 19:14:58 +08005071 if (vmx_xsaves_supported())
5072 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5073
Peter Feiner4e595162016-07-07 14:49:58 -07005074 if (enable_pml) {
5075 ASSERT(vmx->pml_pg);
5076 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5077 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5078 }
5079
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005080 return 0;
5081}
5082
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005083static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005084{
5085 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005086 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005087 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005088
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005089 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005090
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005091 vmx->soft_vnmi_blocked = 0;
5092
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005093 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005094 kvm_set_cr8(vcpu, 0);
5095
5096 if (!init_event) {
5097 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5098 MSR_IA32_APICBASE_ENABLE;
5099 if (kvm_vcpu_is_reset_bsp(vcpu))
5100 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5101 apic_base_msr.host_initiated = true;
5102 kvm_set_apic_base(vcpu, &apic_base_msr);
5103 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005104
Avi Kivity2fb92db2011-04-27 19:42:18 +03005105 vmx_segment_cache_clear(vmx);
5106
Avi Kivity5706be02008-08-20 15:07:31 +03005107 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005108 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005109 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005110
5111 seg_setup(VCPU_SREG_DS);
5112 seg_setup(VCPU_SREG_ES);
5113 seg_setup(VCPU_SREG_FS);
5114 seg_setup(VCPU_SREG_GS);
5115 seg_setup(VCPU_SREG_SS);
5116
5117 vmcs_write16(GUEST_TR_SELECTOR, 0);
5118 vmcs_writel(GUEST_TR_BASE, 0);
5119 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5120 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5121
5122 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5123 vmcs_writel(GUEST_LDTR_BASE, 0);
5124 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5125 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5126
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005127 if (!init_event) {
5128 vmcs_write32(GUEST_SYSENTER_CS, 0);
5129 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5130 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5131 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5132 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005133
5134 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005135 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005136
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005137 vmcs_writel(GUEST_GDTR_BASE, 0);
5138 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5139
5140 vmcs_writel(GUEST_IDTR_BASE, 0);
5141 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5142
Anthony Liguori443381a2010-12-06 10:53:38 -06005143 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005144 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005145 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005146
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005147 setup_msrs(vmx);
5148
Avi Kivity6aa8b732006-12-10 02:21:36 -08005149 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5150
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005151 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005152 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005153 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005154 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005155 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005156 vmcs_write32(TPR_THRESHOLD, 0);
5157 }
5158
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005159 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005160
Andrey Smetanind62caab2015-11-10 15:36:33 +03005161 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005162 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5163
Sheng Yang2384d2b2008-01-17 15:14:33 +08005164 if (vmx->vpid != 0)
5165 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5166
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005167 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005168 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005169 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005170 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005171 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005172 vmx_fpu_activate(vcpu);
5173 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005174
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005175 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005176}
5177
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005178/*
5179 * In nested virtualization, check if L1 asked to exit on external interrupts.
5180 * For most existing hypervisors, this will always return true.
5181 */
5182static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5183{
5184 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5185 PIN_BASED_EXT_INTR_MASK;
5186}
5187
Bandan Das77b0f5d2014-04-19 18:17:45 -04005188/*
5189 * In nested virtualization, check if L1 has set
5190 * VM_EXIT_ACK_INTR_ON_EXIT
5191 */
5192static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5193{
5194 return get_vmcs12(vcpu)->vm_exit_controls &
5195 VM_EXIT_ACK_INTR_ON_EXIT;
5196}
5197
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005198static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5199{
5200 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5201 PIN_BASED_NMI_EXITING;
5202}
5203
Jan Kiszkac9a79532014-03-07 20:03:15 +01005204static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005205{
5206 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005207
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005208 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5209 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5210 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5211}
5212
Jan Kiszkac9a79532014-03-07 20:03:15 +01005213static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005214{
5215 u32 cpu_based_vm_exec_control;
5216
Jan Kiszkac9a79532014-03-07 20:03:15 +01005217 if (!cpu_has_virtual_nmis() ||
5218 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5219 enable_irq_window(vcpu);
5220 return;
5221 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005222
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005223 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5224 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5225 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5226}
5227
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005228static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005229{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005230 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005231 uint32_t intr;
5232 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005233
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005234 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005235
Avi Kivityfa89a812008-09-01 15:57:51 +03005236 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005237 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005238 int inc_eip = 0;
5239 if (vcpu->arch.interrupt.soft)
5240 inc_eip = vcpu->arch.event_exit_inst_len;
5241 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005242 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005243 return;
5244 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005245 intr = irq | INTR_INFO_VALID_MASK;
5246 if (vcpu->arch.interrupt.soft) {
5247 intr |= INTR_TYPE_SOFT_INTR;
5248 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5249 vmx->vcpu.arch.event_exit_inst_len);
5250 } else
5251 intr |= INTR_TYPE_EXT_INTR;
5252 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005253}
5254
Sheng Yangf08864b2008-05-15 18:23:25 +08005255static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5256{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005257 struct vcpu_vmx *vmx = to_vmx(vcpu);
5258
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005259 if (!is_guest_mode(vcpu)) {
5260 if (!cpu_has_virtual_nmis()) {
5261 /*
5262 * Tracking the NMI-blocked state in software is built upon
5263 * finding the next open IRQ window. This, in turn, depends on
5264 * well-behaving guests: They have to keep IRQs disabled at
5265 * least as long as the NMI handler runs. Otherwise we may
5266 * cause NMI nesting, maybe breaking the guest. But as this is
5267 * highly unlikely, we can live with the residual risk.
5268 */
5269 vmx->soft_vnmi_blocked = 1;
5270 vmx->vnmi_blocked_time = 0;
5271 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005272
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005273 ++vcpu->stat.nmi_injections;
5274 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005275 }
5276
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005277 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005278 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005279 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005280 return;
5281 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005282
Sheng Yangf08864b2008-05-15 18:23:25 +08005283 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5284 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005285}
5286
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005287static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5288{
5289 if (!cpu_has_virtual_nmis())
5290 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005291 if (to_vmx(vcpu)->nmi_known_unmasked)
5292 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005293 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005294}
5295
5296static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5297{
5298 struct vcpu_vmx *vmx = to_vmx(vcpu);
5299
5300 if (!cpu_has_virtual_nmis()) {
5301 if (vmx->soft_vnmi_blocked != masked) {
5302 vmx->soft_vnmi_blocked = masked;
5303 vmx->vnmi_blocked_time = 0;
5304 }
5305 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005306 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005307 if (masked)
5308 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5309 GUEST_INTR_STATE_NMI);
5310 else
5311 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5312 GUEST_INTR_STATE_NMI);
5313 }
5314}
5315
Jan Kiszka2505dc92013-04-14 12:12:47 +02005316static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5317{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005318 if (to_vmx(vcpu)->nested.nested_run_pending)
5319 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005320
Jan Kiszka2505dc92013-04-14 12:12:47 +02005321 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5322 return 0;
5323
5324 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5325 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5326 | GUEST_INTR_STATE_NMI));
5327}
5328
Gleb Natapov78646122009-03-23 12:12:11 +02005329static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5330{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005331 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5332 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005333 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5334 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005335}
5336
Izik Eiduscbc94022007-10-25 00:29:55 +02005337static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5338{
5339 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005340
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005341 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5342 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005343 if (ret)
5344 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005345 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005346 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005347}
5348
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005349static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005350{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005351 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005352 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005353 /*
5354 * Update instruction length as we may reinject the exception
5355 * from user space while in guest debugging mode.
5356 */
5357 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5358 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005359 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005360 return false;
5361 /* fall through */
5362 case DB_VECTOR:
5363 if (vcpu->guest_debug &
5364 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5365 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005366 /* fall through */
5367 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005368 case OF_VECTOR:
5369 case BR_VECTOR:
5370 case UD_VECTOR:
5371 case DF_VECTOR:
5372 case SS_VECTOR:
5373 case GP_VECTOR:
5374 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005375 return true;
5376 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005377 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005378 return false;
5379}
5380
5381static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5382 int vec, u32 err_code)
5383{
5384 /*
5385 * Instruction with address size override prefix opcode 0x67
5386 * Cause the #SS fault with 0 error code in VM86 mode.
5387 */
5388 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5389 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5390 if (vcpu->arch.halt_request) {
5391 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005392 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005393 }
5394 return 1;
5395 }
5396 return 0;
5397 }
5398
5399 /*
5400 * Forward all other exceptions that are valid in real mode.
5401 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5402 * the required debugging infrastructure rework.
5403 */
5404 kvm_queue_exception(vcpu, vec);
5405 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005406}
5407
Andi Kleena0861c02009-06-08 17:37:09 +08005408/*
5409 * Trigger machine check on the host. We assume all the MSRs are already set up
5410 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5411 * We pass a fake environment to the machine check handler because we want
5412 * the guest to be always treated like user space, no matter what context
5413 * it used internally.
5414 */
5415static void kvm_machine_check(void)
5416{
5417#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5418 struct pt_regs regs = {
5419 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5420 .flags = X86_EFLAGS_IF,
5421 };
5422
5423 do_machine_check(&regs, 0);
5424#endif
5425}
5426
Avi Kivity851ba692009-08-24 11:10:17 +03005427static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005428{
5429 /* already handled by vcpu_run */
5430 return 1;
5431}
5432
Avi Kivity851ba692009-08-24 11:10:17 +03005433static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005434{
Avi Kivity1155f762007-11-22 11:30:47 +02005435 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005436 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005437 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005438 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005439 u32 vect_info;
5440 enum emulation_result er;
5441
Avi Kivity1155f762007-11-22 11:30:47 +02005442 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005443 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005444
Andi Kleena0861c02009-06-08 17:37:09 +08005445 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005446 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005447
Jan Kiszkae4a41882008-09-26 09:30:46 +02005448 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005449 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005450
5451 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005452 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005453 return 1;
5454 }
5455
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005456 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005457 if (is_guest_mode(vcpu)) {
5458 kvm_queue_exception(vcpu, UD_VECTOR);
5459 return 1;
5460 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005461 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005462 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005463 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005464 return 1;
5465 }
5466
Avi Kivity6aa8b732006-12-10 02:21:36 -08005467 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005468 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005469 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005470
5471 /*
5472 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5473 * MMIO, it is better to report an internal error.
5474 * See the comments in vmx_handle_exit.
5475 */
5476 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5477 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5478 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5479 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005480 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005481 vcpu->run->internal.data[0] = vect_info;
5482 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005483 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005484 return 0;
5485 }
5486
Avi Kivity6aa8b732006-12-10 02:21:36 -08005487 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005488 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005489 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005490 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005491 trace_kvm_page_fault(cr2, error_code);
5492
Gleb Natapov3298b752009-05-11 13:35:46 +03005493 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005494 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005495 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005496 }
5497
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005498 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005499
5500 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5501 return handle_rmode_exception(vcpu, ex_no, error_code);
5502
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005503 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005504 case AC_VECTOR:
5505 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5506 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005507 case DB_VECTOR:
5508 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5509 if (!(vcpu->guest_debug &
5510 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005511 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005512 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005513 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5514 skip_emulated_instruction(vcpu);
5515
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005516 kvm_queue_exception(vcpu, DB_VECTOR);
5517 return 1;
5518 }
5519 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5520 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5521 /* fall through */
5522 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005523 /*
5524 * Update instruction length as we may reinject #BP from
5525 * user space while in guest debugging mode. Reading it for
5526 * #DB as well causes no harm, it is not used in that case.
5527 */
5528 vmx->vcpu.arch.event_exit_inst_len =
5529 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005530 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005531 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005532 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5533 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005534 break;
5535 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005536 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5537 kvm_run->ex.exception = ex_no;
5538 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005539 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005540 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005541 return 0;
5542}
5543
Avi Kivity851ba692009-08-24 11:10:17 +03005544static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005545{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005546 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005547 return 1;
5548}
5549
Avi Kivity851ba692009-08-24 11:10:17 +03005550static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005551{
Avi Kivity851ba692009-08-24 11:10:17 +03005552 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005553 return 0;
5554}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005555
Avi Kivity851ba692009-08-24 11:10:17 +03005556static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005557{
He, Qingbfdaab02007-09-12 14:18:28 +08005558 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005559 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005560 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005561
He, Qingbfdaab02007-09-12 14:18:28 +08005562 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005563 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005564 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005565
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005566 ++vcpu->stat.io_exits;
5567
5568 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005569 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005570
5571 port = exit_qualification >> 16;
5572 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005573 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005574
5575 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005576}
5577
Ingo Molnar102d8322007-02-19 14:37:47 +02005578static void
5579vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5580{
5581 /*
5582 * Patch in the VMCALL instruction:
5583 */
5584 hypercall[0] = 0x0f;
5585 hypercall[1] = 0x01;
5586 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005587}
5588
Wincy Vanb9c237b2015-02-03 23:56:30 +08005589static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005590{
5591 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005592 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005593
Wincy Vanb9c237b2015-02-03 23:56:30 +08005594 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005595 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5596 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5597 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5598 return (val & always_on) == always_on;
5599}
5600
Guo Chao0fa06072012-06-28 15:16:19 +08005601/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005602static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5603{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005604 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005605 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5606 unsigned long orig_val = val;
5607
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005608 /*
5609 * We get here when L2 changed cr0 in a way that did not change
5610 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005611 * but did change L0 shadowed bits. So we first calculate the
5612 * effective cr0 value that L1 would like to write into the
5613 * hardware. It consists of the L2-owned bits from the new
5614 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005615 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005616 val = (val & ~vmcs12->cr0_guest_host_mask) |
5617 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5618
Wincy Vanb9c237b2015-02-03 23:56:30 +08005619 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005620 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005621
5622 if (kvm_set_cr0(vcpu, val))
5623 return 1;
5624 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005625 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005626 } else {
5627 if (to_vmx(vcpu)->nested.vmxon &&
5628 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5629 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005630 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005631 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005632}
5633
5634static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5635{
5636 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005637 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5638 unsigned long orig_val = val;
5639
5640 /* analogously to handle_set_cr0 */
5641 val = (val & ~vmcs12->cr4_guest_host_mask) |
5642 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5643 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005644 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005645 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005646 return 0;
5647 } else
5648 return kvm_set_cr4(vcpu, val);
5649}
5650
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005651/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005652static void handle_clts(struct kvm_vcpu *vcpu)
5653{
5654 if (is_guest_mode(vcpu)) {
5655 /*
5656 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5657 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5658 * just pretend it's off (also in arch.cr0 for fpu_activate).
5659 */
5660 vmcs_writel(CR0_READ_SHADOW,
5661 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5662 vcpu->arch.cr0 &= ~X86_CR0_TS;
5663 } else
5664 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5665}
5666
Avi Kivity851ba692009-08-24 11:10:17 +03005667static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005668{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005669 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005670 int cr;
5671 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005672 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005673
He, Qingbfdaab02007-09-12 14:18:28 +08005674 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005675 cr = exit_qualification & 15;
5676 reg = (exit_qualification >> 8) & 15;
5677 switch ((exit_qualification >> 4) & 3) {
5678 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005679 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005680 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005681 switch (cr) {
5682 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005683 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005684 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005685 return 1;
5686 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005687 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005688 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005689 return 1;
5690 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005691 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005692 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005693 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005694 case 8: {
5695 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005696 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005697 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005698 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005699 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005700 return 1;
5701 if (cr8_prev <= cr8)
5702 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005703 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005704 return 0;
5705 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005706 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005707 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005708 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005709 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005710 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005711 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005712 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005713 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005714 case 1: /*mov from cr*/
5715 switch (cr) {
5716 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005717 val = kvm_read_cr3(vcpu);
5718 kvm_register_write(vcpu, reg, val);
5719 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005720 skip_emulated_instruction(vcpu);
5721 return 1;
5722 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005723 val = kvm_get_cr8(vcpu);
5724 kvm_register_write(vcpu, reg, val);
5725 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005726 skip_emulated_instruction(vcpu);
5727 return 1;
5728 }
5729 break;
5730 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005731 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005732 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005733 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005734
5735 skip_emulated_instruction(vcpu);
5736 return 1;
5737 default:
5738 break;
5739 }
Avi Kivity851ba692009-08-24 11:10:17 +03005740 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005741 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005742 (int)(exit_qualification >> 4) & 3, cr);
5743 return 0;
5744}
5745
Avi Kivity851ba692009-08-24 11:10:17 +03005746static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005747{
He, Qingbfdaab02007-09-12 14:18:28 +08005748 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005749 int dr, dr7, reg;
5750
5751 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5752 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5753
5754 /* First, if DR does not exist, trigger UD */
5755 if (!kvm_require_dr(vcpu, dr))
5756 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005757
Jan Kiszkaf2483412010-01-20 18:20:20 +01005758 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005759 if (!kvm_require_cpl(vcpu, 0))
5760 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005761 dr7 = vmcs_readl(GUEST_DR7);
5762 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005763 /*
5764 * As the vm-exit takes precedence over the debug trap, we
5765 * need to emulate the latter, either for the host or the
5766 * guest debugging itself.
5767 */
5768 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005769 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005770 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005771 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005772 vcpu->run->debug.arch.exception = DB_VECTOR;
5773 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005774 return 0;
5775 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005776 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005777 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005778 kvm_queue_exception(vcpu, DB_VECTOR);
5779 return 1;
5780 }
5781 }
5782
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005783 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005784 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5785 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005786
5787 /*
5788 * No more DR vmexits; force a reload of the debug registers
5789 * and reenter on this instruction. The next vmexit will
5790 * retrieve the full state of the debug registers.
5791 */
5792 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5793 return 1;
5794 }
5795
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005796 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5797 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005798 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005799
5800 if (kvm_get_dr(vcpu, dr, &val))
5801 return 1;
5802 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005803 } else
Nadav Amit57773922014-06-18 17:19:23 +03005804 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005805 return 1;
5806
Avi Kivity6aa8b732006-12-10 02:21:36 -08005807 skip_emulated_instruction(vcpu);
5808 return 1;
5809}
5810
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005811static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5812{
5813 return vcpu->arch.dr6;
5814}
5815
5816static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5817{
5818}
5819
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005820static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5821{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005822 get_debugreg(vcpu->arch.db[0], 0);
5823 get_debugreg(vcpu->arch.db[1], 1);
5824 get_debugreg(vcpu->arch.db[2], 2);
5825 get_debugreg(vcpu->arch.db[3], 3);
5826 get_debugreg(vcpu->arch.dr6, 6);
5827 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5828
5829 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005830 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005831}
5832
Gleb Natapov020df072010-04-13 10:05:23 +03005833static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5834{
5835 vmcs_writel(GUEST_DR7, val);
5836}
5837
Avi Kivity851ba692009-08-24 11:10:17 +03005838static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005839{
Kyle Huey6a908b62016-11-29 12:40:37 -08005840 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005841}
5842
Avi Kivity851ba692009-08-24 11:10:17 +03005843static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005844{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005845 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005846 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005847
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005848 msr_info.index = ecx;
5849 msr_info.host_initiated = false;
5850 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005851 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005852 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005853 return 1;
5854 }
5855
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005856 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005857
Avi Kivity6aa8b732006-12-10 02:21:36 -08005858 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005859 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5860 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005861 skip_emulated_instruction(vcpu);
5862 return 1;
5863}
5864
Avi Kivity851ba692009-08-24 11:10:17 +03005865static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005866{
Will Auld8fe8ab42012-11-29 12:42:12 -08005867 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005868 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5869 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5870 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005871
Will Auld8fe8ab42012-11-29 12:42:12 -08005872 msr.data = data;
5873 msr.index = ecx;
5874 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005875 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005876 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005877 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005878 return 1;
5879 }
5880
Avi Kivity59200272010-01-25 19:47:02 +02005881 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005882 skip_emulated_instruction(vcpu);
5883 return 1;
5884}
5885
Avi Kivity851ba692009-08-24 11:10:17 +03005886static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005887{
Avi Kivity3842d132010-07-27 12:30:24 +03005888 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005889 return 1;
5890}
5891
Avi Kivity851ba692009-08-24 11:10:17 +03005892static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005893{
Eddie Dong85f455f2007-07-06 12:20:49 +03005894 u32 cpu_based_vm_exec_control;
5895
5896 /* clear pending irq */
5897 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5898 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5899 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005900
Avi Kivity3842d132010-07-27 12:30:24 +03005901 kvm_make_request(KVM_REQ_EVENT, vcpu);
5902
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005903 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005904 return 1;
5905}
5906
Avi Kivity851ba692009-08-24 11:10:17 +03005907static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005908{
Avi Kivityd3bef152007-06-05 15:53:05 +03005909 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005910}
5911
Avi Kivity851ba692009-08-24 11:10:17 +03005912static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005913{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005914 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005915}
5916
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005917static int handle_invd(struct kvm_vcpu *vcpu)
5918{
Andre Przywara51d8b662010-12-21 11:12:02 +01005919 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005920}
5921
Avi Kivity851ba692009-08-24 11:10:17 +03005922static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005923{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005924 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005925
5926 kvm_mmu_invlpg(vcpu, exit_qualification);
5927 skip_emulated_instruction(vcpu);
5928 return 1;
5929}
5930
Avi Kivityfee84b02011-11-10 14:57:25 +02005931static int handle_rdpmc(struct kvm_vcpu *vcpu)
5932{
5933 int err;
5934
5935 err = kvm_rdpmc(vcpu);
5936 kvm_complete_insn_gp(vcpu, err);
5937
5938 return 1;
5939}
5940
Avi Kivity851ba692009-08-24 11:10:17 +03005941static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005942{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005943 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005944 return 1;
5945}
5946
Dexuan Cui2acf9232010-06-10 11:27:12 +08005947static int handle_xsetbv(struct kvm_vcpu *vcpu)
5948{
5949 u64 new_bv = kvm_read_edx_eax(vcpu);
5950 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5951
5952 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5953 skip_emulated_instruction(vcpu);
5954 return 1;
5955}
5956
Wanpeng Lif53cd632014-12-02 19:14:58 +08005957static int handle_xsaves(struct kvm_vcpu *vcpu)
5958{
5959 skip_emulated_instruction(vcpu);
5960 WARN(1, "this should never happen\n");
5961 return 1;
5962}
5963
5964static int handle_xrstors(struct kvm_vcpu *vcpu)
5965{
5966 skip_emulated_instruction(vcpu);
5967 WARN(1, "this should never happen\n");
5968 return 1;
5969}
5970
Avi Kivity851ba692009-08-24 11:10:17 +03005971static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005972{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005973 if (likely(fasteoi)) {
5974 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5975 int access_type, offset;
5976
5977 access_type = exit_qualification & APIC_ACCESS_TYPE;
5978 offset = exit_qualification & APIC_ACCESS_OFFSET;
5979 /*
5980 * Sane guest uses MOV to write EOI, with written value
5981 * not cared. So make a short-circuit here by avoiding
5982 * heavy instruction emulation.
5983 */
5984 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5985 (offset == APIC_EOI)) {
5986 kvm_lapic_set_eoi(vcpu);
5987 skip_emulated_instruction(vcpu);
5988 return 1;
5989 }
5990 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005991 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005992}
5993
Yang Zhangc7c9c562013-01-25 10:18:51 +08005994static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5995{
5996 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5997 int vector = exit_qualification & 0xff;
5998
5999 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6000 kvm_apic_set_eoi_accelerated(vcpu, vector);
6001 return 1;
6002}
6003
Yang Zhang83d4c282013-01-25 10:18:49 +08006004static int handle_apic_write(struct kvm_vcpu *vcpu)
6005{
6006 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6007 u32 offset = exit_qualification & 0xfff;
6008
6009 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6010 kvm_apic_write_nodecode(vcpu, offset);
6011 return 1;
6012}
6013
Avi Kivity851ba692009-08-24 11:10:17 +03006014static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006015{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006016 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006017 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006018 bool has_error_code = false;
6019 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006020 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006021 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006022
6023 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006024 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006025 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006026
6027 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6028
6029 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006030 if (reason == TASK_SWITCH_GATE && idt_v) {
6031 switch (type) {
6032 case INTR_TYPE_NMI_INTR:
6033 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006034 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006035 break;
6036 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006037 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006038 kvm_clear_interrupt_queue(vcpu);
6039 break;
6040 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006041 if (vmx->idt_vectoring_info &
6042 VECTORING_INFO_DELIVER_CODE_MASK) {
6043 has_error_code = true;
6044 error_code =
6045 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6046 }
6047 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006048 case INTR_TYPE_SOFT_EXCEPTION:
6049 kvm_clear_exception_queue(vcpu);
6050 break;
6051 default:
6052 break;
6053 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006054 }
Izik Eidus37817f22008-03-24 23:14:53 +02006055 tss_selector = exit_qualification;
6056
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006057 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6058 type != INTR_TYPE_EXT_INTR &&
6059 type != INTR_TYPE_NMI_INTR))
6060 skip_emulated_instruction(vcpu);
6061
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006062 if (kvm_task_switch(vcpu, tss_selector,
6063 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6064 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006065 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6066 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6067 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006068 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006069 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006070
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006071 /*
6072 * TODO: What about debug traps on tss switch?
6073 * Are we supposed to inject them and update dr6?
6074 */
6075
6076 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006077}
6078
Avi Kivity851ba692009-08-24 11:10:17 +03006079static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006080{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006081 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006082 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006083 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006084 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006085
Sheng Yangf9c617f2009-03-25 10:08:52 +08006086 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006087
Sheng Yang14394422008-04-28 12:24:45 +08006088 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006089 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006090 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6091 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6092 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006093 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006094 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6095 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006096 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6097 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006098 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006099 }
6100
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006101 /*
6102 * EPT violation happened while executing iret from NMI,
6103 * "blocked by NMI" bit has to be set before next VM entry.
6104 * There are errata that may cause this bit to not be set:
6105 * AAK134, BY25.
6106 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006107 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6108 cpu_has_virtual_nmis() &&
6109 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006110 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6111
Sheng Yang14394422008-04-28 12:24:45 +08006112 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006113 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006114
Bandan Dasd95c5562016-07-12 18:18:51 -04006115 /* it is a read fault? */
6116 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6117 /* it is a write fault? */
6118 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006119 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006120 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006121 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006122 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006123
Yang Zhang25d92082013-08-06 12:00:32 +03006124 vcpu->arch.exit_qualification = exit_qualification;
6125
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006126 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006127}
6128
Avi Kivity851ba692009-08-24 11:10:17 +03006129static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006130{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006131 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006132 gpa_t gpa;
6133
6134 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006135 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006136 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006137 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006138 return 1;
6139 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006140
Paolo Bonzini450869d2015-11-04 13:41:21 +01006141 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006142 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006143 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6144 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006145
6146 if (unlikely(ret == RET_MMIO_PF_INVALID))
6147 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6148
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006149 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006150 return 1;
6151
6152 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006153 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006154
Avi Kivity851ba692009-08-24 11:10:17 +03006155 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6156 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006157
6158 return 0;
6159}
6160
Avi Kivity851ba692009-08-24 11:10:17 +03006161static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006162{
6163 u32 cpu_based_vm_exec_control;
6164
6165 /* clear pending NMI */
6166 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6167 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6168 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6169 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006170 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006171
6172 return 1;
6173}
6174
Mohammed Gamal80ced182009-09-01 12:48:18 +02006175static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006176{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006177 struct vcpu_vmx *vmx = to_vmx(vcpu);
6178 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006179 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006180 u32 cpu_exec_ctrl;
6181 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006182 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006183
6184 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6185 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006186
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006187 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006188 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006189 return handle_interrupt_window(&vmx->vcpu);
6190
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006191 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6192 return 1;
6193
Gleb Natapov991eebf2013-04-11 12:10:51 +03006194 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006195
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006196 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006197 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006198 ret = 0;
6199 goto out;
6200 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006201
Avi Kivityde5f70e2012-06-12 20:22:28 +03006202 if (err != EMULATE_DONE) {
6203 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6204 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6205 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006206 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006207 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006208
Gleb Natapov8d76c492013-05-08 18:38:44 +03006209 if (vcpu->arch.halt_request) {
6210 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006211 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006212 goto out;
6213 }
6214
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006215 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006216 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006217 if (need_resched())
6218 schedule();
6219 }
6220
Mohammed Gamal80ced182009-09-01 12:48:18 +02006221out:
6222 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006223}
6224
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006225static int __grow_ple_window(int val)
6226{
6227 if (ple_window_grow < 1)
6228 return ple_window;
6229
6230 val = min(val, ple_window_actual_max);
6231
6232 if (ple_window_grow < ple_window)
6233 val *= ple_window_grow;
6234 else
6235 val += ple_window_grow;
6236
6237 return val;
6238}
6239
6240static int __shrink_ple_window(int val, int modifier, int minimum)
6241{
6242 if (modifier < 1)
6243 return ple_window;
6244
6245 if (modifier < ple_window)
6246 val /= modifier;
6247 else
6248 val -= modifier;
6249
6250 return max(val, minimum);
6251}
6252
6253static void grow_ple_window(struct kvm_vcpu *vcpu)
6254{
6255 struct vcpu_vmx *vmx = to_vmx(vcpu);
6256 int old = vmx->ple_window;
6257
6258 vmx->ple_window = __grow_ple_window(old);
6259
6260 if (vmx->ple_window != old)
6261 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006262
6263 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006264}
6265
6266static void shrink_ple_window(struct kvm_vcpu *vcpu)
6267{
6268 struct vcpu_vmx *vmx = to_vmx(vcpu);
6269 int old = vmx->ple_window;
6270
6271 vmx->ple_window = __shrink_ple_window(old,
6272 ple_window_shrink, ple_window);
6273
6274 if (vmx->ple_window != old)
6275 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006276
6277 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006278}
6279
6280/*
6281 * ple_window_actual_max is computed to be one grow_ple_window() below
6282 * ple_window_max. (See __grow_ple_window for the reason.)
6283 * This prevents overflows, because ple_window_max is int.
6284 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6285 * this process.
6286 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6287 */
6288static void update_ple_window_actual_max(void)
6289{
6290 ple_window_actual_max =
6291 __shrink_ple_window(max(ple_window_max, ple_window),
6292 ple_window_grow, INT_MIN);
6293}
6294
Feng Wubf9f6ac2015-09-18 22:29:55 +08006295/*
6296 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6297 */
6298static void wakeup_handler(void)
6299{
6300 struct kvm_vcpu *vcpu;
6301 int cpu = smp_processor_id();
6302
6303 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6304 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6305 blocked_vcpu_list) {
6306 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6307
6308 if (pi_test_on(pi_desc) == 1)
6309 kvm_vcpu_kick(vcpu);
6310 }
6311 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6312}
6313
Tiejun Chenf2c76482014-10-28 10:14:47 +08006314static __init int hardware_setup(void)
6315{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006316 int r = -ENOMEM, i, msr;
6317
6318 rdmsrl_safe(MSR_EFER, &host_efer);
6319
6320 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6321 kvm_define_shared_msr(i, vmx_msr_index[i]);
6322
Radim Krčmář23611332016-09-29 22:41:33 +02006323 for (i = 0; i < VMX_BITMAP_NR; i++) {
6324 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6325 if (!vmx_bitmap[i])
6326 goto out;
6327 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006328
6329 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006330 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6331 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6332
6333 /*
6334 * Allow direct access to the PC debug port (it is often used for I/O
6335 * delays, but the vmexits simply slow things down).
6336 */
6337 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6338 clear_bit(0x80, vmx_io_bitmap_a);
6339
6340 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6341
6342 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6343 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6344
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006345 if (setup_vmcs_config(&vmcs_config) < 0) {
6346 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006347 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006348 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006349
6350 if (boot_cpu_has(X86_FEATURE_NX))
6351 kvm_enable_efer_bits(EFER_NX);
6352
6353 if (!cpu_has_vmx_vpid())
6354 enable_vpid = 0;
6355 if (!cpu_has_vmx_shadow_vmcs())
6356 enable_shadow_vmcs = 0;
6357 if (enable_shadow_vmcs)
6358 init_vmcs_shadow_fields();
6359
6360 if (!cpu_has_vmx_ept() ||
6361 !cpu_has_vmx_ept_4levels()) {
6362 enable_ept = 0;
6363 enable_unrestricted_guest = 0;
6364 enable_ept_ad_bits = 0;
6365 }
6366
6367 if (!cpu_has_vmx_ept_ad_bits())
6368 enable_ept_ad_bits = 0;
6369
6370 if (!cpu_has_vmx_unrestricted_guest())
6371 enable_unrestricted_guest = 0;
6372
Paolo Bonziniad15a292015-01-30 16:18:49 +01006373 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006374 flexpriority_enabled = 0;
6375
Paolo Bonziniad15a292015-01-30 16:18:49 +01006376 /*
6377 * set_apic_access_page_addr() is used to reload apic access
6378 * page upon invalidation. No need to do anything if not
6379 * using the APIC_ACCESS_ADDR VMCS field.
6380 */
6381 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006382 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006383
6384 if (!cpu_has_vmx_tpr_shadow())
6385 kvm_x86_ops->update_cr8_intercept = NULL;
6386
6387 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6388 kvm_disable_largepages();
6389
6390 if (!cpu_has_vmx_ple())
6391 ple_gap = 0;
6392
6393 if (!cpu_has_vmx_apicv())
6394 enable_apicv = 0;
6395
Haozhong Zhang64903d62015-10-20 15:39:09 +08006396 if (cpu_has_vmx_tsc_scaling()) {
6397 kvm_has_tsc_control = true;
6398 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6399 kvm_tsc_scaling_ratio_frac_bits = 48;
6400 }
6401
Tiejun Chenbaa03522014-12-23 16:21:11 +08006402 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6403 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6404 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6405 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6406 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6407 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6408 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6409
Wanpeng Lic63e4562016-09-23 19:17:16 +08006410 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6411 vmx_msr_bitmap_legacy, PAGE_SIZE);
6412 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6413 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006414 memcpy(vmx_msr_bitmap_legacy_x2apic,
6415 vmx_msr_bitmap_legacy, PAGE_SIZE);
6416 memcpy(vmx_msr_bitmap_longmode_x2apic,
6417 vmx_msr_bitmap_longmode, PAGE_SIZE);
6418
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006419 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6420
Radim Krčmář40d83382016-09-29 22:41:31 +02006421 for (msr = 0x800; msr <= 0x8ff; msr++) {
6422 if (msr == 0x839 /* TMCCT */)
6423 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006424 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006425 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006426
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006427 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006428 * TPR reads and writes can be virtualized even if virtual interrupt
6429 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006430 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006431 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6432 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6433
6434 /* EOI */
6435 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
6436 /* SELF-IPI */
6437 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006438
6439 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006440 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006441 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6442 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006443 0ull, VMX_EPT_EXECUTABLE_MASK,
6444 cpu_has_vmx_ept_execute_only() ?
6445 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006446 ept_set_mmio_spte_mask();
6447 kvm_enable_tdp();
6448 } else
6449 kvm_disable_tdp();
6450
6451 update_ple_window_actual_max();
6452
Kai Huang843e4332015-01-28 10:54:28 +08006453 /*
6454 * Only enable PML when hardware supports PML feature, and both EPT
6455 * and EPT A/D bit features are enabled -- PML depends on them to work.
6456 */
6457 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6458 enable_pml = 0;
6459
6460 if (!enable_pml) {
6461 kvm_x86_ops->slot_enable_log_dirty = NULL;
6462 kvm_x86_ops->slot_disable_log_dirty = NULL;
6463 kvm_x86_ops->flush_log_dirty = NULL;
6464 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6465 }
6466
Yunhong Jiang64672c92016-06-13 14:19:59 -07006467 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6468 u64 vmx_msr;
6469
6470 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6471 cpu_preemption_timer_multi =
6472 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6473 } else {
6474 kvm_x86_ops->set_hv_timer = NULL;
6475 kvm_x86_ops->cancel_hv_timer = NULL;
6476 }
6477
Feng Wubf9f6ac2015-09-18 22:29:55 +08006478 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6479
Ashok Rajc45dcc72016-06-22 14:59:56 +08006480 kvm_mce_cap_supported |= MCG_LMCE_P;
6481
Tiejun Chenf2c76482014-10-28 10:14:47 +08006482 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006483
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006484out:
Radim Krčmář23611332016-09-29 22:41:33 +02006485 for (i = 0; i < VMX_BITMAP_NR; i++)
6486 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006487
6488 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006489}
6490
6491static __exit void hardware_unsetup(void)
6492{
Radim Krčmář23611332016-09-29 22:41:33 +02006493 int i;
6494
6495 for (i = 0; i < VMX_BITMAP_NR; i++)
6496 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006497
Tiejun Chenf2c76482014-10-28 10:14:47 +08006498 free_kvm_area();
6499}
6500
Avi Kivity6aa8b732006-12-10 02:21:36 -08006501/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006502 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6503 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6504 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006505static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006506{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006507 if (ple_gap)
6508 grow_ple_window(vcpu);
6509
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006510 skip_emulated_instruction(vcpu);
6511 kvm_vcpu_on_spin(vcpu);
6512
6513 return 1;
6514}
6515
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006516static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006517{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006518 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006519 return 1;
6520}
6521
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006522static int handle_mwait(struct kvm_vcpu *vcpu)
6523{
6524 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6525 return handle_nop(vcpu);
6526}
6527
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006528static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6529{
6530 return 1;
6531}
6532
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006533static int handle_monitor(struct kvm_vcpu *vcpu)
6534{
6535 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6536 return handle_nop(vcpu);
6537}
6538
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006539/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006540 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6541 * We could reuse a single VMCS for all the L2 guests, but we also want the
6542 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6543 * allows keeping them loaded on the processor, and in the future will allow
6544 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6545 * every entry if they never change.
6546 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6547 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6548 *
6549 * The following functions allocate and free a vmcs02 in this pool.
6550 */
6551
6552/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6553static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6554{
6555 struct vmcs02_list *item;
6556 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6557 if (item->vmptr == vmx->nested.current_vmptr) {
6558 list_move(&item->list, &vmx->nested.vmcs02_pool);
6559 return &item->vmcs02;
6560 }
6561
6562 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6563 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006564 item = list_last_entry(&vmx->nested.vmcs02_pool,
6565 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006566 item->vmptr = vmx->nested.current_vmptr;
6567 list_move(&item->list, &vmx->nested.vmcs02_pool);
6568 return &item->vmcs02;
6569 }
6570
6571 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006572 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006573 if (!item)
6574 return NULL;
6575 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006576 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006577 if (!item->vmcs02.vmcs) {
6578 kfree(item);
6579 return NULL;
6580 }
6581 loaded_vmcs_init(&item->vmcs02);
6582 item->vmptr = vmx->nested.current_vmptr;
6583 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6584 vmx->nested.vmcs02_num++;
6585 return &item->vmcs02;
6586}
6587
6588/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6589static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6590{
6591 struct vmcs02_list *item;
6592 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6593 if (item->vmptr == vmptr) {
6594 free_loaded_vmcs(&item->vmcs02);
6595 list_del(&item->list);
6596 kfree(item);
6597 vmx->nested.vmcs02_num--;
6598 return;
6599 }
6600}
6601
6602/*
6603 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006604 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6605 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006606 */
6607static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6608{
6609 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006610
6611 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006612 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006613 /*
6614 * Something will leak if the above WARN triggers. Better than
6615 * a use-after-free.
6616 */
6617 if (vmx->loaded_vmcs == &item->vmcs02)
6618 continue;
6619
6620 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006621 list_del(&item->list);
6622 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006623 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006624 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006625}
6626
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006627/*
6628 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6629 * set the success or error code of an emulated VMX instruction, as specified
6630 * by Vol 2B, VMX Instruction Reference, "Conventions".
6631 */
6632static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6633{
6634 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6635 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6636 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6637}
6638
6639static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6640{
6641 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6642 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6643 X86_EFLAGS_SF | X86_EFLAGS_OF))
6644 | X86_EFLAGS_CF);
6645}
6646
Abel Gordon145c28d2013-04-18 14:36:55 +03006647static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006648 u32 vm_instruction_error)
6649{
6650 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6651 /*
6652 * failValid writes the error number to the current VMCS, which
6653 * can't be done there isn't a current VMCS.
6654 */
6655 nested_vmx_failInvalid(vcpu);
6656 return;
6657 }
6658 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6659 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6660 X86_EFLAGS_SF | X86_EFLAGS_OF))
6661 | X86_EFLAGS_ZF);
6662 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6663 /*
6664 * We don't need to force a shadow sync because
6665 * VM_INSTRUCTION_ERROR is not shadowed
6666 */
6667}
Abel Gordon145c28d2013-04-18 14:36:55 +03006668
Wincy Vanff651cb2014-12-11 08:52:58 +03006669static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6670{
6671 /* TODO: not to reset guest simply here. */
6672 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006673 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006674}
6675
Jan Kiszkaf4124502014-03-07 20:03:13 +01006676static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6677{
6678 struct vcpu_vmx *vmx =
6679 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6680
6681 vmx->nested.preemption_timer_expired = true;
6682 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6683 kvm_vcpu_kick(&vmx->vcpu);
6684
6685 return HRTIMER_NORESTART;
6686}
6687
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006688/*
Bandan Das19677e32014-05-06 02:19:15 -04006689 * Decode the memory-address operand of a vmx instruction, as recorded on an
6690 * exit caused by such an instruction (run by a guest hypervisor).
6691 * On success, returns 0. When the operand is invalid, returns 1 and throws
6692 * #UD or #GP.
6693 */
6694static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6695 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006696 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006697{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006698 gva_t off;
6699 bool exn;
6700 struct kvm_segment s;
6701
Bandan Das19677e32014-05-06 02:19:15 -04006702 /*
6703 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6704 * Execution", on an exit, vmx_instruction_info holds most of the
6705 * addressing components of the operand. Only the displacement part
6706 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6707 * For how an actual address is calculated from all these components,
6708 * refer to Vol. 1, "Operand Addressing".
6709 */
6710 int scaling = vmx_instruction_info & 3;
6711 int addr_size = (vmx_instruction_info >> 7) & 7;
6712 bool is_reg = vmx_instruction_info & (1u << 10);
6713 int seg_reg = (vmx_instruction_info >> 15) & 7;
6714 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6715 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6716 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6717 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6718
6719 if (is_reg) {
6720 kvm_queue_exception(vcpu, UD_VECTOR);
6721 return 1;
6722 }
6723
6724 /* Addr = segment_base + offset */
6725 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006726 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006727 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006728 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006729 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006730 off += kvm_register_read(vcpu, index_reg)<<scaling;
6731 vmx_get_segment(vcpu, &s, seg_reg);
6732 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006733
6734 if (addr_size == 1) /* 32 bit */
6735 *ret &= 0xffffffff;
6736
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006737 /* Checks for #GP/#SS exceptions. */
6738 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006739 if (is_long_mode(vcpu)) {
6740 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6741 * non-canonical form. This is the only check on the memory
6742 * destination for long mode!
6743 */
6744 exn = is_noncanonical_address(*ret);
6745 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006746 /* Protected mode: apply checks for segment validity in the
6747 * following order:
6748 * - segment type check (#GP(0) may be thrown)
6749 * - usability check (#GP(0)/#SS(0))
6750 * - limit check (#GP(0)/#SS(0))
6751 */
6752 if (wr)
6753 /* #GP(0) if the destination operand is located in a
6754 * read-only data segment or any code segment.
6755 */
6756 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6757 else
6758 /* #GP(0) if the source operand is located in an
6759 * execute-only code segment
6760 */
6761 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006762 if (exn) {
6763 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6764 return 1;
6765 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006766 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6767 */
6768 exn = (s.unusable != 0);
6769 /* Protected mode: #GP(0)/#SS(0) if the memory
6770 * operand is outside the segment limit.
6771 */
6772 exn = exn || (off + sizeof(u64) > s.limit);
6773 }
6774 if (exn) {
6775 kvm_queue_exception_e(vcpu,
6776 seg_reg == VCPU_SREG_SS ?
6777 SS_VECTOR : GP_VECTOR,
6778 0);
6779 return 1;
6780 }
6781
Bandan Das19677e32014-05-06 02:19:15 -04006782 return 0;
6783}
6784
6785/*
Bandan Das3573e222014-05-06 02:19:16 -04006786 * This function performs the various checks including
6787 * - if it's 4KB aligned
6788 * - No bits beyond the physical address width are set
6789 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006790 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006791 */
Bandan Das4291b582014-05-06 02:19:18 -04006792static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6793 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006794{
6795 gva_t gva;
6796 gpa_t vmptr;
6797 struct x86_exception e;
6798 struct page *page;
6799 struct vcpu_vmx *vmx = to_vmx(vcpu);
6800 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6801
6802 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006803 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006804 return 1;
6805
6806 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6807 sizeof(vmptr), &e)) {
6808 kvm_inject_page_fault(vcpu, &e);
6809 return 1;
6810 }
6811
6812 switch (exit_reason) {
6813 case EXIT_REASON_VMON:
6814 /*
6815 * SDM 3: 24.11.5
6816 * The first 4 bytes of VMXON region contain the supported
6817 * VMCS revision identifier
6818 *
6819 * Note - IA32_VMX_BASIC[48] will never be 1
6820 * for the nested case;
6821 * which replaces physical address width with 32
6822 *
6823 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006824 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006825 nested_vmx_failInvalid(vcpu);
6826 skip_emulated_instruction(vcpu);
6827 return 1;
6828 }
6829
6830 page = nested_get_page(vcpu, vmptr);
6831 if (page == NULL ||
6832 *(u32 *)kmap(page) != VMCS12_REVISION) {
6833 nested_vmx_failInvalid(vcpu);
6834 kunmap(page);
6835 skip_emulated_instruction(vcpu);
6836 return 1;
6837 }
6838 kunmap(page);
6839 vmx->nested.vmxon_ptr = vmptr;
6840 break;
Bandan Das4291b582014-05-06 02:19:18 -04006841 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006842 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006843 nested_vmx_failValid(vcpu,
6844 VMXERR_VMCLEAR_INVALID_ADDRESS);
6845 skip_emulated_instruction(vcpu);
6846 return 1;
6847 }
Bandan Das3573e222014-05-06 02:19:16 -04006848
Bandan Das4291b582014-05-06 02:19:18 -04006849 if (vmptr == vmx->nested.vmxon_ptr) {
6850 nested_vmx_failValid(vcpu,
6851 VMXERR_VMCLEAR_VMXON_POINTER);
6852 skip_emulated_instruction(vcpu);
6853 return 1;
6854 }
6855 break;
6856 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006857 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006858 nested_vmx_failValid(vcpu,
6859 VMXERR_VMPTRLD_INVALID_ADDRESS);
6860 skip_emulated_instruction(vcpu);
6861 return 1;
6862 }
6863
6864 if (vmptr == vmx->nested.vmxon_ptr) {
6865 nested_vmx_failValid(vcpu,
6866 VMXERR_VMCLEAR_VMXON_POINTER);
6867 skip_emulated_instruction(vcpu);
6868 return 1;
6869 }
6870 break;
Bandan Das3573e222014-05-06 02:19:16 -04006871 default:
6872 return 1; /* shouldn't happen */
6873 }
6874
Bandan Das4291b582014-05-06 02:19:18 -04006875 if (vmpointer)
6876 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006877 return 0;
6878}
6879
6880/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006881 * Emulate the VMXON instruction.
6882 * Currently, we just remember that VMX is active, and do not save or even
6883 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6884 * do not currently need to store anything in that guest-allocated memory
6885 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6886 * argument is different from the VMXON pointer (which the spec says they do).
6887 */
6888static int handle_vmon(struct kvm_vcpu *vcpu)
6889{
6890 struct kvm_segment cs;
6891 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006892 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006893 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6894 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006895
6896 /* The Intel VMX Instruction Reference lists a bunch of bits that
6897 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6898 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6899 * Otherwise, we should fail with #UD. We test these now:
6900 */
6901 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6902 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6903 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6904 kvm_queue_exception(vcpu, UD_VECTOR);
6905 return 1;
6906 }
6907
6908 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6909 if (is_long_mode(vcpu) && !cs.l) {
6910 kvm_queue_exception(vcpu, UD_VECTOR);
6911 return 1;
6912 }
6913
6914 if (vmx_get_cpl(vcpu)) {
6915 kvm_inject_gp(vcpu, 0);
6916 return 1;
6917 }
Bandan Das3573e222014-05-06 02:19:16 -04006918
Bandan Das4291b582014-05-06 02:19:18 -04006919 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006920 return 1;
6921
Abel Gordon145c28d2013-04-18 14:36:55 +03006922 if (vmx->nested.vmxon) {
6923 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6924 skip_emulated_instruction(vcpu);
6925 return 1;
6926 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006927
Haozhong Zhang3b840802016-06-22 14:59:54 +08006928 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006929 != VMXON_NEEDED_FEATURES) {
6930 kvm_inject_gp(vcpu, 0);
6931 return 1;
6932 }
6933
Radim Krčmářd048c092016-08-08 20:16:22 +02006934 if (cpu_has_vmx_msr_bitmap()) {
6935 vmx->nested.msr_bitmap =
6936 (unsigned long *)__get_free_page(GFP_KERNEL);
6937 if (!vmx->nested.msr_bitmap)
6938 goto out_msr_bitmap;
6939 }
6940
David Matlack4f2777b2016-07-13 17:16:37 -07006941 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
6942 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02006943 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07006944
Abel Gordon8de48832013-04-18 14:37:25 +03006945 if (enable_shadow_vmcs) {
6946 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02006947 if (!shadow_vmcs)
6948 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03006949 /* mark vmcs as shadow */
6950 shadow_vmcs->revision_id |= (1u << 31);
6951 /* init shadow vmcs */
6952 vmcs_clear(shadow_vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07006953 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03006954 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006955
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006956 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6957 vmx->nested.vmcs02_num = 0;
6958
Jan Kiszkaf4124502014-03-07 20:03:13 +01006959 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
Wanpeng Lif15a75e2016-08-30 16:14:01 +08006960 HRTIMER_MODE_REL_PINNED);
Jan Kiszkaf4124502014-03-07 20:03:13 +01006961 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6962
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006963 vmx->nested.vmxon = true;
6964
6965 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006966 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006967 return 1;
Radim Krčmářd048c092016-08-08 20:16:22 +02006968
6969out_shadow_vmcs:
6970 kfree(vmx->nested.cached_vmcs12);
6971
6972out_cached_vmcs12:
6973 free_page((unsigned long)vmx->nested.msr_bitmap);
6974
6975out_msr_bitmap:
6976 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006977}
6978
6979/*
6980 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6981 * for running VMX instructions (except VMXON, whose prerequisites are
6982 * slightly different). It also specifies what exception to inject otherwise.
6983 */
6984static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6985{
6986 struct kvm_segment cs;
6987 struct vcpu_vmx *vmx = to_vmx(vcpu);
6988
6989 if (!vmx->nested.vmxon) {
6990 kvm_queue_exception(vcpu, UD_VECTOR);
6991 return 0;
6992 }
6993
6994 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6995 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6996 (is_long_mode(vcpu) && !cs.l)) {
6997 kvm_queue_exception(vcpu, UD_VECTOR);
6998 return 0;
6999 }
7000
7001 if (vmx_get_cpl(vcpu)) {
7002 kvm_inject_gp(vcpu, 0);
7003 return 0;
7004 }
7005
7006 return 1;
7007}
7008
Abel Gordone7953d72013-04-18 14:37:55 +03007009static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7010{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007011 if (vmx->nested.current_vmptr == -1ull)
7012 return;
7013
7014 /* current_vmptr and current_vmcs12 are always set/reset together */
7015 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7016 return;
7017
Abel Gordon012f83c2013-04-18 14:39:25 +03007018 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007019 /* copy to memory all shadowed fields in case
7020 they were modified */
7021 copy_shadow_to_vmcs12(vmx);
7022 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007023 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7024 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007025 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007026 }
Wincy Van705699a2015-02-03 23:58:17 +08007027 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007028
7029 /* Flush VMCS12 to guest memory */
7030 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7031 VMCS12_SIZE);
7032
Abel Gordone7953d72013-04-18 14:37:55 +03007033 kunmap(vmx->nested.current_vmcs12_page);
7034 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007035 vmx->nested.current_vmptr = -1ull;
7036 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007037}
7038
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007039/*
7040 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7041 * just stops using VMX.
7042 */
7043static void free_nested(struct vcpu_vmx *vmx)
7044{
7045 if (!vmx->nested.vmxon)
7046 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007047
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007048 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007049 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007050 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007051 if (vmx->nested.msr_bitmap) {
7052 free_page((unsigned long)vmx->nested.msr_bitmap);
7053 vmx->nested.msr_bitmap = NULL;
7054 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007055 if (enable_shadow_vmcs) {
7056 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7057 free_vmcs(vmx->vmcs01.shadow_vmcs);
7058 vmx->vmcs01.shadow_vmcs = NULL;
7059 }
David Matlack4f2777b2016-07-13 17:16:37 -07007060 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007061 /* Unpin physical memory we referred to in current vmcs02 */
7062 if (vmx->nested.apic_access_page) {
7063 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007064 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007065 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007066 if (vmx->nested.virtual_apic_page) {
7067 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007068 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007069 }
Wincy Van705699a2015-02-03 23:58:17 +08007070 if (vmx->nested.pi_desc_page) {
7071 kunmap(vmx->nested.pi_desc_page);
7072 nested_release_page(vmx->nested.pi_desc_page);
7073 vmx->nested.pi_desc_page = NULL;
7074 vmx->nested.pi_desc = NULL;
7075 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007076
7077 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007078}
7079
7080/* Emulate the VMXOFF instruction */
7081static int handle_vmoff(struct kvm_vcpu *vcpu)
7082{
7083 if (!nested_vmx_check_permission(vcpu))
7084 return 1;
7085 free_nested(to_vmx(vcpu));
7086 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007087 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007088 return 1;
7089}
7090
Nadav Har'El27d6c862011-05-25 23:06:59 +03007091/* Emulate the VMCLEAR instruction */
7092static int handle_vmclear(struct kvm_vcpu *vcpu)
7093{
7094 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007095 gpa_t vmptr;
7096 struct vmcs12 *vmcs12;
7097 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007098
7099 if (!nested_vmx_check_permission(vcpu))
7100 return 1;
7101
Bandan Das4291b582014-05-06 02:19:18 -04007102 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007103 return 1;
7104
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007105 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007106 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007107
7108 page = nested_get_page(vcpu, vmptr);
7109 if (page == NULL) {
7110 /*
7111 * For accurate processor emulation, VMCLEAR beyond available
7112 * physical memory should do nothing at all. However, it is
7113 * possible that a nested vmx bug, not a guest hypervisor bug,
7114 * resulted in this case, so let's shut down before doing any
7115 * more damage:
7116 */
7117 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7118 return 1;
7119 }
7120 vmcs12 = kmap(page);
7121 vmcs12->launch_state = 0;
7122 kunmap(page);
7123 nested_release_page(page);
7124
7125 nested_free_vmcs02(vmx, vmptr);
7126
7127 skip_emulated_instruction(vcpu);
7128 nested_vmx_succeed(vcpu);
7129 return 1;
7130}
7131
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007132static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7133
7134/* Emulate the VMLAUNCH instruction */
7135static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7136{
7137 return nested_vmx_run(vcpu, true);
7138}
7139
7140/* Emulate the VMRESUME instruction */
7141static int handle_vmresume(struct kvm_vcpu *vcpu)
7142{
7143
7144 return nested_vmx_run(vcpu, false);
7145}
7146
Nadav Har'El49f705c2011-05-25 23:08:30 +03007147enum vmcs_field_type {
7148 VMCS_FIELD_TYPE_U16 = 0,
7149 VMCS_FIELD_TYPE_U64 = 1,
7150 VMCS_FIELD_TYPE_U32 = 2,
7151 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7152};
7153
7154static inline int vmcs_field_type(unsigned long field)
7155{
7156 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7157 return VMCS_FIELD_TYPE_U32;
7158 return (field >> 13) & 0x3 ;
7159}
7160
7161static inline int vmcs_field_readonly(unsigned long field)
7162{
7163 return (((field >> 10) & 0x3) == 1);
7164}
7165
7166/*
7167 * Read a vmcs12 field. Since these can have varying lengths and we return
7168 * one type, we chose the biggest type (u64) and zero-extend the return value
7169 * to that size. Note that the caller, handle_vmread, might need to use only
7170 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7171 * 64-bit fields are to be returned).
7172 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007173static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7174 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007175{
7176 short offset = vmcs_field_to_offset(field);
7177 char *p;
7178
7179 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007180 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007181
7182 p = ((char *)(get_vmcs12(vcpu))) + offset;
7183
7184 switch (vmcs_field_type(field)) {
7185 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7186 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007187 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007188 case VMCS_FIELD_TYPE_U16:
7189 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007190 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007191 case VMCS_FIELD_TYPE_U32:
7192 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007193 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007194 case VMCS_FIELD_TYPE_U64:
7195 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007196 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007197 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007198 WARN_ON(1);
7199 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007200 }
7201}
7202
Abel Gordon20b97fe2013-04-18 14:36:25 +03007203
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007204static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7205 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007206 short offset = vmcs_field_to_offset(field);
7207 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7208 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007209 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007210
7211 switch (vmcs_field_type(field)) {
7212 case VMCS_FIELD_TYPE_U16:
7213 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007214 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007215 case VMCS_FIELD_TYPE_U32:
7216 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007217 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007218 case VMCS_FIELD_TYPE_U64:
7219 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007220 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007221 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7222 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007223 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007224 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007225 WARN_ON(1);
7226 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007227 }
7228
7229}
7230
Abel Gordon16f5b902013-04-18 14:38:25 +03007231static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7232{
7233 int i;
7234 unsigned long field;
7235 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007236 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007237 const unsigned long *fields = shadow_read_write_fields;
7238 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007239
Jan Kiszka282da872014-10-08 18:05:39 +02007240 preempt_disable();
7241
Abel Gordon16f5b902013-04-18 14:38:25 +03007242 vmcs_load(shadow_vmcs);
7243
7244 for (i = 0; i < num_fields; i++) {
7245 field = fields[i];
7246 switch (vmcs_field_type(field)) {
7247 case VMCS_FIELD_TYPE_U16:
7248 field_value = vmcs_read16(field);
7249 break;
7250 case VMCS_FIELD_TYPE_U32:
7251 field_value = vmcs_read32(field);
7252 break;
7253 case VMCS_FIELD_TYPE_U64:
7254 field_value = vmcs_read64(field);
7255 break;
7256 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7257 field_value = vmcs_readl(field);
7258 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007259 default:
7260 WARN_ON(1);
7261 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007262 }
7263 vmcs12_write_any(&vmx->vcpu, field, field_value);
7264 }
7265
7266 vmcs_clear(shadow_vmcs);
7267 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007268
7269 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007270}
7271
Abel Gordonc3114422013-04-18 14:38:55 +03007272static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7273{
Mathias Krausec2bae892013-06-26 20:36:21 +02007274 const unsigned long *fields[] = {
7275 shadow_read_write_fields,
7276 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007277 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007278 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007279 max_shadow_read_write_fields,
7280 max_shadow_read_only_fields
7281 };
7282 int i, q;
7283 unsigned long field;
7284 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007285 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007286
7287 vmcs_load(shadow_vmcs);
7288
Mathias Krausec2bae892013-06-26 20:36:21 +02007289 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007290 for (i = 0; i < max_fields[q]; i++) {
7291 field = fields[q][i];
7292 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7293
7294 switch (vmcs_field_type(field)) {
7295 case VMCS_FIELD_TYPE_U16:
7296 vmcs_write16(field, (u16)field_value);
7297 break;
7298 case VMCS_FIELD_TYPE_U32:
7299 vmcs_write32(field, (u32)field_value);
7300 break;
7301 case VMCS_FIELD_TYPE_U64:
7302 vmcs_write64(field, (u64)field_value);
7303 break;
7304 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7305 vmcs_writel(field, (long)field_value);
7306 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007307 default:
7308 WARN_ON(1);
7309 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007310 }
7311 }
7312 }
7313
7314 vmcs_clear(shadow_vmcs);
7315 vmcs_load(vmx->loaded_vmcs->vmcs);
7316}
7317
Nadav Har'El49f705c2011-05-25 23:08:30 +03007318/*
7319 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7320 * used before) all generate the same failure when it is missing.
7321 */
7322static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7323{
7324 struct vcpu_vmx *vmx = to_vmx(vcpu);
7325 if (vmx->nested.current_vmptr == -1ull) {
7326 nested_vmx_failInvalid(vcpu);
7327 skip_emulated_instruction(vcpu);
7328 return 0;
7329 }
7330 return 1;
7331}
7332
7333static int handle_vmread(struct kvm_vcpu *vcpu)
7334{
7335 unsigned long field;
7336 u64 field_value;
7337 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7338 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7339 gva_t gva = 0;
7340
7341 if (!nested_vmx_check_permission(vcpu) ||
7342 !nested_vmx_check_vmcs12(vcpu))
7343 return 1;
7344
7345 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007346 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007347 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007348 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007349 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7350 skip_emulated_instruction(vcpu);
7351 return 1;
7352 }
7353 /*
7354 * Now copy part of this value to register or memory, as requested.
7355 * Note that the number of bits actually copied is 32 or 64 depending
7356 * on the guest's mode (32 or 64 bit), not on the given field's length.
7357 */
7358 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007359 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007360 field_value);
7361 } else {
7362 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007363 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007364 return 1;
7365 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7366 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7367 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7368 }
7369
7370 nested_vmx_succeed(vcpu);
7371 skip_emulated_instruction(vcpu);
7372 return 1;
7373}
7374
7375
7376static int handle_vmwrite(struct kvm_vcpu *vcpu)
7377{
7378 unsigned long field;
7379 gva_t gva;
7380 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7381 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007382 /* The value to write might be 32 or 64 bits, depending on L1's long
7383 * mode, and eventually we need to write that into a field of several
7384 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007385 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007386 * bits into the vmcs12 field.
7387 */
7388 u64 field_value = 0;
7389 struct x86_exception e;
7390
7391 if (!nested_vmx_check_permission(vcpu) ||
7392 !nested_vmx_check_vmcs12(vcpu))
7393 return 1;
7394
7395 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007396 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007397 (((vmx_instruction_info) >> 3) & 0xf));
7398 else {
7399 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007400 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007401 return 1;
7402 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007403 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007404 kvm_inject_page_fault(vcpu, &e);
7405 return 1;
7406 }
7407 }
7408
7409
Nadav Amit27e6fb52014-06-18 17:19:26 +03007410 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007411 if (vmcs_field_readonly(field)) {
7412 nested_vmx_failValid(vcpu,
7413 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7414 skip_emulated_instruction(vcpu);
7415 return 1;
7416 }
7417
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007418 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007419 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7420 skip_emulated_instruction(vcpu);
7421 return 1;
7422 }
7423
7424 nested_vmx_succeed(vcpu);
7425 skip_emulated_instruction(vcpu);
7426 return 1;
7427}
7428
Nadav Har'El63846662011-05-25 23:07:29 +03007429/* Emulate the VMPTRLD instruction */
7430static int handle_vmptrld(struct kvm_vcpu *vcpu)
7431{
7432 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007433 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007434
7435 if (!nested_vmx_check_permission(vcpu))
7436 return 1;
7437
Bandan Das4291b582014-05-06 02:19:18 -04007438 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007439 return 1;
7440
Nadav Har'El63846662011-05-25 23:07:29 +03007441 if (vmx->nested.current_vmptr != vmptr) {
7442 struct vmcs12 *new_vmcs12;
7443 struct page *page;
7444 page = nested_get_page(vcpu, vmptr);
7445 if (page == NULL) {
7446 nested_vmx_failInvalid(vcpu);
7447 skip_emulated_instruction(vcpu);
7448 return 1;
7449 }
7450 new_vmcs12 = kmap(page);
7451 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7452 kunmap(page);
7453 nested_release_page_clean(page);
7454 nested_vmx_failValid(vcpu,
7455 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7456 skip_emulated_instruction(vcpu);
7457 return 1;
7458 }
Nadav Har'El63846662011-05-25 23:07:29 +03007459
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007460 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007461 vmx->nested.current_vmptr = vmptr;
7462 vmx->nested.current_vmcs12 = new_vmcs12;
7463 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007464 /*
7465 * Load VMCS12 from guest memory since it is not already
7466 * cached.
7467 */
7468 memcpy(vmx->nested.cached_vmcs12,
7469 vmx->nested.current_vmcs12, VMCS12_SIZE);
7470
Abel Gordon012f83c2013-04-18 14:39:25 +03007471 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007472 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7473 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007474 vmcs_write64(VMCS_LINK_POINTER,
Jim Mattson355f4fb2016-10-28 08:29:39 -07007475 __pa(vmx->vmcs01.shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007476 vmx->nested.sync_shadow_vmcs = true;
7477 }
Nadav Har'El63846662011-05-25 23:07:29 +03007478 }
7479
7480 nested_vmx_succeed(vcpu);
7481 skip_emulated_instruction(vcpu);
7482 return 1;
7483}
7484
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007485/* Emulate the VMPTRST instruction */
7486static int handle_vmptrst(struct kvm_vcpu *vcpu)
7487{
7488 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7489 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7490 gva_t vmcs_gva;
7491 struct x86_exception e;
7492
7493 if (!nested_vmx_check_permission(vcpu))
7494 return 1;
7495
7496 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007497 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007498 return 1;
7499 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7500 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7501 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7502 sizeof(u64), &e)) {
7503 kvm_inject_page_fault(vcpu, &e);
7504 return 1;
7505 }
7506 nested_vmx_succeed(vcpu);
7507 skip_emulated_instruction(vcpu);
7508 return 1;
7509}
7510
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007511/* Emulate the INVEPT instruction */
7512static int handle_invept(struct kvm_vcpu *vcpu)
7513{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007514 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007515 u32 vmx_instruction_info, types;
7516 unsigned long type;
7517 gva_t gva;
7518 struct x86_exception e;
7519 struct {
7520 u64 eptp, gpa;
7521 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007522
Wincy Vanb9c237b2015-02-03 23:56:30 +08007523 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7524 SECONDARY_EXEC_ENABLE_EPT) ||
7525 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007526 kvm_queue_exception(vcpu, UD_VECTOR);
7527 return 1;
7528 }
7529
7530 if (!nested_vmx_check_permission(vcpu))
7531 return 1;
7532
7533 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7534 kvm_queue_exception(vcpu, UD_VECTOR);
7535 return 1;
7536 }
7537
7538 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007539 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007540
Wincy Vanb9c237b2015-02-03 23:56:30 +08007541 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007542
Jim Mattson85c856b2016-10-26 08:38:38 -07007543 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007544 nested_vmx_failValid(vcpu,
7545 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007546 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007547 return 1;
7548 }
7549
7550 /* According to the Intel VMX instruction reference, the memory
7551 * operand is read even if it isn't needed (e.g., for type==global)
7552 */
7553 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007554 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007555 return 1;
7556 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7557 sizeof(operand), &e)) {
7558 kvm_inject_page_fault(vcpu, &e);
7559 return 1;
7560 }
7561
7562 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007563 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007564 /*
7565 * TODO: track mappings and invalidate
7566 * single context requests appropriately
7567 */
7568 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007569 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007570 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007571 nested_vmx_succeed(vcpu);
7572 break;
7573 default:
7574 BUG_ON(1);
7575 break;
7576 }
7577
7578 skip_emulated_instruction(vcpu);
7579 return 1;
7580}
7581
Petr Matouseka642fc32014-09-23 20:22:30 +02007582static int handle_invvpid(struct kvm_vcpu *vcpu)
7583{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007584 struct vcpu_vmx *vmx = to_vmx(vcpu);
7585 u32 vmx_instruction_info;
7586 unsigned long type, types;
7587 gva_t gva;
7588 struct x86_exception e;
7589 int vpid;
7590
7591 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7592 SECONDARY_EXEC_ENABLE_VPID) ||
7593 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7594 kvm_queue_exception(vcpu, UD_VECTOR);
7595 return 1;
7596 }
7597
7598 if (!nested_vmx_check_permission(vcpu))
7599 return 1;
7600
7601 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7602 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7603
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007604 types = (vmx->nested.nested_vmx_vpid_caps &
7605 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007606
Jim Mattson85c856b2016-10-26 08:38:38 -07007607 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007608 nested_vmx_failValid(vcpu,
7609 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007610 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007611 return 1;
7612 }
7613
7614 /* according to the intel vmx instruction reference, the memory
7615 * operand is read even if it isn't needed (e.g., for type==global)
7616 */
7617 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7618 vmx_instruction_info, false, &gva))
7619 return 1;
7620 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7621 sizeof(u32), &e)) {
7622 kvm_inject_page_fault(vcpu, &e);
7623 return 1;
7624 }
7625
7626 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007627 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007628 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007629 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
7630 if (!vpid) {
7631 nested_vmx_failValid(vcpu,
7632 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7633 skip_emulated_instruction(vcpu);
7634 return 1;
7635 }
7636 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007637 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007638 break;
7639 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007640 WARN_ON_ONCE(1);
7641 skip_emulated_instruction(vcpu);
7642 return 1;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007643 }
7644
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007645 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7646 nested_vmx_succeed(vcpu);
7647
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007648 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007649 return 1;
7650}
7651
Kai Huang843e4332015-01-28 10:54:28 +08007652static int handle_pml_full(struct kvm_vcpu *vcpu)
7653{
7654 unsigned long exit_qualification;
7655
7656 trace_kvm_pml_full(vcpu->vcpu_id);
7657
7658 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7659
7660 /*
7661 * PML buffer FULL happened while executing iret from NMI,
7662 * "blocked by NMI" bit has to be set before next VM entry.
7663 */
7664 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7665 cpu_has_virtual_nmis() &&
7666 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7667 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7668 GUEST_INTR_STATE_NMI);
7669
7670 /*
7671 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7672 * here.., and there's no userspace involvement needed for PML.
7673 */
7674 return 1;
7675}
7676
Yunhong Jiang64672c92016-06-13 14:19:59 -07007677static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7678{
7679 kvm_lapic_expired_hv_timer(vcpu);
7680 return 1;
7681}
7682
Nadav Har'El0140cae2011-05-25 23:06:28 +03007683/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007684 * The exit handlers return 1 if the exit was handled fully and guest execution
7685 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7686 * to be done to userspace and return 0.
7687 */
Mathias Krause772e0312012-08-30 01:30:19 +02007688static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007689 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7690 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007691 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007692 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007693 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007694 [EXIT_REASON_CR_ACCESS] = handle_cr,
7695 [EXIT_REASON_DR_ACCESS] = handle_dr,
7696 [EXIT_REASON_CPUID] = handle_cpuid,
7697 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7698 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7699 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7700 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007701 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007702 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007703 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007704 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007705 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007706 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007707 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007708 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007709 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007710 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007711 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007712 [EXIT_REASON_VMOFF] = handle_vmoff,
7713 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007714 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7715 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007716 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007717 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007718 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007719 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007720 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007721 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007722 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7723 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007724 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007725 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007726 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007727 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007728 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007729 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007730 [EXIT_REASON_XSAVES] = handle_xsaves,
7731 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007732 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007733 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007734};
7735
7736static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007737 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007738
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007739static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7740 struct vmcs12 *vmcs12)
7741{
7742 unsigned long exit_qualification;
7743 gpa_t bitmap, last_bitmap;
7744 unsigned int port;
7745 int size;
7746 u8 b;
7747
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007748 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007749 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007750
7751 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7752
7753 port = exit_qualification >> 16;
7754 size = (exit_qualification & 7) + 1;
7755
7756 last_bitmap = (gpa_t)-1;
7757 b = -1;
7758
7759 while (size > 0) {
7760 if (port < 0x8000)
7761 bitmap = vmcs12->io_bitmap_a;
7762 else if (port < 0x10000)
7763 bitmap = vmcs12->io_bitmap_b;
7764 else
Joe Perches1d804d02015-03-30 16:46:09 -07007765 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007766 bitmap += (port & 0x7fff) / 8;
7767
7768 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007769 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007770 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007771 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007772 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007773
7774 port++;
7775 size--;
7776 last_bitmap = bitmap;
7777 }
7778
Joe Perches1d804d02015-03-30 16:46:09 -07007779 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007780}
7781
Nadav Har'El644d7112011-05-25 23:12:35 +03007782/*
7783 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7784 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7785 * disinterest in the current event (read or write a specific MSR) by using an
7786 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7787 */
7788static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7789 struct vmcs12 *vmcs12, u32 exit_reason)
7790{
7791 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7792 gpa_t bitmap;
7793
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007794 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007795 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007796
7797 /*
7798 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7799 * for the four combinations of read/write and low/high MSR numbers.
7800 * First we need to figure out which of the four to use:
7801 */
7802 bitmap = vmcs12->msr_bitmap;
7803 if (exit_reason == EXIT_REASON_MSR_WRITE)
7804 bitmap += 2048;
7805 if (msr_index >= 0xc0000000) {
7806 msr_index -= 0xc0000000;
7807 bitmap += 1024;
7808 }
7809
7810 /* Then read the msr_index'th bit from this bitmap: */
7811 if (msr_index < 1024*8) {
7812 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007813 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007814 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007815 return 1 & (b >> (msr_index & 7));
7816 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007817 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007818}
7819
7820/*
7821 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7822 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7823 * intercept (via guest_host_mask etc.) the current event.
7824 */
7825static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7826 struct vmcs12 *vmcs12)
7827{
7828 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7829 int cr = exit_qualification & 15;
7830 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007831 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007832
7833 switch ((exit_qualification >> 4) & 3) {
7834 case 0: /* mov to cr */
7835 switch (cr) {
7836 case 0:
7837 if (vmcs12->cr0_guest_host_mask &
7838 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007839 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007840 break;
7841 case 3:
7842 if ((vmcs12->cr3_target_count >= 1 &&
7843 vmcs12->cr3_target_value0 == val) ||
7844 (vmcs12->cr3_target_count >= 2 &&
7845 vmcs12->cr3_target_value1 == val) ||
7846 (vmcs12->cr3_target_count >= 3 &&
7847 vmcs12->cr3_target_value2 == val) ||
7848 (vmcs12->cr3_target_count >= 4 &&
7849 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007850 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007851 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007852 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007853 break;
7854 case 4:
7855 if (vmcs12->cr4_guest_host_mask &
7856 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007857 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007858 break;
7859 case 8:
7860 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007861 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007862 break;
7863 }
7864 break;
7865 case 2: /* clts */
7866 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7867 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007868 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007869 break;
7870 case 1: /* mov from cr */
7871 switch (cr) {
7872 case 3:
7873 if (vmcs12->cpu_based_vm_exec_control &
7874 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007875 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007876 break;
7877 case 8:
7878 if (vmcs12->cpu_based_vm_exec_control &
7879 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007880 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007881 break;
7882 }
7883 break;
7884 case 3: /* lmsw */
7885 /*
7886 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7887 * cr0. Other attempted changes are ignored, with no exit.
7888 */
7889 if (vmcs12->cr0_guest_host_mask & 0xe &
7890 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007891 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007892 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7893 !(vmcs12->cr0_read_shadow & 0x1) &&
7894 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007895 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007896 break;
7897 }
Joe Perches1d804d02015-03-30 16:46:09 -07007898 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007899}
7900
7901/*
7902 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7903 * should handle it ourselves in L0 (and then continue L2). Only call this
7904 * when in is_guest_mode (L2).
7905 */
7906static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7907{
Nadav Har'El644d7112011-05-25 23:12:35 +03007908 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7909 struct vcpu_vmx *vmx = to_vmx(vcpu);
7910 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007911 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007912
Jan Kiszka542060e2014-01-04 18:47:21 +01007913 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7914 vmcs_readl(EXIT_QUALIFICATION),
7915 vmx->idt_vectoring_info,
7916 intr_info,
7917 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7918 KVM_ISA_VMX);
7919
Nadav Har'El644d7112011-05-25 23:12:35 +03007920 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007921 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007922
7923 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007924 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7925 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007926 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007927 }
7928
7929 switch (exit_reason) {
7930 case EXIT_REASON_EXCEPTION_NMI:
7931 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007932 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007933 else if (is_page_fault(intr_info))
7934 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007935 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007936 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007937 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007938 else if (is_debug(intr_info) &&
7939 vcpu->guest_debug &
7940 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7941 return false;
7942 else if (is_breakpoint(intr_info) &&
7943 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7944 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007945 return vmcs12->exception_bitmap &
7946 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7947 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007948 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007949 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007950 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007951 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007952 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007953 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007954 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007955 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007956 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007957 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007958 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007959 return false;
7960 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007961 case EXIT_REASON_HLT:
7962 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7963 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007964 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007965 case EXIT_REASON_INVLPG:
7966 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7967 case EXIT_REASON_RDPMC:
7968 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007969 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007970 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7971 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7972 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7973 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7974 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7975 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007976 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007977 /*
7978 * VMX instructions trap unconditionally. This allows L1 to
7979 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7980 */
Joe Perches1d804d02015-03-30 16:46:09 -07007981 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007982 case EXIT_REASON_CR_ACCESS:
7983 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7984 case EXIT_REASON_DR_ACCESS:
7985 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7986 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007987 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02007988 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
7989 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03007990 case EXIT_REASON_MSR_READ:
7991 case EXIT_REASON_MSR_WRITE:
7992 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7993 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007994 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007995 case EXIT_REASON_MWAIT_INSTRUCTION:
7996 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007997 case EXIT_REASON_MONITOR_TRAP_FLAG:
7998 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007999 case EXIT_REASON_MONITOR_INSTRUCTION:
8000 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8001 case EXIT_REASON_PAUSE_INSTRUCTION:
8002 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8003 nested_cpu_has2(vmcs12,
8004 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8005 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008006 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008007 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008008 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008009 case EXIT_REASON_APIC_ACCESS:
8010 return nested_cpu_has2(vmcs12,
8011 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008012 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008013 case EXIT_REASON_EOI_INDUCED:
8014 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008015 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008016 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008017 /*
8018 * L0 always deals with the EPT violation. If nested EPT is
8019 * used, and the nested mmu code discovers that the address is
8020 * missing in the guest EPT table (EPT12), the EPT violation
8021 * will be injected with nested_ept_inject_page_fault()
8022 */
Joe Perches1d804d02015-03-30 16:46:09 -07008023 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008024 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008025 /*
8026 * L2 never uses directly L1's EPT, but rather L0's own EPT
8027 * table (shadow on EPT) or a merged EPT table that L0 built
8028 * (EPT on EPT). So any problems with the structure of the
8029 * table is L0's fault.
8030 */
Joe Perches1d804d02015-03-30 16:46:09 -07008031 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008032 case EXIT_REASON_WBINVD:
8033 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8034 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008035 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008036 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8037 /*
8038 * This should never happen, since it is not possible to
8039 * set XSS to a non-zero value---neither in L1 nor in L2.
8040 * If if it were, XSS would have to be checked against
8041 * the XSS exit bitmap in vmcs12.
8042 */
8043 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008044 case EXIT_REASON_PREEMPTION_TIMER:
8045 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008046 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008047 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008048 }
8049}
8050
Avi Kivity586f9602010-11-18 13:09:54 +02008051static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8052{
8053 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8054 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8055}
8056
Kai Huanga3eaa862015-11-04 13:46:05 +08008057static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008058{
Kai Huanga3eaa862015-11-04 13:46:05 +08008059 if (vmx->pml_pg) {
8060 __free_page(vmx->pml_pg);
8061 vmx->pml_pg = NULL;
8062 }
Kai Huang843e4332015-01-28 10:54:28 +08008063}
8064
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008065static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008066{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008067 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008068 u64 *pml_buf;
8069 u16 pml_idx;
8070
8071 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8072
8073 /* Do nothing if PML buffer is empty */
8074 if (pml_idx == (PML_ENTITY_NUM - 1))
8075 return;
8076
8077 /* PML index always points to next available PML buffer entity */
8078 if (pml_idx >= PML_ENTITY_NUM)
8079 pml_idx = 0;
8080 else
8081 pml_idx++;
8082
8083 pml_buf = page_address(vmx->pml_pg);
8084 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8085 u64 gpa;
8086
8087 gpa = pml_buf[pml_idx];
8088 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008089 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008090 }
8091
8092 /* reset PML index */
8093 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8094}
8095
8096/*
8097 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8098 * Called before reporting dirty_bitmap to userspace.
8099 */
8100static void kvm_flush_pml_buffers(struct kvm *kvm)
8101{
8102 int i;
8103 struct kvm_vcpu *vcpu;
8104 /*
8105 * We only need to kick vcpu out of guest mode here, as PML buffer
8106 * is flushed at beginning of all VMEXITs, and it's obvious that only
8107 * vcpus running in guest are possible to have unflushed GPAs in PML
8108 * buffer.
8109 */
8110 kvm_for_each_vcpu(i, vcpu, kvm)
8111 kvm_vcpu_kick(vcpu);
8112}
8113
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008114static void vmx_dump_sel(char *name, uint32_t sel)
8115{
8116 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8117 name, vmcs_read32(sel),
8118 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8119 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8120 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8121}
8122
8123static void vmx_dump_dtsel(char *name, uint32_t limit)
8124{
8125 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8126 name, vmcs_read32(limit),
8127 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8128}
8129
8130static void dump_vmcs(void)
8131{
8132 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8133 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8134 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8135 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8136 u32 secondary_exec_control = 0;
8137 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008138 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008139 int i, n;
8140
8141 if (cpu_has_secondary_exec_ctrls())
8142 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8143
8144 pr_err("*** Guest State ***\n");
8145 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8146 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8147 vmcs_readl(CR0_GUEST_HOST_MASK));
8148 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8149 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8150 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8151 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8152 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8153 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008154 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8155 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8156 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8157 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008158 }
8159 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8160 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8161 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8162 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8163 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8164 vmcs_readl(GUEST_SYSENTER_ESP),
8165 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8166 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8167 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8168 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8169 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8170 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8171 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8172 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8173 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8174 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8175 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8176 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8177 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008178 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8179 efer, vmcs_read64(GUEST_IA32_PAT));
8180 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8181 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008182 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8183 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008184 pr_err("PerfGlobCtl = 0x%016llx\n",
8185 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008186 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008187 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008188 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8189 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8190 vmcs_read32(GUEST_ACTIVITY_STATE));
8191 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8192 pr_err("InterruptStatus = %04x\n",
8193 vmcs_read16(GUEST_INTR_STATUS));
8194
8195 pr_err("*** Host State ***\n");
8196 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8197 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8198 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8199 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8200 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8201 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8202 vmcs_read16(HOST_TR_SELECTOR));
8203 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8204 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8205 vmcs_readl(HOST_TR_BASE));
8206 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8207 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8208 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8209 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8210 vmcs_readl(HOST_CR4));
8211 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8212 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8213 vmcs_read32(HOST_IA32_SYSENTER_CS),
8214 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8215 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008216 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8217 vmcs_read64(HOST_IA32_EFER),
8218 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008219 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008220 pr_err("PerfGlobCtl = 0x%016llx\n",
8221 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008222
8223 pr_err("*** Control State ***\n");
8224 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8225 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8226 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8227 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8228 vmcs_read32(EXCEPTION_BITMAP),
8229 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8230 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8231 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8232 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8233 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8234 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8235 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8236 vmcs_read32(VM_EXIT_INTR_INFO),
8237 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8238 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8239 pr_err(" reason=%08x qualification=%016lx\n",
8240 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8241 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8242 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8243 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008244 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008245 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008246 pr_err("TSC Multiplier = 0x%016llx\n",
8247 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008248 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8249 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8250 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8251 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8252 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008253 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008254 n = vmcs_read32(CR3_TARGET_COUNT);
8255 for (i = 0; i + 1 < n; i += 4)
8256 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8257 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8258 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8259 if (i < n)
8260 pr_err("CR3 target%u=%016lx\n",
8261 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8262 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8263 pr_err("PLE Gap=%08x Window=%08x\n",
8264 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8265 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8266 pr_err("Virtual processor ID = 0x%04x\n",
8267 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8268}
8269
Avi Kivity6aa8b732006-12-10 02:21:36 -08008270/*
8271 * The guest has exited. See if we can fix it or if we need userspace
8272 * assistance.
8273 */
Avi Kivity851ba692009-08-24 11:10:17 +03008274static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008275{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008276 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008277 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008278 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008279
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008280 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8281
Kai Huang843e4332015-01-28 10:54:28 +08008282 /*
8283 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8284 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8285 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8286 * mode as if vcpus is in root mode, the PML buffer must has been
8287 * flushed already.
8288 */
8289 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008290 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008291
Mohammed Gamal80ced182009-09-01 12:48:18 +02008292 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008293 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008294 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008295
Nadav Har'El644d7112011-05-25 23:12:35 +03008296 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008297 nested_vmx_vmexit(vcpu, exit_reason,
8298 vmcs_read32(VM_EXIT_INTR_INFO),
8299 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008300 return 1;
8301 }
8302
Mohammed Gamal51207022010-05-31 22:40:54 +03008303 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008304 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008305 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8306 vcpu->run->fail_entry.hardware_entry_failure_reason
8307 = exit_reason;
8308 return 0;
8309 }
8310
Avi Kivity29bd8a72007-09-10 17:27:03 +03008311 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008312 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8313 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008314 = vmcs_read32(VM_INSTRUCTION_ERROR);
8315 return 0;
8316 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008317
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008318 /*
8319 * Note:
8320 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8321 * delivery event since it indicates guest is accessing MMIO.
8322 * The vm-exit can be triggered again after return to guest that
8323 * will cause infinite loop.
8324 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008325 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008326 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008327 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008328 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008329 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8330 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8331 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8332 vcpu->run->internal.ndata = 2;
8333 vcpu->run->internal.data[0] = vectoring_info;
8334 vcpu->run->internal.data[1] = exit_reason;
8335 return 0;
8336 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008337
Nadav Har'El644d7112011-05-25 23:12:35 +03008338 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8339 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008340 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008341 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008342 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008343 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008344 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008345 /*
8346 * This CPU don't support us in finding the end of an
8347 * NMI-blocked window if the guest runs with IRQs
8348 * disabled. So we pull the trigger after 1 s of
8349 * futile waiting, but inform the user about this.
8350 */
8351 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8352 "state on VCPU %d after 1 s timeout\n",
8353 __func__, vcpu->vcpu_id);
8354 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008355 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008356 }
8357
Avi Kivity6aa8b732006-12-10 02:21:36 -08008358 if (exit_reason < kvm_vmx_max_exit_handlers
8359 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008360 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008361 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008362 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8363 kvm_queue_exception(vcpu, UD_VECTOR);
8364 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008365 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008366}
8367
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008368static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008369{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008370 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8371
8372 if (is_guest_mode(vcpu) &&
8373 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8374 return;
8375
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008376 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008377 vmcs_write32(TPR_THRESHOLD, 0);
8378 return;
8379 }
8380
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008381 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008382}
8383
Yang Zhang8d146952013-01-25 10:18:50 +08008384static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8385{
8386 u32 sec_exec_control;
8387
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008388 /* Postpone execution until vmcs01 is the current VMCS. */
8389 if (is_guest_mode(vcpu)) {
8390 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8391 return;
8392 }
8393
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008394 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008395 return;
8396
Paolo Bonzini35754c92015-07-29 12:05:37 +02008397 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008398 return;
8399
8400 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8401
8402 if (set) {
8403 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8404 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8405 } else {
8406 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8407 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8408 }
8409 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8410
8411 vmx_set_msr_bitmap(vcpu);
8412}
8413
Tang Chen38b99172014-09-24 15:57:54 +08008414static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8415{
8416 struct vcpu_vmx *vmx = to_vmx(vcpu);
8417
8418 /*
8419 * Currently we do not handle the nested case where L2 has an
8420 * APIC access page of its own; that page is still pinned.
8421 * Hence, we skip the case where the VCPU is in guest mode _and_
8422 * L1 prepared an APIC access page for L2.
8423 *
8424 * For the case where L1 and L2 share the same APIC access page
8425 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8426 * in the vmcs12), this function will only update either the vmcs01
8427 * or the vmcs02. If the former, the vmcs02 will be updated by
8428 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8429 * the next L2->L1 exit.
8430 */
8431 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008432 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Tang Chen38b99172014-09-24 15:57:54 +08008433 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8434 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8435}
8436
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008437static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008438{
8439 u16 status;
8440 u8 old;
8441
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008442 if (max_isr == -1)
8443 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008444
8445 status = vmcs_read16(GUEST_INTR_STATUS);
8446 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008447 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008448 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008449 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008450 vmcs_write16(GUEST_INTR_STATUS, status);
8451 }
8452}
8453
8454static void vmx_set_rvi(int vector)
8455{
8456 u16 status;
8457 u8 old;
8458
Wei Wang4114c272014-11-05 10:53:43 +08008459 if (vector == -1)
8460 vector = 0;
8461
Yang Zhangc7c9c562013-01-25 10:18:51 +08008462 status = vmcs_read16(GUEST_INTR_STATUS);
8463 old = (u8)status & 0xff;
8464 if ((u8)vector != old) {
8465 status &= ~0xff;
8466 status |= (u8)vector;
8467 vmcs_write16(GUEST_INTR_STATUS, status);
8468 }
8469}
8470
8471static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8472{
Wanpeng Li963fee12014-07-17 19:03:00 +08008473 if (!is_guest_mode(vcpu)) {
8474 vmx_set_rvi(max_irr);
8475 return;
8476 }
8477
Wei Wang4114c272014-11-05 10:53:43 +08008478 if (max_irr == -1)
8479 return;
8480
Wanpeng Li963fee12014-07-17 19:03:00 +08008481 /*
Wei Wang4114c272014-11-05 10:53:43 +08008482 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8483 * handles it.
8484 */
8485 if (nested_exit_on_intr(vcpu))
8486 return;
8487
8488 /*
8489 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008490 * is run without virtual interrupt delivery.
8491 */
8492 if (!kvm_event_needs_reinjection(vcpu) &&
8493 vmx_interrupt_allowed(vcpu)) {
8494 kvm_queue_interrupt(vcpu, max_irr, false);
8495 vmx_inject_irq(vcpu);
8496 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008497}
8498
Andrey Smetanin63086302015-11-10 15:36:32 +03008499static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008500{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008501 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008502 return;
8503
Yang Zhangc7c9c562013-01-25 10:18:51 +08008504 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8505 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8506 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8507 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8508}
8509
Avi Kivity51aa01d2010-07-20 14:31:20 +03008510static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008511{
Avi Kivity00eba012011-03-07 17:24:54 +02008512 u32 exit_intr_info;
8513
8514 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8515 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8516 return;
8517
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008518 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008519 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008520
8521 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008522 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008523 kvm_machine_check();
8524
Gleb Natapov20f65982009-05-11 13:35:55 +03008525 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008526 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008527 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8528 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008529 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008530 kvm_after_handle_nmi(&vmx->vcpu);
8531 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008532}
Gleb Natapov20f65982009-05-11 13:35:55 +03008533
Yang Zhanga547c6d2013-04-11 19:25:10 +08008534static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8535{
8536 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008537 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008538
Yang Zhanga547c6d2013-04-11 19:25:10 +08008539 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8540 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8541 unsigned int vector;
8542 unsigned long entry;
8543 gate_desc *desc;
8544 struct vcpu_vmx *vmx = to_vmx(vcpu);
8545#ifdef CONFIG_X86_64
8546 unsigned long tmp;
8547#endif
8548
8549 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8550 desc = (gate_desc *)vmx->host_idt_base + vector;
8551 entry = gate_offset(*desc);
8552 asm volatile(
8553#ifdef CONFIG_X86_64
8554 "mov %%" _ASM_SP ", %[sp]\n\t"
8555 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8556 "push $%c[ss]\n\t"
8557 "push %[sp]\n\t"
8558#endif
8559 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008560 __ASM_SIZE(push) " $%c[cs]\n\t"
8561 "call *%[entry]\n\t"
8562 :
8563#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008564 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008565#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008566 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008567 :
8568 [entry]"r"(entry),
8569 [ss]"i"(__KERNEL_DS),
8570 [cs]"i"(__KERNEL_CS)
8571 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008572 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008573}
8574
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008575static bool vmx_has_high_real_mode_segbase(void)
8576{
8577 return enable_unrestricted_guest || emulate_invalid_guest_state;
8578}
8579
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008580static bool vmx_mpx_supported(void)
8581{
8582 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8583 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8584}
8585
Wanpeng Li55412b22014-12-02 19:21:30 +08008586static bool vmx_xsaves_supported(void)
8587{
8588 return vmcs_config.cpu_based_2nd_exec_ctrl &
8589 SECONDARY_EXEC_XSAVES;
8590}
8591
Avi Kivity51aa01d2010-07-20 14:31:20 +03008592static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8593{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008594 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008595 bool unblock_nmi;
8596 u8 vector;
8597 bool idtv_info_valid;
8598
8599 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008600
Avi Kivitycf393f72008-07-01 16:20:21 +03008601 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008602 if (vmx->nmi_known_unmasked)
8603 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008604 /*
8605 * Can't use vmx->exit_intr_info since we're not sure what
8606 * the exit reason is.
8607 */
8608 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008609 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8610 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8611 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008612 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008613 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8614 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008615 * SDM 3: 23.2.2 (September 2008)
8616 * Bit 12 is undefined in any of the following cases:
8617 * If the VM exit sets the valid bit in the IDT-vectoring
8618 * information field.
8619 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008620 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008621 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8622 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008623 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8624 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008625 else
8626 vmx->nmi_known_unmasked =
8627 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8628 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008629 } else if (unlikely(vmx->soft_vnmi_blocked))
8630 vmx->vnmi_blocked_time +=
8631 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008632}
8633
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008634static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008635 u32 idt_vectoring_info,
8636 int instr_len_field,
8637 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008638{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008639 u8 vector;
8640 int type;
8641 bool idtv_info_valid;
8642
8643 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008644
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008645 vcpu->arch.nmi_injected = false;
8646 kvm_clear_exception_queue(vcpu);
8647 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008648
8649 if (!idtv_info_valid)
8650 return;
8651
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008652 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008653
Avi Kivity668f6122008-07-02 09:28:55 +03008654 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8655 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008656
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008657 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008658 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008659 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008660 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008661 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008662 * Clear bit "block by NMI" before VM entry if a NMI
8663 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008664 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008665 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008666 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008667 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008668 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008669 /* fall through */
8670 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008671 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008672 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008673 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008674 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008675 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008676 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008677 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008678 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008679 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008680 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008681 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008682 break;
8683 default:
8684 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008685 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008686}
8687
Avi Kivity83422e12010-07-20 14:43:23 +03008688static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8689{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008690 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008691 VM_EXIT_INSTRUCTION_LEN,
8692 IDT_VECTORING_ERROR_CODE);
8693}
8694
Avi Kivityb463a6f2010-07-20 15:06:17 +03008695static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8696{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008697 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008698 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8699 VM_ENTRY_INSTRUCTION_LEN,
8700 VM_ENTRY_EXCEPTION_ERROR_CODE);
8701
8702 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8703}
8704
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008705static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8706{
8707 int i, nr_msrs;
8708 struct perf_guest_switch_msr *msrs;
8709
8710 msrs = perf_guest_get_msrs(&nr_msrs);
8711
8712 if (!msrs)
8713 return;
8714
8715 for (i = 0; i < nr_msrs; i++)
8716 if (msrs[i].host == msrs[i].guest)
8717 clear_atomic_switch_msr(vmx, msrs[i].msr);
8718 else
8719 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8720 msrs[i].host);
8721}
8722
Jiang Biao33365e72016-11-03 15:03:37 +08008723static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008724{
8725 struct vcpu_vmx *vmx = to_vmx(vcpu);
8726 u64 tscl;
8727 u32 delta_tsc;
8728
8729 if (vmx->hv_deadline_tsc == -1)
8730 return;
8731
8732 tscl = rdtsc();
8733 if (vmx->hv_deadline_tsc > tscl)
8734 /* sure to be 32 bit only because checked on set_hv_timer */
8735 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8736 cpu_preemption_timer_multi);
8737 else
8738 delta_tsc = 0;
8739
8740 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8741}
8742
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008743static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008744{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008745 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008746 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008747
8748 /* Record the guest's net vcpu time for enforced NMI injections. */
8749 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8750 vmx->entry_time = ktime_get();
8751
8752 /* Don't enter VMX if guest state is invalid, let the exit handler
8753 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008754 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008755 return;
8756
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008757 if (vmx->ple_window_dirty) {
8758 vmx->ple_window_dirty = false;
8759 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8760 }
8761
Abel Gordon012f83c2013-04-18 14:39:25 +03008762 if (vmx->nested.sync_shadow_vmcs) {
8763 copy_vmcs12_to_shadow(vmx);
8764 vmx->nested.sync_shadow_vmcs = false;
8765 }
8766
Avi Kivity104f2262010-11-18 13:12:52 +02008767 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8768 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8769 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8770 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8771
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008772 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008773 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8774 vmcs_writel(HOST_CR4, cr4);
8775 vmx->host_state.vmcs_host_cr4 = cr4;
8776 }
8777
Avi Kivity104f2262010-11-18 13:12:52 +02008778 /* When single-stepping over STI and MOV SS, we must clear the
8779 * corresponding interruptibility bits in the guest state. Otherwise
8780 * vmentry fails as it then expects bit 14 (BS) in pending debug
8781 * exceptions being set, but that's not correct for the guest debugging
8782 * case. */
8783 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8784 vmx_set_interrupt_shadow(vcpu, 0);
8785
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008786 if (vmx->guest_pkru_valid)
8787 __write_pkru(vmx->guest_pkru);
8788
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008789 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008790 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008791
Yunhong Jiang64672c92016-06-13 14:19:59 -07008792 vmx_arm_hv_timer(vcpu);
8793
Nadav Har'Eld462b812011-05-24 15:26:10 +03008794 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008795 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008796 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008797 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8798 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8799 "push %%" _ASM_CX " \n\t"
8800 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008801 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008802 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008803 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008804 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008805 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008806 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8807 "mov %%cr2, %%" _ASM_DX " \n\t"
8808 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008809 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008810 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008811 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008812 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008813 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008814 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008815 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8816 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8817 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8818 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8819 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8820 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008821#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008822 "mov %c[r8](%0), %%r8 \n\t"
8823 "mov %c[r9](%0), %%r9 \n\t"
8824 "mov %c[r10](%0), %%r10 \n\t"
8825 "mov %c[r11](%0), %%r11 \n\t"
8826 "mov %c[r12](%0), %%r12 \n\t"
8827 "mov %c[r13](%0), %%r13 \n\t"
8828 "mov %c[r14](%0), %%r14 \n\t"
8829 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008830#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008831 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008832
Avi Kivity6aa8b732006-12-10 02:21:36 -08008833 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008834 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008835 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008836 "jmp 2f \n\t"
8837 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8838 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008839 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008840 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008841 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008842 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8843 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8844 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8845 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8846 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8847 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8848 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008849#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008850 "mov %%r8, %c[r8](%0) \n\t"
8851 "mov %%r9, %c[r9](%0) \n\t"
8852 "mov %%r10, %c[r10](%0) \n\t"
8853 "mov %%r11, %c[r11](%0) \n\t"
8854 "mov %%r12, %c[r12](%0) \n\t"
8855 "mov %%r13, %c[r13](%0) \n\t"
8856 "mov %%r14, %c[r14](%0) \n\t"
8857 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008858#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008859 "mov %%cr2, %%" _ASM_AX " \n\t"
8860 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008861
Avi Kivityb188c81f2012-09-16 15:10:58 +03008862 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008863 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008864 ".pushsection .rodata \n\t"
8865 ".global vmx_return \n\t"
8866 "vmx_return: " _ASM_PTR " 2b \n\t"
8867 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008868 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008869 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008870 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008871 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008872 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8873 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8874 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8875 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8876 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8877 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8878 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008879#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008880 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8881 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8882 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8883 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8884 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8885 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8886 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8887 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008888#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008889 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8890 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008891 : "cc", "memory"
8892#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008893 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008894 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008895#else
8896 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008897#endif
8898 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008899
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008900 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8901 if (debugctlmsr)
8902 update_debugctlmsr(debugctlmsr);
8903
Avi Kivityaa67f602012-08-01 16:48:03 +03008904#ifndef CONFIG_X86_64
8905 /*
8906 * The sysexit path does not restore ds/es, so we must set them to
8907 * a reasonable value ourselves.
8908 *
8909 * We can't defer this to vmx_load_host_state() since that function
8910 * may be executed in interrupt context, which saves and restore segments
8911 * around it, nullifying its effect.
8912 */
8913 loadsegment(ds, __USER_DS);
8914 loadsegment(es, __USER_DS);
8915#endif
8916
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008917 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008918 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008919 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008920 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008921 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008922 vcpu->arch.regs_dirty = 0;
8923
Avi Kivity1155f762007-11-22 11:30:47 +02008924 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8925
Nadav Har'Eld462b812011-05-24 15:26:10 +03008926 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008927
Avi Kivity51aa01d2010-07-20 14:31:20 +03008928 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008929
Gleb Natapove0b890d2013-09-25 12:51:33 +03008930 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008931 * eager fpu is enabled if PKEY is supported and CR4 is switched
8932 * back on host, so it is safe to read guest PKRU from current
8933 * XSAVE.
8934 */
8935 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
8936 vmx->guest_pkru = __read_pkru();
8937 if (vmx->guest_pkru != vmx->host_pkru) {
8938 vmx->guest_pkru_valid = true;
8939 __write_pkru(vmx->host_pkru);
8940 } else
8941 vmx->guest_pkru_valid = false;
8942 }
8943
8944 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03008945 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8946 * we did not inject a still-pending event to L1 now because of
8947 * nested_run_pending, we need to re-enable this bit.
8948 */
8949 if (vmx->nested.nested_run_pending)
8950 kvm_make_request(KVM_REQ_EVENT, vcpu);
8951
8952 vmx->nested.nested_run_pending = 0;
8953
Avi Kivity51aa01d2010-07-20 14:31:20 +03008954 vmx_complete_atomic_exit(vmx);
8955 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008956 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008957}
8958
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008959static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8960{
8961 struct vcpu_vmx *vmx = to_vmx(vcpu);
8962 int cpu;
8963
8964 if (vmx->loaded_vmcs == &vmx->vmcs01)
8965 return;
8966
8967 cpu = get_cpu();
8968 vmx->loaded_vmcs = &vmx->vmcs01;
8969 vmx_vcpu_put(vcpu);
8970 vmx_vcpu_load(vcpu, cpu);
8971 vcpu->cpu = cpu;
8972 put_cpu();
8973}
8974
Jim Mattson2f1fe812016-07-08 15:36:06 -07008975/*
8976 * Ensure that the current vmcs of the logical processor is the
8977 * vmcs01 of the vcpu before calling free_nested().
8978 */
8979static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
8980{
8981 struct vcpu_vmx *vmx = to_vmx(vcpu);
8982 int r;
8983
8984 r = vcpu_load(vcpu);
8985 BUG_ON(r);
8986 vmx_load_vmcs01(vcpu);
8987 free_nested(vmx);
8988 vcpu_put(vcpu);
8989}
8990
Avi Kivity6aa8b732006-12-10 02:21:36 -08008991static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8992{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008993 struct vcpu_vmx *vmx = to_vmx(vcpu);
8994
Kai Huang843e4332015-01-28 10:54:28 +08008995 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08008996 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08008997 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008998 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07008999 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009000 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009001 kfree(vmx->guest_msrs);
9002 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009003 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009004}
9005
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009006static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009007{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009008 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009009 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009010 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009011
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009012 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009013 return ERR_PTR(-ENOMEM);
9014
Wanpeng Li991e7a02015-09-16 17:30:05 +08009015 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009016
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009017 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9018 if (err)
9019 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009020
Peter Feiner4e595162016-07-07 14:49:58 -07009021 err = -ENOMEM;
9022
9023 /*
9024 * If PML is turned on, failure on enabling PML just results in failure
9025 * of creating the vcpu, therefore we can simplify PML logic (by
9026 * avoiding dealing with cases, such as enabling PML partially on vcpus
9027 * for the guest, etc.
9028 */
9029 if (enable_pml) {
9030 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9031 if (!vmx->pml_pg)
9032 goto uninit_vcpu;
9033 }
9034
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009035 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009036 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9037 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009038
Peter Feiner4e595162016-07-07 14:49:58 -07009039 if (!vmx->guest_msrs)
9040 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009041
Nadav Har'Eld462b812011-05-24 15:26:10 +03009042 vmx->loaded_vmcs = &vmx->vmcs01;
9043 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009044 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009045 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009046 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009047 if (!vmm_exclusive)
9048 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9049 loaded_vmcs_init(vmx->loaded_vmcs);
9050 if (!vmm_exclusive)
9051 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009052
Avi Kivity15ad7142007-07-11 18:17:21 +03009053 cpu = get_cpu();
9054 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009055 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009056 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009057 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009058 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009059 if (err)
9060 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009061 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009062 err = alloc_apic_access_page(kvm);
9063 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009064 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009065 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009066
Sheng Yangb927a3c2009-07-21 10:42:48 +08009067 if (enable_ept) {
9068 if (!kvm->arch.ept_identity_map_addr)
9069 kvm->arch.ept_identity_map_addr =
9070 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009071 err = init_rmode_identity_map(kvm);
9072 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009073 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009074 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009075
Wanpeng Li5c614b32015-10-13 09:18:36 -07009076 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009077 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009078 vmx->nested.vpid02 = allocate_vpid();
9079 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009080
Wincy Van705699a2015-02-03 23:58:17 +08009081 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009082 vmx->nested.current_vmptr = -1ull;
9083 vmx->nested.current_vmcs12 = NULL;
9084
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009085 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9086
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009087 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009088
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009089free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009090 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009091 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009092free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009093 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009094free_pml:
9095 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009096uninit_vcpu:
9097 kvm_vcpu_uninit(&vmx->vcpu);
9098free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009099 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009100 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009101 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009102}
9103
Yang, Sheng002c7f72007-07-31 14:23:01 +03009104static void __init vmx_check_processor_compat(void *rtn)
9105{
9106 struct vmcs_config vmcs_conf;
9107
9108 *(int *)rtn = 0;
9109 if (setup_vmcs_config(&vmcs_conf) < 0)
9110 *(int *)rtn = -EIO;
9111 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9112 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9113 smp_processor_id());
9114 *(int *)rtn = -EIO;
9115 }
9116}
9117
Sheng Yang67253af2008-04-25 10:20:22 +08009118static int get_ept_level(void)
9119{
9120 return VMX_EPT_DEFAULT_GAW + 1;
9121}
9122
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009123static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009124{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009125 u8 cache;
9126 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009127
Sheng Yang522c68c2009-04-27 20:35:43 +08009128 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009129 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009130 * 2. EPT with VT-d:
9131 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009132 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009133 * b. VT-d with snooping control feature: snooping control feature of
9134 * VT-d engine can guarantee the cache correctness. Just set it
9135 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009136 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009137 * consistent with host MTRR
9138 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009139 if (is_mmio) {
9140 cache = MTRR_TYPE_UNCACHABLE;
9141 goto exit;
9142 }
9143
9144 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009145 ipat = VMX_EPT_IPAT_BIT;
9146 cache = MTRR_TYPE_WRBACK;
9147 goto exit;
9148 }
9149
9150 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9151 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009152 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009153 cache = MTRR_TYPE_WRBACK;
9154 else
9155 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009156 goto exit;
9157 }
9158
Xiao Guangrongff536042015-06-15 16:55:22 +08009159 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009160
9161exit:
9162 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009163}
9164
Sheng Yang17cc3932010-01-05 19:02:27 +08009165static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009166{
Sheng Yang878403b2010-01-05 19:02:29 +08009167 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9168 return PT_DIRECTORY_LEVEL;
9169 else
9170 /* For shadow and EPT supported 1GB page */
9171 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009172}
9173
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009174static void vmcs_set_secondary_exec_control(u32 new_ctl)
9175{
9176 /*
9177 * These bits in the secondary execution controls field
9178 * are dynamic, the others are mostly based on the hypervisor
9179 * architecture and the guest's CPUID. Do not touch the
9180 * dynamic bits.
9181 */
9182 u32 mask =
9183 SECONDARY_EXEC_SHADOW_VMCS |
9184 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9185 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9186
9187 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9188
9189 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9190 (new_ctl & ~mask) | (cur_ctl & mask));
9191}
9192
Sheng Yang0e851882009-12-18 16:48:46 +08009193static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9194{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009195 struct kvm_cpuid_entry2 *best;
9196 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009197 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009198
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009199 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009200 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9201 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009202 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009203
Paolo Bonzini8b972652015-09-15 17:34:42 +02009204 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009205 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009206 vmx->nested.nested_vmx_secondary_ctls_high |=
9207 SECONDARY_EXEC_RDTSCP;
9208 else
9209 vmx->nested.nested_vmx_secondary_ctls_high &=
9210 ~SECONDARY_EXEC_RDTSCP;
9211 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009212 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009213
Mao, Junjiead756a12012-07-02 01:18:48 +00009214 /* Exposing INVPCID only when PCID is exposed */
9215 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9216 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009217 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9218 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009219 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009220
Mao, Junjiead756a12012-07-02 01:18:48 +00009221 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009222 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009223 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009224
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009225 if (cpu_has_secondary_exec_ctrls())
9226 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009227
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009228 if (nested_vmx_allowed(vcpu))
9229 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9230 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9231 else
9232 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9233 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009234}
9235
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009236static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9237{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009238 if (func == 1 && nested)
9239 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009240}
9241
Yang Zhang25d92082013-08-06 12:00:32 +03009242static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9243 struct x86_exception *fault)
9244{
Jan Kiszka533558b2014-01-04 18:47:20 +01009245 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9246 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009247
9248 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009249 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009250 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009251 exit_reason = EXIT_REASON_EPT_VIOLATION;
9252 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009253 vmcs12->guest_physical_address = fault->address;
9254}
9255
Nadav Har'El155a97a2013-08-05 11:07:16 +03009256/* Callbacks for nested_ept_init_mmu_context: */
9257
9258static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9259{
9260 /* return the page table to be shadowed - in our case, EPT12 */
9261 return get_vmcs12(vcpu)->ept_pointer;
9262}
9263
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009264static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009265{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009266 WARN_ON(mmu_is_nested(vcpu));
9267 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009268 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9269 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009270 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9271 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9272 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9273
9274 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009275}
9276
9277static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9278{
9279 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9280}
9281
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009282static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9283 u16 error_code)
9284{
9285 bool inequality, bit;
9286
9287 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9288 inequality =
9289 (error_code & vmcs12->page_fault_error_code_mask) !=
9290 vmcs12->page_fault_error_code_match;
9291 return inequality ^ bit;
9292}
9293
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009294static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9295 struct x86_exception *fault)
9296{
9297 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9298
9299 WARN_ON(!is_guest_mode(vcpu));
9300
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009301 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009302 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9303 vmcs_read32(VM_EXIT_INTR_INFO),
9304 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009305 else
9306 kvm_inject_page_fault(vcpu, fault);
9307}
9308
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009309static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9310 struct vmcs12 *vmcs12)
9311{
9312 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009313 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009314
9315 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009316 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9317 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009318 return false;
9319
9320 /*
9321 * Translate L1 physical address to host physical
9322 * address for vmcs02. Keep the page pinned, so this
9323 * physical address remains valid. We keep a reference
9324 * to it so we can release it later.
9325 */
9326 if (vmx->nested.apic_access_page) /* shouldn't happen */
9327 nested_release_page(vmx->nested.apic_access_page);
9328 vmx->nested.apic_access_page =
9329 nested_get_page(vcpu, vmcs12->apic_access_addr);
9330 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009331
9332 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009333 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9334 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009335 return false;
9336
9337 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9338 nested_release_page(vmx->nested.virtual_apic_page);
9339 vmx->nested.virtual_apic_page =
9340 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9341
9342 /*
9343 * Failing the vm entry is _not_ what the processor does
9344 * but it's basically the only possibility we have.
9345 * We could still enter the guest if CR8 load exits are
9346 * enabled, CR8 store exits are enabled, and virtualize APIC
9347 * access is disabled; in this case the processor would never
9348 * use the TPR shadow and we could simply clear the bit from
9349 * the execution control. But such a configuration is useless,
9350 * so let's keep the code simple.
9351 */
9352 if (!vmx->nested.virtual_apic_page)
9353 return false;
9354 }
9355
Wincy Van705699a2015-02-03 23:58:17 +08009356 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009357 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9358 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009359 return false;
9360
9361 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9362 kunmap(vmx->nested.pi_desc_page);
9363 nested_release_page(vmx->nested.pi_desc_page);
9364 }
9365 vmx->nested.pi_desc_page =
9366 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9367 if (!vmx->nested.pi_desc_page)
9368 return false;
9369
9370 vmx->nested.pi_desc =
9371 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9372 if (!vmx->nested.pi_desc) {
9373 nested_release_page_clean(vmx->nested.pi_desc_page);
9374 return false;
9375 }
9376 vmx->nested.pi_desc =
9377 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9378 (unsigned long)(vmcs12->posted_intr_desc_addr &
9379 (PAGE_SIZE - 1)));
9380 }
9381
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009382 return true;
9383}
9384
Jan Kiszkaf4124502014-03-07 20:03:13 +01009385static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9386{
9387 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9388 struct vcpu_vmx *vmx = to_vmx(vcpu);
9389
9390 if (vcpu->arch.virtual_tsc_khz == 0)
9391 return;
9392
9393 /* Make sure short timeouts reliably trigger an immediate vmexit.
9394 * hrtimer_start does not guarantee this. */
9395 if (preemption_timeout <= 1) {
9396 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9397 return;
9398 }
9399
9400 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9401 preemption_timeout *= 1000000;
9402 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9403 hrtimer_start(&vmx->nested.preemption_timer,
9404 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9405}
9406
Wincy Van3af18d92015-02-03 23:49:31 +08009407static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9408 struct vmcs12 *vmcs12)
9409{
9410 int maxphyaddr;
9411 u64 addr;
9412
9413 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9414 return 0;
9415
9416 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9417 WARN_ON(1);
9418 return -EINVAL;
9419 }
9420 maxphyaddr = cpuid_maxphyaddr(vcpu);
9421
9422 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9423 ((addr + PAGE_SIZE) >> maxphyaddr))
9424 return -EINVAL;
9425
9426 return 0;
9427}
9428
9429/*
9430 * Merge L0's and L1's MSR bitmap, return false to indicate that
9431 * we do not use the hardware.
9432 */
9433static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9434 struct vmcs12 *vmcs12)
9435{
Wincy Van82f0dd42015-02-03 23:57:18 +08009436 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009437 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009438 unsigned long *msr_bitmap_l1;
9439 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009440
Radim Krčmářd048c092016-08-08 20:16:22 +02009441 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009442 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9443 return false;
9444
9445 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9446 if (!page) {
9447 WARN_ON(1);
9448 return false;
9449 }
Radim Krčmářd048c092016-08-08 20:16:22 +02009450 msr_bitmap_l1 = (unsigned long *)kmap(page);
9451 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009452 nested_release_page_clean(page);
9453 WARN_ON(1);
9454 return false;
9455 }
9456
Radim Krčmářd048c092016-08-08 20:16:22 +02009457 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9458
Wincy Vanf2b93282015-02-03 23:56:03 +08009459 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009460 if (nested_cpu_has_apic_reg_virt(vmcs12))
9461 for (msr = 0x800; msr <= 0x8ff; msr++)
9462 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009463 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009464 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009465
9466 nested_vmx_disable_intercept_for_msr(
9467 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009468 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9469 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009470
Wincy Van608406e2015-02-03 23:57:51 +08009471 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009472 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009473 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009474 APIC_BASE_MSR + (APIC_EOI >> 4),
9475 MSR_TYPE_W);
9476 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009477 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009478 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9479 MSR_TYPE_W);
9480 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009481 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009482 kunmap(page);
9483 nested_release_page_clean(page);
9484
9485 return true;
9486}
9487
9488static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9489 struct vmcs12 *vmcs12)
9490{
Wincy Van82f0dd42015-02-03 23:57:18 +08009491 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009492 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009493 !nested_cpu_has_vid(vmcs12) &&
9494 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009495 return 0;
9496
9497 /*
9498 * If virtualize x2apic mode is enabled,
9499 * virtualize apic access must be disabled.
9500 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009501 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9502 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009503 return -EINVAL;
9504
Wincy Van608406e2015-02-03 23:57:51 +08009505 /*
9506 * If virtual interrupt delivery is enabled,
9507 * we must exit on external interrupts.
9508 */
9509 if (nested_cpu_has_vid(vmcs12) &&
9510 !nested_exit_on_intr(vcpu))
9511 return -EINVAL;
9512
Wincy Van705699a2015-02-03 23:58:17 +08009513 /*
9514 * bits 15:8 should be zero in posted_intr_nv,
9515 * the descriptor address has been already checked
9516 * in nested_get_vmcs12_pages.
9517 */
9518 if (nested_cpu_has_posted_intr(vmcs12) &&
9519 (!nested_cpu_has_vid(vmcs12) ||
9520 !nested_exit_intr_ack_set(vcpu) ||
9521 vmcs12->posted_intr_nv & 0xff00))
9522 return -EINVAL;
9523
Wincy Vanf2b93282015-02-03 23:56:03 +08009524 /* tpr shadow is needed by all apicv features. */
9525 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9526 return -EINVAL;
9527
9528 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009529}
9530
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009531static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9532 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009533 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009534{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009535 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009536 u64 count, addr;
9537
9538 if (vmcs12_read_any(vcpu, count_field, &count) ||
9539 vmcs12_read_any(vcpu, addr_field, &addr)) {
9540 WARN_ON(1);
9541 return -EINVAL;
9542 }
9543 if (count == 0)
9544 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009545 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009546 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9547 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009548 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009549 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9550 addr_field, maxphyaddr, count, addr);
9551 return -EINVAL;
9552 }
9553 return 0;
9554}
9555
9556static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9557 struct vmcs12 *vmcs12)
9558{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009559 if (vmcs12->vm_exit_msr_load_count == 0 &&
9560 vmcs12->vm_exit_msr_store_count == 0 &&
9561 vmcs12->vm_entry_msr_load_count == 0)
9562 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009563 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009564 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009565 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009566 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009567 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009568 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009569 return -EINVAL;
9570 return 0;
9571}
9572
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009573static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9574 struct vmx_msr_entry *e)
9575{
9576 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009577 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009578 return -EINVAL;
9579 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9580 e->index == MSR_IA32_UCODE_REV)
9581 return -EINVAL;
9582 if (e->reserved != 0)
9583 return -EINVAL;
9584 return 0;
9585}
9586
9587static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9588 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009589{
9590 if (e->index == MSR_FS_BASE ||
9591 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009592 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9593 nested_vmx_msr_check_common(vcpu, e))
9594 return -EINVAL;
9595 return 0;
9596}
9597
9598static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9599 struct vmx_msr_entry *e)
9600{
9601 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9602 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009603 return -EINVAL;
9604 return 0;
9605}
9606
9607/*
9608 * Load guest's/host's msr at nested entry/exit.
9609 * return 0 for success, entry index for failure.
9610 */
9611static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9612{
9613 u32 i;
9614 struct vmx_msr_entry e;
9615 struct msr_data msr;
9616
9617 msr.host_initiated = false;
9618 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009619 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9620 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009621 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009622 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9623 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009624 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009625 }
9626 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009627 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009628 "%s check failed (%u, 0x%x, 0x%x)\n",
9629 __func__, i, e.index, e.reserved);
9630 goto fail;
9631 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009632 msr.index = e.index;
9633 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009634 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009635 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009636 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9637 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009638 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009639 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009640 }
9641 return 0;
9642fail:
9643 return i + 1;
9644}
9645
9646static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9647{
9648 u32 i;
9649 struct vmx_msr_entry e;
9650
9651 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009652 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009653 if (kvm_vcpu_read_guest(vcpu,
9654 gpa + i * sizeof(e),
9655 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009656 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009657 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9658 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009659 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009660 }
9661 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009662 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009663 "%s check failed (%u, 0x%x, 0x%x)\n",
9664 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009665 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009666 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009667 msr_info.host_initiated = false;
9668 msr_info.index = e.index;
9669 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009670 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009671 "%s cannot read MSR (%u, 0x%x)\n",
9672 __func__, i, e.index);
9673 return -EINVAL;
9674 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009675 if (kvm_vcpu_write_guest(vcpu,
9676 gpa + i * sizeof(e) +
9677 offsetof(struct vmx_msr_entry, value),
9678 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009679 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009680 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009681 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009682 return -EINVAL;
9683 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009684 }
9685 return 0;
9686}
9687
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009688/*
9689 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9690 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009691 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009692 * guest in a way that will both be appropriate to L1's requests, and our
9693 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9694 * function also has additional necessary side-effects, like setting various
9695 * vcpu->arch fields.
9696 */
9697static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9698{
9699 struct vcpu_vmx *vmx = to_vmx(vcpu);
9700 u32 exec_control;
9701
9702 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9703 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9704 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9705 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9706 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9707 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9708 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9709 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9710 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9711 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9712 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9713 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9714 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9715 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9716 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9717 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9718 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9719 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9720 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9721 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9722 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9723 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9724 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9725 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9726 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9727 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9728 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9729 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9730 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9731 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9732 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9733 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9734 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9735 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9736 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9737 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9738
Jan Kiszka2996fca2014-06-16 13:59:43 +02009739 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9740 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9741 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9742 } else {
9743 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9744 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9745 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009746 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9747 vmcs12->vm_entry_intr_info_field);
9748 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9749 vmcs12->vm_entry_exception_error_code);
9750 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9751 vmcs12->vm_entry_instruction_len);
9752 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9753 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009754 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009755 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009756 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9757 vmcs12->guest_pending_dbg_exceptions);
9758 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9759 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9760
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009761 if (nested_cpu_has_xsaves(vmcs12))
9762 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009763 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9764
Jan Kiszkaf4124502014-03-07 20:03:13 +01009765 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +08009766
Paolo Bonzini93140062016-07-06 13:23:51 +02009767 /* Preemption timer setting is only taken from vmcs01. */
9768 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9769 exec_control |= vmcs_config.pin_based_exec_ctrl;
9770 if (vmx->hv_deadline_tsc == -1)
9771 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9772
9773 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +08009774 if (nested_cpu_has_posted_intr(vmcs12)) {
9775 /*
9776 * Note that we use L0's vector here and in
9777 * vmx_deliver_nested_posted_interrupt.
9778 */
9779 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9780 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009781 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009782 vmcs_write64(POSTED_INTR_DESC_ADDR,
9783 page_to_phys(vmx->nested.pi_desc_page) +
9784 (unsigned long)(vmcs12->posted_intr_desc_addr &
9785 (PAGE_SIZE - 1)));
9786 } else
9787 exec_control &= ~PIN_BASED_POSTED_INTR;
9788
Jan Kiszkaf4124502014-03-07 20:03:13 +01009789 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009790
Jan Kiszkaf4124502014-03-07 20:03:13 +01009791 vmx->nested.preemption_timer_expired = false;
9792 if (nested_cpu_has_preemption_timer(vmcs12))
9793 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009794
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009795 /*
9796 * Whether page-faults are trapped is determined by a combination of
9797 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9798 * If enable_ept, L0 doesn't care about page faults and we should
9799 * set all of these to L1's desires. However, if !enable_ept, L0 does
9800 * care about (at least some) page faults, and because it is not easy
9801 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9802 * to exit on each and every L2 page fault. This is done by setting
9803 * MASK=MATCH=0 and (see below) EB.PF=1.
9804 * Note that below we don't need special code to set EB.PF beyond the
9805 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9806 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9807 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9808 *
9809 * A problem with this approach (when !enable_ept) is that L1 may be
9810 * injected with more page faults than it asked for. This could have
9811 * caused problems, but in practice existing hypervisors don't care.
9812 * To fix this, we will need to emulate the PFEC checking (on the L1
9813 * page tables), using walk_addr(), when injecting PFs to L1.
9814 */
9815 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9816 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9817 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9818 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9819
9820 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009821 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009822
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009823 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009824 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009825 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009826 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -07009827 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009828 if (nested_cpu_has(vmcs12,
9829 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9830 exec_control |= vmcs12->secondary_vm_exec_control;
9831
9832 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9833 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009834 * If translation failed, no matter: This feature asks
9835 * to exit when accessing the given address, and if it
9836 * can never be accessed, this feature won't do
9837 * anything anyway.
9838 */
9839 if (!vmx->nested.apic_access_page)
9840 exec_control &=
9841 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9842 else
9843 vmcs_write64(APIC_ACCESS_ADDR,
9844 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009845 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009846 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009847 exec_control |=
9848 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009849 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009850 }
9851
Wincy Van608406e2015-02-03 23:57:51 +08009852 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9853 vmcs_write64(EOI_EXIT_BITMAP0,
9854 vmcs12->eoi_exit_bitmap0);
9855 vmcs_write64(EOI_EXIT_BITMAP1,
9856 vmcs12->eoi_exit_bitmap1);
9857 vmcs_write64(EOI_EXIT_BITMAP2,
9858 vmcs12->eoi_exit_bitmap2);
9859 vmcs_write64(EOI_EXIT_BITMAP3,
9860 vmcs12->eoi_exit_bitmap3);
9861 vmcs_write16(GUEST_INTR_STATUS,
9862 vmcs12->guest_intr_status);
9863 }
9864
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009865 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9866 }
9867
9868
9869 /*
9870 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9871 * Some constant fields are set here by vmx_set_constant_host_state().
9872 * Other fields are different per CPU, and will be set later when
9873 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9874 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009875 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009876
9877 /*
Jim Mattson83bafef2016-10-04 10:48:38 -07009878 * Set the MSR load/store lists to match L0's settings.
9879 */
9880 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
9881 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
9882 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
9883 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
9884 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
9885
9886 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009887 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9888 * entry, but only if the current (host) sp changed from the value
9889 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9890 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9891 * here we just force the write to happen on entry.
9892 */
9893 vmx->host_rsp = 0;
9894
9895 exec_control = vmx_exec_control(vmx); /* L0's desires */
9896 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9897 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9898 exec_control &= ~CPU_BASED_TPR_SHADOW;
9899 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009900
9901 if (exec_control & CPU_BASED_TPR_SHADOW) {
9902 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9903 page_to_phys(vmx->nested.virtual_apic_page));
9904 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9905 }
9906
Wincy Van3af18d92015-02-03 23:49:31 +08009907 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +02009908 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
9909 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9910 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
9911 else
Wincy Van3af18d92015-02-03 23:49:31 +08009912 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9913
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009914 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009915 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009916 * Rather, exit every time.
9917 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009918 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9919 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9920
9921 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9922
9923 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9924 * bitwise-or of what L1 wants to trap for L2, and what we want to
9925 * trap. Note that CR0.TS also needs updating - we do this later.
9926 */
9927 update_exception_bitmap(vcpu);
9928 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9929 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9930
Nadav Har'El8049d652013-08-05 11:07:06 +03009931 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9932 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9933 * bits are further modified by vmx_set_efer() below.
9934 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009935 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009936
9937 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9938 * emulated by vmx_set_efer(), below.
9939 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009940 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009941 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9942 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009943 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9944
Jan Kiszka44811c02013-08-04 17:17:27 +02009945 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009946 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009947 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9948 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009949 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9950
9951
9952 set_cr4_guest_host_mask(vmx);
9953
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009954 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9955 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9956
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009957 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9958 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +01009959 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009960 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +01009961 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -07009962 if (kvm_has_tsc_control)
9963 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009964
9965 if (enable_vpid) {
9966 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009967 * There is no direct mapping between vpid02 and vpid12, the
9968 * vpid02 is per-vCPU for L0 and reused while the value of
9969 * vpid12 is changed w/ one invvpid during nested vmentry.
9970 * The vpid12 is allocated by L1 for L2, so it will not
9971 * influence global bitmap(for vpid01 and vpid02 allocation)
9972 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009973 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009974 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9975 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9976 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
9977 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
9978 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
9979 }
9980 } else {
9981 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9982 vmx_flush_tlb(vcpu);
9983 }
9984
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009985 }
9986
Nadav Har'El155a97a2013-08-05 11:07:16 +03009987 if (nested_cpu_has_ept(vmcs12)) {
9988 kvm_mmu_unload(vcpu);
9989 nested_ept_init_mmu_context(vcpu);
9990 }
9991
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009992 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9993 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009994 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009995 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9996 else
9997 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9998 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9999 vmx_set_efer(vcpu, vcpu->arch.efer);
10000
10001 /*
10002 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10003 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10004 * The CR0_READ_SHADOW is what L2 should have expected to read given
10005 * the specifications by L1; It's not enough to take
10006 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10007 * have more bits than L1 expected.
10008 */
10009 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10010 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10011
10012 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10013 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10014
10015 /* shadow page tables on either EPT or shadow page tables */
10016 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10017 kvm_mmu_reset_context(vcpu);
10018
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010019 if (!enable_ept)
10020 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10021
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010022 /*
10023 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10024 */
10025 if (enable_ept) {
10026 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10027 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10028 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10029 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10030 }
10031
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010032 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10033 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10034}
10035
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010036/*
10037 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10038 * for running an L2 nested guest.
10039 */
10040static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10041{
10042 struct vmcs12 *vmcs12;
10043 struct vcpu_vmx *vmx = to_vmx(vcpu);
10044 int cpu;
10045 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010046 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010047 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010048
10049 if (!nested_vmx_check_permission(vcpu) ||
10050 !nested_vmx_check_vmcs12(vcpu))
10051 return 1;
10052
10053 skip_emulated_instruction(vcpu);
10054 vmcs12 = get_vmcs12(vcpu);
10055
Abel Gordon012f83c2013-04-18 14:39:25 +030010056 if (enable_shadow_vmcs)
10057 copy_shadow_to_vmcs12(vmx);
10058
Nadav Har'El7c177932011-05-25 23:12:04 +030010059 /*
10060 * The nested entry process starts with enforcing various prerequisites
10061 * on vmcs12 as required by the Intel SDM, and act appropriately when
10062 * they fail: As the SDM explains, some conditions should cause the
10063 * instruction to fail, while others will cause the instruction to seem
10064 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10065 * To speed up the normal (success) code path, we should avoid checking
10066 * for misconfigurations which will anyway be caught by the processor
10067 * when using the merged vmcs02.
10068 */
10069 if (vmcs12->launch_state == launch) {
10070 nested_vmx_failValid(vcpu,
10071 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10072 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10073 return 1;
10074 }
10075
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010076 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10077 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010078 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10079 return 1;
10080 }
10081
Wincy Van3af18d92015-02-03 23:49:31 +080010082 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010083 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10084 return 1;
10085 }
10086
Wincy Van3af18d92015-02-03 23:49:31 +080010087 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010088 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10089 return 1;
10090 }
10091
Wincy Vanf2b93282015-02-03 23:56:03 +080010092 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10093 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10094 return 1;
10095 }
10096
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010097 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10098 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10099 return 1;
10100 }
10101
Nadav Har'El7c177932011-05-25 23:12:04 +030010102 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010103 vmx->nested.nested_vmx_true_procbased_ctls_low,
10104 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010105 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010106 vmx->nested.nested_vmx_secondary_ctls_low,
10107 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010108 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010109 vmx->nested.nested_vmx_pinbased_ctls_low,
10110 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010111 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010112 vmx->nested.nested_vmx_true_exit_ctls_low,
10113 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010114 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010115 vmx->nested.nested_vmx_true_entry_ctls_low,
10116 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010117 {
10118 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10119 return 1;
10120 }
10121
10122 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10123 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10124 nested_vmx_failValid(vcpu,
10125 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10126 return 1;
10127 }
10128
Wincy Vanb9c237b2015-02-03 23:56:30 +080010129 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010130 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10131 nested_vmx_entry_failure(vcpu, vmcs12,
10132 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10133 return 1;
10134 }
10135 if (vmcs12->vmcs_link_pointer != -1ull) {
10136 nested_vmx_entry_failure(vcpu, vmcs12,
10137 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10138 return 1;
10139 }
10140
10141 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010142 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010143 * are performed on the field for the IA32_EFER MSR:
10144 * - Bits reserved in the IA32_EFER MSR must be 0.
10145 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10146 * the IA-32e mode guest VM-exit control. It must also be identical
10147 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10148 * CR0.PG) is 1.
10149 */
10150 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10151 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10152 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10153 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10154 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10155 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10156 nested_vmx_entry_failure(vcpu, vmcs12,
10157 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10158 return 1;
10159 }
10160 }
10161
10162 /*
10163 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10164 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10165 * the values of the LMA and LME bits in the field must each be that of
10166 * the host address-space size VM-exit control.
10167 */
10168 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10169 ia32e = (vmcs12->vm_exit_controls &
10170 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10171 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10172 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10173 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10174 nested_vmx_entry_failure(vcpu, vmcs12,
10175 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10176 return 1;
10177 }
10178 }
10179
10180 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010181 * We're finally done with prerequisite checking, and can start with
10182 * the nested entry.
10183 */
10184
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010185 vmcs02 = nested_get_current_vmcs02(vmx);
10186 if (!vmcs02)
10187 return -ENOMEM;
10188
10189 enter_guest_mode(vcpu);
10190
Jan Kiszka2996fca2014-06-16 13:59:43 +020010191 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10192 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10193
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010194 cpu = get_cpu();
10195 vmx->loaded_vmcs = vmcs02;
10196 vmx_vcpu_put(vcpu);
10197 vmx_vcpu_load(vcpu, cpu);
10198 vcpu->cpu = cpu;
10199 put_cpu();
10200
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010201 vmx_segment_cache_clear(vmx);
10202
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010203 prepare_vmcs02(vcpu, vmcs12);
10204
Wincy Vanff651cb2014-12-11 08:52:58 +030010205 msr_entry_idx = nested_vmx_load_msr(vcpu,
10206 vmcs12->vm_entry_msr_load_addr,
10207 vmcs12->vm_entry_msr_load_count);
10208 if (msr_entry_idx) {
10209 leave_guest_mode(vcpu);
10210 vmx_load_vmcs01(vcpu);
10211 nested_vmx_entry_failure(vcpu, vmcs12,
10212 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10213 return 1;
10214 }
10215
10216 vmcs12->launch_state = 1;
10217
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010218 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010219 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010220
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010221 vmx->nested.nested_run_pending = 1;
10222
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010223 /*
10224 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10225 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10226 * returned as far as L1 is concerned. It will only return (and set
10227 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10228 */
10229 return 1;
10230}
10231
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010232/*
10233 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10234 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10235 * This function returns the new value we should put in vmcs12.guest_cr0.
10236 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10237 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10238 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10239 * didn't trap the bit, because if L1 did, so would L0).
10240 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10241 * been modified by L2, and L1 knows it. So just leave the old value of
10242 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10243 * isn't relevant, because if L0 traps this bit it can set it to anything.
10244 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10245 * changed these bits, and therefore they need to be updated, but L0
10246 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10247 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10248 */
10249static inline unsigned long
10250vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10251{
10252 return
10253 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10254 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10255 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10256 vcpu->arch.cr0_guest_owned_bits));
10257}
10258
10259static inline unsigned long
10260vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10261{
10262 return
10263 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10264 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10265 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10266 vcpu->arch.cr4_guest_owned_bits));
10267}
10268
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010269static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10270 struct vmcs12 *vmcs12)
10271{
10272 u32 idt_vectoring;
10273 unsigned int nr;
10274
Gleb Natapov851eb6672013-09-25 12:51:34 +030010275 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010276 nr = vcpu->arch.exception.nr;
10277 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10278
10279 if (kvm_exception_is_soft(nr)) {
10280 vmcs12->vm_exit_instruction_len =
10281 vcpu->arch.event_exit_inst_len;
10282 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10283 } else
10284 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10285
10286 if (vcpu->arch.exception.has_error_code) {
10287 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10288 vmcs12->idt_vectoring_error_code =
10289 vcpu->arch.exception.error_code;
10290 }
10291
10292 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010293 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010294 vmcs12->idt_vectoring_info_field =
10295 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10296 } else if (vcpu->arch.interrupt.pending) {
10297 nr = vcpu->arch.interrupt.nr;
10298 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10299
10300 if (vcpu->arch.interrupt.soft) {
10301 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10302 vmcs12->vm_entry_instruction_len =
10303 vcpu->arch.event_exit_inst_len;
10304 } else
10305 idt_vectoring |= INTR_TYPE_EXT_INTR;
10306
10307 vmcs12->idt_vectoring_info_field = idt_vectoring;
10308 }
10309}
10310
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010311static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10312{
10313 struct vcpu_vmx *vmx = to_vmx(vcpu);
10314
Jan Kiszkaf4124502014-03-07 20:03:13 +010010315 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10316 vmx->nested.preemption_timer_expired) {
10317 if (vmx->nested.nested_run_pending)
10318 return -EBUSY;
10319 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10320 return 0;
10321 }
10322
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010323 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010324 if (vmx->nested.nested_run_pending ||
10325 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010326 return -EBUSY;
10327 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10328 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10329 INTR_INFO_VALID_MASK, 0);
10330 /*
10331 * The NMI-triggered VM exit counts as injection:
10332 * clear this one and block further NMIs.
10333 */
10334 vcpu->arch.nmi_pending = 0;
10335 vmx_set_nmi_mask(vcpu, true);
10336 return 0;
10337 }
10338
10339 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10340 nested_exit_on_intr(vcpu)) {
10341 if (vmx->nested.nested_run_pending)
10342 return -EBUSY;
10343 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010344 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010345 }
10346
Wincy Van705699a2015-02-03 23:58:17 +080010347 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010348}
10349
Jan Kiszkaf4124502014-03-07 20:03:13 +010010350static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10351{
10352 ktime_t remaining =
10353 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10354 u64 value;
10355
10356 if (ktime_to_ns(remaining) <= 0)
10357 return 0;
10358
10359 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10360 do_div(value, 1000000);
10361 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10362}
10363
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010364/*
10365 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10366 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10367 * and this function updates it to reflect the changes to the guest state while
10368 * L2 was running (and perhaps made some exits which were handled directly by L0
10369 * without going back to L1), and to reflect the exit reason.
10370 * Note that we do not have to copy here all VMCS fields, just those that
10371 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10372 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10373 * which already writes to vmcs12 directly.
10374 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010375static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10376 u32 exit_reason, u32 exit_intr_info,
10377 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010378{
10379 /* update guest state fields: */
10380 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10381 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10382
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010383 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10384 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10385 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10386
10387 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10388 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10389 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10390 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10391 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10392 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10393 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10394 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10395 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10396 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10397 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10398 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10399 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10400 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10401 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10402 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10403 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10404 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10405 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10406 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10407 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10408 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10409 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10410 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10411 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10412 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10413 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10414 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10415 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10416 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10417 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10418 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10419 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10420 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10421 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10422 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10423
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010424 vmcs12->guest_interruptibility_info =
10425 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10426 vmcs12->guest_pending_dbg_exceptions =
10427 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010428 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10429 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10430 else
10431 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010432
Jan Kiszkaf4124502014-03-07 20:03:13 +010010433 if (nested_cpu_has_preemption_timer(vmcs12)) {
10434 if (vmcs12->vm_exit_controls &
10435 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10436 vmcs12->vmx_preemption_timer_value =
10437 vmx_get_preemption_timer_value(vcpu);
10438 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10439 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010440
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010441 /*
10442 * In some cases (usually, nested EPT), L2 is allowed to change its
10443 * own CR3 without exiting. If it has changed it, we must keep it.
10444 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10445 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10446 *
10447 * Additionally, restore L2's PDPTR to vmcs12.
10448 */
10449 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010450 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010451 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10452 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10453 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10454 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10455 }
10456
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010457 if (nested_cpu_has_ept(vmcs12))
10458 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10459
Wincy Van608406e2015-02-03 23:57:51 +080010460 if (nested_cpu_has_vid(vmcs12))
10461 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10462
Jan Kiszkac18911a2013-03-13 16:06:41 +010010463 vmcs12->vm_entry_controls =
10464 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010465 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010466
Jan Kiszka2996fca2014-06-16 13:59:43 +020010467 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10468 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10469 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10470 }
10471
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010472 /* TODO: These cannot have changed unless we have MSR bitmaps and
10473 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010474 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010475 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010476 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10477 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010478 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10479 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10480 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010481 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010482 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010483 if (nested_cpu_has_xsaves(vmcs12))
10484 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010485
10486 /* update exit information fields: */
10487
Jan Kiszka533558b2014-01-04 18:47:20 +010010488 vmcs12->vm_exit_reason = exit_reason;
10489 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010490
Jan Kiszka533558b2014-01-04 18:47:20 +010010491 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010492 if ((vmcs12->vm_exit_intr_info &
10493 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10494 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10495 vmcs12->vm_exit_intr_error_code =
10496 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010497 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010498 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10499 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10500
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010501 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10502 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10503 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010504 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010505
10506 /*
10507 * Transfer the event that L0 or L1 may wanted to inject into
10508 * L2 to IDT_VECTORING_INFO_FIELD.
10509 */
10510 vmcs12_save_pending_event(vcpu, vmcs12);
10511 }
10512
10513 /*
10514 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10515 * preserved above and would only end up incorrectly in L1.
10516 */
10517 vcpu->arch.nmi_injected = false;
10518 kvm_clear_exception_queue(vcpu);
10519 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010520}
10521
10522/*
10523 * A part of what we need to when the nested L2 guest exits and we want to
10524 * run its L1 parent, is to reset L1's guest state to the host state specified
10525 * in vmcs12.
10526 * This function is to be called not only on normal nested exit, but also on
10527 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10528 * Failures During or After Loading Guest State").
10529 * This function should be called when the active VMCS is L1's (vmcs01).
10530 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010531static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10532 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010533{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010534 struct kvm_segment seg;
10535
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010536 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10537 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010538 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010539 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10540 else
10541 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10542 vmx_set_efer(vcpu, vcpu->arch.efer);
10543
10544 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10545 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010546 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010547 /*
10548 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10549 * actually changed, because it depends on the current state of
10550 * fpu_active (which may have changed).
10551 * Note that vmx_set_cr0 refers to efer set above.
10552 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010553 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010554 /*
10555 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10556 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10557 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10558 */
10559 update_exception_bitmap(vcpu);
10560 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10561 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10562
10563 /*
10564 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10565 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10566 */
10567 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10568 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10569
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010570 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010571
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010572 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10573 kvm_mmu_reset_context(vcpu);
10574
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010575 if (!enable_ept)
10576 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10577
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010578 if (enable_vpid) {
10579 /*
10580 * Trivially support vpid by letting L2s share their parent
10581 * L1's vpid. TODO: move to a more elaborate solution, giving
10582 * each L2 its own vpid and exposing the vpid feature to L1.
10583 */
10584 vmx_flush_tlb(vcpu);
10585 }
10586
10587
10588 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10589 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10590 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10591 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10592 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010593
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010594 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10595 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10596 vmcs_write64(GUEST_BNDCFGS, 0);
10597
Jan Kiszka44811c02013-08-04 17:17:27 +020010598 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010599 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010600 vcpu->arch.pat = vmcs12->host_ia32_pat;
10601 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010602 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10603 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10604 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010605
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010606 /* Set L1 segment info according to Intel SDM
10607 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10608 seg = (struct kvm_segment) {
10609 .base = 0,
10610 .limit = 0xFFFFFFFF,
10611 .selector = vmcs12->host_cs_selector,
10612 .type = 11,
10613 .present = 1,
10614 .s = 1,
10615 .g = 1
10616 };
10617 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10618 seg.l = 1;
10619 else
10620 seg.db = 1;
10621 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10622 seg = (struct kvm_segment) {
10623 .base = 0,
10624 .limit = 0xFFFFFFFF,
10625 .type = 3,
10626 .present = 1,
10627 .s = 1,
10628 .db = 1,
10629 .g = 1
10630 };
10631 seg.selector = vmcs12->host_ds_selector;
10632 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10633 seg.selector = vmcs12->host_es_selector;
10634 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10635 seg.selector = vmcs12->host_ss_selector;
10636 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10637 seg.selector = vmcs12->host_fs_selector;
10638 seg.base = vmcs12->host_fs_base;
10639 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10640 seg.selector = vmcs12->host_gs_selector;
10641 seg.base = vmcs12->host_gs_base;
10642 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10643 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010644 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010645 .limit = 0x67,
10646 .selector = vmcs12->host_tr_selector,
10647 .type = 11,
10648 .present = 1
10649 };
10650 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10651
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010652 kvm_set_dr(vcpu, 7, 0x400);
10653 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010654
Wincy Van3af18d92015-02-03 23:49:31 +080010655 if (cpu_has_vmx_msr_bitmap())
10656 vmx_set_msr_bitmap(vcpu);
10657
Wincy Vanff651cb2014-12-11 08:52:58 +030010658 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10659 vmcs12->vm_exit_msr_load_count))
10660 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010661}
10662
10663/*
10664 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10665 * and modify vmcs12 to make it see what it would expect to see there if
10666 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10667 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010668static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10669 u32 exit_intr_info,
10670 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010671{
10672 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010673 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010674 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010675
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010676 /* trying to cancel vmlaunch/vmresume is a bug */
10677 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10678
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010679 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010680 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10681 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010682
Wincy Vanff651cb2014-12-11 08:52:58 +030010683 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10684 vmcs12->vm_exit_msr_store_count))
10685 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10686
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010687 if (unlikely(vmx->fail))
10688 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
10689
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010690 vmx_load_vmcs01(vcpu);
10691
Bandan Das77b0f5d2014-04-19 18:17:45 -040010692 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10693 && nested_exit_intr_ack_set(vcpu)) {
10694 int irq = kvm_cpu_get_interrupt(vcpu);
10695 WARN_ON(irq < 0);
10696 vmcs12->vm_exit_intr_info = irq |
10697 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10698 }
10699
Jan Kiszka542060e2014-01-04 18:47:21 +010010700 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10701 vmcs12->exit_qualification,
10702 vmcs12->idt_vectoring_info_field,
10703 vmcs12->vm_exit_intr_info,
10704 vmcs12->vm_exit_intr_error_code,
10705 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010706
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010707 vm_entry_controls_reset_shadow(vmx);
10708 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010709 vmx_segment_cache_clear(vmx);
10710
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010711 /* if no vmcs02 cache requested, remove the one we used */
10712 if (VMCS02_POOL_SIZE == 0)
10713 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10714
10715 load_vmcs12_host_state(vcpu, vmcs12);
10716
Paolo Bonzini93140062016-07-06 13:23:51 +020010717 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070010718 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10719 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010720 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010721 if (vmx->hv_deadline_tsc == -1)
10722 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10723 PIN_BASED_VMX_PREEMPTION_TIMER);
10724 else
10725 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10726 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070010727 if (kvm_has_tsc_control)
10728 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010729
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010730 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
10731 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
10732 vmx_set_virtual_x2apic_mode(vcpu,
10733 vcpu->arch.apic_base & X2APIC_ENABLE);
10734 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010735
10736 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10737 vmx->host_rsp = 0;
10738
10739 /* Unpin physical memory we referred to in vmcs02 */
10740 if (vmx->nested.apic_access_page) {
10741 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010742 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010743 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010744 if (vmx->nested.virtual_apic_page) {
10745 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010746 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010747 }
Wincy Van705699a2015-02-03 23:58:17 +080010748 if (vmx->nested.pi_desc_page) {
10749 kunmap(vmx->nested.pi_desc_page);
10750 nested_release_page(vmx->nested.pi_desc_page);
10751 vmx->nested.pi_desc_page = NULL;
10752 vmx->nested.pi_desc = NULL;
10753 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010754
10755 /*
Tang Chen38b99172014-09-24 15:57:54 +080010756 * We are now running in L2, mmu_notifier will force to reload the
10757 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10758 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080010759 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080010760
10761 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010762 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10763 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10764 * success or failure flag accordingly.
10765 */
10766 if (unlikely(vmx->fail)) {
10767 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010768 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010769 } else
10770 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010771 if (enable_shadow_vmcs)
10772 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010773
10774 /* in case we halted in L2 */
10775 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010776}
10777
Nadav Har'El7c177932011-05-25 23:12:04 +030010778/*
Jan Kiszka42124922014-01-04 18:47:19 +010010779 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10780 */
10781static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10782{
10783 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010784 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010785 free_nested(to_vmx(vcpu));
10786}
10787
10788/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010789 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10790 * 23.7 "VM-entry failures during or after loading guest state" (this also
10791 * lists the acceptable exit-reason and exit-qualification parameters).
10792 * It should only be called before L2 actually succeeded to run, and when
10793 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10794 */
10795static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10796 struct vmcs12 *vmcs12,
10797 u32 reason, unsigned long qualification)
10798{
10799 load_vmcs12_host_state(vcpu, vmcs12);
10800 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10801 vmcs12->exit_qualification = qualification;
10802 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010803 if (enable_shadow_vmcs)
10804 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010805}
10806
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010807static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10808 struct x86_instruction_info *info,
10809 enum x86_intercept_stage stage)
10810{
10811 return X86EMUL_CONTINUE;
10812}
10813
Yunhong Jiang64672c92016-06-13 14:19:59 -070010814#ifdef CONFIG_X86_64
10815/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10816static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10817 u64 divisor, u64 *result)
10818{
10819 u64 low = a << shift, high = a >> (64 - shift);
10820
10821 /* To avoid the overflow on divq */
10822 if (high >= divisor)
10823 return 1;
10824
10825 /* Low hold the result, high hold rem which is discarded */
10826 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10827 "rm" (divisor), "0" (low), "1" (high));
10828 *result = low;
10829
10830 return 0;
10831}
10832
10833static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10834{
10835 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010836 u64 tscl = rdtsc();
10837 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10838 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010839
10840 /* Convert to host delta tsc if tsc scaling is enabled */
10841 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10842 u64_shl_div_u64(delta_tsc,
10843 kvm_tsc_scaling_ratio_frac_bits,
10844 vcpu->arch.tsc_scaling_ratio,
10845 &delta_tsc))
10846 return -ERANGE;
10847
10848 /*
10849 * If the delta tsc can't fit in the 32 bit after the multi shift,
10850 * we can't use the preemption timer.
10851 * It's possible that it fits on later vmentries, but checking
10852 * on every vmentry is costly so we just use an hrtimer.
10853 */
10854 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10855 return -ERANGE;
10856
10857 vmx->hv_deadline_tsc = tscl + delta_tsc;
10858 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10859 PIN_BASED_VMX_PREEMPTION_TIMER);
10860 return 0;
10861}
10862
10863static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10864{
10865 struct vcpu_vmx *vmx = to_vmx(vcpu);
10866 vmx->hv_deadline_tsc = -1;
10867 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10868 PIN_BASED_VMX_PREEMPTION_TIMER);
10869}
10870#endif
10871
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010872static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010873{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010874 if (ple_gap)
10875 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010876}
10877
Kai Huang843e4332015-01-28 10:54:28 +080010878static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10879 struct kvm_memory_slot *slot)
10880{
10881 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10882 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10883}
10884
10885static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10886 struct kvm_memory_slot *slot)
10887{
10888 kvm_mmu_slot_set_dirty(kvm, slot);
10889}
10890
10891static void vmx_flush_log_dirty(struct kvm *kvm)
10892{
10893 kvm_flush_pml_buffers(kvm);
10894}
10895
10896static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10897 struct kvm_memory_slot *memslot,
10898 gfn_t offset, unsigned long mask)
10899{
10900 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10901}
10902
Feng Wuefc64402015-09-18 22:29:51 +080010903/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010904 * This routine does the following things for vCPU which is going
10905 * to be blocked if VT-d PI is enabled.
10906 * - Store the vCPU to the wakeup list, so when interrupts happen
10907 * we can find the right vCPU to wake up.
10908 * - Change the Posted-interrupt descriptor as below:
10909 * 'NDST' <-- vcpu->pre_pcpu
10910 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10911 * - If 'ON' is set during this process, which means at least one
10912 * interrupt is posted for this vCPU, we cannot block it, in
10913 * this case, return 1, otherwise, return 0.
10914 *
10915 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070010916static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010917{
10918 unsigned long flags;
10919 unsigned int dest;
10920 struct pi_desc old, new;
10921 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10922
10923 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080010924 !irq_remapping_cap(IRQ_POSTING_CAP) ||
10925 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080010926 return 0;
10927
10928 vcpu->pre_pcpu = vcpu->cpu;
10929 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10930 vcpu->pre_pcpu), flags);
10931 list_add_tail(&vcpu->blocked_vcpu_list,
10932 &per_cpu(blocked_vcpu_on_cpu,
10933 vcpu->pre_pcpu));
10934 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10935 vcpu->pre_pcpu), flags);
10936
10937 do {
10938 old.control = new.control = pi_desc->control;
10939
10940 /*
10941 * We should not block the vCPU if
10942 * an interrupt is posted for it.
10943 */
10944 if (pi_test_on(pi_desc) == 1) {
10945 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10946 vcpu->pre_pcpu), flags);
10947 list_del(&vcpu->blocked_vcpu_list);
10948 spin_unlock_irqrestore(
10949 &per_cpu(blocked_vcpu_on_cpu_lock,
10950 vcpu->pre_pcpu), flags);
10951 vcpu->pre_pcpu = -1;
10952
10953 return 1;
10954 }
10955
10956 WARN((pi_desc->sn == 1),
10957 "Warning: SN field of posted-interrupts "
10958 "is set before blocking\n");
10959
10960 /*
10961 * Since vCPU can be preempted during this process,
10962 * vcpu->cpu could be different with pre_pcpu, we
10963 * need to set pre_pcpu as the destination of wakeup
10964 * notification event, then we can find the right vCPU
10965 * to wakeup in wakeup handler if interrupts happen
10966 * when the vCPU is in blocked state.
10967 */
10968 dest = cpu_physical_id(vcpu->pre_pcpu);
10969
10970 if (x2apic_enabled())
10971 new.ndst = dest;
10972 else
10973 new.ndst = (dest << 8) & 0xFF00;
10974
10975 /* set 'NV' to 'wakeup vector' */
10976 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10977 } while (cmpxchg(&pi_desc->control, old.control,
10978 new.control) != old.control);
10979
10980 return 0;
10981}
10982
Yunhong Jiangbc225122016-06-13 14:19:58 -070010983static int vmx_pre_block(struct kvm_vcpu *vcpu)
10984{
10985 if (pi_pre_block(vcpu))
10986 return 1;
10987
Yunhong Jiang64672c92016-06-13 14:19:59 -070010988 if (kvm_lapic_hv_timer_in_use(vcpu))
10989 kvm_lapic_switch_to_sw_timer(vcpu);
10990
Yunhong Jiangbc225122016-06-13 14:19:58 -070010991 return 0;
10992}
10993
10994static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010995{
10996 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10997 struct pi_desc old, new;
10998 unsigned int dest;
10999 unsigned long flags;
11000
11001 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011002 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11003 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011004 return;
11005
11006 do {
11007 old.control = new.control = pi_desc->control;
11008
11009 dest = cpu_physical_id(vcpu->cpu);
11010
11011 if (x2apic_enabled())
11012 new.ndst = dest;
11013 else
11014 new.ndst = (dest << 8) & 0xFF00;
11015
11016 /* Allow posting non-urgent interrupts */
11017 new.sn = 0;
11018
11019 /* set 'NV' to 'notification vector' */
11020 new.nv = POSTED_INTR_VECTOR;
11021 } while (cmpxchg(&pi_desc->control, old.control,
11022 new.control) != old.control);
11023
11024 if(vcpu->pre_pcpu != -1) {
11025 spin_lock_irqsave(
11026 &per_cpu(blocked_vcpu_on_cpu_lock,
11027 vcpu->pre_pcpu), flags);
11028 list_del(&vcpu->blocked_vcpu_list);
11029 spin_unlock_irqrestore(
11030 &per_cpu(blocked_vcpu_on_cpu_lock,
11031 vcpu->pre_pcpu), flags);
11032 vcpu->pre_pcpu = -1;
11033 }
11034}
11035
Yunhong Jiangbc225122016-06-13 14:19:58 -070011036static void vmx_post_block(struct kvm_vcpu *vcpu)
11037{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011038 if (kvm_x86_ops->set_hv_timer)
11039 kvm_lapic_switch_to_hv_timer(vcpu);
11040
Yunhong Jiangbc225122016-06-13 14:19:58 -070011041 pi_post_block(vcpu);
11042}
11043
Feng Wubf9f6ac2015-09-18 22:29:55 +080011044/*
Feng Wuefc64402015-09-18 22:29:51 +080011045 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11046 *
11047 * @kvm: kvm
11048 * @host_irq: host irq of the interrupt
11049 * @guest_irq: gsi of the interrupt
11050 * @set: set or unset PI
11051 * returns 0 on success, < 0 on failure
11052 */
11053static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11054 uint32_t guest_irq, bool set)
11055{
11056 struct kvm_kernel_irq_routing_entry *e;
11057 struct kvm_irq_routing_table *irq_rt;
11058 struct kvm_lapic_irq irq;
11059 struct kvm_vcpu *vcpu;
11060 struct vcpu_data vcpu_info;
11061 int idx, ret = -EINVAL;
11062
11063 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011064 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11065 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011066 return 0;
11067
11068 idx = srcu_read_lock(&kvm->irq_srcu);
11069 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11070 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11071
11072 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11073 if (e->type != KVM_IRQ_ROUTING_MSI)
11074 continue;
11075 /*
11076 * VT-d PI cannot support posting multicast/broadcast
11077 * interrupts to a vCPU, we still use interrupt remapping
11078 * for these kind of interrupts.
11079 *
11080 * For lowest-priority interrupts, we only support
11081 * those with single CPU as the destination, e.g. user
11082 * configures the interrupts via /proc/irq or uses
11083 * irqbalance to make the interrupts single-CPU.
11084 *
11085 * We will support full lowest-priority interrupt later.
11086 */
11087
Radim Krčmář371313132016-07-12 22:09:27 +020011088 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011089 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11090 /*
11091 * Make sure the IRTE is in remapped mode if
11092 * we don't handle it in posted mode.
11093 */
11094 ret = irq_set_vcpu_affinity(host_irq, NULL);
11095 if (ret < 0) {
11096 printk(KERN_INFO
11097 "failed to back to remapped mode, irq: %u\n",
11098 host_irq);
11099 goto out;
11100 }
11101
Feng Wuefc64402015-09-18 22:29:51 +080011102 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011103 }
Feng Wuefc64402015-09-18 22:29:51 +080011104
11105 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11106 vcpu_info.vector = irq.vector;
11107
Feng Wub6ce9782016-01-25 16:53:35 +080011108 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011109 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11110
11111 if (set)
11112 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11113 else {
11114 /* suppress notification event before unposting */
11115 pi_set_sn(vcpu_to_pi_desc(vcpu));
11116 ret = irq_set_vcpu_affinity(host_irq, NULL);
11117 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11118 }
11119
11120 if (ret < 0) {
11121 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11122 __func__);
11123 goto out;
11124 }
11125 }
11126
11127 ret = 0;
11128out:
11129 srcu_read_unlock(&kvm->irq_srcu, idx);
11130 return ret;
11131}
11132
Ashok Rajc45dcc72016-06-22 14:59:56 +080011133static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11134{
11135 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11136 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11137 FEATURE_CONTROL_LMCE;
11138 else
11139 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11140 ~FEATURE_CONTROL_LMCE;
11141}
11142
Kees Cook404f6aa2016-08-08 16:29:06 -070011143static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011144 .cpu_has_kvm_support = cpu_has_kvm_support,
11145 .disabled_by_bios = vmx_disabled_by_bios,
11146 .hardware_setup = hardware_setup,
11147 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011148 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011149 .hardware_enable = hardware_enable,
11150 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011151 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011152 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011153
11154 .vcpu_create = vmx_create_vcpu,
11155 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011156 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011157
Avi Kivity04d2cc72007-09-10 18:10:54 +030011158 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011159 .vcpu_load = vmx_vcpu_load,
11160 .vcpu_put = vmx_vcpu_put,
11161
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011162 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011163 .get_msr = vmx_get_msr,
11164 .set_msr = vmx_set_msr,
11165 .get_segment_base = vmx_get_segment_base,
11166 .get_segment = vmx_get_segment,
11167 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011168 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011169 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011170 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011171 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011172 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011173 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011174 .set_cr3 = vmx_set_cr3,
11175 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011176 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011177 .get_idt = vmx_get_idt,
11178 .set_idt = vmx_set_idt,
11179 .get_gdt = vmx_get_gdt,
11180 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011181 .get_dr6 = vmx_get_dr6,
11182 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011183 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011184 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011185 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011186 .get_rflags = vmx_get_rflags,
11187 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011188
11189 .get_pkru = vmx_get_pkru,
11190
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011191 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011192 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011193
11194 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011195
Avi Kivity6aa8b732006-12-10 02:21:36 -080011196 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011197 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011198 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011199 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11200 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011201 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011202 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011203 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011204 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011205 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011206 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011207 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011208 .get_nmi_mask = vmx_get_nmi_mask,
11209 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011210 .enable_nmi_window = enable_nmi_window,
11211 .enable_irq_window = enable_irq_window,
11212 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011213 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011214 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011215 .get_enable_apicv = vmx_get_enable_apicv,
11216 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011217 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11218 .hwapic_irr_update = vmx_hwapic_irr_update,
11219 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011220 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11221 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011222
Izik Eiduscbc94022007-10-25 00:29:55 +020011223 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011224 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011225 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011226
Avi Kivity586f9602010-11-18 13:09:54 +020011227 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011228
Sheng Yang17cc3932010-01-05 19:02:27 +080011229 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011230
11231 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011232
11233 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011234 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011235
11236 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011237
11238 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011239
11240 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011241
11242 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011243
11244 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011245 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011246 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011247 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011248
11249 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011250
11251 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011252
11253 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11254 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11255 .flush_log_dirty = vmx_flush_log_dirty,
11256 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f7f2015-06-19 15:45:05 +020011257
Feng Wubf9f6ac2015-09-18 22:29:55 +080011258 .pre_block = vmx_pre_block,
11259 .post_block = vmx_post_block,
11260
Wei Huang25462f7f2015-06-19 15:45:05 +020011261 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011262
11263 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011264
11265#ifdef CONFIG_X86_64
11266 .set_hv_timer = vmx_set_hv_timer,
11267 .cancel_hv_timer = vmx_cancel_hv_timer,
11268#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011269
11270 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011271};
11272
11273static int __init vmx_init(void)
11274{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011275 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11276 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011277 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011278 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011279
Dave Young2965faa2015-09-09 15:38:55 -070011280#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011281 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11282 crash_vmclear_local_loaded_vmcss);
11283#endif
11284
He, Qingfdef3ad2007-04-30 09:45:24 +030011285 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011286}
11287
11288static void __exit vmx_exit(void)
11289{
Dave Young2965faa2015-09-09 15:38:55 -070011290#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011291 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011292 synchronize_rcu();
11293#endif
11294
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011295 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011296}
11297
11298module_init(vmx_init)
11299module_exit(vmx_exit)