blob: aeb637dc1fdf490caeb87f7f1938357916082ab8 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilsona0442462016-04-29 09:07:05 +010037/* Rough estimate of the typical request size, performing a flush,
38 * set-context and then emitting the batch.
39 */
40#define LEGACY_REQUEST_SIZE 200
41
Oscar Mateo82e104c2014-07-24 17:04:26 +010042int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043{
Dave Gordon4f547412014-11-27 11:22:48 +000044 int space = head - tail;
45 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010046 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000047 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010048}
49
Chris Wilson32c04f12016-08-02 22:50:22 +010050void intel_ring_update_space(struct intel_ring *ring)
Dave Gordonebd0fd42014-11-27 11:22:49 +000051{
Chris Wilson32c04f12016-08-02 22:50:22 +010052 if (ring->last_retired_head != -1) {
53 ring->head = ring->last_retired_head;
54 ring->last_retired_head = -1;
Dave Gordonebd0fd42014-11-27 11:22:49 +000055 }
56
Chris Wilson32c04f12016-08-02 22:50:22 +010057 ring->space = __intel_ring_space(ring->head & HEAD_ADDR,
58 ring->tail, ring->size);
Dave Gordonebd0fd42014-11-27 11:22:49 +000059}
60
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000061static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +010062gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010063{
Chris Wilson7e37f882016-08-02 22:50:21 +010064 struct intel_ring *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010065 u32 cmd;
66 int ret;
67
68 cmd = MI_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010069
Chris Wilson7c9cf4e2016-08-02 22:50:25 +010070 if (mode & EMIT_INVALIDATE)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010071 cmd |= MI_READ_FLUSH;
72
John Harrison5fb9de12015-05-29 17:44:07 +010073 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010074 if (ret)
75 return ret;
76
Chris Wilsonb5321f32016-08-02 22:50:18 +010077 intel_ring_emit(ring, cmd);
78 intel_ring_emit(ring, MI_NOOP);
79 intel_ring_advance(ring);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010080
81 return 0;
82}
83
84static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +010085gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Eric Anholt62fdfea2010-05-21 13:26:39 -070086{
Chris Wilson7e37f882016-08-02 22:50:21 +010087 struct intel_ring *ring = req->ring;
Chris Wilson6f392d52010-08-07 11:01:22 +010088 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000089 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010090
Chris Wilson36d527d2011-03-19 22:26:49 +000091 /*
92 * read/write caches:
93 *
94 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
95 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
96 * also flushed at 2d versus 3d pipeline switches.
97 *
98 * read-only caches:
99 *
100 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
101 * MI_READ_FLUSH is set, and is always flushed on 965.
102 *
103 * I915_GEM_DOMAIN_COMMAND may not exist?
104 *
105 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
106 * invalidated when MI_EXE_FLUSH is set.
107 *
108 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
109 * invalidated with every MI_FLUSH.
110 *
111 * TLBs:
112 *
113 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
114 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
115 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
116 * are flushed at any MI_FLUSH.
117 */
118
Chris Wilsonb5321f32016-08-02 22:50:18 +0100119 cmd = MI_FLUSH;
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100120 if (mode & EMIT_INVALIDATE) {
Chris Wilson36d527d2011-03-19 22:26:49 +0000121 cmd |= MI_EXE_FLUSH;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100122 if (IS_G4X(req->i915) || IS_GEN5(req->i915))
123 cmd |= MI_INVALIDATE_ISP;
124 }
Chris Wilson36d527d2011-03-19 22:26:49 +0000125
John Harrison5fb9de12015-05-29 17:44:07 +0100126 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000127 if (ret)
128 return ret;
129
Chris Wilsonb5321f32016-08-02 22:50:18 +0100130 intel_ring_emit(ring, cmd);
131 intel_ring_emit(ring, MI_NOOP);
132 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000133
134 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800135}
136
Jesse Barnes8d315282011-10-16 10:23:31 +0200137/**
138 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
139 * implementing two workarounds on gen6. From section 1.4.7.1
140 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
141 *
142 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
143 * produced by non-pipelined state commands), software needs to first
144 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
145 * 0.
146 *
147 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
148 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
149 *
150 * And the workaround for these two requires this workaround first:
151 *
152 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
153 * BEFORE the pipe-control with a post-sync op and no write-cache
154 * flushes.
155 *
156 * And this last workaround is tricky because of the requirements on
157 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
158 * volume 2 part 1:
159 *
160 * "1 of the following must also be set:
161 * - Render Target Cache Flush Enable ([12] of DW1)
162 * - Depth Cache Flush Enable ([0] of DW1)
163 * - Stall at Pixel Scoreboard ([1] of DW1)
164 * - Depth Stall ([13] of DW1)
165 * - Post-Sync Operation ([13] of DW1)
166 * - Notify Enable ([8] of DW1)"
167 *
168 * The cache flushes require the workaround flush that triggered this
169 * one, so we can't use it. Depth stall would trigger the same.
170 * Post-sync nonzero is what triggered this second workaround, so we
171 * can't use that one either. Notify enable is IRQs, which aren't
172 * really our business. That leaves only stall at scoreboard.
173 */
174static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100175intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200176{
Chris Wilson7e37f882016-08-02 22:50:21 +0100177 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100178 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100179 i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200180 int ret;
181
John Harrison5fb9de12015-05-29 17:44:07 +0100182 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200183 if (ret)
184 return ret;
185
Chris Wilsonb5321f32016-08-02 22:50:18 +0100186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
Jesse Barnes8d315282011-10-16 10:23:31 +0200194
John Harrison5fb9de12015-05-29 17:44:07 +0100195 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200196 if (ret)
197 return ret;
198
Chris Wilsonb5321f32016-08-02 22:50:18 +0100199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
Jesse Barnes8d315282011-10-16 10:23:31 +0200206
207 return 0;
208}
209
210static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100211gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Jesse Barnes8d315282011-10-16 10:23:31 +0200212{
Chris Wilson7e37f882016-08-02 22:50:21 +0100213 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100214 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100215 i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 u32 flags = 0;
Jesse Barnes8d315282011-10-16 10:23:31 +0200217 int ret;
218
Paulo Zanonib3111502012-08-17 18:35:42 -0300219 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100220 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300221 if (ret)
222 return ret;
223
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 /* Just flush everything. Experiments have shown that reducing the
225 * number of bits based on the write domains has little performance
226 * impact.
227 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100228 if (mode & EMIT_FLUSH) {
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
230 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
231 /*
232 * Ensure that any following seqno writes only happen
233 * when the render cache is indeed flushed.
234 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200235 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100236 }
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100237 if (mode & EMIT_INVALIDATE) {
Chris Wilson7d54a902012-08-10 10:18:10 +0100238 flags |= PIPE_CONTROL_TLB_INVALIDATE;
239 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
244 /*
245 * TLB invalidate requires a post-sync write.
246 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700247 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100248 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200249
John Harrison5fb9de12015-05-29 17:44:07 +0100250 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 if (ret)
252 return ret;
253
Chris Wilsonb5321f32016-08-02 22:50:18 +0100254 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
255 intel_ring_emit(ring, flags);
256 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
257 intel_ring_emit(ring, 0);
258 intel_ring_advance(ring);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259
260 return 0;
261}
262
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100263static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100264gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300265{
Chris Wilson7e37f882016-08-02 22:50:21 +0100266 struct intel_ring *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300267 int ret;
268
John Harrison5fb9de12015-05-29 17:44:07 +0100269 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300270 if (ret)
271 return ret;
272
Chris Wilsonb5321f32016-08-02 22:50:18 +0100273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring,
275 PIPE_CONTROL_CS_STALL |
276 PIPE_CONTROL_STALL_AT_SCOREBOARD);
277 intel_ring_emit(ring, 0);
278 intel_ring_emit(ring, 0);
279 intel_ring_advance(ring);
Paulo Zanonif3987632012-08-17 18:35:43 -0300280
281 return 0;
282}
283
284static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100285gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300286{
Chris Wilson7e37f882016-08-02 22:50:21 +0100287 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100288 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100289 i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300290 u32 flags = 0;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300291 int ret;
292
Paulo Zanonif3987632012-08-17 18:35:43 -0300293 /*
294 * Ensure that any following seqno writes only happen when the render
295 * cache is indeed flushed.
296 *
297 * Workaround: 4th PIPE_CONTROL command (except the ones with only
298 * read-cache invalidate bits set) must have the CS_STALL bit set. We
299 * don't try to be clever and just set it unconditionally.
300 */
301 flags |= PIPE_CONTROL_CS_STALL;
302
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300303 /* Just flush everything. Experiments have shown that reducing the
304 * number of bits based on the write domains has little performance
305 * impact.
306 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100307 if (mode & EMIT_FLUSH) {
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300308 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
309 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800310 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100311 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300312 }
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100313 if (mode & EMIT_INVALIDATE) {
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300314 flags |= PIPE_CONTROL_TLB_INVALIDATE;
315 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
317 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
318 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
319 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000320 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 /*
322 * TLB invalidate requires a post-sync write.
323 */
324 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200325 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300326
Chris Wilsonadd284a2014-12-16 08:44:32 +0000327 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
328
Paulo Zanonif3987632012-08-17 18:35:43 -0300329 /* Workaround: we must issue a pipe_control with CS-stall bit
330 * set before a pipe_control command that has the state cache
331 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100332 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300333 }
334
John Harrison5fb9de12015-05-29 17:44:07 +0100335 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 if (ret)
337 return ret;
338
Chris Wilsonb5321f32016-08-02 22:50:18 +0100339 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
340 intel_ring_emit(ring, flags);
341 intel_ring_emit(ring, scratch_addr);
342 intel_ring_emit(ring, 0);
343 intel_ring_advance(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300344
345 return 0;
346}
347
Ben Widawskya5f3d682013-11-02 21:07:27 -0700348static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100349gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300350 u32 flags, u32 scratch_addr)
351{
Chris Wilson7e37f882016-08-02 22:50:21 +0100352 struct intel_ring *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300353 int ret;
354
John Harrison5fb9de12015-05-29 17:44:07 +0100355 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300356 if (ret)
357 return ret;
358
Chris Wilsonb5321f32016-08-02 22:50:18 +0100359 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
360 intel_ring_emit(ring, flags);
361 intel_ring_emit(ring, scratch_addr);
362 intel_ring_emit(ring, 0);
363 intel_ring_emit(ring, 0);
364 intel_ring_emit(ring, 0);
365 intel_ring_advance(ring);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300366
367 return 0;
368}
369
370static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100371gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372{
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100373 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100374 i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100375 u32 flags = 0;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800376 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700377
378 flags |= PIPE_CONTROL_CS_STALL;
379
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100380 if (mode & EMIT_FLUSH) {
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
382 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800383 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100384 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700385 }
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100386 if (mode & EMIT_INVALIDATE) {
Ben Widawskya5f3d682013-11-02 21:07:27 -0700387 flags |= PIPE_CONTROL_TLB_INVALIDATE;
388 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
389 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
390 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
391 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
392 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
393 flags |= PIPE_CONTROL_QW_WRITE;
394 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800395
396 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100397 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800398 PIPE_CONTROL_CS_STALL |
399 PIPE_CONTROL_STALL_AT_SCOREBOARD,
400 0);
401 if (ret)
402 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700403 }
404
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100405 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700406}
407
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000408static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200409{
Chris Wilsonc0336662016-05-06 15:40:21 +0100410 struct drm_i915_private *dev_priv = engine->i915;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200411 u32 addr;
412
413 addr = dev_priv->status_page_dmah->busaddr;
Chris Wilsonc0336662016-05-06 15:40:21 +0100414 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200415 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
416 I915_WRITE(HWS_PGA, addr);
417}
418
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000419static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000420{
Chris Wilsonc0336662016-05-06 15:40:21 +0100421 struct drm_i915_private *dev_priv = engine->i915;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200422 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000423
424 /* The ring status page addresses are no longer next to the rest of
425 * the ring registers as of gen7.
426 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100427 if (IS_GEN7(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000428 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000429 case RCS:
430 mmio = RENDER_HWS_PGA_GEN7;
431 break;
432 case BCS:
433 mmio = BLT_HWS_PGA_GEN7;
434 break;
435 /*
436 * VCS2 actually doesn't exist on Gen7. Only shut up
437 * gcc switch check warning
438 */
439 case VCS2:
440 case VCS:
441 mmio = BSD_HWS_PGA_GEN7;
442 break;
443 case VECS:
444 mmio = VEBOX_HWS_PGA_GEN7;
445 break;
446 }
Chris Wilsonc0336662016-05-06 15:40:21 +0100447 } else if (IS_GEN6(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000448 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000449 } else {
450 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000452 }
453
Chris Wilson57e88532016-08-15 10:48:57 +0100454 I915_WRITE(mmio, engine->status_page.ggtt_offset);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000455 POSTING_READ(mmio);
456
457 /*
458 * Flush the TLB for this page
459 *
460 * FIXME: These two bits have disappeared on gen8, so a question
461 * arises: do we still need this and if so how should we go about
462 * invalidating the TLB?
463 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100464 if (IS_GEN(dev_priv, 6, 7)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000465 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000466
467 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000468 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000469
470 I915_WRITE(reg,
471 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
472 INSTPM_SYNC_FLUSH));
Chris Wilson25ab57f2016-06-30 15:33:29 +0100473 if (intel_wait_for_register(dev_priv,
474 reg, INSTPM_SYNC_FLUSH, 0,
475 1000))
Damien Lespiauaf75f262015-02-10 19:32:17 +0000476 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000477 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478 }
479}
480
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000481static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100482{
Chris Wilsonc0336662016-05-06 15:40:21 +0100483 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson9991ae72014-04-02 16:36:07 +0100484
Chris Wilson21a2c582016-08-15 10:49:11 +0100485 if (INTEL_GEN(dev_priv) > 2) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000486 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
Chris Wilson3d808eb2016-06-30 15:33:30 +0100487 if (intel_wait_for_register(dev_priv,
488 RING_MI_MODE(engine->mmio_base),
489 MODE_IDLE,
490 MODE_IDLE,
491 1000)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000492 DRM_ERROR("%s : timed out trying to stop ring\n",
493 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100494 /* Sometimes we observe that the idle flag is not
495 * set even though the ring is empty. So double
496 * check before giving up.
497 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000498 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100500 }
501 }
502
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000503 I915_WRITE_CTL(engine, 0);
504 I915_WRITE_HEAD(engine, 0);
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100505 I915_WRITE_TAIL(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100506
Chris Wilson21a2c582016-08-15 10:49:11 +0100507 if (INTEL_GEN(dev_priv) > 2) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000508 (void)I915_READ_CTL(engine);
509 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100510 }
511
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000512 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100513}
514
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000515static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800516{
Chris Wilsonc0336662016-05-06 15:40:21 +0100517 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100518 struct intel_ring *ring = engine->buffer;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200519 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800520
Mika Kuoppala59bad942015-01-16 11:34:40 +0200521 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000523 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100524 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000525 DRM_DEBUG_KMS("%s head not reset to zero "
526 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000527 engine->name,
528 I915_READ_CTL(engine),
529 I915_READ_HEAD(engine),
530 I915_READ_TAIL(engine),
531 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800532
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000533 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000534 DRM_ERROR("failed to set %s head to zero "
535 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000536 engine->name,
537 I915_READ_CTL(engine),
538 I915_READ_HEAD(engine),
539 I915_READ_TAIL(engine),
540 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100541 ret = -EIO;
542 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000543 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700544 }
545
Carlos Santa31776592016-08-17 12:30:56 -0700546 if (HWS_NEEDS_PHYSICAL(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000547 ring_setup_phys_status_page(engine);
Carlos Santa31776592016-08-17 12:30:56 -0700548 else
549 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100550
Chris Wilsonad07dfc2016-10-07 07:53:26 +0100551 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100552
Jiri Kosinaece4a172014-08-07 16:29:53 +0200553 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000554 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200555
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200556 /* Initialize the ring. This must happen _after_ we've cleared the ring
557 * registers with the above sequence (the readback of the HEAD registers
558 * also enforces ordering), otherwise the hw might lose the new ring
559 * register values. */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100560 I915_WRITE_START(engine, i915_ggtt_offset(ring->vma));
Chris Wilson95468892014-08-07 15:39:54 +0100561
562 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000563 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100564 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000565 engine->name, I915_READ_HEAD(engine));
Chris Wilson821ed7d2016-09-09 14:11:53 +0100566
567 intel_ring_update_space(ring);
568 I915_WRITE_HEAD(engine, ring->head);
569 I915_WRITE_TAIL(engine, ring->tail);
570 (void)I915_READ_TAIL(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100571
Chris Wilson62ae14b2016-10-04 21:11:25 +0100572 I915_WRITE_CTL(engine, RING_CTL_SIZE(ring->size) | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800573
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800574 /* If the head is still not zero, the ring is dead */
Chris Wilson821ed7d2016-09-09 14:11:53 +0100575 if (intel_wait_for_register_fw(dev_priv, RING_CTL(engine->mmio_base),
576 RING_VALID, RING_VALID,
577 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000578 DRM_ERROR("%s initialization failed "
Chris Wilson821ed7d2016-09-09 14:11:53 +0100579 "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000580 engine->name,
581 I915_READ_CTL(engine),
582 I915_READ_CTL(engine) & RING_VALID,
Chris Wilson821ed7d2016-09-09 14:11:53 +0100583 I915_READ_HEAD(engine), ring->head,
584 I915_READ_TAIL(engine), ring->tail,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000585 I915_READ_START(engine),
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100586 i915_ggtt_offset(ring->vma));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200587 ret = -EIO;
588 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800589 }
590
Tomas Elffc0768c2016-03-21 16:26:59 +0000591 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100592
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200593out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200594 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200595
596 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700597}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800598
Chris Wilson821ed7d2016-09-09 14:11:53 +0100599static void reset_ring_common(struct intel_engine_cs *engine,
600 struct drm_i915_gem_request *request)
601{
602 struct intel_ring *ring = request->ring;
603
604 ring->head = request->postfix;
605 ring->last_retired_head = -1;
606}
607
John Harrisone2be4fa2015-05-29 17:43:54 +0100608static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100609{
Chris Wilson7e37f882016-08-02 22:50:21 +0100610 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100611 struct i915_workarounds *w = &req->i915->workarounds;
612 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100613
Francisco Jerez02235802015-10-07 14:44:01 +0300614 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300615 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100616
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100617 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100618 if (ret)
619 return ret;
620
John Harrison5fb9de12015-05-29 17:44:07 +0100621 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300622 if (ret)
623 return ret;
624
Chris Wilsonb5321f32016-08-02 22:50:18 +0100625 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300626 for (i = 0; i < w->count; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100627 intel_ring_emit_reg(ring, w->reg[i].addr);
628 intel_ring_emit(ring, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300629 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100630 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300631
Chris Wilsonb5321f32016-08-02 22:50:18 +0100632 intel_ring_advance(ring);
Mika Kuoppala72253422014-10-07 17:21:26 +0300633
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100634 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Mika Kuoppala72253422014-10-07 17:21:26 +0300635 if (ret)
636 return ret;
637
638 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
639
640 return 0;
641}
642
John Harrison87531812015-05-29 17:43:44 +0100643static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100644{
645 int ret;
646
John Harrisone2be4fa2015-05-29 17:43:54 +0100647 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100648 if (ret != 0)
649 return ret;
650
Chris Wilson4e50f082016-10-28 13:58:31 +0100651 ret = i915_gem_render_state_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100652 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000653 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100654
Chris Wilsone26e1b92016-01-29 16:49:05 +0000655 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100656}
657
Mika Kuoppala72253422014-10-07 17:21:26 +0300658static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200659 i915_reg_t addr,
660 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300661{
662 const u32 idx = dev_priv->workarounds.count;
663
664 if (WARN_ON(idx >= I915_MAX_WA_REGS))
665 return -ENOSPC;
666
667 dev_priv->workarounds.reg[idx].addr = addr;
668 dev_priv->workarounds.reg[idx].value = val;
669 dev_priv->workarounds.reg[idx].mask = mask;
670
671 dev_priv->workarounds.count++;
672
673 return 0;
674}
675
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100676#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000677 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300678 if (r) \
679 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100680 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300681
682#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000683 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300684
685#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000686 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300687
Damien Lespiau98533252014-12-08 17:33:51 +0000688#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000689 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300690
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000691#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
692#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300693
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000694#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300695
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
697 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000698{
Chris Wilsonc0336662016-05-06 15:40:21 +0100699 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery33136b02016-01-21 21:43:47 +0000700 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000701 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000702
703 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
704 return -EINVAL;
705
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000706 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000707 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000708 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000709
710 return 0;
711}
712
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000713static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100714{
Chris Wilsonc0336662016-05-06 15:40:21 +0100715 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery68c61982015-09-25 17:40:38 +0100716
717 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100718
Arun Siluvery717d84d2015-09-25 17:40:39 +0100719 /* WaDisableAsyncFlipPerfMode:bdw,chv */
720 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
721
Arun Siluveryd0581192015-09-25 17:40:40 +0100722 /* WaDisablePartialInstShootdown:bdw,chv */
723 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
724 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
725
Arun Siluverya340af52015-09-25 17:40:45 +0100726 /* Use Force Non-Coherent whenever executing a 3D context. This is a
727 * workaround for for a possible hang in the unlikely event a TLB
728 * invalidation occurs during a PSD flush.
729 */
730 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100731 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100732 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100733 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100734 HDC_FORCE_NON_COHERENT);
735
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100736 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
737 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
738 * polygons in the same 8x4 pixel/sample area to be processed without
739 * stalling waiting for the earlier ones to write to Hierarchical Z
740 * buffer."
741 *
742 * This optimization is off by default for BDW and CHV; turn it on.
743 */
744 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
745
Arun Siluvery48404632015-09-25 17:40:43 +0100746 /* Wa4x4STCOptimizationDisable:bdw,chv */
747 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
748
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100749 /*
750 * BSpec recommends 8x4 when MSAA is used,
751 * however in practice 16x4 seems fastest.
752 *
753 * Note that PS/WM thread counts depend on the WIZ hashing
754 * disable bit, which we don't touch here, but it's good
755 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
756 */
757 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
758 GEN6_WIZ_HASHING_MASK,
759 GEN6_WIZ_HASHING_16x4);
760
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100761 return 0;
762}
763
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000764static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300765{
Chris Wilsonc0336662016-05-06 15:40:21 +0100766 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100767 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300768
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000769 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100770 if (ret)
771 return ret;
772
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700773 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100774 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100775
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700776 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300777 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
778 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779
Mika Kuoppala72253422014-10-07 17:21:26 +0300780 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
781 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100782
Mika Kuoppala72253422014-10-07 17:21:26 +0300783 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000784 /* WaForceContextSaveRestoreNonCoherent:bdw */
785 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000786 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Chris Wilsonc0336662016-05-06 15:40:21 +0100787 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100788
Arun Siluvery86d7f232014-08-26 14:44:50 +0100789 return 0;
790}
791
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000792static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300793{
Chris Wilsonc0336662016-05-06 15:40:21 +0100794 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100795 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300796
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000797 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100798 if (ret)
799 return ret;
800
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300801 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100802 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300803
Kenneth Graunked60de812015-01-10 18:02:22 -0800804 /* Improve HiZ throughput on CHV. */
805 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
806
Mika Kuoppala72253422014-10-07 17:21:26 +0300807 return 0;
808}
809
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000810static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000811{
Chris Wilsonc0336662016-05-06 15:40:21 +0100812 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000813 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000814
Tim Gorea8ab5ed2016-06-13 12:15:01 +0100815 /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
816 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
817
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300818 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300819 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
820 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
821
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300822 /* WaDisableKillLogic:bxt,skl,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300823 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
824 ECOCHK_DIS_TLB);
825
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300826 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
827 /* WaDisablePartialInstShootdown:skl,bxt,kbl */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000828 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000829 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000830 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
831
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300832 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Nick Hoath84241712015-02-05 10:47:20 +0000833 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
834 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
835
Jani Nikulaa117f372016-09-16 16:59:44 +0300836 /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
837 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000838 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
839 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000840
Jani Nikulaa117f372016-09-16 16:59:44 +0300841 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
842 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000843 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
844 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100845 /*
846 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
847 * but we do that in per ctx batchbuffer as there is an issue
848 * with this register not getting restored on ctx restore
849 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000850 }
851
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300852 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100853 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
Tim Gorebfd8ad42016-04-19 15:45:52 +0100854 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000855
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300856 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
857 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
Arun Siluvery60294682015-09-25 14:33:37 +0100858 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
859 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000860
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300861 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000862 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
863 GEN9_CCS_TLB_PREFETCH_ENABLE);
864
Jani Nikula0d0b8dc2016-09-16 16:59:45 +0300865 /* WaDisableMaskBasedCammingInRCC:bxt */
866 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200867 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
868 PIXEL_MASK_CAMMING_DISABLE);
869
Mika Kuoppala5b0e3652016-06-07 17:18:57 +0300870 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
871 WA_SET_BIT_MASKED(HDC_CHICKEN0,
872 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
873 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
Imre Deak8ea6f892015-05-19 17:05:42 +0300874
Mika Kuoppalabbaefe72016-06-07 17:18:58 +0300875 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
876 * both tied to WaForceContextSaveRestoreNonCoherent
877 * in some hsds for skl. We keep the tie for all gen9. The
878 * documentation is a bit hazy and so we want to get common behaviour,
879 * even though there is no clear evidence we would need both on kbl/bxt.
880 * This area has been source of system hangs so we play it safe
881 * and mimic the skl regardless of what bspec says.
882 *
883 * Use Force Non-Coherent whenever executing a 3D context. This
884 * is a workaround for a possible hang in the unlikely event
885 * a TLB invalidation occurs during a PSD flush.
886 */
887
888 /* WaForceEnableNonCoherent:skl,bxt,kbl */
889 WA_SET_BIT_MASKED(HDC_CHICKEN0,
890 HDC_FORCE_NON_COHERENT);
891
892 /* WaDisableHDCInvalidation:skl,bxt,kbl */
893 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
894 BDW_DISABLE_HDC_INVALIDATION);
895
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300896 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
897 if (IS_SKYLAKE(dev_priv) ||
898 IS_KABYLAKE(dev_priv) ||
899 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100900 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
901 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100902
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300903 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
Robert Beckett6b6d5622015-09-08 10:31:52 +0100904 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
905
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300906 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000907 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
908 GEN8_LQSC_FLUSH_COHERENT_LINES));
909
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +0100910 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
911 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
912 if (ret)
913 return ret;
914
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300915 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000916 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000917 if (ret)
918 return ret;
919
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300920 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000921 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +0000922 if (ret)
923 return ret;
924
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000925 return 0;
926}
927
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000928static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +0000929{
Chris Wilsonc0336662016-05-06 15:40:21 +0100930 struct drm_i915_private *dev_priv = engine->i915;
Damien Lespiaub7668792015-02-14 18:30:29 +0000931 u8 vals[3] = { 0, 0, 0 };
932 unsigned int i;
933
934 for (i = 0; i < 3; i++) {
935 u8 ss;
936
937 /*
938 * Only consider slices where one, and only one, subslice has 7
939 * EUs
940 */
Imre Deak43b67992016-08-31 19:13:02 +0300941 if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +0000942 continue;
943
944 /*
945 * subslice_7eu[i] != 0 (because of the check above) and
946 * ss_max == 4 (maximum number of subslices possible per slice)
947 *
948 * -> 0 <= ss <= 3;
949 */
Imre Deak43b67992016-08-31 19:13:02 +0300950 ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
Damien Lespiaub7668792015-02-14 18:30:29 +0000951 vals[i] = 3 - ss;
952 }
953
954 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
955 return 0;
956
957 /* Tune IZ hashing. See intel_device_info_runtime_init() */
958 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
959 GEN9_IZ_HASHING_MASK(2) |
960 GEN9_IZ_HASHING_MASK(1) |
961 GEN9_IZ_HASHING_MASK(0),
962 GEN9_IZ_HASHING(2, vals[2]) |
963 GEN9_IZ_HASHING(1, vals[1]) |
964 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +0000965
Mika Kuoppala72253422014-10-07 17:21:26 +0300966 return 0;
967}
968
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000969static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +0000970{
Chris Wilsonc0336662016-05-06 15:40:21 +0100971 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluveryaa0011a2015-09-25 14:33:35 +0100972 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +0000973
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000974 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +0100975 if (ret)
976 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +0000977
Arun Siluverya78536e2016-01-21 21:43:53 +0000978 /*
979 * Actual WA is to disable percontext preemption granularity control
980 * until D0 which is the default case so this is equivalent to
981 * !WaDisablePerCtxtPreemptionGranularityControl:skl
982 */
Jani Nikula9fc736e2016-09-16 16:59:46 +0300983 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
984 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
Arun Siluverya78536e2016-01-21 21:43:53 +0000985
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300986 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulaa117f372016-09-16 16:59:44 +0300987 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
988 GEN9_GAPS_TSV_CREDIT_DISABLE));
Damien Lespiaud0bbbc42015-02-09 19:33:16 +0000989
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +0300990 /* WaDisableGafsUnitClkGating:skl */
991 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
992
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +0300993 /* WaInPlaceDecompressionHang:skl */
994 if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
995 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
996 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
997
Arun Siluvery61074972016-01-21 21:43:52 +0000998 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000999 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001000 if (ret)
1001 return ret;
1002
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001003 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001004}
1005
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001006static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001007{
Chris Wilsonc0336662016-05-06 15:40:21 +01001008 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001009 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001010
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001011 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001012 if (ret)
1013 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001014
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001015 /* WaStoreMultiplePTEenable:bxt */
1016 /* This is a requirement according to Hardware specification */
Chris Wilsonc0336662016-05-06 15:40:21 +01001017 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001018 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1019
1020 /* WaSetClckGatingDisableMedia:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001021 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001022 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1023 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1024 }
1025
Nick Hoathdfb601e2015-04-10 13:12:24 +01001026 /* WaDisableThreadStallDopClockGating:bxt */
1027 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1028 STALL_DOP_GATING_DISABLE);
1029
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01001030 /* WaDisablePooledEuLoadBalancingFix:bxt */
1031 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
1032 WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
1033 GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
1034 }
1035
Nick Hoath983b4b92015-04-10 13:12:25 +01001036 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001037 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001038 WA_SET_BIT_MASKED(
1039 GEN7_HALF_SLICE_CHICKEN1,
1040 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1041 }
1042
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001043 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1044 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1045 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001046 /* WaDisableLSQCROPERFforOCL:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001047 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001048 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001049 if (ret)
1050 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001051
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001052 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001053 if (ret)
1054 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001055 }
1056
Tim Gore050fc462016-04-22 09:46:01 +01001057 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001058 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
Imre Deak36579cb2016-05-03 15:54:20 +03001059 I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
1060 L3_HIGH_PRIO_CREDITS(2));
Tim Gore050fc462016-04-22 09:46:01 +01001061
Matthew Auld575e3cc2016-08-02 09:36:53 +01001062 /* WaToEnableHwFixForPushConstHWBug:bxt */
1063 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03001064 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1065 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1066
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001067 /* WaInPlaceDecompressionHang:bxt */
1068 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
1069 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
1070 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1071
Nick Hoathcae04372015-03-17 11:39:38 +02001072 return 0;
1073}
1074
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001075static int kbl_init_workarounds(struct intel_engine_cs *engine)
1076{
Mika Kuoppalae587f6c2016-06-07 17:18:59 +03001077 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001078 int ret;
1079
1080 ret = gen9_init_workarounds(engine);
1081 if (ret)
1082 return ret;
1083
Mika Kuoppalae587f6c2016-06-07 17:18:59 +03001084 /* WaEnableGapsTsvCreditFix:kbl */
1085 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1086 GEN9_GAPS_TSV_CREDIT_DISABLE));
1087
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03001088 /* WaDisableDynamicCreditSharing:kbl */
1089 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
1090 WA_SET_BIT(GAMT_CHKN_BIT_REG,
1091 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
1092
Mika Kuoppala8401d422016-06-07 17:19:00 +03001093 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
1094 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
1095 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1096 HDC_FENCE_DEST_SLM_DISABLE);
1097
Mika Kuoppalafe905812016-06-07 17:19:03 +03001098 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1099 * involving this register should also be added to WA batch as required.
1100 */
1101 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
1102 /* WaDisableLSQCROPERFforOCL:kbl */
1103 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1104 GEN8_LQSC_RO_PERF_DIS);
1105
Matthew Auld575e3cc2016-08-02 09:36:53 +01001106 /* WaToEnableHwFixForPushConstHWBug:kbl */
1107 if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03001108 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1109 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1110
Mika Kuoppala4de5d7c2016-06-07 17:19:11 +03001111 /* WaDisableGafsUnitClkGating:kbl */
1112 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1113
Mika Kuoppala954337a2016-06-07 17:19:12 +03001114 /* WaDisableSbeCacheDispatchPortSharing:kbl */
1115 WA_SET_BIT_MASKED(
1116 GEN7_HALF_SLICE_CHICKEN1,
1117 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1118
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001119 /* WaInPlaceDecompressionHang:kbl */
1120 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
1121 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1122
Mika Kuoppalafe905812016-06-07 17:19:03 +03001123 /* WaDisableLSQCROPERFforOCL:kbl */
1124 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1125 if (ret)
1126 return ret;
1127
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001128 return 0;
1129}
1130
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001131int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001132{
Chris Wilsonc0336662016-05-06 15:40:21 +01001133 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppala72253422014-10-07 17:21:26 +03001134
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001135 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001136
1137 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001138 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001139
Chris Wilsonc0336662016-05-06 15:40:21 +01001140 if (IS_BROADWELL(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001141 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001142
Chris Wilsonc0336662016-05-06 15:40:21 +01001143 if (IS_CHERRYVIEW(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001144 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001145
Chris Wilsonc0336662016-05-06 15:40:21 +01001146 if (IS_SKYLAKE(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001147 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001148
Chris Wilsonc0336662016-05-06 15:40:21 +01001149 if (IS_BROXTON(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001150 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001151
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001152 if (IS_KABYLAKE(dev_priv))
1153 return kbl_init_workarounds(engine);
1154
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001155 return 0;
1156}
1157
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001158static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001159{
Chris Wilsonc0336662016-05-06 15:40:21 +01001160 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001161 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001162 if (ret)
1163 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001164
Akash Goel61a563a2014-03-25 18:01:50 +05301165 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001166 if (IS_GEN(dev_priv, 4, 6))
Daniel Vetter6b26c862012-04-24 14:04:12 +02001167 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001168
1169 /* We need to disable the AsyncFlip performance optimisations in order
1170 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1171 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001172 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001173 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001174 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001175 if (IS_GEN(dev_priv, 6, 7))
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001176 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1177
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001178 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301179 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonc0336662016-05-06 15:40:21 +01001180 if (IS_GEN6(dev_priv))
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001181 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001182 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001183
Akash Goel01fa0302014-03-24 23:00:04 +05301184 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001185 if (IS_GEN7(dev_priv))
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001186 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301187 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001188 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001189
Chris Wilsonc0336662016-05-06 15:40:21 +01001190 if (IS_GEN6(dev_priv)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001191 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1192 * "If this bit is set, STCunit will have LRA as replacement
1193 * policy. [...] This bit must be reset. LRA replacement
1194 * policy is not supported."
1195 */
1196 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001197 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001198 }
1199
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001200 if (IS_GEN(dev_priv, 6, 7))
Daniel Vetter6b26c862012-04-24 14:04:12 +02001201 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001202
Ville Syrjälä035ea402016-07-12 19:24:47 +03001203 if (INTEL_INFO(dev_priv)->gen >= 6)
1204 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Ben Widawsky15b9f802012-05-25 16:56:23 -07001205
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001206 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001207}
1208
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001209static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001210{
Chris Wilsonc0336662016-05-06 15:40:21 +01001211 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001212
Chris Wilson19880c42016-08-15 10:49:05 +01001213 i915_vma_unpin_and_release(&dev_priv->semaphore);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001214}
1215
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001216static u32 *gen8_rcs_signal(struct drm_i915_gem_request *req, u32 *out)
Ben Widawsky3e789982014-06-30 09:53:37 -07001217{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001218 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001219 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001220 enum intel_engine_id id;
Ben Widawsky3e789982014-06-30 09:53:37 -07001221
Akash Goel3b3f1652016-10-13 22:44:48 +05301222 for_each_engine(waiter, dev_priv, id) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001223 u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001224 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1225 continue;
1226
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001227 *out++ = GFX_OP_PIPE_CONTROL(6);
1228 *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
1229 PIPE_CONTROL_QW_WRITE |
1230 PIPE_CONTROL_CS_STALL);
1231 *out++ = lower_32_bits(gtt_offset);
1232 *out++ = upper_32_bits(gtt_offset);
1233 *out++ = req->global_seqno;
1234 *out++ = 0;
1235 *out++ = (MI_SEMAPHORE_SIGNAL |
1236 MI_SEMAPHORE_TARGET(waiter->hw_id));
1237 *out++ = 0;
Ben Widawsky3e789982014-06-30 09:53:37 -07001238 }
1239
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001240 return out;
Ben Widawsky3e789982014-06-30 09:53:37 -07001241}
1242
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001243static u32 *gen8_xcs_signal(struct drm_i915_gem_request *req, u32 *out)
Ben Widawsky3e789982014-06-30 09:53:37 -07001244{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001245 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001246 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001247 enum intel_engine_id id;
Ben Widawsky3e789982014-06-30 09:53:37 -07001248
Akash Goel3b3f1652016-10-13 22:44:48 +05301249 for_each_engine(waiter, dev_priv, id) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001250 u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001251 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1252 continue;
1253
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001254 *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1255 *out++ = lower_32_bits(gtt_offset) | MI_FLUSH_DW_USE_GTT;
1256 *out++ = upper_32_bits(gtt_offset);
1257 *out++ = req->global_seqno;
1258 *out++ = (MI_SEMAPHORE_SIGNAL |
1259 MI_SEMAPHORE_TARGET(waiter->hw_id));
1260 *out++ = 0;
Ben Widawsky3e789982014-06-30 09:53:37 -07001261 }
1262
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001263 return out;
Ben Widawsky3e789982014-06-30 09:53:37 -07001264}
1265
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001266static u32 *gen6_signal(struct drm_i915_gem_request *req, u32 *out)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001267{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001268 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001269 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301270 enum intel_engine_id id;
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001271 int num_rings = 0;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001272
Akash Goel3b3f1652016-10-13 22:44:48 +05301273 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001274 i915_reg_t mbox_reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001275
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001276 if (!(BIT(engine->hw_id) & GEN6_SEMAPHORES_MASK))
1277 continue;
1278
1279 mbox_reg = req->engine->semaphore.mbox.signal[engine->hw_id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001280 if (i915_mmio_reg_valid(mbox_reg)) {
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001281 *out++ = MI_LOAD_REGISTER_IMM(1);
1282 *out++ = i915_mmio_reg_offset(mbox_reg);
1283 *out++ = req->global_seqno;
1284 num_rings++;
Ben Widawsky78325f22014-04-29 14:52:29 -07001285 }
1286 }
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001287 if (num_rings & 1)
1288 *out++ = MI_NOOP;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001289
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001290 return out;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001291}
1292
Chris Wilsonb0411e72016-08-02 22:50:34 +01001293static void i9xx_submit_request(struct drm_i915_gem_request *request)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001294{
Chris Wilsonb0411e72016-08-02 22:50:34 +01001295 struct drm_i915_private *dev_priv = request->i915;
1296
Chris Wilsond55ac5b2016-11-14 20:40:59 +00001297 i915_gem_request_submit(request);
1298
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001299 I915_WRITE_TAIL(request->engine, request->tail);
Chris Wilsonb0411e72016-08-02 22:50:34 +01001300}
1301
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001302static void i9xx_emit_breadcrumb(struct drm_i915_gem_request *req,
1303 u32 *out)
Chris Wilsonb0411e72016-08-02 22:50:34 +01001304{
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001305 *out++ = MI_STORE_DWORD_INDEX;
1306 *out++ = I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT;
1307 *out++ = req->global_seqno;
1308 *out++ = MI_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001309
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001310 req->tail = intel_ring_offset(req->ring, out);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001311}
1312
Chris Wilson98f29e82016-10-28 13:58:51 +01001313static const int i9xx_emit_breadcrumb_sz = 4;
1314
Chris Wilsonb0411e72016-08-02 22:50:34 +01001315/**
Chris Wilson9b81d552016-10-28 13:58:50 +01001316 * gen6_sema_emit_breadcrumb - Update the semaphore mailbox registers
Chris Wilsonb0411e72016-08-02 22:50:34 +01001317 *
1318 * @request - request to write to the ring
1319 *
1320 * Update the mailbox registers in the *other* rings with the current seqno.
1321 * This acts like a signal in the canonical semaphore.
1322 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001323static void gen6_sema_emit_breadcrumb(struct drm_i915_gem_request *req,
1324 u32 *out)
Chris Wilsonb0411e72016-08-02 22:50:34 +01001325{
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001326 return i9xx_emit_breadcrumb(req,
1327 req->engine->semaphore.signal(req, out));
Chris Wilsonb0411e72016-08-02 22:50:34 +01001328}
1329
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001330static void gen8_render_emit_breadcrumb(struct drm_i915_gem_request *req,
1331 u32 *out)
Chris Wilsona58c01a2016-04-29 13:18:21 +01001332{
1333 struct intel_engine_cs *engine = req->engine;
Chris Wilsona58c01a2016-04-29 13:18:21 +01001334
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001335 if (engine->semaphore.signal)
1336 out = engine->semaphore.signal(req, out);
Chris Wilson9242f972016-08-02 22:50:33 +01001337
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001338 *out++ = GFX_OP_PIPE_CONTROL(6);
1339 *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
Chris Wilsonb5321f32016-08-02 22:50:18 +01001340 PIPE_CONTROL_CS_STALL |
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001341 PIPE_CONTROL_QW_WRITE);
1342 *out++ = intel_hws_seqno_address(engine);
1343 *out++ = 0;
1344 *out++ = req->global_seqno;
Chris Wilsona58c01a2016-04-29 13:18:21 +01001345 /* We're thrashing one dword of HWS. */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001346 *out++ = 0;
1347 *out++ = MI_USER_INTERRUPT;
1348 *out++ = MI_NOOP;
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01001349
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001350 req->tail = intel_ring_offset(req->ring, out);
Chris Wilsona58c01a2016-04-29 13:18:21 +01001351}
1352
Chris Wilson98f29e82016-10-28 13:58:51 +01001353static const int gen8_render_emit_breadcrumb_sz = 8;
1354
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001355/**
1356 * intel_ring_sync - sync the waiter to the signaller on seqno
1357 *
1358 * @waiter - ring that is waiting
1359 * @signaller - ring which has, or will signal
1360 * @seqno - seqno which the waiter will block on
1361 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001362
1363static int
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001364gen8_ring_sync_to(struct drm_i915_gem_request *req,
1365 struct drm_i915_gem_request *signal)
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001366{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001367 struct intel_ring *ring = req->ring;
1368 struct drm_i915_private *dev_priv = req->i915;
1369 u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
Chris Wilson6ef48d72016-04-29 13:18:25 +01001370 struct i915_hw_ppgtt *ppgtt;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001371 int ret;
1372
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001373 ret = intel_ring_begin(req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001374 if (ret)
1375 return ret;
1376
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001377 intel_ring_emit(ring,
1378 MI_SEMAPHORE_WAIT |
1379 MI_SEMAPHORE_GLOBAL_GTT |
1380 MI_SEMAPHORE_SAD_GTE_SDD);
Chris Wilson65e47602016-10-28 13:58:49 +01001381 intel_ring_emit(ring, signal->global_seqno);
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001382 intel_ring_emit(ring, lower_32_bits(offset));
1383 intel_ring_emit(ring, upper_32_bits(offset));
1384 intel_ring_advance(ring);
Chris Wilson6ef48d72016-04-29 13:18:25 +01001385
1386 /* When the !RCS engines idle waiting upon a semaphore, they lose their
1387 * pagetables and we must reload them before executing the batch.
1388 * We do this on the i915_switch_context() following the wait and
1389 * before the dispatch.
1390 */
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001391 ppgtt = req->ctx->ppgtt;
1392 if (ppgtt && req->engine->id != RCS)
1393 ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001394 return 0;
1395}
1396
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001397static int
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001398gen6_ring_sync_to(struct drm_i915_gem_request *req,
1399 struct drm_i915_gem_request *signal)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001400{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001401 struct intel_ring *ring = req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001402 u32 dw1 = MI_SEMAPHORE_MBOX |
1403 MI_SEMAPHORE_COMPARE |
1404 MI_SEMAPHORE_REGISTER;
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001405 u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->hw_id];
Ben Widawskyebc348b2014-04-29 14:52:28 -07001406 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001407
Chris Wilsonddf07be2016-08-02 22:50:39 +01001408 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1409
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001410 ret = intel_ring_begin(req, 4);
Chris Wilsonddf07be2016-08-02 22:50:39 +01001411 if (ret)
1412 return ret;
1413
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001414 intel_ring_emit(ring, dw1 | wait_mbox);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001415 /* Throughout all of the GEM code, seqno passed implies our current
1416 * seqno is >= the last seqno executed. However for hardware the
1417 * comparison is strictly greater than.
1418 */
Chris Wilson65e47602016-10-28 13:58:49 +01001419 intel_ring_emit(ring, signal->global_seqno - 1);
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001420 intel_ring_emit(ring, 0);
1421 intel_ring_emit(ring, MI_NOOP);
1422 intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001423
1424 return 0;
1425}
1426
Chris Wilsonf8973c22016-07-01 17:23:21 +01001427static void
Dave Gordon38a0f2d2016-07-20 18:16:06 +01001428gen5_seqno_barrier(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001429{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001430 /* MI_STORE are internally buffered by the GPU and not flushed
1431 * either by MI_FLUSH or SyncFlush or any other combination of
1432 * MI commands.
Chris Wilsonc6df5412010-12-15 09:56:50 +00001433 *
Chris Wilsonf8973c22016-07-01 17:23:21 +01001434 * "Only the submission of the store operation is guaranteed.
1435 * The write result will be complete (coherent) some time later
1436 * (this is practically a finite period but there is no guaranteed
1437 * latency)."
1438 *
1439 * Empirically, we observe that we need a delay of at least 75us to
1440 * be sure that the seqno write is visible by the CPU.
Chris Wilsonc6df5412010-12-15 09:56:50 +00001441 */
Chris Wilsonf8973c22016-07-01 17:23:21 +01001442 usleep_range(125, 250);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001443}
1444
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001445static void
1446gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001447{
Chris Wilsonc0336662016-05-06 15:40:21 +01001448 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001449
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001450 /* Workaround to force correct ordering between irq and seqno writes on
1451 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001452 * ACTHD) before reading the status page.
1453 *
1454 * Note that this effectively stalls the read by the time it takes to
1455 * do a memory transaction, which more or less ensures that the write
1456 * from the GPU has sufficient time to invalidate the CPU cacheline.
1457 * Alternatively we could delay the interrupt from the CS ring to give
1458 * the write time to land, but that would incur a delay after every
1459 * batch i.e. much more frequent than a delay when waiting for the
1460 * interrupt (with the same net latency).
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001461 *
1462 * Also note that to prevent whole machine hangs on gen7, we have to
1463 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001464 */
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001465 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001466 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001467 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001468}
1469
Chris Wilson31bb59c2016-07-01 17:23:27 +01001470static void
1471gen5_irq_enable(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001472{
Chris Wilson31bb59c2016-07-01 17:23:27 +01001473 gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
Daniel Vettere48d8632012-04-11 22:12:54 +02001474}
1475
1476static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001477gen5_irq_disable(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001478{
Chris Wilson31bb59c2016-07-01 17:23:27 +01001479 gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001480}
1481
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001482static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001483i9xx_irq_enable(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001484{
Chris Wilsonc0336662016-05-06 15:40:21 +01001485 struct drm_i915_private *dev_priv = engine->i915;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001486
Chris Wilson31bb59c2016-07-01 17:23:27 +01001487 dev_priv->irq_mask &= ~engine->irq_enable_mask;
1488 I915_WRITE(IMR, dev_priv->irq_mask);
1489 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Chris Wilsonc2798b12012-04-22 21:13:57 +01001490}
1491
1492static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001493i9xx_irq_disable(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001494{
Chris Wilsonc0336662016-05-06 15:40:21 +01001495 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001496
Chris Wilson31bb59c2016-07-01 17:23:27 +01001497 dev_priv->irq_mask |= engine->irq_enable_mask;
1498 I915_WRITE(IMR, dev_priv->irq_mask);
1499}
1500
1501static void
1502i8xx_irq_enable(struct intel_engine_cs *engine)
1503{
1504 struct drm_i915_private *dev_priv = engine->i915;
1505
1506 dev_priv->irq_mask &= ~engine->irq_enable_mask;
1507 I915_WRITE16(IMR, dev_priv->irq_mask);
1508 POSTING_READ16(RING_IMR(engine->mmio_base));
1509}
1510
1511static void
1512i8xx_irq_disable(struct intel_engine_cs *engine)
1513{
1514 struct drm_i915_private *dev_priv = engine->i915;
1515
1516 dev_priv->irq_mask |= engine->irq_enable_mask;
1517 I915_WRITE16(IMR, dev_priv->irq_mask);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001518}
1519
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001520static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001521bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001522{
Chris Wilson7e37f882016-08-02 22:50:21 +01001523 struct intel_ring *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001524 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001525
John Harrison5fb9de12015-05-29 17:44:07 +01001526 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001527 if (ret)
1528 return ret;
1529
Chris Wilsonb5321f32016-08-02 22:50:18 +01001530 intel_ring_emit(ring, MI_FLUSH);
1531 intel_ring_emit(ring, MI_NOOP);
1532 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001533 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001534}
1535
Chris Wilson0f468322011-01-04 17:35:21 +00001536static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001537gen6_irq_enable(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001538{
Chris Wilsonc0336662016-05-06 15:40:21 +01001539 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson0f468322011-01-04 17:35:21 +00001540
Chris Wilson61ff75a2016-07-01 17:23:28 +01001541 I915_WRITE_IMR(engine,
1542 ~(engine->irq_enable_mask |
1543 engine->irq_keep_mask));
Chris Wilson31bb59c2016-07-01 17:23:27 +01001544 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001545}
1546
1547static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001548gen6_irq_disable(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001549{
Chris Wilsonc0336662016-05-06 15:40:21 +01001550 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskya19d2932013-05-28 19:22:30 -07001551
Chris Wilson61ff75a2016-07-01 17:23:28 +01001552 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +01001553 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001554}
1555
1556static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001557hsw_vebox_irq_enable(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001558{
Chris Wilsonc0336662016-05-06 15:40:21 +01001559 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001560
Chris Wilson31bb59c2016-07-01 17:23:27 +01001561 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301562 gen6_unmask_pm_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +01001563}
1564
1565static void
1566hsw_vebox_irq_disable(struct intel_engine_cs *engine)
1567{
1568 struct drm_i915_private *dev_priv = engine->i915;
1569
1570 I915_WRITE_IMR(engine, ~0);
Akash Goelf4e9af42016-10-12 21:54:30 +05301571 gen6_mask_pm_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +01001572}
1573
1574static void
1575gen8_irq_enable(struct intel_engine_cs *engine)
1576{
1577 struct drm_i915_private *dev_priv = engine->i915;
1578
Chris Wilson61ff75a2016-07-01 17:23:28 +01001579 I915_WRITE_IMR(engine,
1580 ~(engine->irq_enable_mask |
1581 engine->irq_keep_mask));
Chris Wilson31bb59c2016-07-01 17:23:27 +01001582 POSTING_READ_FW(RING_IMR(engine->mmio_base));
1583}
1584
1585static void
1586gen8_irq_disable(struct intel_engine_cs *engine)
1587{
1588 struct drm_i915_private *dev_priv = engine->i915;
1589
Chris Wilson61ff75a2016-07-01 17:23:28 +01001590 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001591}
1592
Zou Nan haid1b851f2010-05-21 09:08:57 +08001593static int
Chris Wilson803688b2016-08-02 22:50:27 +01001594i965_emit_bb_start(struct drm_i915_gem_request *req,
1595 u64 offset, u32 length,
1596 unsigned int dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001597{
Chris Wilson7e37f882016-08-02 22:50:21 +01001598 struct intel_ring *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001599 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001600
John Harrison5fb9de12015-05-29 17:44:07 +01001601 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001602 if (ret)
1603 return ret;
1604
Chris Wilsonb5321f32016-08-02 22:50:18 +01001605 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001606 MI_BATCH_BUFFER_START |
1607 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001608 (dispatch_flags & I915_DISPATCH_SECURE ?
1609 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonb5321f32016-08-02 22:50:18 +01001610 intel_ring_emit(ring, offset);
1611 intel_ring_advance(ring);
Chris Wilson78501ea2010-10-27 12:18:21 +01001612
Zou Nan haid1b851f2010-05-21 09:08:57 +08001613 return 0;
1614}
1615
Daniel Vetterb45305f2012-12-17 16:21:27 +01001616/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1617#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001618#define I830_TLB_ENTRIES (2)
1619#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001620static int
Chris Wilson803688b2016-08-02 22:50:27 +01001621i830_emit_bb_start(struct drm_i915_gem_request *req,
1622 u64 offset, u32 len,
1623 unsigned int dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001624{
Chris Wilson7e37f882016-08-02 22:50:21 +01001625 struct intel_ring *ring = req->ring;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001626 u32 cs_offset = i915_ggtt_offset(req->engine->scratch);
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001627 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001628
John Harrison5fb9de12015-05-29 17:44:07 +01001629 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001630 if (ret)
1631 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001632
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001633 /* Evict the invalid PTE TLBs */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001634 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1635 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1636 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1637 intel_ring_emit(ring, cs_offset);
1638 intel_ring_emit(ring, 0xdeadbeef);
1639 intel_ring_emit(ring, MI_NOOP);
1640 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001641
John Harrison8e004ef2015-02-13 11:48:10 +00001642 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001643 if (len > I830_BATCH_LIMIT)
1644 return -ENOSPC;
1645
John Harrison5fb9de12015-05-29 17:44:07 +01001646 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001647 if (ret)
1648 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001649
1650 /* Blit the batch (which has now all relocs applied) to the
1651 * stable batch scratch bo area (so that the CS never
1652 * stumbles over its tlb invalidation bug) ...
1653 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001654 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1655 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001656 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilsonb5321f32016-08-02 22:50:18 +01001657 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1658 intel_ring_emit(ring, cs_offset);
1659 intel_ring_emit(ring, 4096);
1660 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001661
Chris Wilsonb5321f32016-08-02 22:50:18 +01001662 intel_ring_emit(ring, MI_FLUSH);
1663 intel_ring_emit(ring, MI_NOOP);
1664 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001665
1666 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001667 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001668 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001669
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001670 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001671 if (ret)
1672 return ret;
1673
Chris Wilsonb5321f32016-08-02 22:50:18 +01001674 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1675 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1676 0 : MI_BATCH_NON_SECURE));
1677 intel_ring_advance(ring);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001678
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001679 return 0;
1680}
1681
1682static int
Chris Wilson803688b2016-08-02 22:50:27 +01001683i915_emit_bb_start(struct drm_i915_gem_request *req,
1684 u64 offset, u32 len,
1685 unsigned int dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001686{
Chris Wilson7e37f882016-08-02 22:50:21 +01001687 struct intel_ring *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001688 int ret;
1689
John Harrison5fb9de12015-05-29 17:44:07 +01001690 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001691 if (ret)
1692 return ret;
1693
Chris Wilsonb5321f32016-08-02 22:50:18 +01001694 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1695 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1696 0 : MI_BATCH_NON_SECURE));
1697 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001698
Eric Anholt62fdfea2010-05-21 13:26:39 -07001699 return 0;
1700}
1701
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001702static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001703{
Chris Wilsonc0336662016-05-06 15:40:21 +01001704 struct drm_i915_private *dev_priv = engine->i915;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001705
1706 if (!dev_priv->status_page_dmah)
1707 return;
1708
Chris Wilson91c8a322016-07-05 10:40:23 +01001709 drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001710 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001711}
1712
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001713static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001714{
Chris Wilson57e88532016-08-15 10:48:57 +01001715 struct i915_vma *vma;
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01001716 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001717
Chris Wilson57e88532016-08-15 10:48:57 +01001718 vma = fetch_and_zero(&engine->status_page.vma);
1719 if (!vma)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001720 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001721
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01001722 obj = vma->obj;
1723
Chris Wilson57e88532016-08-15 10:48:57 +01001724 i915_vma_unpin(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01001725 i915_vma_close(vma);
1726
1727 i915_gem_object_unpin_map(obj);
1728 __i915_gem_object_release_unless_active(obj);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001729}
1730
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001731static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001732{
Chris Wilson57e88532016-08-15 10:48:57 +01001733 struct drm_i915_gem_object *obj;
1734 struct i915_vma *vma;
1735 unsigned int flags;
Chris Wilson920cf412016-10-28 13:58:30 +01001736 void *vaddr;
Chris Wilson57e88532016-08-15 10:48:57 +01001737 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001738
Chris Wilson920cf412016-10-28 13:58:30 +01001739 obj = i915_gem_object_create_internal(engine->i915, 4096);
Chris Wilson57e88532016-08-15 10:48:57 +01001740 if (IS_ERR(obj)) {
1741 DRM_ERROR("Failed to allocate status page\n");
1742 return PTR_ERR(obj);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001743 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001744
Chris Wilson57e88532016-08-15 10:48:57 +01001745 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1746 if (ret)
1747 goto err;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001748
Chris Wilson57e88532016-08-15 10:48:57 +01001749 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1750 if (IS_ERR(vma)) {
1751 ret = PTR_ERR(vma);
1752 goto err;
1753 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001754
Chris Wilson57e88532016-08-15 10:48:57 +01001755 flags = PIN_GLOBAL;
1756 if (!HAS_LLC(engine->i915))
1757 /* On g33, we cannot place HWS above 256MiB, so
1758 * restrict its pinning to the low mappable arena.
1759 * Though this restriction is not documented for
1760 * gen4, gen5, or byt, they also behave similarly
1761 * and hang if the HWS is placed at the top of the
1762 * GTT. To generalise, it appears that all !llc
1763 * platforms have issues with us placing the HWS
1764 * above the mappable region (even though we never
1765 * actualy map it).
1766 */
1767 flags |= PIN_MAPPABLE;
1768 ret = i915_vma_pin(vma, 0, 4096, flags);
1769 if (ret)
1770 goto err;
1771
Chris Wilson920cf412016-10-28 13:58:30 +01001772 vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
1773 if (IS_ERR(vaddr)) {
1774 ret = PTR_ERR(vaddr);
1775 goto err_unpin;
1776 }
1777
Chris Wilson57e88532016-08-15 10:48:57 +01001778 engine->status_page.vma = vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001779 engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
Chris Wilson920cf412016-10-28 13:58:30 +01001780 engine->status_page.page_addr = memset(vaddr, 0, 4096);
Chris Wilson57e88532016-08-15 10:48:57 +01001781
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001782 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1783 engine->name, i915_ggtt_offset(vma));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001784 return 0;
Chris Wilson57e88532016-08-15 10:48:57 +01001785
Chris Wilson920cf412016-10-28 13:58:30 +01001786err_unpin:
1787 i915_vma_unpin(vma);
Chris Wilson57e88532016-08-15 10:48:57 +01001788err:
1789 i915_gem_object_put(obj);
1790 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001791}
1792
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001793static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001794{
Chris Wilsonc0336662016-05-06 15:40:21 +01001795 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001796
Chris Wilson57e88532016-08-15 10:48:57 +01001797 dev_priv->status_page_dmah =
1798 drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
1799 if (!dev_priv->status_page_dmah)
1800 return -ENOMEM;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001801
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001802 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1803 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001804
1805 return 0;
1806}
1807
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001808int intel_ring_pin(struct intel_ring *ring)
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001809{
Chris Wilsona687a432016-04-13 17:35:11 +01001810 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
Chris Wilson57e88532016-08-15 10:48:57 +01001811 unsigned int flags = PIN_GLOBAL | PIN_OFFSET_BIAS | 4096;
Chris Wilson9d808412016-08-18 17:16:56 +01001812 enum i915_map_type map;
Chris Wilson57e88532016-08-15 10:48:57 +01001813 struct i915_vma *vma = ring->vma;
Dave Gordon83052162016-04-12 14:46:16 +01001814 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001815 int ret;
1816
Chris Wilson57e88532016-08-15 10:48:57 +01001817 GEM_BUG_ON(ring->vaddr);
1818
Chris Wilson9d808412016-08-18 17:16:56 +01001819 map = HAS_LLC(ring->engine->i915) ? I915_MAP_WB : I915_MAP_WC;
1820
1821 if (vma->obj->stolen)
Chris Wilson57e88532016-08-15 10:48:57 +01001822 flags |= PIN_MAPPABLE;
1823
1824 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
Chris Wilson9d808412016-08-18 17:16:56 +01001825 if (flags & PIN_MAPPABLE || map == I915_MAP_WC)
Chris Wilson57e88532016-08-15 10:48:57 +01001826 ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1827 else
1828 ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
1829 if (unlikely(ret))
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001830 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001831 }
1832
Chris Wilson57e88532016-08-15 10:48:57 +01001833 ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
1834 if (unlikely(ret))
1835 return ret;
1836
Chris Wilson9d808412016-08-18 17:16:56 +01001837 if (i915_vma_is_map_and_fenceable(vma))
Chris Wilson57e88532016-08-15 10:48:57 +01001838 addr = (void __force *)i915_vma_pin_iomap(vma);
1839 else
Chris Wilson9d808412016-08-18 17:16:56 +01001840 addr = i915_gem_object_pin_map(vma->obj, map);
Chris Wilson57e88532016-08-15 10:48:57 +01001841 if (IS_ERR(addr))
1842 goto err;
1843
Chris Wilson32c04f12016-08-02 22:50:22 +01001844 ring->vaddr = addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001845 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01001846
Chris Wilson57e88532016-08-15 10:48:57 +01001847err:
1848 i915_vma_unpin(vma);
1849 return PTR_ERR(addr);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001850}
1851
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001852void intel_ring_unpin(struct intel_ring *ring)
1853{
1854 GEM_BUG_ON(!ring->vma);
1855 GEM_BUG_ON(!ring->vaddr);
1856
Chris Wilson9d808412016-08-18 17:16:56 +01001857 if (i915_vma_is_map_and_fenceable(ring->vma))
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001858 i915_vma_unpin_iomap(ring->vma);
Chris Wilson57e88532016-08-15 10:48:57 +01001859 else
1860 i915_gem_object_unpin_map(ring->vma->obj);
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001861 ring->vaddr = NULL;
1862
Chris Wilson57e88532016-08-15 10:48:57 +01001863 i915_vma_unpin(ring->vma);
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001864}
1865
Chris Wilson57e88532016-08-15 10:48:57 +01001866static struct i915_vma *
1867intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
Oscar Mateo2919d292014-07-03 16:28:02 +01001868{
Chris Wilsone3efda42014-04-09 09:19:41 +01001869 struct drm_i915_gem_object *obj;
Chris Wilson57e88532016-08-15 10:48:57 +01001870 struct i915_vma *vma;
Chris Wilsone3efda42014-04-09 09:19:41 +01001871
Chris Wilsonc58b7352016-08-18 17:16:57 +01001872 obj = i915_gem_object_create_stolen(&dev_priv->drm, size);
1873 if (!obj)
Chris Wilson57e88532016-08-15 10:48:57 +01001874 obj = i915_gem_object_create(&dev_priv->drm, size);
1875 if (IS_ERR(obj))
1876 return ERR_CAST(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01001877
Akash Goel24f3a8c2014-06-17 10:59:42 +05301878 /* mark ring buffers as read-only from GPU side by default */
1879 obj->gt_ro = 1;
1880
Chris Wilson57e88532016-08-15 10:48:57 +01001881 vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
1882 if (IS_ERR(vma))
1883 goto err;
Chris Wilsone3efda42014-04-09 09:19:41 +01001884
Chris Wilson57e88532016-08-15 10:48:57 +01001885 return vma;
1886
1887err:
1888 i915_gem_object_put(obj);
1889 return vma;
Chris Wilsone3efda42014-04-09 09:19:41 +01001890}
1891
Chris Wilson7e37f882016-08-02 22:50:21 +01001892struct intel_ring *
1893intel_engine_create_ring(struct intel_engine_cs *engine, int size)
Chris Wilson01101fa2015-09-03 13:01:39 +01001894{
Chris Wilson7e37f882016-08-02 22:50:21 +01001895 struct intel_ring *ring;
Chris Wilson57e88532016-08-15 10:48:57 +01001896 struct i915_vma *vma;
Chris Wilson01101fa2015-09-03 13:01:39 +01001897
Chris Wilson8f942012016-08-02 22:50:30 +01001898 GEM_BUG_ON(!is_power_of_2(size));
Chris Wilson62ae14b2016-10-04 21:11:25 +01001899 GEM_BUG_ON(RING_CTL_SIZE(size) & ~RING_NR_PAGES);
Chris Wilson8f942012016-08-02 22:50:30 +01001900
Chris Wilson01101fa2015-09-03 13:01:39 +01001901 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson57e88532016-08-15 10:48:57 +01001902 if (!ring)
Chris Wilson01101fa2015-09-03 13:01:39 +01001903 return ERR_PTR(-ENOMEM);
1904
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001905 ring->engine = engine;
Chris Wilson01101fa2015-09-03 13:01:39 +01001906
Chris Wilson675d9ad2016-08-04 07:52:36 +01001907 INIT_LIST_HEAD(&ring->request_list);
1908
Chris Wilson01101fa2015-09-03 13:01:39 +01001909 ring->size = size;
1910 /* Workaround an erratum on the i830 which causes a hang if
1911 * the TAIL pointer points to within the last 2 cachelines
1912 * of the buffer.
1913 */
1914 ring->effective_size = size;
Chris Wilsonc0336662016-05-06 15:40:21 +01001915 if (IS_I830(engine->i915) || IS_845G(engine->i915))
Chris Wilson01101fa2015-09-03 13:01:39 +01001916 ring->effective_size -= 2 * CACHELINE_BYTES;
1917
1918 ring->last_retired_head = -1;
1919 intel_ring_update_space(ring);
1920
Chris Wilson57e88532016-08-15 10:48:57 +01001921 vma = intel_ring_create_vma(engine->i915, size);
1922 if (IS_ERR(vma)) {
Chris Wilson01101fa2015-09-03 13:01:39 +01001923 kfree(ring);
Chris Wilson57e88532016-08-15 10:48:57 +01001924 return ERR_CAST(vma);
Chris Wilson01101fa2015-09-03 13:01:39 +01001925 }
Chris Wilson57e88532016-08-15 10:48:57 +01001926 ring->vma = vma;
Chris Wilson01101fa2015-09-03 13:01:39 +01001927
1928 return ring;
1929}
1930
1931void
Chris Wilson7e37f882016-08-02 22:50:21 +01001932intel_ring_free(struct intel_ring *ring)
Chris Wilson01101fa2015-09-03 13:01:39 +01001933{
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01001934 struct drm_i915_gem_object *obj = ring->vma->obj;
1935
1936 i915_vma_close(ring->vma);
1937 __i915_gem_object_release_unless_active(obj);
1938
Chris Wilson01101fa2015-09-03 13:01:39 +01001939 kfree(ring);
1940}
1941
Chris Wilson0cb26a82016-06-24 14:55:53 +01001942static int intel_ring_context_pin(struct i915_gem_context *ctx,
1943 struct intel_engine_cs *engine)
1944{
1945 struct intel_context *ce = &ctx->engine[engine->id];
1946 int ret;
1947
Chris Wilson91c8a322016-07-05 10:40:23 +01001948 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001949
1950 if (ce->pin_count++)
1951 return 0;
1952
1953 if (ce->state) {
Chris Wilson07c9a212016-10-30 13:28:20 +00001954 struct i915_vma *vma;
Chris Wilson7abc98f2016-08-15 10:48:55 +01001955
Chris Wilson07c9a212016-10-30 13:28:20 +00001956 vma = i915_gem_context_pin_legacy(ctx, PIN_HIGH);
1957 if (IS_ERR(vma)) {
1958 ret = PTR_ERR(vma);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001959 goto error;
Chris Wilson07c9a212016-10-30 13:28:20 +00001960 }
Chris Wilson0cb26a82016-06-24 14:55:53 +01001961 }
1962
Chris Wilsonc7c3c072016-06-24 14:55:54 +01001963 /* The kernel context is only used as a placeholder for flushing the
1964 * active context. It is never used for submitting user rendering and
1965 * as such never requires the golden render context, and so we can skip
1966 * emitting it when we switch to the kernel context. This is required
1967 * as during eviction we cannot allocate and pin the renderstate in
1968 * order to initialise the context.
1969 */
1970 if (ctx == ctx->i915->kernel_context)
1971 ce->initialised = true;
1972
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001973 i915_gem_context_get(ctx);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001974 return 0;
1975
1976error:
1977 ce->pin_count = 0;
1978 return ret;
1979}
1980
1981static void intel_ring_context_unpin(struct i915_gem_context *ctx,
1982 struct intel_engine_cs *engine)
1983{
1984 struct intel_context *ce = &ctx->engine[engine->id];
1985
Chris Wilson91c8a322016-07-05 10:40:23 +01001986 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001987
1988 if (--ce->pin_count)
1989 return;
1990
1991 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001992 i915_vma_unpin(ce->state);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001993
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001994 i915_gem_context_put(ctx);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001995}
1996
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01001997static int intel_init_ring_buffer(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001998{
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01001999 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson32c04f12016-08-02 22:50:22 +01002000 struct intel_ring *ring;
Chris Wilsondd785e32010-08-07 11:01:34 +01002001 int ret;
2002
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002003 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002004
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002005 intel_engine_setup_common(engine);
2006
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002007 ret = intel_engine_init_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01002008 if (ret)
2009 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002010
Chris Wilson0cb26a82016-06-24 14:55:53 +01002011 /* We may need to do things with the shrinker which
2012 * require us to immediately switch back to the default
2013 * context. This can cause a problem as pinning the
2014 * default context also requires GTT space which may not
2015 * be available. To avoid this we always pin the default
2016 * context.
2017 */
2018 ret = intel_ring_context_pin(dev_priv->kernel_context, engine);
2019 if (ret)
2020 goto error;
2021
Chris Wilson32c04f12016-08-02 22:50:22 +01002022 ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
2023 if (IS_ERR(ring)) {
2024 ret = PTR_ERR(ring);
Dave Gordonb0366a52015-12-08 15:02:36 +00002025 goto error;
2026 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002027
Carlos Santa31776592016-08-17 12:30:56 -07002028 if (HWS_NEEDS_PHYSICAL(dev_priv)) {
2029 WARN_ON(engine->id != RCS);
2030 ret = init_phys_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002031 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002032 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002033 } else {
Carlos Santa31776592016-08-17 12:30:56 -07002034 ret = init_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002035 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002036 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002037 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002038
Chris Wilsonaad29fb2016-08-02 22:50:23 +01002039 ret = intel_ring_pin(ring);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002040 if (ret) {
Chris Wilson57e88532016-08-15 10:48:57 +01002041 intel_ring_free(ring);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002042 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002043 }
Chris Wilson57e88532016-08-15 10:48:57 +01002044 engine->buffer = ring;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002045
Oscar Mateo8ee14972014-05-22 14:13:34 +01002046 return 0;
2047
2048error:
Chris Wilson7e37f882016-08-02 22:50:21 +01002049 intel_engine_cleanup(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002050 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002051}
2052
Chris Wilson7e37f882016-08-02 22:50:21 +01002053void intel_engine_cleanup(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002054{
John Harrison6402c332014-10-31 12:00:26 +00002055 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002056
Chris Wilsonc0336662016-05-06 15:40:21 +01002057 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002058
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002059 if (engine->buffer) {
Chris Wilson21a2c582016-08-15 10:49:11 +01002060 WARN_ON(INTEL_GEN(dev_priv) > 2 &&
2061 (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002062
Chris Wilsonaad29fb2016-08-02 22:50:23 +01002063 intel_ring_unpin(engine->buffer);
Chris Wilson7e37f882016-08-02 22:50:21 +01002064 intel_ring_free(engine->buffer);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002065 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002066 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002067
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002068 if (engine->cleanup)
2069 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002070
Carlos Santa31776592016-08-17 12:30:56 -07002071 if (HWS_NEEDS_PHYSICAL(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002072 WARN_ON(engine->id != RCS);
2073 cleanup_phys_status_page(engine);
Carlos Santa31776592016-08-17 12:30:56 -07002074 } else {
2075 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002076 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002077
Chris Wilson96a945a2016-08-03 13:19:16 +01002078 intel_engine_cleanup_common(engine);
Chris Wilson0cb26a82016-06-24 14:55:53 +01002079
2080 intel_ring_context_unpin(dev_priv->kernel_context, engine);
2081
Chris Wilsonc0336662016-05-06 15:40:21 +01002082 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302083 dev_priv->engine[engine->id] = NULL;
2084 kfree(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002085}
2086
Chris Wilson821ed7d2016-09-09 14:11:53 +01002087void intel_legacy_submission_resume(struct drm_i915_private *dev_priv)
2088{
2089 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302090 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002091
Akash Goel3b3f1652016-10-13 22:44:48 +05302092 for_each_engine(engine, dev_priv, id) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002093 engine->buffer->head = engine->buffer->tail;
2094 engine->buffer->last_retired_head = -1;
2095 }
2096}
2097
John Harrison6689cb22015-03-19 12:30:08 +00002098int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002099{
Chris Wilson63103462016-04-28 09:56:49 +01002100 int ret;
2101
2102 /* Flush enough space to reduce the likelihood of waiting after
2103 * we start building the request - in which case we will just
2104 * have to repeat work.
2105 */
Chris Wilsona0442462016-04-29 09:07:05 +01002106 request->reserved_space += LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002107
Chris Wilson1dae2df2016-08-02 22:50:19 +01002108 request->ring = request->engine->buffer;
Chris Wilson63103462016-04-28 09:56:49 +01002109
2110 ret = intel_ring_begin(request, 0);
2111 if (ret)
2112 return ret;
2113
Chris Wilsona0442462016-04-29 09:07:05 +01002114 request->reserved_space -= LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002115 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002116}
2117
Chris Wilson987046a2016-04-28 09:56:46 +01002118static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002119{
Chris Wilson7e37f882016-08-02 22:50:21 +01002120 struct intel_ring *ring = req->ring;
Chris Wilson987046a2016-04-28 09:56:46 +01002121 struct drm_i915_gem_request *target;
Chris Wilsone95433c2016-10-28 13:58:27 +01002122 long timeout;
2123
2124 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson987046a2016-04-28 09:56:46 +01002125
Chris Wilson1dae2df2016-08-02 22:50:19 +01002126 intel_ring_update_space(ring);
2127 if (ring->space >= bytes)
Chris Wilson987046a2016-04-28 09:56:46 +01002128 return 0;
2129
2130 /*
2131 * Space is reserved in the ringbuffer for finalising the request,
2132 * as that cannot be allowed to fail. During request finalisation,
2133 * reserved_space is set to 0 to stop the overallocation and the
2134 * assumption is that then we never need to wait (which has the
2135 * risk of failing with EINTR).
2136 *
2137 * See also i915_gem_request_alloc() and i915_add_request().
2138 */
Chris Wilson0251a962016-04-28 09:56:47 +01002139 GEM_BUG_ON(!req->reserved_space);
Chris Wilson987046a2016-04-28 09:56:46 +01002140
Chris Wilson675d9ad2016-08-04 07:52:36 +01002141 list_for_each_entry(target, &ring->request_list, ring_link) {
Chris Wilson987046a2016-04-28 09:56:46 +01002142 unsigned space;
2143
Chris Wilson987046a2016-04-28 09:56:46 +01002144 /* Would completion of this request free enough space? */
Chris Wilson1dae2df2016-08-02 22:50:19 +01002145 space = __intel_ring_space(target->postfix, ring->tail,
2146 ring->size);
Chris Wilson987046a2016-04-28 09:56:46 +01002147 if (space >= bytes)
2148 break;
2149 }
2150
Chris Wilson675d9ad2016-08-04 07:52:36 +01002151 if (WARN_ON(&target->ring_link == &ring->request_list))
Chris Wilson987046a2016-04-28 09:56:46 +01002152 return -ENOSPC;
2153
Chris Wilsone95433c2016-10-28 13:58:27 +01002154 timeout = i915_wait_request(target,
2155 I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
2156 MAX_SCHEDULE_TIMEOUT);
2157 if (timeout < 0)
2158 return timeout;
Chris Wilson7da844c2016-08-04 07:52:38 +01002159
Chris Wilson7da844c2016-08-04 07:52:38 +01002160 i915_gem_request_retire_upto(target);
2161
2162 intel_ring_update_space(ring);
2163 GEM_BUG_ON(ring->space < bytes);
2164 return 0;
Chris Wilson987046a2016-04-28 09:56:46 +01002165}
2166
2167int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2168{
Chris Wilson7e37f882016-08-02 22:50:21 +01002169 struct intel_ring *ring = req->ring;
Chris Wilson1dae2df2016-08-02 22:50:19 +01002170 int remain_actual = ring->size - ring->tail;
2171 int remain_usable = ring->effective_size - ring->tail;
Chris Wilson987046a2016-04-28 09:56:46 +01002172 int bytes = num_dwords * sizeof(u32);
2173 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002174 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002175
Chris Wilson0251a962016-04-28 09:56:47 +01002176 total_bytes = bytes + req->reserved_space;
John Harrison29b1b412015-06-18 13:10:09 +01002177
John Harrison79bbcc22015-06-30 12:40:55 +01002178 if (unlikely(bytes > remain_usable)) {
2179 /*
2180 * Not enough space for the basic request. So need to flush
2181 * out the remainder and then wait for base + reserved.
2182 */
2183 wait_bytes = remain_actual + total_bytes;
2184 need_wrap = true;
Chris Wilson987046a2016-04-28 09:56:46 +01002185 } else if (unlikely(total_bytes > remain_usable)) {
2186 /*
2187 * The base request will fit but the reserved space
2188 * falls off the end. So we don't need an immediate wrap
2189 * and only need to effectively wait for the reserved
2190 * size space from the start of ringbuffer.
2191 */
Chris Wilson0251a962016-04-28 09:56:47 +01002192 wait_bytes = remain_actual + req->reserved_space;
John Harrison79bbcc22015-06-30 12:40:55 +01002193 } else {
Chris Wilson987046a2016-04-28 09:56:46 +01002194 /* No wrapping required, just waiting. */
2195 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002196 }
2197
Chris Wilson1dae2df2016-08-02 22:50:19 +01002198 if (wait_bytes > ring->space) {
Chris Wilson987046a2016-04-28 09:56:46 +01002199 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002200 if (unlikely(ret))
2201 return ret;
2202 }
2203
Chris Wilson987046a2016-04-28 09:56:46 +01002204 if (unlikely(need_wrap)) {
Chris Wilson1dae2df2016-08-02 22:50:19 +01002205 GEM_BUG_ON(remain_actual > ring->space);
2206 GEM_BUG_ON(ring->tail + remain_actual > ring->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002207
Chris Wilson987046a2016-04-28 09:56:46 +01002208 /* Fill the tail with MI_NOOP */
Chris Wilson1dae2df2016-08-02 22:50:19 +01002209 memset(ring->vaddr + ring->tail, 0, remain_actual);
2210 ring->tail = 0;
2211 ring->space -= remain_actual;
Chris Wilson987046a2016-04-28 09:56:46 +01002212 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002213
Chris Wilson1dae2df2016-08-02 22:50:19 +01002214 ring->space -= bytes;
2215 GEM_BUG_ON(ring->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002216 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002217}
2218
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002219/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002220int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002221{
Chris Wilson7e37f882016-08-02 22:50:21 +01002222 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01002223 int num_dwords =
2224 (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002225 int ret;
2226
2227 if (num_dwords == 0)
2228 return 0;
2229
Chris Wilson18393f62014-04-09 09:19:40 +01002230 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002231 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002232 if (ret)
2233 return ret;
2234
2235 while (num_dwords--)
Chris Wilsonb5321f32016-08-02 22:50:18 +01002236 intel_ring_emit(ring, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002237
Chris Wilsonb5321f32016-08-02 22:50:18 +01002238 intel_ring_advance(ring);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002239
2240 return 0;
2241}
2242
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01002243static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002244{
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01002245 struct drm_i915_private *dev_priv = request->i915;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002246
Chris Wilson76f84212016-06-30 15:33:45 +01002247 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2248
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002249 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002250
Chris Wilson12f55812012-07-05 17:14:01 +01002251 /* Disable notification that the ring is IDLE. The GT
2252 * will then assume that it is busy and bring it out of rc6.
2253 */
Chris Wilson76f84212016-06-30 15:33:45 +01002254 I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
2255 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Chris Wilson12f55812012-07-05 17:14:01 +01002256
2257 /* Clear the context id. Here be magic! */
Chris Wilson76f84212016-06-30 15:33:45 +01002258 I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
Chris Wilson12f55812012-07-05 17:14:01 +01002259
2260 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Chris Wilson76f84212016-06-30 15:33:45 +01002261 if (intel_wait_for_register_fw(dev_priv,
2262 GEN6_BSD_SLEEP_PSMI_CONTROL,
2263 GEN6_BSD_SLEEP_INDICATOR,
2264 0,
2265 50))
Chris Wilson12f55812012-07-05 17:14:01 +01002266 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002267
Chris Wilson12f55812012-07-05 17:14:01 +01002268 /* Now that the ring is fully powered up, update the tail */
Chris Wilsonb0411e72016-08-02 22:50:34 +01002269 i9xx_submit_request(request);
Chris Wilson12f55812012-07-05 17:14:01 +01002270
2271 /* Let the ring send IDLE messages to the GT again,
2272 * and so let it sleep to conserve power when idle.
2273 */
Chris Wilson76f84212016-06-30 15:33:45 +01002274 I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
2275 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2276
2277 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002278}
2279
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002280static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002281{
Chris Wilson7e37f882016-08-02 22:50:21 +01002282 struct intel_ring *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002283 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002284 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002285
John Harrison5fb9de12015-05-29 17:44:07 +01002286 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002287 if (ret)
2288 return ret;
2289
Chris Wilson71a77e02011-02-02 12:13:49 +00002290 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01002291 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002292 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002293
2294 /* We always require a command barrier so that subsequent
2295 * commands, such as breadcrumb interrupts, are strictly ordered
2296 * wrt the contents of the write cache being flushed to memory
2297 * (and thus being coherent from the CPU).
2298 */
2299 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2300
Jesse Barnes9a289772012-10-26 09:42:42 -07002301 /*
2302 * Bspec vol 1c.5 - video engine command streamer:
2303 * "If ENABLED, all TLBs will be invalidated once the flush
2304 * operation is complete. This bit is only valid when the
2305 * Post-Sync Operation field is a value of 1h or 3h."
2306 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002307 if (mode & EMIT_INVALIDATE)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002308 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2309
Chris Wilsonb5321f32016-08-02 22:50:18 +01002310 intel_ring_emit(ring, cmd);
2311 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonc0336662016-05-06 15:40:21 +01002312 if (INTEL_GEN(req->i915) >= 8) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01002313 intel_ring_emit(ring, 0); /* upper addr */
2314 intel_ring_emit(ring, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002315 } else {
Chris Wilsonb5321f32016-08-02 22:50:18 +01002316 intel_ring_emit(ring, 0);
2317 intel_ring_emit(ring, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002318 }
Chris Wilsonb5321f32016-08-02 22:50:18 +01002319 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002320 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002321}
2322
2323static int
Chris Wilson803688b2016-08-02 22:50:27 +01002324gen8_emit_bb_start(struct drm_i915_gem_request *req,
2325 u64 offset, u32 len,
2326 unsigned int dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002327{
Chris Wilson7e37f882016-08-02 22:50:21 +01002328 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01002329 bool ppgtt = USES_PPGTT(req->i915) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002330 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002331 int ret;
2332
John Harrison5fb9de12015-05-29 17:44:07 +01002333 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002334 if (ret)
2335 return ret;
2336
2337 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01002338 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002339 (dispatch_flags & I915_DISPATCH_RS ?
2340 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsonb5321f32016-08-02 22:50:18 +01002341 intel_ring_emit(ring, lower_32_bits(offset));
2342 intel_ring_emit(ring, upper_32_bits(offset));
2343 intel_ring_emit(ring, MI_NOOP);
2344 intel_ring_advance(ring);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002345
2346 return 0;
2347}
2348
2349static int
Chris Wilson803688b2016-08-02 22:50:27 +01002350hsw_emit_bb_start(struct drm_i915_gem_request *req,
2351 u64 offset, u32 len,
2352 unsigned int dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002353{
Chris Wilson7e37f882016-08-02 22:50:21 +01002354 struct intel_ring *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002355 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002356
John Harrison5fb9de12015-05-29 17:44:07 +01002357 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002358 if (ret)
2359 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002360
Chris Wilsonb5321f32016-08-02 22:50:18 +01002361 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002362 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002363 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002364 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2365 (dispatch_flags & I915_DISPATCH_RS ?
2366 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002367 /* bit0-7 is the length on GEN6+ */
Chris Wilsonb5321f32016-08-02 22:50:18 +01002368 intel_ring_emit(ring, offset);
2369 intel_ring_advance(ring);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002370
2371 return 0;
2372}
2373
2374static int
Chris Wilson803688b2016-08-02 22:50:27 +01002375gen6_emit_bb_start(struct drm_i915_gem_request *req,
2376 u64 offset, u32 len,
2377 unsigned int dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002378{
Chris Wilson7e37f882016-08-02 22:50:21 +01002379 struct intel_ring *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002380 int ret;
2381
John Harrison5fb9de12015-05-29 17:44:07 +01002382 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002383 if (ret)
2384 return ret;
2385
Chris Wilsonb5321f32016-08-02 22:50:18 +01002386 intel_ring_emit(ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002387 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002388 (dispatch_flags & I915_DISPATCH_SECURE ?
2389 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002390 /* bit0-7 is the length on GEN6+ */
Chris Wilsonb5321f32016-08-02 22:50:18 +01002391 intel_ring_emit(ring, offset);
2392 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002393
Akshay Joshi0206e352011-08-16 15:34:10 -04002394 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002395}
2396
Chris Wilson549f7362010-10-19 11:19:32 +01002397/* Blitter support (SandyBridge+) */
2398
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002399static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Zou Nan hai8d192152010-11-02 16:31:01 +08002400{
Chris Wilson7e37f882016-08-02 22:50:21 +01002401 struct intel_ring *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002402 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002403 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002404
John Harrison5fb9de12015-05-29 17:44:07 +01002405 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002406 if (ret)
2407 return ret;
2408
Chris Wilson71a77e02011-02-02 12:13:49 +00002409 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01002410 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002411 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002412
2413 /* We always require a command barrier so that subsequent
2414 * commands, such as breadcrumb interrupts, are strictly ordered
2415 * wrt the contents of the write cache being flushed to memory
2416 * (and thus being coherent from the CPU).
2417 */
2418 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2419
Jesse Barnes9a289772012-10-26 09:42:42 -07002420 /*
2421 * Bspec vol 1c.3 - blitter engine command streamer:
2422 * "If ENABLED, all TLBs will be invalidated once the flush
2423 * operation is complete. This bit is only valid when the
2424 * Post-Sync Operation field is a value of 1h or 3h."
2425 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002426 if (mode & EMIT_INVALIDATE)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002427 cmd |= MI_INVALIDATE_TLB;
Chris Wilsonb5321f32016-08-02 22:50:18 +01002428 intel_ring_emit(ring, cmd);
2429 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002430 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonc0336662016-05-06 15:40:21 +01002431 if (INTEL_GEN(req->i915) >= 8) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01002432 intel_ring_emit(ring, 0); /* upper addr */
2433 intel_ring_emit(ring, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002434 } else {
Chris Wilsonb5321f32016-08-02 22:50:18 +01002435 intel_ring_emit(ring, 0);
2436 intel_ring_emit(ring, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002437 }
Chris Wilsonb5321f32016-08-02 22:50:18 +01002438 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002439
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002440 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002441}
2442
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002443static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
2444 struct intel_engine_cs *engine)
2445{
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01002446 struct drm_i915_gem_object *obj;
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01002447 int ret, i;
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01002448
Chris Wilson39df9192016-07-20 13:31:57 +01002449 if (!i915.semaphores)
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01002450 return;
2451
Chris Wilson51d545d2016-08-15 10:49:02 +01002452 if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore) {
2453 struct i915_vma *vma;
2454
Chris Wilson91c8a322016-07-05 10:40:23 +01002455 obj = i915_gem_object_create(&dev_priv->drm, 4096);
Chris Wilson51d545d2016-08-15 10:49:02 +01002456 if (IS_ERR(obj))
2457 goto err;
2458
2459 vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
2460 if (IS_ERR(vma))
2461 goto err_obj;
2462
2463 ret = i915_gem_object_set_to_gtt_domain(obj, false);
2464 if (ret)
2465 goto err_obj;
2466
2467 ret = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
2468 if (ret)
2469 goto err_obj;
2470
2471 dev_priv->semaphore = vma;
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01002472 }
2473
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002474 if (INTEL_GEN(dev_priv) >= 8) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002475 u32 offset = i915_ggtt_offset(dev_priv->semaphore);
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01002476
Chris Wilsonad7bdb22016-08-02 22:50:40 +01002477 engine->semaphore.sync_to = gen8_ring_sync_to;
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002478 engine->semaphore.signal = gen8_xcs_signal;
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01002479
2480 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002481 u32 ring_offset;
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01002482
2483 if (i != engine->id)
2484 ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
2485 else
2486 ring_offset = MI_SEMAPHORE_SYNC_INVALID;
2487
2488 engine->semaphore.signal_ggtt[i] = ring_offset;
2489 }
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002490 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +01002491 engine->semaphore.sync_to = gen6_ring_sync_to;
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002492 engine->semaphore.signal = gen6_signal;
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01002493
2494 /*
2495 * The current semaphore is only applied on pre-gen8
2496 * platform. And there is no VCS2 ring on the pre-gen8
2497 * platform. So the semaphore between RCS and VCS2 is
2498 * initialized as INVALID. Gen8 will initialize the
2499 * sema between VCS2 and RCS later.
2500 */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01002501 for (i = 0; i < GEN6_NUM_SEMAPHORES; i++) {
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01002502 static const struct {
2503 u32 wait_mbox;
2504 i915_reg_t mbox_reg;
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01002505 } sem_data[GEN6_NUM_SEMAPHORES][GEN6_NUM_SEMAPHORES] = {
2506 [RCS_HW] = {
2507 [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
2508 [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
2509 [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01002510 },
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01002511 [VCS_HW] = {
2512 [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
2513 [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
2514 [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01002515 },
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01002516 [BCS_HW] = {
2517 [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
2518 [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
2519 [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01002520 },
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01002521 [VECS_HW] = {
2522 [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
2523 [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
2524 [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01002525 },
2526 };
2527 u32 wait_mbox;
2528 i915_reg_t mbox_reg;
2529
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01002530 if (i == engine->hw_id) {
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01002531 wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
2532 mbox_reg = GEN6_NOSYNC;
2533 } else {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01002534 wait_mbox = sem_data[engine->hw_id][i].wait_mbox;
2535 mbox_reg = sem_data[engine->hw_id][i].mbox_reg;
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01002536 }
2537
2538 engine->semaphore.mbox.wait[i] = wait_mbox;
2539 engine->semaphore.mbox.signal[i] = mbox_reg;
2540 }
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002541 }
Chris Wilson51d545d2016-08-15 10:49:02 +01002542
2543 return;
2544
2545err_obj:
2546 i915_gem_object_put(obj);
2547err:
2548 DRM_DEBUG_DRIVER("Failed to allocate space for semaphores, disabling\n");
2549 i915.semaphores = 0;
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002550}
2551
Chris Wilsoned003072016-07-01 09:18:13 +01002552static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
2553 struct intel_engine_cs *engine)
2554{
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002555 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
2556
Chris Wilsoned003072016-07-01 09:18:13 +01002557 if (INTEL_GEN(dev_priv) >= 8) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002558 engine->irq_enable = gen8_irq_enable;
2559 engine->irq_disable = gen8_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01002560 engine->irq_seqno_barrier = gen6_seqno_barrier;
2561 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002562 engine->irq_enable = gen6_irq_enable;
2563 engine->irq_disable = gen6_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01002564 engine->irq_seqno_barrier = gen6_seqno_barrier;
2565 } else if (INTEL_GEN(dev_priv) >= 5) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002566 engine->irq_enable = gen5_irq_enable;
2567 engine->irq_disable = gen5_irq_disable;
Chris Wilsonf8973c22016-07-01 17:23:21 +01002568 engine->irq_seqno_barrier = gen5_seqno_barrier;
Chris Wilsoned003072016-07-01 09:18:13 +01002569 } else if (INTEL_GEN(dev_priv) >= 3) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002570 engine->irq_enable = i9xx_irq_enable;
2571 engine->irq_disable = i9xx_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01002572 } else {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002573 engine->irq_enable = i8xx_irq_enable;
2574 engine->irq_disable = i8xx_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01002575 }
2576}
2577
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002578static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
2579 struct intel_engine_cs *engine)
2580{
Chris Wilson618e4ca2016-08-02 22:50:35 +01002581 intel_ring_init_irq(dev_priv, engine);
2582 intel_ring_init_semaphores(dev_priv, engine);
2583
Tvrtko Ursulin1d8a1332016-06-29 16:09:25 +01002584 engine->init_hw = init_ring_common;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002585 engine->reset_hw = reset_ring_common;
Tvrtko Ursulin7445a2a2016-06-29 16:09:21 +01002586
Chris Wilson9b81d552016-10-28 13:58:50 +01002587 engine->emit_breadcrumb = i9xx_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002588 engine->emit_breadcrumb_sz = i9xx_emit_breadcrumb_sz;
2589 if (i915.semaphores) {
2590 int num_rings;
2591
Chris Wilson9b81d552016-10-28 13:58:50 +01002592 engine->emit_breadcrumb = gen6_sema_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002593
2594 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1;
2595 if (INTEL_GEN(dev_priv) >= 8) {
2596 engine->emit_breadcrumb_sz += num_rings * 6;
2597 } else {
2598 engine->emit_breadcrumb_sz += num_rings * 3;
2599 if (num_rings & 1)
2600 engine->emit_breadcrumb_sz++;
2601 }
2602 }
Chris Wilsonddd66c52016-08-02 22:50:31 +01002603 engine->submit_request = i9xx_submit_request;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002604
2605 if (INTEL_GEN(dev_priv) >= 8)
Chris Wilson803688b2016-08-02 22:50:27 +01002606 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002607 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson803688b2016-08-02 22:50:27 +01002608 engine->emit_bb_start = gen6_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002609 else if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson803688b2016-08-02 22:50:27 +01002610 engine->emit_bb_start = i965_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002611 else if (IS_I830(dev_priv) || IS_845G(dev_priv))
Chris Wilson803688b2016-08-02 22:50:27 +01002612 engine->emit_bb_start = i830_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002613 else
Chris Wilson803688b2016-08-02 22:50:27 +01002614 engine->emit_bb_start = i915_emit_bb_start;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002615}
2616
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002617int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002618{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002619 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07002620 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002621
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002622 intel_ring_default_vfuncs(dev_priv, engine);
2623
Chris Wilson61ff75a2016-07-01 17:23:28 +01002624 if (HAS_L3_DPF(dev_priv))
2625 engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Chris Wilsonf8973c22016-07-01 17:23:21 +01002626
Chris Wilsonc0336662016-05-06 15:40:21 +01002627 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002628 engine->init_context = intel_rcs_ctx_init;
Chris Wilson9b81d552016-10-28 13:58:50 +01002629 engine->emit_breadcrumb = gen8_render_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002630 engine->emit_breadcrumb_sz = gen8_render_emit_breadcrumb_sz;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002631 engine->emit_flush = gen8_render_ring_flush;
Chris Wilson98f29e82016-10-28 13:58:51 +01002632 if (i915.semaphores) {
2633 int num_rings;
2634
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002635 engine->semaphore.signal = gen8_rcs_signal;
Chris Wilson98f29e82016-10-28 13:58:51 +01002636
2637 num_rings =
2638 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1;
2639 engine->emit_breadcrumb_sz += num_rings * 6;
2640 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002641 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002642 engine->init_context = intel_rcs_ctx_init;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002643 engine->emit_flush = gen7_render_ring_flush;
Chris Wilsonc0336662016-05-06 15:40:21 +01002644 if (IS_GEN6(dev_priv))
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002645 engine->emit_flush = gen6_render_ring_flush;
Chris Wilsonc0336662016-05-06 15:40:21 +01002646 } else if (IS_GEN5(dev_priv)) {
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002647 engine->emit_flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002648 } else {
Chris Wilsonc0336662016-05-06 15:40:21 +01002649 if (INTEL_GEN(dev_priv) < 4)
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002650 engine->emit_flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002651 else
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002652 engine->emit_flush = gen4_render_ring_flush;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002653 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002654 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002655
Chris Wilsonc0336662016-05-06 15:40:21 +01002656 if (IS_HASWELL(dev_priv))
Chris Wilson803688b2016-08-02 22:50:27 +01002657 engine->emit_bb_start = hsw_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002658
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002659 engine->init_hw = init_render_ring;
2660 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002661
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002662 ret = intel_init_ring_buffer(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002663 if (ret)
2664 return ret;
2665
Chris Wilsonf8973c22016-07-01 17:23:21 +01002666 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01002667 ret = intel_engine_create_scratch(engine, 4096);
Chris Wilson7d5ea802016-07-01 17:23:20 +01002668 if (ret)
2669 return ret;
2670 } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01002671 ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002672 if (ret)
2673 return ret;
2674 }
2675
2676 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002677}
2678
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002679int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002680{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002681 struct drm_i915_private *dev_priv = engine->i915;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002682
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002683 intel_ring_default_vfuncs(dev_priv, engine);
2684
Chris Wilsonc0336662016-05-06 15:40:21 +01002685 if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002686 /* gen6 bsd needs a special wa for tail updates */
Chris Wilsonc0336662016-05-06 15:40:21 +01002687 if (IS_GEN6(dev_priv))
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01002688 engine->submit_request = gen6_bsd_submit_request;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002689 engine->emit_flush = gen6_bsd_ring_flush;
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002690 if (INTEL_GEN(dev_priv) < 8)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002691 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002692 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002693 engine->mmio_base = BSD_RING_BASE;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002694 engine->emit_flush = bsd_ring_flush;
Tvrtko Ursulin8d228912016-06-29 16:09:32 +01002695 if (IS_GEN5(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002696 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Tvrtko Ursulin8d228912016-06-29 16:09:32 +01002697 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002698 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002699 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002700
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002701 return intel_init_ring_buffer(engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002702}
Chris Wilson549f7362010-10-19 11:19:32 +01002703
Zhao Yakui845f74a2014-04-17 10:37:37 +08002704/**
Damien Lespiau62659922015-01-29 14:13:40 +00002705 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002706 */
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002707int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002708{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002709 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002710
2711 intel_ring_default_vfuncs(dev_priv, engine);
2712
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002713 engine->emit_flush = gen6_bsd_ring_flush;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002714
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002715 return intel_init_ring_buffer(engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08002716}
2717
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002718int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01002719{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002720 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002721
2722 intel_ring_default_vfuncs(dev_priv, engine);
2723
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002724 engine->emit_flush = gen6_ring_flush;
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002725 if (INTEL_GEN(dev_priv) < 8)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002726 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
Chris Wilson549f7362010-10-19 11:19:32 +01002727
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002728 return intel_init_ring_buffer(engine);
Chris Wilson549f7362010-10-19 11:19:32 +01002729}
Chris Wilsona7b97612012-07-20 12:41:08 +01002730
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002731int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002732{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002733 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002734
2735 intel_ring_default_vfuncs(dev_priv, engine);
2736
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002737 engine->emit_flush = gen6_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002738
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002739 if (INTEL_GEN(dev_priv) < 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002740 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002741 engine->irq_enable = hsw_vebox_irq_enable;
2742 engine->irq_disable = hsw_vebox_irq_disable;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002743 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002744
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002745 return intel_init_ring_buffer(engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002746}