blob: e23cbdc029b8291be09032b49fd3eab188f11312 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
320static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100321gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 u32 invalidate_domains, u32 flush_domains)
323{
324 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 int ret;
327
Paulo Zanonif3987632012-08-17 18:35:43 -0300328 /*
329 * Ensure that any following seqno writes only happen when the render
330 * cache is indeed flushed.
331 *
332 * Workaround: 4th PIPE_CONTROL command (except the ones with only
333 * read-cache invalidate bits set) must have the CS_STALL bit set. We
334 * don't try to be clever and just set it unconditionally.
335 */
336 flags |= PIPE_CONTROL_CS_STALL;
337
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 /* Just flush everything. Experiments have shown that reducing the
339 * number of bits based on the write domains has little performance
340 * impact.
341 */
342 if (flush_domains) {
343 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
344 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346 if (invalidate_domains) {
347 flags |= PIPE_CONTROL_TLB_INVALIDATE;
348 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
349 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000353 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
Chris Wilsonadd284a2014-12-16 08:44:32 +0000360 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
361
Paulo Zanonif3987632012-08-17 18:35:43 -0300362 /* Workaround: we must issue a pipe_control with CS-stall bit
363 * set before a pipe_control command that has the state cache
364 * invalidate bit set. */
365 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 }
367
368 ret = intel_ring_begin(ring, 4);
369 if (ret)
370 return ret;
371
372 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
373 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200374 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 intel_ring_emit(ring, 0);
376 intel_ring_advance(ring);
377
378 return 0;
379}
380
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300382gen8_emit_pipe_control(struct intel_engine_cs *ring,
383 u32 flags, u32 scratch_addr)
384{
385 int ret;
386
387 ret = intel_ring_begin(ring, 6);
388 if (ret)
389 return ret;
390
391 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
392 intel_ring_emit(ring, flags);
393 intel_ring_emit(ring, scratch_addr);
394 intel_ring_emit(ring, 0);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_advance(ring);
398
399 return 0;
400}
401
402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404 u32 invalidate_domains, u32 flush_domains)
405{
406 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800408 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800425
426 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
427 ret = gen8_emit_pipe_control(ring,
428 PIPE_CONTROL_CS_STALL |
429 PIPE_CONTROL_STALL_AT_SCOREBOARD,
430 0);
431 if (ret)
432 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700433 }
434
kbuild test robot6e0b3f82015-03-05 22:03:08 +0800435 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700436}
437
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100438static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100439 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100442 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800443}
444
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100445u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000448 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449
Chris Wilson50877442014-03-21 12:41:53 +0000450 if (INTEL_INFO(ring->dev)->gen >= 8)
451 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
452 RING_ACTHD_UDW(ring->mmio_base));
453 else if (INTEL_INFO(ring->dev)->gen >= 4)
454 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
455 else
456 acthd = I915_READ(ACTHD);
457
458 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459}
460
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462{
463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
464 u32 addr;
465
466 addr = dev_priv->status_page_dmah->busaddr;
467 if (INTEL_INFO(ring->dev)->gen >= 4)
468 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
469 I915_WRITE(HWS_PGA, addr);
470}
471
Damien Lespiauaf75f262015-02-10 19:32:17 +0000472static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
473{
474 struct drm_device *dev = ring->dev;
475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
476 u32 mmio = 0;
477
478 /* The ring status page addresses are no longer next to the rest of
479 * the ring registers as of gen7.
480 */
481 if (IS_GEN7(dev)) {
482 switch (ring->id) {
483 case RCS:
484 mmio = RENDER_HWS_PGA_GEN7;
485 break;
486 case BCS:
487 mmio = BLT_HWS_PGA_GEN7;
488 break;
489 /*
490 * VCS2 actually doesn't exist on Gen7. Only shut up
491 * gcc switch check warning
492 */
493 case VCS2:
494 case VCS:
495 mmio = BSD_HWS_PGA_GEN7;
496 break;
497 case VECS:
498 mmio = VEBOX_HWS_PGA_GEN7;
499 break;
500 }
501 } else if (IS_GEN6(ring->dev)) {
502 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
503 } else {
504 /* XXX: gen8 returns to sanity */
505 mmio = RING_HWS_PGA(ring->mmio_base);
506 }
507
508 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
509 POSTING_READ(mmio);
510
511 /*
512 * Flush the TLB for this page
513 *
514 * FIXME: These two bits have disappeared on gen8, so a question
515 * arises: do we still need this and if so how should we go about
516 * invalidating the TLB?
517 */
518 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
519 u32 reg = RING_INSTPM(ring->mmio_base);
520
521 /* ring should be idle before issuing a sync flush*/
522 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
523
524 I915_WRITE(reg,
525 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
526 INSTPM_SYNC_FLUSH));
527 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
528 1000))
529 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
530 ring->name);
531 }
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100535{
536 struct drm_i915_private *dev_priv = to_i915(ring->dev);
537
538 if (!IS_GEN2(ring->dev)) {
539 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200540 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
541 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 /* Sometimes we observe that the idle flag is not
543 * set even though the ring is empty. So double
544 * check before giving up.
545 */
546 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
547 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 }
549 }
550
551 I915_WRITE_CTL(ring, 0);
552 I915_WRITE_HEAD(ring, 0);
553 ring->write_tail(ring, 0);
554
555 if (!IS_GEN2(ring->dev)) {
556 (void)I915_READ_CTL(ring);
557 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
558 }
559
560 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
561}
562
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct intel_ringbuffer *ringbuf = ring->buffer;
568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 if (!stop_ring(ring)) {
574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
577 ring->name,
578 I915_READ_CTL(ring),
579 I915_READ_HEAD(ring),
580 I915_READ_TAIL(ring),
581 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
586 ring->name,
587 I915_READ_CTL(ring),
588 I915_READ_HEAD(ring),
589 I915_READ_TAIL(ring),
590 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
597 intel_ring_setup_status_page(ring);
598 else
599 ring_setup_phys_status_page(ring);
600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
602 I915_READ_HEAD(ring);
603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
611 if (I915_READ_HEAD(ring))
612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
613 ring->name, I915_READ_HEAD(ring));
614 I915_WRITE_HEAD(ring, 0);
615 (void)I915_READ_HEAD(ring);
616
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200617 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400622 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400624 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
627 ring->name,
628 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
629 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
630 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200631 ret = -EIO;
632 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800633 }
634
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100636 ringbuf->head = I915_READ_HEAD(ring);
637 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000638 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
Chris Wilson50f018d2013-06-10 11:20:19 +0100640 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
641
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200643 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648void
649intel_fini_pipe_control(struct intel_engine_cs *ring)
650{
651 struct drm_device *dev = ring->dev;
652
653 if (ring->scratch.obj == NULL)
654 return;
655
656 if (INTEL_INFO(dev)->gen >= 5) {
657 kunmap(sg_page(ring->scratch.obj->pages->sgl));
658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
659 }
660
661 drm_gem_object_unreference(&ring->scratch.obj->base);
662 ring->scratch.obj = NULL;
663}
664
665int
666intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 int ret;
669
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100670 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
673 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 DRM_ERROR("Failed to allocate seqno page\n");
675 ret = -ENOMEM;
676 goto err;
677 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100678
Daniel Vettera9cc7262014-02-14 14:01:13 +0100679 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
680 if (ret)
681 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100683 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 if (ret)
685 goto err_unref;
686
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
688 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
689 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800692 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200694 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 return 0;
697
698err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 return ret;
704}
705
Michel Thierry771b9a52014-11-11 16:47:33 +0000706static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
707 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100708{
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710 struct drm_device *dev = ring->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000714 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 ring->gpu_caches_dirty = true;
718 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100719 if (ret)
720 return ret;
721
Arun Siluvery22a916a2014-10-22 18:59:52 +0100722 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (ret)
724 return ret;
725
Arun Siluvery22a916a2014-10-22 18:59:52 +0100726 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 intel_ring_emit(ring, w->reg[i].addr);
729 intel_ring_emit(ring, w->reg[i].value);
730 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100731 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
733 intel_ring_advance(ring);
734
735 ring->gpu_caches_dirty = true;
736 ret = intel_ring_flush_all_caches(ring);
737 if (ret)
738 return ret;
739
740 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741
742 return 0;
743}
744
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100745static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
746 struct intel_context *ctx)
747{
748 int ret;
749
750 ret = intel_ring_workarounds_emit(ring, ctx);
751 if (ret != 0)
752 return ret;
753
754 ret = i915_gem_render_state_init(ring);
755 if (ret)
756 DRM_ERROR("init render state: %d\n", ret);
757
758 return ret;
759}
760
Mika Kuoppala72253422014-10-07 17:21:26 +0300761static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300763{
764 const u32 idx = dev_priv->workarounds.count;
765
766 if (WARN_ON(idx >= I915_MAX_WA_REGS))
767 return -ENOSPC;
768
769 dev_priv->workarounds.reg[idx].addr = addr;
770 dev_priv->workarounds.reg[idx].value = val;
771 dev_priv->workarounds.reg[idx].mask = mask;
772
773 dev_priv->workarounds.count++;
774
775 return 0;
776}
777
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000778#define WA_REG(addr, mask, val) { \
779 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300780 if (r) \
781 return r; \
782 }
783
784#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiau98533252014-12-08 17:33:51 +0000790#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
794#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
798static int bdw_init_workarounds(struct intel_engine_cs *ring)
799{
800 struct drm_device *dev = ring->dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
Arun Siluvery86d7f232014-08-26 14:44:50 +0100803 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700804 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300805 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
806 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
807 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100808
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700809 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
811 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
814 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815
816 /* Use Force Non-Coherent whenever executing a 3D context. This is a
817 * workaround for for a possible hang in the unlikely event a TLB
818 * invalidation occurs during a PSD flush.
819 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000821 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300822 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000823 /* WaForceContextSaveRestoreNonCoherent:bdw */
824 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
825 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000826 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000827 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300828 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100829
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800830 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
831 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
832 * polygons in the same 8x4 pixel/sample area to be processed without
833 * stalling waiting for the earlier ones to write to Hierarchical Z
834 * buffer."
835 *
836 * This optimization is off by default for Broadwell; turn it on.
837 */
838 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
839
Arun Siluvery86d7f232014-08-26 14:44:50 +0100840 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300841 WA_SET_BIT_MASKED(CACHE_MODE_1,
842 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100843
844 /*
845 * BSpec recommends 8x4 when MSAA is used,
846 * however in practice 16x4 seems fastest.
847 *
848 * Note that PS/WM thread counts depend on the WIZ hashing
849 * disable bit, which we don't touch here, but it's good
850 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
851 */
Damien Lespiau98533252014-12-08 17:33:51 +0000852 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
853 GEN6_WIZ_HASHING_MASK,
854 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100855
Arun Siluvery86d7f232014-08-26 14:44:50 +0100856 return 0;
857}
858
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300859static int chv_init_workarounds(struct intel_engine_cs *ring)
860{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300861 struct drm_device *dev = ring->dev;
862 struct drm_i915_private *dev_priv = dev->dev_private;
863
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300864 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300865 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300866 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000867 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
868 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300869
Arun Siluvery952890092014-10-28 18:33:14 +0000870 /* Use Force Non-Coherent whenever executing a 3D context. This is a
871 * workaround for a possible hang in the unlikely event a TLB
872 * invalidation occurs during a PSD flush.
873 */
874 /* WaForceEnableNonCoherent:chv */
875 /* WaHdcDisableFetchWhenMasked:chv */
876 WA_SET_BIT_MASKED(HDC_CHICKEN0,
877 HDC_FORCE_NON_COHERENT |
878 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
879
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800880 /* According to the CACHE_MODE_0 default value documentation, some
881 * CHV platforms disable this optimization by default. Turn it on.
882 */
883 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
884
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200885 /* Wa4x4STCOptimizationDisable:chv */
886 WA_SET_BIT_MASKED(CACHE_MODE_1,
887 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
888
Kenneth Graunked60de812015-01-10 18:02:22 -0800889 /* Improve HiZ throughput on CHV. */
890 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
891
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200892 /*
893 * BSpec recommends 8x4 when MSAA is used,
894 * however in practice 16x4 seems fastest.
895 *
896 * Note that PS/WM thread counts depend on the WIZ hashing
897 * disable bit, which we don't touch here, but it's good
898 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
899 */
900 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
901 GEN6_WIZ_HASHING_MASK,
902 GEN6_WIZ_HASHING_16x4);
903
Damien Lespiau65ca7512015-02-09 19:33:22 +0000904 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
905 INTEL_REVID(dev) == SKL_REVID_D0)
906 /* WaBarrierPerformanceFixDisable:skl */
907 WA_SET_BIT_MASKED(HDC_CHICKEN0,
908 HDC_FENCE_DEST_SLM_DISABLE |
909 HDC_BARRIER_PERFORMANCE_DISABLE);
910
Mika Kuoppala72253422014-10-07 17:21:26 +0300911 return 0;
912}
913
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000914static int gen9_init_workarounds(struct intel_engine_cs *ring)
915{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000916 struct drm_device *dev = ring->dev;
917 struct drm_i915_private *dev_priv = dev->dev_private;
918
919 /* WaDisablePartialInstShootdown:skl */
920 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
921 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
922
Nick Hoath84241712015-02-05 10:47:20 +0000923 /* Syncing dependencies between camera and graphics */
924 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
925 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
926
Damien Lespiau35c8ce62015-02-11 18:21:43 +0000927 if (INTEL_REVID(dev) == SKL_REVID_A0 ||
928 INTEL_REVID(dev) == SKL_REVID_B0) {
Damien Lespiaua86eb582015-02-11 18:21:44 +0000929 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
930 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
931 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000932 }
933
Damien Lespiau183c6da2015-02-09 19:33:11 +0000934 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
935 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
936 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
937 GEN9_RHWO_OPTIMIZATION_DISABLE);
938 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
939 DISABLE_PIXEL_MASK_CAMMING);
940 }
941
Nick Hoathcac23df2015-02-05 10:47:22 +0000942 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
943 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
944 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
945 GEN9_ENABLE_YV12_BUGFIX);
946 }
947
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000948 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
949 /*
950 *Use Force Non-Coherent whenever executing a 3D context. This
951 * is a workaround for a possible hang in the unlikely event
952 * a TLB invalidation occurs during a PSD flush.
953 */
954 /* WaForceEnableNonCoherent:skl */
955 WA_SET_BIT_MASKED(HDC_CHICKEN0,
956 HDC_FORCE_NON_COHERENT);
957 }
958
Hoath, Nicholas18404812015-02-05 10:47:23 +0000959 /* Wa4x4STCOptimizationDisable:skl */
960 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
961
Damien Lespiau9370cd92015-02-09 19:33:17 +0000962 /* WaDisablePartialResolveInVc:skl */
963 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
964
Damien Lespiaue2db7072015-02-09 19:33:21 +0000965 /* WaCcsTlbPrefetchDisable:skl */
966 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
967 GEN9_CCS_TLB_PREFETCH_ENABLE);
968
Ben Widawsky38a39a72015-03-11 10:54:53 +0200969 /*
970 * FIXME: don't apply the following on BXT for stepping C. On BXT A0
971 * the flag reads back as 0.
972 */
973 /* WaDisableMaskBasedCammingInRCC:bxtA */
974 if (IS_BROXTON(dev))
975 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
976 PIXEL_MASK_CAMMING_DISABLE);
977
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000978 return 0;
979}
980
Damien Lespiaub7668792015-02-14 18:30:29 +0000981static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000982{
Damien Lespiaub7668792015-02-14 18:30:29 +0000983 struct drm_device *dev = ring->dev;
984 struct drm_i915_private *dev_priv = dev->dev_private;
985 u8 vals[3] = { 0, 0, 0 };
986 unsigned int i;
987
988 for (i = 0; i < 3; i++) {
989 u8 ss;
990
991 /*
992 * Only consider slices where one, and only one, subslice has 7
993 * EUs
994 */
995 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
996 continue;
997
998 /*
999 * subslice_7eu[i] != 0 (because of the check above) and
1000 * ss_max == 4 (maximum number of subslices possible per slice)
1001 *
1002 * -> 0 <= ss <= 3;
1003 */
1004 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1005 vals[i] = 3 - ss;
1006 }
1007
1008 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1009 return 0;
1010
1011 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1012 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1013 GEN9_IZ_HASHING_MASK(2) |
1014 GEN9_IZ_HASHING_MASK(1) |
1015 GEN9_IZ_HASHING_MASK(0),
1016 GEN9_IZ_HASHING(2, vals[2]) |
1017 GEN9_IZ_HASHING(1, vals[1]) |
1018 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001019
Mika Kuoppala72253422014-10-07 17:21:26 +03001020 return 0;
1021}
1022
Damien Lespiaub7668792015-02-14 18:30:29 +00001023
Damien Lespiau8d205492015-02-09 19:33:15 +00001024static int skl_init_workarounds(struct intel_engine_cs *ring)
1025{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001026 struct drm_device *dev = ring->dev;
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028
Damien Lespiau8d205492015-02-09 19:33:15 +00001029 gen9_init_workarounds(ring);
1030
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001031 /* WaDisablePowerCompilerClockGating:skl */
1032 if (INTEL_REVID(dev) == SKL_REVID_B0)
1033 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1034 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1035
Damien Lespiaub7668792015-02-14 18:30:29 +00001036 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001037}
1038
Nick Hoathcae04372015-03-17 11:39:38 +02001039static int bxt_init_workarounds(struct intel_engine_cs *ring)
1040{
1041 gen9_init_workarounds(ring);
1042
1043 return 0;
1044}
1045
Michel Thierry771b9a52014-11-11 16:47:33 +00001046int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001047{
1048 struct drm_device *dev = ring->dev;
1049 struct drm_i915_private *dev_priv = dev->dev_private;
1050
1051 WARN_ON(ring->id != RCS);
1052
1053 dev_priv->workarounds.count = 0;
1054
1055 if (IS_BROADWELL(dev))
1056 return bdw_init_workarounds(ring);
1057
1058 if (IS_CHERRYVIEW(dev))
1059 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001060
Damien Lespiau8d205492015-02-09 19:33:15 +00001061 if (IS_SKYLAKE(dev))
1062 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001063
1064 if (IS_BROXTON(dev))
1065 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001066
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001067 return 0;
1068}
1069
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001070static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001071{
Chris Wilson78501ea2010-10-27 12:18:21 +01001072 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001073 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001074 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001075 if (ret)
1076 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001077
Akash Goel61a563a2014-03-25 18:01:50 +05301078 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1079 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001080 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001081
1082 /* We need to disable the AsyncFlip performance optimisations in order
1083 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1084 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001085 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001086 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001087 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001088 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001089 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1090
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001091 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301092 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001093 if (INTEL_INFO(dev)->gen == 6)
1094 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001095 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001096
Akash Goel01fa0302014-03-24 23:00:04 +05301097 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001098 if (IS_GEN7(dev))
1099 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301100 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001101 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001102
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001103 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001104 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1105 * "If this bit is set, STCunit will have LRA as replacement
1106 * policy. [...] This bit must be reset. LRA replacement
1107 * policy is not supported."
1108 */
1109 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001110 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001111 }
1112
Daniel Vetter6b26c862012-04-24 14:04:12 +02001113 if (INTEL_INFO(dev)->gen >= 6)
1114 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001115
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001116 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001117 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001118
Mika Kuoppala72253422014-10-07 17:21:26 +03001119 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001120}
1121
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001122static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001123{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001124 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001125 struct drm_i915_private *dev_priv = dev->dev_private;
1126
1127 if (dev_priv->semaphore_obj) {
1128 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1129 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1130 dev_priv->semaphore_obj = NULL;
1131 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001132
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001133 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001134}
1135
Ben Widawsky3e789982014-06-30 09:53:37 -07001136static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1137 unsigned int num_dwords)
1138{
1139#define MBOX_UPDATE_DWORDS 8
1140 struct drm_device *dev = signaller->dev;
1141 struct drm_i915_private *dev_priv = dev->dev_private;
1142 struct intel_engine_cs *waiter;
1143 int i, ret, num_rings;
1144
1145 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1146 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1147#undef MBOX_UPDATE_DWORDS
1148
1149 ret = intel_ring_begin(signaller, num_dwords);
1150 if (ret)
1151 return ret;
1152
1153 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001154 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001155 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1156 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1157 continue;
1158
John Harrison6259cea2014-11-24 18:49:29 +00001159 seqno = i915_gem_request_get_seqno(
1160 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001161 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1162 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1163 PIPE_CONTROL_QW_WRITE |
1164 PIPE_CONTROL_FLUSH_ENABLE);
1165 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1166 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001167 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001168 intel_ring_emit(signaller, 0);
1169 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1170 MI_SEMAPHORE_TARGET(waiter->id));
1171 intel_ring_emit(signaller, 0);
1172 }
1173
1174 return 0;
1175}
1176
1177static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1178 unsigned int num_dwords)
1179{
1180#define MBOX_UPDATE_DWORDS 6
1181 struct drm_device *dev = signaller->dev;
1182 struct drm_i915_private *dev_priv = dev->dev_private;
1183 struct intel_engine_cs *waiter;
1184 int i, ret, num_rings;
1185
1186 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1187 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1188#undef MBOX_UPDATE_DWORDS
1189
1190 ret = intel_ring_begin(signaller, num_dwords);
1191 if (ret)
1192 return ret;
1193
1194 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001195 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001196 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1197 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1198 continue;
1199
John Harrison6259cea2014-11-24 18:49:29 +00001200 seqno = i915_gem_request_get_seqno(
1201 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001202 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1203 MI_FLUSH_DW_OP_STOREDW);
1204 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1205 MI_FLUSH_DW_USE_GTT);
1206 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001207 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001208 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1209 MI_SEMAPHORE_TARGET(waiter->id));
1210 intel_ring_emit(signaller, 0);
1211 }
1212
1213 return 0;
1214}
1215
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001216static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001217 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001218{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001219 struct drm_device *dev = signaller->dev;
1220 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001221 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001222 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001223
Ben Widawskya1444b72014-06-30 09:53:35 -07001224#define MBOX_UPDATE_DWORDS 3
1225 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1226 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1227#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001228
1229 ret = intel_ring_begin(signaller, num_dwords);
1230 if (ret)
1231 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001232
Ben Widawsky78325f22014-04-29 14:52:29 -07001233 for_each_ring(useless, dev_priv, i) {
1234 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1235 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001236 u32 seqno = i915_gem_request_get_seqno(
1237 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001238 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1239 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001240 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001241 }
1242 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001243
Ben Widawskya1444b72014-06-30 09:53:35 -07001244 /* If num_dwords was rounded, make sure the tail pointer is correct */
1245 if (num_rings % 2 == 0)
1246 intel_ring_emit(signaller, MI_NOOP);
1247
Ben Widawsky024a43e2014-04-29 14:52:30 -07001248 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001249}
1250
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001251/**
1252 * gen6_add_request - Update the semaphore mailbox registers
1253 *
1254 * @ring - ring that is adding a request
1255 * @seqno - return seqno stuck into the ring
1256 *
1257 * Update the mailbox registers in the *other* rings with the current seqno.
1258 * This acts like a signal in the canonical semaphore.
1259 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001260static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001261gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001262{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001263 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001264
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001265 if (ring->semaphore.signal)
1266 ret = ring->semaphore.signal(ring, 4);
1267 else
1268 ret = intel_ring_begin(ring, 4);
1269
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001270 if (ret)
1271 return ret;
1272
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001273 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1274 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001275 intel_ring_emit(ring,
1276 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001277 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001278 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001279
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001280 return 0;
1281}
1282
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001283static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1284 u32 seqno)
1285{
1286 struct drm_i915_private *dev_priv = dev->dev_private;
1287 return dev_priv->last_seqno < seqno;
1288}
1289
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001290/**
1291 * intel_ring_sync - sync the waiter to the signaller on seqno
1292 *
1293 * @waiter - ring that is waiting
1294 * @signaller - ring which has, or will signal
1295 * @seqno - seqno which the waiter will block on
1296 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001297
1298static int
1299gen8_ring_sync(struct intel_engine_cs *waiter,
1300 struct intel_engine_cs *signaller,
1301 u32 seqno)
1302{
1303 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1304 int ret;
1305
1306 ret = intel_ring_begin(waiter, 4);
1307 if (ret)
1308 return ret;
1309
1310 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1311 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001312 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001313 MI_SEMAPHORE_SAD_GTE_SDD);
1314 intel_ring_emit(waiter, seqno);
1315 intel_ring_emit(waiter,
1316 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1317 intel_ring_emit(waiter,
1318 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1319 intel_ring_advance(waiter);
1320 return 0;
1321}
1322
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001323static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001324gen6_ring_sync(struct intel_engine_cs *waiter,
1325 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001326 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001327{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001328 u32 dw1 = MI_SEMAPHORE_MBOX |
1329 MI_SEMAPHORE_COMPARE |
1330 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001331 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1332 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001333
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001334 /* Throughout all of the GEM code, seqno passed implies our current
1335 * seqno is >= the last seqno executed. However for hardware the
1336 * comparison is strictly greater than.
1337 */
1338 seqno -= 1;
1339
Ben Widawskyebc348b2014-04-29 14:52:28 -07001340 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001341
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001342 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001343 if (ret)
1344 return ret;
1345
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001346 /* If seqno wrap happened, omit the wait with no-ops */
1347 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001348 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001349 intel_ring_emit(waiter, seqno);
1350 intel_ring_emit(waiter, 0);
1351 intel_ring_emit(waiter, MI_NOOP);
1352 } else {
1353 intel_ring_emit(waiter, MI_NOOP);
1354 intel_ring_emit(waiter, MI_NOOP);
1355 intel_ring_emit(waiter, MI_NOOP);
1356 intel_ring_emit(waiter, MI_NOOP);
1357 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001358 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001359
1360 return 0;
1361}
1362
Chris Wilsonc6df5412010-12-15 09:56:50 +00001363#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1364do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001365 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1366 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001367 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1368 intel_ring_emit(ring__, 0); \
1369 intel_ring_emit(ring__, 0); \
1370} while (0)
1371
1372static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001373pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001374{
Chris Wilson18393f62014-04-09 09:19:40 +01001375 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001376 int ret;
1377
1378 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1379 * incoherent with writes to memory, i.e. completely fubar,
1380 * so we need to use PIPE_NOTIFY instead.
1381 *
1382 * However, we also need to workaround the qword write
1383 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1384 * memory before requesting an interrupt.
1385 */
1386 ret = intel_ring_begin(ring, 32);
1387 if (ret)
1388 return ret;
1389
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001390 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001391 PIPE_CONTROL_WRITE_FLUSH |
1392 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001393 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001394 intel_ring_emit(ring,
1395 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001396 intel_ring_emit(ring, 0);
1397 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001398 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001399 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001400 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001401 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001402 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001403 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001404 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001405 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001406 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001407 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001408
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001409 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001410 PIPE_CONTROL_WRITE_FLUSH |
1411 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001412 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001413 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001414 intel_ring_emit(ring,
1415 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001416 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001417 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001418
Chris Wilsonc6df5412010-12-15 09:56:50 +00001419 return 0;
1420}
1421
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001422static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001423gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001424{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001425 /* Workaround to force correct ordering between irq and seqno writes on
1426 * ivb (and maybe also on snb) by reading from a CS register (like
1427 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001428 if (!lazy_coherency) {
1429 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1430 POSTING_READ(RING_ACTHD(ring->mmio_base));
1431 }
1432
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001433 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1434}
1435
1436static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001437ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001438{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001439 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1440}
1441
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001442static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001443ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001444{
1445 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1446}
1447
Chris Wilsonc6df5412010-12-15 09:56:50 +00001448static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001449pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001450{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001451 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001452}
1453
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001454static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001455pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001456{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001457 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001458}
1459
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001460static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001461gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001462{
1463 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001464 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001465 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001466
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001467 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001468 return false;
1469
Chris Wilson7338aef2012-04-24 21:48:47 +01001470 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001471 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001472 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001473 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001474
1475 return true;
1476}
1477
1478static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001479gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001480{
1481 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001482 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001483 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001484
Chris Wilson7338aef2012-04-24 21:48:47 +01001485 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001486 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001487 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001488 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001489}
1490
1491static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001492i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001493{
Chris Wilson78501ea2010-10-27 12:18:21 +01001494 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001495 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001496 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001497
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001498 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001499 return false;
1500
Chris Wilson7338aef2012-04-24 21:48:47 +01001501 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001502 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001503 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1504 I915_WRITE(IMR, dev_priv->irq_mask);
1505 POSTING_READ(IMR);
1506 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001507 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001508
1509 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001510}
1511
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001512static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001513i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001514{
Chris Wilson78501ea2010-10-27 12:18:21 +01001515 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001516 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001517 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001518
Chris Wilson7338aef2012-04-24 21:48:47 +01001519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001520 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001521 dev_priv->irq_mask |= ring->irq_enable_mask;
1522 I915_WRITE(IMR, dev_priv->irq_mask);
1523 POSTING_READ(IMR);
1524 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001525 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001526}
1527
Chris Wilsonc2798b12012-04-22 21:13:57 +01001528static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001529i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001530{
1531 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001533 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001534
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001535 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001536 return false;
1537
Chris Wilson7338aef2012-04-24 21:48:47 +01001538 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001539 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001540 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1541 I915_WRITE16(IMR, dev_priv->irq_mask);
1542 POSTING_READ16(IMR);
1543 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001544 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001545
1546 return true;
1547}
1548
1549static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001550i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001551{
1552 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001553 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001554 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001555
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001557 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001558 dev_priv->irq_mask |= ring->irq_enable_mask;
1559 I915_WRITE16(IMR, dev_priv->irq_mask);
1560 POSTING_READ16(IMR);
1561 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001562 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001563}
1564
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001565static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001566bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001567 u32 invalidate_domains,
1568 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001569{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001570 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001571
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001572 ret = intel_ring_begin(ring, 2);
1573 if (ret)
1574 return ret;
1575
1576 intel_ring_emit(ring, MI_FLUSH);
1577 intel_ring_emit(ring, MI_NOOP);
1578 intel_ring_advance(ring);
1579 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001580}
1581
Chris Wilson3cce4692010-10-27 16:11:02 +01001582static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001583i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001584{
Chris Wilson3cce4692010-10-27 16:11:02 +01001585 int ret;
1586
1587 ret = intel_ring_begin(ring, 4);
1588 if (ret)
1589 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001590
Chris Wilson3cce4692010-10-27 16:11:02 +01001591 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1592 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001593 intel_ring_emit(ring,
1594 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001595 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001596 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001597
Chris Wilson3cce4692010-10-27 16:11:02 +01001598 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001599}
1600
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001601static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001602gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001603{
1604 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001606 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001607
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001608 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1609 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001610
Chris Wilson7338aef2012-04-24 21:48:47 +01001611 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001612 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001613 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001614 I915_WRITE_IMR(ring,
1615 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001616 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001617 else
1618 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001619 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001620 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001621 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001622
1623 return true;
1624}
1625
1626static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001627gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001628{
1629 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001630 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001631 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001632
Chris Wilson7338aef2012-04-24 21:48:47 +01001633 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001634 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001635 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001636 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001637 else
1638 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001639 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001640 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001641 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001642}
1643
Ben Widawskya19d2932013-05-28 19:22:30 -07001644static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001645hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001646{
1647 struct drm_device *dev = ring->dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
1649 unsigned long flags;
1650
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001651 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001652 return false;
1653
Daniel Vetter59cdb632013-07-04 23:35:28 +02001654 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001655 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001656 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001657 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001658 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001659 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001660
1661 return true;
1662}
1663
1664static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001665hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001666{
1667 struct drm_device *dev = ring->dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 unsigned long flags;
1670
Daniel Vetter59cdb632013-07-04 23:35:28 +02001671 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001672 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001673 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001674 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001675 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001676 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001677}
1678
Ben Widawskyabd58f02013-11-02 21:07:09 -07001679static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001680gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001681{
1682 struct drm_device *dev = ring->dev;
1683 struct drm_i915_private *dev_priv = dev->dev_private;
1684 unsigned long flags;
1685
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001686 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001687 return false;
1688
1689 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1690 if (ring->irq_refcount++ == 0) {
1691 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1692 I915_WRITE_IMR(ring,
1693 ~(ring->irq_enable_mask |
1694 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1695 } else {
1696 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1697 }
1698 POSTING_READ(RING_IMR(ring->mmio_base));
1699 }
1700 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1701
1702 return true;
1703}
1704
1705static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001706gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001707{
1708 struct drm_device *dev = ring->dev;
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 unsigned long flags;
1711
1712 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1713 if (--ring->irq_refcount == 0) {
1714 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1715 I915_WRITE_IMR(ring,
1716 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1717 } else {
1718 I915_WRITE_IMR(ring, ~0);
1719 }
1720 POSTING_READ(RING_IMR(ring->mmio_base));
1721 }
1722 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1723}
1724
Zou Nan haid1b851f2010-05-21 09:08:57 +08001725static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001726i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001727 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001728 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001729{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001730 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001731
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001732 ret = intel_ring_begin(ring, 2);
1733 if (ret)
1734 return ret;
1735
Chris Wilson78501ea2010-10-27 12:18:21 +01001736 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001737 MI_BATCH_BUFFER_START |
1738 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001739 (dispatch_flags & I915_DISPATCH_SECURE ?
1740 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001741 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001742 intel_ring_advance(ring);
1743
Zou Nan haid1b851f2010-05-21 09:08:57 +08001744 return 0;
1745}
1746
Daniel Vetterb45305f2012-12-17 16:21:27 +01001747/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1748#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001749#define I830_TLB_ENTRIES (2)
1750#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001751static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001752i830_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00001753 u64 offset, u32 len,
1754 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001755{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001756 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001757 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001758
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001759 ret = intel_ring_begin(ring, 6);
1760 if (ret)
1761 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001762
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001763 /* Evict the invalid PTE TLBs */
1764 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1765 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1766 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1767 intel_ring_emit(ring, cs_offset);
1768 intel_ring_emit(ring, 0xdeadbeef);
1769 intel_ring_emit(ring, MI_NOOP);
1770 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001771
John Harrison8e004ef2015-02-13 11:48:10 +00001772 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001773 if (len > I830_BATCH_LIMIT)
1774 return -ENOSPC;
1775
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001776 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001777 if (ret)
1778 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001779
1780 /* Blit the batch (which has now all relocs applied) to the
1781 * stable batch scratch bo area (so that the CS never
1782 * stumbles over its tlb invalidation bug) ...
1783 */
1784 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1785 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001786 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001787 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001788 intel_ring_emit(ring, 4096);
1789 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001790
Daniel Vetterb45305f2012-12-17 16:21:27 +01001791 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001792 intel_ring_emit(ring, MI_NOOP);
1793 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001794
1795 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001796 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001797 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001798
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001799 ret = intel_ring_begin(ring, 4);
1800 if (ret)
1801 return ret;
1802
1803 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001804 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1805 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001806 intel_ring_emit(ring, offset + len - 8);
1807 intel_ring_emit(ring, MI_NOOP);
1808 intel_ring_advance(ring);
1809
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001810 return 0;
1811}
1812
1813static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001814i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001815 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001816 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001817{
1818 int ret;
1819
1820 ret = intel_ring_begin(ring, 2);
1821 if (ret)
1822 return ret;
1823
Chris Wilson65f56872012-04-17 16:38:12 +01001824 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001825 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1826 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001827 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001828
Eric Anholt62fdfea2010-05-21 13:26:39 -07001829 return 0;
1830}
1831
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001832static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001833{
Chris Wilson05394f32010-11-08 19:18:58 +00001834 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001835
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001836 obj = ring->status_page.obj;
1837 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001838 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001839
Chris Wilson9da3da62012-06-01 15:20:22 +01001840 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001841 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001842 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001843 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001844}
1845
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001846static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001847{
Chris Wilson05394f32010-11-08 19:18:58 +00001848 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001849
Chris Wilsone3efda42014-04-09 09:19:41 +01001850 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001851 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001852 int ret;
1853
1854 obj = i915_gem_alloc_object(ring->dev, 4096);
1855 if (obj == NULL) {
1856 DRM_ERROR("Failed to allocate status page\n");
1857 return -ENOMEM;
1858 }
1859
1860 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1861 if (ret)
1862 goto err_unref;
1863
Chris Wilson1f767e02014-07-03 17:33:03 -04001864 flags = 0;
1865 if (!HAS_LLC(ring->dev))
1866 /* On g33, we cannot place HWS above 256MiB, so
1867 * restrict its pinning to the low mappable arena.
1868 * Though this restriction is not documented for
1869 * gen4, gen5, or byt, they also behave similarly
1870 * and hang if the HWS is placed at the top of the
1871 * GTT. To generalise, it appears that all !llc
1872 * platforms have issues with us placing the HWS
1873 * above the mappable region (even though we never
1874 * actualy map it).
1875 */
1876 flags |= PIN_MAPPABLE;
1877 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001878 if (ret) {
1879err_unref:
1880 drm_gem_object_unreference(&obj->base);
1881 return ret;
1882 }
1883
1884 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001885 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001886
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001887 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001888 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001889 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001890
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001891 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1892 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001893
1894 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001895}
1896
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001897static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001898{
1899 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001900
1901 if (!dev_priv->status_page_dmah) {
1902 dev_priv->status_page_dmah =
1903 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1904 if (!dev_priv->status_page_dmah)
1905 return -ENOMEM;
1906 }
1907
Chris Wilson6b8294a2012-11-16 11:43:20 +00001908 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1909 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1910
1911 return 0;
1912}
1913
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001914void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1915{
1916 iounmap(ringbuf->virtual_start);
1917 ringbuf->virtual_start = NULL;
1918 i915_gem_object_ggtt_unpin(ringbuf->obj);
1919}
1920
1921int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1922 struct intel_ringbuffer *ringbuf)
1923{
1924 struct drm_i915_private *dev_priv = to_i915(dev);
1925 struct drm_i915_gem_object *obj = ringbuf->obj;
1926 int ret;
1927
1928 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1929 if (ret)
1930 return ret;
1931
1932 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1933 if (ret) {
1934 i915_gem_object_ggtt_unpin(obj);
1935 return ret;
1936 }
1937
1938 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1939 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1940 if (ringbuf->virtual_start == NULL) {
1941 i915_gem_object_ggtt_unpin(obj);
1942 return -EINVAL;
1943 }
1944
1945 return 0;
1946}
1947
Oscar Mateo84c23772014-07-24 17:04:15 +01001948void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001949{
Oscar Mateo2919d292014-07-03 16:28:02 +01001950 drm_gem_object_unreference(&ringbuf->obj->base);
1951 ringbuf->obj = NULL;
1952}
1953
Oscar Mateo84c23772014-07-24 17:04:15 +01001954int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1955 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001956{
Chris Wilsone3efda42014-04-09 09:19:41 +01001957 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001958
1959 obj = NULL;
1960 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001961 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001962 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001963 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001964 if (obj == NULL)
1965 return -ENOMEM;
1966
Akash Goel24f3a8c2014-06-17 10:59:42 +05301967 /* mark ring buffers as read-only from GPU side by default */
1968 obj->gt_ro = 1;
1969
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001970 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001971
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001972 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001973}
1974
Ben Widawskyc43b5632012-04-16 14:07:40 -07001975static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001976 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001977{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001978 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001979 int ret;
1980
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001981 WARN_ON(ring->buffer);
1982
1983 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1984 if (!ringbuf)
1985 return -ENOMEM;
1986 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001987
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001988 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001989 INIT_LIST_HEAD(&ring->active_list);
1990 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001991 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001992 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001993 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001994 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001995
Chris Wilsonb259f672011-03-29 13:19:09 +01001996 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001997
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001998 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001999 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002000 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002001 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002002 } else {
2003 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002004 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002005 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002006 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002007 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002008
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002009 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002010
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002011 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2012 if (ret) {
2013 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2014 ring->name, ret);
2015 goto error;
2016 }
2017
2018 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2019 if (ret) {
2020 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2021 ring->name, ret);
2022 intel_destroy_ringbuffer_obj(ringbuf);
2023 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002024 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002025
Chris Wilson55249ba2010-12-22 14:04:47 +00002026 /* Workaround an erratum on the i830 which causes a hang if
2027 * the TAIL pointer points to within the last 2 cachelines
2028 * of the buffer.
2029 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002030 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002031 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002032 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002033
Brad Volkin44e895a2014-05-10 14:10:43 -07002034 ret = i915_cmd_parser_init_ring(ring);
2035 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002036 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002037
Oscar Mateo8ee14972014-05-22 14:13:34 +01002038 return 0;
2039
2040error:
2041 kfree(ringbuf);
2042 ring->buffer = NULL;
2043 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002044}
2045
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002046void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002047{
John Harrison6402c332014-10-31 12:00:26 +00002048 struct drm_i915_private *dev_priv;
2049 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002050
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002051 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002052 return;
2053
John Harrison6402c332014-10-31 12:00:26 +00002054 dev_priv = to_i915(ring->dev);
2055 ringbuf = ring->buffer;
2056
Chris Wilsone3efda42014-04-09 09:19:41 +01002057 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002058 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002059
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002060 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002061 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002062 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002063
Zou Nan hai8d192152010-11-02 16:31:01 +08002064 if (ring->cleanup)
2065 ring->cleanup(ring);
2066
Chris Wilson78501ea2010-10-27 12:18:21 +01002067 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002068
2069 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002070
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002071 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002072 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002073}
2074
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002075static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002076{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002077 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002078 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002079 int ret;
2080
Dave Gordonebd0fd42014-11-27 11:22:49 +00002081 if (intel_ring_space(ringbuf) >= n)
2082 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002083
2084 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002085 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01002086 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00002087 break;
2088 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00002089 }
2090
Daniel Vettera4b3a572014-11-26 14:17:05 +01002091 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002092 return -ENOSPC;
2093
Daniel Vettera4b3a572014-11-26 14:17:05 +01002094 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002095 if (ret)
2096 return ret;
2097
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002098 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002099
2100 return 0;
2101}
2102
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002103static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002104{
Chris Wilson78501ea2010-10-27 12:18:21 +01002105 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002106 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002107 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002108 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002109 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002110
Chris Wilsona71d8d92012-02-15 11:25:36 +00002111 ret = intel_ring_wait_request(ring, n);
2112 if (ret != -ENOSPC)
2113 return ret;
2114
Chris Wilson09246732013-08-10 22:16:32 +01002115 /* force the tail write in case we have been skipping them */
2116 __intel_ring_advance(ring);
2117
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002118 /* With GEM the hangcheck timer should kick us out of the loop,
2119 * leaving it early runs the risk of corrupting GEM state (due
2120 * to running on almost untested codepaths). But on resume
2121 * timers don't work yet, so prevent a complete hang in that
2122 * case by choosing an insanely large timeout. */
2123 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002124
Dave Gordonebd0fd42014-11-27 11:22:49 +00002125 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002126 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002127 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002128 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002129 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002130 ringbuf->head = I915_READ_HEAD(ring);
2131 if (intel_ring_space(ringbuf) >= n)
2132 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002133
Chris Wilsone60a0b12010-10-13 10:09:14 +01002134 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002135
Chris Wilsondcfe0502014-05-05 09:07:32 +01002136 if (dev_priv->mm.interruptible && signal_pending(current)) {
2137 ret = -ERESTARTSYS;
2138 break;
2139 }
2140
Daniel Vetter33196de2012-11-14 17:14:05 +01002141 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2142 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002143 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002144 break;
2145
2146 if (time_after(jiffies, end)) {
2147 ret = -EBUSY;
2148 break;
2149 }
2150 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002151 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002152 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002153}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002154
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002155static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002156{
2157 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002158 struct intel_ringbuffer *ringbuf = ring->buffer;
2159 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002160
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002161 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002162 int ret = ring_wait_for_space(ring, rem);
2163 if (ret)
2164 return ret;
2165 }
2166
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002167 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002168 rem /= 4;
2169 while (rem--)
2170 iowrite32(MI_NOOP, virt++);
2171
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002172 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002173 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002174
2175 return 0;
2176}
2177
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002178int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002179{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002180 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002181 int ret;
2182
2183 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002184 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002185 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002186 if (ret)
2187 return ret;
2188 }
2189
2190 /* Wait upon the last request to be completed */
2191 if (list_empty(&ring->request_list))
2192 return 0;
2193
Daniel Vettera4b3a572014-11-26 14:17:05 +01002194 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002195 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002196 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002197
Daniel Vettera4b3a572014-11-26 14:17:05 +01002198 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002199}
2200
Chris Wilson9d7730912012-11-27 16:22:52 +00002201static int
John Harrison6259cea2014-11-24 18:49:29 +00002202intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002203{
John Harrison9eba5d42014-11-24 18:49:23 +00002204 int ret;
2205 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002206 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002207
John Harrison6259cea2014-11-24 18:49:29 +00002208 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002209 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002210
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002211 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002212 if (request == NULL)
2213 return -ENOMEM;
2214
John Harrisonabfe2622014-11-24 18:49:24 +00002215 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002216 request->ring = ring;
John Harrison98e1bd42015-02-13 11:48:12 +00002217 request->ringbuf = ring->buffer;
John Harrison67e29372014-12-05 13:49:35 +00002218 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002219
John Harrison6259cea2014-11-24 18:49:29 +00002220 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002221 if (ret) {
2222 kfree(request);
2223 return ret;
2224 }
2225
John Harrison6259cea2014-11-24 18:49:29 +00002226 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002227 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002228}
2229
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002230static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002231 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002232{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002233 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002234 int ret;
2235
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002236 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002237 ret = intel_wrap_ring_buffer(ring);
2238 if (unlikely(ret))
2239 return ret;
2240 }
2241
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002242 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002243 ret = ring_wait_for_space(ring, bytes);
2244 if (unlikely(ret))
2245 return ret;
2246 }
2247
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002248 return 0;
2249}
2250
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002251int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002252 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002253{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002254 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002255 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002256
Daniel Vetter33196de2012-11-14 17:14:05 +01002257 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2258 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002259 if (ret)
2260 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002261
Chris Wilson304d6952014-01-02 14:32:35 +00002262 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2263 if (ret)
2264 return ret;
2265
Chris Wilson9d7730912012-11-27 16:22:52 +00002266 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002267 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002268 if (ret)
2269 return ret;
2270
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002271 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002272 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002273}
2274
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002275/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002276int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002277{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002278 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002279 int ret;
2280
2281 if (num_dwords == 0)
2282 return 0;
2283
Chris Wilson18393f62014-04-09 09:19:40 +01002284 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002285 ret = intel_ring_begin(ring, num_dwords);
2286 if (ret)
2287 return ret;
2288
2289 while (num_dwords--)
2290 intel_ring_emit(ring, MI_NOOP);
2291
2292 intel_ring_advance(ring);
2293
2294 return 0;
2295}
2296
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002297void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002298{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002299 struct drm_device *dev = ring->dev;
2300 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002301
John Harrison6259cea2014-11-24 18:49:29 +00002302 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002303
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002304 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002305 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2306 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002307 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002308 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002309 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002310
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002311 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002312 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002313}
2314
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002315static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002316 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002317{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002318 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002319
2320 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002321
Chris Wilson12f55812012-07-05 17:14:01 +01002322 /* Disable notification that the ring is IDLE. The GT
2323 * will then assume that it is busy and bring it out of rc6.
2324 */
2325 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2326 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2327
2328 /* Clear the context id. Here be magic! */
2329 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2330
2331 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002332 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002333 GEN6_BSD_SLEEP_INDICATOR) == 0,
2334 50))
2335 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002336
Chris Wilson12f55812012-07-05 17:14:01 +01002337 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002338 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002339 POSTING_READ(RING_TAIL(ring->mmio_base));
2340
2341 /* Let the ring send IDLE messages to the GT again,
2342 * and so let it sleep to conserve power when idle.
2343 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002344 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002345 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002346}
2347
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002348static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002349 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002350{
Chris Wilson71a77e02011-02-02 12:13:49 +00002351 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002352 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002353
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002354 ret = intel_ring_begin(ring, 4);
2355 if (ret)
2356 return ret;
2357
Chris Wilson71a77e02011-02-02 12:13:49 +00002358 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002359 if (INTEL_INFO(ring->dev)->gen >= 8)
2360 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002361
2362 /* We always require a command barrier so that subsequent
2363 * commands, such as breadcrumb interrupts, are strictly ordered
2364 * wrt the contents of the write cache being flushed to memory
2365 * (and thus being coherent from the CPU).
2366 */
2367 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2368
Jesse Barnes9a289772012-10-26 09:42:42 -07002369 /*
2370 * Bspec vol 1c.5 - video engine command streamer:
2371 * "If ENABLED, all TLBs will be invalidated once the flush
2372 * operation is complete. This bit is only valid when the
2373 * Post-Sync Operation field is a value of 1h or 3h."
2374 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002375 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002376 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2377
Chris Wilson71a77e02011-02-02 12:13:49 +00002378 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002379 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002380 if (INTEL_INFO(ring->dev)->gen >= 8) {
2381 intel_ring_emit(ring, 0); /* upper addr */
2382 intel_ring_emit(ring, 0); /* value */
2383 } else {
2384 intel_ring_emit(ring, 0);
2385 intel_ring_emit(ring, MI_NOOP);
2386 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002387 intel_ring_advance(ring);
2388 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002389}
2390
2391static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002392gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002393 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002394 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002395{
John Harrison8e004ef2015-02-13 11:48:10 +00002396 bool ppgtt = USES_PPGTT(ring->dev) &&
2397 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002398 int ret;
2399
2400 ret = intel_ring_begin(ring, 4);
2401 if (ret)
2402 return ret;
2403
2404 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002405 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002406 intel_ring_emit(ring, lower_32_bits(offset));
2407 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002408 intel_ring_emit(ring, MI_NOOP);
2409 intel_ring_advance(ring);
2410
2411 return 0;
2412}
2413
2414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002415hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00002416 u64 offset, u32 len,
2417 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002418{
Akshay Joshi0206e352011-08-16 15:34:10 -04002419 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002420
Akshay Joshi0206e352011-08-16 15:34:10 -04002421 ret = intel_ring_begin(ring, 2);
2422 if (ret)
2423 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002424
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002425 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002426 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002427 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002428 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002429 /* bit0-7 is the length on GEN6+ */
2430 intel_ring_emit(ring, offset);
2431 intel_ring_advance(ring);
2432
2433 return 0;
2434}
2435
2436static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002437gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002438 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002439 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002440{
2441 int ret;
2442
2443 ret = intel_ring_begin(ring, 2);
2444 if (ret)
2445 return ret;
2446
2447 intel_ring_emit(ring,
2448 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002449 (dispatch_flags & I915_DISPATCH_SECURE ?
2450 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002451 /* bit0-7 is the length on GEN6+ */
2452 intel_ring_emit(ring, offset);
2453 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002454
Akshay Joshi0206e352011-08-16 15:34:10 -04002455 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002456}
2457
Chris Wilson549f7362010-10-19 11:19:32 +01002458/* Blitter support (SandyBridge+) */
2459
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002460static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002461 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002462{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002463 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002464 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002465 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002466
Daniel Vetter6a233c72011-12-14 13:57:07 +01002467 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002468 if (ret)
2469 return ret;
2470
Chris Wilson71a77e02011-02-02 12:13:49 +00002471 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002472 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002473 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002474
2475 /* We always require a command barrier so that subsequent
2476 * commands, such as breadcrumb interrupts, are strictly ordered
2477 * wrt the contents of the write cache being flushed to memory
2478 * (and thus being coherent from the CPU).
2479 */
2480 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2481
Jesse Barnes9a289772012-10-26 09:42:42 -07002482 /*
2483 * Bspec vol 1c.3 - blitter engine command streamer:
2484 * "If ENABLED, all TLBs will be invalidated once the flush
2485 * operation is complete. This bit is only valid when the
2486 * Post-Sync Operation field is a value of 1h or 3h."
2487 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002488 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002489 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002490 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002491 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002492 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002493 intel_ring_emit(ring, 0); /* upper addr */
2494 intel_ring_emit(ring, 0); /* value */
2495 } else {
2496 intel_ring_emit(ring, 0);
2497 intel_ring_emit(ring, MI_NOOP);
2498 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002499 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002500
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002501 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002502}
2503
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002504int intel_init_render_ring_buffer(struct drm_device *dev)
2505{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002506 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002507 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002508 struct drm_i915_gem_object *obj;
2509 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002510
Daniel Vetter59465b52012-04-11 22:12:48 +02002511 ring->name = "render ring";
2512 ring->id = RCS;
2513 ring->mmio_base = RENDER_RING_BASE;
2514
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002515 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002516 if (i915_semaphore_is_enabled(dev)) {
2517 obj = i915_gem_alloc_object(dev, 4096);
2518 if (obj == NULL) {
2519 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2520 i915.semaphores = 0;
2521 } else {
2522 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2523 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2524 if (ret != 0) {
2525 drm_gem_object_unreference(&obj->base);
2526 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2527 i915.semaphores = 0;
2528 } else
2529 dev_priv->semaphore_obj = obj;
2530 }
2531 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002532
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002533 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002534 ring->add_request = gen6_add_request;
2535 ring->flush = gen8_render_ring_flush;
2536 ring->irq_get = gen8_ring_get_irq;
2537 ring->irq_put = gen8_ring_put_irq;
2538 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2539 ring->get_seqno = gen6_ring_get_seqno;
2540 ring->set_seqno = ring_set_seqno;
2541 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002542 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002543 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002544 ring->semaphore.signal = gen8_rcs_signal;
2545 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002546 }
2547 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002548 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002549 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002550 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002551 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002552 ring->irq_get = gen6_ring_get_irq;
2553 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002554 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002555 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002556 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002557 if (i915_semaphore_is_enabled(dev)) {
2558 ring->semaphore.sync_to = gen6_ring_sync;
2559 ring->semaphore.signal = gen6_signal;
2560 /*
2561 * The current semaphore is only applied on pre-gen8
2562 * platform. And there is no VCS2 ring on the pre-gen8
2563 * platform. So the semaphore between RCS and VCS2 is
2564 * initialized as INVALID. Gen8 will initialize the
2565 * sema between VCS2 and RCS later.
2566 */
2567 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2568 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2569 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2570 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2571 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2572 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2573 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2574 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2575 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2576 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2577 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002578 } else if (IS_GEN5(dev)) {
2579 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002580 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002581 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002582 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002583 ring->irq_get = gen5_ring_get_irq;
2584 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002585 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2586 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002587 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002588 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002589 if (INTEL_INFO(dev)->gen < 4)
2590 ring->flush = gen2_render_ring_flush;
2591 else
2592 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002593 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002594 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002595 if (IS_GEN2(dev)) {
2596 ring->irq_get = i8xx_ring_get_irq;
2597 ring->irq_put = i8xx_ring_put_irq;
2598 } else {
2599 ring->irq_get = i9xx_ring_get_irq;
2600 ring->irq_put = i9xx_ring_put_irq;
2601 }
Daniel Vettere3670312012-04-11 22:12:53 +02002602 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002603 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002604 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002605
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002606 if (IS_HASWELL(dev))
2607 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002608 else if (IS_GEN8(dev))
2609 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002610 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002611 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2612 else if (INTEL_INFO(dev)->gen >= 4)
2613 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2614 else if (IS_I830(dev) || IS_845G(dev))
2615 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2616 else
2617 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002618 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002619 ring->cleanup = render_ring_cleanup;
2620
Daniel Vetterb45305f2012-12-17 16:21:27 +01002621 /* Workaround batchbuffer to combat CS tlb bug. */
2622 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002623 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002624 if (obj == NULL) {
2625 DRM_ERROR("Failed to allocate batch bo\n");
2626 return -ENOMEM;
2627 }
2628
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002629 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002630 if (ret != 0) {
2631 drm_gem_object_unreference(&obj->base);
2632 DRM_ERROR("Failed to ping batch bo\n");
2633 return ret;
2634 }
2635
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002636 ring->scratch.obj = obj;
2637 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002638 }
2639
Daniel Vetter99be1df2014-11-20 00:33:06 +01002640 ret = intel_init_ring_buffer(dev, ring);
2641 if (ret)
2642 return ret;
2643
2644 if (INTEL_INFO(dev)->gen >= 5) {
2645 ret = intel_init_pipe_control(ring);
2646 if (ret)
2647 return ret;
2648 }
2649
2650 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002651}
2652
2653int intel_init_bsd_ring_buffer(struct drm_device *dev)
2654{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002655 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002656 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002657
Daniel Vetter58fa3832012-04-11 22:12:49 +02002658 ring->name = "bsd ring";
2659 ring->id = VCS;
2660
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002661 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002662 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002663 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002664 /* gen6 bsd needs a special wa for tail updates */
2665 if (IS_GEN6(dev))
2666 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002667 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002668 ring->add_request = gen6_add_request;
2669 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002670 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002671 if (INTEL_INFO(dev)->gen >= 8) {
2672 ring->irq_enable_mask =
2673 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2674 ring->irq_get = gen8_ring_get_irq;
2675 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002676 ring->dispatch_execbuffer =
2677 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002678 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002679 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002680 ring->semaphore.signal = gen8_xcs_signal;
2681 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002682 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002683 } else {
2684 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2685 ring->irq_get = gen6_ring_get_irq;
2686 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002687 ring->dispatch_execbuffer =
2688 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002689 if (i915_semaphore_is_enabled(dev)) {
2690 ring->semaphore.sync_to = gen6_ring_sync;
2691 ring->semaphore.signal = gen6_signal;
2692 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2693 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2694 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2695 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2696 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2697 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2698 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2699 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2700 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2701 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2702 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002703 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002704 } else {
2705 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002706 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002707 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002708 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002709 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002710 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002711 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002712 ring->irq_get = gen5_ring_get_irq;
2713 ring->irq_put = gen5_ring_put_irq;
2714 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002715 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002716 ring->irq_get = i9xx_ring_get_irq;
2717 ring->irq_put = i9xx_ring_put_irq;
2718 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002719 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002720 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002721 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002722
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002723 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002724}
Chris Wilson549f7362010-10-19 11:19:32 +01002725
Zhao Yakui845f74a2014-04-17 10:37:37 +08002726/**
Damien Lespiau62659922015-01-29 14:13:40 +00002727 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002728 */
2729int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2730{
2731 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002732 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002733
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002734 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002735 ring->id = VCS2;
2736
2737 ring->write_tail = ring_write_tail;
2738 ring->mmio_base = GEN8_BSD2_RING_BASE;
2739 ring->flush = gen6_bsd_ring_flush;
2740 ring->add_request = gen6_add_request;
2741 ring->get_seqno = gen6_ring_get_seqno;
2742 ring->set_seqno = ring_set_seqno;
2743 ring->irq_enable_mask =
2744 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2745 ring->irq_get = gen8_ring_get_irq;
2746 ring->irq_put = gen8_ring_put_irq;
2747 ring->dispatch_execbuffer =
2748 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002749 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002750 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002751 ring->semaphore.signal = gen8_xcs_signal;
2752 GEN8_RING_SEMAPHORE_INIT;
2753 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002754 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002755
2756 return intel_init_ring_buffer(dev, ring);
2757}
2758
Chris Wilson549f7362010-10-19 11:19:32 +01002759int intel_init_blt_ring_buffer(struct drm_device *dev)
2760{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002761 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002762 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002763
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002764 ring->name = "blitter ring";
2765 ring->id = BCS;
2766
2767 ring->mmio_base = BLT_RING_BASE;
2768 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002769 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002770 ring->add_request = gen6_add_request;
2771 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002772 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002773 if (INTEL_INFO(dev)->gen >= 8) {
2774 ring->irq_enable_mask =
2775 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2776 ring->irq_get = gen8_ring_get_irq;
2777 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002778 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002779 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002780 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002781 ring->semaphore.signal = gen8_xcs_signal;
2782 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002783 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002784 } else {
2785 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2786 ring->irq_get = gen6_ring_get_irq;
2787 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002788 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002789 if (i915_semaphore_is_enabled(dev)) {
2790 ring->semaphore.signal = gen6_signal;
2791 ring->semaphore.sync_to = gen6_ring_sync;
2792 /*
2793 * The current semaphore is only applied on pre-gen8
2794 * platform. And there is no VCS2 ring on the pre-gen8
2795 * platform. So the semaphore between BCS and VCS2 is
2796 * initialized as INVALID. Gen8 will initialize the
2797 * sema between BCS and VCS2 later.
2798 */
2799 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2800 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2801 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2802 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2803 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2804 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2805 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2806 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2807 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2808 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2809 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002810 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002811 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002812
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002813 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002814}
Chris Wilsona7b97612012-07-20 12:41:08 +01002815
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002816int intel_init_vebox_ring_buffer(struct drm_device *dev)
2817{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002818 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002819 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002820
2821 ring->name = "video enhancement ring";
2822 ring->id = VECS;
2823
2824 ring->mmio_base = VEBOX_RING_BASE;
2825 ring->write_tail = ring_write_tail;
2826 ring->flush = gen6_ring_flush;
2827 ring->add_request = gen6_add_request;
2828 ring->get_seqno = gen6_ring_get_seqno;
2829 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002830
2831 if (INTEL_INFO(dev)->gen >= 8) {
2832 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002833 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002834 ring->irq_get = gen8_ring_get_irq;
2835 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002836 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002837 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002838 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002839 ring->semaphore.signal = gen8_xcs_signal;
2840 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002841 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002842 } else {
2843 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2844 ring->irq_get = hsw_vebox_get_irq;
2845 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002846 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002847 if (i915_semaphore_is_enabled(dev)) {
2848 ring->semaphore.sync_to = gen6_ring_sync;
2849 ring->semaphore.signal = gen6_signal;
2850 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2851 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2852 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2853 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2854 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2855 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2856 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2857 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2858 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2859 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2860 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002861 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002862 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002863
2864 return intel_init_ring_buffer(dev, ring);
2865}
2866
Chris Wilsona7b97612012-07-20 12:41:08 +01002867int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002868intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002869{
2870 int ret;
2871
2872 if (!ring->gpu_caches_dirty)
2873 return 0;
2874
2875 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2876 if (ret)
2877 return ret;
2878
2879 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2880
2881 ring->gpu_caches_dirty = false;
2882 return 0;
2883}
2884
2885int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002886intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002887{
2888 uint32_t flush_domains;
2889 int ret;
2890
2891 flush_domains = 0;
2892 if (ring->gpu_caches_dirty)
2893 flush_domains = I915_GEM_GPU_DOMAINS;
2894
2895 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2896 if (ret)
2897 return ret;
2898
2899 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2900
2901 ring->gpu_caches_dirty = false;
2902 return 0;
2903}
Chris Wilsone3efda42014-04-09 09:19:41 +01002904
2905void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002906intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002907{
2908 int ret;
2909
2910 if (!intel_ring_initialized(ring))
2911 return;
2912
2913 ret = intel_ring_idle(ring);
2914 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2915 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2916 ring->name, ret);
2917
2918 stop_ring(ring);
2919}