Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008-2010 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * Zou Nan hai <nanhai.zou@intel.com> |
| 26 | * Xiang Hai hao<haihao.xiang@intel.com> |
| 27 | * |
| 28 | */ |
| 29 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/drmP.h> |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/i915_drm.h> |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 33 | #include "i915_trace.h" |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 34 | #include "intel_drv.h" |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 35 | |
Oscar Mateo | 48d8238 | 2014-07-24 17:04:23 +0100 | [diff] [blame] | 36 | bool |
| 37 | intel_ring_initialized(struct intel_engine_cs *ring) |
| 38 | { |
| 39 | struct drm_device *dev = ring->dev; |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 40 | |
Oscar Mateo | 48d8238 | 2014-07-24 17:04:23 +0100 | [diff] [blame] | 41 | if (!dev) |
| 42 | return false; |
| 43 | |
| 44 | if (i915.enable_execlists) { |
| 45 | struct intel_context *dctx = ring->default_context; |
| 46 | struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf; |
| 47 | |
| 48 | return ringbuf->obj; |
| 49 | } else |
| 50 | return ring->buffer && ring->buffer->obj; |
| 51 | } |
| 52 | |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 53 | int __intel_ring_space(int head, int tail, int size) |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 54 | { |
Dave Gordon | 4f54741 | 2014-11-27 11:22:48 +0000 | [diff] [blame] | 55 | int space = head - tail; |
| 56 | if (space <= 0) |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 57 | space += size; |
Dave Gordon | 4f54741 | 2014-11-27 11:22:48 +0000 | [diff] [blame] | 58 | return space - I915_RING_FREE_SPACE; |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 59 | } |
| 60 | |
Dave Gordon | ebd0fd4 | 2014-11-27 11:22:49 +0000 | [diff] [blame] | 61 | void intel_ring_update_space(struct intel_ringbuffer *ringbuf) |
| 62 | { |
| 63 | if (ringbuf->last_retired_head != -1) { |
| 64 | ringbuf->head = ringbuf->last_retired_head; |
| 65 | ringbuf->last_retired_head = -1; |
| 66 | } |
| 67 | |
| 68 | ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR, |
| 69 | ringbuf->tail, ringbuf->size); |
| 70 | } |
| 71 | |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 72 | int intel_ring_space(struct intel_ringbuffer *ringbuf) |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 73 | { |
Dave Gordon | ebd0fd4 | 2014-11-27 11:22:49 +0000 | [diff] [blame] | 74 | intel_ring_update_space(ringbuf); |
| 75 | return ringbuf->space; |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 76 | } |
| 77 | |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 78 | bool intel_ring_stopped(struct intel_engine_cs *ring) |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 79 | { |
| 80 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 81 | return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring); |
| 82 | } |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 83 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 84 | void __intel_ring_advance(struct intel_engine_cs *ring) |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 85 | { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 86 | struct intel_ringbuffer *ringbuf = ring->buffer; |
| 87 | ringbuf->tail &= ringbuf->size - 1; |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 88 | if (intel_ring_stopped(ring)) |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 89 | return; |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 90 | ring->write_tail(ring, ringbuf->tail); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 91 | } |
| 92 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 93 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 94 | gen2_render_ring_flush(struct intel_engine_cs *ring, |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 95 | u32 invalidate_domains, |
| 96 | u32 flush_domains) |
| 97 | { |
| 98 | u32 cmd; |
| 99 | int ret; |
| 100 | |
| 101 | cmd = MI_FLUSH; |
Daniel Vetter | 31b14c9 | 2012-04-19 16:45:22 +0200 | [diff] [blame] | 102 | if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0) |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 103 | cmd |= MI_NO_WRITE_FLUSH; |
| 104 | |
| 105 | if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER) |
| 106 | cmd |= MI_READ_FLUSH; |
| 107 | |
| 108 | ret = intel_ring_begin(ring, 2); |
| 109 | if (ret) |
| 110 | return ret; |
| 111 | |
| 112 | intel_ring_emit(ring, cmd); |
| 113 | intel_ring_emit(ring, MI_NOOP); |
| 114 | intel_ring_advance(ring); |
| 115 | |
| 116 | return 0; |
| 117 | } |
| 118 | |
| 119 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 120 | gen4_render_ring_flush(struct intel_engine_cs *ring, |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 121 | u32 invalidate_domains, |
| 122 | u32 flush_domains) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 123 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 124 | struct drm_device *dev = ring->dev; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 125 | u32 cmd; |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 126 | int ret; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 127 | |
Chris Wilson | 36d527d | 2011-03-19 22:26:49 +0000 | [diff] [blame] | 128 | /* |
| 129 | * read/write caches: |
| 130 | * |
| 131 | * I915_GEM_DOMAIN_RENDER is always invalidated, but is |
| 132 | * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is |
| 133 | * also flushed at 2d versus 3d pipeline switches. |
| 134 | * |
| 135 | * read-only caches: |
| 136 | * |
| 137 | * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if |
| 138 | * MI_READ_FLUSH is set, and is always flushed on 965. |
| 139 | * |
| 140 | * I915_GEM_DOMAIN_COMMAND may not exist? |
| 141 | * |
| 142 | * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is |
| 143 | * invalidated when MI_EXE_FLUSH is set. |
| 144 | * |
| 145 | * I915_GEM_DOMAIN_VERTEX, which exists on 965, is |
| 146 | * invalidated with every MI_FLUSH. |
| 147 | * |
| 148 | * TLBs: |
| 149 | * |
| 150 | * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND |
| 151 | * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and |
| 152 | * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER |
| 153 | * are flushed at any MI_FLUSH. |
| 154 | */ |
| 155 | |
| 156 | cmd = MI_FLUSH | MI_NO_WRITE_FLUSH; |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 157 | if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) |
Chris Wilson | 36d527d | 2011-03-19 22:26:49 +0000 | [diff] [blame] | 158 | cmd &= ~MI_NO_WRITE_FLUSH; |
Chris Wilson | 36d527d | 2011-03-19 22:26:49 +0000 | [diff] [blame] | 159 | if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION) |
| 160 | cmd |= MI_EXE_FLUSH; |
| 161 | |
| 162 | if (invalidate_domains & I915_GEM_DOMAIN_COMMAND && |
| 163 | (IS_G4X(dev) || IS_GEN5(dev))) |
| 164 | cmd |= MI_INVALIDATE_ISP; |
| 165 | |
| 166 | ret = intel_ring_begin(ring, 2); |
| 167 | if (ret) |
| 168 | return ret; |
| 169 | |
| 170 | intel_ring_emit(ring, cmd); |
| 171 | intel_ring_emit(ring, MI_NOOP); |
| 172 | intel_ring_advance(ring); |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 173 | |
| 174 | return 0; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 175 | } |
| 176 | |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 177 | /** |
| 178 | * Emits a PIPE_CONTROL with a non-zero post-sync operation, for |
| 179 | * implementing two workarounds on gen6. From section 1.4.7.1 |
| 180 | * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1: |
| 181 | * |
| 182 | * [DevSNB-C+{W/A}] Before any depth stall flush (including those |
| 183 | * produced by non-pipelined state commands), software needs to first |
| 184 | * send a PIPE_CONTROL with no bits set except Post-Sync Operation != |
| 185 | * 0. |
| 186 | * |
| 187 | * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable |
| 188 | * =1, a PIPE_CONTROL with any non-zero post-sync-op is required. |
| 189 | * |
| 190 | * And the workaround for these two requires this workaround first: |
| 191 | * |
| 192 | * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent |
| 193 | * BEFORE the pipe-control with a post-sync op and no write-cache |
| 194 | * flushes. |
| 195 | * |
| 196 | * And this last workaround is tricky because of the requirements on |
| 197 | * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM |
| 198 | * volume 2 part 1: |
| 199 | * |
| 200 | * "1 of the following must also be set: |
| 201 | * - Render Target Cache Flush Enable ([12] of DW1) |
| 202 | * - Depth Cache Flush Enable ([0] of DW1) |
| 203 | * - Stall at Pixel Scoreboard ([1] of DW1) |
| 204 | * - Depth Stall ([13] of DW1) |
| 205 | * - Post-Sync Operation ([13] of DW1) |
| 206 | * - Notify Enable ([8] of DW1)" |
| 207 | * |
| 208 | * The cache flushes require the workaround flush that triggered this |
| 209 | * one, so we can't use it. Depth stall would trigger the same. |
| 210 | * Post-sync nonzero is what triggered this second workaround, so we |
| 211 | * can't use that one either. Notify enable is IRQs, which aren't |
| 212 | * really our business. That leaves only stall at scoreboard. |
| 213 | */ |
| 214 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 215 | intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring) |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 216 | { |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 217 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 218 | int ret; |
| 219 | |
| 220 | |
| 221 | ret = intel_ring_begin(ring, 6); |
| 222 | if (ret) |
| 223 | return ret; |
| 224 | |
| 225 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5)); |
| 226 | intel_ring_emit(ring, PIPE_CONTROL_CS_STALL | |
| 227 | PIPE_CONTROL_STALL_AT_SCOREBOARD); |
| 228 | intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */ |
| 229 | intel_ring_emit(ring, 0); /* low dword */ |
| 230 | intel_ring_emit(ring, 0); /* high dword */ |
| 231 | intel_ring_emit(ring, MI_NOOP); |
| 232 | intel_ring_advance(ring); |
| 233 | |
| 234 | ret = intel_ring_begin(ring, 6); |
| 235 | if (ret) |
| 236 | return ret; |
| 237 | |
| 238 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5)); |
| 239 | intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE); |
| 240 | intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */ |
| 241 | intel_ring_emit(ring, 0); |
| 242 | intel_ring_emit(ring, 0); |
| 243 | intel_ring_emit(ring, MI_NOOP); |
| 244 | intel_ring_advance(ring); |
| 245 | |
| 246 | return 0; |
| 247 | } |
| 248 | |
| 249 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 250 | gen6_render_ring_flush(struct intel_engine_cs *ring, |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 251 | u32 invalidate_domains, u32 flush_domains) |
| 252 | { |
| 253 | u32 flags = 0; |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 254 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 255 | int ret; |
| 256 | |
Paulo Zanoni | b311150 | 2012-08-17 18:35:42 -0300 | [diff] [blame] | 257 | /* Force SNB workarounds for PIPE_CONTROL flushes */ |
| 258 | ret = intel_emit_post_sync_nonzero_flush(ring); |
| 259 | if (ret) |
| 260 | return ret; |
| 261 | |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 262 | /* Just flush everything. Experiments have shown that reducing the |
| 263 | * number of bits based on the write domains has little performance |
| 264 | * impact. |
| 265 | */ |
Chris Wilson | 7d54a90 | 2012-08-10 10:18:10 +0100 | [diff] [blame] | 266 | if (flush_domains) { |
| 267 | flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH; |
| 268 | flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH; |
| 269 | /* |
| 270 | * Ensure that any following seqno writes only happen |
| 271 | * when the render cache is indeed flushed. |
| 272 | */ |
Daniel Vetter | 97f209b | 2012-06-28 09:48:42 +0200 | [diff] [blame] | 273 | flags |= PIPE_CONTROL_CS_STALL; |
Chris Wilson | 7d54a90 | 2012-08-10 10:18:10 +0100 | [diff] [blame] | 274 | } |
| 275 | if (invalidate_domains) { |
| 276 | flags |= PIPE_CONTROL_TLB_INVALIDATE; |
| 277 | flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE; |
| 278 | flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE; |
| 279 | flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE; |
| 280 | flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE; |
| 281 | flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE; |
| 282 | /* |
| 283 | * TLB invalidate requires a post-sync write. |
| 284 | */ |
Jesse Barnes | 3ac7831 | 2012-10-25 12:15:47 -0700 | [diff] [blame] | 285 | flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL; |
Chris Wilson | 7d54a90 | 2012-08-10 10:18:10 +0100 | [diff] [blame] | 286 | } |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 287 | |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 288 | ret = intel_ring_begin(ring, 4); |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 289 | if (ret) |
| 290 | return ret; |
| 291 | |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 292 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4)); |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 293 | intel_ring_emit(ring, flags); |
| 294 | intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 295 | intel_ring_emit(ring, 0); |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 296 | intel_ring_advance(ring); |
| 297 | |
| 298 | return 0; |
| 299 | } |
| 300 | |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 301 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 302 | gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring) |
Paulo Zanoni | f398763 | 2012-08-17 18:35:43 -0300 | [diff] [blame] | 303 | { |
| 304 | int ret; |
| 305 | |
| 306 | ret = intel_ring_begin(ring, 4); |
| 307 | if (ret) |
| 308 | return ret; |
| 309 | |
| 310 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4)); |
| 311 | intel_ring_emit(ring, PIPE_CONTROL_CS_STALL | |
| 312 | PIPE_CONTROL_STALL_AT_SCOREBOARD); |
| 313 | intel_ring_emit(ring, 0); |
| 314 | intel_ring_emit(ring, 0); |
| 315 | intel_ring_advance(ring); |
| 316 | |
| 317 | return 0; |
| 318 | } |
| 319 | |
| 320 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 321 | gen7_render_ring_flush(struct intel_engine_cs *ring, |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 322 | u32 invalidate_domains, u32 flush_domains) |
| 323 | { |
| 324 | u32 flags = 0; |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 325 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 326 | int ret; |
| 327 | |
Paulo Zanoni | f398763 | 2012-08-17 18:35:43 -0300 | [diff] [blame] | 328 | /* |
| 329 | * Ensure that any following seqno writes only happen when the render |
| 330 | * cache is indeed flushed. |
| 331 | * |
| 332 | * Workaround: 4th PIPE_CONTROL command (except the ones with only |
| 333 | * read-cache invalidate bits set) must have the CS_STALL bit set. We |
| 334 | * don't try to be clever and just set it unconditionally. |
| 335 | */ |
| 336 | flags |= PIPE_CONTROL_CS_STALL; |
| 337 | |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 338 | /* Just flush everything. Experiments have shown that reducing the |
| 339 | * number of bits based on the write domains has little performance |
| 340 | * impact. |
| 341 | */ |
| 342 | if (flush_domains) { |
| 343 | flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH; |
| 344 | flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH; |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 345 | } |
| 346 | if (invalidate_domains) { |
| 347 | flags |= PIPE_CONTROL_TLB_INVALIDATE; |
| 348 | flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE; |
| 349 | flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE; |
| 350 | flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE; |
| 351 | flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE; |
| 352 | flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE; |
Chris Wilson | 148b83d | 2014-12-16 08:44:31 +0000 | [diff] [blame] | 353 | flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR; |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 354 | /* |
| 355 | * TLB invalidate requires a post-sync write. |
| 356 | */ |
| 357 | flags |= PIPE_CONTROL_QW_WRITE; |
Ville Syrjälä | b9e1faa | 2013-02-14 21:53:51 +0200 | [diff] [blame] | 358 | flags |= PIPE_CONTROL_GLOBAL_GTT_IVB; |
Paulo Zanoni | f398763 | 2012-08-17 18:35:43 -0300 | [diff] [blame] | 359 | |
Chris Wilson | add284a | 2014-12-16 08:44:32 +0000 | [diff] [blame] | 360 | flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD; |
| 361 | |
Paulo Zanoni | f398763 | 2012-08-17 18:35:43 -0300 | [diff] [blame] | 362 | /* Workaround: we must issue a pipe_control with CS-stall bit |
| 363 | * set before a pipe_control command that has the state cache |
| 364 | * invalidate bit set. */ |
| 365 | gen7_render_ring_cs_stall_wa(ring); |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 366 | } |
| 367 | |
| 368 | ret = intel_ring_begin(ring, 4); |
| 369 | if (ret) |
| 370 | return ret; |
| 371 | |
| 372 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4)); |
| 373 | intel_ring_emit(ring, flags); |
Ville Syrjälä | b9e1faa | 2013-02-14 21:53:51 +0200 | [diff] [blame] | 374 | intel_ring_emit(ring, scratch_addr); |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 375 | intel_ring_emit(ring, 0); |
| 376 | intel_ring_advance(ring); |
| 377 | |
| 378 | return 0; |
| 379 | } |
| 380 | |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 381 | static int |
Kenneth Graunke | 884ceac | 2014-06-28 02:04:20 +0300 | [diff] [blame] | 382 | gen8_emit_pipe_control(struct intel_engine_cs *ring, |
| 383 | u32 flags, u32 scratch_addr) |
| 384 | { |
| 385 | int ret; |
| 386 | |
| 387 | ret = intel_ring_begin(ring, 6); |
| 388 | if (ret) |
| 389 | return ret; |
| 390 | |
| 391 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6)); |
| 392 | intel_ring_emit(ring, flags); |
| 393 | intel_ring_emit(ring, scratch_addr); |
| 394 | intel_ring_emit(ring, 0); |
| 395 | intel_ring_emit(ring, 0); |
| 396 | intel_ring_emit(ring, 0); |
| 397 | intel_ring_advance(ring); |
| 398 | |
| 399 | return 0; |
| 400 | } |
| 401 | |
| 402 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 403 | gen8_render_ring_flush(struct intel_engine_cs *ring, |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 404 | u32 invalidate_domains, u32 flush_domains) |
| 405 | { |
| 406 | u32 flags = 0; |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 407 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Kenneth Graunke | 02c9f7e | 2014-01-27 14:20:16 -0800 | [diff] [blame] | 408 | int ret; |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 409 | |
| 410 | flags |= PIPE_CONTROL_CS_STALL; |
| 411 | |
| 412 | if (flush_domains) { |
| 413 | flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH; |
| 414 | flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH; |
| 415 | } |
| 416 | if (invalidate_domains) { |
| 417 | flags |= PIPE_CONTROL_TLB_INVALIDATE; |
| 418 | flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE; |
| 419 | flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE; |
| 420 | flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE; |
| 421 | flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE; |
| 422 | flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE; |
| 423 | flags |= PIPE_CONTROL_QW_WRITE; |
| 424 | flags |= PIPE_CONTROL_GLOBAL_GTT_IVB; |
Kenneth Graunke | 02c9f7e | 2014-01-27 14:20:16 -0800 | [diff] [blame] | 425 | |
| 426 | /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */ |
| 427 | ret = gen8_emit_pipe_control(ring, |
| 428 | PIPE_CONTROL_CS_STALL | |
| 429 | PIPE_CONTROL_STALL_AT_SCOREBOARD, |
| 430 | 0); |
| 431 | if (ret) |
| 432 | return ret; |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 433 | } |
| 434 | |
kbuild test robot | 6e0b3f8 | 2015-03-05 22:03:08 +0800 | [diff] [blame] | 435 | return gen8_emit_pipe_control(ring, flags, scratch_addr); |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 436 | } |
| 437 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 438 | static void ring_write_tail(struct intel_engine_cs *ring, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 439 | u32 value) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 440 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 441 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 442 | I915_WRITE_TAIL(ring, value); |
Xiang, Haihao | d46eefa | 2010-09-16 10:43:12 +0800 | [diff] [blame] | 443 | } |
| 444 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 445 | u64 intel_ring_get_active_head(struct intel_engine_cs *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 446 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 447 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 448 | u64 acthd; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 449 | |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 450 | if (INTEL_INFO(ring->dev)->gen >= 8) |
| 451 | acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base), |
| 452 | RING_ACTHD_UDW(ring->mmio_base)); |
| 453 | else if (INTEL_INFO(ring->dev)->gen >= 4) |
| 454 | acthd = I915_READ(RING_ACTHD(ring->mmio_base)); |
| 455 | else |
| 456 | acthd = I915_READ(ACTHD); |
| 457 | |
| 458 | return acthd; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 459 | } |
| 460 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 461 | static void ring_setup_phys_status_page(struct intel_engine_cs *ring) |
Daniel Vetter | 035dc1e | 2013-07-03 12:56:54 +0200 | [diff] [blame] | 462 | { |
| 463 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 464 | u32 addr; |
| 465 | |
| 466 | addr = dev_priv->status_page_dmah->busaddr; |
| 467 | if (INTEL_INFO(ring->dev)->gen >= 4) |
| 468 | addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0; |
| 469 | I915_WRITE(HWS_PGA, addr); |
| 470 | } |
| 471 | |
Damien Lespiau | af75f26 | 2015-02-10 19:32:17 +0000 | [diff] [blame] | 472 | static void intel_ring_setup_status_page(struct intel_engine_cs *ring) |
| 473 | { |
| 474 | struct drm_device *dev = ring->dev; |
| 475 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 476 | u32 mmio = 0; |
| 477 | |
| 478 | /* The ring status page addresses are no longer next to the rest of |
| 479 | * the ring registers as of gen7. |
| 480 | */ |
| 481 | if (IS_GEN7(dev)) { |
| 482 | switch (ring->id) { |
| 483 | case RCS: |
| 484 | mmio = RENDER_HWS_PGA_GEN7; |
| 485 | break; |
| 486 | case BCS: |
| 487 | mmio = BLT_HWS_PGA_GEN7; |
| 488 | break; |
| 489 | /* |
| 490 | * VCS2 actually doesn't exist on Gen7. Only shut up |
| 491 | * gcc switch check warning |
| 492 | */ |
| 493 | case VCS2: |
| 494 | case VCS: |
| 495 | mmio = BSD_HWS_PGA_GEN7; |
| 496 | break; |
| 497 | case VECS: |
| 498 | mmio = VEBOX_HWS_PGA_GEN7; |
| 499 | break; |
| 500 | } |
| 501 | } else if (IS_GEN6(ring->dev)) { |
| 502 | mmio = RING_HWS_PGA_GEN6(ring->mmio_base); |
| 503 | } else { |
| 504 | /* XXX: gen8 returns to sanity */ |
| 505 | mmio = RING_HWS_PGA(ring->mmio_base); |
| 506 | } |
| 507 | |
| 508 | I915_WRITE(mmio, (u32)ring->status_page.gfx_addr); |
| 509 | POSTING_READ(mmio); |
| 510 | |
| 511 | /* |
| 512 | * Flush the TLB for this page |
| 513 | * |
| 514 | * FIXME: These two bits have disappeared on gen8, so a question |
| 515 | * arises: do we still need this and if so how should we go about |
| 516 | * invalidating the TLB? |
| 517 | */ |
| 518 | if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) { |
| 519 | u32 reg = RING_INSTPM(ring->mmio_base); |
| 520 | |
| 521 | /* ring should be idle before issuing a sync flush*/ |
| 522 | WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0); |
| 523 | |
| 524 | I915_WRITE(reg, |
| 525 | _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE | |
| 526 | INSTPM_SYNC_FLUSH)); |
| 527 | if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0, |
| 528 | 1000)) |
| 529 | DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n", |
| 530 | ring->name); |
| 531 | } |
| 532 | } |
| 533 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 534 | static bool stop_ring(struct intel_engine_cs *ring) |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 535 | { |
| 536 | struct drm_i915_private *dev_priv = to_i915(ring->dev); |
| 537 | |
| 538 | if (!IS_GEN2(ring->dev)) { |
| 539 | I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING)); |
Daniel Vetter | 403bdd1 | 2014-08-07 16:05:39 +0200 | [diff] [blame] | 540 | if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) { |
| 541 | DRM_ERROR("%s : timed out trying to stop ring\n", ring->name); |
Chris Wilson | 9bec9b1 | 2014-08-11 09:21:35 +0100 | [diff] [blame] | 542 | /* Sometimes we observe that the idle flag is not |
| 543 | * set even though the ring is empty. So double |
| 544 | * check before giving up. |
| 545 | */ |
| 546 | if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring)) |
| 547 | return false; |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 548 | } |
| 549 | } |
| 550 | |
| 551 | I915_WRITE_CTL(ring, 0); |
| 552 | I915_WRITE_HEAD(ring, 0); |
| 553 | ring->write_tail(ring, 0); |
| 554 | |
| 555 | if (!IS_GEN2(ring->dev)) { |
| 556 | (void)I915_READ_CTL(ring); |
| 557 | I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING)); |
| 558 | } |
| 559 | |
| 560 | return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0; |
| 561 | } |
| 562 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 563 | static int init_ring_common(struct intel_engine_cs *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 564 | { |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 565 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 566 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 567 | struct intel_ringbuffer *ringbuf = ring->buffer; |
| 568 | struct drm_i915_gem_object *obj = ringbuf->obj; |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 569 | int ret = 0; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 570 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 571 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 572 | |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 573 | if (!stop_ring(ring)) { |
| 574 | /* G45 ring initialization often fails to reset head to zero */ |
Chris Wilson | 6fd0d56 | 2010-12-05 20:42:33 +0000 | [diff] [blame] | 575 | DRM_DEBUG_KMS("%s head not reset to zero " |
| 576 | "ctl %08x head %08x tail %08x start %08x\n", |
| 577 | ring->name, |
| 578 | I915_READ_CTL(ring), |
| 579 | I915_READ_HEAD(ring), |
| 580 | I915_READ_TAIL(ring), |
| 581 | I915_READ_START(ring)); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 582 | |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 583 | if (!stop_ring(ring)) { |
Chris Wilson | 6fd0d56 | 2010-12-05 20:42:33 +0000 | [diff] [blame] | 584 | DRM_ERROR("failed to set %s head to zero " |
| 585 | "ctl %08x head %08x tail %08x start %08x\n", |
| 586 | ring->name, |
| 587 | I915_READ_CTL(ring), |
| 588 | I915_READ_HEAD(ring), |
| 589 | I915_READ_TAIL(ring), |
| 590 | I915_READ_START(ring)); |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 591 | ret = -EIO; |
| 592 | goto out; |
Chris Wilson | 6fd0d56 | 2010-12-05 20:42:33 +0000 | [diff] [blame] | 593 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 594 | } |
| 595 | |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 596 | if (I915_NEED_GFX_HWS(dev)) |
| 597 | intel_ring_setup_status_page(ring); |
| 598 | else |
| 599 | ring_setup_phys_status_page(ring); |
| 600 | |
Jiri Kosina | ece4a17 | 2014-08-07 16:29:53 +0200 | [diff] [blame] | 601 | /* Enforce ordering by reading HEAD register back */ |
| 602 | I915_READ_HEAD(ring); |
| 603 | |
Daniel Vetter | 0d8957c | 2012-08-07 09:54:14 +0200 | [diff] [blame] | 604 | /* Initialize the ring. This must happen _after_ we've cleared the ring |
| 605 | * registers with the above sequence (the readback of the HEAD registers |
| 606 | * also enforces ordering), otherwise the hw might lose the new ring |
| 607 | * register values. */ |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 608 | I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj)); |
Chris Wilson | 9546889 | 2014-08-07 15:39:54 +0100 | [diff] [blame] | 609 | |
| 610 | /* WaClearRingBufHeadRegAtInit:ctg,elk */ |
| 611 | if (I915_READ_HEAD(ring)) |
| 612 | DRM_DEBUG("%s initialization failed [head=%08x], fudging\n", |
| 613 | ring->name, I915_READ_HEAD(ring)); |
| 614 | I915_WRITE_HEAD(ring, 0); |
| 615 | (void)I915_READ_HEAD(ring); |
| 616 | |
Daniel Vetter | 7f2ab69 | 2010-08-02 17:06:59 +0200 | [diff] [blame] | 617 | I915_WRITE_CTL(ring, |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 618 | ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) |
Chris Wilson | 5d031e5 | 2012-02-08 13:34:13 +0000 | [diff] [blame] | 619 | | RING_VALID); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 620 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 621 | /* If the head is still not zero, the ring is dead */ |
Sean Paul | f01db98 | 2012-03-16 12:43:22 -0400 | [diff] [blame] | 622 | if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 && |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 623 | I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) && |
Sean Paul | f01db98 | 2012-03-16 12:43:22 -0400 | [diff] [blame] | 624 | (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) { |
Chris Wilson | e74cfed | 2010-11-09 10:16:56 +0000 | [diff] [blame] | 625 | DRM_ERROR("%s initialization failed " |
Chris Wilson | 48e48a0 | 2014-04-09 09:19:44 +0100 | [diff] [blame] | 626 | "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n", |
| 627 | ring->name, |
| 628 | I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID, |
| 629 | I915_READ_HEAD(ring), I915_READ_TAIL(ring), |
| 630 | I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj)); |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 631 | ret = -EIO; |
| 632 | goto out; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 633 | } |
| 634 | |
Dave Gordon | ebd0fd4 | 2014-11-27 11:22:49 +0000 | [diff] [blame] | 635 | ringbuf->last_retired_head = -1; |
Chris Wilson | 5c6c600 | 2014-09-06 10:28:27 +0100 | [diff] [blame] | 636 | ringbuf->head = I915_READ_HEAD(ring); |
| 637 | ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR; |
Dave Gordon | ebd0fd4 | 2014-11-27 11:22:49 +0000 | [diff] [blame] | 638 | intel_ring_update_space(ringbuf); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 639 | |
Chris Wilson | 50f018d | 2013-06-10 11:20:19 +0100 | [diff] [blame] | 640 | memset(&ring->hangcheck, 0, sizeof(ring->hangcheck)); |
| 641 | |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 642 | out: |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 643 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 644 | |
| 645 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 646 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 647 | |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 648 | void |
| 649 | intel_fini_pipe_control(struct intel_engine_cs *ring) |
| 650 | { |
| 651 | struct drm_device *dev = ring->dev; |
| 652 | |
| 653 | if (ring->scratch.obj == NULL) |
| 654 | return; |
| 655 | |
| 656 | if (INTEL_INFO(dev)->gen >= 5) { |
| 657 | kunmap(sg_page(ring->scratch.obj->pages->sgl)); |
| 658 | i915_gem_object_ggtt_unpin(ring->scratch.obj); |
| 659 | } |
| 660 | |
| 661 | drm_gem_object_unreference(&ring->scratch.obj->base); |
| 662 | ring->scratch.obj = NULL; |
| 663 | } |
| 664 | |
| 665 | int |
| 666 | intel_init_pipe_control(struct intel_engine_cs *ring) |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 667 | { |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 668 | int ret; |
| 669 | |
Daniel Vetter | bfc882b | 2014-11-20 00:33:08 +0100 | [diff] [blame] | 670 | WARN_ON(ring->scratch.obj); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 671 | |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 672 | ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096); |
| 673 | if (ring->scratch.obj == NULL) { |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 674 | DRM_ERROR("Failed to allocate seqno page\n"); |
| 675 | ret = -ENOMEM; |
| 676 | goto err; |
| 677 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 678 | |
Daniel Vetter | a9cc726 | 2014-02-14 14:01:13 +0100 | [diff] [blame] | 679 | ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC); |
| 680 | if (ret) |
| 681 | goto err_unref; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 682 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 683 | ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 684 | if (ret) |
| 685 | goto err_unref; |
| 686 | |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 687 | ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj); |
| 688 | ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl)); |
| 689 | if (ring->scratch.cpu_page == NULL) { |
Wei Yongjun | 56b085a | 2013-05-28 17:51:44 +0800 | [diff] [blame] | 690 | ret = -ENOMEM; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 691 | goto err_unpin; |
Wei Yongjun | 56b085a | 2013-05-28 17:51:44 +0800 | [diff] [blame] | 692 | } |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 693 | |
Ville Syrjälä | 2b1086c | 2013-02-12 22:01:38 +0200 | [diff] [blame] | 694 | DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n", |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 695 | ring->name, ring->scratch.gtt_offset); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 696 | return 0; |
| 697 | |
| 698 | err_unpin: |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 699 | i915_gem_object_ggtt_unpin(ring->scratch.obj); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 700 | err_unref: |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 701 | drm_gem_object_unreference(&ring->scratch.obj->base); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 702 | err: |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 703 | return ret; |
| 704 | } |
| 705 | |
Michel Thierry | 771b9a5 | 2014-11-11 16:47:33 +0000 | [diff] [blame] | 706 | static int intel_ring_workarounds_emit(struct intel_engine_cs *ring, |
| 707 | struct intel_context *ctx) |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 708 | { |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 709 | int ret, i; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 710 | struct drm_device *dev = ring->dev; |
| 711 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 712 | struct i915_workarounds *w = &dev_priv->workarounds; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 713 | |
Michel Thierry | e6c1abb | 2014-11-26 14:21:02 +0000 | [diff] [blame] | 714 | if (WARN_ON_ONCE(w->count == 0)) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 715 | return 0; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 716 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 717 | ring->gpu_caches_dirty = true; |
| 718 | ret = intel_ring_flush_all_caches(ring); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 719 | if (ret) |
| 720 | return ret; |
| 721 | |
Arun Siluvery | 22a916a | 2014-10-22 18:59:52 +0100 | [diff] [blame] | 722 | ret = intel_ring_begin(ring, (w->count * 2 + 2)); |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 723 | if (ret) |
| 724 | return ret; |
| 725 | |
Arun Siluvery | 22a916a | 2014-10-22 18:59:52 +0100 | [diff] [blame] | 726 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count)); |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 727 | for (i = 0; i < w->count; i++) { |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 728 | intel_ring_emit(ring, w->reg[i].addr); |
| 729 | intel_ring_emit(ring, w->reg[i].value); |
| 730 | } |
Arun Siluvery | 22a916a | 2014-10-22 18:59:52 +0100 | [diff] [blame] | 731 | intel_ring_emit(ring, MI_NOOP); |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 732 | |
| 733 | intel_ring_advance(ring); |
| 734 | |
| 735 | ring->gpu_caches_dirty = true; |
| 736 | ret = intel_ring_flush_all_caches(ring); |
| 737 | if (ret) |
| 738 | return ret; |
| 739 | |
| 740 | DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count); |
| 741 | |
| 742 | return 0; |
| 743 | } |
| 744 | |
Daniel Vetter | 8f0e2b9 | 2014-12-02 16:19:07 +0100 | [diff] [blame] | 745 | static int intel_rcs_ctx_init(struct intel_engine_cs *ring, |
| 746 | struct intel_context *ctx) |
| 747 | { |
| 748 | int ret; |
| 749 | |
| 750 | ret = intel_ring_workarounds_emit(ring, ctx); |
| 751 | if (ret != 0) |
| 752 | return ret; |
| 753 | |
| 754 | ret = i915_gem_render_state_init(ring); |
| 755 | if (ret) |
| 756 | DRM_ERROR("init render state: %d\n", ret); |
| 757 | |
| 758 | return ret; |
| 759 | } |
| 760 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 761 | static int wa_add(struct drm_i915_private *dev_priv, |
Damien Lespiau | cf4b0de | 2014-12-08 17:35:37 +0000 | [diff] [blame] | 762 | const u32 addr, const u32 mask, const u32 val) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 763 | { |
| 764 | const u32 idx = dev_priv->workarounds.count; |
| 765 | |
| 766 | if (WARN_ON(idx >= I915_MAX_WA_REGS)) |
| 767 | return -ENOSPC; |
| 768 | |
| 769 | dev_priv->workarounds.reg[idx].addr = addr; |
| 770 | dev_priv->workarounds.reg[idx].value = val; |
| 771 | dev_priv->workarounds.reg[idx].mask = mask; |
| 772 | |
| 773 | dev_priv->workarounds.count++; |
| 774 | |
| 775 | return 0; |
| 776 | } |
| 777 | |
Damien Lespiau | cf4b0de | 2014-12-08 17:35:37 +0000 | [diff] [blame] | 778 | #define WA_REG(addr, mask, val) { \ |
| 779 | const int r = wa_add(dev_priv, (addr), (mask), (val)); \ |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 780 | if (r) \ |
| 781 | return r; \ |
| 782 | } |
| 783 | |
| 784 | #define WA_SET_BIT_MASKED(addr, mask) \ |
Damien Lespiau | 2645934 | 2014-12-08 17:35:38 +0000 | [diff] [blame] | 785 | WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask)) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 786 | |
| 787 | #define WA_CLR_BIT_MASKED(addr, mask) \ |
Damien Lespiau | 2645934 | 2014-12-08 17:35:38 +0000 | [diff] [blame] | 788 | WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask)) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 789 | |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 790 | #define WA_SET_FIELD_MASKED(addr, mask, value) \ |
Damien Lespiau | cf4b0de | 2014-12-08 17:35:37 +0000 | [diff] [blame] | 791 | WA_REG(addr, mask, _MASKED_FIELD(mask, value)) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 792 | |
Damien Lespiau | cf4b0de | 2014-12-08 17:35:37 +0000 | [diff] [blame] | 793 | #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask)) |
| 794 | #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask)) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 795 | |
Damien Lespiau | cf4b0de | 2014-12-08 17:35:37 +0000 | [diff] [blame] | 796 | #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 797 | |
| 798 | static int bdw_init_workarounds(struct intel_engine_cs *ring) |
| 799 | { |
| 800 | struct drm_device *dev = ring->dev; |
| 801 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 802 | |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 803 | /* WaDisablePartialInstShootdown:bdw */ |
Rodrigo Vivi | 101b376 | 2014-10-09 07:11:47 -0700 | [diff] [blame] | 804 | /* WaDisableThreadStallDopClockGating:bdw (pre-production) */ |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 805 | WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, |
| 806 | PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE | |
| 807 | STALL_DOP_GATING_DISABLE); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 808 | |
Rodrigo Vivi | 101b376 | 2014-10-09 07:11:47 -0700 | [diff] [blame] | 809 | /* WaDisableDopClockGating:bdw */ |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 810 | WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2, |
| 811 | DOP_CLOCK_GATING_DISABLE); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 812 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 813 | WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, |
| 814 | GEN8_SAMPLER_POWER_BYPASS_DIS); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 815 | |
| 816 | /* Use Force Non-Coherent whenever executing a 3D context. This is a |
| 817 | * workaround for for a possible hang in the unlikely event a TLB |
| 818 | * invalidation occurs during a PSD flush. |
| 819 | */ |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 820 | WA_SET_BIT_MASKED(HDC_CHICKEN0, |
Damien Lespiau | 35cb6f3 | 2015-02-10 10:31:00 +0000 | [diff] [blame] | 821 | /* WaForceEnableNonCoherent:bdw */ |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 822 | HDC_FORCE_NON_COHERENT | |
Damien Lespiau | 35cb6f3 | 2015-02-10 10:31:00 +0000 | [diff] [blame] | 823 | /* WaForceContextSaveRestoreNonCoherent:bdw */ |
| 824 | HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT | |
| 825 | /* WaHdcDisableFetchWhenMasked:bdw */ |
Michel Thierry | f3f3236 | 2014-12-04 15:07:52 +0000 | [diff] [blame] | 826 | HDC_DONOT_FETCH_MEM_WHEN_MASKED | |
Damien Lespiau | 35cb6f3 | 2015-02-10 10:31:00 +0000 | [diff] [blame] | 827 | /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */ |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 828 | (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0)); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 829 | |
Kenneth Graunke | 2701fc4 | 2015-01-13 12:46:52 -0800 | [diff] [blame] | 830 | /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0: |
| 831 | * "The Hierarchical Z RAW Stall Optimization allows non-overlapping |
| 832 | * polygons in the same 8x4 pixel/sample area to be processed without |
| 833 | * stalling waiting for the earlier ones to write to Hierarchical Z |
| 834 | * buffer." |
| 835 | * |
| 836 | * This optimization is off by default for Broadwell; turn it on. |
| 837 | */ |
| 838 | WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE); |
| 839 | |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 840 | /* Wa4x4STCOptimizationDisable:bdw */ |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 841 | WA_SET_BIT_MASKED(CACHE_MODE_1, |
| 842 | GEN8_4x4_STC_OPTIMIZATION_DISABLE); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 843 | |
| 844 | /* |
| 845 | * BSpec recommends 8x4 when MSAA is used, |
| 846 | * however in practice 16x4 seems fastest. |
| 847 | * |
| 848 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 849 | * disable bit, which we don't touch here, but it's good |
| 850 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
| 851 | */ |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 852 | WA_SET_FIELD_MASKED(GEN7_GT_MODE, |
| 853 | GEN6_WIZ_HASHING_MASK, |
| 854 | GEN6_WIZ_HASHING_16x4); |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 855 | |
Rodrigo Vivi | 51ce4db | 2015-03-31 16:03:21 -0700 | [diff] [blame] | 856 | /* WaProgramL3SqcReg1Default:bdw */ |
| 857 | WA_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT); |
| 858 | |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 859 | return 0; |
| 860 | } |
| 861 | |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 862 | static int chv_init_workarounds(struct intel_engine_cs *ring) |
| 863 | { |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 864 | struct drm_device *dev = ring->dev; |
| 865 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 866 | |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 867 | /* WaDisablePartialInstShootdown:chv */ |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 868 | /* WaDisableThreadStallDopClockGating:chv */ |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 869 | WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, |
Arun Siluvery | 605f143 | 2014-10-28 18:33:13 +0000 | [diff] [blame] | 870 | PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE | |
| 871 | STALL_DOP_GATING_DISABLE); |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 872 | |
Arun Siluvery | 95289009 | 2014-10-28 18:33:14 +0000 | [diff] [blame] | 873 | /* Use Force Non-Coherent whenever executing a 3D context. This is a |
| 874 | * workaround for a possible hang in the unlikely event a TLB |
| 875 | * invalidation occurs during a PSD flush. |
| 876 | */ |
| 877 | /* WaForceEnableNonCoherent:chv */ |
| 878 | /* WaHdcDisableFetchWhenMasked:chv */ |
| 879 | WA_SET_BIT_MASKED(HDC_CHICKEN0, |
| 880 | HDC_FORCE_NON_COHERENT | |
| 881 | HDC_DONOT_FETCH_MEM_WHEN_MASKED); |
| 882 | |
Kenneth Graunke | 973a5b0 | 2015-01-13 12:46:53 -0800 | [diff] [blame] | 883 | /* According to the CACHE_MODE_0 default value documentation, some |
| 884 | * CHV platforms disable this optimization by default. Turn it on. |
| 885 | */ |
| 886 | WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE); |
| 887 | |
Ville Syrjälä | 14bc16e | 2015-01-21 19:37:58 +0200 | [diff] [blame] | 888 | /* Wa4x4STCOptimizationDisable:chv */ |
| 889 | WA_SET_BIT_MASKED(CACHE_MODE_1, |
| 890 | GEN8_4x4_STC_OPTIMIZATION_DISABLE); |
| 891 | |
Kenneth Graunke | d60de81 | 2015-01-10 18:02:22 -0800 | [diff] [blame] | 892 | /* Improve HiZ throughput on CHV. */ |
| 893 | WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X); |
| 894 | |
Ville Syrjälä | e7fc243 | 2015-01-21 19:38:00 +0200 | [diff] [blame] | 895 | /* |
| 896 | * BSpec recommends 8x4 when MSAA is used, |
| 897 | * however in practice 16x4 seems fastest. |
| 898 | * |
| 899 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 900 | * disable bit, which we don't touch here, but it's good |
| 901 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
| 902 | */ |
| 903 | WA_SET_FIELD_MASKED(GEN7_GT_MODE, |
| 904 | GEN6_WIZ_HASHING_MASK, |
| 905 | GEN6_WIZ_HASHING_16x4); |
| 906 | |
Damien Lespiau | 65ca751 | 2015-02-09 19:33:22 +0000 | [diff] [blame] | 907 | if (INTEL_REVID(dev) == SKL_REVID_C0 || |
| 908 | INTEL_REVID(dev) == SKL_REVID_D0) |
| 909 | /* WaBarrierPerformanceFixDisable:skl */ |
| 910 | WA_SET_BIT_MASKED(HDC_CHICKEN0, |
| 911 | HDC_FENCE_DEST_SLM_DISABLE | |
| 912 | HDC_BARRIER_PERFORMANCE_DISABLE); |
| 913 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 914 | return 0; |
| 915 | } |
| 916 | |
Hoath, Nicholas | 3b10653 | 2015-02-05 10:47:16 +0000 | [diff] [blame] | 917 | static int gen9_init_workarounds(struct intel_engine_cs *ring) |
| 918 | { |
Hoath, Nicholas | ab0dfaf | 2015-02-05 10:47:18 +0000 | [diff] [blame] | 919 | struct drm_device *dev = ring->dev; |
| 920 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 921 | |
| 922 | /* WaDisablePartialInstShootdown:skl */ |
| 923 | WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, |
| 924 | PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE); |
| 925 | |
Nick Hoath | 8424171 | 2015-02-05 10:47:20 +0000 | [diff] [blame] | 926 | /* Syncing dependencies between camera and graphics */ |
| 927 | WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, |
| 928 | GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC); |
| 929 | |
Damien Lespiau | 35c8ce6 | 2015-02-11 18:21:43 +0000 | [diff] [blame] | 930 | if (INTEL_REVID(dev) == SKL_REVID_A0 || |
| 931 | INTEL_REVID(dev) == SKL_REVID_B0) { |
Damien Lespiau | a86eb58 | 2015-02-11 18:21:44 +0000 | [diff] [blame] | 932 | /* WaDisableDgMirrorFixInHalfSliceChicken5:skl */ |
| 933 | WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5, |
| 934 | GEN9_DG_MIRROR_FIX_ENABLE); |
Nick Hoath | 1de4582 | 2015-02-05 10:47:19 +0000 | [diff] [blame] | 935 | } |
| 936 | |
Damien Lespiau | 183c6da | 2015-02-09 19:33:11 +0000 | [diff] [blame] | 937 | if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) { |
| 938 | /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */ |
| 939 | WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1, |
| 940 | GEN9_RHWO_OPTIMIZATION_DISABLE); |
| 941 | WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0, |
| 942 | DISABLE_PIXEL_MASK_CAMMING); |
| 943 | } |
| 944 | |
Nick Hoath | cac23df | 2015-02-05 10:47:22 +0000 | [diff] [blame] | 945 | if (INTEL_REVID(dev) >= SKL_REVID_C0) { |
| 946 | /* WaEnableYV12BugFixInHalfSliceChicken7:skl */ |
| 947 | WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7, |
| 948 | GEN9_ENABLE_YV12_BUGFIX); |
| 949 | } |
| 950 | |
Hoath, Nicholas | 13bea49 | 2015-02-05 10:47:24 +0000 | [diff] [blame] | 951 | if (INTEL_REVID(dev) <= SKL_REVID_D0) { |
| 952 | /* |
| 953 | *Use Force Non-Coherent whenever executing a 3D context. This |
| 954 | * is a workaround for a possible hang in the unlikely event |
| 955 | * a TLB invalidation occurs during a PSD flush. |
| 956 | */ |
| 957 | /* WaForceEnableNonCoherent:skl */ |
| 958 | WA_SET_BIT_MASKED(HDC_CHICKEN0, |
| 959 | HDC_FORCE_NON_COHERENT); |
| 960 | } |
| 961 | |
Hoath, Nicholas | 1840481 | 2015-02-05 10:47:23 +0000 | [diff] [blame] | 962 | /* Wa4x4STCOptimizationDisable:skl */ |
| 963 | WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE); |
| 964 | |
Damien Lespiau | 9370cd9 | 2015-02-09 19:33:17 +0000 | [diff] [blame] | 965 | /* WaDisablePartialResolveInVc:skl */ |
| 966 | WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE); |
| 967 | |
Damien Lespiau | e2db707 | 2015-02-09 19:33:21 +0000 | [diff] [blame] | 968 | /* WaCcsTlbPrefetchDisable:skl */ |
| 969 | WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5, |
| 970 | GEN9_CCS_TLB_PREFETCH_ENABLE); |
| 971 | |
Ben Widawsky | 38a39a7 | 2015-03-11 10:54:53 +0200 | [diff] [blame] | 972 | /* |
| 973 | * FIXME: don't apply the following on BXT for stepping C. On BXT A0 |
| 974 | * the flag reads back as 0. |
| 975 | */ |
Ben Widawsky | 8d09c81 | 2015-03-11 11:23:12 +0200 | [diff] [blame] | 976 | /* WaDisableMaskBasedCammingInRCC:sklC,bxtA */ |
| 977 | if (INTEL_REVID(dev) == SKL_REVID_C0 || IS_BROXTON(dev)) |
Ben Widawsky | 38a39a7 | 2015-03-11 10:54:53 +0200 | [diff] [blame] | 978 | WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0, |
| 979 | PIXEL_MASK_CAMMING_DISABLE); |
| 980 | |
Hoath, Nicholas | 3b10653 | 2015-02-05 10:47:16 +0000 | [diff] [blame] | 981 | return 0; |
| 982 | } |
| 983 | |
Damien Lespiau | b766879 | 2015-02-14 18:30:29 +0000 | [diff] [blame] | 984 | static int skl_tune_iz_hashing(struct intel_engine_cs *ring) |
Damien Lespiau | 8d20549 | 2015-02-09 19:33:15 +0000 | [diff] [blame] | 985 | { |
Damien Lespiau | b766879 | 2015-02-14 18:30:29 +0000 | [diff] [blame] | 986 | struct drm_device *dev = ring->dev; |
| 987 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 988 | u8 vals[3] = { 0, 0, 0 }; |
| 989 | unsigned int i; |
| 990 | |
| 991 | for (i = 0; i < 3; i++) { |
| 992 | u8 ss; |
| 993 | |
| 994 | /* |
| 995 | * Only consider slices where one, and only one, subslice has 7 |
| 996 | * EUs |
| 997 | */ |
| 998 | if (hweight8(dev_priv->info.subslice_7eu[i]) != 1) |
| 999 | continue; |
| 1000 | |
| 1001 | /* |
| 1002 | * subslice_7eu[i] != 0 (because of the check above) and |
| 1003 | * ss_max == 4 (maximum number of subslices possible per slice) |
| 1004 | * |
| 1005 | * -> 0 <= ss <= 3; |
| 1006 | */ |
| 1007 | ss = ffs(dev_priv->info.subslice_7eu[i]) - 1; |
| 1008 | vals[i] = 3 - ss; |
| 1009 | } |
| 1010 | |
| 1011 | if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0) |
| 1012 | return 0; |
| 1013 | |
| 1014 | /* Tune IZ hashing. See intel_device_info_runtime_init() */ |
| 1015 | WA_SET_FIELD_MASKED(GEN7_GT_MODE, |
| 1016 | GEN9_IZ_HASHING_MASK(2) | |
| 1017 | GEN9_IZ_HASHING_MASK(1) | |
| 1018 | GEN9_IZ_HASHING_MASK(0), |
| 1019 | GEN9_IZ_HASHING(2, vals[2]) | |
| 1020 | GEN9_IZ_HASHING(1, vals[1]) | |
| 1021 | GEN9_IZ_HASHING(0, vals[0])); |
Damien Lespiau | 8d20549 | 2015-02-09 19:33:15 +0000 | [diff] [blame] | 1022 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1023 | return 0; |
| 1024 | } |
| 1025 | |
Damien Lespiau | b766879 | 2015-02-14 18:30:29 +0000 | [diff] [blame] | 1026 | |
Damien Lespiau | 8d20549 | 2015-02-09 19:33:15 +0000 | [diff] [blame] | 1027 | static int skl_init_workarounds(struct intel_engine_cs *ring) |
| 1028 | { |
Damien Lespiau | d0bbbc4 | 2015-02-09 19:33:16 +0000 | [diff] [blame] | 1029 | struct drm_device *dev = ring->dev; |
| 1030 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1031 | |
Damien Lespiau | 8d20549 | 2015-02-09 19:33:15 +0000 | [diff] [blame] | 1032 | gen9_init_workarounds(ring); |
| 1033 | |
Damien Lespiau | d0bbbc4 | 2015-02-09 19:33:16 +0000 | [diff] [blame] | 1034 | /* WaDisablePowerCompilerClockGating:skl */ |
| 1035 | if (INTEL_REVID(dev) == SKL_REVID_B0) |
| 1036 | WA_SET_BIT_MASKED(HIZ_CHICKEN, |
| 1037 | BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE); |
| 1038 | |
Damien Lespiau | b766879 | 2015-02-14 18:30:29 +0000 | [diff] [blame] | 1039 | return skl_tune_iz_hashing(ring); |
Damien Lespiau | 8d20549 | 2015-02-09 19:33:15 +0000 | [diff] [blame] | 1040 | } |
| 1041 | |
Nick Hoath | cae0437 | 2015-03-17 11:39:38 +0200 | [diff] [blame] | 1042 | static int bxt_init_workarounds(struct intel_engine_cs *ring) |
| 1043 | { |
Nick Hoath | dfb601e | 2015-04-10 13:12:24 +0100 | [diff] [blame^] | 1044 | struct drm_device *dev = ring->dev; |
| 1045 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1046 | |
Nick Hoath | cae0437 | 2015-03-17 11:39:38 +0200 | [diff] [blame] | 1047 | gen9_init_workarounds(ring); |
| 1048 | |
Nick Hoath | dfb601e | 2015-04-10 13:12:24 +0100 | [diff] [blame^] | 1049 | /* WaDisableThreadStallDopClockGating:bxt */ |
| 1050 | WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, |
| 1051 | STALL_DOP_GATING_DISABLE); |
| 1052 | |
Nick Hoath | cae0437 | 2015-03-17 11:39:38 +0200 | [diff] [blame] | 1053 | return 0; |
| 1054 | } |
| 1055 | |
Michel Thierry | 771b9a5 | 2014-11-11 16:47:33 +0000 | [diff] [blame] | 1056 | int init_workarounds_ring(struct intel_engine_cs *ring) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1057 | { |
| 1058 | struct drm_device *dev = ring->dev; |
| 1059 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1060 | |
| 1061 | WARN_ON(ring->id != RCS); |
| 1062 | |
| 1063 | dev_priv->workarounds.count = 0; |
| 1064 | |
| 1065 | if (IS_BROADWELL(dev)) |
| 1066 | return bdw_init_workarounds(ring); |
| 1067 | |
| 1068 | if (IS_CHERRYVIEW(dev)) |
| 1069 | return chv_init_workarounds(ring); |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 1070 | |
Damien Lespiau | 8d20549 | 2015-02-09 19:33:15 +0000 | [diff] [blame] | 1071 | if (IS_SKYLAKE(dev)) |
| 1072 | return skl_init_workarounds(ring); |
Nick Hoath | cae0437 | 2015-03-17 11:39:38 +0200 | [diff] [blame] | 1073 | |
| 1074 | if (IS_BROXTON(dev)) |
| 1075 | return bxt_init_workarounds(ring); |
Hoath, Nicholas | 3b10653 | 2015-02-05 10:47:16 +0000 | [diff] [blame] | 1076 | |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 1077 | return 0; |
| 1078 | } |
| 1079 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1080 | static int init_render_ring(struct intel_engine_cs *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1081 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1082 | struct drm_device *dev = ring->dev; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1083 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1084 | int ret = init_ring_common(ring); |
Konrad Zapalowicz | 9c33baa | 2014-06-19 19:07:15 +0200 | [diff] [blame] | 1085 | if (ret) |
| 1086 | return ret; |
Zhenyu Wang | a69ffdb | 2010-08-30 16:12:42 +0800 | [diff] [blame] | 1087 | |
Akash Goel | 61a563a | 2014-03-25 18:01:50 +0530 | [diff] [blame] | 1088 | /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */ |
| 1089 | if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 1090 | I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH)); |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 1091 | |
| 1092 | /* We need to disable the AsyncFlip performance optimisations in order |
| 1093 | * to use MI_WAIT_FOR_EVENT within the CS. It should already be |
| 1094 | * programmed to '1' on all products. |
Damien Lespiau | 8693a82 | 2013-05-03 18:48:11 +0100 | [diff] [blame] | 1095 | * |
Ville Syrjälä | b3f797a | 2014-04-28 14:31:09 +0300 | [diff] [blame] | 1096 | * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 1097 | */ |
Imre Deak | fbdcb06 | 2013-02-13 15:27:34 +0000 | [diff] [blame] | 1098 | if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9) |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 1099 | I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE)); |
| 1100 | |
Chris Wilson | f05bb0c | 2013-01-20 16:33:32 +0000 | [diff] [blame] | 1101 | /* Required for the hardware to program scanline values for waiting */ |
Akash Goel | 01fa030 | 2014-03-24 23:00:04 +0530 | [diff] [blame] | 1102 | /* WaEnableFlushTlbInvalidationMode:snb */ |
Chris Wilson | f05bb0c | 2013-01-20 16:33:32 +0000 | [diff] [blame] | 1103 | if (INTEL_INFO(dev)->gen == 6) |
| 1104 | I915_WRITE(GFX_MODE, |
Chris Wilson | aa83e30 | 2014-03-21 17:18:54 +0000 | [diff] [blame] | 1105 | _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT)); |
Chris Wilson | f05bb0c | 2013-01-20 16:33:32 +0000 | [diff] [blame] | 1106 | |
Akash Goel | 01fa030 | 2014-03-24 23:00:04 +0530 | [diff] [blame] | 1107 | /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */ |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 1108 | if (IS_GEN7(dev)) |
| 1109 | I915_WRITE(GFX_MODE_GEN7, |
Akash Goel | 01fa030 | 2014-03-24 23:00:04 +0530 | [diff] [blame] | 1110 | _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) | |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 1111 | _MASKED_BIT_ENABLE(GFX_REPLAY_MODE)); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1112 | |
Daniel Vetter | 5e13a0c | 2012-05-08 13:39:59 +0200 | [diff] [blame] | 1113 | if (IS_GEN6(dev)) { |
Kenneth Graunke | 3a69ddd | 2012-04-27 12:44:41 -0700 | [diff] [blame] | 1114 | /* From the Sandybridge PRM, volume 1 part 3, page 24: |
| 1115 | * "If this bit is set, STCunit will have LRA as replacement |
| 1116 | * policy. [...] This bit must be reset. LRA replacement |
| 1117 | * policy is not supported." |
| 1118 | */ |
| 1119 | I915_WRITE(CACHE_MODE_0, |
Daniel Vetter | 5e13a0c | 2012-05-08 13:39:59 +0200 | [diff] [blame] | 1120 | _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB)); |
Ben Widawsky | 84f9f93 | 2011-12-12 19:21:58 -0800 | [diff] [blame] | 1121 | } |
| 1122 | |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 1123 | if (INTEL_INFO(dev)->gen >= 6) |
| 1124 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING)); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1125 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 1126 | if (HAS_L3_DPF(dev)) |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1127 | I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev)); |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 1128 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1129 | return init_workarounds_ring(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1130 | } |
| 1131 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1132 | static void render_ring_cleanup(struct intel_engine_cs *ring) |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1133 | { |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1134 | struct drm_device *dev = ring->dev; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1135 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1136 | |
| 1137 | if (dev_priv->semaphore_obj) { |
| 1138 | i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj); |
| 1139 | drm_gem_object_unreference(&dev_priv->semaphore_obj->base); |
| 1140 | dev_priv->semaphore_obj = NULL; |
| 1141 | } |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1142 | |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1143 | intel_fini_pipe_control(ring); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1144 | } |
| 1145 | |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1146 | static int gen8_rcs_signal(struct intel_engine_cs *signaller, |
| 1147 | unsigned int num_dwords) |
| 1148 | { |
| 1149 | #define MBOX_UPDATE_DWORDS 8 |
| 1150 | struct drm_device *dev = signaller->dev; |
| 1151 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1152 | struct intel_engine_cs *waiter; |
| 1153 | int i, ret, num_rings; |
| 1154 | |
| 1155 | num_rings = hweight32(INTEL_INFO(dev)->ring_mask); |
| 1156 | num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS; |
| 1157 | #undef MBOX_UPDATE_DWORDS |
| 1158 | |
| 1159 | ret = intel_ring_begin(signaller, num_dwords); |
| 1160 | if (ret) |
| 1161 | return ret; |
| 1162 | |
| 1163 | for_each_ring(waiter, dev_priv, i) { |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1164 | u32 seqno; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1165 | u64 gtt_offset = signaller->semaphore.signal_ggtt[i]; |
| 1166 | if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID) |
| 1167 | continue; |
| 1168 | |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1169 | seqno = i915_gem_request_get_seqno( |
| 1170 | signaller->outstanding_lazy_request); |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1171 | intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6)); |
| 1172 | intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB | |
| 1173 | PIPE_CONTROL_QW_WRITE | |
| 1174 | PIPE_CONTROL_FLUSH_ENABLE); |
| 1175 | intel_ring_emit(signaller, lower_32_bits(gtt_offset)); |
| 1176 | intel_ring_emit(signaller, upper_32_bits(gtt_offset)); |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1177 | intel_ring_emit(signaller, seqno); |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1178 | intel_ring_emit(signaller, 0); |
| 1179 | intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL | |
| 1180 | MI_SEMAPHORE_TARGET(waiter->id)); |
| 1181 | intel_ring_emit(signaller, 0); |
| 1182 | } |
| 1183 | |
| 1184 | return 0; |
| 1185 | } |
| 1186 | |
| 1187 | static int gen8_xcs_signal(struct intel_engine_cs *signaller, |
| 1188 | unsigned int num_dwords) |
| 1189 | { |
| 1190 | #define MBOX_UPDATE_DWORDS 6 |
| 1191 | struct drm_device *dev = signaller->dev; |
| 1192 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1193 | struct intel_engine_cs *waiter; |
| 1194 | int i, ret, num_rings; |
| 1195 | |
| 1196 | num_rings = hweight32(INTEL_INFO(dev)->ring_mask); |
| 1197 | num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS; |
| 1198 | #undef MBOX_UPDATE_DWORDS |
| 1199 | |
| 1200 | ret = intel_ring_begin(signaller, num_dwords); |
| 1201 | if (ret) |
| 1202 | return ret; |
| 1203 | |
| 1204 | for_each_ring(waiter, dev_priv, i) { |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1205 | u32 seqno; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1206 | u64 gtt_offset = signaller->semaphore.signal_ggtt[i]; |
| 1207 | if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID) |
| 1208 | continue; |
| 1209 | |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1210 | seqno = i915_gem_request_get_seqno( |
| 1211 | signaller->outstanding_lazy_request); |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1212 | intel_ring_emit(signaller, (MI_FLUSH_DW + 1) | |
| 1213 | MI_FLUSH_DW_OP_STOREDW); |
| 1214 | intel_ring_emit(signaller, lower_32_bits(gtt_offset) | |
| 1215 | MI_FLUSH_DW_USE_GTT); |
| 1216 | intel_ring_emit(signaller, upper_32_bits(gtt_offset)); |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1217 | intel_ring_emit(signaller, seqno); |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1218 | intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL | |
| 1219 | MI_SEMAPHORE_TARGET(waiter->id)); |
| 1220 | intel_ring_emit(signaller, 0); |
| 1221 | } |
| 1222 | |
| 1223 | return 0; |
| 1224 | } |
| 1225 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1226 | static int gen6_signal(struct intel_engine_cs *signaller, |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 1227 | unsigned int num_dwords) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1228 | { |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 1229 | struct drm_device *dev = signaller->dev; |
| 1230 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1231 | struct intel_engine_cs *useless; |
Ben Widawsky | a1444b7 | 2014-06-30 09:53:35 -0700 | [diff] [blame] | 1232 | int i, ret, num_rings; |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 1233 | |
Ben Widawsky | a1444b7 | 2014-06-30 09:53:35 -0700 | [diff] [blame] | 1234 | #define MBOX_UPDATE_DWORDS 3 |
| 1235 | num_rings = hweight32(INTEL_INFO(dev)->ring_mask); |
| 1236 | num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2); |
| 1237 | #undef MBOX_UPDATE_DWORDS |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 1238 | |
| 1239 | ret = intel_ring_begin(signaller, num_dwords); |
| 1240 | if (ret) |
| 1241 | return ret; |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 1242 | |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 1243 | for_each_ring(useless, dev_priv, i) { |
| 1244 | u32 mbox_reg = signaller->semaphore.mbox.signal[i]; |
| 1245 | if (mbox_reg != GEN6_NOSYNC) { |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1246 | u32 seqno = i915_gem_request_get_seqno( |
| 1247 | signaller->outstanding_lazy_request); |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 1248 | intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1)); |
| 1249 | intel_ring_emit(signaller, mbox_reg); |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1250 | intel_ring_emit(signaller, seqno); |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 1251 | } |
| 1252 | } |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 1253 | |
Ben Widawsky | a1444b7 | 2014-06-30 09:53:35 -0700 | [diff] [blame] | 1254 | /* If num_dwords was rounded, make sure the tail pointer is correct */ |
| 1255 | if (num_rings % 2 == 0) |
| 1256 | intel_ring_emit(signaller, MI_NOOP); |
| 1257 | |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 1258 | return 0; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1259 | } |
| 1260 | |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1261 | /** |
| 1262 | * gen6_add_request - Update the semaphore mailbox registers |
| 1263 | * |
| 1264 | * @ring - ring that is adding a request |
| 1265 | * @seqno - return seqno stuck into the ring |
| 1266 | * |
| 1267 | * Update the mailbox registers in the *other* rings with the current seqno. |
| 1268 | * This acts like a signal in the canonical semaphore. |
| 1269 | */ |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1270 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1271 | gen6_add_request(struct intel_engine_cs *ring) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1272 | { |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 1273 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1274 | |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 1275 | if (ring->semaphore.signal) |
| 1276 | ret = ring->semaphore.signal(ring, 4); |
| 1277 | else |
| 1278 | ret = intel_ring_begin(ring, 4); |
| 1279 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1280 | if (ret) |
| 1281 | return ret; |
| 1282 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1283 | intel_ring_emit(ring, MI_STORE_DWORD_INDEX); |
| 1284 | intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT); |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1285 | intel_ring_emit(ring, |
| 1286 | i915_gem_request_get_seqno(ring->outstanding_lazy_request)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1287 | intel_ring_emit(ring, MI_USER_INTERRUPT); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 1288 | __intel_ring_advance(ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1289 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1290 | return 0; |
| 1291 | } |
| 1292 | |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1293 | static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev, |
| 1294 | u32 seqno) |
| 1295 | { |
| 1296 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1297 | return dev_priv->last_seqno < seqno; |
| 1298 | } |
| 1299 | |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1300 | /** |
| 1301 | * intel_ring_sync - sync the waiter to the signaller on seqno |
| 1302 | * |
| 1303 | * @waiter - ring that is waiting |
| 1304 | * @signaller - ring which has, or will signal |
| 1305 | * @seqno - seqno which the waiter will block on |
| 1306 | */ |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 1307 | |
| 1308 | static int |
| 1309 | gen8_ring_sync(struct intel_engine_cs *waiter, |
| 1310 | struct intel_engine_cs *signaller, |
| 1311 | u32 seqno) |
| 1312 | { |
| 1313 | struct drm_i915_private *dev_priv = waiter->dev->dev_private; |
| 1314 | int ret; |
| 1315 | |
| 1316 | ret = intel_ring_begin(waiter, 4); |
| 1317 | if (ret) |
| 1318 | return ret; |
| 1319 | |
| 1320 | intel_ring_emit(waiter, MI_SEMAPHORE_WAIT | |
| 1321 | MI_SEMAPHORE_GLOBAL_GTT | |
Ben Widawsky | bae4fcd | 2014-06-30 09:53:43 -0700 | [diff] [blame] | 1322 | MI_SEMAPHORE_POLL | |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 1323 | MI_SEMAPHORE_SAD_GTE_SDD); |
| 1324 | intel_ring_emit(waiter, seqno); |
| 1325 | intel_ring_emit(waiter, |
| 1326 | lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id))); |
| 1327 | intel_ring_emit(waiter, |
| 1328 | upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id))); |
| 1329 | intel_ring_advance(waiter); |
| 1330 | return 0; |
| 1331 | } |
| 1332 | |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1333 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1334 | gen6_ring_sync(struct intel_engine_cs *waiter, |
| 1335 | struct intel_engine_cs *signaller, |
Daniel Vetter | 686cb5f | 2012-04-11 22:12:52 +0200 | [diff] [blame] | 1336 | u32 seqno) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1337 | { |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1338 | u32 dw1 = MI_SEMAPHORE_MBOX | |
| 1339 | MI_SEMAPHORE_COMPARE | |
| 1340 | MI_SEMAPHORE_REGISTER; |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 1341 | u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id]; |
| 1342 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1343 | |
Ben Widawsky | 1500f7e | 2012-04-11 11:18:21 -0700 | [diff] [blame] | 1344 | /* Throughout all of the GEM code, seqno passed implies our current |
| 1345 | * seqno is >= the last seqno executed. However for hardware the |
| 1346 | * comparison is strictly greater than. |
| 1347 | */ |
| 1348 | seqno -= 1; |
| 1349 | |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 1350 | WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID); |
Daniel Vetter | 686cb5f | 2012-04-11 22:12:52 +0200 | [diff] [blame] | 1351 | |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1352 | ret = intel_ring_begin(waiter, 4); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1353 | if (ret) |
| 1354 | return ret; |
| 1355 | |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1356 | /* If seqno wrap happened, omit the wait with no-ops */ |
| 1357 | if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) { |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 1358 | intel_ring_emit(waiter, dw1 | wait_mbox); |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1359 | intel_ring_emit(waiter, seqno); |
| 1360 | intel_ring_emit(waiter, 0); |
| 1361 | intel_ring_emit(waiter, MI_NOOP); |
| 1362 | } else { |
| 1363 | intel_ring_emit(waiter, MI_NOOP); |
| 1364 | intel_ring_emit(waiter, MI_NOOP); |
| 1365 | intel_ring_emit(waiter, MI_NOOP); |
| 1366 | intel_ring_emit(waiter, MI_NOOP); |
| 1367 | } |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1368 | intel_ring_advance(waiter); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1369 | |
| 1370 | return 0; |
| 1371 | } |
| 1372 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1373 | #define PIPE_CONTROL_FLUSH(ring__, addr__) \ |
| 1374 | do { \ |
Kenneth Graunke | fcbc34e | 2011-10-11 23:41:08 +0200 | [diff] [blame] | 1375 | intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \ |
| 1376 | PIPE_CONTROL_DEPTH_STALL); \ |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1377 | intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \ |
| 1378 | intel_ring_emit(ring__, 0); \ |
| 1379 | intel_ring_emit(ring__, 0); \ |
| 1380 | } while (0) |
| 1381 | |
| 1382 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1383 | pc_render_add_request(struct intel_engine_cs *ring) |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1384 | { |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1385 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1386 | int ret; |
| 1387 | |
| 1388 | /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently |
| 1389 | * incoherent with writes to memory, i.e. completely fubar, |
| 1390 | * so we need to use PIPE_NOTIFY instead. |
| 1391 | * |
| 1392 | * However, we also need to workaround the qword write |
| 1393 | * incoherence by flushing the 6 PIPE_NOTIFY buffers out to |
| 1394 | * memory before requesting an interrupt. |
| 1395 | */ |
| 1396 | ret = intel_ring_begin(ring, 32); |
| 1397 | if (ret) |
| 1398 | return ret; |
| 1399 | |
Kenneth Graunke | fcbc34e | 2011-10-11 23:41:08 +0200 | [diff] [blame] | 1400 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | |
Kenneth Graunke | 9d971b3 | 2011-10-11 23:41:09 +0200 | [diff] [blame] | 1401 | PIPE_CONTROL_WRITE_FLUSH | |
| 1402 | PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE); |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 1403 | intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT); |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1404 | intel_ring_emit(ring, |
| 1405 | i915_gem_request_get_seqno(ring->outstanding_lazy_request)); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1406 | intel_ring_emit(ring, 0); |
| 1407 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1408 | scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */ |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1409 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1410 | scratch_addr += 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1411 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1412 | scratch_addr += 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1413 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1414 | scratch_addr += 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1415 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1416 | scratch_addr += 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1417 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1418 | |
Kenneth Graunke | fcbc34e | 2011-10-11 23:41:08 +0200 | [diff] [blame] | 1419 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | |
Kenneth Graunke | 9d971b3 | 2011-10-11 23:41:09 +0200 | [diff] [blame] | 1420 | PIPE_CONTROL_WRITE_FLUSH | |
| 1421 | PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1422 | PIPE_CONTROL_NOTIFY); |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 1423 | intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT); |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1424 | intel_ring_emit(ring, |
| 1425 | i915_gem_request_get_seqno(ring->outstanding_lazy_request)); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1426 | intel_ring_emit(ring, 0); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 1427 | __intel_ring_advance(ring); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1428 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1429 | return 0; |
| 1430 | } |
| 1431 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1432 | static u32 |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1433 | gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency) |
Daniel Vetter | 4cd53c0 | 2012-12-14 16:01:25 +0100 | [diff] [blame] | 1434 | { |
Daniel Vetter | 4cd53c0 | 2012-12-14 16:01:25 +0100 | [diff] [blame] | 1435 | /* Workaround to force correct ordering between irq and seqno writes on |
| 1436 | * ivb (and maybe also on snb) by reading from a CS register (like |
| 1437 | * ACTHD) before reading the status page. */ |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 1438 | if (!lazy_coherency) { |
| 1439 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 1440 | POSTING_READ(RING_ACTHD(ring->mmio_base)); |
| 1441 | } |
| 1442 | |
Daniel Vetter | 4cd53c0 | 2012-12-14 16:01:25 +0100 | [diff] [blame] | 1443 | return intel_read_status_page(ring, I915_GEM_HWS_INDEX); |
| 1444 | } |
| 1445 | |
| 1446 | static u32 |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1447 | ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1448 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1449 | return intel_read_status_page(ring, I915_GEM_HWS_INDEX); |
| 1450 | } |
| 1451 | |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1452 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1453 | ring_set_seqno(struct intel_engine_cs *ring, u32 seqno) |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1454 | { |
| 1455 | intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno); |
| 1456 | } |
| 1457 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1458 | static u32 |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1459 | pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency) |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1460 | { |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 1461 | return ring->scratch.cpu_page[0]; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1462 | } |
| 1463 | |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1464 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1465 | pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno) |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1466 | { |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 1467 | ring->scratch.cpu_page[0] = seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1468 | } |
| 1469 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1470 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1471 | gen5_ring_get_irq(struct intel_engine_cs *ring) |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1472 | { |
| 1473 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1474 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1475 | unsigned long flags; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1476 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1477 | if (WARN_ON(!intel_irqs_enabled(dev_priv))) |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1478 | return false; |
| 1479 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1480 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Paulo Zanoni | 43eaea1 | 2013-08-06 18:57:12 -0300 | [diff] [blame] | 1481 | if (ring->irq_refcount++ == 0) |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1482 | gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask); |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1483 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1484 | |
| 1485 | return true; |
| 1486 | } |
| 1487 | |
| 1488 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1489 | gen5_ring_put_irq(struct intel_engine_cs *ring) |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1490 | { |
| 1491 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1492 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1493 | unsigned long flags; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1494 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1495 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Paulo Zanoni | 43eaea1 | 2013-08-06 18:57:12 -0300 | [diff] [blame] | 1496 | if (--ring->irq_refcount == 0) |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1497 | gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask); |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1498 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1499 | } |
| 1500 | |
| 1501 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1502 | i9xx_ring_get_irq(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1503 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1504 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1505 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1506 | unsigned long flags; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1507 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1508 | if (!intel_irqs_enabled(dev_priv)) |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1509 | return false; |
| 1510 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1511 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1512 | if (ring->irq_refcount++ == 0) { |
Daniel Vetter | f637fde | 2012-04-11 22:12:59 +0200 | [diff] [blame] | 1513 | dev_priv->irq_mask &= ~ring->irq_enable_mask; |
| 1514 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 1515 | POSTING_READ(IMR); |
| 1516 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1517 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1518 | |
| 1519 | return true; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1520 | } |
| 1521 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1522 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1523 | i9xx_ring_put_irq(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1524 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1525 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1526 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1527 | unsigned long flags; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1528 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1529 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1530 | if (--ring->irq_refcount == 0) { |
Daniel Vetter | f637fde | 2012-04-11 22:12:59 +0200 | [diff] [blame] | 1531 | dev_priv->irq_mask |= ring->irq_enable_mask; |
| 1532 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 1533 | POSTING_READ(IMR); |
| 1534 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1535 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1536 | } |
| 1537 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1538 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1539 | i8xx_ring_get_irq(struct intel_engine_cs *ring) |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1540 | { |
| 1541 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1542 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1543 | unsigned long flags; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1544 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1545 | if (!intel_irqs_enabled(dev_priv)) |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1546 | return false; |
| 1547 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1548 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1549 | if (ring->irq_refcount++ == 0) { |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1550 | dev_priv->irq_mask &= ~ring->irq_enable_mask; |
| 1551 | I915_WRITE16(IMR, dev_priv->irq_mask); |
| 1552 | POSTING_READ16(IMR); |
| 1553 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1554 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1555 | |
| 1556 | return true; |
| 1557 | } |
| 1558 | |
| 1559 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1560 | i8xx_ring_put_irq(struct intel_engine_cs *ring) |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1561 | { |
| 1562 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1563 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1564 | unsigned long flags; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1565 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1566 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1567 | if (--ring->irq_refcount == 0) { |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1568 | dev_priv->irq_mask |= ring->irq_enable_mask; |
| 1569 | I915_WRITE16(IMR, dev_priv->irq_mask); |
| 1570 | POSTING_READ16(IMR); |
| 1571 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1572 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1573 | } |
| 1574 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1575 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1576 | bsd_ring_flush(struct intel_engine_cs *ring, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1577 | u32 invalidate_domains, |
| 1578 | u32 flush_domains) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1579 | { |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1580 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1581 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1582 | ret = intel_ring_begin(ring, 2); |
| 1583 | if (ret) |
| 1584 | return ret; |
| 1585 | |
| 1586 | intel_ring_emit(ring, MI_FLUSH); |
| 1587 | intel_ring_emit(ring, MI_NOOP); |
| 1588 | intel_ring_advance(ring); |
| 1589 | return 0; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1590 | } |
| 1591 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1592 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1593 | i9xx_add_request(struct intel_engine_cs *ring) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1594 | { |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1595 | int ret; |
| 1596 | |
| 1597 | ret = intel_ring_begin(ring, 4); |
| 1598 | if (ret) |
| 1599 | return ret; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 1600 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1601 | intel_ring_emit(ring, MI_STORE_DWORD_INDEX); |
| 1602 | intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT); |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 1603 | intel_ring_emit(ring, |
| 1604 | i915_gem_request_get_seqno(ring->outstanding_lazy_request)); |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1605 | intel_ring_emit(ring, MI_USER_INTERRUPT); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 1606 | __intel_ring_advance(ring); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1607 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1608 | return 0; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1609 | } |
| 1610 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1611 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1612 | gen6_ring_get_irq(struct intel_engine_cs *ring) |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1613 | { |
| 1614 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1615 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1616 | unsigned long flags; |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1617 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1618 | if (WARN_ON(!intel_irqs_enabled(dev_priv))) |
| 1619 | return false; |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1620 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1621 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1622 | if (ring->irq_refcount++ == 0) { |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 1623 | if (HAS_L3_DPF(dev) && ring->id == RCS) |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 1624 | I915_WRITE_IMR(ring, |
| 1625 | ~(ring->irq_enable_mask | |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1626 | GT_PARITY_ERROR(dev))); |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 1627 | else |
| 1628 | I915_WRITE_IMR(ring, ~ring->irq_enable_mask); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1629 | gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask); |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1630 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1631 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1632 | |
| 1633 | return true; |
| 1634 | } |
| 1635 | |
| 1636 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1637 | gen6_ring_put_irq(struct intel_engine_cs *ring) |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1638 | { |
| 1639 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1640 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1641 | unsigned long flags; |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1642 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1643 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1644 | if (--ring->irq_refcount == 0) { |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 1645 | if (HAS_L3_DPF(dev) && ring->id == RCS) |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1646 | I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev)); |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 1647 | else |
| 1648 | I915_WRITE_IMR(ring, ~0); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1649 | gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1650 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1651 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1652 | } |
| 1653 | |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1654 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1655 | hsw_vebox_get_irq(struct intel_engine_cs *ring) |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1656 | { |
| 1657 | struct drm_device *dev = ring->dev; |
| 1658 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1659 | unsigned long flags; |
| 1660 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1661 | if (WARN_ON(!intel_irqs_enabled(dev_priv))) |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1662 | return false; |
| 1663 | |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1664 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1665 | if (ring->irq_refcount++ == 0) { |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1666 | I915_WRITE_IMR(ring, ~ring->irq_enable_mask); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1667 | gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask); |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1668 | } |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1669 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1670 | |
| 1671 | return true; |
| 1672 | } |
| 1673 | |
| 1674 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1675 | hsw_vebox_put_irq(struct intel_engine_cs *ring) |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1676 | { |
| 1677 | struct drm_device *dev = ring->dev; |
| 1678 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1679 | unsigned long flags; |
| 1680 | |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1681 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1682 | if (--ring->irq_refcount == 0) { |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1683 | I915_WRITE_IMR(ring, ~0); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1684 | gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask); |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1685 | } |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1686 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1687 | } |
| 1688 | |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1689 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1690 | gen8_ring_get_irq(struct intel_engine_cs *ring) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1691 | { |
| 1692 | struct drm_device *dev = ring->dev; |
| 1693 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1694 | unsigned long flags; |
| 1695 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1696 | if (WARN_ON(!intel_irqs_enabled(dev_priv))) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1697 | return false; |
| 1698 | |
| 1699 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 1700 | if (ring->irq_refcount++ == 0) { |
| 1701 | if (HAS_L3_DPF(dev) && ring->id == RCS) { |
| 1702 | I915_WRITE_IMR(ring, |
| 1703 | ~(ring->irq_enable_mask | |
| 1704 | GT_RENDER_L3_PARITY_ERROR_INTERRUPT)); |
| 1705 | } else { |
| 1706 | I915_WRITE_IMR(ring, ~ring->irq_enable_mask); |
| 1707 | } |
| 1708 | POSTING_READ(RING_IMR(ring->mmio_base)); |
| 1709 | } |
| 1710 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 1711 | |
| 1712 | return true; |
| 1713 | } |
| 1714 | |
| 1715 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1716 | gen8_ring_put_irq(struct intel_engine_cs *ring) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1717 | { |
| 1718 | struct drm_device *dev = ring->dev; |
| 1719 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1720 | unsigned long flags; |
| 1721 | |
| 1722 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 1723 | if (--ring->irq_refcount == 0) { |
| 1724 | if (HAS_L3_DPF(dev) && ring->id == RCS) { |
| 1725 | I915_WRITE_IMR(ring, |
| 1726 | ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT); |
| 1727 | } else { |
| 1728 | I915_WRITE_IMR(ring, ~0); |
| 1729 | } |
| 1730 | POSTING_READ(RING_IMR(ring->mmio_base)); |
| 1731 | } |
| 1732 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 1733 | } |
| 1734 | |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1735 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1736 | i965_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 1737 | u64 offset, u32 length, |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1738 | unsigned dispatch_flags) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1739 | { |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 1740 | int ret; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1741 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 1742 | ret = intel_ring_begin(ring, 2); |
| 1743 | if (ret) |
| 1744 | return ret; |
| 1745 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1746 | intel_ring_emit(ring, |
Chris Wilson | 65f5687 | 2012-04-17 16:38:12 +0100 | [diff] [blame] | 1747 | MI_BATCH_BUFFER_START | |
| 1748 | MI_BATCH_GTT | |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1749 | (dispatch_flags & I915_DISPATCH_SECURE ? |
| 1750 | 0 : MI_BATCH_NON_SECURE_I965)); |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1751 | intel_ring_emit(ring, offset); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1752 | intel_ring_advance(ring); |
| 1753 | |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1754 | return 0; |
| 1755 | } |
| 1756 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1757 | /* Just userspace ABI convention to limit the wa batch bo to a resonable size */ |
| 1758 | #define I830_BATCH_LIMIT (256*1024) |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1759 | #define I830_TLB_ENTRIES (2) |
| 1760 | #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1761 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1762 | i830_dispatch_execbuffer(struct intel_engine_cs *ring, |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1763 | u64 offset, u32 len, |
| 1764 | unsigned dispatch_flags) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1765 | { |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1766 | u32 cs_offset = ring->scratch.gtt_offset; |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1767 | int ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1768 | |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1769 | ret = intel_ring_begin(ring, 6); |
| 1770 | if (ret) |
| 1771 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1772 | |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1773 | /* Evict the invalid PTE TLBs */ |
| 1774 | intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA); |
| 1775 | intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096); |
| 1776 | intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */ |
| 1777 | intel_ring_emit(ring, cs_offset); |
| 1778 | intel_ring_emit(ring, 0xdeadbeef); |
| 1779 | intel_ring_emit(ring, MI_NOOP); |
| 1780 | intel_ring_advance(ring); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1781 | |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1782 | if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) { |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1783 | if (len > I830_BATCH_LIMIT) |
| 1784 | return -ENOSPC; |
| 1785 | |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1786 | ret = intel_ring_begin(ring, 6 + 2); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1787 | if (ret) |
| 1788 | return ret; |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1789 | |
| 1790 | /* Blit the batch (which has now all relocs applied) to the |
| 1791 | * stable batch scratch bo area (so that the CS never |
| 1792 | * stumbles over its tlb invalidation bug) ... |
| 1793 | */ |
| 1794 | intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA); |
| 1795 | intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096); |
Chris Wilson | 611a7a4 | 2014-09-12 07:37:42 +0100 | [diff] [blame] | 1796 | intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1797 | intel_ring_emit(ring, cs_offset); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1798 | intel_ring_emit(ring, 4096); |
| 1799 | intel_ring_emit(ring, offset); |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1800 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1801 | intel_ring_emit(ring, MI_FLUSH); |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1802 | intel_ring_emit(ring, MI_NOOP); |
| 1803 | intel_ring_advance(ring); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1804 | |
| 1805 | /* ... and execute it. */ |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1806 | offset = cs_offset; |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1807 | } |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 1808 | |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1809 | ret = intel_ring_begin(ring, 4); |
| 1810 | if (ret) |
| 1811 | return ret; |
| 1812 | |
| 1813 | intel_ring_emit(ring, MI_BATCH_BUFFER); |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1814 | intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ? |
| 1815 | 0 : MI_BATCH_NON_SECURE)); |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1816 | intel_ring_emit(ring, offset + len - 8); |
| 1817 | intel_ring_emit(ring, MI_NOOP); |
| 1818 | intel_ring_advance(ring); |
| 1819 | |
Daniel Vetter | fb3256d | 2012-04-11 22:12:56 +0200 | [diff] [blame] | 1820 | return 0; |
| 1821 | } |
| 1822 | |
| 1823 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1824 | i915_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 1825 | u64 offset, u32 len, |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1826 | unsigned dispatch_flags) |
Daniel Vetter | fb3256d | 2012-04-11 22:12:56 +0200 | [diff] [blame] | 1827 | { |
| 1828 | int ret; |
| 1829 | |
| 1830 | ret = intel_ring_begin(ring, 2); |
| 1831 | if (ret) |
| 1832 | return ret; |
| 1833 | |
Chris Wilson | 65f5687 | 2012-04-17 16:38:12 +0100 | [diff] [blame] | 1834 | intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT); |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1835 | intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ? |
| 1836 | 0 : MI_BATCH_NON_SECURE)); |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1837 | intel_ring_advance(ring); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1838 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1839 | return 0; |
| 1840 | } |
| 1841 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1842 | static void cleanup_status_page(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1843 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1844 | struct drm_i915_gem_object *obj; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1845 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1846 | obj = ring->status_page.obj; |
| 1847 | if (obj == NULL) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1848 | return; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1849 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1850 | kunmap(sg_page(obj->pages->sgl)); |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 1851 | i915_gem_object_ggtt_unpin(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1852 | drm_gem_object_unreference(&obj->base); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1853 | ring->status_page.obj = NULL; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1854 | } |
| 1855 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1856 | static int init_status_page(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1857 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1858 | struct drm_i915_gem_object *obj; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1859 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1860 | if ((obj = ring->status_page.obj) == NULL) { |
Chris Wilson | 1f767e0 | 2014-07-03 17:33:03 -0400 | [diff] [blame] | 1861 | unsigned flags; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1862 | int ret; |
| 1863 | |
| 1864 | obj = i915_gem_alloc_object(ring->dev, 4096); |
| 1865 | if (obj == NULL) { |
| 1866 | DRM_ERROR("Failed to allocate status page\n"); |
| 1867 | return -ENOMEM; |
| 1868 | } |
| 1869 | |
| 1870 | ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC); |
| 1871 | if (ret) |
| 1872 | goto err_unref; |
| 1873 | |
Chris Wilson | 1f767e0 | 2014-07-03 17:33:03 -0400 | [diff] [blame] | 1874 | flags = 0; |
| 1875 | if (!HAS_LLC(ring->dev)) |
| 1876 | /* On g33, we cannot place HWS above 256MiB, so |
| 1877 | * restrict its pinning to the low mappable arena. |
| 1878 | * Though this restriction is not documented for |
| 1879 | * gen4, gen5, or byt, they also behave similarly |
| 1880 | * and hang if the HWS is placed at the top of the |
| 1881 | * GTT. To generalise, it appears that all !llc |
| 1882 | * platforms have issues with us placing the HWS |
| 1883 | * above the mappable region (even though we never |
| 1884 | * actualy map it). |
| 1885 | */ |
| 1886 | flags |= PIN_MAPPABLE; |
| 1887 | ret = i915_gem_obj_ggtt_pin(obj, 4096, flags); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1888 | if (ret) { |
| 1889 | err_unref: |
| 1890 | drm_gem_object_unreference(&obj->base); |
| 1891 | return ret; |
| 1892 | } |
| 1893 | |
| 1894 | ring->status_page.obj = obj; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1895 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 1896 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1897 | ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1898 | ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl)); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1899 | memset(ring->status_page.page_addr, 0, PAGE_SIZE); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1900 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1901 | DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n", |
| 1902 | ring->name, ring->status_page.gfx_addr); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1903 | |
| 1904 | return 0; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1905 | } |
| 1906 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1907 | static int init_phys_status_page(struct intel_engine_cs *ring) |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 1908 | { |
| 1909 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 1910 | |
| 1911 | if (!dev_priv->status_page_dmah) { |
| 1912 | dev_priv->status_page_dmah = |
| 1913 | drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE); |
| 1914 | if (!dev_priv->status_page_dmah) |
| 1915 | return -ENOMEM; |
| 1916 | } |
| 1917 | |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 1918 | ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr; |
| 1919 | memset(ring->status_page.page_addr, 0, PAGE_SIZE); |
| 1920 | |
| 1921 | return 0; |
| 1922 | } |
| 1923 | |
Thomas Daniel | 7ba717c | 2014-11-13 10:28:56 +0000 | [diff] [blame] | 1924 | void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf) |
| 1925 | { |
| 1926 | iounmap(ringbuf->virtual_start); |
| 1927 | ringbuf->virtual_start = NULL; |
| 1928 | i915_gem_object_ggtt_unpin(ringbuf->obj); |
| 1929 | } |
| 1930 | |
| 1931 | int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev, |
| 1932 | struct intel_ringbuffer *ringbuf) |
| 1933 | { |
| 1934 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1935 | struct drm_i915_gem_object *obj = ringbuf->obj; |
| 1936 | int ret; |
| 1937 | |
| 1938 | ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE); |
| 1939 | if (ret) |
| 1940 | return ret; |
| 1941 | |
| 1942 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 1943 | if (ret) { |
| 1944 | i915_gem_object_ggtt_unpin(obj); |
| 1945 | return ret; |
| 1946 | } |
| 1947 | |
| 1948 | ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base + |
| 1949 | i915_gem_obj_ggtt_offset(obj), ringbuf->size); |
| 1950 | if (ringbuf->virtual_start == NULL) { |
| 1951 | i915_gem_object_ggtt_unpin(obj); |
| 1952 | return -EINVAL; |
| 1953 | } |
| 1954 | |
| 1955 | return 0; |
| 1956 | } |
| 1957 | |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 1958 | void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf) |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1959 | { |
Oscar Mateo | 2919d29 | 2014-07-03 16:28:02 +0100 | [diff] [blame] | 1960 | drm_gem_object_unreference(&ringbuf->obj->base); |
| 1961 | ringbuf->obj = NULL; |
| 1962 | } |
| 1963 | |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 1964 | int intel_alloc_ringbuffer_obj(struct drm_device *dev, |
| 1965 | struct intel_ringbuffer *ringbuf) |
Oscar Mateo | 2919d29 | 2014-07-03 16:28:02 +0100 | [diff] [blame] | 1966 | { |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1967 | struct drm_i915_gem_object *obj; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1968 | |
| 1969 | obj = NULL; |
| 1970 | if (!HAS_LLC(dev)) |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1971 | obj = i915_gem_object_create_stolen(dev, ringbuf->size); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1972 | if (obj == NULL) |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1973 | obj = i915_gem_alloc_object(dev, ringbuf->size); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1974 | if (obj == NULL) |
| 1975 | return -ENOMEM; |
| 1976 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1977 | /* mark ring buffers as read-only from GPU side by default */ |
| 1978 | obj->gt_ro = 1; |
| 1979 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1980 | ringbuf->obj = obj; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1981 | |
Thomas Daniel | 7ba717c | 2014-11-13 10:28:56 +0000 | [diff] [blame] | 1982 | return 0; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1983 | } |
| 1984 | |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 1985 | static int intel_init_ring_buffer(struct drm_device *dev, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1986 | struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1987 | { |
Daniel Vetter | bfc882b | 2014-11-20 00:33:08 +0100 | [diff] [blame] | 1988 | struct intel_ringbuffer *ringbuf; |
Chris Wilson | dd785e3 | 2010-08-07 11:01:34 +0100 | [diff] [blame] | 1989 | int ret; |
| 1990 | |
Daniel Vetter | bfc882b | 2014-11-20 00:33:08 +0100 | [diff] [blame] | 1991 | WARN_ON(ring->buffer); |
| 1992 | |
| 1993 | ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL); |
| 1994 | if (!ringbuf) |
| 1995 | return -ENOMEM; |
| 1996 | ring->buffer = ringbuf; |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1997 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1998 | ring->dev = dev; |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1999 | INIT_LIST_HEAD(&ring->active_list); |
| 2000 | INIT_LIST_HEAD(&ring->request_list); |
Oscar Mateo | cc9130b | 2014-07-24 17:04:42 +0100 | [diff] [blame] | 2001 | INIT_LIST_HEAD(&ring->execlist_queue); |
Chris Wilson | 06fbca7 | 2015-04-07 16:20:36 +0100 | [diff] [blame] | 2002 | i915_gem_batch_pool_init(dev, &ring->batch_pool); |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2003 | ringbuf->size = 32 * PAGE_SIZE; |
Daniel Vetter | 0c7dd53 | 2014-08-11 16:17:44 +0200 | [diff] [blame] | 2004 | ringbuf->ring = ring; |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 2005 | memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno)); |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 2006 | |
Chris Wilson | b259f67 | 2011-03-29 13:19:09 +0100 | [diff] [blame] | 2007 | init_waitqueue_head(&ring->irq_queue); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 2008 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2009 | if (I915_NEED_GFX_HWS(dev)) { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2010 | ret = init_status_page(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2011 | if (ret) |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2012 | goto error; |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 2013 | } else { |
| 2014 | BUG_ON(ring->id != RCS); |
Daniel Vetter | 035dc1e | 2013-07-03 12:56:54 +0200 | [diff] [blame] | 2015 | ret = init_phys_status_page(ring); |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 2016 | if (ret) |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2017 | goto error; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2018 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 2019 | |
Daniel Vetter | bfc882b | 2014-11-20 00:33:08 +0100 | [diff] [blame] | 2020 | WARN_ON(ringbuf->obj); |
Thomas Daniel | 7ba717c | 2014-11-13 10:28:56 +0000 | [diff] [blame] | 2021 | |
Daniel Vetter | bfc882b | 2014-11-20 00:33:08 +0100 | [diff] [blame] | 2022 | ret = intel_alloc_ringbuffer_obj(dev, ringbuf); |
| 2023 | if (ret) { |
| 2024 | DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", |
| 2025 | ring->name, ret); |
| 2026 | goto error; |
| 2027 | } |
| 2028 | |
| 2029 | ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf); |
| 2030 | if (ret) { |
| 2031 | DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n", |
| 2032 | ring->name, ret); |
| 2033 | intel_destroy_ringbuffer_obj(ringbuf); |
| 2034 | goto error; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 2035 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 2036 | |
Chris Wilson | 55249ba | 2010-12-22 14:04:47 +0000 | [diff] [blame] | 2037 | /* Workaround an erratum on the i830 which causes a hang if |
| 2038 | * the TAIL pointer points to within the last 2 cachelines |
| 2039 | * of the buffer. |
| 2040 | */ |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2041 | ringbuf->effective_size = ringbuf->size; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 2042 | if (IS_I830(dev) || IS_845G(dev)) |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2043 | ringbuf->effective_size -= 2 * CACHELINE_BYTES; |
Chris Wilson | 55249ba | 2010-12-22 14:04:47 +0000 | [diff] [blame] | 2044 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 2045 | ret = i915_cmd_parser_init_ring(ring); |
| 2046 | if (ret) |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2047 | goto error; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2048 | |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2049 | return 0; |
| 2050 | |
| 2051 | error: |
| 2052 | kfree(ringbuf); |
| 2053 | ring->buffer = NULL; |
| 2054 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 2055 | } |
| 2056 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2057 | void intel_cleanup_ring_buffer(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 2058 | { |
John Harrison | 6402c33 | 2014-10-31 12:00:26 +0000 | [diff] [blame] | 2059 | struct drm_i915_private *dev_priv; |
| 2060 | struct intel_ringbuffer *ringbuf; |
Chris Wilson | 33626e6 | 2010-10-29 16:18:36 +0100 | [diff] [blame] | 2061 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2062 | if (!intel_ring_initialized(ring)) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 2063 | return; |
| 2064 | |
John Harrison | 6402c33 | 2014-10-31 12:00:26 +0000 | [diff] [blame] | 2065 | dev_priv = to_i915(ring->dev); |
| 2066 | ringbuf = ring->buffer; |
| 2067 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 2068 | intel_stop_ring_buffer(ring); |
Ville Syrjälä | de8f0a5 | 2014-05-28 19:12:13 +0300 | [diff] [blame] | 2069 | WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0); |
Chris Wilson | 33626e6 | 2010-10-29 16:18:36 +0100 | [diff] [blame] | 2070 | |
Thomas Daniel | 7ba717c | 2014-11-13 10:28:56 +0000 | [diff] [blame] | 2071 | intel_unpin_ringbuffer_obj(ringbuf); |
Oscar Mateo | 2919d29 | 2014-07-03 16:28:02 +0100 | [diff] [blame] | 2072 | intel_destroy_ringbuffer_obj(ringbuf); |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 2073 | i915_gem_request_assign(&ring->outstanding_lazy_request, NULL); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2074 | |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 2075 | if (ring->cleanup) |
| 2076 | ring->cleanup(ring); |
| 2077 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2078 | cleanup_status_page(ring); |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 2079 | |
| 2080 | i915_cmd_parser_fini_ring(ring); |
Chris Wilson | 06fbca7 | 2015-04-07 16:20:36 +0100 | [diff] [blame] | 2081 | i915_gem_batch_pool_fini(&ring->batch_pool); |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2082 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2083 | kfree(ringbuf); |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2084 | ring->buffer = NULL; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 2085 | } |
| 2086 | |
Chris Wilson | 595e1ee | 2015-04-07 16:20:51 +0100 | [diff] [blame] | 2087 | static int ring_wait_for_space(struct intel_engine_cs *ring, int n) |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2088 | { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2089 | struct intel_ringbuffer *ringbuf = ring->buffer; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2090 | struct drm_i915_gem_request *request; |
John Harrison | dbe4646 | 2015-03-19 12:30:09 +0000 | [diff] [blame] | 2091 | int ret, new_space; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2092 | |
Dave Gordon | ebd0fd4 | 2014-11-27 11:22:49 +0000 | [diff] [blame] | 2093 | if (intel_ring_space(ringbuf) >= n) |
| 2094 | return 0; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2095 | |
| 2096 | list_for_each_entry(request, &ring->request_list, list) { |
John Harrison | dbe4646 | 2015-03-19 12:30:09 +0000 | [diff] [blame] | 2097 | new_space = __intel_ring_space(request->postfix, ringbuf->tail, |
| 2098 | ringbuf->size); |
| 2099 | if (new_space >= n) |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2100 | break; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2101 | } |
| 2102 | |
Chris Wilson | 595e1ee | 2015-04-07 16:20:51 +0100 | [diff] [blame] | 2103 | if (WARN_ON(&request->list == &ring->request_list)) |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2104 | return -ENOSPC; |
| 2105 | |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 2106 | ret = i915_wait_request(request); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2107 | if (ret) |
| 2108 | return ret; |
| 2109 | |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 2110 | i915_gem_retire_requests_ring(ring); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2111 | |
John Harrison | dbe4646 | 2015-03-19 12:30:09 +0000 | [diff] [blame] | 2112 | WARN_ON(intel_ring_space(ringbuf) < new_space); |
| 2113 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2114 | return 0; |
| 2115 | } |
| 2116 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2117 | static int intel_wrap_ring_buffer(struct intel_engine_cs *ring) |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2118 | { |
| 2119 | uint32_t __iomem *virt; |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2120 | struct intel_ringbuffer *ringbuf = ring->buffer; |
| 2121 | int rem = ringbuf->size - ringbuf->tail; |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2122 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2123 | if (ringbuf->space < rem) { |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2124 | int ret = ring_wait_for_space(ring, rem); |
| 2125 | if (ret) |
| 2126 | return ret; |
| 2127 | } |
| 2128 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2129 | virt = ringbuf->virtual_start + ringbuf->tail; |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2130 | rem /= 4; |
| 2131 | while (rem--) |
| 2132 | iowrite32(MI_NOOP, virt++); |
| 2133 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2134 | ringbuf->tail = 0; |
Dave Gordon | ebd0fd4 | 2014-11-27 11:22:49 +0000 | [diff] [blame] | 2135 | intel_ring_update_space(ringbuf); |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2136 | |
| 2137 | return 0; |
| 2138 | } |
| 2139 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2140 | int intel_ring_idle(struct intel_engine_cs *ring) |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2141 | { |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 2142 | struct drm_i915_gem_request *req; |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2143 | int ret; |
| 2144 | |
| 2145 | /* We need to add any requests required to flush the objects and ring */ |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 2146 | if (ring->outstanding_lazy_request) { |
John Harrison | 9400ae5 | 2014-11-24 18:49:36 +0000 | [diff] [blame] | 2147 | ret = i915_add_request(ring); |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2148 | if (ret) |
| 2149 | return ret; |
| 2150 | } |
| 2151 | |
| 2152 | /* Wait upon the last request to be completed */ |
| 2153 | if (list_empty(&ring->request_list)) |
| 2154 | return 0; |
| 2155 | |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 2156 | req = list_entry(ring->request_list.prev, |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2157 | struct drm_i915_gem_request, |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 2158 | list); |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2159 | |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 2160 | return i915_wait_request(req); |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2161 | } |
| 2162 | |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2163 | int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request) |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2164 | { |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2165 | request->ringbuf = request->ring->buffer; |
John Harrison | 9eba5d4 | 2014-11-24 18:49:23 +0000 | [diff] [blame] | 2166 | return 0; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2167 | } |
| 2168 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2169 | static int __intel_ring_prepare(struct intel_engine_cs *ring, |
Chris Wilson | 304d695 | 2014-01-02 14:32:35 +0000 | [diff] [blame] | 2170 | int bytes) |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2171 | { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2172 | struct intel_ringbuffer *ringbuf = ring->buffer; |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2173 | int ret; |
| 2174 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2175 | if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) { |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2176 | ret = intel_wrap_ring_buffer(ring); |
| 2177 | if (unlikely(ret)) |
| 2178 | return ret; |
| 2179 | } |
| 2180 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2181 | if (unlikely(ringbuf->space < bytes)) { |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2182 | ret = ring_wait_for_space(ring, bytes); |
| 2183 | if (unlikely(ret)) |
| 2184 | return ret; |
| 2185 | } |
| 2186 | |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2187 | return 0; |
| 2188 | } |
| 2189 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2190 | int intel_ring_begin(struct intel_engine_cs *ring, |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 2191 | int num_dwords) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2192 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2193 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 2194 | int ret; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2195 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 2196 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, |
| 2197 | dev_priv->mm.interruptible); |
Daniel Vetter | de2b998 | 2012-07-04 22:52:50 +0200 | [diff] [blame] | 2198 | if (ret) |
| 2199 | return ret; |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 2200 | |
Chris Wilson | 304d695 | 2014-01-02 14:32:35 +0000 | [diff] [blame] | 2201 | ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t)); |
| 2202 | if (ret) |
| 2203 | return ret; |
| 2204 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2205 | /* Preallocate the olr before touching the ring */ |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2206 | ret = i915_gem_request_alloc(ring, ring->default_context); |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2207 | if (ret) |
| 2208 | return ret; |
| 2209 | |
Oscar Mateo | ee1b1e5 | 2014-05-22 14:13:35 +0100 | [diff] [blame] | 2210 | ring->buffer->space -= num_dwords * sizeof(uint32_t); |
Chris Wilson | 304d695 | 2014-01-02 14:32:35 +0000 | [diff] [blame] | 2211 | return 0; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2212 | } |
| 2213 | |
Ville Syrjälä | 753b1ad | 2014-02-11 19:52:05 +0200 | [diff] [blame] | 2214 | /* Align the ring tail to a cacheline boundary */ |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2215 | int intel_ring_cacheline_align(struct intel_engine_cs *ring) |
Ville Syrjälä | 753b1ad | 2014-02-11 19:52:05 +0200 | [diff] [blame] | 2216 | { |
Oscar Mateo | ee1b1e5 | 2014-05-22 14:13:35 +0100 | [diff] [blame] | 2217 | int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t); |
Ville Syrjälä | 753b1ad | 2014-02-11 19:52:05 +0200 | [diff] [blame] | 2218 | int ret; |
| 2219 | |
| 2220 | if (num_dwords == 0) |
| 2221 | return 0; |
| 2222 | |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 2223 | num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords; |
Ville Syrjälä | 753b1ad | 2014-02-11 19:52:05 +0200 | [diff] [blame] | 2224 | ret = intel_ring_begin(ring, num_dwords); |
| 2225 | if (ret) |
| 2226 | return ret; |
| 2227 | |
| 2228 | while (num_dwords--) |
| 2229 | intel_ring_emit(ring, MI_NOOP); |
| 2230 | |
| 2231 | intel_ring_advance(ring); |
| 2232 | |
| 2233 | return 0; |
| 2234 | } |
| 2235 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2236 | void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno) |
Mika Kuoppala | 498d2ac | 2012-12-04 15:12:04 +0200 | [diff] [blame] | 2237 | { |
Oscar Mateo | 3b2cc8a | 2014-06-11 16:17:16 +0100 | [diff] [blame] | 2238 | struct drm_device *dev = ring->dev; |
| 2239 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | 498d2ac | 2012-12-04 15:12:04 +0200 | [diff] [blame] | 2240 | |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 2241 | BUG_ON(ring->outstanding_lazy_request); |
Mika Kuoppala | 498d2ac | 2012-12-04 15:12:04 +0200 | [diff] [blame] | 2242 | |
Oscar Mateo | 3b2cc8a | 2014-06-11 16:17:16 +0100 | [diff] [blame] | 2243 | if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) { |
Mika Kuoppala | f7e98ad | 2012-12-19 11:13:06 +0200 | [diff] [blame] | 2244 | I915_WRITE(RING_SYNC_0(ring->mmio_base), 0); |
| 2245 | I915_WRITE(RING_SYNC_1(ring->mmio_base), 0); |
Oscar Mateo | 3b2cc8a | 2014-06-11 16:17:16 +0100 | [diff] [blame] | 2246 | if (HAS_VEBOX(dev)) |
Ben Widawsky | 5020150 | 2013-08-12 16:53:03 -0700 | [diff] [blame] | 2247 | I915_WRITE(RING_SYNC_2(ring->mmio_base), 0); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2248 | } |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 2249 | |
Mika Kuoppala | f7e98ad | 2012-12-19 11:13:06 +0200 | [diff] [blame] | 2250 | ring->set_seqno(ring, seqno); |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 2251 | ring->hangcheck.seqno = seqno; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2252 | } |
| 2253 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2254 | static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring, |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 2255 | u32 value) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2256 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2257 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2258 | |
| 2259 | /* Every tail move must follow the sequence below */ |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2260 | |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2261 | /* Disable notification that the ring is IDLE. The GT |
| 2262 | * will then assume that it is busy and bring it out of rc6. |
| 2263 | */ |
| 2264 | I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL, |
| 2265 | _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE)); |
| 2266 | |
| 2267 | /* Clear the context id. Here be magic! */ |
| 2268 | I915_WRITE64(GEN6_BSD_RNCID, 0x0); |
| 2269 | |
| 2270 | /* Wait for the ring not to be idle, i.e. for it to wake up. */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2271 | if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) & |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2272 | GEN6_BSD_SLEEP_INDICATOR) == 0, |
| 2273 | 50)) |
| 2274 | DRM_ERROR("timed out waiting for the BSD ring to wake up\n"); |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2275 | |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2276 | /* Now that the ring is fully powered up, update the tail */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2277 | I915_WRITE_TAIL(ring, value); |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2278 | POSTING_READ(RING_TAIL(ring->mmio_base)); |
| 2279 | |
| 2280 | /* Let the ring send IDLE messages to the GT again, |
| 2281 | * and so let it sleep to conserve power when idle. |
| 2282 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2283 | I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL, |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2284 | _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE)); |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2285 | } |
| 2286 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2287 | static int gen6_bsd_ring_flush(struct intel_engine_cs *ring, |
Ben Widawsky | ea25132 | 2013-05-28 19:22:21 -0700 | [diff] [blame] | 2288 | u32 invalidate, u32 flush) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2289 | { |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2290 | uint32_t cmd; |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2291 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2292 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2293 | ret = intel_ring_begin(ring, 4); |
| 2294 | if (ret) |
| 2295 | return ret; |
| 2296 | |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2297 | cmd = MI_FLUSH_DW; |
Ben Widawsky | 075b3bb | 2013-11-02 21:07:13 -0700 | [diff] [blame] | 2298 | if (INTEL_INFO(ring->dev)->gen >= 8) |
| 2299 | cmd += 1; |
Chris Wilson | f0a1fb1 | 2015-01-22 13:42:00 +0000 | [diff] [blame] | 2300 | |
| 2301 | /* We always require a command barrier so that subsequent |
| 2302 | * commands, such as breadcrumb interrupts, are strictly ordered |
| 2303 | * wrt the contents of the write cache being flushed to memory |
| 2304 | * (and thus being coherent from the CPU). |
| 2305 | */ |
| 2306 | cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW; |
| 2307 | |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2308 | /* |
| 2309 | * Bspec vol 1c.5 - video engine command streamer: |
| 2310 | * "If ENABLED, all TLBs will be invalidated once the flush |
| 2311 | * operation is complete. This bit is only valid when the |
| 2312 | * Post-Sync Operation field is a value of 1h or 3h." |
| 2313 | */ |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2314 | if (invalidate & I915_GEM_GPU_DOMAINS) |
Chris Wilson | f0a1fb1 | 2015-01-22 13:42:00 +0000 | [diff] [blame] | 2315 | cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD; |
| 2316 | |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2317 | intel_ring_emit(ring, cmd); |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2318 | intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT); |
Ben Widawsky | 075b3bb | 2013-11-02 21:07:13 -0700 | [diff] [blame] | 2319 | if (INTEL_INFO(ring->dev)->gen >= 8) { |
| 2320 | intel_ring_emit(ring, 0); /* upper addr */ |
| 2321 | intel_ring_emit(ring, 0); /* value */ |
| 2322 | } else { |
| 2323 | intel_ring_emit(ring, 0); |
| 2324 | intel_ring_emit(ring, MI_NOOP); |
| 2325 | } |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2326 | intel_ring_advance(ring); |
| 2327 | return 0; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2328 | } |
| 2329 | |
| 2330 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2331 | gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 2332 | u64 offset, u32 len, |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 2333 | unsigned dispatch_flags) |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2334 | { |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 2335 | bool ppgtt = USES_PPGTT(ring->dev) && |
| 2336 | !(dispatch_flags & I915_DISPATCH_SECURE); |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2337 | int ret; |
| 2338 | |
| 2339 | ret = intel_ring_begin(ring, 4); |
| 2340 | if (ret) |
| 2341 | return ret; |
| 2342 | |
| 2343 | /* FIXME(BDW): Address space and security selectors. */ |
Ben Widawsky | 28cf541 | 2013-11-02 21:07:26 -0700 | [diff] [blame] | 2344 | intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8)); |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 2345 | intel_ring_emit(ring, lower_32_bits(offset)); |
| 2346 | intel_ring_emit(ring, upper_32_bits(offset)); |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2347 | intel_ring_emit(ring, MI_NOOP); |
| 2348 | intel_ring_advance(ring); |
| 2349 | |
| 2350 | return 0; |
| 2351 | } |
| 2352 | |
| 2353 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2354 | hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring, |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 2355 | u64 offset, u32 len, |
| 2356 | unsigned dispatch_flags) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2357 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2358 | int ret; |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 2359 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2360 | ret = intel_ring_begin(ring, 2); |
| 2361 | if (ret) |
| 2362 | return ret; |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 2363 | |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2364 | intel_ring_emit(ring, |
Chris Wilson | 7707225 | 2014-09-10 12:18:27 +0100 | [diff] [blame] | 2365 | MI_BATCH_BUFFER_START | |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 2366 | (dispatch_flags & I915_DISPATCH_SECURE ? |
Chris Wilson | 7707225 | 2014-09-10 12:18:27 +0100 | [diff] [blame] | 2367 | 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW)); |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2368 | /* bit0-7 is the length on GEN6+ */ |
| 2369 | intel_ring_emit(ring, offset); |
| 2370 | intel_ring_advance(ring); |
| 2371 | |
| 2372 | return 0; |
| 2373 | } |
| 2374 | |
| 2375 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2376 | gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 2377 | u64 offset, u32 len, |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 2378 | unsigned dispatch_flags) |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2379 | { |
| 2380 | int ret; |
| 2381 | |
| 2382 | ret = intel_ring_begin(ring, 2); |
| 2383 | if (ret) |
| 2384 | return ret; |
| 2385 | |
| 2386 | intel_ring_emit(ring, |
| 2387 | MI_BATCH_BUFFER_START | |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 2388 | (dispatch_flags & I915_DISPATCH_SECURE ? |
| 2389 | 0 : MI_BATCH_NON_SECURE_I965)); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2390 | /* bit0-7 is the length on GEN6+ */ |
| 2391 | intel_ring_emit(ring, offset); |
| 2392 | intel_ring_advance(ring); |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 2393 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2394 | return 0; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2395 | } |
| 2396 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2397 | /* Blitter support (SandyBridge+) */ |
| 2398 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2399 | static int gen6_ring_flush(struct intel_engine_cs *ring, |
Ben Widawsky | ea25132 | 2013-05-28 19:22:21 -0700 | [diff] [blame] | 2400 | u32 invalidate, u32 flush) |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 2401 | { |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 2402 | struct drm_device *dev = ring->dev; |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2403 | uint32_t cmd; |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2404 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2405 | |
Daniel Vetter | 6a233c7 | 2011-12-14 13:57:07 +0100 | [diff] [blame] | 2406 | ret = intel_ring_begin(ring, 4); |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2407 | if (ret) |
| 2408 | return ret; |
| 2409 | |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2410 | cmd = MI_FLUSH_DW; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 2411 | if (INTEL_INFO(dev)->gen >= 8) |
Ben Widawsky | 075b3bb | 2013-11-02 21:07:13 -0700 | [diff] [blame] | 2412 | cmd += 1; |
Chris Wilson | f0a1fb1 | 2015-01-22 13:42:00 +0000 | [diff] [blame] | 2413 | |
| 2414 | /* We always require a command barrier so that subsequent |
| 2415 | * commands, such as breadcrumb interrupts, are strictly ordered |
| 2416 | * wrt the contents of the write cache being flushed to memory |
| 2417 | * (and thus being coherent from the CPU). |
| 2418 | */ |
| 2419 | cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW; |
| 2420 | |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2421 | /* |
| 2422 | * Bspec vol 1c.3 - blitter engine command streamer: |
| 2423 | * "If ENABLED, all TLBs will be invalidated once the flush |
| 2424 | * operation is complete. This bit is only valid when the |
| 2425 | * Post-Sync Operation field is a value of 1h or 3h." |
| 2426 | */ |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2427 | if (invalidate & I915_GEM_DOMAIN_RENDER) |
Chris Wilson | f0a1fb1 | 2015-01-22 13:42:00 +0000 | [diff] [blame] | 2428 | cmd |= MI_INVALIDATE_TLB; |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2429 | intel_ring_emit(ring, cmd); |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2430 | intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 2431 | if (INTEL_INFO(dev)->gen >= 8) { |
Ben Widawsky | 075b3bb | 2013-11-02 21:07:13 -0700 | [diff] [blame] | 2432 | intel_ring_emit(ring, 0); /* upper addr */ |
| 2433 | intel_ring_emit(ring, 0); /* value */ |
| 2434 | } else { |
| 2435 | intel_ring_emit(ring, 0); |
| 2436 | intel_ring_emit(ring, MI_NOOP); |
| 2437 | } |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2438 | intel_ring_advance(ring); |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 2439 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2440 | return 0; |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 2441 | } |
| 2442 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2443 | int intel_init_render_ring_buffer(struct drm_device *dev) |
| 2444 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2445 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2446 | struct intel_engine_cs *ring = &dev_priv->ring[RCS]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2447 | struct drm_i915_gem_object *obj; |
| 2448 | int ret; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2449 | |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2450 | ring->name = "render ring"; |
| 2451 | ring->id = RCS; |
| 2452 | ring->mmio_base = RENDER_RING_BASE; |
| 2453 | |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2454 | if (INTEL_INFO(dev)->gen >= 8) { |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2455 | if (i915_semaphore_is_enabled(dev)) { |
| 2456 | obj = i915_gem_alloc_object(dev, 4096); |
| 2457 | if (obj == NULL) { |
| 2458 | DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n"); |
| 2459 | i915.semaphores = 0; |
| 2460 | } else { |
| 2461 | i915_gem_object_set_cache_level(obj, I915_CACHE_LLC); |
| 2462 | ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK); |
| 2463 | if (ret != 0) { |
| 2464 | drm_gem_object_unreference(&obj->base); |
| 2465 | DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n"); |
| 2466 | i915.semaphores = 0; |
| 2467 | } else |
| 2468 | dev_priv->semaphore_obj = obj; |
| 2469 | } |
| 2470 | } |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 2471 | |
Daniel Vetter | 8f0e2b9 | 2014-12-02 16:19:07 +0100 | [diff] [blame] | 2472 | ring->init_context = intel_rcs_ctx_init; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2473 | ring->add_request = gen6_add_request; |
| 2474 | ring->flush = gen8_render_ring_flush; |
| 2475 | ring->irq_get = gen8_ring_get_irq; |
| 2476 | ring->irq_put = gen8_ring_put_irq; |
| 2477 | ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT; |
| 2478 | ring->get_seqno = gen6_ring_get_seqno; |
| 2479 | ring->set_seqno = ring_set_seqno; |
| 2480 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2481 | WARN_ON(!dev_priv->semaphore_obj); |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2482 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2483 | ring->semaphore.signal = gen8_rcs_signal; |
| 2484 | GEN8_RING_SEMAPHORE_INIT; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2485 | } |
| 2486 | } else if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2487 | ring->add_request = gen6_add_request; |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 2488 | ring->flush = gen7_render_ring_flush; |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 2489 | if (INTEL_INFO(dev)->gen == 6) |
Paulo Zanoni | b311150 | 2012-08-17 18:35:42 -0300 | [diff] [blame] | 2490 | ring->flush = gen6_render_ring_flush; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2491 | ring->irq_get = gen6_ring_get_irq; |
| 2492 | ring->irq_put = gen6_ring_put_irq; |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2493 | ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT; |
Daniel Vetter | 4cd53c0 | 2012-12-14 16:01:25 +0100 | [diff] [blame] | 2494 | ring->get_seqno = gen6_ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2495 | ring->set_seqno = ring_set_seqno; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2496 | if (i915_semaphore_is_enabled(dev)) { |
| 2497 | ring->semaphore.sync_to = gen6_ring_sync; |
| 2498 | ring->semaphore.signal = gen6_signal; |
| 2499 | /* |
| 2500 | * The current semaphore is only applied on pre-gen8 |
| 2501 | * platform. And there is no VCS2 ring on the pre-gen8 |
| 2502 | * platform. So the semaphore between RCS and VCS2 is |
| 2503 | * initialized as INVALID. Gen8 will initialize the |
| 2504 | * sema between VCS2 and RCS later. |
| 2505 | */ |
| 2506 | ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID; |
| 2507 | ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV; |
| 2508 | ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB; |
| 2509 | ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE; |
| 2510 | ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID; |
| 2511 | ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC; |
| 2512 | ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC; |
| 2513 | ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC; |
| 2514 | ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC; |
| 2515 | ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC; |
| 2516 | } |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 2517 | } else if (IS_GEN5(dev)) { |
| 2518 | ring->add_request = pc_render_add_request; |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 2519 | ring->flush = gen4_render_ring_flush; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 2520 | ring->get_seqno = pc_render_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2521 | ring->set_seqno = pc_render_set_seqno; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 2522 | ring->irq_get = gen5_ring_get_irq; |
| 2523 | ring->irq_put = gen5_ring_put_irq; |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2524 | ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT | |
| 2525 | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT; |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2526 | } else { |
Daniel Vetter | 8620a3a | 2012-04-11 22:12:57 +0200 | [diff] [blame] | 2527 | ring->add_request = i9xx_add_request; |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 2528 | if (INTEL_INFO(dev)->gen < 4) |
| 2529 | ring->flush = gen2_render_ring_flush; |
| 2530 | else |
| 2531 | ring->flush = gen4_render_ring_flush; |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2532 | ring->get_seqno = ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2533 | ring->set_seqno = ring_set_seqno; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2534 | if (IS_GEN2(dev)) { |
| 2535 | ring->irq_get = i8xx_ring_get_irq; |
| 2536 | ring->irq_put = i8xx_ring_put_irq; |
| 2537 | } else { |
| 2538 | ring->irq_get = i9xx_ring_get_irq; |
| 2539 | ring->irq_put = i9xx_ring_put_irq; |
| 2540 | } |
Daniel Vetter | e367031 | 2012-04-11 22:12:53 +0200 | [diff] [blame] | 2541 | ring->irq_enable_mask = I915_USER_INTERRUPT; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2542 | } |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2543 | ring->write_tail = ring_write_tail; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2544 | |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2545 | if (IS_HASWELL(dev)) |
| 2546 | ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2547 | else if (IS_GEN8(dev)) |
| 2548 | ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2549 | else if (INTEL_INFO(dev)->gen >= 6) |
Daniel Vetter | fb3256d | 2012-04-11 22:12:56 +0200 | [diff] [blame] | 2550 | ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer; |
| 2551 | else if (INTEL_INFO(dev)->gen >= 4) |
| 2552 | ring->dispatch_execbuffer = i965_dispatch_execbuffer; |
| 2553 | else if (IS_I830(dev) || IS_845G(dev)) |
| 2554 | ring->dispatch_execbuffer = i830_dispatch_execbuffer; |
| 2555 | else |
| 2556 | ring->dispatch_execbuffer = i915_dispatch_execbuffer; |
Daniel Vetter | ecfe00d | 2014-11-20 00:33:04 +0100 | [diff] [blame] | 2557 | ring->init_hw = init_render_ring; |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2558 | ring->cleanup = render_ring_cleanup; |
| 2559 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2560 | /* Workaround batchbuffer to combat CS tlb bug. */ |
| 2561 | if (HAS_BROKEN_CS_TLB(dev)) { |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 2562 | obj = i915_gem_alloc_object(dev, I830_WA_SIZE); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2563 | if (obj == NULL) { |
| 2564 | DRM_ERROR("Failed to allocate batch bo\n"); |
| 2565 | return -ENOMEM; |
| 2566 | } |
| 2567 | |
Daniel Vetter | be1fa12 | 2014-02-14 14:01:14 +0100 | [diff] [blame] | 2568 | ret = i915_gem_obj_ggtt_pin(obj, 0, 0); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2569 | if (ret != 0) { |
| 2570 | drm_gem_object_unreference(&obj->base); |
| 2571 | DRM_ERROR("Failed to ping batch bo\n"); |
| 2572 | return ret; |
| 2573 | } |
| 2574 | |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 2575 | ring->scratch.obj = obj; |
| 2576 | ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2577 | } |
| 2578 | |
Daniel Vetter | 99be1df | 2014-11-20 00:33:06 +0100 | [diff] [blame] | 2579 | ret = intel_init_ring_buffer(dev, ring); |
| 2580 | if (ret) |
| 2581 | return ret; |
| 2582 | |
| 2583 | if (INTEL_INFO(dev)->gen >= 5) { |
| 2584 | ret = intel_init_pipe_control(ring); |
| 2585 | if (ret) |
| 2586 | return ret; |
| 2587 | } |
| 2588 | |
| 2589 | return 0; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2590 | } |
| 2591 | |
| 2592 | int intel_init_bsd_ring_buffer(struct drm_device *dev) |
| 2593 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2594 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2595 | struct intel_engine_cs *ring = &dev_priv->ring[VCS]; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2596 | |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2597 | ring->name = "bsd ring"; |
| 2598 | ring->id = VCS; |
| 2599 | |
Daniel Vetter | 0fd2c20 | 2012-04-11 22:12:55 +0200 | [diff] [blame] | 2600 | ring->write_tail = ring_write_tail; |
Ben Widawsky | 780f18c | 2013-11-02 21:07:28 -0700 | [diff] [blame] | 2601 | if (INTEL_INFO(dev)->gen >= 6) { |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2602 | ring->mmio_base = GEN6_BSD_RING_BASE; |
Daniel Vetter | 0fd2c20 | 2012-04-11 22:12:55 +0200 | [diff] [blame] | 2603 | /* gen6 bsd needs a special wa for tail updates */ |
| 2604 | if (IS_GEN6(dev)) |
| 2605 | ring->write_tail = gen6_bsd_ring_write_tail; |
Ben Widawsky | ea25132 | 2013-05-28 19:22:21 -0700 | [diff] [blame] | 2606 | ring->flush = gen6_bsd_ring_flush; |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2607 | ring->add_request = gen6_add_request; |
| 2608 | ring->get_seqno = gen6_ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2609 | ring->set_seqno = ring_set_seqno; |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2610 | if (INTEL_INFO(dev)->gen >= 8) { |
| 2611 | ring->irq_enable_mask = |
| 2612 | GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT; |
| 2613 | ring->irq_get = gen8_ring_get_irq; |
| 2614 | ring->irq_put = gen8_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2615 | ring->dispatch_execbuffer = |
| 2616 | gen8_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2617 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2618 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2619 | ring->semaphore.signal = gen8_xcs_signal; |
| 2620 | GEN8_RING_SEMAPHORE_INIT; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2621 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2622 | } else { |
| 2623 | ring->irq_enable_mask = GT_BSD_USER_INTERRUPT; |
| 2624 | ring->irq_get = gen6_ring_get_irq; |
| 2625 | ring->irq_put = gen6_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2626 | ring->dispatch_execbuffer = |
| 2627 | gen6_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2628 | if (i915_semaphore_is_enabled(dev)) { |
| 2629 | ring->semaphore.sync_to = gen6_ring_sync; |
| 2630 | ring->semaphore.signal = gen6_signal; |
| 2631 | ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR; |
| 2632 | ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID; |
| 2633 | ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB; |
| 2634 | ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE; |
| 2635 | ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID; |
| 2636 | ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC; |
| 2637 | ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC; |
| 2638 | ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC; |
| 2639 | ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC; |
| 2640 | ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC; |
| 2641 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2642 | } |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2643 | } else { |
| 2644 | ring->mmio_base = BSD_RING_BASE; |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2645 | ring->flush = bsd_ring_flush; |
Daniel Vetter | 8620a3a | 2012-04-11 22:12:57 +0200 | [diff] [blame] | 2646 | ring->add_request = i9xx_add_request; |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2647 | ring->get_seqno = ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2648 | ring->set_seqno = ring_set_seqno; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 2649 | if (IS_GEN5(dev)) { |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2650 | ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 2651 | ring->irq_get = gen5_ring_get_irq; |
| 2652 | ring->irq_put = gen5_ring_put_irq; |
| 2653 | } else { |
Daniel Vetter | e367031 | 2012-04-11 22:12:53 +0200 | [diff] [blame] | 2654 | ring->irq_enable_mask = I915_BSD_USER_INTERRUPT; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 2655 | ring->irq_get = i9xx_ring_get_irq; |
| 2656 | ring->irq_put = i9xx_ring_put_irq; |
| 2657 | } |
Daniel Vetter | fb3256d | 2012-04-11 22:12:56 +0200 | [diff] [blame] | 2658 | ring->dispatch_execbuffer = i965_dispatch_execbuffer; |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2659 | } |
Daniel Vetter | ecfe00d | 2014-11-20 00:33:04 +0100 | [diff] [blame] | 2660 | ring->init_hw = init_ring_common; |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2661 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2662 | return intel_init_ring_buffer(dev, ring); |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2663 | } |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2664 | |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2665 | /** |
Damien Lespiau | 6265992 | 2015-01-29 14:13:40 +0000 | [diff] [blame] | 2666 | * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3) |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2667 | */ |
| 2668 | int intel_init_bsd2_ring_buffer(struct drm_device *dev) |
| 2669 | { |
| 2670 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2671 | struct intel_engine_cs *ring = &dev_priv->ring[VCS2]; |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2672 | |
Rodrigo Vivi | f7b6423 | 2014-07-01 02:41:36 -0700 | [diff] [blame] | 2673 | ring->name = "bsd2 ring"; |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2674 | ring->id = VCS2; |
| 2675 | |
| 2676 | ring->write_tail = ring_write_tail; |
| 2677 | ring->mmio_base = GEN8_BSD2_RING_BASE; |
| 2678 | ring->flush = gen6_bsd_ring_flush; |
| 2679 | ring->add_request = gen6_add_request; |
| 2680 | ring->get_seqno = gen6_ring_get_seqno; |
| 2681 | ring->set_seqno = ring_set_seqno; |
| 2682 | ring->irq_enable_mask = |
| 2683 | GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT; |
| 2684 | ring->irq_get = gen8_ring_get_irq; |
| 2685 | ring->irq_put = gen8_ring_put_irq; |
| 2686 | ring->dispatch_execbuffer = |
| 2687 | gen8_ring_dispatch_execbuffer; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2688 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2689 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2690 | ring->semaphore.signal = gen8_xcs_signal; |
| 2691 | GEN8_RING_SEMAPHORE_INIT; |
| 2692 | } |
Daniel Vetter | ecfe00d | 2014-11-20 00:33:04 +0100 | [diff] [blame] | 2693 | ring->init_hw = init_ring_common; |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2694 | |
| 2695 | return intel_init_ring_buffer(dev, ring); |
| 2696 | } |
| 2697 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2698 | int intel_init_blt_ring_buffer(struct drm_device *dev) |
| 2699 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2700 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2701 | struct intel_engine_cs *ring = &dev_priv->ring[BCS]; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2702 | |
Daniel Vetter | 3535d9d | 2012-04-11 22:12:50 +0200 | [diff] [blame] | 2703 | ring->name = "blitter ring"; |
| 2704 | ring->id = BCS; |
| 2705 | |
| 2706 | ring->mmio_base = BLT_RING_BASE; |
| 2707 | ring->write_tail = ring_write_tail; |
Ben Widawsky | ea25132 | 2013-05-28 19:22:21 -0700 | [diff] [blame] | 2708 | ring->flush = gen6_ring_flush; |
Daniel Vetter | 3535d9d | 2012-04-11 22:12:50 +0200 | [diff] [blame] | 2709 | ring->add_request = gen6_add_request; |
| 2710 | ring->get_seqno = gen6_ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2711 | ring->set_seqno = ring_set_seqno; |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2712 | if (INTEL_INFO(dev)->gen >= 8) { |
| 2713 | ring->irq_enable_mask = |
| 2714 | GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT; |
| 2715 | ring->irq_get = gen8_ring_get_irq; |
| 2716 | ring->irq_put = gen8_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2717 | ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2718 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2719 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2720 | ring->semaphore.signal = gen8_xcs_signal; |
| 2721 | GEN8_RING_SEMAPHORE_INIT; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2722 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2723 | } else { |
| 2724 | ring->irq_enable_mask = GT_BLT_USER_INTERRUPT; |
| 2725 | ring->irq_get = gen6_ring_get_irq; |
| 2726 | ring->irq_put = gen6_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2727 | ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2728 | if (i915_semaphore_is_enabled(dev)) { |
| 2729 | ring->semaphore.signal = gen6_signal; |
| 2730 | ring->semaphore.sync_to = gen6_ring_sync; |
| 2731 | /* |
| 2732 | * The current semaphore is only applied on pre-gen8 |
| 2733 | * platform. And there is no VCS2 ring on the pre-gen8 |
| 2734 | * platform. So the semaphore between BCS and VCS2 is |
| 2735 | * initialized as INVALID. Gen8 will initialize the |
| 2736 | * sema between BCS and VCS2 later. |
| 2737 | */ |
| 2738 | ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR; |
| 2739 | ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV; |
| 2740 | ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID; |
| 2741 | ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE; |
| 2742 | ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID; |
| 2743 | ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC; |
| 2744 | ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC; |
| 2745 | ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC; |
| 2746 | ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC; |
| 2747 | ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC; |
| 2748 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2749 | } |
Daniel Vetter | ecfe00d | 2014-11-20 00:33:04 +0100 | [diff] [blame] | 2750 | ring->init_hw = init_ring_common; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2751 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2752 | return intel_init_ring_buffer(dev, ring); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2753 | } |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 2754 | |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 2755 | int intel_init_vebox_ring_buffer(struct drm_device *dev) |
| 2756 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2757 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2758 | struct intel_engine_cs *ring = &dev_priv->ring[VECS]; |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 2759 | |
| 2760 | ring->name = "video enhancement ring"; |
| 2761 | ring->id = VECS; |
| 2762 | |
| 2763 | ring->mmio_base = VEBOX_RING_BASE; |
| 2764 | ring->write_tail = ring_write_tail; |
| 2765 | ring->flush = gen6_ring_flush; |
| 2766 | ring->add_request = gen6_add_request; |
| 2767 | ring->get_seqno = gen6_ring_get_seqno; |
| 2768 | ring->set_seqno = ring_set_seqno; |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2769 | |
| 2770 | if (INTEL_INFO(dev)->gen >= 8) { |
| 2771 | ring->irq_enable_mask = |
Daniel Vetter | 40c499f | 2013-11-07 21:40:39 -0800 | [diff] [blame] | 2772 | GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT; |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2773 | ring->irq_get = gen8_ring_get_irq; |
| 2774 | ring->irq_put = gen8_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2775 | ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2776 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2777 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2778 | ring->semaphore.signal = gen8_xcs_signal; |
| 2779 | GEN8_RING_SEMAPHORE_INIT; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2780 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2781 | } else { |
| 2782 | ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT; |
| 2783 | ring->irq_get = hsw_vebox_get_irq; |
| 2784 | ring->irq_put = hsw_vebox_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2785 | ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2786 | if (i915_semaphore_is_enabled(dev)) { |
| 2787 | ring->semaphore.sync_to = gen6_ring_sync; |
| 2788 | ring->semaphore.signal = gen6_signal; |
| 2789 | ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER; |
| 2790 | ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV; |
| 2791 | ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB; |
| 2792 | ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID; |
| 2793 | ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID; |
| 2794 | ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC; |
| 2795 | ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC; |
| 2796 | ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC; |
| 2797 | ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC; |
| 2798 | ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC; |
| 2799 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2800 | } |
Daniel Vetter | ecfe00d | 2014-11-20 00:33:04 +0100 | [diff] [blame] | 2801 | ring->init_hw = init_ring_common; |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 2802 | |
| 2803 | return intel_init_ring_buffer(dev, ring); |
| 2804 | } |
| 2805 | |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 2806 | int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2807 | intel_ring_flush_all_caches(struct intel_engine_cs *ring) |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 2808 | { |
| 2809 | int ret; |
| 2810 | |
| 2811 | if (!ring->gpu_caches_dirty) |
| 2812 | return 0; |
| 2813 | |
| 2814 | ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS); |
| 2815 | if (ret) |
| 2816 | return ret; |
| 2817 | |
| 2818 | trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS); |
| 2819 | |
| 2820 | ring->gpu_caches_dirty = false; |
| 2821 | return 0; |
| 2822 | } |
| 2823 | |
| 2824 | int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2825 | intel_ring_invalidate_all_caches(struct intel_engine_cs *ring) |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 2826 | { |
| 2827 | uint32_t flush_domains; |
| 2828 | int ret; |
| 2829 | |
| 2830 | flush_domains = 0; |
| 2831 | if (ring->gpu_caches_dirty) |
| 2832 | flush_domains = I915_GEM_GPU_DOMAINS; |
| 2833 | |
| 2834 | ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains); |
| 2835 | if (ret) |
| 2836 | return ret; |
| 2837 | |
| 2838 | trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains); |
| 2839 | |
| 2840 | ring->gpu_caches_dirty = false; |
| 2841 | return 0; |
| 2842 | } |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 2843 | |
| 2844 | void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2845 | intel_stop_ring_buffer(struct intel_engine_cs *ring) |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 2846 | { |
| 2847 | int ret; |
| 2848 | |
| 2849 | if (!intel_ring_initialized(ring)) |
| 2850 | return; |
| 2851 | |
| 2852 | ret = intel_ring_idle(ring); |
| 2853 | if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error)) |
| 2854 | DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n", |
| 2855 | ring->name, ret); |
| 2856 | |
| 2857 | stop_ring(ring); |
| 2858 | } |