blob: f5d389a2002492c4d83c08a70c36a5af9d206d6c [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070041static __must_check int
42i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
43 struct i915_address_space *vm,
44 unsigned alignment,
45 bool map_and_fenceable,
46 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000047static int i915_gem_phys_pwrite(struct drm_device *dev,
48 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100049 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000050 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070051
Chris Wilson61050802012-04-17 15:31:31 +010052static void i915_gem_write_fence(struct drm_device *dev, int reg,
53 struct drm_i915_gem_object *obj);
54static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
55 struct drm_i915_fence_reg *fence,
56 bool enable);
57
Chris Wilson17250b72010-10-28 12:51:39 +010058static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070059 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020060static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
61static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010062static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010063
Chris Wilson61050802012-04-17 15:31:31 +010064static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
65{
66 if (obj->tiling_mode)
67 i915_gem_release_mmap(obj);
68
69 /* As we do not have an associated fence register, we will force
70 * a tiling change if we ever need to acquire one.
71 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010072 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010073 obj->fence_reg = I915_FENCE_REG_NONE;
74}
75
Chris Wilson73aa8082010-09-30 11:46:12 +010076/* some bookkeeping */
77static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
78 size_t size)
79{
Daniel Vetterc20e8352013-07-24 22:40:23 +020080 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010081 dev_priv->mm.object_count++;
82 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020083 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010084}
85
86static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
87 size_t size)
88{
Daniel Vetterc20e8352013-07-24 22:40:23 +020089 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010090 dev_priv->mm.object_count--;
91 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020092 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010093}
94
Chris Wilson21dd3732011-01-26 15:55:56 +000095static int
Daniel Vetter33196de2012-11-14 17:14:05 +010096i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010098 int ret;
99
Daniel Vetter7abb6902013-05-24 21:29:32 +0200100#define EXIT_COND (!i915_reset_in_progress(error) || \
101 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100102 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 return 0;
104
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200105 /*
106 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
107 * userspace. If it takes that long something really bad is going on and
108 * we should simply try to bail out and fail as gracefully as possible.
109 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100110 ret = wait_event_interruptible_timeout(error->reset_queue,
111 EXIT_COND,
112 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 if (ret == 0) {
114 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
115 return -EIO;
116 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100119#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120
Chris Wilson21dd3732011-01-26 15:55:56 +0000121 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122}
123
Chris Wilson54cf91d2010-11-25 18:00:26 +0000124int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125{
Daniel Vetter33196de2012-11-14 17:14:05 +0100126 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 int ret;
128
Daniel Vetter33196de2012-11-14 17:14:05 +0100129 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 if (ret)
131 return ret;
132
133 ret = mutex_lock_interruptible(&dev->struct_mutex);
134 if (ret)
135 return ret;
136
Chris Wilson23bc5982010-09-29 16:10:57 +0100137 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100138 return 0;
139}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100140
Chris Wilson7d1c4802010-08-07 21:45:03 +0100141static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000142i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143{
Ben Widawsky98438772013-07-31 17:00:12 -0700144 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145}
146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
148i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700150{
Ben Widawsky93d18792013-01-17 12:45:17 -0800151 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700152 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000153
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200154 if (drm_core_check_feature(dev, DRIVER_MODESET))
155 return -ENODEV;
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 if (args->gtt_start >= args->gtt_end ||
158 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700160
Daniel Vetterf534bc02012-03-26 22:37:04 +0200161 /* GEM with user mode setting was never supported on ilk and later. */
162 if (INTEL_INFO(dev)->gen >= 5)
163 return -ENODEV;
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800166 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
167 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800168 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700169 mutex_unlock(&dev->struct_mutex);
170
Chris Wilson20217462010-11-23 15:26:33 +0000171 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700172}
173
Eric Anholt5a125c32008-10-22 21:40:13 -0700174int
175i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000176 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700177{
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000180 struct drm_i915_gem_object *obj;
181 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700182
Chris Wilson6299f992010-11-24 12:23:44 +0000183 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100184 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700185 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100186 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700187 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100188 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700189
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700190 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000192
Eric Anholt5a125c32008-10-22 21:40:13 -0700193 return 0;
194}
195
Chris Wilson42dcedd2012-11-15 11:32:30 +0000196void *i915_gem_object_alloc(struct drm_device *dev)
197{
198 struct drm_i915_private *dev_priv = dev->dev_private;
199 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
200}
201
202void i915_gem_object_free(struct drm_i915_gem_object *obj)
203{
204 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
205 kmem_cache_free(dev_priv->slab, obj);
206}
207
Dave Airlieff72145b2011-02-07 12:16:14 +1000208static int
209i915_gem_create(struct drm_file *file,
210 struct drm_device *dev,
211 uint64_t size,
212 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700213{
Chris Wilson05394f32010-11-08 19:18:58 +0000214 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300215 int ret;
216 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700217
Dave Airlieff72145b2011-02-07 12:16:14 +1000218 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200219 if (size == 0)
220 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700221
222 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000223 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700224 if (obj == NULL)
225 return -ENOMEM;
226
Chris Wilson05394f32010-11-08 19:18:58 +0000227 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100228 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200229 drm_gem_object_unreference_unlocked(&obj->base);
230 if (ret)
231 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Ben Widawsky98438772013-07-31 17:00:12 -0700425 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Xiong Zhang0b74b502013-07-19 13:51:24 +0800468 if (likely(!i915_prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Ben Widawskyc37e2202013-07-31 16:59:58 -0700597 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700612 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Ben Widawsky98438772013-07-31 17:00:12 -0700742 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Xiong Zhang0b74b502013-07-19 13:51:24 +0800863 if (likely(!i915_prefault_disable)) {
864 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
865 args->size);
866 if (ret)
867 return -EFAULT;
868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100870 ret = i915_mutex_lock_interruptible(dev);
871 if (ret)
872 return ret;
873
Chris Wilson05394f32010-11-08 19:18:58 +0000874 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000875 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100876 ret = -ENOENT;
877 goto unlock;
878 }
Eric Anholt673a3942008-07-30 12:06:12 -0700879
Chris Wilson7dcd2492010-09-26 20:21:44 +0100880 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000881 if (args->offset > obj->base.size ||
882 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100884 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100885 }
886
Daniel Vetter1286ff72012-05-10 15:25:09 +0200887 /* prime objects have no backing filp to GEM pread/pwrite
888 * pages from.
889 */
890 if (!obj->base.filp) {
891 ret = -EINVAL;
892 goto out;
893 }
894
Chris Wilsondb53a302011-02-03 11:57:46 +0000895 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
896
Daniel Vetter935aaa62012-03-25 19:47:35 +0200897 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700898 /* We can only do the GTT pwrite on untiled buffers, as otherwise
899 * it would end up going through the fenced access, and we'll get
900 * different detiling behavior between reading and writing.
901 * pread/pwrite currently are reading and writing from the CPU
902 * perspective, requiring manual detiling by the client.
903 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100905 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100906 goto out;
907 }
908
Chris Wilson86a1ee22012-08-11 15:41:04 +0100909 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200910 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100911 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100912 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200913 /* Note that the gtt paths might fail with non-page-backed user
914 * pointers (e.g. gtt mappings when moving data between
915 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700916 }
Eric Anholt673a3942008-07-30 12:06:12 -0700917
Chris Wilson86a1ee22012-08-11 15:41:04 +0100918 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200919 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920
Chris Wilson35b62a82010-09-26 20:23:38 +0100921out:
Chris Wilson05394f32010-11-08 19:18:58 +0000922 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100923unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100924 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700925 return ret;
926}
927
Chris Wilsonb3612372012-08-24 09:35:08 +0100928int
Daniel Vetter33196de2012-11-14 17:14:05 +0100929i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100930 bool interruptible)
931{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100932 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100933 /* Non-interruptible callers can't handle -EAGAIN, hence return
934 * -EIO unconditionally for these. */
935 if (!interruptible)
936 return -EIO;
937
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100938 /* Recovery complete, but the reset failed ... */
939 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100940 return -EIO;
941
942 return -EAGAIN;
943 }
944
945 return 0;
946}
947
948/*
949 * Compare seqno against outstanding lazy request. Emit a request if they are
950 * equal.
951 */
952static int
953i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
954{
955 int ret;
956
957 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
958
959 ret = 0;
960 if (seqno == ring->outstanding_lazy_request)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300961 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100962
963 return ret;
964}
965
966/**
967 * __wait_seqno - wait until execution of seqno has finished
968 * @ring: the ring expected to report seqno
969 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100970 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100971 * @interruptible: do an interruptible wait (normally yes)
972 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
973 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100974 * Note: It is of utmost importance that the passed in seqno and reset_counter
975 * values have been read by the caller in an smp safe manner. Where read-side
976 * locks are involved, it is sufficient to read the reset_counter before
977 * unlocking the lock that protects the seqno. For lockless tricks, the
978 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
979 * inserted.
980 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100981 * Returns 0 if the seqno was found within the alloted time. Else returns the
982 * errno with remaining time filled in timeout argument.
983 */
984static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100985 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100986 bool interruptible, struct timespec *timeout)
987{
988 drm_i915_private_t *dev_priv = ring->dev->dev_private;
989 struct timespec before, now, wait_time={1,0};
990 unsigned long timeout_jiffies;
991 long end;
992 bool wait_forever = true;
993 int ret;
994
995 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
996 return 0;
997
998 trace_i915_gem_request_wait_begin(ring, seqno);
999
1000 if (timeout != NULL) {
1001 wait_time = *timeout;
1002 wait_forever = false;
1003 }
1004
Imre Deake054cc32013-05-21 20:03:19 +03001005 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001006
1007 if (WARN_ON(!ring->irq_get(ring)))
1008 return -ENODEV;
1009
1010 /* Record current time in case interrupted by signal, or wedged * */
1011 getrawmonotonic(&before);
1012
1013#define EXIT_COND \
1014 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001015 i915_reset_in_progress(&dev_priv->gpu_error) || \
1016 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001017 do {
1018 if (interruptible)
1019 end = wait_event_interruptible_timeout(ring->irq_queue,
1020 EXIT_COND,
1021 timeout_jiffies);
1022 else
1023 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1024 timeout_jiffies);
1025
Daniel Vetterf69061b2012-12-06 09:01:42 +01001026 /* We need to check whether any gpu reset happened in between
1027 * the caller grabbing the seqno and now ... */
1028 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1029 end = -EAGAIN;
1030
1031 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1032 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001033 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001034 if (ret)
1035 end = ret;
1036 } while (end == 0 && wait_forever);
1037
1038 getrawmonotonic(&now);
1039
1040 ring->irq_put(ring);
1041 trace_i915_gem_request_wait_end(ring, seqno);
1042#undef EXIT_COND
1043
1044 if (timeout) {
1045 struct timespec sleep_time = timespec_sub(now, before);
1046 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001047 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1048 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001049 }
1050
1051 switch (end) {
1052 case -EIO:
1053 case -EAGAIN: /* Wedged */
1054 case -ERESTARTSYS: /* Signal */
1055 return (int)end;
1056 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001057 return -ETIME;
1058 default: /* Completed */
1059 WARN_ON(end < 0); /* We're not aware of other errors */
1060 return 0;
1061 }
1062}
1063
1064/**
1065 * Waits for a sequence number to be signaled, and cleans up the
1066 * request and object lists appropriately for that event.
1067 */
1068int
1069i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1070{
1071 struct drm_device *dev = ring->dev;
1072 struct drm_i915_private *dev_priv = dev->dev_private;
1073 bool interruptible = dev_priv->mm.interruptible;
1074 int ret;
1075
1076 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1077 BUG_ON(seqno == 0);
1078
Daniel Vetter33196de2012-11-14 17:14:05 +01001079 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001080 if (ret)
1081 return ret;
1082
1083 ret = i915_gem_check_olr(ring, seqno);
1084 if (ret)
1085 return ret;
1086
Daniel Vetterf69061b2012-12-06 09:01:42 +01001087 return __wait_seqno(ring, seqno,
1088 atomic_read(&dev_priv->gpu_error.reset_counter),
1089 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001090}
1091
Chris Wilsond26e3af2013-06-29 22:05:26 +01001092static int
1093i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1094 struct intel_ring_buffer *ring)
1095{
1096 i915_gem_retire_requests_ring(ring);
1097
1098 /* Manually manage the write flush as we may have not yet
1099 * retired the buffer.
1100 *
1101 * Note that the last_write_seqno is always the earlier of
1102 * the two (read/write) seqno, so if we haved successfully waited,
1103 * we know we have passed the last write.
1104 */
1105 obj->last_write_seqno = 0;
1106 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1107
1108 return 0;
1109}
1110
Chris Wilsonb3612372012-08-24 09:35:08 +01001111/**
1112 * Ensures that all rendering to the object has completed and the object is
1113 * safe to unbind from the GTT or access from the CPU.
1114 */
1115static __must_check int
1116i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1117 bool readonly)
1118{
1119 struct intel_ring_buffer *ring = obj->ring;
1120 u32 seqno;
1121 int ret;
1122
1123 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1124 if (seqno == 0)
1125 return 0;
1126
1127 ret = i915_wait_seqno(ring, seqno);
1128 if (ret)
1129 return ret;
1130
Chris Wilsond26e3af2013-06-29 22:05:26 +01001131 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001132}
1133
Chris Wilson3236f572012-08-24 09:35:09 +01001134/* A nonblocking variant of the above wait. This is a highly dangerous routine
1135 * as the object state may change during this call.
1136 */
1137static __must_check int
1138i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1139 bool readonly)
1140{
1141 struct drm_device *dev = obj->base.dev;
1142 struct drm_i915_private *dev_priv = dev->dev_private;
1143 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001144 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001145 u32 seqno;
1146 int ret;
1147
1148 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1149 BUG_ON(!dev_priv->mm.interruptible);
1150
1151 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1152 if (seqno == 0)
1153 return 0;
1154
Daniel Vetter33196de2012-11-14 17:14:05 +01001155 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001156 if (ret)
1157 return ret;
1158
1159 ret = i915_gem_check_olr(ring, seqno);
1160 if (ret)
1161 return ret;
1162
Daniel Vetterf69061b2012-12-06 09:01:42 +01001163 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001164 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001165 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001166 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001167 if (ret)
1168 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001169
Chris Wilsond26e3af2013-06-29 22:05:26 +01001170 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001171}
1172
Eric Anholt673a3942008-07-30 12:06:12 -07001173/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001174 * Called when user space prepares to use an object with the CPU, either
1175 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001176 */
1177int
1178i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001179 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001180{
1181 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 uint32_t read_domains = args->read_domains;
1184 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001185 int ret;
1186
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001188 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001189 return -EINVAL;
1190
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
1194 /* Having something in the write domain implies it's in the read
1195 * domain, and only that read domain. Enforce that in the request.
1196 */
1197 if (write_domain != 0 && read_domains != write_domain)
1198 return -EINVAL;
1199
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001201 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001203
Chris Wilson05394f32010-11-08 19:18:58 +00001204 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001205 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001206 ret = -ENOENT;
1207 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001208 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001209
Chris Wilson3236f572012-08-24 09:35:09 +01001210 /* Try to flush the object off the GPU without holding the lock.
1211 * We will repeat the flush holding the lock in the normal manner
1212 * to catch cases where we are gazumped.
1213 */
1214 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1215 if (ret)
1216 goto unref;
1217
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 if (read_domains & I915_GEM_DOMAIN_GTT) {
1219 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001220
1221 /* Silently promote "you're not bound, there was nothing to do"
1222 * to success, since the client was just asking us to
1223 * make sure everything was done.
1224 */
1225 if (ret == -EINVAL)
1226 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001228 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001229 }
1230
Chris Wilson3236f572012-08-24 09:35:09 +01001231unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001232 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001233unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001234 mutex_unlock(&dev->struct_mutex);
1235 return ret;
1236}
1237
1238/**
1239 * Called when user space has done writes to this buffer
1240 */
1241int
1242i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001243 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001244{
1245 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001247 int ret = 0;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 }
1258
Eric Anholt673a3942008-07-30 12:06:12 -07001259 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001261 i915_gem_object_flush_cpu_write_domain(obj);
1262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001265 mutex_unlock(&dev->struct_mutex);
1266 return ret;
1267}
1268
1269/**
1270 * Maps the contents of an object, returning the address it is mapped
1271 * into.
1272 *
1273 * While the mapping holds a reference on the contents of the object, it doesn't
1274 * imply a ref on the object itself.
1275 */
1276int
1277i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001278 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001279{
1280 struct drm_i915_gem_mmap *args = data;
1281 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001282 unsigned long addr;
1283
Chris Wilson05394f32010-11-08 19:18:58 +00001284 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001285 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001286 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001287
Daniel Vetter1286ff72012-05-10 15:25:09 +02001288 /* prime objects have no backing filp to GEM mmap
1289 * pages from.
1290 */
1291 if (!obj->filp) {
1292 drm_gem_object_unreference_unlocked(obj);
1293 return -EINVAL;
1294 }
1295
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001296 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001297 PROT_READ | PROT_WRITE, MAP_SHARED,
1298 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001299 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001300 if (IS_ERR((void *)addr))
1301 return addr;
1302
1303 args->addr_ptr = (uint64_t) addr;
1304
1305 return 0;
1306}
1307
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308/**
1309 * i915_gem_fault - fault a page into the GTT
1310 * vma: VMA in question
1311 * vmf: fault info
1312 *
1313 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1314 * from userspace. The fault handler takes care of binding the object to
1315 * the GTT (if needed), allocating and programming a fence register (again,
1316 * only if needed based on whether the old reg is still valid or the object
1317 * is tiled) and inserting a new PTE into the faulting process.
1318 *
1319 * Note that the faulting process may involve evicting existing objects
1320 * from the GTT and/or fence registers to make room. So performance may
1321 * suffer if the GTT working set is large or there are few fence registers
1322 * left.
1323 */
1324int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1325{
Chris Wilson05394f32010-11-08 19:18:58 +00001326 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1327 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001328 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001329 pgoff_t page_offset;
1330 unsigned long pfn;
1331 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001332 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333
1334 /* We don't use vmf->pgoff since that has the fake offset */
1335 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1336 PAGE_SHIFT;
1337
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001338 ret = i915_mutex_lock_interruptible(dev);
1339 if (ret)
1340 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001341
Chris Wilsondb53a302011-02-03 11:57:46 +00001342 trace_i915_gem_object_fault(obj, page_offset, true, write);
1343
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001344 /* Access to snoopable pages through the GTT is incoherent. */
1345 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1346 ret = -EINVAL;
1347 goto unlock;
1348 }
1349
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001350 /* Now bind it into the GTT if needed */
Ben Widawskyc37e2202013-07-31 16:59:58 -07001351 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001352 if (ret)
1353 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354
Chris Wilsonc9839302012-11-20 10:45:17 +00001355 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1356 if (ret)
1357 goto unpin;
1358
1359 ret = i915_gem_object_get_fence(obj);
1360 if (ret)
1361 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001362
Chris Wilson6299f992010-11-24 12:23:44 +00001363 obj->fault_mappable = true;
1364
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001365 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1366 pfn >>= PAGE_SHIFT;
1367 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001368
1369 /* Finally, remap it using the new GTT offset */
1370 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001371unpin:
1372 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001373unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001374 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001375out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001376 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001377 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001378 /* If this -EIO is due to a gpu hang, give the reset code a
1379 * chance to clean up the mess. Otherwise return the proper
1380 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001381 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001382 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001383 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001384 /* Give the error handler a chance to run and move the
1385 * objects off the GPU active list. Next time we service the
1386 * fault, we should be able to transition the page into the
1387 * GTT without touching the GPU (and so avoid further
1388 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1389 * with coherency, just lost writes.
1390 */
Chris Wilson045e7692010-11-07 09:18:22 +00001391 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001392 case 0:
1393 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001394 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001395 case -EBUSY:
1396 /*
1397 * EBUSY is ok: this just means that another thread
1398 * already did the job.
1399 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001400 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001402 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001403 case -ENOSPC:
1404 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001406 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001407 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001408 }
1409}
1410
1411/**
Chris Wilson901782b2009-07-10 08:18:50 +01001412 * i915_gem_release_mmap - remove physical page mappings
1413 * @obj: obj in question
1414 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001415 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001416 * relinquish ownership of the pages back to the system.
1417 *
1418 * It is vital that we remove the page mapping if we have mapped a tiled
1419 * object through the GTT and then lose the fence register due to
1420 * resource pressure. Similarly if the object has been moved out of the
1421 * aperture, than pages mapped into userspace must be revoked. Removing the
1422 * mapping will then trigger a page fault on the next user access, allowing
1423 * fixup by i915_gem_fault().
1424 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001425void
Chris Wilson05394f32010-11-08 19:18:58 +00001426i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001427{
Chris Wilson6299f992010-11-24 12:23:44 +00001428 if (!obj->fault_mappable)
1429 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001430
Chris Wilsonf6e47882011-03-20 21:09:12 +00001431 if (obj->base.dev->dev_mapping)
1432 unmap_mapping_range(obj->base.dev->dev_mapping,
1433 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1434 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001435
Chris Wilson6299f992010-11-24 12:23:44 +00001436 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001437}
1438
Imre Deak0fa87792013-01-07 21:47:35 +02001439uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001440i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441{
Chris Wilsone28f8712011-07-18 13:11:49 -07001442 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001443
1444 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001445 tiling_mode == I915_TILING_NONE)
1446 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447
1448 /* Previous chips need a power-of-two fence region when tiling */
1449 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001452 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001453
Chris Wilsone28f8712011-07-18 13:11:49 -07001454 while (gtt_size < size)
1455 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456
Chris Wilsone28f8712011-07-18 13:11:49 -07001457 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001458}
1459
Jesse Barnesde151cf2008-11-12 10:03:55 -08001460/**
1461 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1462 * @obj: object to check
1463 *
1464 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001465 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001466 */
Imre Deakd865110c2013-01-07 21:47:33 +02001467uint32_t
1468i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1469 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 /*
1472 * Minimum alignment is 4k (GTT page size), but might be greater
1473 * if a fence register is needed for the object.
1474 */
Imre Deakd865110c2013-01-07 21:47:33 +02001475 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001476 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477 return 4096;
1478
1479 /*
1480 * Previous chips need to be aligned to the size of the smallest
1481 * fence register that can contain the object.
1482 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001483 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001484}
1485
Chris Wilsond8cb5082012-08-11 15:41:03 +01001486static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1487{
1488 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1489 int ret;
1490
1491 if (obj->base.map_list.map)
1492 return 0;
1493
Daniel Vetterda494d72012-12-20 15:11:16 +01001494 dev_priv->mm.shrinker_no_lock_stealing = true;
1495
Chris Wilsond8cb5082012-08-11 15:41:03 +01001496 ret = drm_gem_create_mmap_offset(&obj->base);
1497 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001498 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001499
1500 /* Badly fragmented mmap space? The only way we can recover
1501 * space is by destroying unwanted objects. We can't randomly release
1502 * mmap_offsets as userspace expects them to be persistent for the
1503 * lifetime of the objects. The closest we can is to release the
1504 * offsets on purgeable objects by truncating it and marking it purged,
1505 * which prevents userspace from ever using that object again.
1506 */
1507 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1508 ret = drm_gem_create_mmap_offset(&obj->base);
1509 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001510 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001511
1512 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001513 ret = drm_gem_create_mmap_offset(&obj->base);
1514out:
1515 dev_priv->mm.shrinker_no_lock_stealing = false;
1516
1517 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001518}
1519
1520static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1521{
1522 if (!obj->base.map_list.map)
1523 return;
1524
1525 drm_gem_free_mmap_offset(&obj->base);
1526}
1527
Jesse Barnesde151cf2008-11-12 10:03:55 -08001528int
Dave Airlieff72145b2011-02-07 12:16:14 +10001529i915_gem_mmap_gtt(struct drm_file *file,
1530 struct drm_device *dev,
1531 uint32_t handle,
1532 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001533{
Chris Wilsonda761a62010-10-27 17:37:08 +01001534 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001535 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001536 int ret;
1537
Chris Wilson76c1dec2010-09-25 11:22:51 +01001538 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001539 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001540 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001541
Dave Airlieff72145b2011-02-07 12:16:14 +10001542 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001543 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001544 ret = -ENOENT;
1545 goto unlock;
1546 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001548 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001549 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001550 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001551 }
1552
Chris Wilson05394f32010-11-08 19:18:58 +00001553 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001554 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001555 ret = -EINVAL;
1556 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001557 }
1558
Chris Wilsond8cb5082012-08-11 15:41:03 +01001559 ret = i915_gem_object_create_mmap_offset(obj);
1560 if (ret)
1561 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562
Dave Airlieff72145b2011-02-07 12:16:14 +10001563 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001564
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565out:
Chris Wilson05394f32010-11-08 19:18:58 +00001566 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001567unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001569 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570}
1571
Dave Airlieff72145b2011-02-07 12:16:14 +10001572/**
1573 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1574 * @dev: DRM device
1575 * @data: GTT mapping ioctl data
1576 * @file: GEM object info
1577 *
1578 * Simply returns the fake offset to userspace so it can mmap it.
1579 * The mmap call will end up in drm_gem_mmap(), which will set things
1580 * up so we can get faults in the handler above.
1581 *
1582 * The fault handler will take care of binding the object into the GTT
1583 * (since it may have been evicted to make room for something), allocating
1584 * a fence register, and mapping the appropriate aperture address into
1585 * userspace.
1586 */
1587int
1588i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1589 struct drm_file *file)
1590{
1591 struct drm_i915_gem_mmap_gtt *args = data;
1592
Dave Airlieff72145b2011-02-07 12:16:14 +10001593 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1594}
1595
Daniel Vetter225067e2012-08-20 10:23:20 +02001596/* Immediately discard the backing storage */
1597static void
1598i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001600 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001601
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001602 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001603
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001604 if (obj->base.filp == NULL)
1605 return;
1606
Daniel Vetter225067e2012-08-20 10:23:20 +02001607 /* Our goal here is to return as much of the memory as
1608 * is possible back to the system as we are called from OOM.
1609 * To do this we must instruct the shmfs to drop all of its
1610 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001611 */
Al Viro496ad9a2013-01-23 17:07:38 -05001612 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001613 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001614
Daniel Vetter225067e2012-08-20 10:23:20 +02001615 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001616}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001617
Daniel Vetter225067e2012-08-20 10:23:20 +02001618static inline int
1619i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1620{
1621 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001622}
1623
Chris Wilson5cdf5882010-09-27 15:51:07 +01001624static void
Chris Wilson05394f32010-11-08 19:18:58 +00001625i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001626{
Imre Deak90797e62013-02-18 19:28:03 +02001627 struct sg_page_iter sg_iter;
1628 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001629
Chris Wilson05394f32010-11-08 19:18:58 +00001630 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001631
Chris Wilson6c085a72012-08-20 11:40:46 +02001632 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1633 if (ret) {
1634 /* In the event of a disaster, abandon all caches and
1635 * hope for the best.
1636 */
1637 WARN_ON(ret != -EIO);
1638 i915_gem_clflush_object(obj);
1639 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1640 }
1641
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001642 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001643 i915_gem_object_save_bit_17_swizzle(obj);
1644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 if (obj->madv == I915_MADV_DONTNEED)
1646 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001647
Imre Deak90797e62013-02-18 19:28:03 +02001648 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001649 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001653
Chris Wilson05394f32010-11-08 19:18:58 +00001654 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656
Chris Wilson9da3da62012-06-01 15:20:22 +01001657 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001658 }
Chris Wilson05394f32010-11-08 19:18:58 +00001659 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
Chris Wilson9da3da62012-06-01 15:20:22 +01001661 sg_free_table(obj->pages);
1662 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001663}
1664
Chris Wilsondd624af2013-01-15 12:39:35 +00001665int
Chris Wilson37e680a2012-06-07 15:38:42 +01001666i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1667{
1668 const struct drm_i915_gem_object_ops *ops = obj->ops;
1669
Chris Wilson2f745ad2012-09-04 21:02:58 +01001670 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001671 return 0;
1672
Chris Wilsona5570172012-09-04 21:02:54 +01001673 if (obj->pages_pin_count)
1674 return -EBUSY;
1675
Ben Widawsky98438772013-07-31 17:00:12 -07001676 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001677
Chris Wilsona2165e32012-12-03 11:49:00 +00001678 /* ->put_pages might need to allocate memory for the bit17 swizzle
1679 * array, hence protect them from being reaped by removing them from gtt
1680 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001681 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001682
Chris Wilson37e680a2012-06-07 15:38:42 +01001683 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001685
Chris Wilson6c085a72012-08-20 11:40:46 +02001686 if (i915_gem_object_is_purgeable(obj))
1687 i915_gem_object_truncate(obj);
1688
1689 return 0;
1690}
1691
1692static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001693__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1694 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001695{
1696 struct drm_i915_gem_object *obj, *next;
1697 long count = 0;
1698
1699 list_for_each_entry_safe(obj, next,
1700 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001701 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001702 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001703 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001704 count += obj->base.size >> PAGE_SHIFT;
1705 if (count >= target)
1706 return count;
1707 }
1708 }
1709
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001710 list_for_each_entry_safe(obj, next, &dev_priv->mm.bound_list,
1711 global_list) {
1712 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001713
1714 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1715 continue;
1716
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001717 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1718 if (i915_vma_unbind(vma))
1719 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001720
1721 if (!i915_gem_object_put_pages(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001722 count += obj->base.size >> PAGE_SHIFT;
1723 if (count >= target)
1724 return count;
1725 }
1726 }
1727
1728 return count;
1729}
1730
Daniel Vetter93927ca2013-01-10 18:03:00 +01001731static long
1732i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1733{
1734 return __i915_gem_shrink(dev_priv, target, true);
1735}
1736
Chris Wilson6c085a72012-08-20 11:40:46 +02001737static void
1738i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1739{
1740 struct drm_i915_gem_object *obj, *next;
1741
1742 i915_gem_evict_everything(dev_priv->dev);
1743
Ben Widawsky35c20a62013-05-31 11:28:48 -07001744 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1745 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001746 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001747}
1748
Chris Wilson37e680a2012-06-07 15:38:42 +01001749static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001750i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001751{
Chris Wilson6c085a72012-08-20 11:40:46 +02001752 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001753 int page_count, i;
1754 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001755 struct sg_table *st;
1756 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001757 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001758 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001759 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001760 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001761
Chris Wilson6c085a72012-08-20 11:40:46 +02001762 /* Assert that the object is not currently in any GPU domain. As it
1763 * wasn't in the GTT, there shouldn't be any way it could have been in
1764 * a GPU cache
1765 */
1766 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1767 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1768
Chris Wilson9da3da62012-06-01 15:20:22 +01001769 st = kmalloc(sizeof(*st), GFP_KERNEL);
1770 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001771 return -ENOMEM;
1772
Chris Wilson9da3da62012-06-01 15:20:22 +01001773 page_count = obj->base.size / PAGE_SIZE;
1774 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1775 sg_free_table(st);
1776 kfree(st);
1777 return -ENOMEM;
1778 }
1779
1780 /* Get the list of pages out of our struct file. They'll be pinned
1781 * at this point until we release them.
1782 *
1783 * Fail silently without starting the shrinker
1784 */
Al Viro496ad9a2013-01-23 17:07:38 -05001785 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001786 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001787 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001788 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001789 sg = st->sgl;
1790 st->nents = 0;
1791 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001792 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1793 if (IS_ERR(page)) {
1794 i915_gem_purge(dev_priv, page_count);
1795 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1796 }
1797 if (IS_ERR(page)) {
1798 /* We've tried hard to allocate the memory by reaping
1799 * our own buffer, now let the real VM do its job and
1800 * go down in flames if truly OOM.
1801 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001802 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001803 gfp |= __GFP_IO | __GFP_WAIT;
1804
1805 i915_gem_shrink_all(dev_priv);
1806 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1807 if (IS_ERR(page))
1808 goto err_pages;
1809
Linus Torvaldscaf49192012-12-10 10:51:16 -08001810 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001811 gfp &= ~(__GFP_IO | __GFP_WAIT);
1812 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001813#ifdef CONFIG_SWIOTLB
1814 if (swiotlb_nr_tbl()) {
1815 st->nents++;
1816 sg_set_page(sg, page, PAGE_SIZE, 0);
1817 sg = sg_next(sg);
1818 continue;
1819 }
1820#endif
Imre Deak90797e62013-02-18 19:28:03 +02001821 if (!i || page_to_pfn(page) != last_pfn + 1) {
1822 if (i)
1823 sg = sg_next(sg);
1824 st->nents++;
1825 sg_set_page(sg, page, PAGE_SIZE, 0);
1826 } else {
1827 sg->length += PAGE_SIZE;
1828 }
1829 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001830 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001831#ifdef CONFIG_SWIOTLB
1832 if (!swiotlb_nr_tbl())
1833#endif
1834 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001835 obj->pages = st;
1836
Eric Anholt673a3942008-07-30 12:06:12 -07001837 if (i915_gem_object_needs_bit17_swizzle(obj))
1838 i915_gem_object_do_bit_17_swizzle(obj);
1839
1840 return 0;
1841
1842err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001843 sg_mark_end(sg);
1844 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001845 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001846 sg_free_table(st);
1847 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001848 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001849}
1850
Chris Wilson37e680a2012-06-07 15:38:42 +01001851/* Ensure that the associated pages are gathered from the backing storage
1852 * and pinned into our object. i915_gem_object_get_pages() may be called
1853 * multiple times before they are released by a single call to
1854 * i915_gem_object_put_pages() - once the pages are no longer referenced
1855 * either as a result of memory pressure (reaping pages under the shrinker)
1856 * or as the object is itself released.
1857 */
1858int
1859i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1860{
1861 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1862 const struct drm_i915_gem_object_ops *ops = obj->ops;
1863 int ret;
1864
Chris Wilson2f745ad2012-09-04 21:02:58 +01001865 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001866 return 0;
1867
Chris Wilson43e28f02013-01-08 10:53:09 +00001868 if (obj->madv != I915_MADV_WILLNEED) {
1869 DRM_ERROR("Attempting to obtain a purgeable object\n");
1870 return -EINVAL;
1871 }
1872
Chris Wilsona5570172012-09-04 21:02:54 +01001873 BUG_ON(obj->pages_pin_count);
1874
Chris Wilson37e680a2012-06-07 15:38:42 +01001875 ret = ops->get_pages(obj);
1876 if (ret)
1877 return ret;
1878
Ben Widawsky35c20a62013-05-31 11:28:48 -07001879 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001880 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001881}
1882
Chris Wilson54cf91d2010-11-25 18:00:26 +00001883void
Chris Wilson05394f32010-11-08 19:18:58 +00001884i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001885 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001886{
Chris Wilson05394f32010-11-08 19:18:58 +00001887 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001888 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001889 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001890
Zou Nan hai852835f2010-05-21 09:08:56 +08001891 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001892 if (obj->ring != ring && obj->last_write_seqno) {
1893 /* Keep the seqno relative to the current ring */
1894 obj->last_write_seqno = seqno;
1895 }
Chris Wilson05394f32010-11-08 19:18:58 +00001896 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001897
1898 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001899 if (!obj->active) {
1900 drm_gem_object_reference(&obj->base);
1901 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001902 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001903
Chris Wilson05394f32010-11-08 19:18:58 +00001904 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001905
Chris Wilson0201f1e2012-07-20 12:41:01 +01001906 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001907
Chris Wilsoncaea7472010-11-12 13:53:37 +00001908 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001909 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001910
Chris Wilson7dd49062012-03-21 10:48:18 +00001911 /* Bump MRU to take account of the delayed flush */
1912 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1913 struct drm_i915_fence_reg *reg;
1914
1915 reg = &dev_priv->fence_regs[obj->fence_reg];
1916 list_move_tail(&reg->lru_list,
1917 &dev_priv->mm.fence_list);
1918 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001919 }
1920}
1921
1922static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001923i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1924{
Ben Widawskyca191b12013-07-31 17:00:14 -07001925 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1926 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1927 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001928
Chris Wilson65ce3022012-07-20 12:41:02 +01001929 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001930 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001931
Ben Widawskyca191b12013-07-31 17:00:14 -07001932 list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001933
Chris Wilson65ce3022012-07-20 12:41:02 +01001934 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001935 obj->ring = NULL;
1936
Chris Wilson65ce3022012-07-20 12:41:02 +01001937 obj->last_read_seqno = 0;
1938 obj->last_write_seqno = 0;
1939 obj->base.write_domain = 0;
1940
1941 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001942 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001943
1944 obj->active = 0;
1945 drm_gem_object_unreference(&obj->base);
1946
1947 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001948}
Eric Anholt673a3942008-07-30 12:06:12 -07001949
Chris Wilson9d7730912012-11-27 16:22:52 +00001950static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001951i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001952{
Chris Wilson9d7730912012-11-27 16:22:52 +00001953 struct drm_i915_private *dev_priv = dev->dev_private;
1954 struct intel_ring_buffer *ring;
1955 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001956
Chris Wilson107f27a52012-12-10 13:56:17 +02001957 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001958 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001959 ret = intel_ring_idle(ring);
1960 if (ret)
1961 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001962 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001963 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001964
1965 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001966 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001967 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001968
Chris Wilson9d7730912012-11-27 16:22:52 +00001969 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1970 ring->sync_seqno[j] = 0;
1971 }
1972
1973 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001974}
1975
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001976int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1977{
1978 struct drm_i915_private *dev_priv = dev->dev_private;
1979 int ret;
1980
1981 if (seqno == 0)
1982 return -EINVAL;
1983
1984 /* HWS page needs to be set less than what we
1985 * will inject to ring
1986 */
1987 ret = i915_gem_init_seqno(dev, seqno - 1);
1988 if (ret)
1989 return ret;
1990
1991 /* Carefully set the last_seqno value so that wrap
1992 * detection still works
1993 */
1994 dev_priv->next_seqno = seqno;
1995 dev_priv->last_seqno = seqno - 1;
1996 if (dev_priv->last_seqno == 0)
1997 dev_priv->last_seqno--;
1998
1999 return 0;
2000}
2001
Chris Wilson9d7730912012-11-27 16:22:52 +00002002int
2003i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002004{
Chris Wilson9d7730912012-11-27 16:22:52 +00002005 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002006
Chris Wilson9d7730912012-11-27 16:22:52 +00002007 /* reserve 0 for non-seqno */
2008 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002009 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002010 if (ret)
2011 return ret;
2012
2013 dev_priv->next_seqno = 1;
2014 }
2015
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002016 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002017 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002018}
2019
Mika Kuoppala0025c072013-06-12 12:35:30 +03002020int __i915_add_request(struct intel_ring_buffer *ring,
2021 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002022 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002023 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002024{
Chris Wilsondb53a302011-02-03 11:57:46 +00002025 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002026 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002027 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002028 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002029 int ret;
2030
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002031 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002032 /*
2033 * Emit any outstanding flushes - execbuf can fail to emit the flush
2034 * after having emitted the batchbuffer command. Hence we need to fix
2035 * things up similar to emitting the lazy request. The difference here
2036 * is that the flush _must_ happen before the next request, no matter
2037 * what.
2038 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002039 ret = intel_ring_flush_all_caches(ring);
2040 if (ret)
2041 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002042
Chris Wilsonacb868d2012-09-26 13:47:30 +01002043 request = kmalloc(sizeof(*request), GFP_KERNEL);
2044 if (request == NULL)
2045 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002046
Eric Anholt673a3942008-07-30 12:06:12 -07002047
Chris Wilsona71d8d92012-02-15 11:25:36 +00002048 /* Record the position of the start of the request so that
2049 * should we detect the updated seqno part-way through the
2050 * GPU processing the request, we never over-estimate the
2051 * position of the head.
2052 */
2053 request_ring_position = intel_ring_get_tail(ring);
2054
Chris Wilson9d7730912012-11-27 16:22:52 +00002055 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002056 if (ret) {
2057 kfree(request);
2058 return ret;
2059 }
Eric Anholt673a3942008-07-30 12:06:12 -07002060
Chris Wilson9d7730912012-11-27 16:22:52 +00002061 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002062 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002063 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002064 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002065 request->ctx = ring->last_context;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002066 request->batch_obj = obj;
2067
2068 /* Whilst this request exists, batch_obj will be on the
2069 * active_list, and so will hold the active reference. Only when this
2070 * request is retired will the the batch_obj be moved onto the
2071 * inactive_list and lose its active reference. Hence we do not need
2072 * to explicitly hold another reference here.
2073 */
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002074
2075 if (request->ctx)
2076 i915_gem_context_reference(request->ctx);
2077
Eric Anholt673a3942008-07-30 12:06:12 -07002078 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002079 was_empty = list_empty(&ring->request_list);
2080 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002081 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002082
Chris Wilsondb53a302011-02-03 11:57:46 +00002083 if (file) {
2084 struct drm_i915_file_private *file_priv = file->driver_priv;
2085
Chris Wilson1c255952010-09-26 11:03:27 +01002086 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002087 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002088 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002089 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002090 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002091 }
Eric Anholt673a3942008-07-30 12:06:12 -07002092
Chris Wilson9d7730912012-11-27 16:22:52 +00002093 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002094 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002095
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002096 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002097 i915_queue_hangcheck(ring->dev);
2098
Chris Wilsonf047e392012-07-21 12:31:41 +01002099 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002100 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002101 &dev_priv->mm.retire_work,
2102 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002103 intel_mark_busy(dev_priv->dev);
2104 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002105 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002106
Chris Wilsonacb868d2012-09-26 13:47:30 +01002107 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002108 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002109 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002110}
2111
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002112static inline void
2113i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002114{
Chris Wilson1c255952010-09-26 11:03:27 +01002115 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002116
Chris Wilson1c255952010-09-26 11:03:27 +01002117 if (!file_priv)
2118 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002119
Chris Wilson1c255952010-09-26 11:03:27 +01002120 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002121 if (request->file_priv) {
2122 list_del(&request->client_list);
2123 request->file_priv = NULL;
2124 }
Chris Wilson1c255952010-09-26 11:03:27 +01002125 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002126}
2127
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002128static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
2129 struct i915_address_space *vm)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002130{
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002131 if (acthd >= i915_gem_obj_offset(obj, vm) &&
2132 acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002133 return true;
2134
2135 return false;
2136}
2137
2138static bool i915_head_inside_request(const u32 acthd_unmasked,
2139 const u32 request_start,
2140 const u32 request_end)
2141{
2142 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2143
2144 if (request_start < request_end) {
2145 if (acthd >= request_start && acthd < request_end)
2146 return true;
2147 } else if (request_start > request_end) {
2148 if (acthd >= request_start || acthd < request_end)
2149 return true;
2150 }
2151
2152 return false;
2153}
2154
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002155static struct i915_address_space *
2156request_to_vm(struct drm_i915_gem_request *request)
2157{
2158 struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
2159 struct i915_address_space *vm;
2160
2161 vm = &dev_priv->gtt.base;
2162
2163 return vm;
2164}
2165
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002166static bool i915_request_guilty(struct drm_i915_gem_request *request,
2167 const u32 acthd, bool *inside)
2168{
2169 /* There is a possibility that unmasked head address
2170 * pointing inside the ring, matches the batch_obj address range.
2171 * However this is extremely unlikely.
2172 */
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002173 if (request->batch_obj) {
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002174 if (i915_head_inside_object(acthd, request->batch_obj,
2175 request_to_vm(request))) {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002176 *inside = true;
2177 return true;
2178 }
2179 }
2180
2181 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2182 *inside = false;
2183 return true;
2184 }
2185
2186 return false;
2187}
2188
2189static void i915_set_reset_status(struct intel_ring_buffer *ring,
2190 struct drm_i915_gem_request *request,
2191 u32 acthd)
2192{
2193 struct i915_ctx_hang_stats *hs = NULL;
2194 bool inside, guilty;
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002195 unsigned long offset = 0;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002196
2197 /* Innocent until proven guilty */
2198 guilty = false;
2199
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002200 if (request->batch_obj)
2201 offset = i915_gem_obj_offset(request->batch_obj,
2202 request_to_vm(request));
2203
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002204 if (ring->hangcheck.action != wait &&
2205 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002206 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002207 ring->name,
2208 inside ? "inside" : "flushing",
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002209 offset,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002210 request->ctx ? request->ctx->id : 0,
2211 acthd);
2212
2213 guilty = true;
2214 }
2215
2216 /* If contexts are disabled or this is the default context, use
2217 * file_priv->reset_state
2218 */
2219 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2220 hs = &request->ctx->hang_stats;
2221 else if (request->file_priv)
2222 hs = &request->file_priv->hang_stats;
2223
2224 if (hs) {
2225 if (guilty)
2226 hs->batch_active++;
2227 else
2228 hs->batch_pending++;
2229 }
2230}
2231
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002232static void i915_gem_free_request(struct drm_i915_gem_request *request)
2233{
2234 list_del(&request->list);
2235 i915_gem_request_remove_from_client(request);
2236
2237 if (request->ctx)
2238 i915_gem_context_unreference(request->ctx);
2239
2240 kfree(request);
2241}
2242
Chris Wilsondfaae392010-09-22 10:31:52 +01002243static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2244 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002245{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002246 u32 completed_seqno;
2247 u32 acthd;
2248
2249 acthd = intel_ring_get_active_head(ring);
2250 completed_seqno = ring->get_seqno(ring, false);
2251
Chris Wilsondfaae392010-09-22 10:31:52 +01002252 while (!list_empty(&ring->request_list)) {
2253 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002254
Chris Wilsondfaae392010-09-22 10:31:52 +01002255 request = list_first_entry(&ring->request_list,
2256 struct drm_i915_gem_request,
2257 list);
2258
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002259 if (request->seqno > completed_seqno)
2260 i915_set_reset_status(ring, request, acthd);
2261
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002262 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002263 }
2264
2265 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002266 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002267
Chris Wilson05394f32010-11-08 19:18:58 +00002268 obj = list_first_entry(&ring->active_list,
2269 struct drm_i915_gem_object,
2270 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002271
Chris Wilson05394f32010-11-08 19:18:58 +00002272 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002273 }
Eric Anholt673a3942008-07-30 12:06:12 -07002274}
2275
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002276void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002277{
2278 struct drm_i915_private *dev_priv = dev->dev_private;
2279 int i;
2280
Daniel Vetter4b9de732011-10-09 21:52:02 +02002281 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002282 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002283
Daniel Vetter94a335d2013-07-17 14:51:28 +02002284 /*
2285 * Commit delayed tiling changes if we have an object still
2286 * attached to the fence, otherwise just clear the fence.
2287 */
2288 if (reg->obj) {
2289 i915_gem_object_update_fence(reg->obj, reg,
2290 reg->obj->tiling_mode);
2291 } else {
2292 i915_gem_write_fence(dev, i, NULL);
2293 }
Chris Wilson312817a2010-11-22 11:50:11 +00002294 }
2295}
2296
Chris Wilson069efc12010-09-30 16:53:18 +01002297void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002298{
Chris Wilsondfaae392010-09-22 10:31:52 +01002299 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002300 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002301 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002302
Chris Wilsonb4519512012-05-11 14:29:30 +01002303 for_each_ring(ring, dev_priv, i)
2304 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002305
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002306 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002307}
2308
2309/**
2310 * This function clears the request list as sequence numbers are passed.
2311 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002312void
Chris Wilsondb53a302011-02-03 11:57:46 +00002313i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002314{
Eric Anholt673a3942008-07-30 12:06:12 -07002315 uint32_t seqno;
2316
Chris Wilsondb53a302011-02-03 11:57:46 +00002317 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002318 return;
2319
Chris Wilsondb53a302011-02-03 11:57:46 +00002320 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002321
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002322 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002323
Zou Nan hai852835f2010-05-21 09:08:56 +08002324 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002325 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002326
Zou Nan hai852835f2010-05-21 09:08:56 +08002327 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002328 struct drm_i915_gem_request,
2329 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002330
Chris Wilsondfaae392010-09-22 10:31:52 +01002331 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002332 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002333
Chris Wilsondb53a302011-02-03 11:57:46 +00002334 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002335 /* We know the GPU must have read the request to have
2336 * sent us the seqno + interrupt, so use the position
2337 * of tail of the request to update the last known position
2338 * of the GPU head.
2339 */
2340 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002341
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002342 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002343 }
2344
2345 /* Move any buffers on the active list that are no longer referenced
2346 * by the ringbuffer to the flushing/inactive lists as appropriate.
2347 */
2348 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002349 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002350
Akshay Joshi0206e352011-08-16 15:34:10 -04002351 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002352 struct drm_i915_gem_object,
2353 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002354
Chris Wilson0201f1e2012-07-20 12:41:01 +01002355 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002356 break;
2357
Chris Wilson65ce3022012-07-20 12:41:02 +01002358 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002359 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002360
Chris Wilsondb53a302011-02-03 11:57:46 +00002361 if (unlikely(ring->trace_irq_seqno &&
2362 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002363 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002364 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002365 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002366
Chris Wilsondb53a302011-02-03 11:57:46 +00002367 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002368}
2369
2370void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002371i915_gem_retire_requests(struct drm_device *dev)
2372{
2373 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002374 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002375 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002376
Chris Wilsonb4519512012-05-11 14:29:30 +01002377 for_each_ring(ring, dev_priv, i)
2378 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002379}
2380
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002381static void
Eric Anholt673a3942008-07-30 12:06:12 -07002382i915_gem_retire_work_handler(struct work_struct *work)
2383{
2384 drm_i915_private_t *dev_priv;
2385 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002386 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002387 bool idle;
2388 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002389
2390 dev_priv = container_of(work, drm_i915_private_t,
2391 mm.retire_work.work);
2392 dev = dev_priv->dev;
2393
Chris Wilson891b48c2010-09-29 12:26:37 +01002394 /* Come back later if the device is busy... */
2395 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002396 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2397 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002398 return;
2399 }
2400
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002401 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002402
Chris Wilson0a587052011-01-09 21:05:44 +00002403 /* Send a periodic flush down the ring so we don't hold onto GEM
2404 * objects indefinitely.
2405 */
2406 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002407 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002408 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002409 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002410
2411 idle &= list_empty(&ring->request_list);
2412 }
2413
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002414 if (!dev_priv->ums.mm_suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002415 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2416 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002417 if (idle)
2418 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002419
Eric Anholt673a3942008-07-30 12:06:12 -07002420 mutex_unlock(&dev->struct_mutex);
2421}
2422
Ben Widawsky5816d642012-04-11 11:18:19 -07002423/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002424 * Ensures that an object will eventually get non-busy by flushing any required
2425 * write domains, emitting any outstanding lazy request and retiring and
2426 * completed requests.
2427 */
2428static int
2429i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2430{
2431 int ret;
2432
2433 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002434 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002435 if (ret)
2436 return ret;
2437
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002438 i915_gem_retire_requests_ring(obj->ring);
2439 }
2440
2441 return 0;
2442}
2443
2444/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002445 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2446 * @DRM_IOCTL_ARGS: standard ioctl arguments
2447 *
2448 * Returns 0 if successful, else an error is returned with the remaining time in
2449 * the timeout parameter.
2450 * -ETIME: object is still busy after timeout
2451 * -ERESTARTSYS: signal interrupted the wait
2452 * -ENONENT: object doesn't exist
2453 * Also possible, but rare:
2454 * -EAGAIN: GPU wedged
2455 * -ENOMEM: damn
2456 * -ENODEV: Internal IRQ fail
2457 * -E?: The add request failed
2458 *
2459 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2460 * non-zero timeout parameter the wait ioctl will wait for the given number of
2461 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2462 * without holding struct_mutex the object may become re-busied before this
2463 * function completes. A similar but shorter * race condition exists in the busy
2464 * ioctl
2465 */
2466int
2467i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2468{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002469 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002470 struct drm_i915_gem_wait *args = data;
2471 struct drm_i915_gem_object *obj;
2472 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002473 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002474 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002475 u32 seqno = 0;
2476 int ret = 0;
2477
Ben Widawskyeac1f142012-06-05 15:24:24 -07002478 if (args->timeout_ns >= 0) {
2479 timeout_stack = ns_to_timespec(args->timeout_ns);
2480 timeout = &timeout_stack;
2481 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002482
2483 ret = i915_mutex_lock_interruptible(dev);
2484 if (ret)
2485 return ret;
2486
2487 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2488 if (&obj->base == NULL) {
2489 mutex_unlock(&dev->struct_mutex);
2490 return -ENOENT;
2491 }
2492
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002493 /* Need to make sure the object gets inactive eventually. */
2494 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002495 if (ret)
2496 goto out;
2497
2498 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002499 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002500 ring = obj->ring;
2501 }
2502
2503 if (seqno == 0)
2504 goto out;
2505
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002506 /* Do this after OLR check to make sure we make forward progress polling
2507 * on this IOCTL with a 0 timeout (like busy ioctl)
2508 */
2509 if (!args->timeout_ns) {
2510 ret = -ETIME;
2511 goto out;
2512 }
2513
2514 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002515 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002516 mutex_unlock(&dev->struct_mutex);
2517
Daniel Vetterf69061b2012-12-06 09:01:42 +01002518 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002519 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002520 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002521 return ret;
2522
2523out:
2524 drm_gem_object_unreference(&obj->base);
2525 mutex_unlock(&dev->struct_mutex);
2526 return ret;
2527}
2528
2529/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002530 * i915_gem_object_sync - sync an object to a ring.
2531 *
2532 * @obj: object which may be in use on another ring.
2533 * @to: ring we wish to use the object on. May be NULL.
2534 *
2535 * This code is meant to abstract object synchronization with the GPU.
2536 * Calling with NULL implies synchronizing the object with the CPU
2537 * rather than a particular GPU ring.
2538 *
2539 * Returns 0 if successful, else propagates up the lower layer error.
2540 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002541int
2542i915_gem_object_sync(struct drm_i915_gem_object *obj,
2543 struct intel_ring_buffer *to)
2544{
2545 struct intel_ring_buffer *from = obj->ring;
2546 u32 seqno;
2547 int ret, idx;
2548
2549 if (from == NULL || to == from)
2550 return 0;
2551
Ben Widawsky5816d642012-04-11 11:18:19 -07002552 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002553 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002554
2555 idx = intel_ring_sync_index(from, to);
2556
Chris Wilson0201f1e2012-07-20 12:41:01 +01002557 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002558 if (seqno <= from->sync_seqno[idx])
2559 return 0;
2560
Ben Widawskyb4aca012012-04-25 20:50:12 -07002561 ret = i915_gem_check_olr(obj->ring, seqno);
2562 if (ret)
2563 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002564
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002565 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002566 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002567 /* We use last_read_seqno because sync_to()
2568 * might have just caused seqno wrap under
2569 * the radar.
2570 */
2571 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002572
Ben Widawskye3a5a222012-04-11 11:18:20 -07002573 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002574}
2575
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002576static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2577{
2578 u32 old_write_domain, old_read_domains;
2579
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002580 /* Force a pagefault for domain tracking on next user access */
2581 i915_gem_release_mmap(obj);
2582
Keith Packardb97c3d92011-06-24 21:02:59 -07002583 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2584 return;
2585
Chris Wilson97c809fd2012-10-09 19:24:38 +01002586 /* Wait for any direct GTT access to complete */
2587 mb();
2588
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002589 old_read_domains = obj->base.read_domains;
2590 old_write_domain = obj->base.write_domain;
2591
2592 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2593 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2594
2595 trace_i915_gem_object_change_domain(obj,
2596 old_read_domains,
2597 old_write_domain);
2598}
2599
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002600int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002601{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002602 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002603 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002604 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002605
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002606 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002607 return 0;
2608
Chris Wilson31d8d652012-05-24 19:11:20 +01002609 if (obj->pin_count)
2610 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002611
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002612 BUG_ON(obj->pages == NULL);
2613
Chris Wilsona8198ee2011-04-13 22:04:09 +01002614 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002615 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002616 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002617 /* Continue on if we fail due to EIO, the GPU is hung so we
2618 * should be safe and we need to cleanup or else we might
2619 * cause memory corruption through use-after-free.
2620 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002621
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002622 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002623
Daniel Vetter96b47b62009-12-15 17:50:00 +01002624 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002625 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002626 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002627 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002628
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002629 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002630
Daniel Vetter74898d72012-02-15 23:50:22 +01002631 if (obj->has_global_gtt_mapping)
2632 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002633 if (obj->has_aliasing_ppgtt_mapping) {
2634 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2635 obj->has_aliasing_ppgtt_mapping = 0;
2636 }
Daniel Vetter74163902012-02-15 23:50:21 +01002637 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002638 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002639
Ben Widawskyca191b12013-07-31 17:00:14 -07002640 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002641 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002642 if (i915_is_ggtt(vma->vm))
2643 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002644
Ben Widawsky2f633152013-07-17 12:19:03 -07002645 drm_mm_remove_node(&vma->node);
2646 i915_gem_vma_destroy(vma);
2647
2648 /* Since the unbound list is global, only move to that list if
2649 * no more VMAs exist.
2650 * NB: Until we have real VMAs there will only ever be one */
2651 WARN_ON(!list_empty(&obj->vma_list));
2652 if (list_empty(&obj->vma_list))
2653 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002654
Chris Wilson88241782011-01-07 17:09:48 +00002655 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002656}
2657
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002658/**
2659 * Unbinds an object from the global GTT aperture.
2660 */
2661int
2662i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2663{
2664 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2665 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2666
2667 if (!i915_gem_obj_ggtt_bound(obj));
2668 return 0;
2669
2670 if (obj->pin_count)
2671 return -EBUSY;
2672
2673 BUG_ON(obj->pages == NULL);
2674
2675 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2676}
2677
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002678int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002679{
2680 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002681 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002682 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002683
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002684 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002685 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002686 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2687 if (ret)
2688 return ret;
2689
Chris Wilson3e960502012-11-27 16:22:54 +00002690 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002691 if (ret)
2692 return ret;
2693 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002694
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002695 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002696}
2697
Chris Wilson9ce079e2012-04-17 15:31:30 +01002698static void i965_write_fence_reg(struct drm_device *dev, int reg,
2699 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002700{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002701 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002702 int fence_reg;
2703 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002704
Imre Deak56c844e2013-01-07 21:47:34 +02002705 if (INTEL_INFO(dev)->gen >= 6) {
2706 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2707 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2708 } else {
2709 fence_reg = FENCE_REG_965_0;
2710 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2711 }
2712
Chris Wilsond18b9612013-07-10 13:36:23 +01002713 fence_reg += reg * 8;
2714
2715 /* To w/a incoherency with non-atomic 64-bit register updates,
2716 * we split the 64-bit update into two 32-bit writes. In order
2717 * for a partial fence not to be evaluated between writes, we
2718 * precede the update with write to turn off the fence register,
2719 * and only enable the fence as the last step.
2720 *
2721 * For extra levels of paranoia, we make sure each step lands
2722 * before applying the next step.
2723 */
2724 I915_WRITE(fence_reg, 0);
2725 POSTING_READ(fence_reg);
2726
Chris Wilson9ce079e2012-04-17 15:31:30 +01002727 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002728 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002729 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002730
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002731 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002732 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002733 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002734 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002735 if (obj->tiling_mode == I915_TILING_Y)
2736 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2737 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002738
Chris Wilsond18b9612013-07-10 13:36:23 +01002739 I915_WRITE(fence_reg + 4, val >> 32);
2740 POSTING_READ(fence_reg + 4);
2741
2742 I915_WRITE(fence_reg + 0, val);
2743 POSTING_READ(fence_reg);
2744 } else {
2745 I915_WRITE(fence_reg + 4, 0);
2746 POSTING_READ(fence_reg + 4);
2747 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002748}
2749
Chris Wilson9ce079e2012-04-17 15:31:30 +01002750static void i915_write_fence_reg(struct drm_device *dev, int reg,
2751 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002752{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002753 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002754 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002755
Chris Wilson9ce079e2012-04-17 15:31:30 +01002756 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002757 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002758 int pitch_val;
2759 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002760
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002761 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002762 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002763 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2764 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2765 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002766
2767 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2768 tile_width = 128;
2769 else
2770 tile_width = 512;
2771
2772 /* Note: pitch better be a power of two tile widths */
2773 pitch_val = obj->stride / tile_width;
2774 pitch_val = ffs(pitch_val) - 1;
2775
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002776 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002777 if (obj->tiling_mode == I915_TILING_Y)
2778 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2779 val |= I915_FENCE_SIZE_BITS(size);
2780 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2781 val |= I830_FENCE_REG_VALID;
2782 } else
2783 val = 0;
2784
2785 if (reg < 8)
2786 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002787 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002788 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002789
Chris Wilson9ce079e2012-04-17 15:31:30 +01002790 I915_WRITE(reg, val);
2791 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002792}
2793
Chris Wilson9ce079e2012-04-17 15:31:30 +01002794static void i830_write_fence_reg(struct drm_device *dev, int reg,
2795 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002796{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002797 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002798 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002799
Chris Wilson9ce079e2012-04-17 15:31:30 +01002800 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002801 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002802 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002803
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002804 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002805 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002806 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2807 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2808 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002809
Chris Wilson9ce079e2012-04-17 15:31:30 +01002810 pitch_val = obj->stride / 128;
2811 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002812
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002813 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002814 if (obj->tiling_mode == I915_TILING_Y)
2815 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2816 val |= I830_FENCE_SIZE_BITS(size);
2817 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2818 val |= I830_FENCE_REG_VALID;
2819 } else
2820 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002821
Chris Wilson9ce079e2012-04-17 15:31:30 +01002822 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2823 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2824}
2825
Chris Wilsond0a57782012-10-09 19:24:37 +01002826inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2827{
2828 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2829}
2830
Chris Wilson9ce079e2012-04-17 15:31:30 +01002831static void i915_gem_write_fence(struct drm_device *dev, int reg,
2832 struct drm_i915_gem_object *obj)
2833{
Chris Wilsond0a57782012-10-09 19:24:37 +01002834 struct drm_i915_private *dev_priv = dev->dev_private;
2835
2836 /* Ensure that all CPU reads are completed before installing a fence
2837 * and all writes before removing the fence.
2838 */
2839 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2840 mb();
2841
Daniel Vetter94a335d2013-07-17 14:51:28 +02002842 WARN(obj && (!obj->stride || !obj->tiling_mode),
2843 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2844 obj->stride, obj->tiling_mode);
2845
Chris Wilson9ce079e2012-04-17 15:31:30 +01002846 switch (INTEL_INFO(dev)->gen) {
2847 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002848 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002849 case 5:
2850 case 4: i965_write_fence_reg(dev, reg, obj); break;
2851 case 3: i915_write_fence_reg(dev, reg, obj); break;
2852 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002853 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002854 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002855
2856 /* And similarly be paranoid that no direct access to this region
2857 * is reordered to before the fence is installed.
2858 */
2859 if (i915_gem_object_needs_mb(obj))
2860 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002861}
2862
Chris Wilson61050802012-04-17 15:31:31 +01002863static inline int fence_number(struct drm_i915_private *dev_priv,
2864 struct drm_i915_fence_reg *fence)
2865{
2866 return fence - dev_priv->fence_regs;
2867}
2868
2869static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2870 struct drm_i915_fence_reg *fence,
2871 bool enable)
2872{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002873 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002874 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002875
Chris Wilson46a0b632013-07-10 13:36:24 +01002876 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002877
2878 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002879 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002880 fence->obj = obj;
2881 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2882 } else {
2883 obj->fence_reg = I915_FENCE_REG_NONE;
2884 fence->obj = NULL;
2885 list_del_init(&fence->lru_list);
2886 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002887 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002888}
2889
Chris Wilsond9e86c02010-11-10 16:40:20 +00002890static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002891i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002892{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002893 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002894 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002895 if (ret)
2896 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002897
2898 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002899 }
2900
Chris Wilson86d5bc32012-07-20 12:41:04 +01002901 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002902 return 0;
2903}
2904
2905int
2906i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2907{
Chris Wilson61050802012-04-17 15:31:31 +01002908 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002909 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002910 int ret;
2911
Chris Wilsond0a57782012-10-09 19:24:37 +01002912 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002913 if (ret)
2914 return ret;
2915
Chris Wilson61050802012-04-17 15:31:31 +01002916 if (obj->fence_reg == I915_FENCE_REG_NONE)
2917 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002918
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002919 fence = &dev_priv->fence_regs[obj->fence_reg];
2920
Chris Wilson61050802012-04-17 15:31:31 +01002921 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002922 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002923
2924 return 0;
2925}
2926
2927static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002928i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002929{
Daniel Vetterae3db242010-02-19 11:51:58 +01002930 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002931 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002932 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002933
2934 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002935 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002936 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2937 reg = &dev_priv->fence_regs[i];
2938 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002939 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002940
Chris Wilson1690e1e2011-12-14 13:57:08 +01002941 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002942 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002943 }
2944
Chris Wilsond9e86c02010-11-10 16:40:20 +00002945 if (avail == NULL)
2946 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002947
2948 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002949 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002950 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002951 continue;
2952
Chris Wilson8fe301a2012-04-17 15:31:28 +01002953 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002954 }
2955
Chris Wilson8fe301a2012-04-17 15:31:28 +01002956 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002957}
2958
Jesse Barnesde151cf2008-11-12 10:03:55 -08002959/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002960 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002961 * @obj: object to map through a fence reg
2962 *
2963 * When mapping objects through the GTT, userspace wants to be able to write
2964 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002965 * This function walks the fence regs looking for a free one for @obj,
2966 * stealing one if it can't find any.
2967 *
2968 * It then sets up the reg based on the object's properties: address, pitch
2969 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002970 *
2971 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002972 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002973int
Chris Wilson06d98132012-04-17 15:31:24 +01002974i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002975{
Chris Wilson05394f32010-11-08 19:18:58 +00002976 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002977 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002978 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002979 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002980 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002981
Chris Wilson14415742012-04-17 15:31:33 +01002982 /* Have we updated the tiling parameters upon the object and so
2983 * will need to serialise the write to the associated fence register?
2984 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002985 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002986 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002987 if (ret)
2988 return ret;
2989 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002990
Chris Wilsond9e86c02010-11-10 16:40:20 +00002991 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002992 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2993 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002994 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002995 list_move_tail(&reg->lru_list,
2996 &dev_priv->mm.fence_list);
2997 return 0;
2998 }
2999 } else if (enable) {
3000 reg = i915_find_fence_reg(dev);
3001 if (reg == NULL)
3002 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003003
Chris Wilson14415742012-04-17 15:31:33 +01003004 if (reg->obj) {
3005 struct drm_i915_gem_object *old = reg->obj;
3006
Chris Wilsond0a57782012-10-09 19:24:37 +01003007 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003008 if (ret)
3009 return ret;
3010
Chris Wilson14415742012-04-17 15:31:33 +01003011 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003012 }
Chris Wilson14415742012-04-17 15:31:33 +01003013 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003014 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003015
Chris Wilson14415742012-04-17 15:31:33 +01003016 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003017
Chris Wilson9ce079e2012-04-17 15:31:30 +01003018 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003019}
3020
Chris Wilson42d6ab42012-07-26 11:49:32 +01003021static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3022 struct drm_mm_node *gtt_space,
3023 unsigned long cache_level)
3024{
3025 struct drm_mm_node *other;
3026
3027 /* On non-LLC machines we have to be careful when putting differing
3028 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003029 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003030 */
3031 if (HAS_LLC(dev))
3032 return true;
3033
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003034 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003035 return true;
3036
3037 if (list_empty(&gtt_space->node_list))
3038 return true;
3039
3040 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3041 if (other->allocated && !other->hole_follows && other->color != cache_level)
3042 return false;
3043
3044 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3045 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3046 return false;
3047
3048 return true;
3049}
3050
3051static void i915_gem_verify_gtt(struct drm_device *dev)
3052{
3053#if WATCH_GTT
3054 struct drm_i915_private *dev_priv = dev->dev_private;
3055 struct drm_i915_gem_object *obj;
3056 int err = 0;
3057
Ben Widawsky35c20a62013-05-31 11:28:48 -07003058 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003059 if (obj->gtt_space == NULL) {
3060 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3061 err++;
3062 continue;
3063 }
3064
3065 if (obj->cache_level != obj->gtt_space->color) {
3066 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003067 i915_gem_obj_ggtt_offset(obj),
3068 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003069 obj->cache_level,
3070 obj->gtt_space->color);
3071 err++;
3072 continue;
3073 }
3074
3075 if (!i915_gem_valid_gtt_space(dev,
3076 obj->gtt_space,
3077 obj->cache_level)) {
3078 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003079 i915_gem_obj_ggtt_offset(obj),
3080 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003081 obj->cache_level);
3082 err++;
3083 continue;
3084 }
3085 }
3086
3087 WARN_ON(err);
3088#endif
3089}
3090
Jesse Barnesde151cf2008-11-12 10:03:55 -08003091/**
Eric Anholt673a3942008-07-30 12:06:12 -07003092 * Finds free space in the GTT aperture and binds the object there.
3093 */
3094static int
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003095i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3096 struct i915_address_space *vm,
3097 unsigned alignment,
3098 bool map_and_fenceable,
3099 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003100{
Chris Wilson05394f32010-11-08 19:18:58 +00003101 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003102 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003103 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003104 bool mappable, fenceable;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003105 size_t gtt_max =
3106 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003107 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003108 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003109
Ben Widawsky2f633152013-07-17 12:19:03 -07003110 if (WARN_ON(!list_empty(&obj->vma_list)))
3111 return -EBUSY;
3112
Chris Wilsone28f8712011-07-18 13:11:49 -07003113 fence_size = i915_gem_get_gtt_size(dev,
3114 obj->base.size,
3115 obj->tiling_mode);
3116 fence_alignment = i915_gem_get_gtt_alignment(dev,
3117 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003118 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003119 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003120 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003121 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003122 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003123
Eric Anholt673a3942008-07-30 12:06:12 -07003124 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003125 alignment = map_and_fenceable ? fence_alignment :
3126 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003127 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003128 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3129 return -EINVAL;
3130 }
3131
Chris Wilson05394f32010-11-08 19:18:58 +00003132 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003133
Chris Wilson654fc602010-05-27 13:18:21 +01003134 /* If the object is bigger than the entire aperture, reject it early
3135 * before evicting everything in a vain attempt to find space.
3136 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003137 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003138 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003139 obj->base.size,
3140 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003141 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003142 return -E2BIG;
3143 }
3144
Chris Wilson37e680a2012-06-07 15:38:42 +01003145 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003146 if (ret)
3147 return ret;
3148
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003149 i915_gem_object_pin_pages(obj);
3150
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003151 /* FIXME: For now we only ever use 1 VMA per object */
3152 BUG_ON(!i915_is_ggtt(vm));
3153 WARN_ON(!list_empty(&obj->vma_list));
3154
3155 vma = i915_gem_vma_create(obj, vm);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003156 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003157 ret = PTR_ERR(vma);
3158 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003159 }
3160
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003161search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003162 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003163 size, alignment,
3164 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003165 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003166 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003167 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003168 map_and_fenceable,
3169 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003170 if (ret == 0)
3171 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003172
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003173 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003174 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003175 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003176 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003177 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003178 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003179 }
3180
Daniel Vetter74163902012-02-15 23:50:21 +01003181 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003182 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003183 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003184
Ben Widawsky35c20a62013-05-31 11:28:48 -07003185 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003186 list_add_tail(&vma->mm_list, &vm->inactive_list);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003187
Daniel Vetter75e9e912010-11-04 17:11:09 +01003188 fenceable =
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003189 i915_is_ggtt(vm) &&
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003190 i915_gem_obj_ggtt_size(obj) == fence_size &&
3191 (i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003192
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003193 mappable =
3194 i915_is_ggtt(vm) &&
3195 vma->node.start + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003196
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003197 /* Map and fenceable only changes if the VM is the global GGTT */
3198 if (i915_is_ggtt(vm))
3199 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003200
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003201 trace_i915_vma_bind(vma, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003202 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003203 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003204
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003205err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003206 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003207err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003208 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003209err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003210 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003211 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003212}
3213
3214void
Chris Wilson05394f32010-11-08 19:18:58 +00003215i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003216{
Eric Anholt673a3942008-07-30 12:06:12 -07003217 /* If we don't have a page list set up, then we're not pinned
3218 * to GPU, and we can ignore the cache flush because it'll happen
3219 * again at bind time.
3220 */
Chris Wilson05394f32010-11-08 19:18:58 +00003221 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003222 return;
3223
Imre Deak769ce462013-02-13 21:56:05 +02003224 /*
3225 * Stolen memory is always coherent with the GPU as it is explicitly
3226 * marked as wc by the system, or the system is cache-coherent.
3227 */
3228 if (obj->stolen)
3229 return;
3230
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003231 /* If the GPU is snooping the contents of the CPU cache,
3232 * we do not need to manually clear the CPU cache lines. However,
3233 * the caches are only snooped when the render cache is
3234 * flushed/invalidated. As we always have to emit invalidations
3235 * and flushes when moving into and out of the RENDER domain, correct
3236 * snooping behaviour occurs naturally as the result of our domain
3237 * tracking.
3238 */
3239 if (obj->cache_level != I915_CACHE_NONE)
3240 return;
3241
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003242 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003243
Chris Wilson9da3da62012-06-01 15:20:22 +01003244 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003245}
3246
3247/** Flushes the GTT write domain for the object if it's dirty. */
3248static void
Chris Wilson05394f32010-11-08 19:18:58 +00003249i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003250{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003251 uint32_t old_write_domain;
3252
Chris Wilson05394f32010-11-08 19:18:58 +00003253 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003254 return;
3255
Chris Wilson63256ec2011-01-04 18:42:07 +00003256 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003257 * to it immediately go to main memory as far as we know, so there's
3258 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003259 *
3260 * However, we do have to enforce the order so that all writes through
3261 * the GTT land before any writes to the device, such as updates to
3262 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003263 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003264 wmb();
3265
Chris Wilson05394f32010-11-08 19:18:58 +00003266 old_write_domain = obj->base.write_domain;
3267 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003268
3269 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003270 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003271 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003272}
3273
3274/** Flushes the CPU write domain for the object if it's dirty. */
3275static void
Chris Wilson05394f32010-11-08 19:18:58 +00003276i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003277{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003278 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003279
Chris Wilson05394f32010-11-08 19:18:58 +00003280 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003281 return;
3282
3283 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003284 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003285 old_write_domain = obj->base.write_domain;
3286 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003287
3288 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003289 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003290 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003291}
3292
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003293/**
3294 * Moves a single object to the GTT read, and possibly write domain.
3295 *
3296 * This function returns when the move is complete, including waiting on
3297 * flushes to occur.
3298 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003299int
Chris Wilson20217462010-11-23 15:26:33 +00003300i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003301{
Chris Wilson8325a092012-04-24 15:52:35 +01003302 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003303 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003304 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003305
Eric Anholt02354392008-11-26 13:58:13 -08003306 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003307 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003308 return -EINVAL;
3309
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003310 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3311 return 0;
3312
Chris Wilson0201f1e2012-07-20 12:41:01 +01003313 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003314 if (ret)
3315 return ret;
3316
Chris Wilson72133422010-09-13 23:56:38 +01003317 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003318
Chris Wilsond0a57782012-10-09 19:24:37 +01003319 /* Serialise direct access to this object with the barriers for
3320 * coherent writes from the GPU, by effectively invalidating the
3321 * GTT domain upon first access.
3322 */
3323 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3324 mb();
3325
Chris Wilson05394f32010-11-08 19:18:58 +00003326 old_write_domain = obj->base.write_domain;
3327 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003328
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003329 /* It should now be out of any other write domains, and we can update
3330 * the domain values for our changes.
3331 */
Chris Wilson05394f32010-11-08 19:18:58 +00003332 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3333 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003334 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003335 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3336 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3337 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003338 }
3339
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003340 trace_i915_gem_object_change_domain(obj,
3341 old_read_domains,
3342 old_write_domain);
3343
Chris Wilson8325a092012-04-24 15:52:35 +01003344 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003345 if (i915_gem_object_is_inactive(obj)) {
3346 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
3347 &dev_priv->gtt.base);
3348 if (vma)
3349 list_move_tail(&vma->mm_list,
3350 &dev_priv->gtt.base.inactive_list);
3351
3352 }
Chris Wilson8325a092012-04-24 15:52:35 +01003353
Eric Anholte47c68e2008-11-14 13:35:19 -08003354 return 0;
3355}
3356
Chris Wilsone4ffd172011-04-04 09:44:39 +01003357int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3358 enum i915_cache_level cache_level)
3359{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003360 struct drm_device *dev = obj->base.dev;
3361 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003362 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003363 int ret;
3364
3365 if (obj->cache_level == cache_level)
3366 return 0;
3367
3368 if (obj->pin_count) {
3369 DRM_DEBUG("can not change the cache level of pinned objects\n");
3370 return -EBUSY;
3371 }
3372
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003373 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3374 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003375 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003376 if (ret)
3377 return ret;
3378
3379 break;
3380 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003381 }
3382
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003383 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003384 ret = i915_gem_object_finish_gpu(obj);
3385 if (ret)
3386 return ret;
3387
3388 i915_gem_object_finish_gtt(obj);
3389
3390 /* Before SandyBridge, you could not use tiling or fence
3391 * registers with snooped memory, so relinquish any fences
3392 * currently pointing to our region in the aperture.
3393 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003394 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003395 ret = i915_gem_object_put_fence(obj);
3396 if (ret)
3397 return ret;
3398 }
3399
Daniel Vetter74898d72012-02-15 23:50:22 +01003400 if (obj->has_global_gtt_mapping)
3401 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003402 if (obj->has_aliasing_ppgtt_mapping)
3403 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3404 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003405 }
3406
3407 if (cache_level == I915_CACHE_NONE) {
3408 u32 old_read_domains, old_write_domain;
3409
3410 /* If we're coming from LLC cached, then we haven't
3411 * actually been tracking whether the data is in the
3412 * CPU cache or not, since we only allow one bit set
3413 * in obj->write_domain and have been skipping the clflushes.
3414 * Just set it to the CPU cache for now.
3415 */
3416 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3417 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3418
3419 old_read_domains = obj->base.read_domains;
3420 old_write_domain = obj->base.write_domain;
3421
3422 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3423 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3424
3425 trace_i915_gem_object_change_domain(obj,
3426 old_read_domains,
3427 old_write_domain);
3428 }
3429
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003430 list_for_each_entry(vma, &obj->vma_list, vma_link)
3431 vma->node.color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003432 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003433 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003434 return 0;
3435}
3436
Ben Widawsky199adf42012-09-21 17:01:20 -07003437int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3438 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003439{
Ben Widawsky199adf42012-09-21 17:01:20 -07003440 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003441 struct drm_i915_gem_object *obj;
3442 int ret;
3443
3444 ret = i915_mutex_lock_interruptible(dev);
3445 if (ret)
3446 return ret;
3447
3448 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3449 if (&obj->base == NULL) {
3450 ret = -ENOENT;
3451 goto unlock;
3452 }
3453
Ben Widawsky199adf42012-09-21 17:01:20 -07003454 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003455
3456 drm_gem_object_unreference(&obj->base);
3457unlock:
3458 mutex_unlock(&dev->struct_mutex);
3459 return ret;
3460}
3461
Ben Widawsky199adf42012-09-21 17:01:20 -07003462int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3463 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003464{
Ben Widawsky199adf42012-09-21 17:01:20 -07003465 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003466 struct drm_i915_gem_object *obj;
3467 enum i915_cache_level level;
3468 int ret;
3469
Ben Widawsky199adf42012-09-21 17:01:20 -07003470 switch (args->caching) {
3471 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003472 level = I915_CACHE_NONE;
3473 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003474 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003475 level = I915_CACHE_LLC;
3476 break;
3477 default:
3478 return -EINVAL;
3479 }
3480
Ben Widawsky3bc29132012-09-26 16:15:20 -07003481 ret = i915_mutex_lock_interruptible(dev);
3482 if (ret)
3483 return ret;
3484
Chris Wilsone6994ae2012-07-10 10:27:08 +01003485 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3486 if (&obj->base == NULL) {
3487 ret = -ENOENT;
3488 goto unlock;
3489 }
3490
3491 ret = i915_gem_object_set_cache_level(obj, level);
3492
3493 drm_gem_object_unreference(&obj->base);
3494unlock:
3495 mutex_unlock(&dev->struct_mutex);
3496 return ret;
3497}
3498
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003499/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003500 * Prepare buffer for display plane (scanout, cursors, etc).
3501 * Can be called from an uninterruptible phase (modesetting) and allows
3502 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003503 */
3504int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003505i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3506 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003507 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003508{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003509 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003510 int ret;
3511
Chris Wilson0be73282010-12-06 14:36:27 +00003512 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003513 ret = i915_gem_object_sync(obj, pipelined);
3514 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003515 return ret;
3516 }
3517
Eric Anholta7ef0642011-03-29 16:59:54 -07003518 /* The display engine is not coherent with the LLC cache on gen6. As
3519 * a result, we make sure that the pinning that is about to occur is
3520 * done with uncached PTEs. This is lowest common denominator for all
3521 * chipsets.
3522 *
3523 * However for gen6+, we could do better by using the GFDT bit instead
3524 * of uncaching, which would allow us to flush all the LLC-cached data
3525 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3526 */
3527 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3528 if (ret)
3529 return ret;
3530
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003531 /* As the user may map the buffer once pinned in the display plane
3532 * (e.g. libkms for the bootup splash), we have to ensure that we
3533 * always use map_and_fenceable for all scanout buffers.
3534 */
Ben Widawskyc37e2202013-07-31 16:59:58 -07003535 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003536 if (ret)
3537 return ret;
3538
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003539 i915_gem_object_flush_cpu_write_domain(obj);
3540
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003541 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003542 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003543
3544 /* It should now be out of any other write domains, and we can update
3545 * the domain values for our changes.
3546 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003547 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003548 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003549
3550 trace_i915_gem_object_change_domain(obj,
3551 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003552 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003553
3554 return 0;
3555}
3556
Chris Wilson85345512010-11-13 09:49:11 +00003557int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003558i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003559{
Chris Wilson88241782011-01-07 17:09:48 +00003560 int ret;
3561
Chris Wilsona8198ee2011-04-13 22:04:09 +01003562 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003563 return 0;
3564
Chris Wilson0201f1e2012-07-20 12:41:01 +01003565 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003566 if (ret)
3567 return ret;
3568
Chris Wilsona8198ee2011-04-13 22:04:09 +01003569 /* Ensure that we invalidate the GPU's caches and TLBs. */
3570 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003571 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003572}
3573
Eric Anholte47c68e2008-11-14 13:35:19 -08003574/**
3575 * Moves a single object to the CPU read, and possibly write domain.
3576 *
3577 * This function returns when the move is complete, including waiting on
3578 * flushes to occur.
3579 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003580int
Chris Wilson919926a2010-11-12 13:42:53 +00003581i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003582{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003583 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003584 int ret;
3585
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003586 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3587 return 0;
3588
Chris Wilson0201f1e2012-07-20 12:41:01 +01003589 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003590 if (ret)
3591 return ret;
3592
Eric Anholte47c68e2008-11-14 13:35:19 -08003593 i915_gem_object_flush_gtt_write_domain(obj);
3594
Chris Wilson05394f32010-11-08 19:18:58 +00003595 old_write_domain = obj->base.write_domain;
3596 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003597
Eric Anholte47c68e2008-11-14 13:35:19 -08003598 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003599 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003600 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003601
Chris Wilson05394f32010-11-08 19:18:58 +00003602 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003603 }
3604
3605 /* It should now be out of any other write domains, and we can update
3606 * the domain values for our changes.
3607 */
Chris Wilson05394f32010-11-08 19:18:58 +00003608 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003609
3610 /* If we're writing through the CPU, then the GPU read domains will
3611 * need to be invalidated at next use.
3612 */
3613 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003614 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3615 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003616 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003617
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003618 trace_i915_gem_object_change_domain(obj,
3619 old_read_domains,
3620 old_write_domain);
3621
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003622 return 0;
3623}
3624
Eric Anholt673a3942008-07-30 12:06:12 -07003625/* Throttle our rendering by waiting until the ring has completed our requests
3626 * emitted over 20 msec ago.
3627 *
Eric Anholtb9624422009-06-03 07:27:35 +00003628 * Note that if we were to use the current jiffies each time around the loop,
3629 * we wouldn't escape the function with any frames outstanding if the time to
3630 * render a frame was over 20ms.
3631 *
Eric Anholt673a3942008-07-30 12:06:12 -07003632 * This should get us reasonable parallelism between CPU and GPU but also
3633 * relatively low latency when blocking on a particular request to finish.
3634 */
3635static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003636i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003637{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003638 struct drm_i915_private *dev_priv = dev->dev_private;
3639 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003640 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003641 struct drm_i915_gem_request *request;
3642 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003643 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003644 u32 seqno = 0;
3645 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003646
Daniel Vetter308887a2012-11-14 17:14:06 +01003647 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3648 if (ret)
3649 return ret;
3650
3651 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3652 if (ret)
3653 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003654
Chris Wilson1c255952010-09-26 11:03:27 +01003655 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003656 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003657 if (time_after_eq(request->emitted_jiffies, recent_enough))
3658 break;
3659
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003660 ring = request->ring;
3661 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003662 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003663 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003664 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003665
3666 if (seqno == 0)
3667 return 0;
3668
Daniel Vetterf69061b2012-12-06 09:01:42 +01003669 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003670 if (ret == 0)
3671 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003672
Eric Anholt673a3942008-07-30 12:06:12 -07003673 return ret;
3674}
3675
Eric Anholt673a3942008-07-30 12:06:12 -07003676int
Chris Wilson05394f32010-11-08 19:18:58 +00003677i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003678 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003679 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003680 bool map_and_fenceable,
3681 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003682{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003683 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003684 int ret;
3685
Chris Wilson7e81a422012-09-15 09:41:57 +01003686 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3687 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003688
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003689 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3690
3691 vma = i915_gem_obj_to_vma(obj, vm);
3692
3693 if (vma) {
3694 if ((alignment &&
3695 vma->node.start & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003696 (map_and_fenceable && !obj->map_and_fenceable)) {
3697 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003698 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003699 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003700 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003701 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003702 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003703 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003704 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003705 if (ret)
3706 return ret;
3707 }
3708 }
3709
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003710 if (!i915_gem_obj_bound(obj, vm)) {
Chris Wilson87422672012-11-21 13:04:03 +00003711 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3712
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003713 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3714 map_and_fenceable,
3715 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003716 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003717 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003718
3719 if (!dev_priv->mm.aliasing_ppgtt)
3720 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003721 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003722
Daniel Vetter74898d72012-02-15 23:50:22 +01003723 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3724 i915_gem_gtt_bind_object(obj, obj->cache_level);
3725
Chris Wilson1b502472012-04-24 15:47:30 +01003726 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003727 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003728
3729 return 0;
3730}
3731
3732void
Chris Wilson05394f32010-11-08 19:18:58 +00003733i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003734{
Chris Wilson05394f32010-11-08 19:18:58 +00003735 BUG_ON(obj->pin_count == 0);
Ben Widawsky98438772013-07-31 17:00:12 -07003736 BUG_ON(!i915_gem_obj_bound_any(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003737
Chris Wilson1b502472012-04-24 15:47:30 +01003738 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003739 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003740}
3741
3742int
3743i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003744 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003745{
3746 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003747 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003748 int ret;
3749
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003750 ret = i915_mutex_lock_interruptible(dev);
3751 if (ret)
3752 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003753
Chris Wilson05394f32010-11-08 19:18:58 +00003754 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003755 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003756 ret = -ENOENT;
3757 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003758 }
Eric Anholt673a3942008-07-30 12:06:12 -07003759
Chris Wilson05394f32010-11-08 19:18:58 +00003760 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003761 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003762 ret = -EINVAL;
3763 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003764 }
3765
Chris Wilson05394f32010-11-08 19:18:58 +00003766 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003767 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3768 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003769 ret = -EINVAL;
3770 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003771 }
3772
Chris Wilson93be8782013-01-02 10:31:22 +00003773 if (obj->user_pin_count == 0) {
Ben Widawskyc37e2202013-07-31 16:59:58 -07003774 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003775 if (ret)
3776 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003777 }
3778
Chris Wilson93be8782013-01-02 10:31:22 +00003779 obj->user_pin_count++;
3780 obj->pin_filp = file;
3781
Eric Anholt673a3942008-07-30 12:06:12 -07003782 /* XXX - flush the CPU caches for pinned objects
3783 * as the X server doesn't manage domains yet
3784 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003785 i915_gem_object_flush_cpu_write_domain(obj);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003786 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003787out:
Chris Wilson05394f32010-11-08 19:18:58 +00003788 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003789unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003790 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003791 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003792}
3793
3794int
3795i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003796 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003797{
3798 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003799 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003800 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003801
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003802 ret = i915_mutex_lock_interruptible(dev);
3803 if (ret)
3804 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003805
Chris Wilson05394f32010-11-08 19:18:58 +00003806 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003807 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003808 ret = -ENOENT;
3809 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003810 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003811
Chris Wilson05394f32010-11-08 19:18:58 +00003812 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003813 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3814 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003815 ret = -EINVAL;
3816 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003817 }
Chris Wilson05394f32010-11-08 19:18:58 +00003818 obj->user_pin_count--;
3819 if (obj->user_pin_count == 0) {
3820 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003821 i915_gem_object_unpin(obj);
3822 }
Eric Anholt673a3942008-07-30 12:06:12 -07003823
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003824out:
Chris Wilson05394f32010-11-08 19:18:58 +00003825 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003826unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003827 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003828 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003829}
3830
3831int
3832i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003833 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003834{
3835 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003836 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003837 int ret;
3838
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003839 ret = i915_mutex_lock_interruptible(dev);
3840 if (ret)
3841 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003842
Chris Wilson05394f32010-11-08 19:18:58 +00003843 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003844 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003845 ret = -ENOENT;
3846 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003847 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003848
Chris Wilson0be555b2010-08-04 15:36:30 +01003849 /* Count all active objects as busy, even if they are currently not used
3850 * by the gpu. Users of this interface expect objects to eventually
3851 * become non-busy without any further actions, therefore emit any
3852 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003853 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003854 ret = i915_gem_object_flush_active(obj);
3855
Chris Wilson05394f32010-11-08 19:18:58 +00003856 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003857 if (obj->ring) {
3858 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3859 args->busy |= intel_ring_flag(obj->ring) << 16;
3860 }
Eric Anholt673a3942008-07-30 12:06:12 -07003861
Chris Wilson05394f32010-11-08 19:18:58 +00003862 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003863unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003864 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003865 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003866}
3867
3868int
3869i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3870 struct drm_file *file_priv)
3871{
Akshay Joshi0206e352011-08-16 15:34:10 -04003872 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003873}
3874
Chris Wilson3ef94da2009-09-14 16:50:29 +01003875int
3876i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3877 struct drm_file *file_priv)
3878{
3879 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003880 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003881 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003882
3883 switch (args->madv) {
3884 case I915_MADV_DONTNEED:
3885 case I915_MADV_WILLNEED:
3886 break;
3887 default:
3888 return -EINVAL;
3889 }
3890
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003891 ret = i915_mutex_lock_interruptible(dev);
3892 if (ret)
3893 return ret;
3894
Chris Wilson05394f32010-11-08 19:18:58 +00003895 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003896 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003897 ret = -ENOENT;
3898 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003899 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003900
Chris Wilson05394f32010-11-08 19:18:58 +00003901 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003902 ret = -EINVAL;
3903 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003904 }
3905
Chris Wilson05394f32010-11-08 19:18:58 +00003906 if (obj->madv != __I915_MADV_PURGED)
3907 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003908
Chris Wilson6c085a72012-08-20 11:40:46 +02003909 /* if the object is no longer attached, discard its backing storage */
3910 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003911 i915_gem_object_truncate(obj);
3912
Chris Wilson05394f32010-11-08 19:18:58 +00003913 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003914
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003915out:
Chris Wilson05394f32010-11-08 19:18:58 +00003916 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003917unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003918 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003919 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003920}
3921
Chris Wilson37e680a2012-06-07 15:38:42 +01003922void i915_gem_object_init(struct drm_i915_gem_object *obj,
3923 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003924{
Ben Widawsky35c20a62013-05-31 11:28:48 -07003925 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003926 INIT_LIST_HEAD(&obj->ring_list);
3927 INIT_LIST_HEAD(&obj->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07003928 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003929
Chris Wilson37e680a2012-06-07 15:38:42 +01003930 obj->ops = ops;
3931
Chris Wilson0327d6b2012-08-11 15:41:06 +01003932 obj->fence_reg = I915_FENCE_REG_NONE;
3933 obj->madv = I915_MADV_WILLNEED;
3934 /* Avoid an unnecessary call to unbind on the first bind. */
3935 obj->map_and_fenceable = true;
3936
3937 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3938}
3939
Chris Wilson37e680a2012-06-07 15:38:42 +01003940static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3941 .get_pages = i915_gem_object_get_pages_gtt,
3942 .put_pages = i915_gem_object_put_pages_gtt,
3943};
3944
Chris Wilson05394f32010-11-08 19:18:58 +00003945struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3946 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003947{
Daniel Vetterc397b902010-04-09 19:05:07 +00003948 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003949 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003950 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003951
Chris Wilson42dcedd2012-11-15 11:32:30 +00003952 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003953 if (obj == NULL)
3954 return NULL;
3955
3956 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003957 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003958 return NULL;
3959 }
3960
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003961 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3962 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3963 /* 965gm cannot relocate objects above 4GiB. */
3964 mask &= ~__GFP_HIGHMEM;
3965 mask |= __GFP_DMA32;
3966 }
3967
Al Viro496ad9a2013-01-23 17:07:38 -05003968 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003969 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003970
Chris Wilson37e680a2012-06-07 15:38:42 +01003971 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003972
Daniel Vetterc397b902010-04-09 19:05:07 +00003973 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3974 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3975
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003976 if (HAS_LLC(dev)) {
3977 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003978 * cache) for about a 10% performance improvement
3979 * compared to uncached. Graphics requests other than
3980 * display scanout are coherent with the CPU in
3981 * accessing this cache. This means in this mode we
3982 * don't need to clflush on the CPU side, and on the
3983 * GPU side we only need to flush internal caches to
3984 * get data visible to the CPU.
3985 *
3986 * However, we maintain the display planes as UC, and so
3987 * need to rebind when first used as such.
3988 */
3989 obj->cache_level = I915_CACHE_LLC;
3990 } else
3991 obj->cache_level = I915_CACHE_NONE;
3992
Daniel Vetterd861e332013-07-24 23:25:03 +02003993 trace_i915_gem_object_create(obj);
3994
Chris Wilson05394f32010-11-08 19:18:58 +00003995 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003996}
3997
Eric Anholt673a3942008-07-30 12:06:12 -07003998int i915_gem_init_object(struct drm_gem_object *obj)
3999{
Daniel Vetterc397b902010-04-09 19:05:07 +00004000 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004001
Eric Anholt673a3942008-07-30 12:06:12 -07004002 return 0;
4003}
4004
Chris Wilson1488fc02012-04-24 15:47:31 +01004005void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004006{
Chris Wilson1488fc02012-04-24 15:47:31 +01004007 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004008 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004009 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004010 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004011
Chris Wilson26e12f82011-03-20 11:20:19 +00004012 trace_i915_gem_object_destroy(obj);
4013
Chris Wilson1488fc02012-04-24 15:47:31 +01004014 if (obj->phys_obj)
4015 i915_gem_detach_phys_object(dev, obj);
4016
4017 obj->pin_count = 0;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004018 /* NB: 0 or 1 elements */
4019 WARN_ON(!list_empty(&obj->vma_list) &&
4020 !list_is_singular(&obj->vma_list));
4021 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4022 int ret = i915_vma_unbind(vma);
4023 if (WARN_ON(ret == -ERESTARTSYS)) {
4024 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004025
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004026 was_interruptible = dev_priv->mm.interruptible;
4027 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004028
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004029 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004030
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004031 dev_priv->mm.interruptible = was_interruptible;
4032 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004033 }
4034
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004035 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4036 * before progressing. */
4037 if (obj->stolen)
4038 i915_gem_object_unpin_pages(obj);
4039
Ben Widawsky401c29f2013-05-31 11:28:47 -07004040 if (WARN_ON(obj->pages_pin_count))
4041 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004042 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004043 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004044 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004045
Chris Wilson9da3da62012-06-01 15:20:22 +01004046 BUG_ON(obj->pages);
4047
Chris Wilson2f745ad2012-09-04 21:02:58 +01004048 if (obj->base.import_attach)
4049 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004050
Chris Wilson05394f32010-11-08 19:18:58 +00004051 drm_gem_object_release(&obj->base);
4052 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004053
Chris Wilson05394f32010-11-08 19:18:58 +00004054 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004055 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004056}
4057
Ben Widawsky2f633152013-07-17 12:19:03 -07004058struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
4059 struct i915_address_space *vm)
4060{
4061 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4062 if (vma == NULL)
4063 return ERR_PTR(-ENOMEM);
4064
4065 INIT_LIST_HEAD(&vma->vma_link);
Ben Widawskyca191b12013-07-31 17:00:14 -07004066 INIT_LIST_HEAD(&vma->mm_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07004067 vma->vm = vm;
4068 vma->obj = obj;
4069
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004070 /* Keep GGTT vmas first to make debug easier */
4071 if (i915_is_ggtt(vm))
4072 list_add(&vma->vma_link, &obj->vma_list);
4073 else
4074 list_add_tail(&vma->vma_link, &obj->vma_list);
4075
Ben Widawsky2f633152013-07-17 12:19:03 -07004076 return vma;
4077}
4078
4079void i915_gem_vma_destroy(struct i915_vma *vma)
4080{
4081 WARN_ON(vma->node.allocated);
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004082 list_del(&vma->vma_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004083 kfree(vma);
4084}
4085
Jesse Barnes5669fca2009-02-17 15:13:31 -08004086int
Eric Anholt673a3942008-07-30 12:06:12 -07004087i915_gem_idle(struct drm_device *dev)
4088{
4089 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004090 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004091
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004092 if (dev_priv->ums.mm_suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004093 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004094 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004095 }
Eric Anholt673a3942008-07-30 12:06:12 -07004096
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004097 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004098 if (ret) {
4099 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004100 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004101 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004102 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004103
Chris Wilson29105cc2010-01-07 10:39:13 +00004104 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004105 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004106 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004107
Daniel Vetter99584db2012-11-14 17:14:04 +01004108 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004109
4110 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004111 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004112
Chris Wilson29105cc2010-01-07 10:39:13 +00004113 /* Cancel the retire work handler, which should be idle now. */
4114 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4115
Eric Anholt673a3942008-07-30 12:06:12 -07004116 return 0;
4117}
4118
Ben Widawskyb9524a12012-05-25 16:56:24 -07004119void i915_gem_l3_remap(struct drm_device *dev)
4120{
4121 drm_i915_private_t *dev_priv = dev->dev_private;
4122 u32 misccpctl;
4123 int i;
4124
Daniel Vettereb32e452013-02-14 19:46:07 +01004125 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07004126 return;
4127
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004128 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004129 return;
4130
4131 misccpctl = I915_READ(GEN7_MISCCPCTL);
4132 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
4133 POSTING_READ(GEN7_MISCCPCTL);
4134
4135 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4136 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004137 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004138 DRM_DEBUG("0x%x was already programmed to %x\n",
4139 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004140 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004141 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004142 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004143 }
4144
4145 /* Make sure all the writes land before disabling dop clock gating */
4146 POSTING_READ(GEN7_L3LOG_BASE);
4147
4148 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
4149}
4150
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004151void i915_gem_init_swizzling(struct drm_device *dev)
4152{
4153 drm_i915_private_t *dev_priv = dev->dev_private;
4154
Daniel Vetter11782b02012-01-31 16:47:55 +01004155 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004156 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4157 return;
4158
4159 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4160 DISP_TILE_SURFACE_SWIZZLING);
4161
Daniel Vetter11782b02012-01-31 16:47:55 +01004162 if (IS_GEN5(dev))
4163 return;
4164
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004165 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4166 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004167 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004168 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004169 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004170 else
4171 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004172}
Daniel Vettere21af882012-02-09 20:53:27 +01004173
Chris Wilson67b1b572012-07-05 23:49:40 +01004174static bool
4175intel_enable_blt(struct drm_device *dev)
4176{
4177 if (!HAS_BLT(dev))
4178 return false;
4179
4180 /* The blitter was dysfunctional on early prototypes */
4181 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4182 DRM_INFO("BLT not supported on this pre-production hardware;"
4183 " graphics performance will be degraded.\n");
4184 return false;
4185 }
4186
4187 return true;
4188}
4189
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004190static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004191{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004192 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004193 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004194
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004195 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004196 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004197 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004198
4199 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004200 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004201 if (ret)
4202 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004203 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004204
Chris Wilson67b1b572012-07-05 23:49:40 +01004205 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004206 ret = intel_init_blt_ring_buffer(dev);
4207 if (ret)
4208 goto cleanup_bsd_ring;
4209 }
4210
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004211 if (HAS_VEBOX(dev)) {
4212 ret = intel_init_vebox_ring_buffer(dev);
4213 if (ret)
4214 goto cleanup_blt_ring;
4215 }
4216
4217
Mika Kuoppala99433932013-01-22 14:12:17 +02004218 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4219 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004220 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004221
4222 return 0;
4223
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004224cleanup_vebox_ring:
4225 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004226cleanup_blt_ring:
4227 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4228cleanup_bsd_ring:
4229 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4230cleanup_render_ring:
4231 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4232
4233 return ret;
4234}
4235
4236int
4237i915_gem_init_hw(struct drm_device *dev)
4238{
4239 drm_i915_private_t *dev_priv = dev->dev_private;
4240 int ret;
4241
4242 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4243 return -EIO;
4244
Ben Widawsky59124502013-07-04 11:02:05 -07004245 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004246 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004247
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004248 if (HAS_PCH_NOP(dev)) {
4249 u32 temp = I915_READ(GEN7_MSG_CTL);
4250 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4251 I915_WRITE(GEN7_MSG_CTL, temp);
4252 }
4253
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004254 i915_gem_l3_remap(dev);
4255
4256 i915_gem_init_swizzling(dev);
4257
4258 ret = i915_gem_init_rings(dev);
4259 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004260 return ret;
4261
Ben Widawsky254f9652012-06-04 14:42:42 -07004262 /*
4263 * XXX: There was some w/a described somewhere suggesting loading
4264 * contexts before PPGTT.
4265 */
4266 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004267 if (dev_priv->mm.aliasing_ppgtt) {
4268 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4269 if (ret) {
4270 i915_gem_cleanup_aliasing_ppgtt(dev);
4271 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4272 }
4273 }
Daniel Vettere21af882012-02-09 20:53:27 +01004274
Chris Wilson68f95ba2010-05-27 13:18:22 +01004275 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004276}
4277
Chris Wilson1070a422012-04-24 15:47:41 +01004278int i915_gem_init(struct drm_device *dev)
4279{
4280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004281 int ret;
4282
Chris Wilson1070a422012-04-24 15:47:41 +01004283 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004284
4285 if (IS_VALLEYVIEW(dev)) {
4286 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4287 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4288 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4289 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4290 }
4291
Ben Widawskyd7e50082012-12-18 10:31:25 -08004292 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004293
Chris Wilson1070a422012-04-24 15:47:41 +01004294 ret = i915_gem_init_hw(dev);
4295 mutex_unlock(&dev->struct_mutex);
4296 if (ret) {
4297 i915_gem_cleanup_aliasing_ppgtt(dev);
4298 return ret;
4299 }
4300
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004301 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4302 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4303 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004304 return 0;
4305}
4306
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004307void
4308i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4309{
4310 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004311 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004312 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004313
Chris Wilsonb4519512012-05-11 14:29:30 +01004314 for_each_ring(ring, dev_priv, i)
4315 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004316}
4317
4318int
Eric Anholt673a3942008-07-30 12:06:12 -07004319i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4320 struct drm_file *file_priv)
4321{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004322 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004323 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004324
Jesse Barnes79e53942008-11-07 14:24:08 -08004325 if (drm_core_check_feature(dev, DRIVER_MODESET))
4326 return 0;
4327
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004328 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004329 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004330 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004331 }
4332
Eric Anholt673a3942008-07-30 12:06:12 -07004333 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004334 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004335
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004336 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004337 if (ret != 0) {
4338 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004339 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004340 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004341
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004342 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004343 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004344
Chris Wilson5f353082010-06-07 14:03:03 +01004345 ret = drm_irq_install(dev);
4346 if (ret)
4347 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004348
Eric Anholt673a3942008-07-30 12:06:12 -07004349 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004350
4351cleanup_ringbuffer:
4352 mutex_lock(&dev->struct_mutex);
4353 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004354 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004355 mutex_unlock(&dev->struct_mutex);
4356
4357 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004358}
4359
4360int
4361i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4362 struct drm_file *file_priv)
4363{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004364 struct drm_i915_private *dev_priv = dev->dev_private;
4365 int ret;
4366
Jesse Barnes79e53942008-11-07 14:24:08 -08004367 if (drm_core_check_feature(dev, DRIVER_MODESET))
4368 return 0;
4369
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004370 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004371
4372 mutex_lock(&dev->struct_mutex);
4373 ret = i915_gem_idle(dev);
4374
4375 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4376 * We need to replace this with a semaphore, or something.
4377 * And not confound ums.mm_suspended!
4378 */
4379 if (ret != 0)
4380 dev_priv->ums.mm_suspended = 1;
4381 mutex_unlock(&dev->struct_mutex);
4382
4383 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004384}
4385
4386void
4387i915_gem_lastclose(struct drm_device *dev)
4388{
4389 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004390
Eric Anholte806b492009-01-22 09:56:58 -08004391 if (drm_core_check_feature(dev, DRIVER_MODESET))
4392 return;
4393
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004394 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004395 ret = i915_gem_idle(dev);
4396 if (ret)
4397 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004398 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004399}
4400
Chris Wilson64193402010-10-24 12:38:05 +01004401static void
4402init_ring_lists(struct intel_ring_buffer *ring)
4403{
4404 INIT_LIST_HEAD(&ring->active_list);
4405 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004406}
4407
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004408static void i915_init_vm(struct drm_i915_private *dev_priv,
4409 struct i915_address_space *vm)
4410{
4411 vm->dev = dev_priv->dev;
4412 INIT_LIST_HEAD(&vm->active_list);
4413 INIT_LIST_HEAD(&vm->inactive_list);
4414 INIT_LIST_HEAD(&vm->global_link);
4415 list_add(&vm->global_link, &dev_priv->vm_list);
4416}
4417
Eric Anholt673a3942008-07-30 12:06:12 -07004418void
4419i915_gem_load(struct drm_device *dev)
4420{
4421 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004422 int i;
4423
4424 dev_priv->slab =
4425 kmem_cache_create("i915_gem_object",
4426 sizeof(struct drm_i915_gem_object), 0,
4427 SLAB_HWCACHE_ALIGN,
4428 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004429
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004430 INIT_LIST_HEAD(&dev_priv->vm_list);
4431 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4432
Chris Wilson6c085a72012-08-20 11:40:46 +02004433 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4434 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004435 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004436 for (i = 0; i < I915_NUM_RINGS; i++)
4437 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004438 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004439 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004440 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4441 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004442 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004443
Dave Airlie94400122010-07-20 13:15:31 +10004444 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4445 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004446 I915_WRITE(MI_ARB_STATE,
4447 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004448 }
4449
Chris Wilson72bfa192010-12-19 11:42:05 +00004450 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4451
Jesse Barnesde151cf2008-11-12 10:03:55 -08004452 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004453 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4454 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004455
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004456 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4457 dev_priv->num_fence_regs = 32;
4458 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004459 dev_priv->num_fence_regs = 16;
4460 else
4461 dev_priv->num_fence_regs = 8;
4462
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004463 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004464 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4465 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004466
Eric Anholt673a3942008-07-30 12:06:12 -07004467 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004468 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004469
Chris Wilsonce453d82011-02-21 14:43:56 +00004470 dev_priv->mm.interruptible = true;
4471
Chris Wilson17250b72010-10-28 12:51:39 +01004472 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4473 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4474 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004475}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004476
4477/*
4478 * Create a physically contiguous memory object for this object
4479 * e.g. for cursor + overlay regs
4480 */
Chris Wilson995b67622010-08-20 13:23:26 +01004481static int i915_gem_init_phys_object(struct drm_device *dev,
4482 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004483{
4484 drm_i915_private_t *dev_priv = dev->dev_private;
4485 struct drm_i915_gem_phys_object *phys_obj;
4486 int ret;
4487
4488 if (dev_priv->mm.phys_objs[id - 1] || !size)
4489 return 0;
4490
Eric Anholt9a298b22009-03-24 12:23:04 -07004491 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004492 if (!phys_obj)
4493 return -ENOMEM;
4494
4495 phys_obj->id = id;
4496
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004497 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004498 if (!phys_obj->handle) {
4499 ret = -ENOMEM;
4500 goto kfree_obj;
4501 }
4502#ifdef CONFIG_X86
4503 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4504#endif
4505
4506 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4507
4508 return 0;
4509kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004510 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004511 return ret;
4512}
4513
Chris Wilson995b67622010-08-20 13:23:26 +01004514static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004515{
4516 drm_i915_private_t *dev_priv = dev->dev_private;
4517 struct drm_i915_gem_phys_object *phys_obj;
4518
4519 if (!dev_priv->mm.phys_objs[id - 1])
4520 return;
4521
4522 phys_obj = dev_priv->mm.phys_objs[id - 1];
4523 if (phys_obj->cur_obj) {
4524 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4525 }
4526
4527#ifdef CONFIG_X86
4528 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4529#endif
4530 drm_pci_free(dev, phys_obj->handle);
4531 kfree(phys_obj);
4532 dev_priv->mm.phys_objs[id - 1] = NULL;
4533}
4534
4535void i915_gem_free_all_phys_object(struct drm_device *dev)
4536{
4537 int i;
4538
Dave Airlie260883c2009-01-22 17:58:49 +10004539 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004540 i915_gem_free_phys_object(dev, i);
4541}
4542
4543void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004544 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004545{
Al Viro496ad9a2013-01-23 17:07:38 -05004546 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004547 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004548 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004549 int page_count;
4550
Chris Wilson05394f32010-11-08 19:18:58 +00004551 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004552 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004553 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004554
Chris Wilson05394f32010-11-08 19:18:58 +00004555 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004556 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004557 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004558 if (!IS_ERR(page)) {
4559 char *dst = kmap_atomic(page);
4560 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4561 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004562
Chris Wilsone5281cc2010-10-28 13:45:36 +01004563 drm_clflush_pages(&page, 1);
4564
4565 set_page_dirty(page);
4566 mark_page_accessed(page);
4567 page_cache_release(page);
4568 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004569 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004570 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004571
Chris Wilson05394f32010-11-08 19:18:58 +00004572 obj->phys_obj->cur_obj = NULL;
4573 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004574}
4575
4576int
4577i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004578 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004579 int id,
4580 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004581{
Al Viro496ad9a2013-01-23 17:07:38 -05004582 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004583 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004584 int ret = 0;
4585 int page_count;
4586 int i;
4587
4588 if (id > I915_MAX_PHYS_OBJECT)
4589 return -EINVAL;
4590
Chris Wilson05394f32010-11-08 19:18:58 +00004591 if (obj->phys_obj) {
4592 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004593 return 0;
4594 i915_gem_detach_phys_object(dev, obj);
4595 }
4596
Dave Airlie71acb5e2008-12-30 20:31:46 +10004597 /* create a new object */
4598 if (!dev_priv->mm.phys_objs[id - 1]) {
4599 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004600 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004601 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004602 DRM_ERROR("failed to init phys object %d size: %zu\n",
4603 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004604 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004605 }
4606 }
4607
4608 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004609 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4610 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004611
Chris Wilson05394f32010-11-08 19:18:58 +00004612 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004613
4614 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004615 struct page *page;
4616 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004617
Hugh Dickins5949eac2011-06-27 16:18:18 -07004618 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004619 if (IS_ERR(page))
4620 return PTR_ERR(page);
4621
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004622 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004623 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004624 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004625 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004626
4627 mark_page_accessed(page);
4628 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004629 }
4630
4631 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004632}
4633
4634static int
Chris Wilson05394f32010-11-08 19:18:58 +00004635i915_gem_phys_pwrite(struct drm_device *dev,
4636 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004637 struct drm_i915_gem_pwrite *args,
4638 struct drm_file *file_priv)
4639{
Chris Wilson05394f32010-11-08 19:18:58 +00004640 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004641 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004642
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004643 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4644 unsigned long unwritten;
4645
4646 /* The physical object once assigned is fixed for the lifetime
4647 * of the obj, so we can safely drop the lock and continue
4648 * to access vaddr.
4649 */
4650 mutex_unlock(&dev->struct_mutex);
4651 unwritten = copy_from_user(vaddr, user_data, args->size);
4652 mutex_lock(&dev->struct_mutex);
4653 if (unwritten)
4654 return -EFAULT;
4655 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004656
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004657 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004658 return 0;
4659}
Eric Anholtb9624422009-06-03 07:27:35 +00004660
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004661void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004662{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004663 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004664
4665 /* Clean up our request list when the client is going away, so that
4666 * later retire_requests won't dereference our soon-to-be-gone
4667 * file_priv.
4668 */
Chris Wilson1c255952010-09-26 11:03:27 +01004669 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004670 while (!list_empty(&file_priv->mm.request_list)) {
4671 struct drm_i915_gem_request *request;
4672
4673 request = list_first_entry(&file_priv->mm.request_list,
4674 struct drm_i915_gem_request,
4675 client_list);
4676 list_del(&request->client_list);
4677 request->file_priv = NULL;
4678 }
Chris Wilson1c255952010-09-26 11:03:27 +01004679 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004680}
Chris Wilson31169712009-09-14 16:50:28 +01004681
Chris Wilson57745062012-11-21 13:04:04 +00004682static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4683{
4684 if (!mutex_is_locked(mutex))
4685 return false;
4686
4687#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4688 return mutex->owner == task;
4689#else
4690 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4691 return false;
4692#endif
4693}
4694
Chris Wilson31169712009-09-14 16:50:28 +01004695static int
Ying Han1495f232011-05-24 17:12:27 -07004696i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004697{
Chris Wilson17250b72010-10-28 12:51:39 +01004698 struct drm_i915_private *dev_priv =
4699 container_of(shrinker,
4700 struct drm_i915_private,
4701 mm.inactive_shrinker);
4702 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004703 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004704 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004705 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004706 int cnt;
4707
Chris Wilson57745062012-11-21 13:04:04 +00004708 if (!mutex_trylock(&dev->struct_mutex)) {
4709 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4710 return 0;
4711
Daniel Vetter677feac2012-12-19 14:33:45 +01004712 if (dev_priv->mm.shrinker_no_lock_stealing)
4713 return 0;
4714
Chris Wilson57745062012-11-21 13:04:04 +00004715 unlock = false;
4716 }
Chris Wilson31169712009-09-14 16:50:28 +01004717
Chris Wilson6c085a72012-08-20 11:40:46 +02004718 if (nr_to_scan) {
4719 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4720 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004721 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4722 false);
4723 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004724 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004725 }
4726
Chris Wilson17250b72010-10-28 12:51:39 +01004727 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004728 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004729 if (obj->pages_pin_count == 0)
4730 cnt += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004731
4732 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4733 if (obj->active)
4734 continue;
4735
Chris Wilsona5570172012-09-04 21:02:54 +01004736 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004737 cnt += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004738 }
Chris Wilson31169712009-09-14 16:50:28 +01004739
Chris Wilson57745062012-11-21 13:04:04 +00004740 if (unlock)
4741 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004742 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004743}
Ben Widawskya70a3142013-07-31 16:59:56 -07004744
4745/* All the new VM stuff */
4746unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4747 struct i915_address_space *vm)
4748{
4749 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4750 struct i915_vma *vma;
4751
4752 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4753 vm = &dev_priv->gtt.base;
4754
4755 BUG_ON(list_empty(&o->vma_list));
4756 list_for_each_entry(vma, &o->vma_list, vma_link) {
4757 if (vma->vm == vm)
4758 return vma->node.start;
4759
4760 }
4761 return -1;
4762}
4763
4764bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4765 struct i915_address_space *vm)
4766{
4767 struct i915_vma *vma;
4768
4769 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004770 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004771 return true;
4772
4773 return false;
4774}
4775
4776bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4777{
4778 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4779 struct i915_address_space *vm;
4780
4781 list_for_each_entry(vm, &dev_priv->vm_list, global_link)
4782 if (i915_gem_obj_bound(o, vm))
4783 return true;
4784
4785 return false;
4786}
4787
4788unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4789 struct i915_address_space *vm)
4790{
4791 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4792 struct i915_vma *vma;
4793
4794 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4795 vm = &dev_priv->gtt.base;
4796
4797 BUG_ON(list_empty(&o->vma_list));
4798
4799 list_for_each_entry(vma, &o->vma_list, vma_link)
4800 if (vma->vm == vm)
4801 return vma->node.size;
4802
4803 return 0;
4804}
4805
4806struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4807 struct i915_address_space *vm)
4808{
4809 struct i915_vma *vma;
4810 list_for_each_entry(vma, &obj->vma_list, vma_link)
4811 if (vma->vm == vm)
4812 return vma;
4813
4814 return NULL;
4815}