blob: 9bd07f33eea77cfd0a5d4c54bee0d93fd7d6bb84 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tomi Valkeinen91773a02009-08-03 15:06:36 +030024#include <linux/omapfb.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000025
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010027
28#include <asm/mach/map.h>
29
Tony Lindgrence491cf2009-10-20 09:40:47 -070030#include <plat/sram.h>
31#include <plat/sdrc.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070032#include <plat/serial.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030033
Paul Walmsleye80a9722010-01-26 20:13:12 -070034#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070035#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070036#include "clock44xx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000037
Tony Lindgren4e653312011-11-10 22:45:17 +010038#include "common.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070039#include <plat/omap-pm.h>
Kevin Hilman81a60482011-03-16 14:25:45 -070040#include "voltage.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070041#include "powerdomain.h"
Paul Walmsley97171002008-08-19 11:08:40 +030042
Paul Walmsley1540f2142010-12-21 21:05:15 -070043#include "clockdomain.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/omap_hwmod.h>
Tony Lindgren5d190c42010-12-09 15:49:23 -080045#include <plat/multi.h>
Paul Walmsley02bfc032009-09-03 20:14:05 +030046
Tony Lindgren1dbae812005-11-10 14:26:51 +000047/*
48 * The machine specific code may provide the extra mapping besides the
49 * default mapping provided here.
50 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030051
Tony Lindgren088ef952010-02-12 12:26:47 -080052#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030053static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000054 {
55 .virtual = L3_24XX_VIRT,
56 .pfn = __phys_to_pfn(L3_24XX_PHYS),
57 .length = L3_24XX_SIZE,
58 .type = MT_DEVICE
59 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080060 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030061 .virtual = L4_24XX_VIRT,
62 .pfn = __phys_to_pfn(L4_24XX_PHYS),
63 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080064 .type = MT_DEVICE
65 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030066};
67
Tony Lindgren59b479e2011-01-27 16:39:40 -080068#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030069static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000070 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070071 .virtual = DSP_MEM_2420_VIRT,
72 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
73 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080074 .type = MT_DEVICE
75 },
76 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070077 .virtual = DSP_IPI_2420_VIRT,
78 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
79 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080080 .type = MT_DEVICE
81 },
82 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070083 .virtual = DSP_MMU_2420_VIRT,
84 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
85 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000086 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030087 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000088};
89
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030090#endif
91
Tony Lindgren59b479e2011-01-27 16:39:40 -080092#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030093static struct map_desc omap243x_io_desc[] __initdata = {
94 {
95 .virtual = L4_WK_243X_VIRT,
96 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
97 .length = L4_WK_243X_SIZE,
98 .type = MT_DEVICE
99 },
100 {
101 .virtual = OMAP243X_GPMC_VIRT,
102 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
103 .length = OMAP243X_GPMC_SIZE,
104 .type = MT_DEVICE
105 },
106 {
107 .virtual = OMAP243X_SDRC_VIRT,
108 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
109 .length = OMAP243X_SDRC_SIZE,
110 .type = MT_DEVICE
111 },
112 {
113 .virtual = OMAP243X_SMS_VIRT,
114 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
115 .length = OMAP243X_SMS_SIZE,
116 .type = MT_DEVICE
117 },
118};
119#endif
120#endif
121
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800122#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300123static struct map_desc omap34xx_io_desc[] __initdata = {
124 {
125 .virtual = L3_34XX_VIRT,
126 .pfn = __phys_to_pfn(L3_34XX_PHYS),
127 .length = L3_34XX_SIZE,
128 .type = MT_DEVICE
129 },
130 {
131 .virtual = L4_34XX_VIRT,
132 .pfn = __phys_to_pfn(L4_34XX_PHYS),
133 .length = L4_34XX_SIZE,
134 .type = MT_DEVICE
135 },
136 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300137 .virtual = OMAP34XX_GPMC_VIRT,
138 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
139 .length = OMAP34XX_GPMC_SIZE,
140 .type = MT_DEVICE
141 },
142 {
143 .virtual = OMAP343X_SMS_VIRT,
144 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
145 .length = OMAP343X_SMS_SIZE,
146 .type = MT_DEVICE
147 },
148 {
149 .virtual = OMAP343X_SDRC_VIRT,
150 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
151 .length = OMAP343X_SDRC_SIZE,
152 .type = MT_DEVICE
153 },
154 {
155 .virtual = L4_PER_34XX_VIRT,
156 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
157 .length = L4_PER_34XX_SIZE,
158 .type = MT_DEVICE
159 },
160 {
161 .virtual = L4_EMU_34XX_VIRT,
162 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
163 .length = L4_EMU_34XX_SIZE,
164 .type = MT_DEVICE
165 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700166#if defined(CONFIG_DEBUG_LL) && \
167 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
168 {
169 .virtual = ZOOM_UART_VIRT,
170 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
171 .length = SZ_1M,
172 .type = MT_DEVICE
173 },
174#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300175};
176#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800177
Hemant Pedanekara9203602011-12-13 10:46:44 -0800178#ifdef CONFIG_SOC_OMAPTI81XX
179static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800180 {
181 .virtual = L4_34XX_VIRT,
182 .pfn = __phys_to_pfn(L4_34XX_PHYS),
183 .length = L4_34XX_SIZE,
184 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800185 }
186};
187#endif
188
189#ifdef CONFIG_SOC_OMAPAM33XX
190static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800191 {
192 .virtual = L4_34XX_VIRT,
193 .pfn = __phys_to_pfn(L4_34XX_PHYS),
194 .length = L4_34XX_SIZE,
195 .type = MT_DEVICE
196 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800197 {
198 .virtual = L4_WK_AM33XX_VIRT,
199 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
200 .length = L4_WK_AM33XX_SIZE,
201 .type = MT_DEVICE
202 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800203};
204#endif
205
Santosh Shilimkar44169072009-05-28 14:16:04 -0700206#ifdef CONFIG_ARCH_OMAP4
207static struct map_desc omap44xx_io_desc[] __initdata = {
208 {
209 .virtual = L3_44XX_VIRT,
210 .pfn = __phys_to_pfn(L3_44XX_PHYS),
211 .length = L3_44XX_SIZE,
212 .type = MT_DEVICE,
213 },
214 {
215 .virtual = L4_44XX_VIRT,
216 .pfn = __phys_to_pfn(L4_44XX_PHYS),
217 .length = L4_44XX_SIZE,
218 .type = MT_DEVICE,
219 },
220 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700221 .virtual = OMAP44XX_GPMC_VIRT,
222 .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
223 .length = OMAP44XX_GPMC_SIZE,
224 .type = MT_DEVICE,
225 },
226 {
Santosh Shilimkarf5d2d652009-10-19 17:25:57 -0700227 .virtual = OMAP44XX_EMIF1_VIRT,
228 .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
229 .length = OMAP44XX_EMIF1_SIZE,
230 .type = MT_DEVICE,
231 },
232 {
233 .virtual = OMAP44XX_EMIF2_VIRT,
234 .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
235 .length = OMAP44XX_EMIF2_SIZE,
236 .type = MT_DEVICE,
237 },
238 {
239 .virtual = OMAP44XX_DMM_VIRT,
240 .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS),
241 .length = OMAP44XX_DMM_SIZE,
242 .type = MT_DEVICE,
243 },
244 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700245 .virtual = L4_PER_44XX_VIRT,
246 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
247 .length = L4_PER_44XX_SIZE,
248 .type = MT_DEVICE,
249 },
250 {
251 .virtual = L4_EMU_44XX_VIRT,
252 .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
253 .length = L4_EMU_44XX_SIZE,
254 .type = MT_DEVICE,
255 },
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700256#ifdef CONFIG_OMAP4_ERRATA_I688
257 {
258 .virtual = OMAP4_SRAM_VA,
259 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
260 .length = PAGE_SIZE,
261 .type = MT_MEMORY_SO,
262 },
263#endif
264
Santosh Shilimkar44169072009-05-28 14:16:04 -0700265};
266#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300267
Tony Lindgren59b479e2011-01-27 16:39:40 -0800268#ifdef CONFIG_SOC_OMAP2420
Aaro Koskinen8185e462010-03-03 16:24:53 +0000269void __init omap242x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800270{
271 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
272 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800273}
274#endif
275
Tony Lindgren59b479e2011-01-27 16:39:40 -0800276#ifdef CONFIG_SOC_OMAP2430
Aaro Koskinen8185e462010-03-03 16:24:53 +0000277void __init omap243x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800278{
279 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
280 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800281}
282#endif
283
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800284#ifdef CONFIG_ARCH_OMAP3
Aaro Koskinen8185e462010-03-03 16:24:53 +0000285void __init omap34xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800286{
287 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800288}
289#endif
290
Hemant Pedanekara9203602011-12-13 10:46:44 -0800291#ifdef CONFIG_SOC_OMAPTI81XX
292void __init omapti81xx_map_common_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800293{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800294 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800295}
296#endif
297
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800298#ifdef CONFIG_SOC_OMAPAM33XX
299void __init omapam33xx_map_common_io(void)
300{
301 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800302}
303#endif
304
305#ifdef CONFIG_ARCH_OMAP4
Aaro Koskinen8185e462010-03-03 16:24:53 +0000306void __init omap44xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800307{
308 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800309}
310#endif
311
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600312/*
313 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
314 *
315 * Sets the CORE DPLL3 M2 divider to the same value that it's at
316 * currently. This has the effect of setting the SDRC SDRAM AC timing
317 * registers to the values currently defined by the kernel. Currently
318 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
319 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
320 * or passes along the return value of clk_set_rate().
321 */
322static int __init _omap2_init_reprogram_sdrc(void)
323{
324 struct clk *dpll3_m2_ck;
325 int v = -EINVAL;
326 long rate;
327
328 if (!cpu_is_omap34xx())
329 return 0;
330
331 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000332 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600333 return -EINVAL;
334
335 rate = clk_get_rate(dpll3_m2_ck);
336 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
337 v = clk_set_rate(dpll3_m2_ck, rate);
338 if (v)
339 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
340
341 clk_put(dpll3_m2_ck);
342
343 return v;
344}
345
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700346static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
347{
348 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
349}
350
Tony Lindgren7b250af2011-10-04 18:26:28 -0700351static void __init omap_common_init_early(void)
352{
353 omap2_check_revision();
Arnd Bergmanndf804422011-11-01 13:47:27 +0100354 omap_init_consistent_dma_size();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700355}
356
357static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100358{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700359 u8 postsetup_state;
360
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700361 /* Set the default postsetup state for all hwmods */
362#ifdef CONFIG_PM_RUNTIME
363 postsetup_state = _HWMOD_STATE_IDLE;
364#else
365 postsetup_state = _HWMOD_STATE_ENABLED;
366#endif
367 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200368
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700369 /*
370 * Set the default postsetup state for unusual modules (like
371 * MPU WDT).
372 *
373 * The postsetup_state is not actually used until
374 * omap_hwmod_late_init(), so boards that desire full watchdog
375 * coverage of kernel initialization can reprogram the
376 * postsetup_state between the calls to
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700377 * omap2_init_common_infra() and omap_sdrc_init().
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700378 *
379 * XXX ideally we could detect whether the MPU WDT was currently
380 * enabled here and make this conditional
381 */
382 postsetup_state = _HWMOD_STATE_DISABLED;
383 omap_hwmod_for_each_by_class("wd_timer",
384 _set_hwmod_postsetup_state,
385 &postsetup_state);
386
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600387 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700388}
389
Paul Walmsley16110792012-01-25 12:57:46 -0700390#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700391void __init omap2420_init_early(void)
392{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700393 omap2_set_globals_242x();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700394 omap_common_init_early();
395 omap2xxx_voltagedomains_init();
396 omap242x_powerdomains_init();
397 omap242x_clockdomains_init();
398 omap2420_hwmod_init();
399 omap_hwmod_init_postsetup();
400 omap2420_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700401}
Paul Walmsley16110792012-01-25 12:57:46 -0700402#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700403
Paul Walmsley16110792012-01-25 12:57:46 -0700404#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700405void __init omap2430_init_early(void)
406{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700407 omap2_set_globals_243x();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700408 omap_common_init_early();
409 omap2xxx_voltagedomains_init();
410 omap243x_powerdomains_init();
411 omap243x_clockdomains_init();
412 omap2430_hwmod_init();
413 omap_hwmod_init_postsetup();
414 omap2430_clk_init();
415}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530416#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700417
418/*
419 * Currently only board-omap3beagle.c should call this because of the
420 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
421 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530422#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700423void __init omap3_init_early(void)
424{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700425 omap2_set_globals_3xxx();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700426 omap_common_init_early();
427 omap3xxx_voltagedomains_init();
428 omap3xxx_powerdomains_init();
429 omap3xxx_clockdomains_init();
430 omap3xxx_hwmod_init();
431 omap_hwmod_init_postsetup();
432 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700433}
434
435void __init omap3430_init_early(void)
436{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700437 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700438}
439
440void __init omap35xx_init_early(void)
441{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700442 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700443}
444
445void __init omap3630_init_early(void)
446{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700447 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700448}
449
450void __init am35xx_init_early(void)
451{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700452 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700453}
454
Hemant Pedanekara9203602011-12-13 10:46:44 -0800455void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700456{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800457 omap2_set_globals_ti81xx();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700458 omap_common_init_early();
459 omap3xxx_voltagedomains_init();
460 omap3xxx_powerdomains_init();
461 omap3xxx_clockdomains_init();
462 omap3xxx_hwmod_init();
463 omap_hwmod_init_postsetup();
464 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700465}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530466#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700467
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530468#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700469void __init omap4430_init_early(void)
470{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700471 omap2_set_globals_443x();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700472 omap_common_init_early();
473 omap44xx_voltagedomains_init();
474 omap44xx_powerdomains_init();
475 omap44xx_clockdomains_init();
476 omap44xx_hwmod_init();
477 omap_hwmod_init_postsetup();
478 omap4xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700479}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530480#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700481
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700482void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700483 struct omap_sdrc_params *sdrc_cs1)
484{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700485 omap_sram_init();
486
Hemant Pedanekar01001712011-02-16 08:31:39 -0800487 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000488 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
489 _omap2_init_reprogram_sdrc();
490 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000491}
Tony Lindgrendf1e9d12010-12-10 09:46:24 -0800492
493/*
494 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
495 */
496
497u8 omap_readb(u32 pa)
498{
499 return __raw_readb(OMAP2_L4_IO_ADDRESS(pa));
500}
501EXPORT_SYMBOL(omap_readb);
502
503u16 omap_readw(u32 pa)
504{
505 return __raw_readw(OMAP2_L4_IO_ADDRESS(pa));
506}
507EXPORT_SYMBOL(omap_readw);
508
509u32 omap_readl(u32 pa)
510{
511 return __raw_readl(OMAP2_L4_IO_ADDRESS(pa));
512}
513EXPORT_SYMBOL(omap_readl);
514
515void omap_writeb(u8 v, u32 pa)
516{
517 __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa));
518}
519EXPORT_SYMBOL(omap_writeb);
520
521void omap_writew(u16 v, u32 pa)
522{
523 __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa));
524}
525EXPORT_SYMBOL(omap_writew);
526
527void omap_writel(u32 v, u32 pa)
528{
529 __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa));
530}
531EXPORT_SYMBOL(omap_writel);