blob: b8faa6dc5abef5ba38d1d1bd1047d645cc203d69 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020063static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020064#ifdef CONFIG_SND_HDA_PATCH_LOADER
65static char *patch[SNDRV_CARDS];
66#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010067#ifdef CONFIG_SND_HDA_INPUT_BEEP
68static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
69 CONFIG_SND_HDA_INPUT_BEEP_MODE};
70#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010074module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(enable, bool, NULL, 0444);
77MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
78module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010080module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020081MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020082 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020083module_param_array(bdl_pos_adj, int, NULL, 0644);
84MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010086MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010087module_param_array(probe_only, bool, NULL, 0444);
88MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010089module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020090MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
91 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010092module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010093MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020094#ifdef CONFIG_SND_HDA_PATCH_LOADER
95module_param_array(patch, charp, NULL, 0444);
96MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
97#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010098#ifdef CONFIG_SND_HDA_INPUT_BEEP
99module_param_array(beep_mode, int, NULL, 0444);
100MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
101 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
102#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100103
Takashi Iwaidee1b662007-08-13 16:10:30 +0200104#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100105static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
106module_param(power_save, int, 0644);
107MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
108 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Takashi Iwaidee1b662007-08-13 16:10:30 +0200110/* reset the HD-audio controller in power save mode.
111 * this may give more power-saving, but will take longer time to
112 * wake up.
113 */
114static int power_save_controller = 1;
115module_param(power_save_controller, bool, 0644);
116MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
117#endif
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119MODULE_LICENSE("GPL");
120MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
121 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700122 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200123 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100124 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100125 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100126 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700127 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100128 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200129 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200130 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200131 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200132 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200133 "{ATI, RS780},"
134 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100135 "{ATI, RV630},"
136 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100137 "{ATI, RV670},"
138 "{ATI, RV635},"
139 "{ATI, RV620},"
140 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200141 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200142 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200143 "{SiS, SIS966},"
144 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145MODULE_DESCRIPTION("Intel HDA driver");
146
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200147#ifdef CONFIG_SND_VERBOSE_PRINTK
148#define SFX /* nop */
149#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200151#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200152
153/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 * registers
155 */
156#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200157#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
158#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
159#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
160#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
161#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162#define ICH6_REG_VMIN 0x02
163#define ICH6_REG_VMAJ 0x03
164#define ICH6_REG_OUTPAY 0x04
165#define ICH6_REG_INPAY 0x06
166#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200167#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200168#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
169#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170#define ICH6_REG_WAKEEN 0x0c
171#define ICH6_REG_STATESTS 0x0e
172#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200173#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define ICH6_REG_INTCTL 0x20
175#define ICH6_REG_INTSTS 0x24
176#define ICH6_REG_WALCLK 0x30
177#define ICH6_REG_SYNC 0x34
178#define ICH6_REG_CORBLBASE 0x40
179#define ICH6_REG_CORBUBASE 0x44
180#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200181#define ICH6_REG_CORBRP 0x4a
182#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200184#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
185#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200187#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188#define ICH6_REG_CORBSIZE 0x4e
189
190#define ICH6_REG_RIRBLBASE 0x50
191#define ICH6_REG_RIRBUBASE 0x54
192#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200193#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define ICH6_REG_RINTCNT 0x5a
195#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200196#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
197#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
198#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200200#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
201#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202#define ICH6_REG_RIRBSIZE 0x5e
203
204#define ICH6_REG_IC 0x60
205#define ICH6_REG_IR 0x64
206#define ICH6_REG_IRS 0x68
207#define ICH6_IRS_VALID (1<<1)
208#define ICH6_IRS_BUSY (1<<0)
209
210#define ICH6_REG_DPLBASE 0x70
211#define ICH6_REG_DPUBASE 0x74
212#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
213
214/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
215enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
216
217/* stream register offsets from stream base */
218#define ICH6_REG_SD_CTL 0x00
219#define ICH6_REG_SD_STS 0x03
220#define ICH6_REG_SD_LPIB 0x04
221#define ICH6_REG_SD_CBL 0x08
222#define ICH6_REG_SD_LVI 0x0c
223#define ICH6_REG_SD_FIFOW 0x0e
224#define ICH6_REG_SD_FIFOSIZE 0x10
225#define ICH6_REG_SD_FORMAT 0x12
226#define ICH6_REG_SD_BDLPL 0x18
227#define ICH6_REG_SD_BDLPU 0x1c
228
229/* PCI space */
230#define ICH6_PCIREG_TCSEL 0x44
231
232/*
233 * other constants
234 */
235
236/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200237/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200238#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200239#define ICH6_NUM_PLAYBACK 4
240
241/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200242#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200243#define ULI_NUM_PLAYBACK 6
244
Felix Kuehling778b6e12006-05-17 11:22:21 +0200245/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200246#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200247#define ATIHDMI_NUM_PLAYBACK 1
248
Kailang Yangf2690022008-05-27 11:44:55 +0200249/* TERA has 4 playback and 3 capture */
250#define TERA_NUM_CAPTURE 3
251#define TERA_NUM_PLAYBACK 4
252
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200253/* this number is statically defined for simplicity */
254#define MAX_AZX_DEV 16
255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100257#define BDL_SIZE 4096
258#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
259#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260/* max buffer size - no h/w limit, you can increase as you like */
261#define AZX_MAX_BUF_SIZE (1024*1024*1024)
262/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100263#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265/* RIRB int mask: overrun[2], response[0] */
266#define RIRB_INT_RESPONSE 0x01
267#define RIRB_INT_OVERRUN 0x04
268#define RIRB_INT_MASK 0x05
269
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200270/* STATESTS int mask: S3,SD2,SD1,SD0 */
271#define AZX_MAX_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800272#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274/* SD_CTL bits */
275#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
276#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100277#define SD_CTL_STRIPE (3 << 16) /* stripe control */
278#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
279#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
281#define SD_CTL_STREAM_TAG_SHIFT 20
282
283/* SD_CTL and SD_STS */
284#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
285#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
286#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200287#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
288 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290/* SD_STS */
291#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
292
293/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200294#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
295#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
296#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298/* below are so far hardcoded - should read registers in future */
299#define ICH6_MAX_CORB_ENTRIES 256
300#define ICH6_MAX_RIRB_ENTRIES 256
301
Takashi Iwaic74db862005-05-12 14:26:27 +0200302/* position fix mode */
303enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200304 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200305 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200306 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200307};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Frederick Lif5d40b32005-05-12 14:55:20 +0200309/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200310#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
311#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
312
Vinod Gda3fca22005-09-13 18:49:12 +0200313/* Defines for Nvidia HDA support */
314#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
315#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700316#define NVIDIA_HDA_ISTRM_COH 0x4d
317#define NVIDIA_HDA_OSTRM_COH 0x4c
318#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200319
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100320/* Defines for Intel SCH HDA snoop control */
321#define INTEL_SCH_HDA_DEVC 0x78
322#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
323
Joseph Chan0e153472008-08-26 14:38:03 +0200324/* Define IN stream 0 FIFO size offset in VIA controller */
325#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
326/* Define VIA HD Audio Device ID*/
327#define VIA_HDAC_DEVICE_ID 0x3288
328
Yang, Libinc4da29c2008-11-13 11:07:07 +0100329/* HD Audio class code */
330#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 */
334
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100335struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100336 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200337 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200340 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200341 unsigned int frags; /* number for period in the play buffer */
342 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200343 unsigned long start_jiffies; /* start + minimum jiffies */
344 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Takashi Iwaid01ce992007-07-27 16:52:19 +0200348 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200351 struct snd_pcm_substream *substream; /* assigned substream,
352 * set in PCM open
353 */
354 unsigned int format_val; /* format value to be set in the
355 * controller and the codec
356 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 unsigned char stream_tag; /* assigned stream */
358 unsigned char index; /* stream index */
Wu Fengguangef18bed2009-12-25 13:14:27 +0800359 int device; /* last device number assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Pavel Machek927fc862006-08-31 17:03:43 +0200361 unsigned int opened :1;
362 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200363 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700364 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200365 /*
366 * For VIA:
367 * A flag to ensure DMA position is 0
368 * when link position is not greater than FIFO size
369 */
370 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371};
372
373/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100374struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 u32 *buf; /* CORB/RIRB buffer
376 * Each CORB entry is 4byte, RIRB is 8byte
377 */
378 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
379 /* for RIRB */
380 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800381 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
382 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383};
384
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100385struct azx {
386 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200388 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200390 /* chip type specific */
391 int driver_type;
392 int playback_streams;
393 int playback_index_offset;
394 int capture_streams;
395 int capture_index_offset;
396 int num_streams;
397
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 /* pci resources */
399 unsigned long addr;
400 void __iomem *remap_addr;
401 int irq;
402
403 /* locks */
404 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100405 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200407 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100408 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
410 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100411 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 /* HD codec */
414 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100415 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100417 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100420 struct azx_rb corb;
421 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100423 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 struct snd_dma_buffer rb;
425 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200426
427 /* flags */
428 int position_fix;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200429 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200430 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200431 unsigned int initialized :1;
432 unsigned int single_cmd :1;
433 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200434 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200435 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200436 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100437 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200438
439 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800440 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200441
442 /* for pending irqs */
443 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100444
445 /* reboot notifier (for mysterious hangup problem at power-down) */
446 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447};
448
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200449/* driver types */
450enum {
451 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100452 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200453 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200454 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200455 AZX_DRIVER_VIA,
456 AZX_DRIVER_SIS,
457 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200458 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200459 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100460 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200461 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200462};
463
464static char *driver_short_names[] __devinitdata = {
465 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100466 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200467 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200468 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200469 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
470 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200471 [AZX_DRIVER_ULI] = "HDA ULI M5461",
472 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200473 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100474 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475};
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477/*
478 * macros for easy use
479 */
480#define azx_writel(chip,reg,value) \
481 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
482#define azx_readl(chip,reg) \
483 readl((chip)->remap_addr + ICH6_REG_##reg)
484#define azx_writew(chip,reg,value) \
485 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
486#define azx_readw(chip,reg) \
487 readw((chip)->remap_addr + ICH6_REG_##reg)
488#define azx_writeb(chip,reg,value) \
489 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
490#define azx_readb(chip,reg) \
491 readb((chip)->remap_addr + ICH6_REG_##reg)
492
493#define azx_sd_writel(dev,reg,value) \
494 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
495#define azx_sd_readl(dev,reg) \
496 readl((dev)->sd_addr + ICH6_REG_##reg)
497#define azx_sd_writew(dev,reg,value) \
498 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
499#define azx_sd_readw(dev,reg) \
500 readw((dev)->sd_addr + ICH6_REG_##reg)
501#define azx_sd_writeb(dev,reg,value) \
502 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
503#define azx_sd_readb(dev,reg) \
504 readb((dev)->sd_addr + ICH6_REG_##reg)
505
506/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100507#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200509static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200510static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511/*
512 * Interface for HD codec
513 */
514
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515/*
516 * CORB / RIRB interface
517 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100518static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519{
520 int err;
521
522 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200523 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
524 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 PAGE_SIZE, &chip->rb);
526 if (err < 0) {
527 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
528 return err;
529 }
530 return 0;
531}
532
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100533static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800535 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 /* CORB set up */
537 chip->corb.addr = chip->rb.addr;
538 chip->corb.buf = (u32 *)chip->rb.area;
539 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200540 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200542 /* set the corb size to 256 entries (ULI requires explicitly) */
543 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 /* set the corb write pointer to 0 */
545 azx_writew(chip, CORBWP, 0);
546 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200547 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200549 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
551 /* RIRB set up */
552 chip->rirb.addr = chip->rb.addr + 2048;
553 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800554 chip->rirb.wp = chip->rirb.rp = 0;
555 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200557 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200559 /* set the rirb size to 256 entries (ULI requires explicitly) */
560 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200562 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 /* set N=1, get RIRB response interrupt for new entry */
564 azx_writew(chip, RINTCNT, 1);
565 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800567 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568}
569
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100570static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800572 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 /* disable ringbuffer DMAs */
574 azx_writeb(chip, RIRBCTL, 0);
575 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800576 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577}
578
Wu Fengguangdeadff12009-08-01 18:45:16 +0800579static unsigned int azx_command_addr(u32 cmd)
580{
581 unsigned int addr = cmd >> 28;
582
583 if (addr >= AZX_MAX_CODECS) {
584 snd_BUG();
585 addr = 0;
586 }
587
588 return addr;
589}
590
591static unsigned int azx_response_addr(u32 res)
592{
593 unsigned int addr = res & 0xf;
594
595 if (addr >= AZX_MAX_CODECS) {
596 snd_BUG();
597 addr = 0;
598 }
599
600 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601}
602
603/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100604static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100606 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800607 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Wu Fengguangc32649f2009-08-01 18:48:12 +0800610 spin_lock_irq(&chip->reg_lock);
611
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 /* add command to corb */
613 wp = azx_readb(chip, CORBWP);
614 wp++;
615 wp %= ICH6_MAX_CORB_ENTRIES;
616
Wu Fengguangdeadff12009-08-01 18:45:16 +0800617 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 chip->corb.buf[wp] = cpu_to_le32(val);
619 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 spin_unlock_irq(&chip->reg_lock);
622
623 return 0;
624}
625
626#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
627
628/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100629static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630{
631 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800632 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 u32 res, res_ex;
634
635 wp = azx_readb(chip, RIRBWP);
636 if (wp == chip->rirb.wp)
637 return;
638 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800639
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 while (chip->rirb.rp != wp) {
641 chip->rirb.rp++;
642 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
643
644 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
645 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
646 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800647 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
649 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800650 else if (chip->rirb.cmds[addr]) {
651 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100652 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800653 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800654 } else
655 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
656 "last cmd=%#08x\n",
657 res, res_ex,
658 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 }
660}
661
662/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800663static unsigned int azx_rirb_get_response(struct hda_bus *bus,
664 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100666 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200667 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200668 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200670 again:
671 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100672 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200673 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200674 spin_lock_irq(&chip->reg_lock);
675 azx_update_rirb(chip);
676 spin_unlock_irq(&chip->reg_lock);
677 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800678 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100679 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100680 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200681
682 if (!do_poll)
683 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800684 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100685 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100686 if (time_after(jiffies, timeout))
687 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100688 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100689 msleep(2); /* temporary workaround */
690 else {
691 udelay(10);
692 cond_resched();
693 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100694 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200695
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200696 if (!chip->polling_mode && chip->poll_count < 2) {
697 snd_printdd(SFX "azx_get_response timeout, "
698 "polling the codec once: last cmd=0x%08x\n",
699 chip->last_cmd[addr]);
700 do_poll = 1;
701 chip->poll_count++;
702 goto again;
703 }
704
705
Takashi Iwai23c4a882009-10-30 13:21:49 +0100706 if (!chip->polling_mode) {
707 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
708 "switching to polling mode: last cmd=0x%08x\n",
709 chip->last_cmd[addr]);
710 chip->polling_mode = 1;
711 goto again;
712 }
713
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200714 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200715 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800716 "disabling MSI: last cmd=0x%08x\n",
717 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200718 free_irq(chip->irq, chip);
719 chip->irq = -1;
720 pci_disable_msi(chip->pci);
721 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100722 if (azx_acquire_irq(chip, 1) < 0) {
723 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200724 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100725 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200726 goto again;
727 }
728
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100729 if (chip->probing) {
730 /* If this critical timeout happens during the codec probing
731 * phase, this is likely an access to a non-existing codec
732 * slot. Better to return an error and reset the system.
733 */
734 return -1;
735 }
736
Takashi Iwai8dd78332009-06-02 01:16:07 +0200737 /* a fatal communication error; need either to reset or to fallback
738 * to the single_cmd mode
739 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100740 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200741 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200742 bus->response_reset = 1;
743 return -1; /* give a chance to retry */
744 }
745
746 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
747 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800748 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200749 chip->single_cmd = 1;
750 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100751 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200752 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100753 /* disable unsolicited responses */
754 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200755 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756}
757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758/*
759 * Use the single immediate command instead of CORB/RIRB for simplicity
760 *
761 * Note: according to Intel, this is not preferred use. The command was
762 * intended for the BIOS only, and may get confused with unsolicited
763 * responses. So, we shouldn't use it for normal operation from the
764 * driver.
765 * I left the codes, however, for debugging/testing purposes.
766 */
767
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200768/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800769static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200770{
771 int timeout = 50;
772
773 while (timeout--) {
774 /* check IRV busy bit */
775 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
776 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800777 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200778 return 0;
779 }
780 udelay(1);
781 }
782 if (printk_ratelimit())
783 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
784 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800785 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200786 return -EIO;
787}
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100790static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100792 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800793 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 int timeout = 50;
795
Takashi Iwai8dd78332009-06-02 01:16:07 +0200796 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 while (timeout--) {
798 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200799 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200801 azx_writew(chip, IRS, azx_readw(chip, IRS) |
802 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200804 azx_writew(chip, IRS, azx_readw(chip, IRS) |
805 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800806 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 }
808 udelay(1);
809 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100810 if (printk_ratelimit())
811 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
812 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 return -EIO;
814}
815
816/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800817static unsigned int azx_single_get_response(struct hda_bus *bus,
818 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100820 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800821 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822}
823
Takashi Iwai111d3af2006-02-16 18:17:58 +0100824/*
825 * The below are the main callbacks from hda_codec.
826 *
827 * They are just the skeleton to call sub-callbacks according to the
828 * current setting of chip->single_cmd.
829 */
830
831/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100832static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100833{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100834 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200835
Wu Fengguangfeb27342009-08-01 19:17:14 +0800836 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100837 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100838 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100839 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100840 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100841}
842
843/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800844static unsigned int azx_get_response(struct hda_bus *bus,
845 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100846{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100847 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100848 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800849 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100850 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800851 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100852}
853
Takashi Iwaicb53c622007-08-10 17:21:45 +0200854#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100855static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200856#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100859static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860{
861 int count;
862
Danny Tholene8a7f132007-09-11 21:41:56 +0200863 /* clear STATESTS */
864 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 /* reset controller */
867 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
868
869 count = 50;
870 while (azx_readb(chip, GCTL) && --count)
871 msleep(1);
872
873 /* delay for >= 100us for codec PLL to settle per spec
874 * Rev 0.9 section 5.5.1
875 */
876 msleep(1);
877
878 /* Bring controller out of reset */
879 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
880
881 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200882 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 msleep(1);
884
Pavel Machek927fc862006-08-31 17:03:43 +0200885 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 msleep(1);
887
888 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200889 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200890 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 return -EBUSY;
892 }
893
Matt41e2fce2005-07-04 17:49:55 +0200894 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +0100895 if (!chip->single_cmd)
896 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
897 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200900 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200902 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 }
904
905 return 0;
906}
907
908
909/*
910 * Lowlevel interface
911 */
912
913/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100914static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915{
916 /* enable controller CIE and GIE */
917 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
918 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
919}
920
921/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100922static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923{
924 int i;
925
926 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200927 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100928 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 azx_sd_writeb(azx_dev, SD_CTL,
930 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
931 }
932
933 /* disable SIE for all streams */
934 azx_writeb(chip, INTCTL, 0);
935
936 /* disable controller CIE and GIE */
937 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
938 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
939}
940
941/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100942static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943{
944 int i;
945
946 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200947 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100948 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
950 }
951
952 /* clear STATESTS */
953 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
954
955 /* clear rirb status */
956 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
957
958 /* clear int status */
959 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
960}
961
962/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100963static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964{
Joseph Chan0e153472008-08-26 14:38:03 +0200965 /*
966 * Before stream start, initialize parameter
967 */
968 azx_dev->insufficient = 1;
969
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 /* enable SIE */
971 azx_writeb(chip, INTCTL,
972 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
973 /* set DMA start and interrupt mask */
974 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
975 SD_CTL_DMA_START | SD_INT_MASK);
976}
977
Takashi Iwai1dddab42009-03-18 15:15:37 +0100978/* stop DMA */
979static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
982 ~(SD_CTL_DMA_START | SD_INT_MASK));
983 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100984}
985
986/* stop a stream */
987static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
988{
989 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 /* disable SIE */
991 azx_writeb(chip, INTCTL,
992 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
993}
994
995
996/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200997 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100999static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001001 if (chip->initialized)
1002 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003
1004 /* reset controller */
1005 azx_reset(chip);
1006
1007 /* initialize interrupts */
1008 azx_int_clear(chip);
1009 azx_int_enable(chip);
1010
1011 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001012 if (!chip->single_cmd)
1013 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001015 /* program the position buffer */
1016 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001017 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001018
Takashi Iwaicb53c622007-08-10 17:21:45 +02001019 chip->initialized = 1;
1020}
1021
1022/*
1023 * initialize the PCI registers
1024 */
1025/* update bits in a PCI register byte */
1026static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1027 unsigned char mask, unsigned char val)
1028{
1029 unsigned char data;
1030
1031 pci_read_config_byte(pci, reg, &data);
1032 data &= ~mask;
1033 data |= (val & mask);
1034 pci_write_config_byte(pci, reg, data);
1035}
1036
1037static void azx_init_pci(struct azx *chip)
1038{
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001039 unsigned short snoop;
1040
Takashi Iwaicb53c622007-08-10 17:21:45 +02001041 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1042 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1043 * Ensuring these bits are 0 clears playback static on some HD Audio
1044 * codecs
1045 */
1046 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1047
Vinod Gda3fca22005-09-13 18:49:12 +02001048 switch (chip->driver_type) {
1049 case AZX_DRIVER_ATI:
1050 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001051 update_pci_byte(chip->pci,
1052 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
1053 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +02001054 break;
1055 case AZX_DRIVER_NVIDIA:
1056 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001057 update_pci_byte(chip->pci,
1058 NVIDIA_HDA_TRANSREG_ADDR,
1059 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001060 update_pci_byte(chip->pci,
1061 NVIDIA_HDA_ISTRM_COH,
1062 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1063 update_pci_byte(chip->pci,
1064 NVIDIA_HDA_OSTRM_COH,
1065 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +02001066 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001067 case AZX_DRIVER_SCH:
1068 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
1069 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001070 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001071 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
1072 pci_read_config_word(chip->pci,
1073 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001074 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
1075 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001076 ? "Failed" : "OK");
1077 }
1078 break;
1079
Vinod Gda3fca22005-09-13 18:49:12 +02001080 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081}
1082
1083
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001084static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1085
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086/*
1087 * interrupt handler
1088 */
David Howells7d12e782006-10-05 14:55:46 +01001089static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001091 struct azx *chip = dev_id;
1092 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001094 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
1096 spin_lock(&chip->reg_lock);
1097
1098 status = azx_readl(chip, INTSTS);
1099 if (status == 0) {
1100 spin_unlock(&chip->reg_lock);
1101 return IRQ_NONE;
1102 }
1103
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001104 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 azx_dev = &chip->azx_dev[i];
1106 if (status & azx_dev->sd_int_sta_mask) {
1107 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001108 if (!azx_dev->substream || !azx_dev->running)
1109 continue;
1110 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001111 ok = azx_position_ok(chip, azx_dev);
1112 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001113 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 spin_unlock(&chip->reg_lock);
1115 snd_pcm_period_elapsed(azx_dev->substream);
1116 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001117 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001118 /* bogus IRQ, process it later */
1119 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001120 queue_work(chip->bus->workq,
1121 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 }
1123 }
1124 }
1125
1126 /* clear rirb int */
1127 status = azx_readb(chip, RIRBSTS);
1128 if (status & RIRB_INT_MASK) {
Takashi Iwai817408612009-05-26 15:22:00 +02001129 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 azx_update_rirb(chip);
1131 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1132 }
1133
1134#if 0
1135 /* clear state status int */
1136 if (azx_readb(chip, STATESTS) & 0x04)
1137 azx_writeb(chip, STATESTS, 0x04);
1138#endif
1139 spin_unlock(&chip->reg_lock);
1140
1141 return IRQ_HANDLED;
1142}
1143
1144
1145/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001146 * set up a BDL entry
1147 */
1148static int setup_bdle(struct snd_pcm_substream *substream,
1149 struct azx_dev *azx_dev, u32 **bdlp,
1150 int ofs, int size, int with_ioc)
1151{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001152 u32 *bdl = *bdlp;
1153
1154 while (size > 0) {
1155 dma_addr_t addr;
1156 int chunk;
1157
1158 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1159 return -EINVAL;
1160
Takashi Iwai77a23f22008-08-21 13:00:13 +02001161 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001162 /* program the address field of the BDL entry */
1163 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001164 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001165 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001166 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001167 bdl[2] = cpu_to_le32(chunk);
1168 /* program the IOC to enable interrupt
1169 * only when the whole fragment is processed
1170 */
1171 size -= chunk;
1172 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1173 bdl += 4;
1174 azx_dev->frags++;
1175 ofs += chunk;
1176 }
1177 *bdlp = bdl;
1178 return ofs;
1179}
1180
1181/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 * set up BDL entries
1183 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001184static int azx_setup_periods(struct azx *chip,
1185 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001186 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001188 u32 *bdl;
1189 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001190 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
1192 /* reset BDL address */
1193 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1194 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1195
Takashi Iwai97b71c92009-03-18 15:09:13 +01001196 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001197 periods = azx_dev->bufsize / period_bytes;
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001200 bdl = (u32 *)azx_dev->bdl.area;
1201 ofs = 0;
1202 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001203 pos_adj = bdl_pos_adj[chip->dev_index];
1204 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001205 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001206 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001207 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001208 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001209 pos_adj = pos_align;
1210 else
1211 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1212 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001213 pos_adj = frames_to_bytes(runtime, pos_adj);
1214 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001215 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001216 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001217 pos_adj = 0;
1218 } else {
1219 ofs = setup_bdle(substream, azx_dev,
1220 &bdl, ofs, pos_adj, 1);
1221 if (ofs < 0)
1222 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001223 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001224 } else
1225 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001226 for (i = 0; i < periods; i++) {
1227 if (i == periods - 1 && pos_adj)
1228 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1229 period_bytes - pos_adj, 0);
1230 else
1231 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1232 period_bytes, 1);
1233 if (ofs < 0)
1234 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001236 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001237
1238 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001239 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001240 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001241 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242}
1243
Takashi Iwai1dddab42009-03-18 15:15:37 +01001244/* reset stream */
1245static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246{
1247 unsigned char val;
1248 int timeout;
1249
Takashi Iwai1dddab42009-03-18 15:15:37 +01001250 azx_stream_clear(chip, azx_dev);
1251
Takashi Iwaid01ce992007-07-27 16:52:19 +02001252 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1253 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 udelay(3);
1255 timeout = 300;
1256 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1257 --timeout)
1258 ;
1259 val &= ~SD_CTL_STREAM_RESET;
1260 azx_sd_writeb(azx_dev, SD_CTL, val);
1261 udelay(3);
1262
1263 timeout = 300;
1264 /* waiting for hardware to report that the stream is out of reset */
1265 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1266 --timeout)
1267 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001268
1269 /* reset first position - may not be synced with hw at this time */
1270 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001271}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Takashi Iwai1dddab42009-03-18 15:15:37 +01001273/*
1274 * set up the SD for streaming
1275 */
1276static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1277{
1278 /* make sure the run bit is zero for SD */
1279 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 /* program the stream_tag */
1281 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001282 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1284
1285 /* program the length of samples in cyclic buffer */
1286 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1287
1288 /* program the stream format */
1289 /* this value needs to be the same as the one programmed */
1290 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1291
1292 /* program the stream LVI (last valid index) of the BDL */
1293 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1294
1295 /* program the BDL address */
1296 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001297 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001299 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001301 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001302 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001303 chip->position_fix == POS_FIX_AUTO ||
1304 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001305 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1306 azx_writel(chip, DPLBASE,
1307 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1308 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001309
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001311 azx_sd_writel(azx_dev, SD_CTL,
1312 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313
1314 return 0;
1315}
1316
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001317/*
1318 * Probe the given codec address
1319 */
1320static int probe_codec(struct azx *chip, int addr)
1321{
1322 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1323 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1324 unsigned int res;
1325
Wu Fengguanga678cde2009-08-01 18:46:46 +08001326 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001327 chip->probing = 1;
1328 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001329 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001330 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001331 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001332 if (res == -1)
1333 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001334 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001335 return 0;
1336}
1337
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001338static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1339 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001340static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
Takashi Iwai8dd78332009-06-02 01:16:07 +02001342static void azx_bus_reset(struct hda_bus *bus)
1343{
1344 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001345
1346 bus->in_reset = 1;
1347 azx_stop_chip(chip);
1348 azx_init_chip(chip);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001349#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001350 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001351 int i;
1352
Takashi Iwai8dd78332009-06-02 01:16:07 +02001353 for (i = 0; i < AZX_MAX_PCMS; i++)
1354 snd_pcm_suspend_all(chip->pcm[i]);
1355 snd_hda_suspend(chip->bus);
1356 snd_hda_resume(chip->bus);
1357 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001358#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001359 bus->in_reset = 0;
1360}
1361
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362/*
1363 * Codec initialization
1364 */
1365
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001366/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1367static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001368 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001369};
1370
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001371static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372{
1373 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001374 int c, codecs, err;
1375 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
1377 memset(&bus_temp, 0, sizeof(bus_temp));
1378 bus_temp.private_data = chip;
1379 bus_temp.modelname = model;
1380 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001381 bus_temp.ops.command = azx_send_cmd;
1382 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001383 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001384 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001385#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001386 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001387 bus_temp.ops.pm_notify = azx_power_notify;
1388#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
Takashi Iwaid01ce992007-07-27 16:52:19 +02001390 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1391 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 return err;
1393
Wei Nidc9c8e22008-09-26 13:55:56 +08001394 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1395 chip->bus->needs_damn_long_delay = 1;
1396
Takashi Iwai34c25352008-10-28 11:38:58 +01001397 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001398 max_slots = azx_max_codecs[chip->driver_type];
1399 if (!max_slots)
1400 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001401
1402 /* First try to probe all given codec slots */
1403 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001404 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001405 if (probe_codec(chip, c) < 0) {
1406 /* Some BIOSen give you wrong codec addresses
1407 * that don't exist
1408 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001409 snd_printk(KERN_WARNING SFX
1410 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001411 "disabling it...\n", c);
1412 chip->codec_mask &= ~(1 << c);
1413 /* More badly, accessing to a non-existing
1414 * codec often screws up the controller chip,
1415 * and distrubs the further communications.
1416 * Thus if an error occurs during probing,
1417 * better to reset the controller chip to
1418 * get back to the sanity state.
1419 */
1420 azx_stop_chip(chip);
1421 azx_init_chip(chip);
1422 }
1423 }
1424 }
1425
1426 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001427 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001428 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001429 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001430 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 if (err < 0)
1432 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001433 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001435 }
1436 }
1437 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1439 return -ENXIO;
1440 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001441 return 0;
1442}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001444/* configure each codec instance */
1445static int __devinit azx_codec_configure(struct azx *chip)
1446{
1447 struct hda_codec *codec;
1448 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1449 snd_hda_codec_configure(codec);
1450 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 return 0;
1452}
1453
1454
1455/*
1456 * PCM support
1457 */
1458
1459/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001460static inline struct azx_dev *
1461azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001463 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001464 struct azx_dev *res = NULL;
1465
1466 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001467 dev = chip->playback_index_offset;
1468 nums = chip->playback_streams;
1469 } else {
1470 dev = chip->capture_index_offset;
1471 nums = chip->capture_streams;
1472 }
1473 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001474 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001475 res = &chip->azx_dev[dev];
1476 if (res->device == substream->pcm->device)
1477 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001479 if (res) {
1480 res->opened = 1;
1481 res->device = substream->pcm->device;
1482 }
1483 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484}
1485
1486/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001487static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
1489 azx_dev->opened = 0;
1490}
1491
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001492static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001493 .info = (SNDRV_PCM_INFO_MMAP |
1494 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1496 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001497 /* No full-resume yet implemented */
1498 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001499 SNDRV_PCM_INFO_PAUSE |
1500 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1502 .rates = SNDRV_PCM_RATE_48000,
1503 .rate_min = 48000,
1504 .rate_max = 48000,
1505 .channels_min = 2,
1506 .channels_max = 2,
1507 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1508 .period_bytes_min = 128,
1509 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1510 .periods_min = 2,
1511 .periods_max = AZX_MAX_FRAG,
1512 .fifo_size = 0,
1513};
1514
1515struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001516 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 struct hda_codec *codec;
1518 struct hda_pcm_stream *hinfo[2];
1519};
1520
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001521static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522{
1523 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1524 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001525 struct azx *chip = apcm->chip;
1526 struct azx_dev *azx_dev;
1527 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 unsigned long flags;
1529 int err;
1530
Ingo Molnar62932df2006-01-16 16:34:20 +01001531 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001532 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001534 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 return -EBUSY;
1536 }
1537 runtime->hw = azx_pcm_hw;
1538 runtime->hw.channels_min = hinfo->channels_min;
1539 runtime->hw.channels_max = hinfo->channels_max;
1540 runtime->hw.formats = hinfo->formats;
1541 runtime->hw.rates = hinfo->rates;
1542 snd_pcm_limit_hw_rates(runtime);
1543 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001544 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1545 128);
1546 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1547 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001548 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001549 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1550 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001552 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001553 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 return err;
1555 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001556 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001557 /* sanity check */
1558 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1559 snd_BUG_ON(!runtime->hw.channels_max) ||
1560 snd_BUG_ON(!runtime->hw.formats) ||
1561 snd_BUG_ON(!runtime->hw.rates)) {
1562 azx_release_device(azx_dev);
1563 hinfo->ops.close(hinfo, apcm->codec, substream);
1564 snd_hda_power_down(apcm->codec);
1565 mutex_unlock(&chip->open_mutex);
1566 return -EINVAL;
1567 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 spin_lock_irqsave(&chip->reg_lock, flags);
1569 azx_dev->substream = substream;
1570 azx_dev->running = 0;
1571 spin_unlock_irqrestore(&chip->reg_lock, flags);
1572
1573 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001574 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001575 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 return 0;
1577}
1578
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001579static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580{
1581 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1582 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001583 struct azx *chip = apcm->chip;
1584 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 unsigned long flags;
1586
Ingo Molnar62932df2006-01-16 16:34:20 +01001587 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 spin_lock_irqsave(&chip->reg_lock, flags);
1589 azx_dev->substream = NULL;
1590 azx_dev->running = 0;
1591 spin_unlock_irqrestore(&chip->reg_lock, flags);
1592 azx_release_device(azx_dev);
1593 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001594 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001595 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 return 0;
1597}
1598
Takashi Iwaid01ce992007-07-27 16:52:19 +02001599static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1600 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001602 struct azx_dev *azx_dev = get_azx_dev(substream);
1603
1604 azx_dev->bufsize = 0;
1605 azx_dev->period_bytes = 0;
1606 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001607 return snd_pcm_lib_malloc_pages(substream,
1608 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609}
1610
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001611static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612{
1613 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001614 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1616
1617 /* reset BDL address */
1618 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1619 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1620 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001621 azx_dev->bufsize = 0;
1622 azx_dev->period_bytes = 0;
1623 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
1625 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1626
1627 return snd_pcm_lib_free_pages(substream);
1628}
1629
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001630static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631{
1632 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001633 struct azx *chip = apcm->chip;
1634 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001636 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001637 unsigned int bufsize, period_bytes, format_val;
1638 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001640 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001641 format_val = snd_hda_calc_stream_format(runtime->rate,
1642 runtime->channels,
1643 runtime->format,
1644 hinfo->maxbps);
1645 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001646 snd_printk(KERN_ERR SFX
1647 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 runtime->rate, runtime->channels, runtime->format);
1649 return -EINVAL;
1650 }
1651
Takashi Iwai97b71c92009-03-18 15:09:13 +01001652 bufsize = snd_pcm_lib_buffer_bytes(substream);
1653 period_bytes = snd_pcm_lib_period_bytes(substream);
1654
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001655 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001656 bufsize, format_val);
1657
1658 if (bufsize != azx_dev->bufsize ||
1659 period_bytes != azx_dev->period_bytes ||
1660 format_val != azx_dev->format_val) {
1661 azx_dev->bufsize = bufsize;
1662 azx_dev->period_bytes = period_bytes;
1663 azx_dev->format_val = format_val;
1664 err = azx_setup_periods(chip, substream, azx_dev);
1665 if (err < 0)
1666 return err;
1667 }
1668
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001669 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1670 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 azx_setup_controller(chip, azx_dev);
1672 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1673 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1674 else
1675 azx_dev->fifo_size = 0;
1676
1677 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1678 azx_dev->format_val, substream);
1679}
1680
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001681static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682{
1683 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001684 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001685 struct azx_dev *azx_dev;
1686 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001687 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001688 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001691 case SNDRV_PCM_TRIGGER_START:
1692 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1694 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001695 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 break;
1697 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001698 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001700 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 break;
1702 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001703 return -EINVAL;
1704 }
1705
1706 snd_pcm_group_for_each_entry(s, substream) {
1707 if (s->pcm->card != substream->pcm->card)
1708 continue;
1709 azx_dev = get_azx_dev(s);
1710 sbits |= 1 << azx_dev->index;
1711 nsync++;
1712 snd_pcm_trigger_done(s, substream);
1713 }
1714
1715 spin_lock(&chip->reg_lock);
1716 if (nsync > 1) {
1717 /* first, set SYNC bits of corresponding streams */
1718 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1719 }
1720 snd_pcm_group_for_each_entry(s, substream) {
1721 if (s->pcm->card != substream->pcm->card)
1722 continue;
1723 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001724 if (rstart) {
1725 azx_dev->start_flag = 1;
1726 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1727 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001728 if (start)
1729 azx_stream_start(chip, azx_dev);
1730 else
1731 azx_stream_stop(chip, azx_dev);
1732 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 }
1734 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001735 if (start) {
1736 if (nsync == 1)
1737 return 0;
1738 /* wait until all FIFOs get ready */
1739 for (timeout = 5000; timeout; timeout--) {
1740 nwait = 0;
1741 snd_pcm_group_for_each_entry(s, substream) {
1742 if (s->pcm->card != substream->pcm->card)
1743 continue;
1744 azx_dev = get_azx_dev(s);
1745 if (!(azx_sd_readb(azx_dev, SD_STS) &
1746 SD_STS_FIFO_READY))
1747 nwait++;
1748 }
1749 if (!nwait)
1750 break;
1751 cpu_relax();
1752 }
1753 } else {
1754 /* wait until all RUN bits are cleared */
1755 for (timeout = 5000; timeout; timeout--) {
1756 nwait = 0;
1757 snd_pcm_group_for_each_entry(s, substream) {
1758 if (s->pcm->card != substream->pcm->card)
1759 continue;
1760 azx_dev = get_azx_dev(s);
1761 if (azx_sd_readb(azx_dev, SD_CTL) &
1762 SD_CTL_DMA_START)
1763 nwait++;
1764 }
1765 if (!nwait)
1766 break;
1767 cpu_relax();
1768 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001770 if (nsync > 1) {
1771 spin_lock(&chip->reg_lock);
1772 /* reset SYNC bits */
1773 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1774 spin_unlock(&chip->reg_lock);
1775 }
1776 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777}
1778
Joseph Chan0e153472008-08-26 14:38:03 +02001779/* get the current DMA position with correction on VIA chips */
1780static unsigned int azx_via_get_position(struct azx *chip,
1781 struct azx_dev *azx_dev)
1782{
1783 unsigned int link_pos, mini_pos, bound_pos;
1784 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1785 unsigned int fifo_size;
1786
1787 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1788 if (azx_dev->index >= 4) {
1789 /* Playback, no problem using link position */
1790 return link_pos;
1791 }
1792
1793 /* Capture */
1794 /* For new chipset,
1795 * use mod to get the DMA position just like old chipset
1796 */
1797 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1798 mod_dma_pos %= azx_dev->period_bytes;
1799
1800 /* azx_dev->fifo_size can't get FIFO size of in stream.
1801 * Get from base address + offset.
1802 */
1803 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1804
1805 if (azx_dev->insufficient) {
1806 /* Link position never gather than FIFO size */
1807 if (link_pos <= fifo_size)
1808 return 0;
1809
1810 azx_dev->insufficient = 0;
1811 }
1812
1813 if (link_pos <= fifo_size)
1814 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1815 else
1816 mini_pos = link_pos - fifo_size;
1817
1818 /* Find nearest previous boudary */
1819 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1820 mod_link_pos = link_pos % azx_dev->period_bytes;
1821 if (mod_link_pos >= fifo_size)
1822 bound_pos = link_pos - mod_link_pos;
1823 else if (mod_dma_pos >= mod_mini_pos)
1824 bound_pos = mini_pos - mod_mini_pos;
1825 else {
1826 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1827 if (bound_pos >= azx_dev->bufsize)
1828 bound_pos = 0;
1829 }
1830
1831 /* Calculate real DMA position we want */
1832 return bound_pos + mod_dma_pos;
1833}
1834
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001835static unsigned int azx_get_position(struct azx *chip,
1836 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 unsigned int pos;
1839
Joseph Chan0e153472008-08-26 14:38:03 +02001840 if (chip->via_dmapos_patch)
1841 pos = azx_via_get_position(chip, azx_dev);
1842 else if (chip->position_fix == POS_FIX_POSBUF ||
1843 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001844 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001845 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001846 } else {
1847 /* read LPIB */
1848 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001849 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 if (pos >= azx_dev->bufsize)
1851 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001852 return pos;
1853}
1854
1855static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1856{
1857 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1858 struct azx *chip = apcm->chip;
1859 struct azx_dev *azx_dev = get_azx_dev(substream);
1860 return bytes_to_frames(substream->runtime,
1861 azx_get_position(chip, azx_dev));
1862}
1863
1864/*
1865 * Check whether the current DMA position is acceptable for updating
1866 * periods. Returns non-zero if it's OK.
1867 *
1868 * Many HD-audio controllers appear pretty inaccurate about
1869 * the update-IRQ timing. The IRQ is issued before actually the
1870 * data is processed. So, we need to process it afterwords in a
1871 * workqueue.
1872 */
1873static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1874{
1875 unsigned int pos;
1876
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001877 if (azx_dev->start_flag &&
1878 time_before_eq(jiffies, azx_dev->start_jiffies))
1879 return -1; /* bogus (too early) interrupt */
1880 azx_dev->start_flag = 0;
1881
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001882 pos = azx_get_position(chip, azx_dev);
1883 if (chip->position_fix == POS_FIX_AUTO) {
1884 if (!pos) {
1885 printk(KERN_WARNING
1886 "hda-intel: Invalid position buffer, "
1887 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001888 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001889 pos = azx_get_position(chip, azx_dev);
1890 } else
1891 chip->position_fix = POS_FIX_POSBUF;
1892 }
1893
Takashi Iwaia62741c2008-08-18 17:11:09 +02001894 if (!bdl_pos_adj[chip->dev_index])
1895 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001896 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1897 return 0; /* NG - it's below the period boundary */
1898 return 1; /* OK, it's fine */
1899}
1900
1901/*
1902 * The work for pending PCM period updates.
1903 */
1904static void azx_irq_pending_work(struct work_struct *work)
1905{
1906 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1907 int i, pending;
1908
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001909 if (!chip->irq_pending_warned) {
1910 printk(KERN_WARNING
1911 "hda-intel: IRQ timing workaround is activated "
1912 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1913 chip->card->number);
1914 chip->irq_pending_warned = 1;
1915 }
1916
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001917 for (;;) {
1918 pending = 0;
1919 spin_lock_irq(&chip->reg_lock);
1920 for (i = 0; i < chip->num_streams; i++) {
1921 struct azx_dev *azx_dev = &chip->azx_dev[i];
1922 if (!azx_dev->irq_pending ||
1923 !azx_dev->substream ||
1924 !azx_dev->running)
1925 continue;
1926 if (azx_position_ok(chip, azx_dev)) {
1927 azx_dev->irq_pending = 0;
1928 spin_unlock(&chip->reg_lock);
1929 snd_pcm_period_elapsed(azx_dev->substream);
1930 spin_lock(&chip->reg_lock);
1931 } else
1932 pending++;
1933 }
1934 spin_unlock_irq(&chip->reg_lock);
1935 if (!pending)
1936 return;
1937 cond_resched();
1938 }
1939}
1940
1941/* clear irq_pending flags and assure no on-going workq */
1942static void azx_clear_irq_pending(struct azx *chip)
1943{
1944 int i;
1945
1946 spin_lock_irq(&chip->reg_lock);
1947 for (i = 0; i < chip->num_streams; i++)
1948 chip->azx_dev[i].irq_pending = 0;
1949 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950}
1951
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001952static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 .open = azx_pcm_open,
1954 .close = azx_pcm_close,
1955 .ioctl = snd_pcm_lib_ioctl,
1956 .hw_params = azx_pcm_hw_params,
1957 .hw_free = azx_pcm_hw_free,
1958 .prepare = azx_pcm_prepare,
1959 .trigger = azx_pcm_trigger,
1960 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001961 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962};
1963
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001964static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965{
Takashi Iwai176d5332008-07-30 15:01:44 +02001966 struct azx_pcm *apcm = pcm->private_data;
1967 if (apcm) {
1968 apcm->chip->pcm[pcm->device] = NULL;
1969 kfree(apcm);
1970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971}
1972
Takashi Iwai176d5332008-07-30 15:01:44 +02001973static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001974azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1975 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001977 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001978 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001980 int pcm_dev = cpcm->device;
1981 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982
Takashi Iwai176d5332008-07-30 15:01:44 +02001983 if (pcm_dev >= AZX_MAX_PCMS) {
1984 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1985 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001986 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001987 }
1988 if (chip->pcm[pcm_dev]) {
1989 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1990 return -EBUSY;
1991 }
1992 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1993 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1994 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 &pcm);
1996 if (err < 0)
1997 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02001998 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02001999 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000 if (apcm == NULL)
2001 return -ENOMEM;
2002 apcm->chip = chip;
2003 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004 pcm->private_data = apcm;
2005 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002006 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2007 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2008 chip->pcm[pcm_dev] = pcm;
2009 cpcm->pcm = pcm;
2010 for (s = 0; s < 2; s++) {
2011 apcm->hinfo[s] = &cpcm->stream[s];
2012 if (cpcm->stream[s].substreams)
2013 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2014 }
2015 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002016 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02002018 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019 return 0;
2020}
2021
2022/*
2023 * mixer creation - all stuff is implemented in hda module
2024 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002025static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026{
2027 return snd_hda_build_controls(chip->bus);
2028}
2029
2030
2031/*
2032 * initialize SD streams
2033 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002034static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035{
2036 int i;
2037
2038 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002039 * assign the starting bdl address to each stream (device)
2040 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002042 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002043 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002044 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2046 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2047 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2048 azx_dev->sd_int_sta_mask = 1 << i;
2049 /* stream tag: must be non-zero and unique */
2050 azx_dev->index = i;
2051 azx_dev->stream_tag = i + 1;
2052 }
2053
2054 return 0;
2055}
2056
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002057static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2058{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002059 if (request_irq(chip->pci->irq, azx_interrupt,
2060 chip->msi ? 0 : IRQF_SHARED,
Maxim Levitsky94928372010-02-04 22:26:37 +02002061 "hda_intel", chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002062 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2063 "disabling device\n", chip->pci->irq);
2064 if (do_disconnect)
2065 snd_card_disconnect(chip->card);
2066 return -1;
2067 }
2068 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002069 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002070 return 0;
2071}
2072
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073
Takashi Iwaicb53c622007-08-10 17:21:45 +02002074static void azx_stop_chip(struct azx *chip)
2075{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002076 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002077 return;
2078
2079 /* disable interrupts */
2080 azx_int_disable(chip);
2081 azx_int_clear(chip);
2082
2083 /* disable CORB/RIRB */
2084 azx_free_cmd_io(chip);
2085
2086 /* disable position buffer */
2087 azx_writel(chip, DPLBASE, 0);
2088 azx_writel(chip, DPUBASE, 0);
2089
2090 chip->initialized = 0;
2091}
2092
2093#ifdef CONFIG_SND_HDA_POWER_SAVE
2094/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002095static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002096{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002097 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002098 struct hda_codec *c;
2099 int power_on = 0;
2100
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002101 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002102 if (c->power_on) {
2103 power_on = 1;
2104 break;
2105 }
2106 }
2107 if (power_on)
2108 azx_init_chip(chip);
Wu Fengguang0287d972009-12-11 20:15:11 +08002109 else if (chip->running && power_save_controller &&
2110 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002111 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002112}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002113#endif /* CONFIG_SND_HDA_POWER_SAVE */
2114
2115#ifdef CONFIG_PM
2116/*
2117 * power management
2118 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002119
2120static int snd_hda_codecs_inuse(struct hda_bus *bus)
2121{
2122 struct hda_codec *codec;
2123
2124 list_for_each_entry(codec, &bus->codec_list, list) {
2125 if (snd_hda_codec_needs_resume(codec))
2126 return 1;
2127 }
2128 return 0;
2129}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002130
Takashi Iwai421a1252005-11-17 16:11:09 +01002131static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132{
Takashi Iwai421a1252005-11-17 16:11:09 +01002133 struct snd_card *card = pci_get_drvdata(pci);
2134 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 int i;
2136
Takashi Iwai421a1252005-11-17 16:11:09 +01002137 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002138 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01002139 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002140 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002141 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002142 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002143 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002144 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002145 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002146 chip->irq = -1;
2147 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002148 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002149 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002150 pci_disable_device(pci);
2151 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002152 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 return 0;
2154}
2155
Takashi Iwai421a1252005-11-17 16:11:09 +01002156static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157{
Takashi Iwai421a1252005-11-17 16:11:09 +01002158 struct snd_card *card = pci_get_drvdata(pci);
2159 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002161 pci_set_power_state(pci, PCI_D0);
2162 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002163 if (pci_enable_device(pci) < 0) {
2164 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2165 "disabling device\n");
2166 snd_card_disconnect(card);
2167 return -EIO;
2168 }
2169 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002170 if (chip->msi)
2171 if (pci_enable_msi(pci) < 0)
2172 chip->msi = 0;
2173 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002174 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002175 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002176
2177 if (snd_hda_codecs_inuse(chip->bus))
2178 azx_init_chip(chip);
2179
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002181 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 return 0;
2183}
2184#endif /* CONFIG_PM */
2185
2186
2187/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002188 * reboot notifier for hang-up problem at power-down
2189 */
2190static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2191{
2192 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002193 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002194 azx_stop_chip(chip);
2195 return NOTIFY_OK;
2196}
2197
2198static void azx_notifier_register(struct azx *chip)
2199{
2200 chip->reboot_notifier.notifier_call = azx_halt;
2201 register_reboot_notifier(&chip->reboot_notifier);
2202}
2203
2204static void azx_notifier_unregister(struct azx *chip)
2205{
2206 if (chip->reboot_notifier.notifier_call)
2207 unregister_reboot_notifier(&chip->reboot_notifier);
2208}
2209
2210/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 * destructor
2212 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002213static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002215 int i;
2216
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002217 azx_notifier_unregister(chip);
2218
Takashi Iwaice43fba2005-05-30 20:33:44 +02002219 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002220 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002221 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002223 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 }
2225
Jeff Garzikf000fd82008-04-22 13:50:34 +02002226 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002228 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002229 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002230 if (chip->remap_addr)
2231 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002233 if (chip->azx_dev) {
2234 for (i = 0; i < chip->num_streams; i++)
2235 if (chip->azx_dev[i].bdl.area)
2236 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2237 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 if (chip->rb.area)
2239 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 if (chip->posbuf.area)
2241 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242 pci_release_regions(chip->pci);
2243 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002244 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245 kfree(chip);
2246
2247 return 0;
2248}
2249
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002250static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251{
2252 return azx_free(device->device_data);
2253}
2254
2255/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002256 * white/black-listing for position_fix
2257 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002258static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002259 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2260 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002261 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002262 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002263 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002264 {}
2265};
2266
2267static int __devinit check_position_fix(struct azx *chip, int fix)
2268{
2269 const struct snd_pci_quirk *q;
2270
Takashi Iwaic673ba12009-03-17 07:49:14 +01002271 switch (fix) {
2272 case POS_FIX_LPIB:
2273 case POS_FIX_POSBUF:
2274 return fix;
2275 }
2276
2277 /* Check VIA/ATI HD Audio Controller exist */
2278 switch (chip->driver_type) {
2279 case AZX_DRIVER_VIA:
2280 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002281 chip->via_dmapos_patch = 1;
2282 /* Use link position directly, avoid any transfer problem. */
2283 return POS_FIX_LPIB;
2284 }
2285 chip->via_dmapos_patch = 0;
2286
Takashi Iwaic673ba12009-03-17 07:49:14 +01002287 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2288 if (q) {
2289 printk(KERN_INFO
2290 "hda_intel: position_fix set to %d "
2291 "for device %04x:%04x\n",
2292 q->value, q->subvendor, q->subdevice);
2293 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002294 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002295 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002296}
2297
2298/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002299 * black-lists for probe_mask
2300 */
2301static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2302 /* Thinkpad often breaks the controller communication when accessing
2303 * to the non-working (or non-existing) modem codec slot.
2304 */
2305 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2306 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2307 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002308 /* broken BIOS */
2309 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002310 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2311 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002312 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002313 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002314 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002315 {}
2316};
2317
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002318#define AZX_FORCE_CODEC_MASK 0x100
2319
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002320static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002321{
2322 const struct snd_pci_quirk *q;
2323
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002324 chip->codec_probe_mask = probe_mask[dev];
2325 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002326 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2327 if (q) {
2328 printk(KERN_INFO
2329 "hda_intel: probe_mask set to 0x%x "
2330 "for device %04x:%04x\n",
2331 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002332 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002333 }
2334 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002335
2336 /* check forced option */
2337 if (chip->codec_probe_mask != -1 &&
2338 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2339 chip->codec_mask = chip->codec_probe_mask & 0xff;
2340 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2341 chip->codec_mask);
2342 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002343}
2344
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002345/*
Takashi Iwai716238552009-09-28 13:14:04 +02002346 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002347 */
Takashi Iwai716238552009-09-28 13:14:04 +02002348static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002349 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai8ce28d62010-01-27 20:26:08 +01002350 SND_PCI_QUIRK(0x1043, 0x829c, "ASUS", 0), /* nvidia */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002351 {}
2352};
2353
2354static void __devinit check_msi(struct azx *chip)
2355{
2356 const struct snd_pci_quirk *q;
2357
Takashi Iwai716238552009-09-28 13:14:04 +02002358 if (enable_msi >= 0) {
2359 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002360 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002361 }
2362 chip->msi = 1; /* enable MSI as default */
2363 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002364 if (q) {
2365 printk(KERN_INFO
2366 "hda_intel: msi for device %04x:%04x set to %d\n",
2367 q->subvendor, q->subdevice, q->value);
2368 chip->msi = q->value;
2369 }
2370}
2371
Takashi Iwai669ba272007-08-17 09:17:36 +02002372
2373/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 * constructor
2375 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002376static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002377 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002378 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002379{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002380 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002381 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002382 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002383 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384 .dev_free = azx_dev_free,
2385 };
2386
2387 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002388
Pavel Machek927fc862006-08-31 17:03:43 +02002389 err = pci_enable_device(pci);
2390 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391 return err;
2392
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002393 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002394 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2396 pci_disable_device(pci);
2397 return -ENOMEM;
2398 }
2399
2400 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002401 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 chip->card = card;
2403 chip->pci = pci;
2404 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002405 chip->driver_type = driver_type;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002406 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002407 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002408 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002410 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2411 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002412
Takashi Iwai27346162006-01-12 18:28:44 +01002413 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002414
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002415 if (bdl_pos_adj[dev] < 0) {
2416 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002417 case AZX_DRIVER_ICH:
2418 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002419 break;
2420 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002421 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002422 break;
2423 }
2424 }
2425
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002426#if BITS_PER_LONG != 64
2427 /* Fix up base address on ULI M5461 */
2428 if (chip->driver_type == AZX_DRIVER_ULI) {
2429 u16 tmp3;
2430 pci_read_config_word(pci, 0x40, &tmp3);
2431 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2432 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2433 }
2434#endif
2435
Pavel Machek927fc862006-08-31 17:03:43 +02002436 err = pci_request_regions(pci, "ICH HD audio");
2437 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438 kfree(chip);
2439 pci_disable_device(pci);
2440 return err;
2441 }
2442
Pavel Machek927fc862006-08-31 17:03:43 +02002443 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002444 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 if (chip->remap_addr == NULL) {
2446 snd_printk(KERN_ERR SFX "ioremap error\n");
2447 err = -ENXIO;
2448 goto errout;
2449 }
2450
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002451 if (chip->msi)
2452 if (pci_enable_msi(pci) < 0)
2453 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002454
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002455 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 err = -EBUSY;
2457 goto errout;
2458 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459
2460 pci_set_master(pci);
2461 synchronize_irq(chip->irq);
2462
Tobin Davisbcd72002008-01-15 11:23:55 +01002463 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002464 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002465
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002466 /* disable SB600 64bit support for safety */
2467 if ((chip->driver_type == AZX_DRIVER_ATI) ||
2468 (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
2469 struct pci_dev *p_smbus;
2470 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2471 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2472 NULL);
2473 if (p_smbus) {
2474 if (p_smbus->revision < 0x30)
2475 gcap &= ~ICH6_GCAP_64OK;
2476 pci_dev_put(p_smbus);
2477 }
2478 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002479
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002480 /* disable 64bit DMA address for Teradici */
2481 /* it does not work with device 6549:1200 subsys e4a2:040b */
2482 if (chip->driver_type == AZX_DRIVER_TERA)
2483 gcap &= ~ICH6_GCAP_64OK;
2484
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002485 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002486 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002487 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002488 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002489 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2490 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002491 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002492
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002493 /* read number of streams from GCAP register instead of using
2494 * hardcoded value
2495 */
2496 chip->capture_streams = (gcap >> 8) & 0x0f;
2497 chip->playback_streams = (gcap >> 12) & 0x0f;
2498 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002499 /* gcap didn't give any info, switching to old method */
2500
2501 switch (chip->driver_type) {
2502 case AZX_DRIVER_ULI:
2503 chip->playback_streams = ULI_NUM_PLAYBACK;
2504 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002505 break;
2506 case AZX_DRIVER_ATIHDMI:
2507 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2508 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002509 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002510 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002511 default:
2512 chip->playback_streams = ICH6_NUM_PLAYBACK;
2513 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002514 break;
2515 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002516 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002517 chip->capture_index_offset = 0;
2518 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002519 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002520 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2521 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002522 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002523 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002524 goto errout;
2525 }
2526
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002527 for (i = 0; i < chip->num_streams; i++) {
2528 /* allocate memory for the BDL for each stream */
2529 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2530 snd_dma_pci_data(chip->pci),
2531 BDL_SIZE, &chip->azx_dev[i].bdl);
2532 if (err < 0) {
2533 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2534 goto errout;
2535 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002537 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002538 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2539 snd_dma_pci_data(chip->pci),
2540 chip->num_streams * 8, &chip->posbuf);
2541 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002542 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2543 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02002546 err = azx_alloc_cmd_io(chip);
2547 if (err < 0)
2548 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549
2550 /* initialize streams */
2551 azx_init_stream(chip);
2552
2553 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002554 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 azx_init_chip(chip);
2556
2557 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002558 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 snd_printk(KERN_ERR SFX "no codecs found!\n");
2560 err = -ENODEV;
2561 goto errout;
2562 }
2563
Takashi Iwaid01ce992007-07-27 16:52:19 +02002564 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2565 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2567 goto errout;
2568 }
2569
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002570 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002571 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2572 sizeof(card->shortname));
2573 snprintf(card->longname, sizeof(card->longname),
2574 "%s at 0x%lx irq %i",
2575 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002576
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577 *rchip = chip;
2578 return 0;
2579
2580 errout:
2581 azx_free(chip);
2582 return err;
2583}
2584
Takashi Iwaicb53c622007-08-10 17:21:45 +02002585static void power_down_all_codecs(struct azx *chip)
2586{
2587#ifdef CONFIG_SND_HDA_POWER_SAVE
2588 /* The codecs were powered up in snd_hda_codec_new().
2589 * Now all initialization done, so turn them down if possible
2590 */
2591 struct hda_codec *codec;
2592 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2593 snd_hda_power_down(codec);
2594 }
2595#endif
2596}
2597
Takashi Iwaid01ce992007-07-27 16:52:19 +02002598static int __devinit azx_probe(struct pci_dev *pci,
2599 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002601 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002602 struct snd_card *card;
2603 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002604 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002606 if (dev >= SNDRV_CARDS)
2607 return -ENODEV;
2608 if (!enable[dev]) {
2609 dev++;
2610 return -ENOENT;
2611 }
2612
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002613 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2614 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002616 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617 }
2618
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002619 /* set this here since it's referred in snd_hda_load_patch() */
2620 snd_card_set_dev(card, &pci->dev);
2621
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002622 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002623 if (err < 0)
2624 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002625 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002627#ifdef CONFIG_SND_HDA_INPUT_BEEP
2628 chip->beep_mode = beep_mode[dev];
2629#endif
2630
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002632 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002633 if (err < 0)
2634 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002635#ifdef CONFIG_SND_HDA_PATCH_LOADER
2636 if (patch[dev]) {
2637 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2638 patch[dev]);
2639 err = snd_hda_load_patch(chip->bus, patch[dev]);
2640 if (err < 0)
2641 goto out_free;
2642 }
2643#endif
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002644 if (!probe_only[dev]) {
2645 err = azx_codec_configure(chip);
2646 if (err < 0)
2647 goto out_free;
2648 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649
2650 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002651 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002652 if (err < 0)
2653 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654
2655 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002656 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002657 if (err < 0)
2658 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659
Takashi Iwaid01ce992007-07-27 16:52:19 +02002660 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002661 if (err < 0)
2662 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663
2664 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002665 chip->running = 1;
2666 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002667 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002669 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002671out_free:
2672 snd_card_free(card);
2673 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674}
2675
2676static void __devexit azx_remove(struct pci_dev *pci)
2677{
2678 snd_card_free(pci_get_drvdata(pci));
2679 pci_set_drvdata(pci, NULL);
2680}
2681
2682/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002683static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002684 /* ICH 6..10 */
2685 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2686 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2687 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2688 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002689 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002690 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2691 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2692 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2693 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002694 /* PCH */
2695 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002696 /* SCH */
2697 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2698 /* ATI SB 450/600 */
2699 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2700 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2701 /* ATI HDMI */
2702 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2703 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2704 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002705 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002706 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2707 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2708 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2709 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2710 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2711 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2712 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2713 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2714 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2715 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2716 /* VIA VT8251/VT8237A */
2717 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2718 /* SIS966 */
2719 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2720 /* ULI M5461 */
2721 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2722 /* NVIDIA MCP */
2723 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2724 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2725 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2726 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2727 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2728 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2729 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2730 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
peer chendb32f992009-10-15 16:37:47 +08002731 { PCI_DEVICE(0x10de, 0x0590), .driver_data = AZX_DRIVER_NVIDIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01002732 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2733 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2734 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2735 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2736 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2737 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2738 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2739 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2740 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2741 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
Stefan Ringel6dd7dc72009-12-14 11:27:11 +01002742 { PCI_DEVICE(0x10de, 0x0be2), .driver_data = AZX_DRIVER_NVIDIA },
2743 { PCI_DEVICE(0x10de, 0x0be3), .driver_data = AZX_DRIVER_NVIDIA },
2744 { PCI_DEVICE(0x10de, 0x0be4), .driver_data = AZX_DRIVER_NVIDIA },
peerchenbedfceb2009-02-27 17:03:19 +08002745 { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
2746 { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
2747 { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
2748 { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002749 /* Teradici */
2750 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002751 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002752#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2753 /* the following entry conflicts with snd-ctxfi driver,
2754 * as ctxfi driver mutates from HD-audio to native mode with
2755 * a special command sequence.
2756 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002757 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2758 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2759 .class_mask = 0xffffff,
2760 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002761#else
2762 /* this entry seems still valid -- i.e. without emu20kx chip */
2763 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2764#endif
Andiry Brienza9176b672009-07-17 11:32:32 +08002765 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002766 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2767 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2768 .class_mask = 0xffffff,
2769 .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002770 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2771 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2772 .class_mask = 0xffffff,
2773 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774 { 0, }
2775};
2776MODULE_DEVICE_TABLE(pci, azx_ids);
2777
2778/* pci_driver definition */
2779static struct pci_driver driver = {
2780 .name = "HDA Intel",
2781 .id_table = azx_ids,
2782 .probe = azx_probe,
2783 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002784#ifdef CONFIG_PM
2785 .suspend = azx_suspend,
2786 .resume = azx_resume,
2787#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788};
2789
2790static int __init alsa_card_azx_init(void)
2791{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002792 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793}
2794
2795static void __exit alsa_card_azx_exit(void)
2796{
2797 pci_unregister_driver(&driver);
2798}
2799
2800module_init(alsa_card_azx_init)
2801module_exit(alsa_card_azx_exit)