blob: 5845a9ed01bd8d2b38db061e08c71f194b9e86ac [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080017#include <linux/debugfs.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110025#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100026#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100027#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100028#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000029
30#include <asm/sections.h>
31#include <asm/io.h>
32#include <asm/prom.h>
33#include <asm/pci-bridge.h>
34#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000035#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000036#include <asm/ppc-pci.h>
37#include <asm/opal.h>
38#include <asm/iommu.h>
39#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000040#include <asm/xics.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080041#include <asm/debug.h>
Guo Chao262af552014-07-21 14:42:30 +100042#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110043#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100044#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110045
Michael Neulingec249dd2015-05-27 16:07:16 +100046#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000047
48#include "powernv.h"
49#include "pci.h"
50
Gavin Shan99451552016-05-05 12:02:13 +100051#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
52#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
Gavin Shanacce9712016-05-03 15:41:33 +100053#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
Wei Yang781a8682015-03-25 16:23:57 +080054
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100055#define POWERNV_IOMMU_DEFAULT_LEVELS 1
56#define POWERNV_IOMMU_MAX_LEVELS 5
57
Gavin Shan9497a1c2016-06-21 12:35:56 +100058static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU" };
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100059static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
60
Alexey Kardashevskiy7d623e42016-04-29 18:55:21 +100061void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
Joe Perches6d31c2f2014-09-21 10:55:06 -070062 const char *fmt, ...)
63{
64 struct va_format vaf;
65 va_list args;
66 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000067
Joe Perches6d31c2f2014-09-21 10:55:06 -070068 va_start(args, fmt);
69
70 vaf.fmt = fmt;
71 vaf.va = &args;
72
Wei Yang781a8682015-03-25 16:23:57 +080073 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2f2014-09-21 10:55:06 -070074 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080075 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2f2014-09-21 10:55:06 -070076 sprintf(pfix, "%04x:%02x ",
77 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080078#ifdef CONFIG_PCI_IOV
79 else if (pe->flags & PNV_IODA_PE_VF)
80 sprintf(pfix, "%04x:%02x:%2x.%d",
81 pci_domain_nr(pe->parent_dev->bus),
82 (pe->rid & 0xff00) >> 8,
83 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
84#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2f2014-09-21 10:55:06 -070085
86 printk("%spci %s: [PE# %.3d] %pV",
87 level, pfix, pe->pe_number, &vaf);
88
89 va_end(args);
90}
91
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020092static bool pnv_iommu_bypass_disabled __read_mostly;
93
94static int __init iommu_setup(char *str)
95{
96 if (!str)
97 return -EINVAL;
98
99 while (*str) {
100 if (!strncmp(str, "nobypass", 8)) {
101 pnv_iommu_bypass_disabled = true;
102 pr_info("PowerNV: IOMMU bypass window disabled.\n");
103 break;
104 }
105 str += strcspn(str, ",");
106 if (*str == ',')
107 str++;
108 }
109
110 return 0;
111}
112early_param("iommu", iommu_setup);
113
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000114static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
Guo Chao262af552014-07-21 14:42:30 +1000115{
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000116 /*
117 * WARNING: We cannot rely on the resource flags. The Linux PCI
118 * allocation code sometimes decides to put a 64-bit prefetchable
119 * BAR in the 32-bit window, so we have to compare the addresses.
120 *
121 * For simplicity we only test resource start.
122 */
123 return (r->start >= phb->ioda.m64_base &&
124 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
Guo Chao262af552014-07-21 14:42:30 +1000125}
126
Gavin Shan1e916772016-05-03 15:41:36 +1000127static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
128{
129 phb->ioda.pe_array[pe_no].phb = phb;
130 phb->ioda.pe_array[pe_no].pe_number = pe_no;
131
132 return &phb->ioda.pe_array[pe_no];
133}
134
Gavin Shan4b82ab12014-11-12 13:36:07 +1100135static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
136{
Gavin Shan92b8f132016-05-03 15:41:24 +1000137 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
Gavin Shan4b82ab12014-11-12 13:36:07 +1100138 pr_warn("%s: Invalid PE %d on PHB#%x\n",
139 __func__, pe_no, phb->hose->global_number);
140 return;
141 }
142
Gavin Shane9dc4d72015-06-19 12:26:16 +1000143 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
144 pr_debug("%s: PE %d was reserved on PHB#%x\n",
145 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100146
Gavin Shan1e916772016-05-03 15:41:36 +1000147 pnv_ioda_init_pe(phb, pe_no);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100148}
149
Gavin Shan1e916772016-05-03 15:41:36 +1000150static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000151{
Andrzej Hajda60964812016-08-17 12:03:05 +0200152 long pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000153
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000154 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
155 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
156 return pnv_ioda_init_pe(phb, pe);
157 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000158
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000159 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000160}
161
Gavin Shan1e916772016-05-03 15:41:36 +1000162static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000163{
Gavin Shan1e916772016-05-03 15:41:36 +1000164 struct pnv_phb *phb = pe->phb;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000165
Gavin Shan1e916772016-05-03 15:41:36 +1000166 WARN_ON(pe->pdev);
167
168 memset(pe, 0, sizeof(struct pnv_ioda_pe));
169 clear_bit(pe->pe_number, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000170}
171
Guo Chao262af552014-07-21 14:42:30 +1000172/* The default M64 BAR is shared by all PEs */
173static int pnv_ioda2_init_m64(struct pnv_phb *phb)
174{
175 const char *desc;
176 struct resource *r;
177 s64 rc;
178
179 /* Configure the default M64 BAR */
180 rc = opal_pci_set_phb_mem_window(phb->opal_id,
181 OPAL_M64_WINDOW_TYPE,
182 phb->ioda.m64_bar_idx,
183 phb->ioda.m64_base,
184 0, /* unused */
185 phb->ioda.m64_size);
186 if (rc != OPAL_SUCCESS) {
187 desc = "configuring";
188 goto fail;
189 }
190
191 /* Enable the default M64 BAR */
192 rc = opal_pci_phb_mmio_enable(phb->opal_id,
193 OPAL_M64_WINDOW_TYPE,
194 phb->ioda.m64_bar_idx,
195 OPAL_ENABLE_M64_SPLIT);
196 if (rc != OPAL_SUCCESS) {
197 desc = "enabling";
198 goto fail;
199 }
200
Guo Chao262af552014-07-21 14:42:30 +1000201 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000202 * Exclude the segments for reserved and root bus PE, which
203 * are first or last two PEs.
Guo Chao262af552014-07-21 14:42:30 +1000204 */
205 r = &phb->hose->mem_resources[1];
Gavin Shan92b8f132016-05-03 15:41:24 +1000206 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000207 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan92b8f132016-05-03 15:41:24 +1000208 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000209 r->end -= (2 * phb->ioda.m64_segsize);
Guo Chao262af552014-07-21 14:42:30 +1000210 else
211 pr_warn(" Cannot strip M64 segment for reserved PE#%d\n",
Gavin Shan92b8f132016-05-03 15:41:24 +1000212 phb->ioda.reserved_pe_idx);
Guo Chao262af552014-07-21 14:42:30 +1000213
214 return 0;
215
216fail:
217 pr_warn(" Failure %lld %s M64 BAR#%d\n",
218 rc, desc, phb->ioda.m64_bar_idx);
219 opal_pci_phb_mmio_enable(phb->opal_id,
220 OPAL_M64_WINDOW_TYPE,
221 phb->ioda.m64_bar_idx,
222 OPAL_DISABLE_M64);
223 return -EIO;
224}
225
Gavin Shanc4306702016-05-03 15:41:30 +1000226static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
Gavin Shan96a2f922015-06-19 12:26:17 +1000227 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000228{
Gavin Shan96a2f922015-06-19 12:26:17 +1000229 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
230 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000231 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000232 resource_size_t base, sgsz, start, end;
233 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000234
Gavin Shan96a2f922015-06-19 12:26:17 +1000235 base = phb->ioda.m64_base;
236 sgsz = phb->ioda.m64_segsize;
237 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
238 r = &pdev->resource[i];
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000239 if (!r->parent || !pnv_pci_is_m64(phb, r))
Gavin Shan96a2f922015-06-19 12:26:17 +1000240 continue;
Guo Chao262af552014-07-21 14:42:30 +1000241
Gavin Shan96a2f922015-06-19 12:26:17 +1000242 start = _ALIGN_DOWN(r->start - base, sgsz);
243 end = _ALIGN_UP(r->end - base, sgsz);
244 for (segno = start / sgsz; segno < end / sgsz; segno++) {
245 if (pe_bitmap)
246 set_bit(segno, pe_bitmap);
247 else
248 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000249 }
250 }
251}
252
Gavin Shan99451552016-05-05 12:02:13 +1000253static int pnv_ioda1_init_m64(struct pnv_phb *phb)
254{
255 struct resource *r;
256 int index;
257
258 /*
259 * There are 16 M64 BARs, each of which has 8 segments. So
260 * there are as many M64 segments as the maximum number of
261 * PEs, which is 128.
262 */
263 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
264 unsigned long base, segsz = phb->ioda.m64_segsize;
265 int64_t rc;
266
267 base = phb->ioda.m64_base +
268 index * PNV_IODA1_M64_SEGS * segsz;
269 rc = opal_pci_set_phb_mem_window(phb->opal_id,
270 OPAL_M64_WINDOW_TYPE, index, base, 0,
271 PNV_IODA1_M64_SEGS * segsz);
272 if (rc != OPAL_SUCCESS) {
273 pr_warn(" Error %lld setting M64 PHB#%d-BAR#%d\n",
274 rc, phb->hose->global_number, index);
275 goto fail;
276 }
277
278 rc = opal_pci_phb_mmio_enable(phb->opal_id,
279 OPAL_M64_WINDOW_TYPE, index,
280 OPAL_ENABLE_M64_SPLIT);
281 if (rc != OPAL_SUCCESS) {
282 pr_warn(" Error %lld enabling M64 PHB#%d-BAR#%d\n",
283 rc, phb->hose->global_number, index);
284 goto fail;
285 }
286 }
287
288 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000289 * Exclude the segments for reserved and root bus PE, which
290 * are first or last two PEs.
Gavin Shan99451552016-05-05 12:02:13 +1000291 */
292 r = &phb->hose->mem_resources[1];
293 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000294 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000295 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000296 r->end -= (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000297 else
298 WARN(1, "Wrong reserved PE#%d on PHB#%d\n",
299 phb->ioda.reserved_pe_idx, phb->hose->global_number);
300
301 return 0;
302
303fail:
304 for ( ; index >= 0; index--)
305 opal_pci_phb_mmio_enable(phb->opal_id,
306 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
307
308 return -EIO;
309}
310
Gavin Shanc4306702016-05-03 15:41:30 +1000311static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
312 unsigned long *pe_bitmap,
313 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000314{
Guo Chao262af552014-07-21 14:42:30 +1000315 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000316
317 list_for_each_entry(pdev, &bus->devices, bus_list) {
Gavin Shanc4306702016-05-03 15:41:30 +1000318 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
Gavin Shan96a2f922015-06-19 12:26:17 +1000319
320 if (all && pdev->subordinate)
Gavin Shanc4306702016-05-03 15:41:30 +1000321 pnv_ioda_reserve_m64_pe(pdev->subordinate,
322 pe_bitmap, all);
Gavin Shan96a2f922015-06-19 12:26:17 +1000323 }
324}
325
Gavin Shan1e916772016-05-03 15:41:36 +1000326static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000327{
Gavin Shan26ba2482015-06-19 12:26:19 +1000328 struct pci_controller *hose = pci_bus_to_host(bus);
329 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000330 struct pnv_ioda_pe *master_pe, *pe;
331 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000332 int i;
Guo Chao262af552014-07-21 14:42:30 +1000333
334 /* Root bus shouldn't use M64 */
335 if (pci_is_root_bus(bus))
Gavin Shan1e916772016-05-03 15:41:36 +1000336 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000337
Guo Chao262af552014-07-21 14:42:30 +1000338 /* Allocate bitmap */
Gavin Shan92b8f132016-05-03 15:41:24 +1000339 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
Guo Chao262af552014-07-21 14:42:30 +1000340 pe_alloc = kzalloc(size, GFP_KERNEL);
341 if (!pe_alloc) {
342 pr_warn("%s: Out of memory !\n",
343 __func__);
Gavin Shan1e916772016-05-03 15:41:36 +1000344 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000345 }
346
Gavin Shan26ba2482015-06-19 12:26:19 +1000347 /* Figure out reserved PE numbers by the PE */
Gavin Shanc4306702016-05-03 15:41:30 +1000348 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000349
350 /*
351 * the current bus might not own M64 window and that's all
352 * contributed by its child buses. For the case, we needn't
353 * pick M64 dependent PE#.
354 */
Gavin Shan92b8f132016-05-03 15:41:24 +1000355 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
Guo Chao262af552014-07-21 14:42:30 +1000356 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000357 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000358 }
359
360 /*
361 * Figure out the master PE and put all slave PEs to master
362 * PE's list to form compound PE.
363 */
Guo Chao262af552014-07-21 14:42:30 +1000364 master_pe = NULL;
365 i = -1;
Gavin Shan92b8f132016-05-03 15:41:24 +1000366 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
367 phb->ioda.total_pe_num) {
Guo Chao262af552014-07-21 14:42:30 +1000368 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000369
Gavin Shan93289d82016-05-03 15:41:29 +1000370 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
Guo Chao262af552014-07-21 14:42:30 +1000371 if (!master_pe) {
372 pe->flags |= PNV_IODA_PE_MASTER;
373 INIT_LIST_HEAD(&pe->slaves);
374 master_pe = pe;
375 } else {
376 pe->flags |= PNV_IODA_PE_SLAVE;
377 pe->master = master_pe;
378 list_add_tail(&pe->list, &master_pe->slaves);
379 }
Gavin Shan99451552016-05-05 12:02:13 +1000380
381 /*
382 * P7IOC supports M64DT, which helps mapping M64 segment
383 * to one particular PE#. However, PHB3 has fixed mapping
384 * between M64 segment and PE#. In order to have same logic
385 * for P7IOC and PHB3, we enforce fixed mapping between M64
386 * segment and PE# on P7IOC.
387 */
388 if (phb->type == PNV_PHB_IODA1) {
389 int64_t rc;
390
391 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
392 pe->pe_number, OPAL_M64_WINDOW_TYPE,
393 pe->pe_number / PNV_IODA1_M64_SEGS,
394 pe->pe_number % PNV_IODA1_M64_SEGS);
395 if (rc != OPAL_SUCCESS)
396 pr_warn("%s: Error %lld mapping M64 for PHB#%d-PE#%d\n",
397 __func__, rc, phb->hose->global_number,
398 pe->pe_number);
399 }
Guo Chao262af552014-07-21 14:42:30 +1000400 }
401
402 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000403 return master_pe;
Guo Chao262af552014-07-21 14:42:30 +1000404}
405
406static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
407{
408 struct pci_controller *hose = phb->hose;
409 struct device_node *dn = hose->dn;
410 struct resource *res;
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000411 u32 m64_range[2], i;
Guo Chao262af552014-07-21 14:42:30 +1000412 const u32 *r;
413 u64 pci_addr;
414
Gavin Shan99451552016-05-05 12:02:13 +1000415 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
Gavin Shan1665c4a2014-11-12 13:36:04 +1100416 pr_info(" Not support M64 window\n");
417 return;
418 }
419
Stewart Smithe4d54f72015-12-09 17:18:20 +1100420 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000421 pr_info(" Firmware too old to support M64 window\n");
422 return;
423 }
424
425 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
426 if (!r) {
427 pr_info(" No <ibm,opal-m64-window> on %s\n",
428 dn->full_name);
429 return;
430 }
431
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000432 /*
433 * Find the available M64 BAR range and pickup the last one for
434 * covering the whole 64-bits space. We support only one range.
435 */
436 if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
437 m64_range, 2)) {
438 /* In absence of the property, assume 0..15 */
439 m64_range[0] = 0;
440 m64_range[1] = 16;
441 }
442 /* We only support 64 bits in our allocator */
443 if (m64_range[1] > 63) {
444 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
445 __func__, m64_range[1], phb->hose->global_number);
446 m64_range[1] = 63;
447 }
448 /* Empty range, no m64 */
449 if (m64_range[1] <= m64_range[0]) {
450 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
451 __func__, phb->hose->global_number);
452 return;
453 }
454
455 /* Configure M64 informations */
Guo Chao262af552014-07-21 14:42:30 +1000456 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100457 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000458 res->start = of_translate_address(dn, r + 2);
459 res->end = res->start + of_read_number(r + 4, 2) - 1;
460 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
461 pci_addr = of_read_number(r, 2);
462 hose->mem_offset[1] = res->start - pci_addr;
463
464 phb->ioda.m64_size = resource_size(res);
Gavin Shan92b8f132016-05-03 15:41:24 +1000465 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
Guo Chao262af552014-07-21 14:42:30 +1000466 phb->ioda.m64_base = pci_addr;
467
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000468 /* This lines up nicely with the display from processing OF ranges */
469 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
470 res->start, res->end, pci_addr, m64_range[0],
471 m64_range[0] + m64_range[1] - 1);
472
473 /* Mark all M64 used up by default */
474 phb->ioda.m64_bar_alloc = (unsigned long)-1;
Wei Yange9863e62014-12-12 12:39:37 +0800475
Guo Chao262af552014-07-21 14:42:30 +1000476 /* Use last M64 BAR to cover M64 window */
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000477 m64_range[1]--;
478 phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
479
480 pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
481
482 /* Mark remaining ones free */
483 for (i = m64_range[0]; i < m64_range[1]; i++)
484 clear_bit(i, &phb->ioda.m64_bar_alloc);
485
486 /*
487 * Setup init functions for M64 based on IODA version, IODA3 uses
488 * the IODA2 code.
489 */
Gavin Shan99451552016-05-05 12:02:13 +1000490 if (phb->type == PNV_PHB_IODA1)
491 phb->init_m64 = pnv_ioda1_init_m64;
492 else
493 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shanc4306702016-05-03 15:41:30 +1000494 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
495 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000496}
497
Gavin Shan49dec922014-07-21 14:42:33 +1000498static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
499{
500 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
501 struct pnv_ioda_pe *slave;
502 s64 rc;
503
504 /* Fetch master PE */
505 if (pe->flags & PNV_IODA_PE_SLAVE) {
506 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100507 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
508 return;
509
Gavin Shan49dec922014-07-21 14:42:33 +1000510 pe_no = pe->pe_number;
511 }
512
513 /* Freeze master PE */
514 rc = opal_pci_eeh_freeze_set(phb->opal_id,
515 pe_no,
516 OPAL_EEH_ACTION_SET_FREEZE_ALL);
517 if (rc != OPAL_SUCCESS) {
518 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
519 __func__, rc, phb->hose->global_number, pe_no);
520 return;
521 }
522
523 /* Freeze slave PEs */
524 if (!(pe->flags & PNV_IODA_PE_MASTER))
525 return;
526
527 list_for_each_entry(slave, &pe->slaves, list) {
528 rc = opal_pci_eeh_freeze_set(phb->opal_id,
529 slave->pe_number,
530 OPAL_EEH_ACTION_SET_FREEZE_ALL);
531 if (rc != OPAL_SUCCESS)
532 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
533 __func__, rc, phb->hose->global_number,
534 slave->pe_number);
535 }
536}
537
Anton Blancharde51df2c2014-08-20 08:55:18 +1000538static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000539{
540 struct pnv_ioda_pe *pe, *slave;
541 s64 rc;
542
543 /* Find master PE */
544 pe = &phb->ioda.pe_array[pe_no];
545 if (pe->flags & PNV_IODA_PE_SLAVE) {
546 pe = pe->master;
547 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
548 pe_no = pe->pe_number;
549 }
550
551 /* Clear frozen state for master PE */
552 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
553 if (rc != OPAL_SUCCESS) {
554 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
555 __func__, rc, opt, phb->hose->global_number, pe_no);
556 return -EIO;
557 }
558
559 if (!(pe->flags & PNV_IODA_PE_MASTER))
560 return 0;
561
562 /* Clear frozen state for slave PEs */
563 list_for_each_entry(slave, &pe->slaves, list) {
564 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
565 slave->pe_number,
566 opt);
567 if (rc != OPAL_SUCCESS) {
568 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
569 __func__, rc, opt, phb->hose->global_number,
570 slave->pe_number);
571 return -EIO;
572 }
573 }
574
575 return 0;
576}
577
578static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
579{
580 struct pnv_ioda_pe *slave, *pe;
581 u8 fstate, state;
582 __be16 pcierr;
583 s64 rc;
584
585 /* Sanity check on PE number */
Gavin Shan92b8f132016-05-03 15:41:24 +1000586 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
Gavin Shan49dec922014-07-21 14:42:33 +1000587 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
588
589 /*
590 * Fetch the master PE and the PE instance might be
591 * not initialized yet.
592 */
593 pe = &phb->ioda.pe_array[pe_no];
594 if (pe->flags & PNV_IODA_PE_SLAVE) {
595 pe = pe->master;
596 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
597 pe_no = pe->pe_number;
598 }
599
600 /* Check the master PE */
601 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
602 &state, &pcierr, NULL);
603 if (rc != OPAL_SUCCESS) {
604 pr_warn("%s: Failure %lld getting "
605 "PHB#%x-PE#%x state\n",
606 __func__, rc,
607 phb->hose->global_number, pe_no);
608 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
609 }
610
611 /* Check the slave PE */
612 if (!(pe->flags & PNV_IODA_PE_MASTER))
613 return state;
614
615 list_for_each_entry(slave, &pe->slaves, list) {
616 rc = opal_pci_eeh_freeze_status(phb->opal_id,
617 slave->pe_number,
618 &fstate,
619 &pcierr,
620 NULL);
621 if (rc != OPAL_SUCCESS) {
622 pr_warn("%s: Failure %lld getting "
623 "PHB#%x-PE#%x state\n",
624 __func__, rc,
625 phb->hose->global_number, slave->pe_number);
626 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
627 }
628
629 /*
630 * Override the result based on the ascending
631 * priority.
632 */
633 if (fstate > state)
634 state = fstate;
635 }
636
637 return state;
638}
639
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000640/* Currently those 2 are only used when MSIs are enabled, this will change
641 * but in the meantime, we need to protect them to avoid warnings
642 */
643#ifdef CONFIG_PCI_MSI
Ian Munsief4568342016-07-14 07:17:00 +1000644struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000645{
646 struct pci_controller *hose = pci_bus_to_host(dev->bus);
647 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000648 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000649
650 if (!pdn)
651 return NULL;
652 if (pdn->pe_number == IODA_INVALID_PE)
653 return NULL;
654 return &phb->ioda.pe_array[pdn->pe_number];
655}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000656#endif /* CONFIG_PCI_MSI */
657
Gavin Shanb131a842014-11-12 13:36:08 +1100658static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
659 struct pnv_ioda_pe *parent,
660 struct pnv_ioda_pe *child,
661 bool is_add)
662{
663 const char *desc = is_add ? "adding" : "removing";
664 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
665 OPAL_REMOVE_PE_FROM_DOMAIN;
666 struct pnv_ioda_pe *slave;
667 long rc;
668
669 /* Parent PE affects child PE */
670 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
671 child->pe_number, op);
672 if (rc != OPAL_SUCCESS) {
673 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
674 rc, desc);
675 return -ENXIO;
676 }
677
678 if (!(child->flags & PNV_IODA_PE_MASTER))
679 return 0;
680
681 /* Compound case: parent PE affects slave PEs */
682 list_for_each_entry(slave, &child->slaves, list) {
683 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
684 slave->pe_number, op);
685 if (rc != OPAL_SUCCESS) {
686 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
687 rc, desc);
688 return -ENXIO;
689 }
690 }
691
692 return 0;
693}
694
695static int pnv_ioda_set_peltv(struct pnv_phb *phb,
696 struct pnv_ioda_pe *pe,
697 bool is_add)
698{
699 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800700 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100701 int ret;
702
703 /*
704 * Clear PE frozen state. If it's master PE, we need
705 * clear slave PE frozen state as well.
706 */
707 if (is_add) {
708 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
709 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
710 if (pe->flags & PNV_IODA_PE_MASTER) {
711 list_for_each_entry(slave, &pe->slaves, list)
712 opal_pci_eeh_freeze_clear(phb->opal_id,
713 slave->pe_number,
714 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
715 }
716 }
717
718 /*
719 * Associate PE in PELT. We need add the PE into the
720 * corresponding PELT-V as well. Otherwise, the error
721 * originated from the PE might contribute to other
722 * PEs.
723 */
724 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
725 if (ret)
726 return ret;
727
728 /* For compound PEs, any one affects all of them */
729 if (pe->flags & PNV_IODA_PE_MASTER) {
730 list_for_each_entry(slave, &pe->slaves, list) {
731 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
732 if (ret)
733 return ret;
734 }
735 }
736
737 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
738 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800739 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100740 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800741#ifdef CONFIG_PCI_IOV
742 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000743 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800744#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100745 while (pdev) {
746 struct pci_dn *pdn = pci_get_pdn(pdev);
747 struct pnv_ioda_pe *parent;
748
749 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
750 parent = &phb->ioda.pe_array[pdn->pe_number];
751 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
752 if (ret)
753 return ret;
754 }
755
756 pdev = pdev->bus->self;
757 }
758
759 return 0;
760}
761
Wei Yang781a8682015-03-25 16:23:57 +0800762static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
763{
764 struct pci_dev *parent;
765 uint8_t bcomp, dcomp, fcomp;
766 int64_t rc;
767 long rid_end, rid;
768
769 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
770 if (pe->pbus) {
771 int count;
772
773 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
774 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
775 parent = pe->pbus->self;
776 if (pe->flags & PNV_IODA_PE_BUS_ALL)
777 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
778 else
779 count = 1;
780
781 switch(count) {
782 case 1: bcomp = OpalPciBusAll; break;
783 case 2: bcomp = OpalPciBus7Bits; break;
784 case 4: bcomp = OpalPciBus6Bits; break;
785 case 8: bcomp = OpalPciBus5Bits; break;
786 case 16: bcomp = OpalPciBus4Bits; break;
787 case 32: bcomp = OpalPciBus3Bits; break;
788 default:
789 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
790 count);
791 /* Do an exact match only */
792 bcomp = OpalPciBusAll;
793 }
794 rid_end = pe->rid + (count << 8);
795 } else {
Gavin Shan93e01a52016-05-20 16:41:34 +1000796#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800797 if (pe->flags & PNV_IODA_PE_VF)
798 parent = pe->parent_dev;
799 else
Gavin Shan93e01a52016-05-20 16:41:34 +1000800#endif
Wei Yang781a8682015-03-25 16:23:57 +0800801 parent = pe->pdev->bus->self;
802 bcomp = OpalPciBusAll;
803 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
804 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
805 rid_end = pe->rid + 1;
806 }
807
808 /* Clear the reverse map */
809 for (rid = pe->rid; rid < rid_end; rid++)
Gavin Shanc1275622016-05-20 16:41:29 +1000810 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
Wei Yang781a8682015-03-25 16:23:57 +0800811
812 /* Release from all parents PELT-V */
813 while (parent) {
814 struct pci_dn *pdn = pci_get_pdn(parent);
815 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
816 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
817 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
818 /* XXX What to do in case of error ? */
819 }
820 parent = parent->bus->self;
821 }
822
Gavin Shanf951e512015-06-23 17:01:13 +1000823 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800824 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
825
826 /* Disassociate PE in PELT */
827 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
828 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
829 if (rc)
830 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
831 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
832 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
833 if (rc)
834 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
835
836 pe->pbus = NULL;
837 pe->pdev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000838#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800839 pe->parent_dev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000840#endif
Wei Yang781a8682015-03-25 16:23:57 +0800841
842 return 0;
843}
Wei Yang781a8682015-03-25 16:23:57 +0800844
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800845static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000846{
847 struct pci_dev *parent;
848 uint8_t bcomp, dcomp, fcomp;
849 long rc, rid_end, rid;
850
851 /* Bus validation ? */
852 if (pe->pbus) {
853 int count;
854
855 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
856 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
857 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000858 if (pe->flags & PNV_IODA_PE_BUS_ALL)
859 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
860 else
861 count = 1;
862
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000863 switch(count) {
864 case 1: bcomp = OpalPciBusAll; break;
865 case 2: bcomp = OpalPciBus7Bits; break;
866 case 4: bcomp = OpalPciBus6Bits; break;
867 case 8: bcomp = OpalPciBus5Bits; break;
868 case 16: bcomp = OpalPciBus4Bits; break;
869 case 32: bcomp = OpalPciBus3Bits; break;
870 default:
Wei Yang781a8682015-03-25 16:23:57 +0800871 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
872 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000873 /* Do an exact match only */
874 bcomp = OpalPciBusAll;
875 }
876 rid_end = pe->rid + (count << 8);
877 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800878#ifdef CONFIG_PCI_IOV
879 if (pe->flags & PNV_IODA_PE_VF)
880 parent = pe->parent_dev;
881 else
882#endif /* CONFIG_PCI_IOV */
883 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000884 bcomp = OpalPciBusAll;
885 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
886 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
887 rid_end = pe->rid + 1;
888 }
889
Gavin Shan631ad692013-11-04 16:32:46 +0800890 /*
891 * Associate PE in PELT. We need add the PE into the
892 * corresponding PELT-V as well. Otherwise, the error
893 * originated from the PE might contribute to other
894 * PEs.
895 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000896 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
897 bcomp, dcomp, fcomp, OPAL_MAP_PE);
898 if (rc) {
899 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
900 return -ENXIO;
901 }
Gavin Shan631ad692013-11-04 16:32:46 +0800902
Alistair Popple5d2aa712015-12-17 13:43:13 +1100903 /*
904 * Configure PELTV. NPUs don't have a PELTV table so skip
905 * configuration on them.
906 */
907 if (phb->type != PNV_PHB_NPU)
908 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000909
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000910 /* Setup reverse map */
911 for (rid = pe->rid; rid < rid_end; rid++)
912 phb->ioda.pe_rmap[rid] = pe->pe_number;
913
914 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100915 if (phb->type != PNV_PHB_IODA1) {
916 pe->mve_number = 0;
917 goto out;
918 }
919
920 pe->mve_number = pe->pe_number;
921 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
922 if (rc != OPAL_SUCCESS) {
923 pe_err(pe, "OPAL error %ld setting up MVE %d\n",
924 rc, pe->mve_number);
925 pe->mve_number = -1;
926 } else {
927 rc = opal_pci_set_mve_enable(phb->opal_id,
928 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000929 if (rc) {
Gavin Shan4773f762014-11-12 13:36:09 +1100930 pe_err(pe, "OPAL error %ld enabling MVE %d\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000931 rc, pe->mve_number);
932 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000933 }
Gavin Shan4773f762014-11-12 13:36:09 +1100934 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000935
Gavin Shan4773f762014-11-12 13:36:09 +1100936out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000937 return 0;
938}
939
Wei Yang781a8682015-03-25 16:23:57 +0800940#ifdef CONFIG_PCI_IOV
941static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
942{
943 struct pci_dn *pdn = pci_get_pdn(dev);
944 int i;
945 struct resource *res, res2;
946 resource_size_t size;
947 u16 num_vfs;
948
949 if (!dev->is_physfn)
950 return -EINVAL;
951
952 /*
953 * "offset" is in VFs. The M64 windows are sized so that when they
954 * are segmented, each segment is the same size as the IOV BAR.
955 * Each segment is in a separate PE, and the high order bits of the
956 * address are the PE number. Therefore, each VF's BAR is in a
957 * separate PE, and changing the IOV BAR start address changes the
958 * range of PEs the VFs are in.
959 */
960 num_vfs = pdn->num_vfs;
961 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
962 res = &dev->resource[i + PCI_IOV_RESOURCES];
963 if (!res->flags || !res->parent)
964 continue;
965
Wei Yang781a8682015-03-25 16:23:57 +0800966 /*
967 * The actual IOV BAR range is determined by the start address
968 * and the actual size for num_vfs VFs BAR. This check is to
969 * make sure that after shifting, the range will not overlap
970 * with another device.
971 */
972 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
973 res2.flags = res->flags;
974 res2.start = res->start + (size * offset);
975 res2.end = res2.start + (size * num_vfs) - 1;
976
977 if (res2.end > res->end) {
978 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
979 i, &res2, res, num_vfs, offset);
980 return -EBUSY;
981 }
982 }
983
984 /*
985 * After doing so, there would be a "hole" in the /proc/iomem when
986 * offset is a positive value. It looks like the device return some
987 * mmio back to the system, which actually no one could use it.
988 */
989 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
990 res = &dev->resource[i + PCI_IOV_RESOURCES];
991 if (!res->flags || !res->parent)
992 continue;
993
Wei Yang781a8682015-03-25 16:23:57 +0800994 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
995 res2 = *res;
996 res->start += size * offset;
997
Wei Yang74703cc2015-07-20 18:14:58 +0800998 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
999 i, &res2, res, (offset > 0) ? "En" : "Dis",
1000 num_vfs, offset);
Wei Yang781a8682015-03-25 16:23:57 +08001001 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
1002 }
1003 return 0;
1004}
1005#endif /* CONFIG_PCI_IOV */
1006
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001007static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001008{
1009 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1010 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001011 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001012 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001013
1014 if (!pdn) {
1015 pr_err("%s: Device tree node not associated properly\n",
1016 pci_name(dev));
1017 return NULL;
1018 }
1019 if (pdn->pe_number != IODA_INVALID_PE)
1020 return NULL;
1021
Gavin Shan1e916772016-05-03 15:41:36 +10001022 pe = pnv_ioda_alloc_pe(phb);
1023 if (!pe) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001024 pr_warning("%s: Not enough PE# available, disabling device\n",
1025 pci_name(dev));
1026 return NULL;
1027 }
1028
1029 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1030 * pointer in the PE data structure, both should be destroyed at the
1031 * same time. However, this needs to be looked at more closely again
1032 * once we actually start removing things (Hotplug, SR-IOV, ...)
1033 *
1034 * At some point we want to remove the PDN completely anyways
1035 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001036 pci_dev_get(dev);
1037 pdn->pcidev = dev;
Gavin Shan1e916772016-05-03 15:41:36 +10001038 pdn->pe_number = pe->pe_number;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001039 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001040 pe->pdev = dev;
1041 pe->pbus = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001042 pe->mve_number = -1;
1043 pe->rid = dev->bus->number << 8 | pdn->devfn;
1044
1045 pe_info(pe, "Associated device to PE\n");
1046
1047 if (pnv_ioda_configure_pe(phb, pe)) {
1048 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001049 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001050 pdn->pe_number = IODA_INVALID_PE;
1051 pe->pdev = NULL;
1052 pci_dev_put(dev);
1053 return NULL;
1054 }
1055
Alexey Kardashevskiy1d4e89c2016-05-12 15:47:10 +10001056 /* Put PE to the list */
1057 list_add_tail(&pe->list, &phb->ioda.pe_list);
1058
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001059 return pe;
1060}
1061
1062static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1063{
1064 struct pci_dev *dev;
1065
1066 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001067 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001068
1069 if (pdn == NULL) {
1070 pr_warn("%s: No device node associated with device !\n",
1071 pci_name(dev));
1072 continue;
1073 }
Gavin Shanccd1c192016-05-20 16:41:31 +10001074
1075 /*
1076 * In partial hotplug case, the PCI device might be still
1077 * associated with the PE and needn't attach it to the PE
1078 * again.
1079 */
1080 if (pdn->pe_number != IODA_INVALID_PE)
1081 continue;
1082
Gavin Shanc5f77002016-05-20 16:41:35 +10001083 pe->device_count++;
Alistair Popple94973b22015-12-17 13:43:11 +11001084 pdn->pcidev = dev;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001085 pdn->pe_number = pe->pe_number;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001086 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001087 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1088 }
1089}
1090
Gavin Shanfb446ad2012-08-20 03:49:14 +00001091/*
1092 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1093 * single PCI bus. Another one that contains the primary PCI bus and its
1094 * subordinate PCI devices and buses. The second type of PE is normally
1095 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1096 */
Gavin Shan1e916772016-05-03 15:41:36 +10001097static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001098{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001099 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001100 struct pnv_phb *phb = hose->private_data;
Gavin Shan1e916772016-05-03 15:41:36 +10001101 struct pnv_ioda_pe *pe = NULL;
Gavin Shanccd1c192016-05-20 16:41:31 +10001102 unsigned int pe_num;
1103
1104 /*
1105 * In partial hotplug case, the PE instance might be still alive.
1106 * We should reuse it instead of allocating a new one.
1107 */
1108 pe_num = phb->ioda.pe_rmap[bus->number << 8];
1109 if (pe_num != IODA_INVALID_PE) {
1110 pe = &phb->ioda.pe_array[pe_num];
1111 pnv_ioda_setup_same_PE(bus, pe);
1112 return NULL;
1113 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001114
Gavin Shan63803c32016-05-20 16:41:32 +10001115 /* PE number for root bus should have been reserved */
1116 if (pci_is_root_bus(bus) &&
1117 phb->ioda.root_pe_idx != IODA_INVALID_PE)
1118 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1119
Guo Chao262af552014-07-21 14:42:30 +10001120 /* Check if PE is determined by M64 */
Gavin Shan63803c32016-05-20 16:41:32 +10001121 if (!pe && phb->pick_m64_pe)
Gavin Shan1e916772016-05-03 15:41:36 +10001122 pe = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001123
1124 /* The PE number isn't pinned by M64 */
Gavin Shan1e916772016-05-03 15:41:36 +10001125 if (!pe)
1126 pe = pnv_ioda_alloc_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +10001127
Gavin Shan1e916772016-05-03 15:41:36 +10001128 if (!pe) {
Gavin Shanfb446ad2012-08-20 03:49:14 +00001129 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1130 __func__, pci_domain_nr(bus), bus->number);
Gavin Shan1e916772016-05-03 15:41:36 +10001131 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001132 }
1133
Guo Chao262af552014-07-21 14:42:30 +10001134 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001135 pe->pbus = bus;
1136 pe->pdev = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001137 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001138 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001139
Gavin Shanfb446ad2012-08-20 03:49:14 +00001140 if (all)
1141 pe_info(pe, "Secondary bus %d..%d associated with PE#%d\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001142 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001143 else
1144 pe_info(pe, "Secondary bus %d associated with PE#%d\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001145 bus->busn_res.start, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001146
1147 if (pnv_ioda_configure_pe(phb, pe)) {
1148 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001149 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001150 pe->pbus = NULL;
Gavin Shan1e916772016-05-03 15:41:36 +10001151 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001152 }
1153
1154 /* Associate it with all child devices */
1155 pnv_ioda_setup_same_PE(bus, pe);
1156
Gavin Shan7ebdf952012-08-20 03:49:15 +00001157 /* Put PE to the list */
1158 list_add_tail(&pe->list, &phb->ioda.pe_list);
Gavin Shan1e916772016-05-03 15:41:36 +10001159
1160 return pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001161}
1162
Alistair Poppleb5215492016-01-11 16:53:49 +11001163static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001164{
Alistair Poppleb5215492016-01-11 16:53:49 +11001165 int pe_num, found_pe = false, rc;
1166 long rid;
1167 struct pnv_ioda_pe *pe;
1168 struct pci_dev *gpu_pdev;
1169 struct pci_dn *npu_pdn;
1170 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1171 struct pnv_phb *phb = hose->private_data;
1172
1173 /*
1174 * Due to a hardware errata PE#0 on the NPU is reserved for
1175 * error handling. This means we only have three PEs remaining
1176 * which need to be assigned to four links, implying some
1177 * links must share PEs.
1178 *
1179 * To achieve this we assign PEs such that NPUs linking the
1180 * same GPU get assigned the same PE.
1181 */
1182 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10001183 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
Alistair Poppleb5215492016-01-11 16:53:49 +11001184 pe = &phb->ioda.pe_array[pe_num];
1185 if (!pe->pdev)
1186 continue;
1187
1188 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1189 /*
1190 * This device has the same peer GPU so should
1191 * be assigned the same PE as the existing
1192 * peer NPU.
1193 */
1194 dev_info(&npu_pdev->dev,
1195 "Associating to existing PE %d\n", pe_num);
1196 pci_dev_get(npu_pdev);
1197 npu_pdn = pci_get_pdn(npu_pdev);
1198 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1199 npu_pdn->pcidev = npu_pdev;
1200 npu_pdn->pe_number = pe_num;
Alistair Poppleb5215492016-01-11 16:53:49 +11001201 phb->ioda.pe_rmap[rid] = pe->pe_number;
1202
1203 /* Map the PE to this link */
1204 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1205 OpalPciBusAll,
1206 OPAL_COMPARE_RID_DEVICE_NUMBER,
1207 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1208 OPAL_MAP_PE);
1209 WARN_ON(rc != OPAL_SUCCESS);
1210 found_pe = true;
1211 break;
1212 }
1213 }
1214
1215 if (!found_pe)
1216 /*
1217 * Could not find an existing PE so allocate a new
1218 * one.
1219 */
1220 return pnv_ioda_setup_dev_PE(npu_pdev);
1221 else
1222 return pe;
1223}
1224
1225static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1226{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001227 struct pci_dev *pdev;
1228
1229 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001230 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001231}
1232
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001233static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001234{
1235 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001236 struct pnv_phb *phb;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001237
1238 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001239 phb = hose->private_data;
Alistair Popple08f48f32016-01-11 16:53:50 +11001240 if (phb->type == PNV_PHB_NPU) {
1241 /* PE#0 is needed for error reporting */
1242 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001243 pnv_ioda_setup_npu_PEs(hose->bus);
Gavin Shanccd1c192016-05-20 16:41:31 +10001244 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001245 }
1246}
1247
Gavin Shana8b2f822015-03-25 16:23:52 +08001248#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001249static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001250{
1251 struct pci_bus *bus;
1252 struct pci_controller *hose;
1253 struct pnv_phb *phb;
1254 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001255 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001256 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001257
1258 bus = pdev->bus;
1259 hose = pci_bus_to_host(bus);
1260 phb = hose->private_data;
1261 pdn = pci_get_pdn(pdev);
1262
Wei Yangee8222f2015-10-22 09:22:16 +08001263 if (pdn->m64_single_mode)
1264 m64_bars = num_vfs;
1265 else
1266 m64_bars = 1;
1267
Wei Yang02639b02015-03-25 16:23:59 +08001268 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001269 for (j = 0; j < m64_bars; j++) {
1270 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001271 continue;
1272 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001273 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1274 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1275 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001276 }
Wei Yang781a8682015-03-25 16:23:57 +08001277
Wei Yangee8222f2015-10-22 09:22:16 +08001278 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001279 return 0;
1280}
1281
Wei Yang02639b02015-03-25 16:23:59 +08001282static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001283{
1284 struct pci_bus *bus;
1285 struct pci_controller *hose;
1286 struct pnv_phb *phb;
1287 struct pci_dn *pdn;
1288 unsigned int win;
1289 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001290 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001291 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001292 int total_vfs;
1293 resource_size_t size, start;
1294 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001295 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001296
1297 bus = pdev->bus;
1298 hose = pci_bus_to_host(bus);
1299 phb = hose->private_data;
1300 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001301 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001302
Wei Yangee8222f2015-10-22 09:22:16 +08001303 if (pdn->m64_single_mode)
1304 m64_bars = num_vfs;
1305 else
1306 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001307
Wei Yangee8222f2015-10-22 09:22:16 +08001308 pdn->m64_map = kmalloc(sizeof(*pdn->m64_map) * m64_bars, GFP_KERNEL);
1309 if (!pdn->m64_map)
1310 return -ENOMEM;
1311 /* Initialize the m64_map to IODA_INVALID_M64 */
1312 for (i = 0; i < m64_bars ; i++)
1313 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1314 pdn->m64_map[i][j] = IODA_INVALID_M64;
1315
Wei Yang781a8682015-03-25 16:23:57 +08001316
1317 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1318 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1319 if (!res->flags || !res->parent)
1320 continue;
1321
Wei Yangee8222f2015-10-22 09:22:16 +08001322 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001323 do {
1324 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1325 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001326
Wei Yang02639b02015-03-25 16:23:59 +08001327 if (win >= phb->ioda.m64_bar_idx + 1)
1328 goto m64_failed;
1329 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001330
Wei Yangee8222f2015-10-22 09:22:16 +08001331 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001332
Wei Yangee8222f2015-10-22 09:22:16 +08001333 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001334 size = pci_iov_resource_size(pdev,
1335 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001336 start = res->start + size * j;
1337 } else {
1338 size = resource_size(res);
1339 start = res->start;
1340 }
1341
1342 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001343 if (pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001344 pe_num = pdn->pe_num_map[j];
Wei Yang02639b02015-03-25 16:23:59 +08001345 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1346 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001347 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001348 }
1349
1350 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001351 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001352 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001353 start,
Wei Yang781a8682015-03-25 16:23:57 +08001354 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001355 size);
Wei Yang781a8682015-03-25 16:23:57 +08001356
Wei Yang02639b02015-03-25 16:23:59 +08001357
1358 if (rc != OPAL_SUCCESS) {
1359 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1360 win, rc);
1361 goto m64_failed;
1362 }
1363
Wei Yangee8222f2015-10-22 09:22:16 +08001364 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001365 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001366 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001367 else
1368 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001369 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001370
1371 if (rc != OPAL_SUCCESS) {
1372 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1373 win, rc);
1374 goto m64_failed;
1375 }
Wei Yang781a8682015-03-25 16:23:57 +08001376 }
1377 }
1378 return 0;
1379
1380m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001381 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001382 return -EBUSY;
1383}
1384
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001385static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1386 int num);
1387static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1388
Wei Yang781a8682015-03-25 16:23:57 +08001389static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1390{
Wei Yang781a8682015-03-25 16:23:57 +08001391 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001392 int64_t rc;
1393
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001394 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001395 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001396 if (rc)
1397 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1398
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001399 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001400 if (pe->table_group.group) {
1401 iommu_group_put(pe->table_group.group);
1402 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001403 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10001404 pnv_pci_ioda2_table_free_pages(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001405 iommu_free_table(tbl, of_node_full_name(dev->dev.of_node));
Wei Yang781a8682015-03-25 16:23:57 +08001406}
1407
Wei Yangee8222f2015-10-22 09:22:16 +08001408static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001409{
1410 struct pci_bus *bus;
1411 struct pci_controller *hose;
1412 struct pnv_phb *phb;
1413 struct pnv_ioda_pe *pe, *pe_n;
1414 struct pci_dn *pdn;
1415
1416 bus = pdev->bus;
1417 hose = pci_bus_to_host(bus);
1418 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001419 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001420
1421 if (!pdev->is_physfn)
1422 return;
1423
Wei Yang781a8682015-03-25 16:23:57 +08001424 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1425 if (pe->parent_dev != pdev)
1426 continue;
1427
1428 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1429
1430 /* Remove from list */
1431 mutex_lock(&phb->ioda.pe_list_mutex);
1432 list_del(&pe->list);
1433 mutex_unlock(&phb->ioda.pe_list_mutex);
1434
1435 pnv_ioda_deconfigure_pe(phb, pe);
1436
Gavin Shan1e916772016-05-03 15:41:36 +10001437 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001438 }
1439}
1440
1441void pnv_pci_sriov_disable(struct pci_dev *pdev)
1442{
1443 struct pci_bus *bus;
1444 struct pci_controller *hose;
1445 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001446 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001447 struct pci_dn *pdn;
1448 struct pci_sriov *iov;
Wei Yangbe283ee2015-10-22 09:22:19 +08001449 u16 num_vfs, i;
Wei Yang781a8682015-03-25 16:23:57 +08001450
1451 bus = pdev->bus;
1452 hose = pci_bus_to_host(bus);
1453 phb = hose->private_data;
1454 pdn = pci_get_pdn(pdev);
1455 iov = pdev->sriov;
1456 num_vfs = pdn->num_vfs;
1457
1458 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001459 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001460
1461 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001462 if (!pdn->m64_single_mode)
Wei Yangbe283ee2015-10-22 09:22:19 +08001463 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001464
1465 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001466 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001467
1468 /* Release PE numbers */
Wei Yangbe283ee2015-10-22 09:22:19 +08001469 if (pdn->m64_single_mode) {
1470 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001471 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1472 continue;
1473
1474 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1475 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001476 }
1477 } else
1478 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1479 /* Releasing pe_num_map */
1480 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001481 }
1482}
1483
1484static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1485 struct pnv_ioda_pe *pe);
1486static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1487{
1488 struct pci_bus *bus;
1489 struct pci_controller *hose;
1490 struct pnv_phb *phb;
1491 struct pnv_ioda_pe *pe;
1492 int pe_num;
1493 u16 vf_index;
1494 struct pci_dn *pdn;
1495
1496 bus = pdev->bus;
1497 hose = pci_bus_to_host(bus);
1498 phb = hose->private_data;
1499 pdn = pci_get_pdn(pdev);
1500
1501 if (!pdev->is_physfn)
1502 return;
1503
1504 /* Reserve PE for each VF */
1505 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001506 if (pdn->m64_single_mode)
1507 pe_num = pdn->pe_num_map[vf_index];
1508 else
1509 pe_num = *pdn->pe_num_map + vf_index;
Wei Yang781a8682015-03-25 16:23:57 +08001510
1511 pe = &phb->ioda.pe_array[pe_num];
1512 pe->pe_number = pe_num;
1513 pe->phb = phb;
1514 pe->flags = PNV_IODA_PE_VF;
1515 pe->pbus = NULL;
1516 pe->parent_dev = pdev;
Wei Yang781a8682015-03-25 16:23:57 +08001517 pe->mve_number = -1;
1518 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1519 pci_iov_virtfn_devfn(pdev, vf_index);
1520
1521 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%d\n",
1522 hose->global_number, pdev->bus->number,
1523 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1524 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1525
1526 if (pnv_ioda_configure_pe(phb, pe)) {
1527 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001528 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001529 pe->pdev = NULL;
1530 continue;
1531 }
1532
Wei Yang781a8682015-03-25 16:23:57 +08001533 /* Put PE to the list */
1534 mutex_lock(&phb->ioda.pe_list_mutex);
1535 list_add_tail(&pe->list, &phb->ioda.pe_list);
1536 mutex_unlock(&phb->ioda.pe_list_mutex);
1537
1538 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1539 }
1540}
1541
1542int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1543{
1544 struct pci_bus *bus;
1545 struct pci_controller *hose;
1546 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001547 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001548 struct pci_dn *pdn;
1549 int ret;
Wei Yangbe283ee2015-10-22 09:22:19 +08001550 u16 i;
Wei Yang781a8682015-03-25 16:23:57 +08001551
1552 bus = pdev->bus;
1553 hose = pci_bus_to_host(bus);
1554 phb = hose->private_data;
1555 pdn = pci_get_pdn(pdev);
1556
1557 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001558 if (!pdn->vfs_expanded) {
1559 dev_info(&pdev->dev, "don't support this SRIOV device"
1560 " with non 64bit-prefetchable IOV BAR\n");
1561 return -ENOSPC;
1562 }
1563
Wei Yangee8222f2015-10-22 09:22:16 +08001564 /*
1565 * When M64 BARs functions in Single PE mode, the number of VFs
1566 * could be enabled must be less than the number of M64 BARs.
1567 */
1568 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1569 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1570 return -EBUSY;
1571 }
1572
Wei Yangbe283ee2015-10-22 09:22:19 +08001573 /* Allocating pe_num_map */
1574 if (pdn->m64_single_mode)
1575 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map) * num_vfs,
1576 GFP_KERNEL);
1577 else
1578 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1579
1580 if (!pdn->pe_num_map)
1581 return -ENOMEM;
1582
1583 if (pdn->m64_single_mode)
1584 for (i = 0; i < num_vfs; i++)
1585 pdn->pe_num_map[i] = IODA_INVALID_PE;
1586
Wei Yang781a8682015-03-25 16:23:57 +08001587 /* Calculate available PE for required VFs */
Wei Yangbe283ee2015-10-22 09:22:19 +08001588 if (pdn->m64_single_mode) {
1589 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001590 pe = pnv_ioda_alloc_pe(phb);
1591 if (!pe) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001592 ret = -EBUSY;
1593 goto m64_failed;
1594 }
Gavin Shan1e916772016-05-03 15:41:36 +10001595
1596 pdn->pe_num_map[i] = pe->pe_number;
Wei Yangbe283ee2015-10-22 09:22:19 +08001597 }
1598 } else {
1599 mutex_lock(&phb->ioda.pe_alloc_mutex);
1600 *pdn->pe_num_map = bitmap_find_next_zero_area(
Gavin Shan92b8f132016-05-03 15:41:24 +10001601 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
Wei Yangbe283ee2015-10-22 09:22:19 +08001602 0, num_vfs, 0);
Gavin Shan92b8f132016-05-03 15:41:24 +10001603 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001604 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1605 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1606 kfree(pdn->pe_num_map);
1607 return -EBUSY;
1608 }
1609 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001610 mutex_unlock(&phb->ioda.pe_alloc_mutex);
Wei Yang781a8682015-03-25 16:23:57 +08001611 }
Wei Yang781a8682015-03-25 16:23:57 +08001612 pdn->num_vfs = num_vfs;
Wei Yang781a8682015-03-25 16:23:57 +08001613
1614 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001615 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001616 if (ret) {
1617 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1618 goto m64_failed;
1619 }
1620
1621 /*
1622 * When using one M64 BAR to map one IOV BAR, we need to shift
1623 * the IOV BAR according to the PE# allocated to the VFs.
1624 * Otherwise, the PE# for the VF will conflict with others.
1625 */
Wei Yangee8222f2015-10-22 09:22:16 +08001626 if (!pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001627 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
Wei Yang02639b02015-03-25 16:23:59 +08001628 if (ret)
1629 goto m64_failed;
1630 }
Wei Yang781a8682015-03-25 16:23:57 +08001631 }
1632
1633 /* Setup VF PEs */
1634 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1635
1636 return 0;
1637
1638m64_failed:
Wei Yangbe283ee2015-10-22 09:22:19 +08001639 if (pdn->m64_single_mode) {
1640 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001641 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1642 continue;
1643
1644 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1645 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001646 }
1647 } else
1648 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1649
1650 /* Releasing pe_num_map */
1651 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001652
1653 return ret;
1654}
1655
Gavin Shana8b2f822015-03-25 16:23:52 +08001656int pcibios_sriov_disable(struct pci_dev *pdev)
1657{
Wei Yang781a8682015-03-25 16:23:57 +08001658 pnv_pci_sriov_disable(pdev);
1659
Gavin Shana8b2f822015-03-25 16:23:52 +08001660 /* Release PCI data */
1661 remove_dev_pci_data(pdev);
1662 return 0;
1663}
1664
1665int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1666{
1667 /* Allocate PCI data */
1668 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001669
Wei Yangee8222f2015-10-22 09:22:16 +08001670 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001671}
1672#endif /* CONFIG_PCI_IOV */
1673
Gavin Shan959c9bd2013-04-25 19:21:02 +00001674static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001675{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001676 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001677 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001678
Gavin Shan959c9bd2013-04-25 19:21:02 +00001679 /*
1680 * The function can be called while the PE#
1681 * hasn't been assigned. Do nothing for the
1682 * case.
1683 */
1684 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1685 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001686
Gavin Shan959c9bd2013-04-25 19:21:02 +00001687 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001688 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001689 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001690 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001691 /*
1692 * Note: iommu_add_device() will fail here as
1693 * for physical PE: the device is already added by now;
1694 * for virtual PE: sysfs entries are not ready yet and
1695 * tce_iommu_bus_notifier will add the device to a group later.
1696 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001697}
1698
Daniel Axtens763d2d82015-04-28 15:12:07 +10001699static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001700{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001701 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1702 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001703 struct pci_dn *pdn = pci_get_pdn(pdev);
1704 struct pnv_ioda_pe *pe;
1705 uint64_t top;
1706 bool bypass = false;
1707
1708 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1709 return -ENODEV;;
1710
1711 pe = &phb->ioda.pe_array[pdn->pe_number];
1712 if (pe->tce_bypass_enabled) {
1713 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1714 bypass = (dma_mask >= top);
1715 }
1716
1717 if (bypass) {
1718 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1719 set_dma_ops(&pdev->dev, &dma_direct_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001720 } else {
1721 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1722 set_dma_ops(&pdev->dev, &dma_iommu_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001723 }
Brian W Harta32305b2014-07-31 14:24:37 -05001724 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001725
1726 /* Update peer npu devices */
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10001727 pnv_npu_try_dma_set_bypass(pdev, bypass);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001728
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001729 return 0;
1730}
1731
Andrew Donnellan535229822015-08-07 13:45:54 +10001732static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001733{
Andrew Donnellan535229822015-08-07 13:45:54 +10001734 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1735 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001736 struct pci_dn *pdn = pci_get_pdn(pdev);
1737 struct pnv_ioda_pe *pe;
1738 u64 end, mask;
1739
1740 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1741 return 0;
1742
1743 pe = &phb->ioda.pe_array[pdn->pe_number];
1744 if (!pe->tce_bypass_enabled)
1745 return __dma_get_required_mask(&pdev->dev);
1746
1747
1748 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1749 mask = 1ULL << (fls64(end) - 1);
1750 mask += mask - 1;
1751
1752 return mask;
1753}
1754
Gavin Shandff4a392014-07-15 17:00:55 +10001755static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001756 struct pci_bus *bus)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001757{
1758 struct pci_dev *dev;
1759
1760 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001761 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +10001762 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001763 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001764
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001765 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001766 pnv_ioda_setup_bus_dma(pe, dev->subordinate);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001767 }
1768}
1769
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001770static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1771 bool real_mode)
1772{
1773 return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1774 (phb->regs + 0x210);
1775}
1776
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001777static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001778 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001779{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001780 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1781 &tbl->it_group_list, struct iommu_table_group_link,
1782 next);
1783 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001784 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001785 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001786 unsigned long start, end, inc;
1787
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001788 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1789 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1790 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001791
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001792 /* p7ioc-style invalidation, 2 TCEs per write */
1793 start |= (1ull << 63);
1794 end |= (1ull << 63);
1795 inc = 16;
Gavin Shan4cce9552013-04-25 19:21:00 +00001796 end |= inc - 1; /* round up end to be different than start */
1797
1798 mb(); /* Ensure above stores are visible */
1799 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001800 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001801 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001802 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001803 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001804 start += inc;
1805 }
1806
1807 /*
1808 * The iommu layer will do another mb() for us on build()
1809 * and we don't care on free()
1810 */
1811}
1812
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001813static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1814 long npages, unsigned long uaddr,
1815 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001816 unsigned long attrs)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001817{
1818 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1819 attrs);
1820
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001821 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001822 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001823
1824 return ret;
1825}
1826
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001827#ifdef CONFIG_IOMMU_API
1828static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
1829 unsigned long *hpa, enum dma_data_direction *direction)
1830{
1831 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1832
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001833 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001834 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001835
1836 return ret;
1837}
1838#endif
1839
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001840static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1841 long npages)
1842{
1843 pnv_tce_free(tbl, index, npages);
1844
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001845 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001846}
1847
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001848static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001849 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001850#ifdef CONFIG_IOMMU_API
1851 .exchange = pnv_ioda1_tce_xchg,
1852#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001853 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001854 .get = pnv_tce_get,
1855};
1856
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001857#define PHB3_TCE_KILL_INVAL_ALL PPC_BIT(0)
1858#define PHB3_TCE_KILL_INVAL_PE PPC_BIT(1)
1859#define PHB3_TCE_KILL_INVAL_ONE PPC_BIT(2)
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10001860
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001861void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001862{
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001863 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001864 const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001865
1866 mb(); /* Ensure previous TCE table stores are visible */
1867 if (rm)
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001868 __raw_rm_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001869 else
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001870 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001871}
1872
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001873static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001874{
1875 /* 01xb - invalidate TCEs that match the specified PE# */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001876 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001877 unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001878
1879 mb(); /* Ensure above stores are visible */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001880 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001881}
1882
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001883static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
1884 unsigned shift, unsigned long index,
1885 unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00001886{
Alexey Kardashevskiy4d902192016-08-03 18:40:45 +10001887 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001888 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00001889
1890 /* We'll invalidate DMA address in PE scope */
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001891 start = PHB3_TCE_KILL_INVAL_ONE;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001892 start |= (pe->pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00001893 end = start;
1894
1895 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001896 start |= (index << shift);
1897 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001898 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00001899 mb();
1900
1901 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001902 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001903 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001904 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001905 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001906 start += inc;
1907 }
1908}
1909
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001910static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
1911{
1912 struct pnv_phb *phb = pe->phb;
1913
1914 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1915 pnv_pci_phb3_tce_invalidate_pe(pe);
1916 else
1917 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
1918 pe->pe_number, 0, 0, 0);
1919}
1920
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001921static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
1922 unsigned long index, unsigned long npages, bool rm)
1923{
1924 struct iommu_table_group_link *tgl;
1925
1926 list_for_each_entry_rcu(tgl, &tbl->it_group_list, next) {
1927 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1928 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001929 struct pnv_phb *phb = pe->phb;
1930 unsigned int shift = tbl->it_page_shift;
1931
1932 if (phb->type == PNV_PHB_NPU) {
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001933 /*
1934 * The NVLink hardware does not support TCE kill
1935 * per TCE entry so we have to invalidate
1936 * the entire cache for it.
1937 */
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001938 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10001939 continue;
1940 }
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001941 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1942 pnv_pci_phb3_tce_invalidate(pe, rm, shift,
1943 index, npages);
1944 else if (rm)
1945 opal_rm_pci_tce_kill(phb->opal_id,
1946 OPAL_PCI_TCE_KILL_PAGES,
1947 pe->pe_number, 1u << shift,
1948 index << shift, npages);
1949 else
1950 opal_pci_tce_kill(phb->opal_id,
1951 OPAL_PCI_TCE_KILL_PAGES,
1952 pe->pe_number, 1u << shift,
1953 index << shift, npages);
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001954 }
1955}
1956
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001957static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
1958 long npages, unsigned long uaddr,
1959 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001960 unsigned long attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00001961{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001962 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1963 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00001964
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001965 if (!ret)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001966 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
1967
1968 return ret;
1969}
1970
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001971#ifdef CONFIG_IOMMU_API
1972static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
1973 unsigned long *hpa, enum dma_data_direction *direction)
1974{
1975 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1976
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001977 if (!ret)
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001978 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
1979
1980 return ret;
1981}
1982#endif
1983
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001984static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
1985 long npages)
1986{
1987 pnv_tce_free(tbl, index, npages);
1988
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001989 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00001990}
1991
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10001992static void pnv_ioda2_table_free(struct iommu_table *tbl)
1993{
1994 pnv_pci_ioda2_table_free_pages(tbl);
1995 iommu_free_table(tbl, "pnv");
1996}
1997
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001998static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001999 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002000#ifdef CONFIG_IOMMU_API
2001 .exchange = pnv_ioda2_tce_xchg,
2002#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002003 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002004 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002005 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002006};
2007
Gavin Shan801846d2016-05-03 15:41:34 +10002008static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2009{
2010 unsigned int *weight = (unsigned int *)data;
2011
2012 /* This is quite simplistic. The "base" weight of a device
2013 * is 10. 0 means no DMA is to be accounted for it.
2014 */
2015 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2016 return 0;
2017
2018 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2019 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2020 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2021 *weight += 3;
2022 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2023 *weight += 15;
2024 else
2025 *weight += 10;
2026
2027 return 0;
2028}
2029
2030static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2031{
2032 unsigned int weight = 0;
2033
2034 /* SRIOV VF has same DMA32 weight as its PF */
2035#ifdef CONFIG_PCI_IOV
2036 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2037 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2038 return weight;
2039 }
2040#endif
2041
2042 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2043 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2044 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2045 struct pci_dev *pdev;
2046
2047 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2048 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2049 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2050 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2051 }
2052
2053 return weight;
2054}
2055
Gavin Shanb30d9362016-05-03 15:41:32 +10002056static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
Gavin Shan2b923ed2016-05-05 12:04:16 +10002057 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002058{
2059
2060 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002061 struct iommu_table *tbl;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002062 unsigned int weight, total_weight = 0;
2063 unsigned int tce32_segsz, base, segs, avail, i;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002064 int64_t rc;
2065 void *addr;
2066
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002067 /* XXX FIXME: Handle 64-bit only DMA devices */
2068 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2069 /* XXX FIXME: Allocate multi-level tables on PHB3 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002070 weight = pnv_pci_ioda_pe_dma_weight(pe);
2071 if (!weight)
2072 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002073
Gavin Shan2b923ed2016-05-05 12:04:16 +10002074 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2075 &total_weight);
2076 segs = (weight * phb->ioda.dma32_count) / total_weight;
2077 if (!segs)
2078 segs = 1;
2079
2080 /*
2081 * Allocate contiguous DMA32 segments. We begin with the expected
2082 * number of segments. With one more attempt, the number of DMA32
2083 * segments to be allocated is decreased by one until one segment
2084 * is allocated successfully.
2085 */
2086 do {
2087 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2088 for (avail = 0, i = base; i < base + segs; i++) {
2089 if (phb->ioda.dma32_segmap[i] ==
2090 IODA_INVALID_PE)
2091 avail++;
2092 }
2093
2094 if (avail == segs)
2095 goto found;
2096 }
2097 } while (--segs);
2098
2099 if (!segs) {
2100 pe_warn(pe, "No available DMA32 segments\n");
2101 return;
2102 }
2103
2104found:
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002105 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002106 iommu_register_group(&pe->table_group, phb->hose->global_number,
2107 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002108 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002109
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002110 /* Grab a 32-bit TCE table */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002111 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2112 weight, total_weight, base, segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002113 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
Gavin Shanacce9712016-05-03 15:41:33 +10002114 base * PNV_IODA1_DMA32_SEGSIZE,
2115 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002116
2117 /* XXX Currently, we allocate one big contiguous table for the
2118 * TCEs. We only really need one chunk per 256M of TCE space
2119 * (ie per segment) but that's an optimization for later, it
2120 * requires some added smarts with our get/put_tce implementation
Gavin Shanacce9712016-05-03 15:41:33 +10002121 *
2122 * Each TCE page is 4KB in size and each TCE entry occupies 8
2123 * bytes
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002124 */
Gavin Shanacce9712016-05-03 15:41:33 +10002125 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002126 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
Gavin Shanacce9712016-05-03 15:41:33 +10002127 get_order(tce32_segsz * segs));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002128 if (!tce_mem) {
2129 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2130 goto fail;
2131 }
2132 addr = page_address(tce_mem);
Gavin Shanacce9712016-05-03 15:41:33 +10002133 memset(addr, 0, tce32_segsz * segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002134
2135 /* Configure HW */
2136 for (i = 0; i < segs; i++) {
2137 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2138 pe->pe_number,
2139 base + i, 1,
Gavin Shanacce9712016-05-03 15:41:33 +10002140 __pa(addr) + tce32_segsz * i,
2141 tce32_segsz, IOMMU_PAGE_SIZE_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002142 if (rc) {
2143 pe_err(pe, " Failed to configure 32-bit TCE table,"
2144 " err %ld\n", rc);
2145 goto fail;
2146 }
2147 }
2148
Gavin Shan2b923ed2016-05-05 12:04:16 +10002149 /* Setup DMA32 segment mapping */
2150 for (i = base; i < base + segs; i++)
2151 phb->ioda.dma32_segmap[i] = pe->pe_number;
2152
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002153 /* Setup linux iommu table */
Gavin Shanacce9712016-05-03 15:41:33 +10002154 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2155 base * PNV_IODA1_DMA32_SEGSIZE,
2156 IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002157
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002158 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002159 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2160 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002161 iommu_init_table(tbl, phb->hose->node);
2162
Wei Yang781a8682015-03-25 16:23:57 +08002163 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002164 /*
2165 * Setting table base here only for carrying iommu_group
2166 * further down to let iommu_add_device() do the job.
2167 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2168 */
2169 set_iommu_table_base(&pe->pdev->dev, tbl);
2170 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002171 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10002172 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10002173
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002174 return;
2175 fail:
2176 /* XXX Failure: Try to fallback to 64-bit only ? */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002177 if (tce_mem)
Gavin Shanacce9712016-05-03 15:41:33 +10002178 __free_pages(tce_mem, get_order(tce32_segsz * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002179 if (tbl) {
2180 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
2181 iommu_free_table(tbl, "pnv");
2182 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002183}
2184
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002185static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2186 int num, struct iommu_table *tbl)
2187{
2188 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2189 table_group);
2190 struct pnv_phb *phb = pe->phb;
2191 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002192 const unsigned long size = tbl->it_indirect_levels ?
2193 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002194 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2195 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2196
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002197 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002198 start_addr, start_addr + win_size - 1,
2199 IOMMU_PAGE_SIZE(tbl));
2200
2201 /*
2202 * Map TCE table through TVT. The TVE index is the PE number
2203 * shifted by 1 bit for 32-bits DMA space.
2204 */
2205 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2206 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002207 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002208 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002209 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002210 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002211 IOMMU_PAGE_SIZE(tbl));
2212 if (rc) {
2213 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2214 return rc;
2215 }
2216
2217 pnv_pci_link_table_and_group(phb->hose->node, num,
2218 tbl, &pe->table_group);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002219 pnv_pci_phb3_tce_invalidate_pe(pe);
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002220
2221 return 0;
2222}
2223
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002224static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002225{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002226 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2227 int64_t rc;
2228
2229 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2230 if (enable) {
2231 phys_addr_t top = memblock_end_of_DRAM();
2232
2233 top = roundup_pow_of_two(top);
2234 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2235 pe->pe_number,
2236 window_id,
2237 pe->tce_bypass_base,
2238 top);
2239 } else {
2240 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2241 pe->pe_number,
2242 window_id,
2243 pe->tce_bypass_base,
2244 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002245 }
2246 if (rc)
2247 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2248 else
2249 pe->tce_bypass_enabled = enable;
2250}
2251
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002252static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2253 __u32 page_shift, __u64 window_size, __u32 levels,
2254 struct iommu_table *tbl);
2255
2256static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2257 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2258 struct iommu_table **ptbl)
2259{
2260 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2261 table_group);
2262 int nid = pe->phb->hose->node;
2263 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2264 long ret;
2265 struct iommu_table *tbl;
2266
2267 tbl = pnv_pci_table_alloc(nid);
2268 if (!tbl)
2269 return -ENOMEM;
2270
2271 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2272 bus_offset, page_shift, window_size,
2273 levels, tbl);
2274 if (ret) {
2275 iommu_free_table(tbl, "pnv");
2276 return ret;
2277 }
2278
2279 tbl->it_ops = &pnv_ioda2_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002280
2281 *ptbl = tbl;
2282
2283 return 0;
2284}
2285
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002286static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2287{
2288 struct iommu_table *tbl = NULL;
2289 long rc;
2290
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002291 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002292 * crashkernel= specifies the kdump kernel's maximum memory at
2293 * some offset and there is no guaranteed the result is a power
2294 * of 2, which will cause errors later.
2295 */
2296 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2297
2298 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002299 * In memory constrained environments, e.g. kdump kernel, the
2300 * DMA window can be larger than available memory, which will
2301 * cause errors later.
2302 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002303 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002304
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002305 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2306 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002307 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002308 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2309 if (rc) {
2310 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2311 rc);
2312 return rc;
2313 }
2314
2315 iommu_init_table(tbl, pe->phb->hose->node);
2316
2317 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2318 if (rc) {
2319 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2320 rc);
2321 pnv_ioda2_table_free(tbl);
2322 return rc;
2323 }
2324
2325 if (!pnv_iommu_bypass_disabled)
2326 pnv_pci_ioda2_set_bypass(pe, true);
2327
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002328 /*
2329 * Setting table base here only for carrying iommu_group
2330 * further down to let iommu_add_device() do the job.
2331 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2332 */
2333 if (pe->flags & PNV_IODA_PE_DEV)
2334 set_iommu_table_base(&pe->pdev->dev, tbl);
2335
2336 return 0;
2337}
2338
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002339#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2340static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2341 int num)
2342{
2343 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2344 table_group);
2345 struct pnv_phb *phb = pe->phb;
2346 long ret;
2347
2348 pe_info(pe, "Removing DMA window #%d\n", num);
2349
2350 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2351 (pe->pe_number << 1) + num,
2352 0/* levels */, 0/* table address */,
2353 0/* table size */, 0/* page size */);
2354 if (ret)
2355 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2356 else
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002357 pnv_pci_phb3_tce_invalidate_pe(pe);
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002358
2359 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2360
2361 return ret;
2362}
2363#endif
2364
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002365#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002366static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2367 __u64 window_size, __u32 levels)
2368{
2369 unsigned long bytes = 0;
2370 const unsigned window_shift = ilog2(window_size);
2371 unsigned entries_shift = window_shift - page_shift;
2372 unsigned table_shift = entries_shift + 3;
2373 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2374 unsigned long direct_table_size;
2375
2376 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
2377 (window_size > memory_hotplug_max()) ||
2378 !is_power_of_2(window_size))
2379 return 0;
2380
2381 /* Calculate a direct table size from window_size and levels */
2382 entries_shift = (entries_shift + levels - 1) / levels;
2383 table_shift = entries_shift + 3;
2384 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2385 direct_table_size = 1UL << table_shift;
2386
2387 for ( ; levels; --levels) {
2388 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2389
2390 tce_table_size /= direct_table_size;
2391 tce_table_size <<= 3;
2392 tce_table_size = _ALIGN_UP(tce_table_size, direct_table_size);
2393 }
2394
2395 return bytes;
2396}
2397
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002398static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002399{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002400 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2401 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002402 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2403 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002404
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002405 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002406 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
2407 pnv_ioda2_table_free(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002408}
2409
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002410static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2411{
2412 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2413 table_group);
2414
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002415 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002416}
2417
2418static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002419 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002420 .create_table = pnv_pci_ioda2_create_table,
2421 .set_window = pnv_pci_ioda2_set_window,
2422 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002423 .take_ownership = pnv_ioda2_take_ownership,
2424 .release_ownership = pnv_ioda2_release_ownership,
2425};
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002426
2427static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2428{
2429 struct pci_controller *hose;
2430 struct pnv_phb *phb;
2431 struct pnv_ioda_pe **ptmppe = opaque;
2432 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2433 struct pci_dn *pdn = pci_get_pdn(pdev);
2434
2435 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2436 return 0;
2437
2438 hose = pci_bus_to_host(pdev->bus);
2439 phb = hose->private_data;
2440 if (phb->type != PNV_PHB_NPU)
2441 return 0;
2442
2443 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2444
2445 return 1;
2446}
2447
2448/*
2449 * This returns PE of associated NPU.
2450 * This assumes that NPU is in the same IOMMU group with GPU and there is
2451 * no other PEs.
2452 */
2453static struct pnv_ioda_pe *gpe_table_group_to_npe(
2454 struct iommu_table_group *table_group)
2455{
2456 struct pnv_ioda_pe *npe = NULL;
2457 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2458 gpe_table_group_to_npe_cb);
2459
2460 BUG_ON(!ret || !npe);
2461
2462 return npe;
2463}
2464
2465static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2466 int num, struct iommu_table *tbl)
2467{
2468 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2469
2470 if (ret)
2471 return ret;
2472
2473 ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2474 if (ret)
2475 pnv_pci_ioda2_unset_window(table_group, num);
2476
2477 return ret;
2478}
2479
2480static long pnv_pci_ioda2_npu_unset_window(
2481 struct iommu_table_group *table_group,
2482 int num)
2483{
2484 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2485
2486 if (ret)
2487 return ret;
2488
2489 return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2490}
2491
2492static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2493{
2494 /*
2495 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2496 * the iommu_table if 32bit DMA is enabled.
2497 */
2498 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2499 pnv_ioda2_take_ownership(table_group);
2500}
2501
2502static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2503 .get_table_size = pnv_pci_ioda2_get_table_size,
2504 .create_table = pnv_pci_ioda2_create_table,
2505 .set_window = pnv_pci_ioda2_npu_set_window,
2506 .unset_window = pnv_pci_ioda2_npu_unset_window,
2507 .take_ownership = pnv_ioda2_npu_take_ownership,
2508 .release_ownership = pnv_ioda2_release_ownership,
2509};
2510
2511static void pnv_pci_ioda_setup_iommu_api(void)
2512{
2513 struct pci_controller *hose, *tmp;
2514 struct pnv_phb *phb;
2515 struct pnv_ioda_pe *pe, *gpe;
2516
2517 /*
2518 * Now we have all PHBs discovered, time to add NPU devices to
2519 * the corresponding IOMMU groups.
2520 */
2521 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2522 phb = hose->private_data;
2523
2524 if (phb->type != PNV_PHB_NPU)
2525 continue;
2526
2527 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2528 gpe = pnv_pci_npu_setup_iommu(pe);
2529 if (gpe)
2530 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2531 }
2532 }
2533}
2534#else /* !CONFIG_IOMMU_API */
2535static void pnv_pci_ioda_setup_iommu_api(void) { };
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002536#endif
2537
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002538static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2539 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002540 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002541{
2542 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002543 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002544 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002545 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2546 unsigned entries = 1UL << (shift - 3);
2547 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002548
2549 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2550 if (!tce_mem) {
2551 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2552 return NULL;
2553 }
2554 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002555 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002556 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002557
2558 --levels;
2559 if (!levels) {
2560 *current_offset += allocated;
2561 return addr;
2562 }
2563
2564 for (i = 0; i < entries; ++i) {
2565 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002566 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002567 if (!tmp)
2568 break;
2569
2570 addr[i] = cpu_to_be64(__pa(tmp) |
2571 TCE_PCI_READ | TCE_PCI_WRITE);
2572
2573 if (*current_offset >= limit)
2574 break;
2575 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002576
2577 return addr;
2578}
2579
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002580static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2581 unsigned long size, unsigned level);
2582
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002583static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002584 __u32 page_shift, __u64 window_size, __u32 levels,
2585 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002586{
2587 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002588 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002589 const unsigned window_shift = ilog2(window_size);
2590 unsigned entries_shift = window_shift - page_shift;
2591 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2592 const unsigned long tce_table_size = 1UL << table_shift;
2593
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002594 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2595 return -EINVAL;
2596
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002597 if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2598 return -EINVAL;
2599
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002600 /* Adjust direct table size from window_size and levels */
2601 entries_shift = (entries_shift + levels - 1) / levels;
2602 level_shift = entries_shift + 3;
2603 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2604
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002605 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002606 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002607 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002608
2609 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002610 if (!addr)
2611 return -ENOMEM;
2612
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002613 /*
2614 * First level was allocated but some lower level failed as
2615 * we did not allocate as much as we wanted,
2616 * release partially allocated table.
2617 */
2618 if (offset < tce_table_size) {
2619 pnv_pci_ioda2_table_do_free_pages(addr,
2620 1ULL << (level_shift - 3), levels - 1);
2621 return -ENOMEM;
2622 }
2623
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002624 /* Setup linux iommu table */
2625 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2626 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002627 tbl->it_level_size = 1ULL << (level_shift - 3);
2628 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002629 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002630
2631 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2632 window_size, tce_table_size, bus_offset);
2633
2634 return 0;
2635}
2636
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002637static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2638 unsigned long size, unsigned level)
2639{
2640 const unsigned long addr_ul = (unsigned long) addr &
2641 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2642
2643 if (level) {
2644 long i;
2645 u64 *tmp = (u64 *) addr_ul;
2646
2647 for (i = 0; i < size; ++i) {
2648 unsigned long hpa = be64_to_cpu(tmp[i]);
2649
2650 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2651 continue;
2652
2653 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2654 level - 1);
2655 }
2656 }
2657
2658 free_pages(addr_ul, get_order(size << 3));
2659}
2660
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002661static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2662{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002663 const unsigned long size = tbl->it_indirect_levels ?
2664 tbl->it_level_size : tbl->it_size;
2665
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002666 if (!tbl->it_size)
2667 return;
2668
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002669 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2670 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002671}
2672
Gavin Shan373f5652013-04-25 19:21:01 +00002673static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2674 struct pnv_ioda_pe *pe)
2675{
Gavin Shan373f5652013-04-25 19:21:01 +00002676 int64_t rc;
2677
Gavin Shanccd1c192016-05-20 16:41:31 +10002678 if (!pnv_pci_ioda_pe_dma_weight(pe))
2679 return;
2680
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002681 /* TVE #1 is selected by PCI address bit 59 */
2682 pe->tce_bypass_base = 1ull << 59;
2683
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002684 iommu_register_group(&pe->table_group, phb->hose->global_number,
2685 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002686
Gavin Shan373f5652013-04-25 19:21:01 +00002687 /* The PE will reserve all possible 32-bits space */
Gavin Shan373f5652013-04-25 19:21:01 +00002688 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002689 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002690
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002691 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002692 pe->table_group.tce32_start = 0;
2693 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2694 pe->table_group.max_dynamic_windows_supported =
2695 IOMMU_TABLE_GROUP_MAX_TABLES;
2696 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2697 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002698#ifdef CONFIG_IOMMU_API
2699 pe->table_group.ops = &pnv_pci_ioda2_ops;
2700#endif
2701
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002702 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan801846d2016-05-03 15:41:34 +10002703 if (rc)
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002704 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002705
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002706 if (pe->flags & PNV_IODA_PE_DEV)
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002707 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002708 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10002709 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Gavin Shan373f5652013-04-25 19:21:01 +00002710}
2711
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002712#ifdef CONFIG_PCI_MSI
Gavin Shan137436c2013-04-25 19:20:59 +00002713static void pnv_ioda2_msi_eoi(struct irq_data *d)
2714{
2715 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2716 struct irq_chip *chip = irq_data_get_irq_chip(d);
2717 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2718 ioda.irq_chip);
2719 int64_t rc;
2720
2721 rc = opal_pci_msi_eoi(phb->opal_id, hw_irq);
2722 WARN_ON_ONCE(rc);
2723
2724 icp_native_eoi(d);
2725}
2726
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002727
Ian Munsief4568342016-07-14 07:17:00 +10002728void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002729{
2730 struct irq_data *idata;
2731 struct irq_chip *ichip;
2732
Benjamin Herrenschmidtfb111332016-07-08 16:37:09 +10002733 /* The MSI EOI OPAL call is only needed on PHB3 */
2734 if (phb->model != PNV_PHB_MODEL_PHB3)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002735 return;
2736
2737 if (!phb->ioda.irq_chip_init) {
2738 /*
2739 * First time we setup an MSI IRQ, we need to setup the
2740 * corresponding IRQ chip to route correctly.
2741 */
2742 idata = irq_get_irq_data(virq);
2743 ichip = irq_data_get_irq_chip(idata);
2744 phb->ioda.irq_chip_init = 1;
2745 phb->ioda.irq_chip = *ichip;
2746 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2747 }
2748 irq_set_chip(virq, &phb->ioda.irq_chip);
2749}
2750
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002751static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00002752 unsigned int hwirq, unsigned int virq,
2753 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002754{
2755 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2756 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002757 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002758 int rc;
2759
2760 /* No PE assigned ? bail out ... no MSI for you ! */
2761 if (pe == NULL)
2762 return -ENXIO;
2763
2764 /* Check if we have an MVE */
2765 if (pe->mve_number < 0)
2766 return -ENXIO;
2767
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002768 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11002769 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002770 is_64 = 0;
2771
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002772 /* Assign XIVE to PE */
2773 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2774 if (rc) {
2775 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2776 pci_name(dev), rc, xive_num);
2777 return -EIO;
2778 }
2779
2780 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002781 __be64 addr64;
2782
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002783 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2784 &addr64, &data);
2785 if (rc) {
2786 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2787 pci_name(dev), rc);
2788 return -EIO;
2789 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002790 msg->address_hi = be64_to_cpu(addr64) >> 32;
2791 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002792 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002793 __be32 addr32;
2794
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002795 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2796 &addr32, &data);
2797 if (rc) {
2798 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2799 pci_name(dev), rc);
2800 return -EIO;
2801 }
2802 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002803 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002804 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002805 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002806
Ian Munsief4568342016-07-14 07:17:00 +10002807 pnv_set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00002808
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002809 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
2810 " address=%x_%08x data=%x PE# %d\n",
2811 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2812 msg->address_hi, msg->address_lo, data, pe->pe_number);
2813
2814 return 0;
2815}
2816
2817static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2818{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002819 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002820 const __be32 *prop = of_get_property(phb->hose->dn,
2821 "ibm,opal-msi-ranges", NULL);
2822 if (!prop) {
2823 /* BML Fallback */
2824 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2825 }
2826 if (!prop)
2827 return;
2828
2829 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002830 count = be32_to_cpup(prop + 1);
2831 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002832 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2833 phb->hose->global_number);
2834 return;
2835 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002836
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002837 phb->msi_setup = pnv_pci_ioda_msi_setup;
2838 phb->msi32_support = 1;
2839 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002840 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002841}
2842#else
2843static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
2844#endif /* CONFIG_PCI_MSI */
2845
Wei Yang6e628c72015-03-25 16:23:55 +08002846#ifdef CONFIG_PCI_IOV
2847static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
2848{
Wei Yangf2dd0af2015-10-22 09:22:17 +08002849 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
2850 struct pnv_phb *phb = hose->private_data;
2851 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
Wei Yang6e628c72015-03-25 16:23:55 +08002852 struct resource *res;
2853 int i;
Wei Yangdfcc8d42015-10-22 09:22:18 +08002854 resource_size_t size, total_vf_bar_sz;
Wei Yang6e628c72015-03-25 16:23:55 +08002855 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08002856 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08002857
2858 if (!pdev->is_physfn || pdev->is_added)
2859 return;
2860
Wei Yang6e628c72015-03-25 16:23:55 +08002861 pdn = pci_get_pdn(pdev);
2862 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08002863 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08002864
Wei Yang5b88ec22015-03-25 16:23:58 +08002865 total_vfs = pci_sriov_get_totalvfs(pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10002866 mul = phb->ioda.total_pe_num;
Wei Yangdfcc8d42015-10-22 09:22:18 +08002867 total_vf_bar_sz = 0;
Wei Yang5b88ec22015-03-25 16:23:58 +08002868
2869 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2870 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2871 if (!res->flags || res->parent)
2872 continue;
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10002873 if (!pnv_pci_is_m64(phb, res)) {
Wei Yangb0331852015-10-22 09:22:14 +08002874 dev_warn(&pdev->dev, "Don't support SR-IOV with"
2875 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08002876 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08002877 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08002878 }
2879
Wei Yangdfcc8d42015-10-22 09:22:18 +08002880 total_vf_bar_sz += pci_iov_resource_size(pdev,
2881 i + PCI_IOV_RESOURCES);
Wei Yang5b88ec22015-03-25 16:23:58 +08002882
Wei Yangf2dd0af2015-10-22 09:22:17 +08002883 /*
2884 * If bigger than quarter of M64 segment size, just round up
2885 * power of two.
2886 *
2887 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
2888 * with other devices, IOV BAR size is expanded to be
2889 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
2890 * segment size , the expanded size would equal to half of the
2891 * whole M64 space size, which will exhaust the M64 Space and
2892 * limit the system flexibility. This is a design decision to
2893 * set the boundary to quarter of the M64 segment size.
2894 */
Wei Yangdfcc8d42015-10-22 09:22:18 +08002895 if (total_vf_bar_sz > gate) {
Wei Yang5b88ec22015-03-25 16:23:58 +08002896 mul = roundup_pow_of_two(total_vfs);
Wei Yangdfcc8d42015-10-22 09:22:18 +08002897 dev_info(&pdev->dev,
2898 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
2899 total_vf_bar_sz, gate, mul);
Wei Yangee8222f2015-10-22 09:22:16 +08002900 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08002901 break;
2902 }
2903 }
2904
Wei Yang6e628c72015-03-25 16:23:55 +08002905 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2906 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2907 if (!res->flags || res->parent)
2908 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08002909
Wei Yang6e628c72015-03-25 16:23:55 +08002910 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08002911 /*
2912 * On PHB3, the minimum size alignment of M64 BAR in single
2913 * mode is 32MB.
2914 */
2915 if (pdn->m64_single_mode && (size < SZ_32M))
2916 goto truncate_iov;
2917 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08002918 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08002919 dev_dbg(&pdev->dev, " %pR\n", res);
2920 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08002921 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08002922 }
Wei Yang5b88ec22015-03-25 16:23:58 +08002923 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08002924
2925 return;
2926
2927truncate_iov:
2928 /* To save MMIO space, IOV BAR is truncated. */
2929 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2930 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2931 res->flags = 0;
2932 res->end = res->start - 1;
2933 }
Wei Yang6e628c72015-03-25 16:23:55 +08002934}
2935#endif /* CONFIG_PCI_IOV */
2936
Gavin Shan23e79422016-05-03 15:41:27 +10002937static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
2938 struct resource *res)
2939{
2940 struct pnv_phb *phb = pe->phb;
2941 struct pci_bus_region region;
2942 int index;
2943 int64_t rc;
2944
2945 if (!res || !res->flags || res->start > res->end)
2946 return;
2947
2948 if (res->flags & IORESOURCE_IO) {
2949 region.start = res->start - phb->ioda.io_pci_base;
2950 region.end = res->end - phb->ioda.io_pci_base;
2951 index = region.start / phb->ioda.io_segsize;
2952
2953 while (index < phb->ioda.total_pe_num &&
2954 region.start <= region.end) {
2955 phb->ioda.io_segmap[index] = pe->pe_number;
2956 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
2957 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
2958 if (rc != OPAL_SUCCESS) {
2959 pr_err("%s: Error %lld mapping IO segment#%d to PE#%d\n",
2960 __func__, rc, index, pe->pe_number);
2961 break;
2962 }
2963
2964 region.start += phb->ioda.io_segsize;
2965 index++;
2966 }
2967 } else if ((res->flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10002968 !pnv_pci_is_m64(phb, res)) {
Gavin Shan23e79422016-05-03 15:41:27 +10002969 region.start = res->start -
2970 phb->hose->mem_offset[0] -
2971 phb->ioda.m32_pci_base;
2972 region.end = res->end -
2973 phb->hose->mem_offset[0] -
2974 phb->ioda.m32_pci_base;
2975 index = region.start / phb->ioda.m32_segsize;
2976
2977 while (index < phb->ioda.total_pe_num &&
2978 region.start <= region.end) {
2979 phb->ioda.m32_segmap[index] = pe->pe_number;
2980 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
2981 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
2982 if (rc != OPAL_SUCCESS) {
2983 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%d",
2984 __func__, rc, index, pe->pe_number);
2985 break;
2986 }
2987
2988 region.start += phb->ioda.m32_segsize;
2989 index++;
2990 }
2991 }
2992}
2993
Gavin Shan11685be2012-08-20 03:49:16 +00002994/*
2995 * This function is supposed to be called on basis of PE from top
2996 * to bottom style. So the the I/O or MMIO segment assigned to
2997 * parent PE could be overrided by its child PEs if necessary.
2998 */
Gavin Shan23e79422016-05-03 15:41:27 +10002999static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00003000{
Gavin Shan69d733e2016-05-03 15:41:28 +10003001 struct pci_dev *pdev;
Gavin Shan23e79422016-05-03 15:41:27 +10003002 int i;
Gavin Shan11685be2012-08-20 03:49:16 +00003003
3004 /*
3005 * NOTE: We only care PCI bus based PE for now. For PCI
3006 * device based PE, for example SRIOV sensitive VF should
3007 * be figured out later.
3008 */
3009 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3010
Gavin Shan69d733e2016-05-03 15:41:28 +10003011 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3012 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3013 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3014
3015 /*
3016 * If the PE contains all subordinate PCI buses, the
3017 * windows of the child bridges should be mapped to
3018 * the PE as well.
3019 */
3020 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3021 continue;
3022 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3023 pnv_ioda_setup_pe_res(pe,
3024 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3025 }
Gavin Shan11685be2012-08-20 03:49:16 +00003026}
3027
Russell Currey98b665d2016-07-28 15:05:03 +10003028#ifdef CONFIG_DEBUG_FS
3029static int pnv_pci_diag_data_set(void *data, u64 val)
3030{
3031 struct pci_controller *hose;
3032 struct pnv_phb *phb;
3033 s64 ret;
3034
3035 if (val != 1ULL)
3036 return -EINVAL;
3037
3038 hose = (struct pci_controller *)data;
3039 if (!hose || !hose->private_data)
3040 return -ENODEV;
3041
3042 phb = hose->private_data;
3043
3044 /* Retrieve the diag data from firmware */
3045 ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag.blob,
3046 PNV_PCI_DIAG_BUF_SIZE);
3047 if (ret != OPAL_SUCCESS)
3048 return -EIO;
3049
3050 /* Print the diag data to the kernel log */
3051 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag.blob);
3052 return 0;
3053}
3054
3055DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3056 pnv_pci_diag_data_set, "%llu\n");
3057
3058#endif /* CONFIG_DEBUG_FS */
3059
Gavin Shan37c367f2013-06-20 18:13:25 +08003060static void pnv_pci_ioda_create_dbgfs(void)
3061{
3062#ifdef CONFIG_DEBUG_FS
3063 struct pci_controller *hose, *tmp;
3064 struct pnv_phb *phb;
3065 char name[16];
3066
3067 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3068 phb = hose->private_data;
3069
Gavin Shanccd1c192016-05-20 16:41:31 +10003070 /* Notify initialization of PHB done */
3071 phb->initialized = 1;
3072
Gavin Shan37c367f2013-06-20 18:13:25 +08003073 sprintf(name, "PCI%04x", hose->global_number);
3074 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
Russell Currey98b665d2016-07-28 15:05:03 +10003075 if (!phb->dbgfs) {
Gavin Shan37c367f2013-06-20 18:13:25 +08003076 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
3077 __func__, hose->global_number);
Russell Currey98b665d2016-07-28 15:05:03 +10003078 continue;
3079 }
3080
3081 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3082 &pnv_pci_diag_data_fops);
Gavin Shan37c367f2013-06-20 18:13:25 +08003083 }
3084#endif /* CONFIG_DEBUG_FS */
3085}
3086
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003087static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003088{
3089 pnv_pci_ioda_setup_PEs();
Gavin Shanccd1c192016-05-20 16:41:31 +10003090 pnv_pci_ioda_setup_iommu_api();
Gavin Shan37c367f2013-06-20 18:13:25 +08003091 pnv_pci_ioda_create_dbgfs();
3092
Gavin Shane9cc17d2013-06-20 13:21:14 +08003093#ifdef CONFIG_EEH
Gavin Shane9cc17d2013-06-20 13:21:14 +08003094 eeh_init();
Mike Qiudadcd6d2014-06-26 02:58:47 -04003095 eeh_addr_cache_build();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003096#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00003097}
3098
Gavin Shan271fd032012-09-11 16:59:47 -06003099/*
3100 * Returns the alignment for I/O or memory windows for P2P
3101 * bridges. That actually depends on how PEs are segmented.
3102 * For now, we return I/O or M32 segment size for PE sensitive
3103 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3104 * 1MiB for memory) will be returned.
3105 *
3106 * The current PCI bus might be put into one PE, which was
3107 * create against the parent PCI bridge. For that case, we
3108 * needn't enlarge the alignment so that we can save some
3109 * resources.
3110 */
3111static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3112 unsigned long type)
3113{
3114 struct pci_dev *bridge;
3115 struct pci_controller *hose = pci_bus_to_host(bus);
3116 struct pnv_phb *phb = hose->private_data;
3117 int num_pci_bridges = 0;
3118
3119 bridge = bus->self;
3120 while (bridge) {
3121 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3122 num_pci_bridges++;
3123 if (num_pci_bridges >= 2)
3124 return 1;
3125 }
3126
3127 bridge = bridge->bus->self;
3128 }
3129
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003130 /*
3131 * We fall back to M32 if M64 isn't supported. We enforce the M64
3132 * alignment for any 64-bit resource, PCIe doesn't care and
3133 * bridges only do 64-bit prefetchable anyway.
3134 */
3135 if (phb->ioda.m64_segsize && (type & IORESOURCE_MEM_64))
Guo Chao262af552014-07-21 14:42:30 +10003136 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003137 if (type & IORESOURCE_MEM)
3138 return phb->ioda.m32_segsize;
3139
3140 return phb->ioda.io_segsize;
3141}
3142
Gavin Shan40e2a472016-05-20 16:41:33 +10003143/*
3144 * We are updating root port or the upstream port of the
3145 * bridge behind the root port with PHB's windows in order
3146 * to accommodate the changes on required resources during
3147 * PCI (slot) hotplug, which is connected to either root
3148 * port or the downstream ports of PCIe switch behind the
3149 * root port.
3150 */
3151static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3152 unsigned long type)
3153{
3154 struct pci_controller *hose = pci_bus_to_host(bus);
3155 struct pnv_phb *phb = hose->private_data;
3156 struct pci_dev *bridge = bus->self;
3157 struct resource *r, *w;
3158 bool msi_region = false;
3159 int i;
3160
3161 /* Check if we need apply fixup to the bridge's windows */
3162 if (!pci_is_root_bus(bridge->bus) &&
3163 !pci_is_root_bus(bridge->bus->self->bus))
3164 return;
3165
3166 /* Fixup the resources */
3167 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3168 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3169 if (!r->flags || !r->parent)
3170 continue;
3171
3172 w = NULL;
3173 if (r->flags & type & IORESOURCE_IO)
3174 w = &hose->io_resource;
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003175 else if (pnv_pci_is_m64(phb, r) &&
Gavin Shan40e2a472016-05-20 16:41:33 +10003176 (type & IORESOURCE_PREFETCH) &&
3177 phb->ioda.m64_segsize)
3178 w = &hose->mem_resources[1];
3179 else if (r->flags & type & IORESOURCE_MEM) {
3180 w = &hose->mem_resources[0];
3181 msi_region = true;
3182 }
3183
3184 r->start = w->start;
3185 r->end = w->end;
3186
3187 /* The 64KB 32-bits MSI region shouldn't be included in
3188 * the 32-bits bridge window. Otherwise, we can see strange
3189 * issues. One of them is EEH error observed on Garrison.
3190 *
3191 * Exclude top 1MB region which is the minimal alignment of
3192 * 32-bits bridge window.
3193 */
3194 if (msi_region) {
3195 r->end += 0x10000;
3196 r->end -= 0x100000;
3197 }
3198 }
3199}
3200
Gavin Shanccd1c192016-05-20 16:41:31 +10003201static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3202{
3203 struct pci_controller *hose = pci_bus_to_host(bus);
3204 struct pnv_phb *phb = hose->private_data;
3205 struct pci_dev *bridge = bus->self;
3206 struct pnv_ioda_pe *pe;
3207 bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3208
Gavin Shan40e2a472016-05-20 16:41:33 +10003209 /* Extend bridge's windows if necessary */
3210 pnv_pci_fixup_bridge_resources(bus, type);
3211
Gavin Shan63803c32016-05-20 16:41:32 +10003212 /* The PE for root bus should be realized before any one else */
3213 if (!phb->ioda.root_pe_populated) {
3214 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3215 if (pe) {
3216 phb->ioda.root_pe_idx = pe->pe_number;
3217 phb->ioda.root_pe_populated = true;
3218 }
3219 }
3220
Gavin Shanccd1c192016-05-20 16:41:31 +10003221 /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3222 if (list_empty(&bus->devices))
3223 return;
3224
3225 /* Reserve PEs according to used M64 resources */
3226 if (phb->reserve_m64_pe)
3227 phb->reserve_m64_pe(bus, NULL, all);
3228
3229 /*
3230 * Assign PE. We might run here because of partial hotplug.
3231 * For the case, we just pick up the existing PE and should
3232 * not allocate resources again.
3233 */
3234 pe = pnv_ioda_setup_bus_PE(bus, all);
3235 if (!pe)
3236 return;
3237
3238 pnv_ioda_setup_pe_seg(pe);
3239 switch (phb->type) {
3240 case PNV_PHB_IODA1:
3241 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3242 break;
3243 case PNV_PHB_IODA2:
3244 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3245 break;
3246 default:
3247 pr_warn("%s: No DMA for PHB#%d (type %d)\n",
3248 __func__, phb->hose->global_number, phb->type);
3249 }
3250}
3251
Wei Yang5350ab32015-03-25 16:23:56 +08003252#ifdef CONFIG_PCI_IOV
3253static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3254 int resno)
3255{
Wei Yangee8222f2015-10-22 09:22:16 +08003256 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3257 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003258 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003259 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003260
Wei Yang7fbe7a92015-10-22 09:22:15 +08003261 /*
3262 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3263 * SR-IOV. While from hardware perspective, the range mapped by M64
3264 * BAR should be size aligned.
3265 *
Wei Yangee8222f2015-10-22 09:22:16 +08003266 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3267 * powernv-specific hardware restriction is gone. But if just use the
3268 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3269 * in one segment of M64 #15, which introduces the PE conflict between
3270 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3271 * m64_segsize.
3272 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003273 * This function returns the total IOV BAR size if M64 BAR is in
3274 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003275 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3276 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003277 */
Wei Yang5350ab32015-03-25 16:23:56 +08003278 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003279 if (!pdn->vfs_expanded)
3280 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003281 if (pdn->m64_single_mode)
3282 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003283
Wei Yang7fbe7a92015-10-22 09:22:15 +08003284 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003285}
3286#endif /* CONFIG_PCI_IOV */
3287
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003288/* Prevent enabling devices for which we couldn't properly
3289 * assign a PE
3290 */
Ian Munsie4361b032016-07-14 07:17:06 +10003291bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003292{
Gavin Shandb1266c2012-08-20 03:49:18 +00003293 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3294 struct pnv_phb *phb = hose->private_data;
3295 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003296
Gavin Shandb1266c2012-08-20 03:49:18 +00003297 /* The function is probably called while the PEs have
3298 * not be created yet. For example, resource reassignment
3299 * during PCI probe period. We just skip the check if
3300 * PEs isn't ready.
3301 */
3302 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003303 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003304
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003305 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003306 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003307 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003308
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003309 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003310}
3311
Gavin Shanc5f77002016-05-20 16:41:35 +10003312static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3313 int num)
3314{
3315 struct pnv_ioda_pe *pe = container_of(table_group,
3316 struct pnv_ioda_pe, table_group);
3317 struct pnv_phb *phb = pe->phb;
3318 unsigned int idx;
3319 long rc;
3320
3321 pe_info(pe, "Removing DMA window #%d\n", num);
3322 for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3323 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3324 continue;
3325
3326 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3327 idx, 0, 0ul, 0ul, 0ul);
3328 if (rc != OPAL_SUCCESS) {
3329 pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3330 rc, idx);
3331 return rc;
3332 }
3333
3334 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3335 }
3336
3337 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3338 return OPAL_SUCCESS;
3339}
3340
3341static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3342{
3343 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3344 struct iommu_table *tbl = pe->table_group.tables[0];
3345 int64_t rc;
3346
3347 if (!weight)
3348 return;
3349
3350 rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3351 if (rc != OPAL_SUCCESS)
3352 return;
3353
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10003354 pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
Gavin Shanc5f77002016-05-20 16:41:35 +10003355 if (pe->table_group.group) {
3356 iommu_group_put(pe->table_group.group);
3357 WARN_ON(pe->table_group.group);
3358 }
3359
3360 free_pages(tbl->it_base, get_order(tbl->it_size << 3));
3361 iommu_free_table(tbl, "pnv");
3362}
3363
3364static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3365{
3366 struct iommu_table *tbl = pe->table_group.tables[0];
3367 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3368#ifdef CONFIG_IOMMU_API
3369 int64_t rc;
3370#endif
3371
3372 if (!weight)
3373 return;
3374
3375#ifdef CONFIG_IOMMU_API
3376 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3377 if (rc)
3378 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3379#endif
3380
3381 pnv_pci_ioda2_set_bypass(pe, false);
3382 if (pe->table_group.group) {
3383 iommu_group_put(pe->table_group.group);
3384 WARN_ON(pe->table_group.group);
3385 }
3386
3387 pnv_pci_ioda2_table_free_pages(tbl);
3388 iommu_free_table(tbl, "pnv");
3389}
3390
3391static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3392 unsigned short win,
3393 unsigned int *map)
3394{
3395 struct pnv_phb *phb = pe->phb;
3396 int idx;
3397 int64_t rc;
3398
3399 for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3400 if (map[idx] != pe->pe_number)
3401 continue;
3402
3403 if (win == OPAL_M64_WINDOW_TYPE)
3404 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3405 phb->ioda.reserved_pe_idx, win,
3406 idx / PNV_IODA1_M64_SEGS,
3407 idx % PNV_IODA1_M64_SEGS);
3408 else
3409 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3410 phb->ioda.reserved_pe_idx, win, 0, idx);
3411
3412 if (rc != OPAL_SUCCESS)
3413 pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3414 rc, win, idx);
3415
3416 map[idx] = IODA_INVALID_PE;
3417 }
3418}
3419
3420static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3421{
3422 struct pnv_phb *phb = pe->phb;
3423
3424 if (phb->type == PNV_PHB_IODA1) {
3425 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3426 phb->ioda.io_segmap);
3427 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3428 phb->ioda.m32_segmap);
3429 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3430 phb->ioda.m64_segmap);
3431 } else if (phb->type == PNV_PHB_IODA2) {
3432 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3433 phb->ioda.m32_segmap);
3434 }
3435}
3436
3437static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3438{
3439 struct pnv_phb *phb = pe->phb;
3440 struct pnv_ioda_pe *slave, *tmp;
3441
3442 /* Release slave PEs in compound PE */
3443 if (pe->flags & PNV_IODA_PE_MASTER) {
3444 list_for_each_entry_safe(slave, tmp, &pe->slaves, list)
3445 pnv_ioda_release_pe(slave);
3446 }
3447
3448 list_del(&pe->list);
3449 switch (phb->type) {
3450 case PNV_PHB_IODA1:
3451 pnv_pci_ioda1_release_pe_dma(pe);
3452 break;
3453 case PNV_PHB_IODA2:
3454 pnv_pci_ioda2_release_pe_dma(pe);
3455 break;
3456 default:
3457 WARN_ON(1);
3458 }
3459
3460 pnv_ioda_release_pe_seg(pe);
3461 pnv_ioda_deconfigure_pe(pe->phb, pe);
3462 pnv_ioda_free_pe(pe);
3463}
3464
3465static void pnv_pci_release_device(struct pci_dev *pdev)
3466{
3467 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3468 struct pnv_phb *phb = hose->private_data;
3469 struct pci_dn *pdn = pci_get_pdn(pdev);
3470 struct pnv_ioda_pe *pe;
3471
3472 if (pdev->is_virtfn)
3473 return;
3474
3475 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3476 return;
3477
3478 pe = &phb->ioda.pe_array[pdn->pe_number];
3479 WARN_ON(--pe->device_count < 0);
3480 if (pe->device_count == 0)
3481 pnv_ioda_release_pe(pe);
3482}
3483
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003484static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003485{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003486 struct pnv_phb *phb = hose->private_data;
3487
Gavin Shand1a85ee2014-09-30 12:39:05 +10003488 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003489 OPAL_ASSERT_RESET);
3490}
3491
Daniel Axtens92ae0352015-04-28 15:12:05 +10003492static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003493 .dma_dev_setup = pnv_pci_dma_dev_setup,
3494 .dma_bus_setup = pnv_pci_dma_bus_setup,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003495#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003496 .setup_msi_irqs = pnv_setup_msi_irqs,
3497 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003498#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003499 .enable_device_hook = pnv_pci_enable_device_hook,
Gavin Shanc5f77002016-05-20 16:41:35 +10003500 .release_device = pnv_pci_release_device,
Gavin Shancb4224c2016-05-03 15:41:21 +10003501 .window_alignment = pnv_pci_window_alignment,
Gavin Shanccd1c192016-05-20 16:41:31 +10003502 .setup_bridge = pnv_pci_setup_bridge,
Gavin Shancb4224c2016-05-03 15:41:21 +10003503 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3504 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3505 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3506 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003507};
3508
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003509static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3510{
3511 dev_err_once(&npdev->dev,
3512 "%s operation unsupported for NVLink devices\n",
3513 __func__);
3514 return -EPERM;
3515}
3516
Alistair Popple5d2aa712015-12-17 13:43:13 +11003517static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003518 .dma_dev_setup = pnv_pci_dma_dev_setup,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003519#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003520 .setup_msi_irqs = pnv_setup_msi_irqs,
3521 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003522#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003523 .enable_device_hook = pnv_pci_enable_device_hook,
3524 .window_alignment = pnv_pci_window_alignment,
3525 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3526 .dma_set_mask = pnv_npu_dma_set_mask,
3527 .shutdown = pnv_pci_ioda_shutdown,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003528};
3529
Ian Munsie4361b032016-07-14 07:17:06 +10003530#ifdef CONFIG_CXL_BASE
3531const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3532 .dma_dev_setup = pnv_pci_dma_dev_setup,
3533 .dma_bus_setup = pnv_pci_dma_bus_setup,
Ian Munsiea2f67d52016-07-14 07:17:10 +10003534#ifdef CONFIG_PCI_MSI
3535 .setup_msi_irqs = pnv_cxl_cx4_setup_msi_irqs,
3536 .teardown_msi_irqs = pnv_cxl_cx4_teardown_msi_irqs,
3537#endif
Ian Munsie4361b032016-07-14 07:17:06 +10003538 .enable_device_hook = pnv_cxl_enable_device_hook,
3539 .disable_device = pnv_cxl_disable_device,
3540 .release_device = pnv_pci_release_device,
3541 .window_alignment = pnv_pci_window_alignment,
3542 .setup_bridge = pnv_pci_setup_bridge,
3543 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3544 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3545 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3546 .shutdown = pnv_pci_ioda_shutdown,
3547};
3548#endif
3549
Anton Blancharde51df2c2014-08-20 08:55:18 +10003550static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3551 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003552{
3553 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003554 struct pnv_phb *phb;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003555 unsigned long size, m64map_off, m32map_off, pemap_off;
3556 unsigned long iomap_off = 0, dma32map_off = 0;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003557 struct resource r;
Alistair Popplec681b932013-09-23 12:04:57 +10003558 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003559 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003560 int len;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003561 unsigned int segno;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003562 u64 phb_id;
3563 void *aux;
3564 long rc;
3565
Benjamin Herrenschmidt08a45b32016-07-08 16:37:17 +10003566 if (!of_device_is_available(np))
3567 return;
3568
Gavin Shan9497a1c2016-06-21 12:35:56 +10003569 pr_info("Initializing %s PHB (%s)\n",
3570 pnv_phb_names[ioda_type], of_node_full_name(np));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003571
3572 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3573 if (!prop64) {
3574 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3575 return;
3576 }
3577 phb_id = be64_to_cpup(prop64);
3578 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3579
Michael Ellermane39f223f2014-11-18 16:47:35 +11003580 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003581
3582 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003583 phb->hose = hose = pcibios_alloc_controller(np);
3584 if (!phb->hose) {
3585 pr_err(" Can't allocate PCI controller for %s\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003586 np->full_name);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003587 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003588 return;
3589 }
3590
3591 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003592 prop32 = of_get_property(np, "bus-range", &len);
3593 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003594 hose->first_busno = be32_to_cpu(prop32[0]);
3595 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003596 } else {
3597 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
3598 hose->first_busno = 0;
3599 hose->last_busno = 0xff;
3600 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003601 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003602 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003603 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003604 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003605 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003606
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003607 /* Detect specific models for error handling */
3608 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3609 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003610 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003611 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003612 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3613 phb->model = PNV_PHB_MODEL_NPU;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003614 else
3615 phb->model = PNV_PHB_MODEL_UNKNOWN;
3616
Gavin Shanaa0c0332013-04-25 19:20:57 +00003617 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003618 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003619
Gavin Shanaa0c0332013-04-25 19:20:57 +00003620 /* Get registers */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003621 if (!of_address_to_resource(np, 0, &r)) {
3622 phb->regs_phys = r.start;
3623 phb->regs = ioremap(r.start, resource_size(&r));
3624 if (phb->regs == NULL)
3625 pr_err(" Failed to map registers !\n");
3626 }
Gavin Shan577c8c82016-05-20 16:41:28 +10003627
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003628 /* Initialize more IODA stuff */
Gavin Shan92b8f132016-05-03 15:41:24 +10003629 phb->ioda.total_pe_num = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003630 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003631 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003632 phb->ioda.total_pe_num = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003633 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3634 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003635 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003636
Gavin Shanc1275622016-05-20 16:41:29 +10003637 /* Invalidate RID to PE# mapping */
3638 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3639 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3640
Guo Chao262af552014-07-21 14:42:30 +10003641 /* Parse 64-bit MMIO range */
3642 pnv_ioda_parse_m64_window(phb);
3643
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003644 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003645 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003646 phb->ioda.m32_size += 0x10000;
3647
Gavin Shan92b8f132016-05-03 15:41:24 +10003648 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003649 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003650 phb->ioda.io_size = hose->pci_io_size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003651 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003652 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3653
Gavin Shan2b923ed2016-05-05 12:04:16 +10003654 /* Calculate how many 32-bit TCE segments we have */
3655 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3656 PNV_IODA1_DMA32_SEGSIZE;
3657
Gavin Shanc35d2a82013-07-31 16:47:04 +08003658 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Alexey Kardashevskiy92a86752016-05-12 15:47:09 +10003659 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3660 sizeof(unsigned long));
Gavin Shan93289d82016-05-03 15:41:29 +10003661 m64map_off = size;
3662 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003663 m32map_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003664 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003665 if (phb->type == PNV_PHB_IODA1) {
3666 iomap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003667 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
Gavin Shan2b923ed2016-05-05 12:04:16 +10003668 dma32map_off = size;
3669 size += phb->ioda.dma32_count *
3670 sizeof(phb->ioda.dma32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003671 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003672 pemap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003673 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003674 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003675 phb->ioda.pe_alloc = aux;
Gavin Shan93289d82016-05-03 15:41:29 +10003676 phb->ioda.m64_segmap = aux + m64map_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003677 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shan93289d82016-05-03 15:41:29 +10003678 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3679 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003680 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan93289d82016-05-03 15:41:29 +10003681 }
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003682 if (phb->type == PNV_PHB_IODA1) {
Gavin Shanc35d2a82013-07-31 16:47:04 +08003683 phb->ioda.io_segmap = aux + iomap_off;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003684 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3685 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003686
3687 phb->ioda.dma32_segmap = aux + dma32map_off;
3688 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3689 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003690 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003691 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan63803c32016-05-20 16:41:32 +10003692
3693 /*
3694 * Choose PE number for root bus, which shouldn't have
3695 * M64 resources consumed by its child devices. To pick
3696 * the PE number adjacent to the reserved one if possible.
3697 */
3698 pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
3699 if (phb->ioda.reserved_pe_idx == 0) {
3700 phb->ioda.root_pe_idx = 1;
3701 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3702 } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
3703 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
3704 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3705 } else {
3706 phb->ioda.root_pe_idx = IODA_INVALID_PE;
3707 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003708
3709 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08003710 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003711
3712 /* Calculate how many 32-bit TCE segments we have */
Gavin Shan2b923ed2016-05-05 12:04:16 +10003713 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
Gavin Shanacce9712016-05-03 15:41:33 +10003714 PNV_IODA1_DMA32_SEGSIZE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003715
Gavin Shanaa0c0332013-04-25 19:20:57 +00003716#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003717 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3718 window_type,
3719 window_num,
3720 starting_real_address,
3721 starting_pci_address,
3722 segment_size);
3723#endif
3724
Guo Chao262af552014-07-21 14:42:30 +10003725 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
Gavin Shan92b8f132016-05-03 15:41:24 +10003726 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
Guo Chao262af552014-07-21 14:42:30 +10003727 phb->ioda.m32_size, phb->ioda.m32_segsize);
3728 if (phb->ioda.m64_size)
3729 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
3730 phb->ioda.m64_size, phb->ioda.m64_segsize);
3731 if (phb->ioda.io_size)
3732 pr_info(" IO: 0x%x [segment=0x%x]\n",
3733 phb->ioda.io_size, phb->ioda.io_segsize);
3734
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003735
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003736 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10003737 phb->get_pe_state = pnv_ioda_get_pe_state;
3738 phb->freeze_pe = pnv_ioda_freeze_pe;
3739 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003740
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003741 /* Setup MSI support */
3742 pnv_pci_init_ioda_msis(phb);
3743
Gavin Shanc40a4212012-08-20 03:49:20 +00003744 /*
3745 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3746 * to let the PCI core do resource assignment. It's supposed
3747 * that the PCI core will do correct I/O and MMIO alignment
3748 * for the P2P bridge bars so that each PCI bus (excluding
3749 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003750 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00003751 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003752
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003753 if (phb->type == PNV_PHB_NPU) {
Alistair Popple5d2aa712015-12-17 13:43:13 +11003754 hose->controller_ops = pnv_npu_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003755 } else {
3756 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003757 hose->controller_ops = pnv_pci_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003758 }
Michael Ellermanad30cb92015-04-14 09:29:23 +10003759
Wei Yang6e628c72015-03-25 16:23:55 +08003760#ifdef CONFIG_PCI_IOV
3761 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08003762 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Michael Ellermanad30cb92015-04-14 09:29:23 +10003763#endif
3764
Gavin Shanc40a4212012-08-20 03:49:20 +00003765 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003766
3767 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10003768 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003769 if (rc)
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00003770 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10003771
3772 /* If we're running in kdump kerenl, the previous kerenl never
3773 * shutdown PCI devices correctly. We already got IODA table
3774 * cleaned out. So we have to issue PHB reset to stop all PCI
3775 * transactions from previous kerenl.
3776 */
3777 if (is_kdump_kernel()) {
3778 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11003779 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3780 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10003781 }
Guo Chao262af552014-07-21 14:42:30 +10003782
Gavin Shan9e9e8932014-11-12 13:36:05 +11003783 /* Remove M64 resource if we can't configure it successfully */
3784 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10003785 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003786}
3787
Bjorn Helgaas67975002013-07-02 12:20:03 -06003788void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00003789{
Gavin Shane9cc17d2013-06-20 13:21:14 +08003790 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003791}
3792
Alistair Popple5d2aa712015-12-17 13:43:13 +11003793void __init pnv_pci_init_npu_phb(struct device_node *np)
3794{
3795 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
3796}
3797
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003798void __init pnv_pci_init_ioda_hub(struct device_node *np)
3799{
3800 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10003801 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003802 u64 hub_id;
3803
3804 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
3805
3806 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3807 if (!prop64) {
3808 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3809 return;
3810 }
3811 hub_id = be64_to_cpup(prop64);
3812 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3813
3814 /* Count child PHBs */
3815 for_each_child_of_node(np, phbn) {
3816 /* Look for IODA1 PHBs */
3817 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08003818 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003819 }
3820}