blob: 1e37eb98c4e29265030dfe930b048d91ea384295 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Joe Perches294a5542010-11-29 07:41:56 +000042
43#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000045#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define DRV_NAME "forcedeth"
47
48#include <linux/module.h>
49#include <linux/types.h>
50#include <linux/pci.h>
51#include <linux/interrupt.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040055#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/spinlock.h>
57#include <linux/ethtool.h>
58#include <linux/timer.h>
59#include <linux/skbuff.h>
60#include <linux/mii.h>
61#include <linux/random.h>
62#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020063#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080064#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090065#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000066#include <linux/uaccess.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040067#include <linux/prefetch.h>
Szymon Janc5504e132010-11-27 08:39:45 +000068#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <asm/system.h>
72
Stephen Hemmingerbea33482007-10-03 16:41:36 -070073#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/*
77 * Hardware access:
78 */
79
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000080#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070090#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
92#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
93#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000094#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
95#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
96#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
97#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
98#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
99#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
100#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
101#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
102#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
103#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
104#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
105#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
106#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum {
109 NvRegIrqStatus = 0x000,
110#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800111#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 NvRegIrqMask = 0x004,
113#define NVREG_IRQ_RX_ERROR 0x0001
114#define NVREG_IRQ_RX 0x0002
115#define NVREG_IRQ_RX_NOBUF 0x0004
116#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200117#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#define NVREG_IRQ_TIMER 0x0020
119#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500120#define NVREG_IRQ_RX_FORCED 0x0080
121#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800122#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500123#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400124#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500125#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
126#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500127#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 NvRegUnknownSetupReg6 = 0x008,
130#define NVREG_UNKSETUP6_VAL 3
131
132/*
133 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
134 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
135 */
136 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000137#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500138#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500139 NvRegMSIMap0 = 0x020,
140 NvRegMSIMap1 = 0x024,
141 NvRegMSIIrqMask = 0x030,
142#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400144#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#define NVREG_MISC1_HD 0x02
146#define NVREG_MISC1_FORCE 0x3b0f3c
147
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500148 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400149#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 NvRegTransmitterControl = 0x084,
151#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500152#define NVREG_XMITCTL_MGMT_ST 0x40000000
153#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
154#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
155#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
156#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
157#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
158#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
159#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
160#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500161#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800162#define NVREG_XMITCTL_DATA_START 0x00100000
163#define NVREG_XMITCTL_DATA_READY 0x00010000
164#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 NvRegTransmitterStatus = 0x088,
166#define NVREG_XMITSTAT_BUSY 0x01
167
168 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400169#define NVREG_PFF_PAUSE_RX 0x08
170#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define NVREG_PFF_PROMISC 0x80
172#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400173#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 NvRegOffloadConfig = 0x90,
176#define NVREG_OFFLOAD_HOMEPHY 0x601
177#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
178 NvRegReceiverControl = 0x094,
179#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500180#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 NvRegReceiverStatus = 0x98,
182#define NVREG_RCVSTAT_BUSY 0x01
183
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700184 NvRegSlotTime = 0x9c,
185#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
186#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000187#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700188#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000189#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700190#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400192 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500193#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
194#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
195#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
197#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
198#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400199 NvRegRxDeferral = 0xA4,
200#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 NvRegMacAddrA = 0xA8,
202 NvRegMacAddrB = 0xAC,
203 NvRegMulticastAddrA = 0xB0,
204#define NVREG_MCASTADDRA_FORCE 0x01
205 NvRegMulticastAddrB = 0xB4,
206 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500207#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500209#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 NvRegPhyInterface = 0xC0,
212#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700213 NvRegBackOffControl = 0xC4,
214#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
215#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
216#define NVREG_BKOFFCTRL_SELECT 24
217#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 NvRegTxRingPhysAddr = 0x100,
220 NvRegRxRingPhysAddr = 0x104,
221 NvRegRingSizes = 0x108,
222#define NVREG_RINGSZ_TXSHIFT 0
223#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400224 NvRegTransmitPoll = 0x10c,
225#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 NvRegLinkSpeed = 0x110,
227#define NVREG_LINKSPEED_FORCE 0x10000
228#define NVREG_LINKSPEED_10 1000
229#define NVREG_LINKSPEED_100 100
230#define NVREG_LINKSPEED_1000 50
231#define NVREG_LINKSPEED_MASK (0xFFF)
232 NvRegUnknownSetupReg5 = 0x130,
233#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400234 NvRegTxWatermark = 0x13c,
235#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
236#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
237#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 NvRegTxRxControl = 0x144,
239#define NVREG_TXRXCTL_KICK 0x0001
240#define NVREG_TXRXCTL_BIT1 0x0002
241#define NVREG_TXRXCTL_BIT2 0x0004
242#define NVREG_TXRXCTL_IDLE 0x0008
243#define NVREG_TXRXCTL_RESET 0x0010
244#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400245#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500246#define NVREG_TXRXCTL_DESC_2 0x002100
247#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500248#define NVREG_TXRXCTL_VLANSTRIP 0x00040
249#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500250 NvRegTxRingPhysAddrHigh = 0x148,
251 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400252 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500253#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
254#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
255#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
256#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400257 NvRegTxPauseFrameLimit = 0x174,
258#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 NvRegMIIStatus = 0x180,
260#define NVREG_MIISTAT_ERROR 0x0001
261#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500262#define NVREG_MIISTAT_MASK_RW 0x0007
263#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500264 NvRegMIIMask = 0x184,
265#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
267 NvRegAdapterControl = 0x188,
268#define NVREG_ADAPTCTL_START 0x02
269#define NVREG_ADAPTCTL_LINKUP 0x04
270#define NVREG_ADAPTCTL_PHYVALID 0x40000
271#define NVREG_ADAPTCTL_RUNNING 0x100000
272#define NVREG_ADAPTCTL_PHYSHIFT 24
273 NvRegMIISpeed = 0x18c,
274#define NVREG_MIISPEED_BIT8 (1<<8)
275#define NVREG_MIIDELAY 5
276 NvRegMIIControl = 0x190,
277#define NVREG_MIICTL_INUSE 0x08000
278#define NVREG_MIICTL_WRITE 0x00400
279#define NVREG_MIICTL_ADDRSHIFT 5
280 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400281 NvRegTxUnicast = 0x1a0,
282 NvRegTxMulticast = 0x1a4,
283 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 NvRegWakeUpFlags = 0x200,
285#define NVREG_WAKEUPFLAGS_VAL 0x7770
286#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
287#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
288#define NVREG_WAKEUPFLAGS_D3SHIFT 12
289#define NVREG_WAKEUPFLAGS_D2SHIFT 8
290#define NVREG_WAKEUPFLAGS_D1SHIFT 4
291#define NVREG_WAKEUPFLAGS_D0SHIFT 0
292#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
293#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
294#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
295#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
296
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800297 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000298#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800299 NvRegMgmtUnitVersion = 0x208,
300#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 NvRegPowerCap = 0x268,
302#define NVREG_POWERCAP_D3SUPP (1<<30)
303#define NVREG_POWERCAP_D2SUPP (1<<26)
304#define NVREG_POWERCAP_D1SUPP (1<<25)
305 NvRegPowerState = 0x26c,
306#define NVREG_POWERSTATE_POWEREDUP 0x8000
307#define NVREG_POWERSTATE_VALID 0x0100
308#define NVREG_POWERSTATE_MASK 0x0003
309#define NVREG_POWERSTATE_D0 0x0000
310#define NVREG_POWERSTATE_D1 0x0001
311#define NVREG_POWERSTATE_D2 0x0002
312#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800313 NvRegMgmtUnitControl = 0x278,
314#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400315 NvRegTxCnt = 0x280,
316 NvRegTxZeroReXmt = 0x284,
317 NvRegTxOneReXmt = 0x288,
318 NvRegTxManyReXmt = 0x28c,
319 NvRegTxLateCol = 0x290,
320 NvRegTxUnderflow = 0x294,
321 NvRegTxLossCarrier = 0x298,
322 NvRegTxExcessDef = 0x29c,
323 NvRegTxRetryErr = 0x2a0,
324 NvRegRxFrameErr = 0x2a4,
325 NvRegRxExtraByte = 0x2a8,
326 NvRegRxLateCol = 0x2ac,
327 NvRegRxRunt = 0x2b0,
328 NvRegRxFrameTooLong = 0x2b4,
329 NvRegRxOverflow = 0x2b8,
330 NvRegRxFCSErr = 0x2bc,
331 NvRegRxFrameAlignErr = 0x2c0,
332 NvRegRxLenErr = 0x2c4,
333 NvRegRxUnicast = 0x2c8,
334 NvRegRxMulticast = 0x2cc,
335 NvRegRxBroadcast = 0x2d0,
336 NvRegTxDef = 0x2d4,
337 NvRegTxFrame = 0x2d8,
338 NvRegRxCnt = 0x2dc,
339 NvRegTxPause = 0x2e0,
340 NvRegRxPause = 0x2e4,
341 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500342 NvRegVlanControl = 0x300,
343#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500344 NvRegMSIXMap0 = 0x3e0,
345 NvRegMSIXMap1 = 0x3e4,
346 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400347
348 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400349#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400350#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400351#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000352#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353};
354
355/* Big endian: should work, but is untested */
356struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700357 __le32 buf;
358 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359};
360
Manfred Spraulee733622005-07-31 18:32:26 +0200361struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700362 __le32 bufhigh;
363 __le32 buflow;
364 __le32 txvlan;
365 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200366};
367
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700368union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000369 struct ring_desc *orig;
370 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700371};
Manfred Spraulee733622005-07-31 18:32:26 +0200372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define FLAG_MASK_V1 0xffff0000
374#define FLAG_MASK_V2 0xffffc000
375#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
376#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
377
378#define NV_TX_LASTPACKET (1<<16)
379#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700380#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200381#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382#define NV_TX_DEFERRED (1<<26)
383#define NV_TX_CARRIERLOST (1<<27)
384#define NV_TX_LATECOLLISION (1<<28)
385#define NV_TX_UNDERFLOW (1<<29)
386#define NV_TX_ERROR (1<<30)
387#define NV_TX_VALID (1<<31)
388
389#define NV_TX2_LASTPACKET (1<<29)
390#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700391#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200392#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#define NV_TX2_DEFERRED (1<<25)
394#define NV_TX2_CARRIERLOST (1<<26)
395#define NV_TX2_LATECOLLISION (1<<27)
396#define NV_TX2_UNDERFLOW (1<<28)
397/* error and valid are the same for both */
398#define NV_TX2_ERROR (1<<30)
399#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400400#define NV_TX2_TSO (1<<28)
401#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800402#define NV_TX2_TSO_MAX_SHIFT 14
403#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400404#define NV_TX2_CHECKSUM_L3 (1<<27)
405#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500407#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409#define NV_RX_DESCRIPTORVALID (1<<16)
410#define NV_RX_MISSEDFRAME (1<<17)
411#define NV_RX_SUBSTRACT1 (1<<18)
412#define NV_RX_ERROR1 (1<<23)
413#define NV_RX_ERROR2 (1<<24)
414#define NV_RX_ERROR3 (1<<25)
415#define NV_RX_ERROR4 (1<<26)
416#define NV_RX_CRCERR (1<<27)
417#define NV_RX_OVERFLOW (1<<28)
418#define NV_RX_FRAMINGERR (1<<29)
419#define NV_RX_ERROR (1<<30)
420#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400421#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500424#define NV_RX2_CHECKSUM_IP (0x10000000)
425#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
426#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define NV_RX2_DESCRIPTORVALID (1<<29)
428#define NV_RX2_SUBSTRACT1 (1<<25)
429#define NV_RX2_ERROR1 (1<<18)
430#define NV_RX2_ERROR2 (1<<19)
431#define NV_RX2_ERROR3 (1<<20)
432#define NV_RX2_ERROR4 (1<<21)
433#define NV_RX2_CRCERR (1<<22)
434#define NV_RX2_OVERFLOW (1<<23)
435#define NV_RX2_FRAMINGERR (1<<24)
436/* error and avail are the same for both */
437#define NV_RX2_ERROR (1<<30)
438#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400439#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500441#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
442#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
443
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300444/* Miscellaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000445#define NV_PCI_REGSZ_VER1 0x270
446#define NV_PCI_REGSZ_VER2 0x2d4
447#define NV_PCI_REGSZ_VER3 0x604
448#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/* various timeout delays: all in usec */
451#define NV_TXRX_RESET_DELAY 4
452#define NV_TXSTOP_DELAY1 10
453#define NV_TXSTOP_DELAY1MAX 500000
454#define NV_TXSTOP_DELAY2 100
455#define NV_RXSTOP_DELAY1 10
456#define NV_RXSTOP_DELAY1MAX 500000
457#define NV_RXSTOP_DELAY2 100
458#define NV_SETUP5_DELAY 5
459#define NV_SETUP5_DELAYMAX 50000
460#define NV_POWERUP_DELAY 5
461#define NV_POWERUP_DELAYMAX 5000
462#define NV_MIIBUSY_DELAY 50
463#define NV_MIIPHY_DELAY 10
464#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400465#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467#define NV_WAKEUPPATTERNS 5
468#define NV_WAKEUPMASKENTRIES 4
469
470/* General driver defaults */
471#define NV_WATCHDOG_TIMEO (5*HZ)
472
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000473#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400474#define TX_RING_DEFAULT 256
475#define RX_RING_MIN 128
476#define TX_RING_MIN 64
477#define RING_MAX_DESC_VER_1 1024
478#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200481#define NV_RX_HEADERS (64)
482/* even more slack. */
483#define NV_RX_ALLOC_PAD (64)
484
485/* maximum mtu size */
486#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
487#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489#define OOM_REFILL (1+HZ/20)
490#define POLL_WAIT (1+HZ/100)
491#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400492#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400494/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400496 * The nic supports three different descriptor types:
497 * - DESC_VER_1: Original
498 * - DESC_VER_2: support for jumbo frames.
499 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400501#define DESC_VER_1 1
502#define DESC_VER_2 2
503#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400506#define PHY_OUI_MARVELL 0x5043
507#define PHY_OUI_CICADA 0x03f1
508#define PHY_OUI_VITESSE 0x01c1
509#define PHY_OUI_REALTEK 0x0732
510#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511#define PHYID1_OUI_MASK 0x03ff
512#define PHYID1_OUI_SHFT 6
513#define PHYID2_OUI_MASK 0xfc00
514#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400515#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400516#define PHY_MODEL_REALTEK_8211 0x0110
517#define PHY_REV_MASK 0x0001
518#define PHY_REV_REALTEK_8211B 0x0000
519#define PHY_REV_REALTEK_8211C 0x0001
520#define PHY_MODEL_REALTEK_8201 0x0200
521#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400522#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400523#define PHY_CICADA_INIT1 0x0f000
524#define PHY_CICADA_INIT2 0x0e00
525#define PHY_CICADA_INIT3 0x01000
526#define PHY_CICADA_INIT4 0x0200
527#define PHY_CICADA_INIT5 0x0004
528#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400529#define PHY_VITESSE_INIT_REG1 0x1f
530#define PHY_VITESSE_INIT_REG2 0x10
531#define PHY_VITESSE_INIT_REG3 0x11
532#define PHY_VITESSE_INIT_REG4 0x12
533#define PHY_VITESSE_INIT_MSK1 0xc
534#define PHY_VITESSE_INIT_MSK2 0x0180
535#define PHY_VITESSE_INIT1 0x52b5
536#define PHY_VITESSE_INIT2 0xaf8a
537#define PHY_VITESSE_INIT3 0x8
538#define PHY_VITESSE_INIT4 0x8f8a
539#define PHY_VITESSE_INIT5 0xaf86
540#define PHY_VITESSE_INIT6 0x8f86
541#define PHY_VITESSE_INIT7 0xaf82
542#define PHY_VITESSE_INIT8 0x0100
543#define PHY_VITESSE_INIT9 0x8f82
544#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400545#define PHY_REALTEK_INIT_REG1 0x1f
546#define PHY_REALTEK_INIT_REG2 0x19
547#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400548#define PHY_REALTEK_INIT_REG4 0x14
549#define PHY_REALTEK_INIT_REG5 0x18
550#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400551#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400552#define PHY_REALTEK_INIT1 0x0000
553#define PHY_REALTEK_INIT2 0x8e00
554#define PHY_REALTEK_INIT3 0x0001
555#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400556#define PHY_REALTEK_INIT5 0xfb54
557#define PHY_REALTEK_INIT6 0xf5c7
558#define PHY_REALTEK_INIT7 0x1000
559#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400560#define PHY_REALTEK_INIT9 0x0008
561#define PHY_REALTEK_INIT10 0x0005
562#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400563#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565#define PHY_GIGABIT 0x0100
566
567#define PHY_TIMEOUT 0x1
568#define PHY_ERROR 0x2
569
570#define PHY_100 0x1
571#define PHY_1000 0x2
572#define PHY_HALF 0x100
573
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400574#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
575#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
576#define NV_PAUSEFRAME_RX_ENABLE 0x0004
577#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400578#define NV_PAUSEFRAME_RX_REQ 0x0010
579#define NV_PAUSEFRAME_TX_REQ 0x0020
580#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500582/* MSI/MSI-X defines */
583#define NV_MSI_X_MAX_VECTORS 8
584#define NV_MSI_X_VECTORS_MASK 0x000f
585#define NV_MSI_CAPABLE 0x0010
586#define NV_MSI_X_CAPABLE 0x0020
587#define NV_MSI_ENABLED 0x0040
588#define NV_MSI_X_ENABLED 0x0080
589
590#define NV_MSI_X_VECTOR_ALL 0x0
591#define NV_MSI_X_VECTOR_RX 0x0
592#define NV_MSI_X_VECTOR_TX 0x1
593#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800595#define NV_MSI_PRIV_OFFSET 0x68
596#define NV_MSI_PRIV_VALUE 0xffffffff
597
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500598#define NV_RESTART_TX 0x1
599#define NV_RESTART_RX 0x2
600
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500601#define NV_TX_LIMIT_COUNT 16
602
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000603#define NV_DYNAMIC_THRESHOLD 4
604#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
605
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400606/* statistics */
607struct nv_ethtool_str {
608 char name[ETH_GSTRING_LEN];
609};
610
611static const struct nv_ethtool_str nv_estats_str[] = {
612 { "tx_bytes" },
613 { "tx_zero_rexmt" },
614 { "tx_one_rexmt" },
615 { "tx_many_rexmt" },
616 { "tx_late_collision" },
617 { "tx_fifo_errors" },
618 { "tx_carrier_errors" },
619 { "tx_excess_deferral" },
620 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400621 { "rx_frame_error" },
622 { "rx_extra_byte" },
623 { "rx_late_collision" },
624 { "rx_runt" },
625 { "rx_frame_too_long" },
626 { "rx_over_errors" },
627 { "rx_crc_errors" },
628 { "rx_frame_align_error" },
629 { "rx_length_error" },
630 { "rx_unicast" },
631 { "rx_multicast" },
632 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400633 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500634 { "rx_errors_total" },
635 { "tx_errors_total" },
636
637 /* version 2 stats */
638 { "tx_deferral" },
639 { "tx_packets" },
640 { "rx_bytes" },
641 { "tx_pause" },
642 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400643 { "rx_drop_frame" },
644
645 /* version 3 stats */
646 { "tx_unicast" },
647 { "tx_multicast" },
648 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400649};
650
651struct nv_ethtool_stats {
652 u64 tx_bytes;
653 u64 tx_zero_rexmt;
654 u64 tx_one_rexmt;
655 u64 tx_many_rexmt;
656 u64 tx_late_collision;
657 u64 tx_fifo_errors;
658 u64 tx_carrier_errors;
659 u64 tx_excess_deferral;
660 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400661 u64 rx_frame_error;
662 u64 rx_extra_byte;
663 u64 rx_late_collision;
664 u64 rx_runt;
665 u64 rx_frame_too_long;
666 u64 rx_over_errors;
667 u64 rx_crc_errors;
668 u64 rx_frame_align_error;
669 u64 rx_length_error;
670 u64 rx_unicast;
671 u64 rx_multicast;
672 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400673 u64 rx_packets;
674 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500675 u64 tx_errors_total;
676
677 /* version 2 stats */
678 u64 tx_deferral;
679 u64 tx_packets;
680 u64 rx_bytes;
681 u64 tx_pause;
682 u64 rx_pause;
683 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400684
685 /* version 3 stats */
686 u64 tx_unicast;
687 u64 tx_multicast;
688 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400689};
690
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400691#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
692#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500693#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
694
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400695/* diagnostics */
696#define NV_TEST_COUNT_BASE 3
697#define NV_TEST_COUNT_EXTENDED 4
698
699static const struct nv_ethtool_str nv_etests_str[] = {
700 { "link (online/offline)" },
701 { "register (offline) " },
702 { "interrupt (offline) " },
703 { "loopback (offline) " }
704};
705
706struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000707 __u32 reg;
708 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400709};
710
711static const struct register_test nv_registers_test[] = {
712 { NvRegUnknownSetupReg6, 0x01 },
713 { NvRegMisc1, 0x03c },
714 { NvRegOffloadConfig, 0x03ff },
715 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400716 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400717 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000718 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400719};
720
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500721struct nv_skb_map {
722 struct sk_buff *skb;
723 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000724 unsigned int dma_len:31;
725 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500726 struct ring_desc_ex *first_tx_desc;
727 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500728};
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730/*
731 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800732 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 * critical parts:
734 * - rx is (pseudo-) lockless: it relies on the single-threading provided
735 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700736 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800737 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700738 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 */
740
741/* in dev: base, irq */
742struct fe_priv {
743 spinlock_t lock;
744
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700745 struct net_device *dev;
746 struct napi_struct napi;
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* General data:
749 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400750 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 int in_shutdown;
752 u32 linkspeed;
753 int duplex;
754 int autoneg;
755 int fixed_mode;
756 int phyaddr;
757 int wolenabled;
758 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400759 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400760 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400762 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500763 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000764 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766 /* General data: RO fields */
767 dma_addr_t ring_addr;
768 struct pci_dev *pci_dev;
769 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000770 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 u32 irqmask;
772 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400773 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500774 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400775 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400776 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400777 u32 register_size;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500778 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800779 int mgmt_version;
780 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 void __iomem *base;
783
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
786 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 union ring_type get_rx, put_rx, first_rx, last_rx;
788 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
789 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
790 struct nv_skb_map *rx_skb;
791
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700792 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200794 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 struct timer_list oom_kick;
796 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400797 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500798 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400799 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
803 */
804 int need_linktimer;
805 unsigned long link_timeout;
806 /*
807 * tx specific fields.
808 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500809 union ring_type get_tx, put_tx, first_tx, last_tx;
810 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
811 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
812 struct nv_skb_map *tx_skb;
813
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700814 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400816 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500817 int tx_limit;
818 u32 tx_pkts_in_progress;
819 struct nv_skb_map *tx_change_owner;
820 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500821 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500822
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500823 /* msi/msi-x fields */
824 u32 msi_flags;
825 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400826
827 /* flow control */
828 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200829
830 /* power saved state */
831 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800832
833 /* for different msi-x irq type */
834 char name_rx[IFNAMSIZ + 3]; /* -rx */
835 char name_tx[IFNAMSIZ + 3]; /* -tx */
836 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837};
838
839/*
840 * Maximum number of loops until we assume that a bit in the irq mask
841 * is stuck. Overridable with module param.
842 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000843static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500845/*
846 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400847 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500848 * Throughput Mode: Every tx and rx packet will generate an interrupt.
849 * CPU Mode: Interrupts are controlled by a timer.
850 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400851enum {
852 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000853 NV_OPTIMIZATION_MODE_CPU,
854 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400855};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000856static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500857
858/*
859 * Poll interval for timer irq
860 *
861 * This interval determines how frequent an interrupt is generated.
862 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
863 * Min = 0, and Max = 65535
864 */
865static int poll_interval = -1;
866
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500867/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400868 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500869 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400870enum {
871 NV_MSI_INT_DISABLED,
872 NV_MSI_INT_ENABLED
873};
874static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500875
876/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400877 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500878 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400879enum {
880 NV_MSIX_INT_DISABLED,
881 NV_MSIX_INT_ENABLED
882};
Yinghai Lu39482792009-02-06 01:31:12 -0800883static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400884
885/*
886 * DMA 64bit
887 */
888enum {
889 NV_DMA_64BIT_DISABLED,
890 NV_DMA_64BIT_ENABLED
891};
892static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500893
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400894/*
895 * Crossover Detection
896 * Realtek 8201 phy + some OEM boards do not work properly.
897 */
898enum {
899 NV_CROSSOVER_DETECTION_DISABLED,
900 NV_CROSSOVER_DETECTION_ENABLED
901};
902static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
903
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700904/*
905 * Power down phy when interface is down (persists through reboot;
906 * older Linux and other OSes may not power it up again)
907 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000908static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910static inline struct fe_priv *get_nvpriv(struct net_device *dev)
911{
912 return netdev_priv(dev);
913}
914
915static inline u8 __iomem *get_hwbase(struct net_device *dev)
916{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400917 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918}
919
920static inline void pci_push(u8 __iomem *base)
921{
922 /* force out pending posted writes */
923 readl(base);
924}
925
926static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
927{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700928 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
930}
931
Manfred Spraulee733622005-07-31 18:32:26 +0200932static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
933{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700934 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200935}
936
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400937static bool nv_optimized(struct fe_priv *np)
938{
939 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
940 return false;
941 return true;
942}
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000945 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
947 u8 __iomem *base = get_hwbase(dev);
948
949 pci_push(base);
950 do {
951 udelay(delay);
952 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000953 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 } while ((readl(base + offset) & mask) != target);
956 return 0;
957}
958
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500959#define NV_SETUP_RX_RING 0x01
960#define NV_SETUP_TX_RING 0x02
961
Al Viro5bb7ea22007-12-09 16:06:41 +0000962static inline u32 dma_low(dma_addr_t addr)
963{
964 return addr;
965}
966
967static inline u32 dma_high(dma_addr_t addr)
968{
969 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
970}
971
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500972static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
973{
974 struct fe_priv *np = get_nvpriv(dev);
975 u8 __iomem *base = get_hwbase(dev);
976
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400977 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000978 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000979 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000980 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000981 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500982 } else {
983 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000984 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
985 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500986 }
987 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000988 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
989 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500990 }
991 }
992}
993
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400994static void free_rings(struct net_device *dev)
995{
996 struct fe_priv *np = get_nvpriv(dev);
997
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400998 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700999 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001000 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1001 np->rx_ring.orig, np->ring_addr);
1002 } else {
1003 if (np->rx_ring.ex)
1004 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1005 np->rx_ring.ex, np->ring_addr);
1006 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001007 kfree(np->rx_skb);
1008 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001009}
1010
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001011static int using_multi_irqs(struct net_device *dev)
1012{
1013 struct fe_priv *np = get_nvpriv(dev);
1014
1015 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1016 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1017 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1018 return 0;
1019 else
1020 return 1;
1021}
1022
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001023static void nv_txrx_gate(struct net_device *dev, bool gate)
1024{
1025 struct fe_priv *np = get_nvpriv(dev);
1026 u8 __iomem *base = get_hwbase(dev);
1027 u32 powerstate;
1028
1029 if (!np->mac_in_use &&
1030 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1031 powerstate = readl(base + NvRegPowerState2);
1032 if (gate)
1033 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1034 else
1035 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1036 writel(powerstate, base + NvRegPowerState2);
1037 }
1038}
1039
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001040static void nv_enable_irq(struct net_device *dev)
1041{
1042 struct fe_priv *np = get_nvpriv(dev);
1043
1044 if (!using_multi_irqs(dev)) {
1045 if (np->msi_flags & NV_MSI_X_ENABLED)
1046 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1047 else
Manfred Spraula7475902007-10-17 21:52:33 +02001048 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001049 } else {
1050 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1051 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1052 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1053 }
1054}
1055
1056static void nv_disable_irq(struct net_device *dev)
1057{
1058 struct fe_priv *np = get_nvpriv(dev);
1059
1060 if (!using_multi_irqs(dev)) {
1061 if (np->msi_flags & NV_MSI_X_ENABLED)
1062 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1063 else
Manfred Spraula7475902007-10-17 21:52:33 +02001064 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001065 } else {
1066 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1067 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1068 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1069 }
1070}
1071
1072/* In MSIX mode, a write to irqmask behaves as XOR */
1073static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1074{
1075 u8 __iomem *base = get_hwbase(dev);
1076
1077 writel(mask, base + NvRegIrqMask);
1078}
1079
1080static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1081{
1082 struct fe_priv *np = get_nvpriv(dev);
1083 u8 __iomem *base = get_hwbase(dev);
1084
1085 if (np->msi_flags & NV_MSI_X_ENABLED) {
1086 writel(mask, base + NvRegIrqMask);
1087 } else {
1088 if (np->msi_flags & NV_MSI_ENABLED)
1089 writel(0, base + NvRegMSIIrqMask);
1090 writel(0, base + NvRegIrqMask);
1091 }
1092}
1093
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001094static void nv_napi_enable(struct net_device *dev)
1095{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001096 struct fe_priv *np = get_nvpriv(dev);
1097
1098 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001099}
1100
1101static void nv_napi_disable(struct net_device *dev)
1102{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001103 struct fe_priv *np = get_nvpriv(dev);
1104
1105 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001106}
1107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108#define MII_READ (-1)
1109/* mii_rw: read/write a register on the PHY.
1110 *
1111 * Caller must guarantee serialization
1112 */
1113static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1114{
1115 u8 __iomem *base = get_hwbase(dev);
1116 u32 reg;
1117 int retval;
1118
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001119 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
1121 reg = readl(base + NvRegMIIControl);
1122 if (reg & NVREG_MIICTL_INUSE) {
1123 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1124 udelay(NV_MIIBUSY_DELAY);
1125 }
1126
1127 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1128 if (value != MII_READ) {
1129 writel(value, base + NvRegMIIData);
1130 reg |= NVREG_MIICTL_WRITE;
1131 }
1132 writel(reg, base + NvRegMIIControl);
1133
1134 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001135 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 retval = -1;
1137 } else if (value != MII_READ) {
1138 /* it was a write operation - fewer failures are detectable */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 retval = 0;
1140 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 retval = -1;
1142 } else {
1143 retval = readl(base + NvRegMIIData);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 }
1145
1146 return retval;
1147}
1148
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001149static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001151 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 u32 miicontrol;
1153 unsigned int tries = 0;
1154
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001155 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001156 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159 /* wait for 500ms */
1160 msleep(500);
1161
1162 /* must wait till reset is deasserted */
1163 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001164 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1166 /* FIXME: 100 tries seem excessive */
1167 if (tries++ > 100)
1168 return -1;
1169 }
1170 return 0;
1171}
1172
Joe Perchesc41d41e2010-11-29 07:41:58 +00001173static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1174{
1175 static const struct {
1176 int reg;
1177 int init;
1178 } ri[] = {
1179 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1180 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1181 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1182 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1183 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1184 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1185 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1186 };
1187 int i;
1188
1189 for (i = 0; i < ARRAY_SIZE(ri); i++) {
Joe Perchescd663282010-11-29 07:41:59 +00001190 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
Joe Perchesc41d41e2010-11-29 07:41:58 +00001191 return PHY_ERROR;
Joe Perchesc41d41e2010-11-29 07:41:58 +00001192 }
1193
1194 return 0;
1195}
1196
Joe Perchescd663282010-11-29 07:41:59 +00001197static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1198{
1199 u32 reg;
1200 u8 __iomem *base = get_hwbase(dev);
1201 u32 powerstate = readl(base + NvRegPowerState2);
1202
1203 /* need to perform hw phy reset */
1204 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1205 writel(powerstate, base + NvRegPowerState2);
1206 msleep(25);
1207
1208 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1209 writel(powerstate, base + NvRegPowerState2);
1210 msleep(25);
1211
1212 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1213 reg |= PHY_REALTEK_INIT9;
1214 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1215 return PHY_ERROR;
1216 if (mii_rw(dev, np->phyaddr,
1217 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1218 return PHY_ERROR;
1219 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1220 if (!(reg & PHY_REALTEK_INIT11)) {
1221 reg |= PHY_REALTEK_INIT11;
1222 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1223 return PHY_ERROR;
1224 }
1225 if (mii_rw(dev, np->phyaddr,
1226 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1227 return PHY_ERROR;
1228
1229 return 0;
1230}
1231
1232static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1233{
1234 u32 phy_reserved;
1235
1236 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1237 phy_reserved = mii_rw(dev, np->phyaddr,
1238 PHY_REALTEK_INIT_REG6, MII_READ);
1239 phy_reserved |= PHY_REALTEK_INIT7;
1240 if (mii_rw(dev, np->phyaddr,
1241 PHY_REALTEK_INIT_REG6, phy_reserved))
1242 return PHY_ERROR;
1243 }
1244
1245 return 0;
1246}
1247
1248static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1249{
1250 u32 phy_reserved;
1251
1252 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1253 if (mii_rw(dev, np->phyaddr,
1254 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1255 return PHY_ERROR;
1256 phy_reserved = mii_rw(dev, np->phyaddr,
1257 PHY_REALTEK_INIT_REG2, MII_READ);
1258 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1259 phy_reserved |= PHY_REALTEK_INIT3;
1260 if (mii_rw(dev, np->phyaddr,
1261 PHY_REALTEK_INIT_REG2, phy_reserved))
1262 return PHY_ERROR;
1263 if (mii_rw(dev, np->phyaddr,
1264 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1265 return PHY_ERROR;
1266 }
1267
1268 return 0;
1269}
1270
1271static int init_cicada(struct net_device *dev, struct fe_priv *np,
1272 u32 phyinterface)
1273{
1274 u32 phy_reserved;
1275
1276 if (phyinterface & PHY_RGMII) {
1277 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1278 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1279 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1280 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1281 return PHY_ERROR;
1282 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1283 phy_reserved |= PHY_CICADA_INIT5;
1284 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1285 return PHY_ERROR;
1286 }
1287 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1288 phy_reserved |= PHY_CICADA_INIT6;
1289 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1290 return PHY_ERROR;
1291
1292 return 0;
1293}
1294
1295static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1296{
1297 u32 phy_reserved;
1298
1299 if (mii_rw(dev, np->phyaddr,
1300 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1301 return PHY_ERROR;
1302 if (mii_rw(dev, np->phyaddr,
1303 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1304 return PHY_ERROR;
1305 phy_reserved = mii_rw(dev, np->phyaddr,
1306 PHY_VITESSE_INIT_REG4, MII_READ);
1307 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1308 return PHY_ERROR;
1309 phy_reserved = mii_rw(dev, np->phyaddr,
1310 PHY_VITESSE_INIT_REG3, MII_READ);
1311 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1312 phy_reserved |= PHY_VITESSE_INIT3;
1313 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1314 return PHY_ERROR;
1315 if (mii_rw(dev, np->phyaddr,
1316 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1317 return PHY_ERROR;
1318 if (mii_rw(dev, np->phyaddr,
1319 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1320 return PHY_ERROR;
1321 phy_reserved = mii_rw(dev, np->phyaddr,
1322 PHY_VITESSE_INIT_REG4, MII_READ);
1323 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1324 phy_reserved |= PHY_VITESSE_INIT3;
1325 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1326 return PHY_ERROR;
1327 phy_reserved = mii_rw(dev, np->phyaddr,
1328 PHY_VITESSE_INIT_REG3, MII_READ);
1329 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1330 return PHY_ERROR;
1331 if (mii_rw(dev, np->phyaddr,
1332 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1333 return PHY_ERROR;
1334 if (mii_rw(dev, np->phyaddr,
1335 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1336 return PHY_ERROR;
1337 phy_reserved = mii_rw(dev, np->phyaddr,
1338 PHY_VITESSE_INIT_REG4, MII_READ);
1339 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1340 return PHY_ERROR;
1341 phy_reserved = mii_rw(dev, np->phyaddr,
1342 PHY_VITESSE_INIT_REG3, MII_READ);
1343 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1344 phy_reserved |= PHY_VITESSE_INIT8;
1345 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1346 return PHY_ERROR;
1347 if (mii_rw(dev, np->phyaddr,
1348 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1349 return PHY_ERROR;
1350 if (mii_rw(dev, np->phyaddr,
1351 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1352 return PHY_ERROR;
1353
1354 return 0;
1355}
1356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357static int phy_init(struct net_device *dev)
1358{
1359 struct fe_priv *np = get_nvpriv(dev);
1360 u8 __iomem *base = get_hwbase(dev);
Joe Perchescd663282010-11-29 07:41:59 +00001361 u32 phyinterface;
1362 u32 mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001364 /* phy errata for E3016 phy */
1365 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1366 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1367 reg &= ~PHY_MARVELL_E3016_INITMASK;
1368 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001369 netdev_info(dev, "%s: phy write to errata reg failed\n",
1370 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001371 return PHY_ERROR;
1372 }
1373 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001374 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001375 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1376 np->phy_rev == PHY_REV_REALTEK_8211B) {
Joe Perchescd663282010-11-29 07:41:59 +00001377 if (init_realtek_8211b(dev, np)) {
1378 netdev_info(dev, "%s: phy init failed\n",
1379 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001380 return PHY_ERROR;
Joe Perchescd663282010-11-29 07:41:59 +00001381 }
Joe Perchesc41d41e2010-11-29 07:41:58 +00001382 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1383 np->phy_rev == PHY_REV_REALTEK_8211C) {
Joe Perchescd663282010-11-29 07:41:59 +00001384 if (init_realtek_8211c(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001385 netdev_info(dev, "%s: phy init failed\n",
1386 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001387 return PHY_ERROR;
1388 }
Joe Perchescd663282010-11-29 07:41:59 +00001389 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1390 if (init_realtek_8201(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001391 netdev_info(dev, "%s: phy init failed\n",
1392 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001393 return PHY_ERROR;
1394 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001395 }
1396 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 /* set advertise register */
1399 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Joe Perchescd663282010-11-29 07:41:59 +00001400 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1401 ADVERTISE_100HALF | ADVERTISE_100FULL |
1402 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001404 netdev_info(dev, "%s: phy write to advertise failed\n",
1405 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 return PHY_ERROR;
1407 }
1408
1409 /* get phy interface type */
1410 phyinterface = readl(base + NvRegPhyInterface);
1411
1412 /* see if gigabit phy */
1413 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1414 if (mii_status & PHY_GIGABIT) {
1415 np->gigabit = PHY_GIGABIT;
Joe Perchescd663282010-11-29 07:41:59 +00001416 mii_control_1000 = mii_rw(dev, np->phyaddr,
1417 MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 mii_control_1000 &= ~ADVERTISE_1000HALF;
1419 if (phyinterface & PHY_RGMII)
1420 mii_control_1000 |= ADVERTISE_1000FULL;
1421 else
1422 mii_control_1000 &= ~ADVERTISE_1000FULL;
1423
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001424 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001425 netdev_info(dev, "%s: phy init failed\n",
1426 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 return PHY_ERROR;
1428 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001429 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 np->gigabit = 0;
1431
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001432 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1433 mii_control |= BMCR_ANENABLE;
1434
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001435 if (np->phy_oui == PHY_OUI_REALTEK &&
1436 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1437 np->phy_rev == PHY_REV_REALTEK_8211C) {
1438 /* start autoneg since we already performed hw reset above */
1439 mii_control |= BMCR_ANRESTART;
1440 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001441 netdev_info(dev, "%s: phy init failed\n",
1442 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001443 return PHY_ERROR;
1444 }
1445 } else {
1446 /* reset the phy
1447 * (certain phys need bmcr to be setup with reset)
1448 */
1449 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001450 netdev_info(dev, "%s: phy reset failed\n",
1451 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001452 return PHY_ERROR;
1453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 }
1455
1456 /* phy vendor specific configuration */
Joe Perchescd663282010-11-29 07:41:59 +00001457 if ((np->phy_oui == PHY_OUI_CICADA)) {
1458 if (init_cicada(dev, np, phyinterface)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001459 netdev_info(dev, "%s: phy init failed\n",
1460 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 return PHY_ERROR;
1462 }
Joe Perchescd663282010-11-29 07:41:59 +00001463 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1464 if (init_vitesse(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001465 netdev_info(dev, "%s: phy init failed\n",
1466 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 return PHY_ERROR;
1468 }
Joe Perchescd663282010-11-29 07:41:59 +00001469 } else if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001470 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1471 np->phy_rev == PHY_REV_REALTEK_8211B) {
1472 /* reset could have cleared these out, set them back */
Joe Perchescd663282010-11-29 07:41:59 +00001473 if (init_realtek_8211b(dev, np)) {
1474 netdev_info(dev, "%s: phy init failed\n",
1475 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001476 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001477 }
Joe Perchescd663282010-11-29 07:41:59 +00001478 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1479 if (init_realtek_8201(dev, np) ||
1480 init_realtek_8201_cross(dev, np)) {
1481 netdev_info(dev, "%s: phy init failed\n",
1482 pci_name(np->pci_dev));
1483 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001484 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001485 }
1486 }
1487
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001488 /* some phys clear out pause advertisement on reset, set it back */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001489 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Ed Swierkcb52deb2008-12-01 12:24:43 +00001491 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001493 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001494 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001495 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001496 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
1499 return 0;
1500}
1501
1502static void nv_start_rx(struct net_device *dev)
1503{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001504 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001506 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001509 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1510 rx_ctrl &= ~NVREG_RCVCTL_START;
1511 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 pci_push(base);
1513 }
1514 writel(np->linkspeed, base + NvRegLinkSpeed);
1515 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001516 rx_ctrl |= NVREG_RCVCTL_START;
1517 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001518 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1519 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 pci_push(base);
1521}
1522
1523static void nv_stop_rx(struct net_device *dev)
1524{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001525 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001527 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001529 if (!np->mac_in_use)
1530 rx_ctrl &= ~NVREG_RCVCTL_START;
1531 else
1532 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1533 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001534 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1535 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001536 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1537 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
1539 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001540 if (!np->mac_in_use)
1541 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542}
1543
1544static void nv_start_tx(struct net_device *dev)
1545{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001546 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001548 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001550 tx_ctrl |= NVREG_XMITCTL_START;
1551 if (np->mac_in_use)
1552 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1553 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 pci_push(base);
1555}
1556
1557static void nv_stop_tx(struct net_device *dev)
1558{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001559 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001561 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001563 if (!np->mac_in_use)
1564 tx_ctrl &= ~NVREG_XMITCTL_START;
1565 else
1566 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1567 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001568 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1569 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001570 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1571 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001574 if (!np->mac_in_use)
1575 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1576 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577}
1578
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001579static void nv_start_rxtx(struct net_device *dev)
1580{
1581 nv_start_rx(dev);
1582 nv_start_tx(dev);
1583}
1584
1585static void nv_stop_rxtx(struct net_device *dev)
1586{
1587 nv_stop_rx(dev);
1588 nv_stop_tx(dev);
1589}
1590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591static void nv_txrx_reset(struct net_device *dev)
1592{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001593 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 u8 __iomem *base = get_hwbase(dev);
1595
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001596 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 pci_push(base);
1598 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001599 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 pci_push(base);
1601}
1602
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001603static void nv_mac_reset(struct net_device *dev)
1604{
1605 struct fe_priv *np = netdev_priv(dev);
1606 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001607 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001608
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001609 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1610 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001611
1612 /* save registers since they will be cleared on reset */
1613 temp1 = readl(base + NvRegMacAddrA);
1614 temp2 = readl(base + NvRegMacAddrB);
1615 temp3 = readl(base + NvRegTransmitPoll);
1616
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001617 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1618 pci_push(base);
1619 udelay(NV_MAC_RESET_DELAY);
1620 writel(0, base + NvRegMacReset);
1621 pci_push(base);
1622 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001623
1624 /* restore saved registers */
1625 writel(temp1, base + NvRegMacAddrA);
1626 writel(temp2, base + NvRegMacAddrB);
1627 writel(temp3, base + NvRegTransmitPoll);
1628
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001629 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1630 pci_push(base);
1631}
1632
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001633static void nv_get_hw_stats(struct net_device *dev)
1634{
1635 struct fe_priv *np = netdev_priv(dev);
1636 u8 __iomem *base = get_hwbase(dev);
1637
1638 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1639 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1640 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1641 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1642 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1643 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1644 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1645 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1646 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1647 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1648 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1649 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1650 np->estats.rx_runt += readl(base + NvRegRxRunt);
1651 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1652 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1653 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1654 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1655 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1656 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1657 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1658 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1659 np->estats.rx_packets =
1660 np->estats.rx_unicast +
1661 np->estats.rx_multicast +
1662 np->estats.rx_broadcast;
1663 np->estats.rx_errors_total =
1664 np->estats.rx_crc_errors +
1665 np->estats.rx_over_errors +
1666 np->estats.rx_frame_error +
1667 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1668 np->estats.rx_late_collision +
1669 np->estats.rx_runt +
1670 np->estats.rx_frame_too_long;
1671 np->estats.tx_errors_total =
1672 np->estats.tx_late_collision +
1673 np->estats.tx_fifo_errors +
1674 np->estats.tx_carrier_errors +
1675 np->estats.tx_excess_deferral +
1676 np->estats.tx_retry_error;
1677
1678 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1679 np->estats.tx_deferral += readl(base + NvRegTxDef);
1680 np->estats.tx_packets += readl(base + NvRegTxFrame);
1681 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1682 np->estats.tx_pause += readl(base + NvRegTxPause);
1683 np->estats.rx_pause += readl(base + NvRegRxPause);
1684 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1685 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001686
1687 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1688 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1689 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1690 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1691 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001692}
1693
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694/*
1695 * nv_get_stats: dev->get_stats function
1696 * Get latest stats value from the nic.
1697 * Called with read_lock(&dev_base_lock) held for read -
1698 * only synchronized against unregister_netdevice.
1699 */
1700static struct net_device_stats *nv_get_stats(struct net_device *dev)
1701{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001702 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
Ayaz Abdulla21828162007-01-23 12:27:21 -05001704 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001705 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001706 nv_get_hw_stats(dev);
1707
1708 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001709 dev->stats.tx_bytes = np->estats.tx_bytes;
1710 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1711 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1712 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1713 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1714 dev->stats.rx_errors = np->estats.rx_errors_total;
1715 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001716 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001717
1718 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719}
1720
1721/*
1722 * nv_alloc_rx: fill rx ring entries.
1723 * Return 1 if the allocations for the skbs failed and the
1724 * rx engine is without Available descriptors
1725 */
1726static int nv_alloc_rx(struct net_device *dev)
1727{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001728 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001729 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001731 less_rx = np->get_rx.orig;
1732 if (less_rx-- == np->first_rx.orig)
1733 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001734
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001735 while (np->put_rx.orig != less_rx) {
1736 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001737 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001738 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001739 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1740 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001741 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001742 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001743 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001744 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1745 wmb();
1746 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001747 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001748 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001749 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001750 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001751 } else
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001752 return 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001753 }
1754 return 0;
1755}
1756
1757static int nv_alloc_rx_optimized(struct net_device *dev)
1758{
1759 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001760 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001761
1762 less_rx = np->get_rx.ex;
1763 if (less_rx-- == np->first_rx.ex)
1764 less_rx = np->last_rx.ex;
1765
1766 while (np->put_rx.ex != less_rx) {
1767 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1768 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001769 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001770 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1771 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001772 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001773 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001774 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001775 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1776 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001777 wmb();
1778 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001779 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001780 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001781 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001782 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001783 } else
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001784 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 return 0;
1787}
1788
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001789/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001790static void nv_do_rx_refill(unsigned long data)
1791{
1792 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001793 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001794
1795 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001796 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001797}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001799static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001800{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001801 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001802 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001803
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001804 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001805
1806 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001807 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1808 else
1809 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1810 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1811 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001812
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001813 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001814 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001815 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001816 np->rx_ring.orig[i].buf = 0;
1817 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001818 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001819 np->rx_ring.ex[i].txvlan = 0;
1820 np->rx_ring.ex[i].bufhigh = 0;
1821 np->rx_ring.ex[i].buflow = 0;
1822 }
1823 np->rx_skb[i].skb = NULL;
1824 np->rx_skb[i].dma = 0;
1825 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001826}
1827
1828static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001830 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001832
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001833 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001834
1835 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001836 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1837 else
1838 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1839 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1840 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001841 np->tx_pkts_in_progress = 0;
1842 np->tx_change_owner = NULL;
1843 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001844 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001846 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001847 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001848 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001849 np->tx_ring.orig[i].buf = 0;
1850 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001851 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001852 np->tx_ring.ex[i].txvlan = 0;
1853 np->tx_ring.ex[i].bufhigh = 0;
1854 np->tx_ring.ex[i].buflow = 0;
1855 }
1856 np->tx_skb[i].skb = NULL;
1857 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001858 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001859 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001860 np->tx_skb[i].first_tx_desc = NULL;
1861 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001862 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001863}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
Manfred Sprauld81c0982005-07-31 18:20:30 +02001865static int nv_init_ring(struct net_device *dev)
1866{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001867 struct fe_priv *np = netdev_priv(dev);
1868
Manfred Sprauld81c0982005-07-31 18:20:30 +02001869 nv_init_tx(dev);
1870 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001871
1872 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001873 return nv_alloc_rx(dev);
1874 else
1875 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876}
1877
Eric Dumazet73a37072009-06-17 21:17:59 +00001878static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001879{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001880 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001881 if (tx_skb->dma_single)
1882 pci_unmap_single(np->pci_dev, tx_skb->dma,
1883 tx_skb->dma_len,
1884 PCI_DMA_TODEVICE);
1885 else
1886 pci_unmap_page(np->pci_dev, tx_skb->dma,
1887 tx_skb->dma_len,
1888 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001889 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001890 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001891}
1892
1893static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1894{
1895 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001896 if (tx_skb->skb) {
1897 dev_kfree_skb_any(tx_skb->skb);
1898 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001899 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001900 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001901 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001902}
1903
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904static void nv_drain_tx(struct net_device *dev)
1905{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001906 struct fe_priv *np = netdev_priv(dev);
1907 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001908
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001909 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001910 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001911 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001912 np->tx_ring.orig[i].buf = 0;
1913 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001914 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001915 np->tx_ring.ex[i].txvlan = 0;
1916 np->tx_ring.ex[i].bufhigh = 0;
1917 np->tx_ring.ex[i].buflow = 0;
1918 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001919 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001920 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001921 np->tx_skb[i].dma = 0;
1922 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001923 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001924 np->tx_skb[i].first_tx_desc = NULL;
1925 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001927 np->tx_pkts_in_progress = 0;
1928 np->tx_change_owner = NULL;
1929 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930}
1931
1932static void nv_drain_rx(struct net_device *dev)
1933{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001934 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001936
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001937 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001938 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001939 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001940 np->rx_ring.orig[i].buf = 0;
1941 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001942 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001943 np->rx_ring.ex[i].txvlan = 0;
1944 np->rx_ring.ex[i].bufhigh = 0;
1945 np->rx_ring.ex[i].buflow = 0;
1946 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001948 if (np->rx_skb[i].skb) {
1949 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001950 (skb_end_pointer(np->rx_skb[i].skb) -
1951 np->rx_skb[i].skb->data),
1952 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001953 dev_kfree_skb(np->rx_skb[i].skb);
1954 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 }
1956 }
1957}
1958
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001959static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960{
1961 nv_drain_tx(dev);
1962 nv_drain_rx(dev);
1963}
1964
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001965static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1966{
1967 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1968}
1969
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001970static void nv_legacybackoff_reseed(struct net_device *dev)
1971{
1972 u8 __iomem *base = get_hwbase(dev);
1973 u32 reg;
1974 u32 low;
1975 int tx_status = 0;
1976
1977 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1978 get_random_bytes(&low, sizeof(low));
1979 reg |= low & NVREG_SLOTTIME_MASK;
1980
1981 /* Need to stop tx before change takes effect.
1982 * Caller has already gained np->lock.
1983 */
1984 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
1985 if (tx_status)
1986 nv_stop_tx(dev);
1987 nv_stop_rx(dev);
1988 writel(reg, base + NvRegSlotTime);
1989 if (tx_status)
1990 nv_start_tx(dev);
1991 nv_start_rx(dev);
1992}
1993
1994/* Gear Backoff Seeds */
1995#define BACKOFF_SEEDSET_ROWS 8
1996#define BACKOFF_SEEDSET_LFSRS 15
1997
1998/* Known Good seed sets */
1999static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002000 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2001 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2002 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2003 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2004 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2005 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2006 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2007 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002008
2009static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002010 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2011 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2012 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2013 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2014 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2015 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2016 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2017 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002018
2019static void nv_gear_backoff_reseed(struct net_device *dev)
2020{
2021 u8 __iomem *base = get_hwbase(dev);
2022 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2023 u32 temp, seedset, combinedSeed;
2024 int i;
2025
2026 /* Setup seed for free running LFSR */
2027 /* We are going to read the time stamp counter 3 times
2028 and swizzle bits around to increase randomness */
2029 get_random_bytes(&miniseed1, sizeof(miniseed1));
2030 miniseed1 &= 0x0fff;
2031 if (miniseed1 == 0)
2032 miniseed1 = 0xabc;
2033
2034 get_random_bytes(&miniseed2, sizeof(miniseed2));
2035 miniseed2 &= 0x0fff;
2036 if (miniseed2 == 0)
2037 miniseed2 = 0xabc;
2038 miniseed2_reversed =
2039 ((miniseed2 & 0xF00) >> 8) |
2040 (miniseed2 & 0x0F0) |
2041 ((miniseed2 & 0x00F) << 8);
2042
2043 get_random_bytes(&miniseed3, sizeof(miniseed3));
2044 miniseed3 &= 0x0fff;
2045 if (miniseed3 == 0)
2046 miniseed3 = 0xabc;
2047 miniseed3_reversed =
2048 ((miniseed3 & 0xF00) >> 8) |
2049 (miniseed3 & 0x0F0) |
2050 ((miniseed3 & 0x00F) << 8);
2051
2052 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2053 (miniseed2 ^ miniseed3_reversed);
2054
2055 /* Seeds can not be zero */
2056 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2057 combinedSeed |= 0x08;
2058 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2059 combinedSeed |= 0x8000;
2060
2061 /* No need to disable tx here */
2062 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2063 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2064 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002065 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002066
Szymon Janc78aea4f2010-11-27 08:39:43 +00002067 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002068 get_random_bytes(&seedset, sizeof(seedset));
2069 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002070 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002071 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2072 temp |= main_seedset[seedset][i-1] & 0x3ff;
2073 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2074 writel(temp, base + NvRegBackOffControl);
2075 }
2076}
2077
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078/*
2079 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002080 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002082static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002084 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002085 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002086 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2087 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002088 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002089 u32 offset = 0;
2090 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002091 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002092 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002093 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002094 struct ring_desc *put_tx;
2095 struct ring_desc *start_tx;
2096 struct ring_desc *prev_tx;
2097 struct nv_skb_map *prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002098 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002099
2100 /* add fragments to entries count */
2101 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002102 u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
2103
2104 entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
2105 ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002106 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002108 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002109 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002110 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002111 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002112 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002113 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002114 return NETDEV_TX_BUSY;
2115 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002116 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002117
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002118 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002119
Ayaz Abdullafa454592006-01-05 22:45:45 -08002120 /* setup the header buffer */
2121 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002122 prev_tx = put_tx;
2123 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002124 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002125 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002126 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002127 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002128 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002129 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2130 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002131
Ayaz Abdullafa454592006-01-05 22:45:45 -08002132 tx_flags = np->tx_flags;
2133 offset += bcnt;
2134 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002135 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002136 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002137 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002138 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002139 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002140
2141 /* setup the fragments */
2142 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002143 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2144 u32 size = skb_frag_size(frag);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002145 offset = 0;
2146
2147 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002148 prev_tx = put_tx;
2149 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002150 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ian Campbell671173c2011-08-29 23:18:28 +00002151 np->put_tx_ctx->dma = skb_frag_dma_map(
2152 &np->pci_dev->dev,
2153 frag, offset,
2154 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002155 DMA_TO_DEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002156 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002157 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002158 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2159 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002160
Ayaz Abdullafa454592006-01-05 22:45:45 -08002161 offset += bcnt;
2162 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002163 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002164 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002165 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002166 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002167 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002168 }
2169
Ayaz Abdullafa454592006-01-05 22:45:45 -08002170 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002171 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002172
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002173 /* save skb in this slot's context area */
2174 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002175
Herbert Xu89114af2006-07-08 13:34:32 -07002176 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002177 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002178 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002179 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002180 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002181
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002182 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002183
Ayaz Abdullafa454592006-01-05 22:45:45 -08002184 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002185 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2186 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002187
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002188 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002189
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002190 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002191 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192}
2193
Stephen Hemminger613573252009-08-31 19:50:58 +00002194static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2195 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002196{
2197 struct fe_priv *np = netdev_priv(dev);
2198 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002199 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002200 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2201 unsigned int i;
2202 u32 offset = 0;
2203 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002204 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002205 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2206 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002207 struct ring_desc_ex *put_tx;
2208 struct ring_desc_ex *start_tx;
2209 struct ring_desc_ex *prev_tx;
2210 struct nv_skb_map *prev_tx_ctx;
2211 struct nv_skb_map *start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002212 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002213
2214 /* add fragments to entries count */
2215 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002216 u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
2217
2218 entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
2219 ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002220 }
2221
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002222 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002223 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002224 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002225 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002226 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002227 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002228 return NETDEV_TX_BUSY;
2229 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002230 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002231
2232 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002233 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002234
2235 /* setup the header buffer */
2236 do {
2237 prev_tx = put_tx;
2238 prev_tx_ctx = np->put_tx_ctx;
2239 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2240 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2241 PCI_DMA_TODEVICE);
2242 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002243 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002244 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2245 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002246 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002247
2248 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002249 offset += bcnt;
2250 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002251 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002252 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002253 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002254 np->put_tx_ctx = np->first_tx_ctx;
2255 } while (size);
2256
2257 /* setup the fragments */
2258 for (i = 0; i < fragments; i++) {
2259 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eric Dumazet9e903e02011-10-18 21:00:24 +00002260 u32 size = skb_frag_size(frag);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002261 offset = 0;
2262
2263 do {
2264 prev_tx = put_tx;
2265 prev_tx_ctx = np->put_tx_ctx;
2266 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ian Campbell671173c2011-08-29 23:18:28 +00002267 np->put_tx_ctx->dma = skb_frag_dma_map(
2268 &np->pci_dev->dev,
2269 frag, offset,
2270 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002271 DMA_TO_DEVICE);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002272 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002273 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002274 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2275 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002276 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002277
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002278 offset += bcnt;
2279 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002280 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002281 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002282 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002283 np->put_tx_ctx = np->first_tx_ctx;
2284 } while (size);
2285 }
2286
2287 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002288 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002289
2290 /* save skb in this slot's context area */
2291 prev_tx_ctx->skb = skb;
2292
2293 if (skb_is_gso(skb))
2294 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2295 else
2296 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2297 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2298
2299 /* vlan tag */
Jesse Grosseab6d182010-10-20 13:56:03 +00002300 if (vlan_tx_tag_present(skb))
2301 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2302 vlan_tx_tag_get(skb));
2303 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002304 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002305
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002306 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002307
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002308 if (np->tx_limit) {
2309 /* Limit the number of outstanding tx. Setup all fragments, but
2310 * do not set the VALID bit on the first descriptor. Save a pointer
2311 * to that descriptor and also for next skb_map element.
2312 */
2313
2314 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2315 if (!np->tx_change_owner)
2316 np->tx_change_owner = start_tx_ctx;
2317
2318 /* remove VALID bit */
2319 tx_flags &= ~NV_TX2_VALID;
2320 start_tx_ctx->first_tx_desc = start_tx;
2321 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2322 np->tx_end_flip = np->put_tx_ctx;
2323 } else {
2324 np->tx_pkts_in_progress++;
2325 }
2326 }
2327
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002328 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002329 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2330 np->put_tx.ex = put_tx;
2331
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002332 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002333
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002334 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002335 return NETDEV_TX_OK;
2336}
2337
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002338static inline void nv_tx_flip_ownership(struct net_device *dev)
2339{
2340 struct fe_priv *np = netdev_priv(dev);
2341
2342 np->tx_pkts_in_progress--;
2343 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002344 np->tx_change_owner->first_tx_desc->flaglen |=
2345 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002346 np->tx_pkts_in_progress++;
2347
2348 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2349 if (np->tx_change_owner == np->tx_end_flip)
2350 np->tx_change_owner = NULL;
2351
2352 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2353 }
2354}
2355
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356/*
2357 * nv_tx_done: check for completed packets, release the skbs.
2358 *
2359 * Caller must own np->lock.
2360 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002361static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002363 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002364 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002365 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002366 struct ring_desc *orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002368 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002369 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2370 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
Eric Dumazet73a37072009-06-17 21:17:59 +00002372 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002373
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002375 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002376 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002377 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002378 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002379 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002380 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002381 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2382 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002383 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002384 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002385 dev->stats.tx_packets++;
2386 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002387 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002388 dev_kfree_skb_any(np->get_tx_ctx->skb);
2389 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002390 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391 }
2392 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002393 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002394 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002395 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002396 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002397 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002398 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002399 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2400 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002401 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002402 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002403 dev->stats.tx_packets++;
2404 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002405 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002406 dev_kfree_skb_any(np->get_tx_ctx->skb);
2407 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002408 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 }
2410 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002411 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002412 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002413 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002414 np->get_tx_ctx = np->first_tx_ctx;
2415 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002416 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002417 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002418 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002419 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002420 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002421}
2422
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002423static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002424{
2425 struct fe_priv *np = netdev_priv(dev);
2426 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002427 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002428 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002429
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002430 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002431 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002432 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002433
Eric Dumazet73a37072009-06-17 21:17:59 +00002434 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002435
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002436 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002437 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002438 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002439 else {
2440 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2441 if (np->driver_data & DEV_HAS_GEAR_MODE)
2442 nv_gear_backoff_reseed(dev);
2443 else
2444 nv_legacybackoff_reseed(dev);
2445 }
2446 }
2447
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002448 dev_kfree_skb_any(np->get_tx_ctx->skb);
2449 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002450 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002451
Szymon Janc78aea4f2010-11-27 08:39:43 +00002452 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002453 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002454 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002455 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002456 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002457 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002458 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002460 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002461 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002463 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002464 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465}
2466
2467/*
2468 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002469 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470 */
2471static void nv_tx_timeout(struct net_device *dev)
2472{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002473 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002475 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002476 union ring_type put_tx;
2477 int saved_tx_limit;
Joe Perches294a5542010-11-29 07:41:56 +00002478 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002480 if (np->msi_flags & NV_MSI_X_ENABLED)
2481 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2482 else
2483 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2484
Joe Perches1d397f32010-11-29 07:41:57 +00002485 netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486
Joe Perches1d397f32010-11-29 07:41:57 +00002487 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2488 netdev_info(dev, "Dumping tx registers\n");
Joe Perches294a5542010-11-29 07:41:56 +00002489 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002490 netdev_info(dev,
2491 "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2492 i,
2493 readl(base + i + 0), readl(base + i + 4),
2494 readl(base + i + 8), readl(base + i + 12),
2495 readl(base + i + 16), readl(base + i + 20),
2496 readl(base + i + 24), readl(base + i + 28));
Joe Perches294a5542010-11-29 07:41:56 +00002497 }
Joe Perches1d397f32010-11-29 07:41:57 +00002498 netdev_info(dev, "Dumping tx ring\n");
Joe Perches294a5542010-11-29 07:41:56 +00002499 for (i = 0; i < np->tx_ring_size; i += 4) {
2500 if (!nv_optimized(np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00002501 netdev_info(dev,
2502 "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2503 i,
2504 le32_to_cpu(np->tx_ring.orig[i].buf),
2505 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2506 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2507 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2508 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2509 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2510 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2511 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Joe Perches294a5542010-11-29 07:41:56 +00002512 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00002513 netdev_info(dev,
2514 "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2515 i,
2516 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2517 le32_to_cpu(np->tx_ring.ex[i].buflow),
2518 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2519 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2520 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2521 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2522 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2523 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2524 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2525 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2526 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2527 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulc2dba062005-07-31 18:29:47 +02002528 }
2529 }
2530
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 spin_lock_irq(&np->lock);
2532
2533 /* 1) stop tx engine */
2534 nv_stop_tx(dev);
2535
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002536 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2537 saved_tx_limit = np->tx_limit;
2538 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2539 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002540 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002541 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002542 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002543 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002545 /* save current HW position */
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002546 if (np->tx_change_owner)
2547 put_tx.ex = np->tx_change_owner->first_tx_desc;
2548 else
2549 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002551 /* 3) clear all tx state */
2552 nv_drain_tx(dev);
2553 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002554
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002555 /* 4) restore state to current HW position */
2556 np->get_tx = np->put_tx = put_tx;
2557 np->tx_limit = saved_tx_limit;
2558
2559 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002561 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562 spin_unlock_irq(&np->lock);
2563}
2564
Manfred Spraul22c6d142005-04-19 21:17:09 +02002565/*
2566 * Called when the nic notices a mismatch between the actual data len on the
2567 * wire and the len indicated in the 802 header
2568 */
2569static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2570{
2571 int hdrlen; /* length of the 802 header */
2572 int protolen; /* length as stored in the proto field */
2573
2574 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002575 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2576 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002577 hdrlen = VLAN_HLEN;
2578 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002579 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002580 hdrlen = ETH_HLEN;
2581 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002582 if (protolen > ETH_DATA_LEN)
2583 return datalen; /* Value in proto field not a len, no checks possible */
2584
2585 protolen += hdrlen;
2586 /* consistency checks: */
2587 if (datalen > ETH_ZLEN) {
2588 if (datalen >= protolen) {
2589 /* more data on wire than in 802 header, trim of
2590 * additional data.
2591 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002592 return protolen;
2593 } else {
2594 /* less data on wire than mentioned in header.
2595 * Discard the packet.
2596 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002597 return -1;
2598 }
2599 } else {
2600 /* short packet. Accept only if 802 values are also short */
2601 if (protolen > ETH_ZLEN) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002602 return -1;
2603 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002604 return datalen;
2605 }
2606}
2607
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002608static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002610 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002611 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002612 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002613 struct sk_buff *skb;
2614 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002615
Szymon Janc78aea4f2010-11-27 08:39:43 +00002616 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002617 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002618 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 /*
2621 * the packet is for us - immediately tear down the pci mapping.
2622 * TODO: check if a prefetch of the first cacheline improves
2623 * the performance.
2624 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002625 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2626 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002628 skb = np->get_rx_ctx->skb;
2629 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631 /* look at what we actually got: */
2632 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002633 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2634 len = flags & LEN_MASK_V1;
2635 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002636 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002637 len = nv_getlen(dev, skb->data, len);
2638 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002639 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002640 dev_kfree_skb(skb);
2641 goto next_pkt;
2642 }
2643 }
2644 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002645 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002646 if (flags & NV_RX_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002647 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002648 }
2649 /* the rest are hard errors */
2650 else {
2651 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002652 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002653 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002654 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002655 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002656 dev->stats.rx_over_errors++;
2657 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002658 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002659 goto next_pkt;
2660 }
2661 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002662 } else {
2663 dev_kfree_skb(skb);
2664 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002665 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002667 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2668 len = flags & LEN_MASK_V2;
2669 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002670 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002671 len = nv_getlen(dev, skb->data, len);
2672 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002673 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002674 dev_kfree_skb(skb);
2675 goto next_pkt;
2676 }
2677 }
2678 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002679 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002680 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002681 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002682 }
2683 /* the rest are hard errors */
2684 else {
2685 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002686 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002687 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002688 dev->stats.rx_over_errors++;
2689 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002690 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002691 goto next_pkt;
2692 }
2693 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002694 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2695 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002696 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002697 } else {
2698 dev_kfree_skb(skb);
2699 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700 }
2701 }
2702 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703 skb_put(skb, len);
2704 skb->protocol = eth_type_trans(skb, dev);
Tom Herbert53f224c2010-05-03 19:08:45 +00002705 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002706 dev->stats.rx_packets++;
2707 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002709 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002710 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002711 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002712 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002713
2714 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002715 }
2716
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002717 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002718}
2719
2720static int nv_rx_process_optimized(struct net_device *dev, int limit)
2721{
2722 struct fe_priv *np = netdev_priv(dev);
2723 u32 flags;
2724 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002725 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002726 struct sk_buff *skb;
2727 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002728
Szymon Janc78aea4f2010-11-27 08:39:43 +00002729 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002730 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002731 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002732
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002733 /*
2734 * the packet is for us - immediately tear down the pci mapping.
2735 * TODO: check if a prefetch of the first cacheline improves
2736 * the performance.
2737 */
2738 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2739 np->get_rx_ctx->dma_len,
2740 PCI_DMA_FROMDEVICE);
2741 skb = np->get_rx_ctx->skb;
2742 np->get_rx_ctx->skb = NULL;
2743
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002744 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002745 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2746 len = flags & LEN_MASK_V2;
2747 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002748 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002749 len = nv_getlen(dev, skb->data, len);
2750 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002751 dev_kfree_skb(skb);
2752 goto next_pkt;
2753 }
2754 }
2755 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002756 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002757 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002758 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002759 }
2760 /* the rest are hard errors */
2761 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002762 dev_kfree_skb(skb);
2763 goto next_pkt;
2764 }
2765 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002766
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002767 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2768 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002769 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002770
2771 /* got a valid packet - forward it to the network core */
2772 skb_put(skb, len);
2773 skb->protocol = eth_type_trans(skb, dev);
2774 prefetch(skb->data);
2775
Jiri Pirko3326c782011-07-20 04:54:38 +00002776 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002777
2778 /*
2779 * There's need to check for NETIF_F_HW_VLAN_RX here.
2780 * Even if vlan rx accel is disabled,
2781 * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
2782 */
2783 if (dev->features & NETIF_F_HW_VLAN_RX &&
2784 vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Jiri Pirko3326c782011-07-20 04:54:38 +00002785 u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
2786
2787 __vlan_hwaccel_put_tag(skb, vid);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002788 }
Jiri Pirko3326c782011-07-20 04:54:38 +00002789 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002790
Jeff Garzik8148ff42007-10-16 20:56:09 -04002791 dev->stats.rx_packets++;
2792 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002793 } else {
2794 dev_kfree_skb(skb);
2795 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002796next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002797 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002798 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002799 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002800 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002801
2802 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002804
Ingo Molnarc1b71512007-10-17 12:18:23 +02002805 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002806}
2807
Manfred Sprauld81c0982005-07-31 18:20:30 +02002808static void set_bufsize(struct net_device *dev)
2809{
2810 struct fe_priv *np = netdev_priv(dev);
2811
2812 if (dev->mtu <= ETH_DATA_LEN)
2813 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2814 else
2815 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2816}
2817
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818/*
2819 * nv_change_mtu: dev->change_mtu function
2820 * Called with dev_base_lock held for read.
2821 */
2822static int nv_change_mtu(struct net_device *dev, int new_mtu)
2823{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002824 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002825 int old_mtu;
2826
2827 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002829
2830 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002832
2833 /* return early if the buffer sizes will not change */
2834 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2835 return 0;
2836 if (old_mtu == new_mtu)
2837 return 0;
2838
2839 /* synchronized against open : rtnl_lock() held by caller */
2840 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002841 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002842 /*
2843 * It seems that the nic preloads valid ring entries into an
2844 * internal buffer. The procedure for flushing everything is
2845 * guessed, there is probably a simpler approach.
2846 * Changing the MTU is a rare event, it shouldn't matter.
2847 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002848 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002849 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002850 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002851 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002852 spin_lock(&np->lock);
2853 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002854 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002855 nv_txrx_reset(dev);
2856 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002857 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002858 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002859 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002860 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002861 if (!np->in_shutdown)
2862 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2863 }
2864 /* reinit nic view of the rx queue */
2865 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002866 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002867 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002868 base + NvRegRingSizes);
2869 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002870 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002871 pci_push(base);
2872
2873 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002874 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002875 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002876 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002877 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002878 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002879 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002880 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881 return 0;
2882}
2883
Manfred Spraul72b31782005-07-31 18:33:34 +02002884static void nv_copy_mac_to_hw(struct net_device *dev)
2885{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002886 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002887 u32 mac[2];
2888
2889 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2890 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2891 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2892
2893 writel(mac[0], base + NvRegMacAddrA);
2894 writel(mac[1], base + NvRegMacAddrB);
2895}
2896
2897/*
2898 * nv_set_mac_address: dev->set_mac_address function
2899 * Called with rtnl_lock() held.
2900 */
2901static int nv_set_mac_address(struct net_device *dev, void *addr)
2902{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002903 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002904 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02002905
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002906 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002907 return -EADDRNOTAVAIL;
2908
2909 /* synchronized against open : rtnl_lock() held by caller */
2910 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2911
2912 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002913 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002914 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002915 spin_lock_irq(&np->lock);
2916
2917 /* stop rx engine */
2918 nv_stop_rx(dev);
2919
2920 /* set mac address */
2921 nv_copy_mac_to_hw(dev);
2922
2923 /* restart rx engine */
2924 nv_start_rx(dev);
2925 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002926 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002927 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002928 } else {
2929 nv_copy_mac_to_hw(dev);
2930 }
2931 return 0;
2932}
2933
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934/*
2935 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002936 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937 */
2938static void nv_set_multicast(struct net_device *dev)
2939{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002940 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 u8 __iomem *base = get_hwbase(dev);
2942 u32 addr[2];
2943 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002944 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945
2946 memset(addr, 0, sizeof(addr));
2947 memset(mask, 0, sizeof(mask));
2948
2949 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002950 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002952 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953
Jiri Pirko48e2f182010-02-22 09:22:26 +00002954 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 u32 alwaysOff[2];
2956 u32 alwaysOn[2];
2957
2958 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2959 if (dev->flags & IFF_ALLMULTI) {
2960 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2961 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00002962 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002963
Jiri Pirko22bedad32010-04-01 21:22:57 +00002964 netdev_for_each_mc_addr(ha, dev) {
2965 unsigned char *addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002967
2968 a = le32_to_cpu(*(__le32 *) addr);
2969 b = le16_to_cpu(*(__le16 *) (&addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 alwaysOn[0] &= a;
2971 alwaysOff[0] &= ~a;
2972 alwaysOn[1] &= b;
2973 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974 }
2975 }
2976 addr[0] = alwaysOn[0];
2977 addr[1] = alwaysOn[1];
2978 mask[0] = alwaysOn[0] | alwaysOff[0];
2979 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05002980 } else {
2981 mask[0] = NVREG_MCASTMASKA_NONE;
2982 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983 }
2984 }
2985 addr[0] |= NVREG_MCASTADDRA_FORCE;
2986 pff |= NVREG_PFF_ALWAYS;
2987 spin_lock_irq(&np->lock);
2988 nv_stop_rx(dev);
2989 writel(addr[0], base + NvRegMulticastAddrA);
2990 writel(addr[1], base + NvRegMulticastAddrB);
2991 writel(mask[0], base + NvRegMulticastMaskA);
2992 writel(mask[1], base + NvRegMulticastMaskB);
2993 writel(pff, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994 nv_start_rx(dev);
2995 spin_unlock_irq(&np->lock);
2996}
2997
Adrian Bunkc7985052006-06-22 12:03:29 +02002998static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002999{
3000 struct fe_priv *np = netdev_priv(dev);
3001 u8 __iomem *base = get_hwbase(dev);
3002
3003 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3004
3005 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3006 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3007 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3008 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3009 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3010 } else {
3011 writel(pff, base + NvRegPacketFilterFlags);
3012 }
3013 }
3014 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3015 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3016 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003017 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3018 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3019 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003020 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003021 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003022 /* limit the number of tx pause frames to a default of 8 */
3023 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3024 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003025 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003026 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3027 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3028 } else {
3029 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3030 writel(regmisc, base + NvRegMisc1);
3031 }
3032 }
3033}
3034
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003035/**
3036 * nv_update_linkspeed: Setup the MAC according to the link partner
3037 * @dev: Network device to be configured
3038 *
3039 * The function queries the PHY and checks if there is a link partner.
3040 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3041 * set to 10 MBit HD.
3042 *
3043 * The function returns 0 if there is no link partner and 1 if there is
3044 * a good link partner.
3045 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046static int nv_update_linkspeed(struct net_device *dev)
3047{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003048 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003050 int adv = 0;
3051 int lpa = 0;
3052 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003053 int newls = np->linkspeed;
3054 int newdup = np->duplex;
3055 int mii_status;
3056 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003057 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003058 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003059 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060
3061 /* BMSR_LSTATUS is latched, read it twice:
3062 * we want the current value.
3063 */
3064 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3065 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3066
3067 if (!(mii_status & BMSR_LSTATUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3069 newdup = 0;
3070 retval = 0;
3071 goto set_speed;
3072 }
3073
3074 if (np->autoneg == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003075 if (np->fixed_mode & LPA_100FULL) {
3076 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3077 newdup = 1;
3078 } else if (np->fixed_mode & LPA_100HALF) {
3079 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3080 newdup = 0;
3081 } else if (np->fixed_mode & LPA_10FULL) {
3082 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3083 newdup = 1;
3084 } else {
3085 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3086 newdup = 0;
3087 }
3088 retval = 1;
3089 goto set_speed;
3090 }
3091 /* check auto negotiation is complete */
3092 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3093 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3094 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3095 newdup = 0;
3096 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097 goto set_speed;
3098 }
3099
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003100 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3101 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003102
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103 retval = 1;
3104 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003105 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3106 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107
3108 if ((control_1000 & ADVERTISE_1000FULL) &&
3109 (status_1000 & LPA_1000FULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003110 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3111 newdup = 1;
3112 goto set_speed;
3113 }
3114 }
3115
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003117 adv_lpa = lpa & adv;
3118 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003119 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3120 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003121 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3123 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003124 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3126 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003127 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3129 newdup = 0;
3130 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3132 newdup = 0;
3133 }
3134
3135set_speed:
3136 if (np->duplex == newdup && np->linkspeed == newls)
3137 return retval;
3138
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 np->duplex = newdup;
3140 np->linkspeed = newls;
3141
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003142 /* The transmitter and receiver must be restarted for safe update */
3143 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3144 txrxFlags |= NV_RESTART_TX;
3145 nv_stop_tx(dev);
3146 }
3147 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3148 txrxFlags |= NV_RESTART_RX;
3149 nv_stop_rx(dev);
3150 }
3151
Linus Torvalds1da177e2005-04-16 15:20:36 -07003152 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003153 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003155 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3156 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3157 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003159 phyreg |= NVREG_SLOTTIME_1000_FULL;
3160 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003161 }
3162
3163 phyreg = readl(base + NvRegPhyInterface);
3164 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3165 if (np->duplex == 0)
3166 phyreg |= PHY_HALF;
3167 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3168 phyreg |= PHY_100;
3169 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3170 phyreg |= PHY_1000;
3171 writel(phyreg, base + NvRegPhyInterface);
3172
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003173 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003174 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003175 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003176 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003177 } else {
3178 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3179 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3180 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3181 else
3182 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3183 } else {
3184 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3185 }
3186 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003187 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003188 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3189 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3190 else
3191 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003192 }
3193 writel(txreg, base + NvRegTxDeferral);
3194
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003195 if (np->desc_ver == DESC_VER_1) {
3196 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3197 } else {
3198 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3199 txreg = NVREG_TX_WM_DESC2_3_1000;
3200 else
3201 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3202 }
3203 writel(txreg, base + NvRegTxWatermark);
3204
Szymon Janc78aea4f2010-11-27 08:39:43 +00003205 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003206 base + NvRegMisc1);
3207 pci_push(base);
3208 writel(np->linkspeed, base + NvRegLinkSpeed);
3209 pci_push(base);
3210
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003211 pause_flags = 0;
3212 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003213 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003214 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003215 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3216 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003217
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003218 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003219 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003220 if (lpa_pause & LPA_PAUSE_CAP) {
3221 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3222 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3223 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3224 }
3225 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003226 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003227 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003228 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003229 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003230 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3231 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003232 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3233 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3234 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3235 }
3236 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003237 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003238 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003239 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003240 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003241 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003242 }
3243 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003244 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003245
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003246 if (txrxFlags & NV_RESTART_TX)
3247 nv_start_tx(dev);
3248 if (txrxFlags & NV_RESTART_RX)
3249 nv_start_rx(dev);
3250
Linus Torvalds1da177e2005-04-16 15:20:36 -07003251 return retval;
3252}
3253
3254static void nv_linkchange(struct net_device *dev)
3255{
3256 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003257 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003259 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003260 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003261 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263 } else {
3264 if (netif_carrier_ok(dev)) {
3265 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003266 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003267 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268 nv_stop_rx(dev);
3269 }
3270 }
3271}
3272
3273static void nv_link_irq(struct net_device *dev)
3274{
3275 u8 __iomem *base = get_hwbase(dev);
3276 u32 miistat;
3277
3278 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003279 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003280
3281 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3282 nv_linkchange(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283}
3284
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003285static void nv_msi_workaround(struct fe_priv *np)
3286{
3287
3288 /* Need to toggle the msi irq mask within the ethernet device,
3289 * otherwise, future interrupts will not be detected.
3290 */
3291 if (np->msi_flags & NV_MSI_ENABLED) {
3292 u8 __iomem *base = np->base;
3293
3294 writel(0, base + NvRegMSIIrqMask);
3295 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3296 }
3297}
3298
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003299static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3300{
3301 struct fe_priv *np = netdev_priv(dev);
3302
3303 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3304 if (total_work > NV_DYNAMIC_THRESHOLD) {
3305 /* transition to poll based interrupts */
3306 np->quiet_count = 0;
3307 if (np->irqmask != NVREG_IRQMASK_CPU) {
3308 np->irqmask = NVREG_IRQMASK_CPU;
3309 return 1;
3310 }
3311 } else {
3312 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3313 np->quiet_count++;
3314 } else {
3315 /* reached a period of low activity, switch
3316 to per tx/rx packet interrupts */
3317 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3318 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3319 return 1;
3320 }
3321 }
3322 }
3323 }
3324 return 0;
3325}
3326
David Howells7d12e782006-10-05 14:55:46 +01003327static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328{
3329 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003330 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003331 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003333 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3334 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003335 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003336 } else {
3337 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003338 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003339 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003340 if (!(np->events & np->irqmask))
3341 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003343 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003344
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003345 if (napi_schedule_prep(&np->napi)) {
3346 /*
3347 * Disable further irq's (msix not enabled with napi)
3348 */
3349 writel(0, base + NvRegIrqMask);
3350 __napi_schedule(&np->napi);
3351 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003352
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003353 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354}
3355
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003356/**
3357 * All _optimized functions are used to help increase performance
3358 * (reduce CPU and increase throughput). They use descripter version 3,
3359 * compiler directives, and reduce memory accesses.
3360 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003361static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3362{
3363 struct net_device *dev = (struct net_device *) data;
3364 struct fe_priv *np = netdev_priv(dev);
3365 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003366
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003367 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3368 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003369 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003370 } else {
3371 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003372 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003373 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003374 if (!(np->events & np->irqmask))
3375 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003376
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003377 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003378
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003379 if (napi_schedule_prep(&np->napi)) {
3380 /*
3381 * Disable further irq's (msix not enabled with napi)
3382 */
3383 writel(0, base + NvRegIrqMask);
3384 __napi_schedule(&np->napi);
3385 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003386
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003387 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003388}
3389
David Howells7d12e782006-10-05 14:55:46 +01003390static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003391{
3392 struct net_device *dev = (struct net_device *) data;
3393 struct fe_priv *np = netdev_priv(dev);
3394 u8 __iomem *base = get_hwbase(dev);
3395 u32 events;
3396 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003397 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003398
Szymon Janc78aea4f2010-11-27 08:39:43 +00003399 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003400 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3401 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003402 if (!(events & np->irqmask))
3403 break;
3404
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003405 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003406 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003407 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003408
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003409 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003410 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003411 /* disable interrupts on the nic */
3412 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3413 pci_push(base);
3414
3415 if (!np->in_shutdown) {
3416 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3417 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3418 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003419 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003420 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3421 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003422 break;
3423 }
3424
3425 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003426
3427 return IRQ_RETVAL(i);
3428}
3429
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003430static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003431{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003432 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3433 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003434 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003435 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003436 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003437 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003438
stephen hemminger81a2e362010-04-28 08:25:28 +00003439 do {
3440 if (!nv_optimized(np)) {
3441 spin_lock_irqsave(&np->lock, flags);
3442 tx_work += nv_tx_done(dev, np->tx_ring_size);
3443 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003444
Tom Herbertd951f722010-05-05 18:15:21 +00003445 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003446 retcode = nv_alloc_rx(dev);
3447 } else {
3448 spin_lock_irqsave(&np->lock, flags);
3449 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3450 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003451
Tom Herbertd951f722010-05-05 18:15:21 +00003452 rx_count = nv_rx_process_optimized(dev,
3453 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003454 retcode = nv_alloc_rx_optimized(dev);
3455 }
3456 } while (retcode == 0 &&
3457 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003458
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003459 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003460 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003461 if (!np->in_shutdown)
3462 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003463 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003464 }
3465
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003466 nv_change_interrupt_mode(dev, tx_work + rx_work);
3467
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003468 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3469 spin_lock_irqsave(&np->lock, flags);
3470 nv_link_irq(dev);
3471 spin_unlock_irqrestore(&np->lock, flags);
3472 }
3473 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3474 spin_lock_irqsave(&np->lock, flags);
3475 nv_linkchange(dev);
3476 spin_unlock_irqrestore(&np->lock, flags);
3477 np->link_timeout = jiffies + LINK_TIMEOUT;
3478 }
3479 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3480 spin_lock_irqsave(&np->lock, flags);
3481 if (!np->in_shutdown) {
3482 np->nic_poll_irq = np->irqmask;
3483 np->recover_error = 1;
3484 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3485 }
3486 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003487 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003488 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003489 }
3490
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003491 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003492 /* re-enable interrupts
3493 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003494 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003495
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003496 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003497 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003498 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003499}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003500
David Howells7d12e782006-10-05 14:55:46 +01003501static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003502{
3503 struct net_device *dev = (struct net_device *) data;
3504 struct fe_priv *np = netdev_priv(dev);
3505 u8 __iomem *base = get_hwbase(dev);
3506 u32 events;
3507 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003508 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003509
Szymon Janc78aea4f2010-11-27 08:39:43 +00003510 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003511 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3512 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003513 if (!(events & np->irqmask))
3514 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003515
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003516 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003517 if (unlikely(nv_alloc_rx_optimized(dev))) {
3518 spin_lock_irqsave(&np->lock, flags);
3519 if (!np->in_shutdown)
3520 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3521 spin_unlock_irqrestore(&np->lock, flags);
3522 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003523 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003524
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003525 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003526 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003527 /* disable interrupts on the nic */
3528 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3529 pci_push(base);
3530
3531 if (!np->in_shutdown) {
3532 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3533 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3534 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003535 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003536 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3537 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003538 break;
3539 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003540 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003541
3542 return IRQ_RETVAL(i);
3543}
3544
David Howells7d12e782006-10-05 14:55:46 +01003545static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003546{
3547 struct net_device *dev = (struct net_device *) data;
3548 struct fe_priv *np = netdev_priv(dev);
3549 u8 __iomem *base = get_hwbase(dev);
3550 u32 events;
3551 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003552 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003553
Szymon Janc78aea4f2010-11-27 08:39:43 +00003554 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003555 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3556 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003557 if (!(events & np->irqmask))
3558 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003559
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003560 /* check tx in case we reached max loop limit in tx isr */
3561 spin_lock_irqsave(&np->lock, flags);
3562 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3563 spin_unlock_irqrestore(&np->lock, flags);
3564
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003565 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003566 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003567 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003568 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003569 }
3570 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003571 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003572 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003573 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003574 np->link_timeout = jiffies + LINK_TIMEOUT;
3575 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003576 if (events & NVREG_IRQ_RECOVER_ERROR) {
3577 spin_lock_irq(&np->lock);
3578 /* disable interrupts on the nic */
3579 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3580 pci_push(base);
3581
3582 if (!np->in_shutdown) {
3583 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3584 np->recover_error = 1;
3585 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3586 }
3587 spin_unlock_irq(&np->lock);
3588 break;
3589 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003590 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003591 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003592 /* disable interrupts on the nic */
3593 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3594 pci_push(base);
3595
3596 if (!np->in_shutdown) {
3597 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3598 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3599 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003600 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003601 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3602 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003603 break;
3604 }
3605
3606 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003607
3608 return IRQ_RETVAL(i);
3609}
3610
David Howells7d12e782006-10-05 14:55:46 +01003611static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003612{
3613 struct net_device *dev = (struct net_device *) data;
3614 struct fe_priv *np = netdev_priv(dev);
3615 u8 __iomem *base = get_hwbase(dev);
3616 u32 events;
3617
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003618 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3619 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3620 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3621 } else {
3622 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3623 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3624 }
3625 pci_push(base);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003626 if (!(events & NVREG_IRQ_TIMER))
3627 return IRQ_RETVAL(0);
3628
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003629 nv_msi_workaround(np);
3630
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003631 spin_lock(&np->lock);
3632 np->intr_test = 1;
3633 spin_unlock(&np->lock);
3634
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003635 return IRQ_RETVAL(1);
3636}
3637
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003638static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3639{
3640 u8 __iomem *base = get_hwbase(dev);
3641 int i;
3642 u32 msixmap = 0;
3643
3644 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3645 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3646 * the remaining 8 interrupts.
3647 */
3648 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003649 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003650 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003651 }
3652 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3653
3654 msixmap = 0;
3655 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003656 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003657 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003658 }
3659 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3660}
3661
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003662static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003663{
3664 struct fe_priv *np = get_nvpriv(dev);
3665 u8 __iomem *base = get_hwbase(dev);
3666 int ret = 1;
3667 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003668 irqreturn_t (*handler)(int foo, void *data);
3669
3670 if (intr_test) {
3671 handler = nv_nic_irq_test;
3672 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003673 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003674 handler = nv_nic_irq_optimized;
3675 else
3676 handler = nv_nic_irq;
3677 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003678
3679 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003680 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003681 np->msi_x_entry[i].entry = i;
Szymon Janc34cf97e2010-11-27 08:39:46 +00003682 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3683 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003684 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003685 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003686 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003687 sprintf(np->name_rx, "%s-rx", dev->name);
3688 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003689 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003690 netdev_info(dev,
3691 "request_irq failed for rx %d\n",
3692 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003693 pci_disable_msix(np->pci_dev);
3694 np->msi_flags &= ~NV_MSI_X_ENABLED;
3695 goto out_err;
3696 }
3697 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003698 sprintf(np->name_tx, "%s-tx", dev->name);
3699 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003700 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003701 netdev_info(dev,
3702 "request_irq failed for tx %d\n",
3703 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003704 pci_disable_msix(np->pci_dev);
3705 np->msi_flags &= ~NV_MSI_X_ENABLED;
3706 goto out_free_rx;
3707 }
3708 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003709 sprintf(np->name_other, "%s-other", dev->name);
3710 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003711 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003712 netdev_info(dev,
3713 "request_irq failed for link %d\n",
3714 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003715 pci_disable_msix(np->pci_dev);
3716 np->msi_flags &= ~NV_MSI_X_ENABLED;
3717 goto out_free_tx;
3718 }
3719 /* map interrupts to their respective vector */
3720 writel(0, base + NvRegMSIXMap0);
3721 writel(0, base + NvRegMSIXMap1);
3722 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3723 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3724 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3725 } else {
3726 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003727 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003728 netdev_info(dev,
3729 "request_irq failed %d\n",
3730 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003731 pci_disable_msix(np->pci_dev);
3732 np->msi_flags &= ~NV_MSI_X_ENABLED;
3733 goto out_err;
3734 }
3735
3736 /* map interrupts to vector 0 */
3737 writel(0, base + NvRegMSIXMap0);
3738 writel(0, base + NvRegMSIXMap1);
3739 }
3740 }
3741 }
3742 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00003743 ret = pci_enable_msi(np->pci_dev);
3744 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003745 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003746 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003747 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003748 netdev_info(dev, "request_irq failed %d\n",
3749 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003750 pci_disable_msi(np->pci_dev);
3751 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003752 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003753 goto out_err;
3754 }
3755
3756 /* map interrupts to vector 0 */
3757 writel(0, base + NvRegMSIMap0);
3758 writel(0, base + NvRegMSIMap1);
3759 /* enable msi vector 0 */
3760 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3761 }
3762 }
3763 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003764 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003765 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003766
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003767 }
3768
3769 return 0;
3770out_free_tx:
3771 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3772out_free_rx:
3773 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3774out_err:
3775 return 1;
3776}
3777
3778static void nv_free_irq(struct net_device *dev)
3779{
3780 struct fe_priv *np = get_nvpriv(dev);
3781 int i;
3782
3783 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003784 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003785 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003786 pci_disable_msix(np->pci_dev);
3787 np->msi_flags &= ~NV_MSI_X_ENABLED;
3788 } else {
3789 free_irq(np->pci_dev->irq, dev);
3790 if (np->msi_flags & NV_MSI_ENABLED) {
3791 pci_disable_msi(np->pci_dev);
3792 np->msi_flags &= ~NV_MSI_ENABLED;
3793 }
3794 }
3795}
3796
Linus Torvalds1da177e2005-04-16 15:20:36 -07003797static void nv_do_nic_poll(unsigned long data)
3798{
3799 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003800 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003801 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003802 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003803
Linus Torvalds1da177e2005-04-16 15:20:36 -07003804 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003805 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003806 * reenable interrupts on the nic, we have to do this before calling
3807 * nv_nic_irq because that may decide to do otherwise
3808 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003809
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003810 if (!using_multi_irqs(dev)) {
3811 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003812 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003813 else
Manfred Spraula7475902007-10-17 21:52:33 +02003814 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003815 mask = np->irqmask;
3816 } else {
3817 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003818 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003819 mask |= NVREG_IRQ_RX_ALL;
3820 }
3821 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003822 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003823 mask |= NVREG_IRQ_TX_ALL;
3824 }
3825 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003826 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003827 mask |= NVREG_IRQ_OTHER;
3828 }
3829 }
Manfred Spraula7475902007-10-17 21:52:33 +02003830 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3831
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003832 if (np->recover_error) {
3833 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00003834 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003835 if (netif_running(dev)) {
3836 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003837 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003838 spin_lock(&np->lock);
3839 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003840 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003841 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3842 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003843 nv_txrx_reset(dev);
3844 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003845 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003846 /* reinit driver view of the rx queue */
3847 set_bufsize(dev);
3848 if (nv_init_ring(dev)) {
3849 if (!np->in_shutdown)
3850 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3851 }
3852 /* reinit nic view of the rx queue */
3853 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3854 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003855 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003856 base + NvRegRingSizes);
3857 pci_push(base);
3858 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3859 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003860 /* clear interrupts */
3861 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3862 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3863 else
3864 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003865
3866 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003867 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003868 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003869 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003870 netif_tx_unlock_bh(dev);
3871 }
3872 }
3873
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003874 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003875 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003876
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003877 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003878 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003879 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05003880 nv_nic_irq_optimized(0, dev);
3881 else
3882 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003883 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003884 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003885 else
Manfred Spraula7475902007-10-17 21:52:33 +02003886 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003887 } else {
3888 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003889 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003890 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003891 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003892 }
3893 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003894 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003895 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003896 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003897 }
3898 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003899 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01003900 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003901 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003902 }
3903 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08003904
Linus Torvalds1da177e2005-04-16 15:20:36 -07003905}
3906
Michal Schmidt2918c352005-05-12 19:42:06 -04003907#ifdef CONFIG_NET_POLL_CONTROLLER
3908static void nv_poll_controller(struct net_device *dev)
3909{
3910 nv_do_nic_poll((unsigned long) dev);
3911}
3912#endif
3913
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003914static void nv_do_stats_poll(unsigned long data)
3915{
3916 struct net_device *dev = (struct net_device *) data;
3917 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003918
Ayaz Abdulla57fff692007-01-23 12:27:00 -05003919 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003920
3921 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00003922 mod_timer(&np->stats_poll,
3923 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003924}
3925
Linus Torvalds1da177e2005-04-16 15:20:36 -07003926static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
3927{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003928 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04003929 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003930 strcpy(info->version, FORCEDETH_VERSION);
3931 strcpy(info->bus_info, pci_name(np->pci_dev));
3932}
3933
3934static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3935{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003936 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937 wolinfo->supported = WAKE_MAGIC;
3938
3939 spin_lock_irq(&np->lock);
3940 if (np->wolenabled)
3941 wolinfo->wolopts = WAKE_MAGIC;
3942 spin_unlock_irq(&np->lock);
3943}
3944
3945static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3946{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003947 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003948 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003949 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003950
Linus Torvalds1da177e2005-04-16 15:20:36 -07003951 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003952 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003953 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003955 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003956 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003957 if (netif_running(dev)) {
3958 spin_lock_irq(&np->lock);
3959 writel(flags, base + NvRegWakeUpFlags);
3960 spin_unlock_irq(&np->lock);
3961 }
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00003962 device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003963 return 0;
3964}
3965
3966static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3967{
3968 struct fe_priv *np = netdev_priv(dev);
David Decotigny70739492011-04-27 18:32:40 +00003969 u32 speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003970 int adv;
3971
3972 spin_lock_irq(&np->lock);
3973 ecmd->port = PORT_MII;
3974 if (!netif_running(dev)) {
3975 /* We do not track link speed / duplex setting if the
3976 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003977 if (nv_update_linkspeed(dev)) {
3978 if (!netif_carrier_ok(dev))
3979 netif_carrier_on(dev);
3980 } else {
3981 if (netif_carrier_ok(dev))
3982 netif_carrier_off(dev);
3983 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003984 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003985
3986 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003987 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003988 case NVREG_LINKSPEED_10:
David Decotigny70739492011-04-27 18:32:40 +00003989 speed = SPEED_10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003990 break;
3991 case NVREG_LINKSPEED_100:
David Decotigny70739492011-04-27 18:32:40 +00003992 speed = SPEED_100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003993 break;
3994 case NVREG_LINKSPEED_1000:
David Decotigny70739492011-04-27 18:32:40 +00003995 speed = SPEED_1000;
3996 break;
3997 default:
3998 speed = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004000 }
4001 ecmd->duplex = DUPLEX_HALF;
4002 if (np->duplex)
4003 ecmd->duplex = DUPLEX_FULL;
4004 } else {
David Decotigny70739492011-04-27 18:32:40 +00004005 speed = -1;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004006 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004007 }
David Decotigny70739492011-04-27 18:32:40 +00004008 ethtool_cmd_speed_set(ecmd, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004009 ecmd->autoneg = np->autoneg;
4010
4011 ecmd->advertising = ADVERTISED_MII;
4012 if (np->autoneg) {
4013 ecmd->advertising |= ADVERTISED_Autoneg;
4014 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004015 if (adv & ADVERTISE_10HALF)
4016 ecmd->advertising |= ADVERTISED_10baseT_Half;
4017 if (adv & ADVERTISE_10FULL)
4018 ecmd->advertising |= ADVERTISED_10baseT_Full;
4019 if (adv & ADVERTISE_100HALF)
4020 ecmd->advertising |= ADVERTISED_100baseT_Half;
4021 if (adv & ADVERTISE_100FULL)
4022 ecmd->advertising |= ADVERTISED_100baseT_Full;
4023 if (np->gigabit == PHY_GIGABIT) {
4024 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4025 if (adv & ADVERTISE_1000FULL)
4026 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4027 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029 ecmd->supported = (SUPPORTED_Autoneg |
4030 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4031 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4032 SUPPORTED_MII);
4033 if (np->gigabit == PHY_GIGABIT)
4034 ecmd->supported |= SUPPORTED_1000baseT_Full;
4035
4036 ecmd->phy_address = np->phyaddr;
4037 ecmd->transceiver = XCVR_EXTERNAL;
4038
4039 /* ignore maxtxpkt, maxrxpkt for now */
4040 spin_unlock_irq(&np->lock);
4041 return 0;
4042}
4043
4044static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4045{
4046 struct fe_priv *np = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +00004047 u32 speed = ethtool_cmd_speed(ecmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004048
4049 if (ecmd->port != PORT_MII)
4050 return -EINVAL;
4051 if (ecmd->transceiver != XCVR_EXTERNAL)
4052 return -EINVAL;
4053 if (ecmd->phy_address != np->phyaddr) {
4054 /* TODO: support switching between multiple phys. Should be
4055 * trivial, but not enabled due to lack of test hardware. */
4056 return -EINVAL;
4057 }
4058 if (ecmd->autoneg == AUTONEG_ENABLE) {
4059 u32 mask;
4060
4061 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4062 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4063 if (np->gigabit == PHY_GIGABIT)
4064 mask |= ADVERTISED_1000baseT_Full;
4065
4066 if ((ecmd->advertising & mask) == 0)
4067 return -EINVAL;
4068
4069 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4070 /* Note: autonegotiation disable, speed 1000 intentionally
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004071 * forbidden - no one should need that. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004072
David Decotigny25db0332011-04-27 18:32:39 +00004073 if (speed != SPEED_10 && speed != SPEED_100)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074 return -EINVAL;
4075 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4076 return -EINVAL;
4077 } else {
4078 return -EINVAL;
4079 }
4080
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004081 netif_carrier_off(dev);
4082 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004083 unsigned long flags;
4084
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004085 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004086 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004087 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004088 /* with plain spinlock lockdep complains */
4089 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004090 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004091 /* FIXME:
4092 * this can take some time, and interrupts are disabled
4093 * due to spin_lock_irqsave, but let's hope no daemon
4094 * is going to change the settings very often...
4095 * Worst case:
4096 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4097 * + some minor delays, which is up to a second approximately
4098 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004099 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004100 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004101 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004102 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004103 }
4104
Linus Torvalds1da177e2005-04-16 15:20:36 -07004105 if (ecmd->autoneg == AUTONEG_ENABLE) {
4106 int adv, bmcr;
4107
4108 np->autoneg = 1;
4109
4110 /* advertise only what has been requested */
4111 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004112 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004113 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4114 adv |= ADVERTISE_10HALF;
4115 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004116 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004117 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4118 adv |= ADVERTISE_100HALF;
4119 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004120 adv |= ADVERTISE_100FULL;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004121 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004122 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4123 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4124 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004125 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4126
4127 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004128 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004129 adv &= ~ADVERTISE_1000FULL;
4130 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4131 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004132 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004133 }
4134
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004135 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004136 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004137 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004138 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4139 bmcr |= BMCR_ANENABLE;
4140 /* reset the phy in order for settings to stick,
4141 * and cause autoneg to start */
4142 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004143 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004144 return -EINVAL;
4145 }
4146 } else {
4147 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4148 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4149 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004150 } else {
4151 int adv, bmcr;
4152
4153 np->autoneg = 0;
4154
4155 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004156 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
David Decotigny25db0332011-04-27 18:32:39 +00004157 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004158 adv |= ADVERTISE_10HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004159 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004160 adv |= ADVERTISE_10FULL;
David Decotigny25db0332011-04-27 18:32:39 +00004161 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004162 adv |= ADVERTISE_100HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004163 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004164 adv |= ADVERTISE_100FULL;
4165 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004166 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004167 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4168 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4169 }
4170 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4171 adv |= ADVERTISE_PAUSE_ASYM;
4172 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4173 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004174 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4175 np->fixed_mode = adv;
4176
4177 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004178 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004180 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004181 }
4182
4183 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004184 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4185 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004186 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004187 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004188 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004189 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004190 /* reset the phy in order for forced mode settings to stick */
4191 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004192 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004193 return -EINVAL;
4194 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004195 } else {
4196 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4197 if (netif_running(dev)) {
4198 /* Wait a bit and then reconfigure the nic. */
4199 udelay(10);
4200 nv_linkchange(dev);
4201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202 }
4203 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004204
4205 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004206 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004207 nv_enable_irq(dev);
4208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004209
4210 return 0;
4211}
4212
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004213#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004214
4215static int nv_get_regs_len(struct net_device *dev)
4216{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004217 struct fe_priv *np = netdev_priv(dev);
4218 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004219}
4220
4221static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4222{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004223 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004224 u8 __iomem *base = get_hwbase(dev);
4225 u32 *rbuf = buf;
4226 int i;
4227
4228 regs->version = FORCEDETH_REGS_VER;
4229 spin_lock_irq(&np->lock);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004230 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004231 rbuf[i] = readl(base + i*sizeof(u32));
4232 spin_unlock_irq(&np->lock);
4233}
4234
4235static int nv_nway_reset(struct net_device *dev)
4236{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004237 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004238 int ret;
4239
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004240 if (np->autoneg) {
4241 int bmcr;
4242
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004243 netif_carrier_off(dev);
4244 if (netif_running(dev)) {
4245 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004246 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004247 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004248 spin_lock(&np->lock);
4249 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004250 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004251 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004252 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004253 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004254 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004255 }
4256
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004257 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004258 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4259 bmcr |= BMCR_ANENABLE;
4260 /* reset the phy in order for settings to stick*/
4261 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004262 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004263 return -EINVAL;
4264 }
4265 } else {
4266 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4267 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4268 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004269
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004270 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004271 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004272 nv_enable_irq(dev);
4273 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004274 ret = 0;
4275 } else {
4276 ret = -EINVAL;
4277 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004278
4279 return ret;
4280}
4281
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004282static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4283{
4284 struct fe_priv *np = netdev_priv(dev);
4285
4286 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004287 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4288
4289 ring->rx_pending = np->rx_ring_size;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004290 ring->tx_pending = np->tx_ring_size;
4291}
4292
4293static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4294{
4295 struct fe_priv *np = netdev_priv(dev);
4296 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004297 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004298 dma_addr_t ring_addr;
4299
4300 if (ring->rx_pending < RX_RING_MIN ||
4301 ring->tx_pending < TX_RING_MIN ||
4302 ring->rx_mini_pending != 0 ||
4303 ring->rx_jumbo_pending != 0 ||
4304 (np->desc_ver == DESC_VER_1 &&
4305 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4306 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4307 (np->desc_ver != DESC_VER_1 &&
4308 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4309 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4310 return -EINVAL;
4311 }
4312
4313 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004314 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004315 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4316 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4317 &ring_addr);
4318 } else {
4319 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4320 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4321 &ring_addr);
4322 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004323 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4324 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4325 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004326 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004327 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004328 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004329 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4330 rxtx_ring, ring_addr);
4331 } else {
4332 if (rxtx_ring)
4333 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4334 rxtx_ring, ring_addr);
4335 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004336
4337 kfree(rx_skbuff);
4338 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004339 goto exit;
4340 }
4341
4342 if (netif_running(dev)) {
4343 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004344 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004345 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004346 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004347 spin_lock(&np->lock);
4348 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004349 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004350 nv_txrx_reset(dev);
4351 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004352 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004353 /* delete queues */
4354 free_rings(dev);
4355 }
4356
4357 /* set new values */
4358 np->rx_ring_size = ring->rx_pending;
4359 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004360
4361 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004362 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004363 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4364 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004365 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004366 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4367 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004368 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4369 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004370 np->ring_addr = ring_addr;
4371
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004372 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4373 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004374
4375 if (netif_running(dev)) {
4376 /* reinit driver view of the queues */
4377 set_bufsize(dev);
4378 if (nv_init_ring(dev)) {
4379 if (!np->in_shutdown)
4380 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4381 }
4382
4383 /* reinit nic view of the queues */
4384 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4385 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004386 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004387 base + NvRegRingSizes);
4388 pci_push(base);
4389 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4390 pci_push(base);
4391
4392 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004393 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004394 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004395 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004396 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004397 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004398 nv_enable_irq(dev);
4399 }
4400 return 0;
4401exit:
4402 return -ENOMEM;
4403}
4404
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004405static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4406{
4407 struct fe_priv *np = netdev_priv(dev);
4408
4409 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4410 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4411 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4412}
4413
4414static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4415{
4416 struct fe_priv *np = netdev_priv(dev);
4417 int adv, bmcr;
4418
4419 if ((!np->autoneg && np->duplex == 0) ||
4420 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004421 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004422 return -EINVAL;
4423 }
4424 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004425 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004426 return -EINVAL;
4427 }
4428
4429 netif_carrier_off(dev);
4430 if (netif_running(dev)) {
4431 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004432 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004433 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004434 spin_lock(&np->lock);
4435 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004436 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004437 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004438 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004439 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004440 }
4441
4442 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4443 if (pause->rx_pause)
4444 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4445 if (pause->tx_pause)
4446 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4447
4448 if (np->autoneg && pause->autoneg) {
4449 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4450
4451 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4452 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004453 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004454 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4455 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4456 adv |= ADVERTISE_PAUSE_ASYM;
4457 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4458
4459 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004460 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004461 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4462 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4463 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4464 } else {
4465 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4466 if (pause->rx_pause)
4467 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4468 if (pause->tx_pause)
4469 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4470
4471 if (!netif_running(dev))
4472 nv_update_linkspeed(dev);
4473 else
4474 nv_update_pause(dev, np->pause_flags);
4475 }
4476
4477 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004478 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004479 nv_enable_irq(dev);
4480 }
4481 return 0;
4482}
4483
Michał Mirosław569e1462011-04-15 04:50:49 +00004484static u32 nv_fix_features(struct net_device *dev, u32 features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004485{
Michał Mirosław569e1462011-04-15 04:50:49 +00004486 /* vlan is dependent on rx checksum offload */
4487 if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4488 features |= NETIF_F_RXCSUM;
4489
4490 return features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004491}
4492
Jiri Pirko3326c782011-07-20 04:54:38 +00004493static void nv_vlan_mode(struct net_device *dev, u32 features)
4494{
4495 struct fe_priv *np = get_nvpriv(dev);
4496
4497 spin_lock_irq(&np->lock);
4498
4499 if (features & NETIF_F_HW_VLAN_RX)
4500 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
4501 else
4502 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4503
4504 if (features & NETIF_F_HW_VLAN_TX)
4505 np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
4506 else
4507 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4508
4509 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4510
4511 spin_unlock_irq(&np->lock);
4512}
4513
Michał Mirosław569e1462011-04-15 04:50:49 +00004514static int nv_set_features(struct net_device *dev, u32 features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004515{
4516 struct fe_priv *np = netdev_priv(dev);
4517 u8 __iomem *base = get_hwbase(dev);
Michał Mirosław569e1462011-04-15 04:50:49 +00004518 u32 changed = dev->features ^ features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004519
Michał Mirosław569e1462011-04-15 04:50:49 +00004520 if (changed & NETIF_F_RXCSUM) {
4521 spin_lock_irq(&np->lock);
4522
4523 if (features & NETIF_F_RXCSUM)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004524 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00004525 else
4526 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
4527
4528 if (netif_running(dev))
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004529 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Michał Mirosław569e1462011-04-15 04:50:49 +00004530
4531 spin_unlock_irq(&np->lock);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004532 }
4533
Jiri Pirko3326c782011-07-20 04:54:38 +00004534 if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
4535 nv_vlan_mode(dev, features);
4536
Michał Mirosław569e1462011-04-15 04:50:49 +00004537 return 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004538}
4539
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004540static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004541{
4542 struct fe_priv *np = netdev_priv(dev);
4543
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004544 switch (sset) {
4545 case ETH_SS_TEST:
4546 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4547 return NV_TEST_COUNT_EXTENDED;
4548 else
4549 return NV_TEST_COUNT_BASE;
4550 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004551 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4552 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004553 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4554 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004555 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4556 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004557 else
4558 return 0;
4559 default:
4560 return -EOPNOTSUPP;
4561 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004562}
4563
4564static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4565{
4566 struct fe_priv *np = netdev_priv(dev);
4567
4568 /* update stats */
4569 nv_do_stats_poll((unsigned long)dev);
4570
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004571 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004572}
4573
4574static int nv_link_test(struct net_device *dev)
4575{
4576 struct fe_priv *np = netdev_priv(dev);
4577 int mii_status;
4578
4579 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4580 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4581
4582 /* check phy link status */
4583 if (!(mii_status & BMSR_LSTATUS))
4584 return 0;
4585 else
4586 return 1;
4587}
4588
4589static int nv_register_test(struct net_device *dev)
4590{
4591 u8 __iomem *base = get_hwbase(dev);
4592 int i = 0;
4593 u32 orig_read, new_read;
4594
4595 do {
4596 orig_read = readl(base + nv_registers_test[i].reg);
4597
4598 /* xor with mask to toggle bits */
4599 orig_read ^= nv_registers_test[i].mask;
4600
4601 writel(orig_read, base + nv_registers_test[i].reg);
4602
4603 new_read = readl(base + nv_registers_test[i].reg);
4604
4605 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4606 return 0;
4607
4608 /* restore original value */
4609 orig_read ^= nv_registers_test[i].mask;
4610 writel(orig_read, base + nv_registers_test[i].reg);
4611
4612 } while (nv_registers_test[++i].reg != 0);
4613
4614 return 1;
4615}
4616
4617static int nv_interrupt_test(struct net_device *dev)
4618{
4619 struct fe_priv *np = netdev_priv(dev);
4620 u8 __iomem *base = get_hwbase(dev);
4621 int ret = 1;
4622 int testcnt;
4623 u32 save_msi_flags, save_poll_interval = 0;
4624
4625 if (netif_running(dev)) {
4626 /* free current irq */
4627 nv_free_irq(dev);
4628 save_poll_interval = readl(base+NvRegPollingInterval);
4629 }
4630
4631 /* flag to test interrupt handler */
4632 np->intr_test = 0;
4633
4634 /* setup test irq */
4635 save_msi_flags = np->msi_flags;
4636 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4637 np->msi_flags |= 0x001; /* setup 1 vector */
4638 if (nv_request_irq(dev, 1))
4639 return 0;
4640
4641 /* setup timer interrupt */
4642 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4643 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4644
4645 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4646
4647 /* wait for at least one interrupt */
4648 msleep(100);
4649
4650 spin_lock_irq(&np->lock);
4651
4652 /* flag should be set within ISR */
4653 testcnt = np->intr_test;
4654 if (!testcnt)
4655 ret = 2;
4656
4657 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4658 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4659 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4660 else
4661 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4662
4663 spin_unlock_irq(&np->lock);
4664
4665 nv_free_irq(dev);
4666
4667 np->msi_flags = save_msi_flags;
4668
4669 if (netif_running(dev)) {
4670 writel(save_poll_interval, base + NvRegPollingInterval);
4671 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4672 /* restore original irq */
4673 if (nv_request_irq(dev, 0))
4674 return 0;
4675 }
4676
4677 return ret;
4678}
4679
4680static int nv_loopback_test(struct net_device *dev)
4681{
4682 struct fe_priv *np = netdev_priv(dev);
4683 u8 __iomem *base = get_hwbase(dev);
4684 struct sk_buff *tx_skb, *rx_skb;
4685 dma_addr_t test_dma_addr;
4686 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004687 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004688 int len, i, pkt_len;
4689 u8 *pkt_data;
4690 u32 filter_flags = 0;
4691 u32 misc1_flags = 0;
4692 int ret = 1;
4693
4694 if (netif_running(dev)) {
4695 nv_disable_irq(dev);
4696 filter_flags = readl(base + NvRegPacketFilterFlags);
4697 misc1_flags = readl(base + NvRegMisc1);
4698 } else {
4699 nv_txrx_reset(dev);
4700 }
4701
4702 /* reinit driver view of the rx queue */
4703 set_bufsize(dev);
4704 nv_init_ring(dev);
4705
4706 /* setup hardware for loopback */
4707 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4708 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4709
4710 /* reinit nic view of the rx queue */
4711 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4712 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004713 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004714 base + NvRegRingSizes);
4715 pci_push(base);
4716
4717 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004718 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004719
4720 /* setup packet for tx */
4721 pkt_len = ETH_DATA_LEN;
4722 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004723 if (!tx_skb) {
Joe Perches1d397f32010-11-29 07:41:57 +00004724 netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
Jesper Juhl46798c82006-09-25 16:39:24 -07004725 ret = 0;
4726 goto out;
4727 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004728 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4729 skb_tailroom(tx_skb),
4730 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004731 pkt_data = skb_put(tx_skb, pkt_len);
4732 for (i = 0; i < pkt_len; i++)
4733 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004734
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004735 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004736 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4737 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004738 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004739 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4740 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004741 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004742 }
4743 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4744 pci_push(get_hwbase(dev));
4745
4746 msleep(500);
4747
4748 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004749 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004750 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004751 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4752
4753 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004754 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004755 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4756 }
4757
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004758 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004759 ret = 0;
4760 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004761 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004762 ret = 0;
4763 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004764 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004765 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004766 }
4767
4768 if (ret) {
4769 if (len != pkt_len) {
4770 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004771 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004772 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004773 for (i = 0; i < pkt_len; i++) {
4774 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4775 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004776 break;
4777 }
4778 }
4779 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004780 }
4781
Eric Dumazet73a37072009-06-17 21:17:59 +00004782 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004783 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004784 PCI_DMA_TODEVICE);
4785 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004786 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004787 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004788 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004789 nv_txrx_reset(dev);
4790 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004791 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004792
4793 if (netif_running(dev)) {
4794 writel(misc1_flags, base + NvRegMisc1);
4795 writel(filter_flags, base + NvRegPacketFilterFlags);
4796 nv_enable_irq(dev);
4797 }
4798
4799 return ret;
4800}
4801
4802static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4803{
4804 struct fe_priv *np = netdev_priv(dev);
4805 u8 __iomem *base = get_hwbase(dev);
4806 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004807 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004808
4809 if (!nv_link_test(dev)) {
4810 test->flags |= ETH_TEST_FL_FAILED;
4811 buffer[0] = 1;
4812 }
4813
4814 if (test->flags & ETH_TEST_FL_OFFLINE) {
4815 if (netif_running(dev)) {
4816 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004817 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004818 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004819 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004820 spin_lock_irq(&np->lock);
4821 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004822 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004823 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004824 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004825 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004826 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004827 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004828 nv_txrx_reset(dev);
4829 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004830 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004831 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004832 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004833 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004834 }
4835
4836 if (!nv_register_test(dev)) {
4837 test->flags |= ETH_TEST_FL_FAILED;
4838 buffer[1] = 1;
4839 }
4840
4841 result = nv_interrupt_test(dev);
4842 if (result != 1) {
4843 test->flags |= ETH_TEST_FL_FAILED;
4844 buffer[2] = 1;
4845 }
4846 if (result == 0) {
4847 /* bail out */
4848 return;
4849 }
4850
4851 if (!nv_loopback_test(dev)) {
4852 test->flags |= ETH_TEST_FL_FAILED;
4853 buffer[3] = 1;
4854 }
4855
4856 if (netif_running(dev)) {
4857 /* reinit driver view of the rx queue */
4858 set_bufsize(dev);
4859 if (nv_init_ring(dev)) {
4860 if (!np->in_shutdown)
4861 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4862 }
4863 /* reinit nic view of the rx queue */
4864 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4865 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004866 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004867 base + NvRegRingSizes);
4868 pci_push(base);
4869 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4870 pci_push(base);
4871 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004872 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004873 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004874 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004875 nv_enable_hw_interrupts(dev, np->irqmask);
4876 }
4877 }
4878}
4879
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004880static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4881{
4882 switch (stringset) {
4883 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004884 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004885 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004886 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004887 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004888 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004889 }
4890}
4891
Jeff Garzik7282d492006-09-13 14:30:00 -04004892static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004893 .get_drvinfo = nv_get_drvinfo,
4894 .get_link = ethtool_op_get_link,
4895 .get_wol = nv_get_wol,
4896 .set_wol = nv_set_wol,
4897 .get_settings = nv_get_settings,
4898 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004899 .get_regs_len = nv_get_regs_len,
4900 .get_regs = nv_get_regs,
4901 .nway_reset = nv_nway_reset,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004902 .get_ringparam = nv_get_ringparam,
4903 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004904 .get_pauseparam = nv_get_pauseparam,
4905 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004906 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004907 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004908 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004909 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004910};
4911
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004912/* The mgmt unit and driver use a semaphore to access the phy during init */
4913static int nv_mgmt_acquire_sema(struct net_device *dev)
4914{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004915 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004916 u8 __iomem *base = get_hwbase(dev);
4917 int i;
4918 u32 tx_ctrl, mgmt_sema;
4919
4920 for (i = 0; i < 10; i++) {
4921 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
4922 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
4923 break;
4924 msleep(500);
4925 }
4926
4927 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
4928 return 0;
4929
4930 for (i = 0; i < 2; i++) {
4931 tx_ctrl = readl(base + NvRegTransmitterControl);
4932 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
4933 writel(tx_ctrl, base + NvRegTransmitterControl);
4934
4935 /* verify that semaphore was acquired */
4936 tx_ctrl = readl(base + NvRegTransmitterControl);
4937 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004938 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
4939 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004940 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00004941 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004942 udelay(50);
4943 }
4944
4945 return 0;
4946}
4947
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004948static void nv_mgmt_release_sema(struct net_device *dev)
4949{
4950 struct fe_priv *np = netdev_priv(dev);
4951 u8 __iomem *base = get_hwbase(dev);
4952 u32 tx_ctrl;
4953
4954 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
4955 if (np->mgmt_sema) {
4956 tx_ctrl = readl(base + NvRegTransmitterControl);
4957 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
4958 writel(tx_ctrl, base + NvRegTransmitterControl);
4959 }
4960 }
4961}
4962
4963
4964static int nv_mgmt_get_version(struct net_device *dev)
4965{
4966 struct fe_priv *np = netdev_priv(dev);
4967 u8 __iomem *base = get_hwbase(dev);
4968 u32 data_ready = readl(base + NvRegTransmitterControl);
4969 u32 data_ready2 = 0;
4970 unsigned long start;
4971 int ready = 0;
4972
4973 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
4974 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
4975 start = jiffies;
4976 while (time_before(jiffies, start + 5*HZ)) {
4977 data_ready2 = readl(base + NvRegTransmitterControl);
4978 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
4979 ready = 1;
4980 break;
4981 }
4982 schedule_timeout_uninterruptible(1);
4983 }
4984
4985 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
4986 return 0;
4987
4988 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
4989
4990 return 1;
4991}
4992
Linus Torvalds1da177e2005-04-16 15:20:36 -07004993static int nv_open(struct net_device *dev)
4994{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004995 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004996 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004997 int ret = 1;
4998 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07004999 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005000
Ed Swierkcb52deb2008-12-01 12:24:43 +00005001 /* power up phy */
5002 mii_rw(dev, np->phyaddr, MII_BMCR,
5003 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005005 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005006 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005007 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5008 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005009 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5010 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005011 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5012 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005013 writel(0, base + NvRegPacketFilterFlags);
5014
5015 writel(0, base + NvRegTransmitterControl);
5016 writel(0, base + NvRegReceiverControl);
5017
5018 writel(0, base + NvRegAdapterControl);
5019
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005020 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5021 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5022
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005023 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005024 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005025 oom = nv_init_ring(dev);
5026
5027 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005028 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005029 nv_txrx_reset(dev);
5030 writel(0, base + NvRegUnknownSetupReg6);
5031
5032 np->in_shutdown = 0;
5033
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005034 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005035 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005036 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005037 base + NvRegRingSizes);
5038
Linus Torvalds1da177e2005-04-16 15:20:36 -07005039 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005040 if (np->desc_ver == DESC_VER_1)
5041 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5042 else
5043 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005044 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005045 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005046 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005047 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005048 if (reg_delay(dev, NvRegUnknownSetupReg5,
5049 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5050 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005051 netdev_info(dev,
5052 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005053
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005054 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005055 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005056 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005057
Linus Torvalds1da177e2005-04-16 15:20:36 -07005058 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5059 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5060 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005061 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005062
5063 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005064
5065 get_random_bytes(&low, sizeof(low));
5066 low &= NVREG_SLOTTIME_MASK;
5067 if (np->desc_ver == DESC_VER_1) {
5068 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5069 } else {
5070 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5071 /* setup legacy backoff */
5072 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5073 } else {
5074 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5075 nv_gear_backoff_reseed(dev);
5076 }
5077 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005078 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5079 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005080 if (poll_interval == -1) {
5081 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5082 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5083 else
5084 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005085 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005086 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005087 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5088 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5089 base + NvRegAdapterControl);
5090 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005091 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005092 if (np->wolenabled)
5093 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005094
5095 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005096 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005097 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5098
5099 pci_push(base);
5100 udelay(10);
5101 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5102
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005103 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005104 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005105 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005106 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5107 pci_push(base);
5108
Szymon Janc78aea4f2010-11-27 08:39:43 +00005109 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005110 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005111
5112 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005113 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005114
5115 spin_lock_irq(&np->lock);
5116 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5117 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005118 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5119 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005120 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5121 /* One manual link speed update: Interrupts are enabled, future link
5122 * speed changes cause interrupts and are handled by nv_link_irq().
5123 */
5124 {
5125 u32 miistat;
5126 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005127 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005128 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005129 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5130 * to init hw */
5131 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005132 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005133 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005134 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005135 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005136
Linus Torvalds1da177e2005-04-16 15:20:36 -07005137 if (ret) {
5138 netif_carrier_on(dev);
5139 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005140 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005141 netif_carrier_off(dev);
5142 }
5143 if (oom)
5144 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005145
5146 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005147 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005148 mod_timer(&np->stats_poll,
5149 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005150
Linus Torvalds1da177e2005-04-16 15:20:36 -07005151 spin_unlock_irq(&np->lock);
5152
5153 return 0;
5154out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005155 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005156 return ret;
5157}
5158
5159static int nv_close(struct net_device *dev)
5160{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005161 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005162 u8 __iomem *base;
5163
5164 spin_lock_irq(&np->lock);
5165 np->in_shutdown = 1;
5166 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005167 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005168 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005169
5170 del_timer_sync(&np->oom_kick);
5171 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005172 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005173
5174 netif_stop_queue(dev);
5175 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005176 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005177 nv_txrx_reset(dev);
5178
5179 /* disable interrupts on the nic or we will lock up */
5180 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005181 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005182 pci_push(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005183
5184 spin_unlock_irq(&np->lock);
5185
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005186 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005187
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005188 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005189
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005190 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005191 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005192 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005193 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005194 } else {
5195 /* power down phy */
5196 mii_rw(dev, np->phyaddr, MII_BMCR,
5197 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005198 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005199 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005200
5201 /* FIXME: power down nic */
5202
5203 return 0;
5204}
5205
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005206static const struct net_device_ops nv_netdev_ops = {
5207 .ndo_open = nv_open,
5208 .ndo_stop = nv_close,
5209 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005210 .ndo_start_xmit = nv_start_xmit,
5211 .ndo_tx_timeout = nv_tx_timeout,
5212 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005213 .ndo_fix_features = nv_fix_features,
5214 .ndo_set_features = nv_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -08005215 .ndo_validate_addr = eth_validate_addr,
5216 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005217 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemminger00829822008-11-20 20:14:53 -08005218#ifdef CONFIG_NET_POLL_CONTROLLER
5219 .ndo_poll_controller = nv_poll_controller,
5220#endif
5221};
5222
5223static const struct net_device_ops nv_netdev_ops_optimized = {
5224 .ndo_open = nv_open,
5225 .ndo_stop = nv_close,
5226 .ndo_get_stats = nv_get_stats,
5227 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005228 .ndo_tx_timeout = nv_tx_timeout,
5229 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005230 .ndo_fix_features = nv_fix_features,
5231 .ndo_set_features = nv_set_features,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005232 .ndo_validate_addr = eth_validate_addr,
5233 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005234 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005235#ifdef CONFIG_NET_POLL_CONTROLLER
5236 .ndo_poll_controller = nv_poll_controller,
5237#endif
5238};
5239
Linus Torvalds1da177e2005-04-16 15:20:36 -07005240static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5241{
5242 struct net_device *dev;
5243 struct fe_priv *np;
5244 unsigned long addr;
5245 u8 __iomem *base;
5246 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005247 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005248 u32 phystate_orig = 0, phystate;
5249 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005250 static int printed_version;
5251
5252 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005253 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5254 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005255
5256 dev = alloc_etherdev(sizeof(struct fe_priv));
5257 err = -ENOMEM;
5258 if (!dev)
5259 goto out;
5260
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005261 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005262 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005263 np->pci_dev = pci_dev;
5264 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005265 SET_NETDEV_DEV(dev, &pci_dev->dev);
5266
5267 init_timer(&np->oom_kick);
5268 np->oom_kick.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005269 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005270 init_timer(&np->nic_poll);
5271 np->nic_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005272 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005273 init_timer(&np->stats_poll);
5274 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005275 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005276
5277 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005278 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005279 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005280
5281 pci_set_master(pci_dev);
5282
5283 err = pci_request_regions(pci_dev, DRV_NAME);
5284 if (err < 0)
5285 goto out_disable;
5286
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005287 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005288 np->register_size = NV_PCI_REGSZ_VER3;
5289 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005290 np->register_size = NV_PCI_REGSZ_VER2;
5291 else
5292 np->register_size = NV_PCI_REGSZ_VER1;
5293
Linus Torvalds1da177e2005-04-16 15:20:36 -07005294 err = -EINVAL;
5295 addr = 0;
5296 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005297 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005298 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005299 addr = pci_resource_start(pci_dev, i);
5300 break;
5301 }
5302 }
5303 if (i == DEVICE_COUNT_RESOURCE) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005304 dev_info(&pci_dev->dev, "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005305 goto out_relreg;
5306 }
5307
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005308 /* copy of driver data */
5309 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005310 /* copy of device id */
5311 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005312
Linus Torvalds1da177e2005-04-16 15:20:36 -07005313 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005314 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5315 /* packet format 3: supports 40-bit addressing */
5316 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005317 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005318 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005319 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005320 dev_info(&pci_dev->dev,
5321 "64-bit DMA failed, using 32-bit addressing\n");
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005322 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005323 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005324 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005325 dev_info(&pci_dev->dev,
5326 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005327 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005328 }
Manfred Spraulee733622005-07-31 18:32:26 +02005329 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5330 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005331 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005332 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005333 } else {
5334 /* original packet format */
5335 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005336 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005337 }
Manfred Spraulee733622005-07-31 18:32:26 +02005338
5339 np->pkt_limit = NV_PKTLIMIT_1;
5340 if (id->driver_data & DEV_HAS_LARGEDESC)
5341 np->pkt_limit = NV_PKTLIMIT_2;
5342
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005343 if (id->driver_data & DEV_HAS_CHECKSUM) {
5344 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00005345 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5346 NETIF_F_TSO | NETIF_F_RXCSUM;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005347 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005348
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005349 np->vlanctl_bits = 0;
5350 if (id->driver_data & DEV_HAS_VLAN) {
5351 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005352 dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005353 }
5354
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005355 dev->features |= dev->hw_features;
5356
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005357 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005358 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5359 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5360 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005361 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005362 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005363
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005365 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005366 if (!np->base)
5367 goto out_relreg;
5368 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005369
Linus Torvalds1da177e2005-04-16 15:20:36 -07005370 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005371
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005372 np->rx_ring_size = RX_RING_DEFAULT;
5373 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005374
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005375 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005376 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005377 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005378 &np->ring_addr);
5379 if (!np->rx_ring.orig)
5380 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005381 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005382 } else {
5383 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005384 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005385 &np->ring_addr);
5386 if (!np->rx_ring.ex)
5387 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005388 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005389 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005390 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5391 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005392 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005393 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005394
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005395 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005396 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005397 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005398 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005399
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005400 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005401 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005402 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5403
5404 pci_set_drvdata(pci_dev, dev);
5405
5406 /* read the mac address */
5407 base = get_hwbase(dev);
5408 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5409 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5410
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005411 /* check the workaround bit for correct mac address order */
5412 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005413 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005414 /* mac address is already in correct order */
5415 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5416 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5417 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5418 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5419 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5420 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005421 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5422 /* mac address is already in correct order */
5423 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5424 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5425 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5426 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5427 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5428 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5429 /*
5430 * Set orig mac address back to the reversed version.
5431 * This flag will be cleared during low power transition.
5432 * Therefore, we should always put back the reversed address.
5433 */
5434 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5435 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5436 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005437 } else {
5438 /* need to reverse mac address to correct order */
5439 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5440 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5441 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5442 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5443 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5444 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005445 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Joe Perchesc20ec762010-11-29 07:42:02 +00005446 dev_dbg(&pci_dev->dev,
5447 "%s: set workaround bit for reversed mac addr\n",
5448 __func__);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005449 }
John W. Linvillec704b852005-09-12 10:48:56 -04005450 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005451
John W. Linvillec704b852005-09-12 10:48:56 -04005452 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005453 /*
5454 * Bad mac address. At least one bios sets the mac address
5455 * to 01:23:45:67:89:ab
5456 */
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005457 dev_err(&pci_dev->dev,
Joe Perchesc20ec762010-11-29 07:42:02 +00005458 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005459 dev->dev_addr);
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005460 random_ether_addr(dev->dev_addr);
Joe Perchesc20ec762010-11-29 07:42:02 +00005461 dev_err(&pci_dev->dev,
5462 "Using random MAC address: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005463 }
5464
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005465 /* set mac address */
5466 nv_copy_mac_to_hw(dev);
5467
Linus Torvalds1da177e2005-04-16 15:20:36 -07005468 /* disable WOL */
5469 writel(0, base + NvRegWakeUpFlags);
5470 np->wolenabled = 0;
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005471 device_set_wakeup_enable(&pci_dev->dev, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005472
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005473 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005474
5475 /* take phy and nic out of low power mode */
5476 powerstate = readl(base + NvRegPowerState2);
5477 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005478 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005479 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005480 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5481 writel(powerstate, base + NvRegPowerState2);
5482 }
5483
Szymon Janc78aea4f2010-11-27 08:39:43 +00005484 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005485 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005486 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005487 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005488
5489 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005490 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005491 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005492
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005493 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5494 /* msix has had reported issues when modifying irqmask
5495 as in the case of napi, therefore, disable for now
5496 */
David S. Miller0a127612010-05-03 23:33:05 -07005497#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005498 np->msi_flags |= NV_MSI_X_CAPABLE;
5499#endif
5500 }
5501
5502 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005503 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005504 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5505 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005506 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5507 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5508 /* start off in throughput mode */
5509 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5510 /* remove support for msix mode */
5511 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5512 } else {
5513 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5514 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5515 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5516 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005517 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005518
Linus Torvalds1da177e2005-04-16 15:20:36 -07005519 if (id->driver_data & DEV_NEED_TIMERIRQ)
5520 np->irqmask |= NVREG_IRQ_TIMER;
5521 if (id->driver_data & DEV_NEED_LINKTIMER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005522 np->need_linktimer = 1;
5523 np->link_timeout = jiffies + LINK_TIMEOUT;
5524 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005525 np->need_linktimer = 0;
5526 }
5527
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005528 /* Limit the number of tx's outstanding for hw bug */
5529 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5530 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005531 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005532 pci_dev->revision >= 0xA2)
5533 np->tx_limit = 0;
5534 }
5535
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005536 /* clear phy state and temporarily halt phy interrupts */
5537 writel(0, base + NvRegMIIMask);
5538 phystate = readl(base + NvRegAdapterControl);
5539 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5540 phystate_orig = 1;
5541 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5542 writel(phystate, base + NvRegAdapterControl);
5543 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005544 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005545
5546 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005547 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005548 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5549 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5550 nv_mgmt_acquire_sema(dev) &&
5551 nv_mgmt_get_version(dev)) {
5552 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005553 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005554 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005555 /* management unit setup the phy already? */
5556 if (np->mac_in_use &&
5557 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5558 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5559 /* phy is inited by mgmt unit */
5560 phyinitialized = 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005561 } else {
5562 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005563 }
5564 }
5565 }
5566
Linus Torvalds1da177e2005-04-16 15:20:36 -07005567 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005568 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005569 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005570 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005571
5572 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005573 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574 spin_unlock_irq(&np->lock);
5575 if (id1 < 0 || id1 == 0xffff)
5576 continue;
5577 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005578 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005579 spin_unlock_irq(&np->lock);
5580 if (id2 < 0 || id2 == 0xffff)
5581 continue;
5582
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005583 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005584 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5585 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005586 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005587 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005588
5589 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5590 if (np->phy_oui == PHY_OUI_REALTEK2)
5591 np->phy_oui = PHY_OUI_REALTEK;
5592 /* Setup phy revision for Realtek */
5593 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5594 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5595
Linus Torvalds1da177e2005-04-16 15:20:36 -07005596 break;
5597 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005598 if (i == 33) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005599 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005600 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005601 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005602
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005603 if (!phyinitialized) {
5604 /* reset it */
5605 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005606 } else {
5607 /* see if it is a gigabit phy */
5608 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005609 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005610 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005611 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005612
5613 /* set default link speed settings */
5614 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5615 np->duplex = 0;
5616 np->autoneg = 1;
5617
5618 err = register_netdev(dev);
5619 if (err) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005620 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005621 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005622 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005623
David S. Miller823dcd22011-08-20 10:39:12 -07005624 if (id->driver_data & DEV_HAS_VLAN)
5625 nv_vlan_mode(dev, dev->features);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005626
Ivan Vecera0d672e92011-02-15 02:08:39 +00005627 netif_carrier_off(dev);
5628
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005629 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
5630 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005631
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005632 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5633 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5634 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005635 "csum " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005636 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005637 "vlan " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005638 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5639 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5640 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5641 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5642 np->need_linktimer ? "lnktim " : "",
5643 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5644 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5645 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005646
5647 return 0;
5648
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005649out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005650 if (phystate_orig)
5651 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005652 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005653out_freering:
5654 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005655out_unmap:
5656 iounmap(get_hwbase(dev));
5657out_relreg:
5658 pci_release_regions(pci_dev);
5659out_disable:
5660 pci_disable_device(pci_dev);
5661out_free:
5662 free_netdev(dev);
5663out:
5664 return err;
5665}
5666
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005667static void nv_restore_phy(struct net_device *dev)
5668{
5669 struct fe_priv *np = netdev_priv(dev);
5670 u16 phy_reserved, mii_control;
5671
5672 if (np->phy_oui == PHY_OUI_REALTEK &&
5673 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5674 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5675 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5676 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5677 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5678 phy_reserved |= PHY_REALTEK_INIT8;
5679 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5680 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5681
5682 /* restart auto negotiation */
5683 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5684 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5685 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5686 }
5687}
5688
Yinghai Luf55c21f2008-09-13 13:10:31 -07005689static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005690{
5691 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005692 struct fe_priv *np = netdev_priv(dev);
5693 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005694
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005695 /* special op: write back the misordered MAC address - otherwise
5696 * the next nv_probe would see a wrong address.
5697 */
5698 writel(np->orig_mac[0], base + NvRegMacAddrA);
5699 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005700 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5701 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005702}
5703
5704static void __devexit nv_remove(struct pci_dev *pci_dev)
5705{
5706 struct net_device *dev = pci_get_drvdata(pci_dev);
5707
5708 unregister_netdev(dev);
5709
5710 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005711
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005712 /* restore any phy related changes */
5713 nv_restore_phy(dev);
5714
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005715 nv_mgmt_release_sema(dev);
5716
Linus Torvalds1da177e2005-04-16 15:20:36 -07005717 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005718 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005719 iounmap(get_hwbase(dev));
5720 pci_release_regions(pci_dev);
5721 pci_disable_device(pci_dev);
5722 free_netdev(dev);
5723 pci_set_drvdata(pci_dev, NULL);
5724}
5725
Michel Lespinasse94252762011-03-06 16:14:50 +00005726#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005727static int nv_suspend(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005728{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005729 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005730 struct net_device *dev = pci_get_drvdata(pdev);
5731 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005732 u8 __iomem *base = get_hwbase(dev);
5733 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005734
Tobias Diedrich25d90812008-05-18 15:04:29 +02005735 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005736 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02005737 nv_close(dev);
5738 }
Francois Romieua1893172006-10-10 14:33:27 -07005739 netif_device_detach(dev);
5740
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005741 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005742 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005743 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5744
Francois Romieua1893172006-10-10 14:33:27 -07005745 return 0;
5746}
5747
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005748static int nv_resume(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005749{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005750 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005751 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005752 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005753 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005754 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005755
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005756 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005757 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005758 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005759
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005760 if (np->driver_data & DEV_NEED_MSI_FIX)
5761 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005762
Ed Swierk35a74332009-04-06 17:49:12 -07005763 /* restore phy state, including autoneg */
5764 phy_init(dev);
5765
Tobias Diedrich25d90812008-05-18 15:04:29 +02005766 netif_device_attach(dev);
5767 if (netif_running(dev)) {
5768 rc = nv_open(dev);
5769 nv_set_multicast(dev);
5770 }
Francois Romieua1893172006-10-10 14:33:27 -07005771 return rc;
5772}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005773
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005774static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
5775#define NV_PM_OPS (&nv_pm_ops)
5776
Michel Lespinasse94252762011-03-06 16:14:50 +00005777#else
5778#define NV_PM_OPS NULL
5779#endif /* CONFIG_PM_SLEEP */
5780
5781#ifdef CONFIG_PM
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005782static void nv_shutdown(struct pci_dev *pdev)
5783{
5784 struct net_device *dev = pci_get_drvdata(pdev);
5785 struct fe_priv *np = netdev_priv(dev);
5786
5787 if (netif_running(dev))
5788 nv_close(dev);
5789
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005790 /*
5791 * Restore the MAC so a kernel started by kexec won't get confused.
5792 * If we really go for poweroff, we must not restore the MAC,
5793 * otherwise the MAC for WOL will be reversed at least on some boards.
5794 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005795 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005796 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005797
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005798 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005799 /*
5800 * Apparently it is not possible to reinitialise from D3 hot,
5801 * only put the device into D3 if we really go for poweroff.
5802 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005803 if (system_state == SYSTEM_POWER_OFF) {
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005804 pci_wake_from_d3(pdev, np->wolenabled);
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005805 pci_set_power_state(pdev, PCI_D3hot);
5806 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005807}
Francois Romieua1893172006-10-10 14:33:27 -07005808#else
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005809#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07005810#endif /* CONFIG_PM */
5811
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00005812static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005813 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005814 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005815 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005816 },
5817 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005818 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005819 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820 },
5821 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005822 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005823 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005824 },
5825 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005826 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005827 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005828 },
5829 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005830 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005831 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005832 },
5833 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005834 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005835 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005836 },
5837 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005838 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005839 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 },
5841 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005842 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005843 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005844 },
5845 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005846 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005847 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005848 },
5849 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005850 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005851 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005852 },
5853 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005854 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005855 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005856 },
5857 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005858 PCI_DEVICE(0x10DE, 0x0268),
5859 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005860 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005861 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005862 PCI_DEVICE(0x10DE, 0x0269),
5863 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005864 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005865 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005866 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005867 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005868 },
5869 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005870 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005871 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005872 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005873 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005874 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005875 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005876 },
5877 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005878 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005879 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005880 },
5881 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005882 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005883 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005884 },
5885 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005886 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005887 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005888 },
5889 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005890 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005891 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005892 },
5893 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005894 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005895 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005896 },
5897 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005898 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005899 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005900 },
5901 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005902 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005903 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005904 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005905 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005906 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005907 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005908 },
5909 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005910 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005911 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005912 },
5913 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005914 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005915 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005916 },
5917 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005918 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005919 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005920 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04005921 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005922 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005923 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005924 },
5925 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005926 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005927 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005928 },
5929 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005930 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005931 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005932 },
5933 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005934 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005935 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005936 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005937 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005938 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005939 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005940 },
5941 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005942 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005943 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005944 },
5945 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005946 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005947 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005948 },
5949 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005950 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005951 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005952 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005953 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005954 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005955 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005956 },
5957 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005958 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005959 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005960 },
5961 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005962 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005963 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005964 },
5965 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005966 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005967 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005968 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00005969 { /* MCP89 Ethernet Controller */
5970 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005971 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00005972 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005973 {0,},
5974};
5975
5976static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005977 .name = DRV_NAME,
5978 .id_table = pci_tbl,
5979 .probe = nv_probe,
5980 .remove = __devexit_p(nv_remove),
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005981 .shutdown = nv_shutdown,
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005982 .driver.pm = NV_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005983};
5984
Linus Torvalds1da177e2005-04-16 15:20:36 -07005985static int __init init_nic(void)
5986{
Jeff Garzik29917622006-08-19 17:48:59 -04005987 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005988}
5989
5990static void __exit exit_nic(void)
5991{
5992 pci_unregister_driver(&driver);
5993}
5994
5995module_param(max_interrupt_work, int, 0);
5996MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005997module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005998MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005999module_param(poll_interval, int, 0);
6000MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006001module_param(msi, int, 0);
6002MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6003module_param(msix, int, 0);
6004MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6005module_param(dma_64bit, int, 0);
6006MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006007module_param(phy_cross, int, 0);
6008MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006009module_param(phy_power_down, int, 0);
6010MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006011
6012MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6013MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6014MODULE_LICENSE("GPL");
6015
6016MODULE_DEVICE_TABLE(pci, pci_tbl);
6017
6018module_init(init_nic);
6019module_exit(exit_nic);