blob: 28e12198433294dc1f811c4a3bddaadf5dcd6e5a [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Tom St Denisca3670a2017-08-23 15:33:40 -040037#include <drm/ttm/ttm_debug.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038#include <drm/drmP.h>
39#include <drm/amdgpu_drm.h>
40#include <linux/seq_file.h>
41#include <linux/slab.h>
42#include <linux/swiotlb.h>
43#include <linux/swap.h>
44#include <linux/pagemap.h>
45#include <linux/debugfs.h>
46#include "amdgpu.h"
Tom St Denisaca81712017-07-31 09:35:24 -040047#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040048#include "bif/bif_4_1_d.h"
49
50#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
51
Christian Königabca90f2017-06-30 11:05:54 +020052static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
53 struct ttm_mem_reg *mem, unsigned num_pages,
54 uint64_t offset, unsigned window,
55 struct amdgpu_ring *ring,
56 uint64_t *addr);
57
Alex Deucherd38ceaf2015-04-20 16:55:21 -040058static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
59static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
60
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061/*
62 * Global memory.
63 */
64static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
65{
66 return ttm_mem_global_init(ref->object);
67}
68
69static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
70{
71 ttm_mem_global_release(ref->object);
72}
73
Alex Deucher70b5c5a2016-11-15 16:55:53 -050074static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075{
76 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010077 struct amdgpu_ring *ring;
78 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079 int r;
80
81 adev->mman.mem_global_referenced = false;
82 global_ref = &adev->mman.mem_global_ref;
83 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
84 global_ref->size = sizeof(struct ttm_mem_global);
85 global_ref->init = &amdgpu_ttm_mem_global_init;
86 global_ref->release = &amdgpu_ttm_mem_global_release;
87 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080088 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089 DRM_ERROR("Failed setting up TTM memory accounting "
90 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080091 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 }
93
94 adev->mman.bo_global_ref.mem_glob =
95 adev->mman.mem_global_ref.object;
96 global_ref = &adev->mman.bo_global_ref.ref;
97 global_ref->global_type = DRM_GLOBAL_TTM_BO;
98 global_ref->size = sizeof(struct ttm_bo_global);
99 global_ref->init = &ttm_bo_global_init;
100 global_ref->release = &ttm_bo_global_release;
101 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800102 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800104 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 }
106
Christian Königabca90f2017-06-30 11:05:54 +0200107 mutex_init(&adev->mman.gtt_window_lock);
108
Christian König703297c2016-02-10 14:20:50 +0100109 ring = adev->mman.buffer_funcs_ring;
110 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
111 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
112 rq, amdgpu_sched_jobs);
Huang Ruie9d035e2016-09-07 20:55:42 +0800113 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100114 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800115 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100116 }
117
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100119
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800121
122error_entity:
123 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
124error_bo:
125 drm_global_item_unref(&adev->mman.mem_global_ref);
126error_mem:
127 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128}
129
130static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
131{
132 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100133 amd_sched_entity_fini(adev->mman.entity.sched,
134 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200135 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400136 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
137 drm_global_item_unref(&adev->mman.mem_global_ref);
138 adev->mman.mem_global_referenced = false;
139 }
140}
141
142static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
143{
144 return 0;
145}
146
147static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
148 struct ttm_mem_type_manager *man)
149{
150 struct amdgpu_device *adev;
151
Christian Königa7d64de2016-09-15 14:58:48 +0200152 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153
154 switch (type) {
155 case TTM_PL_SYSTEM:
156 /* System memory */
157 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
158 man->available_caching = TTM_PL_MASK_CACHING;
159 man->default_caching = TTM_PL_FLAG_CACHED;
160 break;
161 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200162 man->func = &amdgpu_gtt_mgr_func;
Christian König6f02a692017-07-07 11:56:59 +0200163 man->gpu_offset = adev->mc.gart_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 man->available_caching = TTM_PL_MASK_CACHING;
165 man->default_caching = TTM_PL_FLAG_CACHED;
166 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
167 break;
168 case TTM_PL_VRAM:
169 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200170 man->func = &amdgpu_vram_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 man->gpu_offset = adev->mc.vram_start;
172 man->flags = TTM_MEMTYPE_FLAG_FIXED |
173 TTM_MEMTYPE_FLAG_MAPPABLE;
174 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
175 man->default_caching = TTM_PL_FLAG_WC;
176 break;
177 case AMDGPU_PL_GDS:
178 case AMDGPU_PL_GWS:
179 case AMDGPU_PL_OA:
180 /* On-chip GDS memory*/
181 man->func = &ttm_bo_manager_func;
182 man->gpu_offset = 0;
183 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
184 man->available_caching = TTM_PL_FLAG_UNCACHED;
185 man->default_caching = TTM_PL_FLAG_UNCACHED;
186 break;
187 default:
188 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
189 return -EINVAL;
190 }
191 return 0;
192}
193
194static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
195 struct ttm_placement *placement)
196{
Christian Königa7d64de2016-09-15 14:58:48 +0200197 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200198 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530199 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200 .fpfn = 0,
201 .lpfn = 0,
202 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
203 };
204
205 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
206 placement->placement = &placements;
207 placement->busy_placement = &placements;
208 placement->num_placement = 1;
209 placement->num_busy_placement = 1;
210 return;
211 }
Christian König765e7fb2016-09-15 15:06:50 +0200212 abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400213 switch (bo->mem.mem_type) {
214 case TTM_PL_VRAM:
Huang Ruicbcbea92017-04-11 09:24:56 +0800215 if (adev->mman.buffer_funcs &&
216 adev->mman.buffer_funcs_ring &&
217 adev->mman.buffer_funcs_ring->ready == false) {
Christian König765e7fb2016-09-15 15:06:50 +0200218 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900219 } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
220 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
221 unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
222 struct drm_mm_node *node = bo->mem.mm_node;
223 unsigned long pages_left;
224
225 for (pages_left = bo->mem.num_pages;
226 pages_left;
227 pages_left -= node->size, node++) {
228 if (node->start < fpfn)
229 break;
230 }
231
232 if (!pages_left)
233 goto gtt;
234
235 /* Try evicting to the CPU inaccessible part of VRAM
236 * first, but only set GTT as busy placement, so this
237 * BO will be evicted to GTT rather than causing other
238 * BOs to be evicted from VRAM
239 */
240 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
241 AMDGPU_GEM_DOMAIN_GTT);
242 abo->placements[0].fpfn = fpfn;
243 abo->placements[0].lpfn = 0;
244 abo->placement.busy_placement = &abo->placements[1];
245 abo->placement.num_busy_placement = 1;
Christian König08291c52016-09-12 16:06:18 +0200246 } else {
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900247gtt:
Christian König765e7fb2016-09-15 15:06:50 +0200248 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
Christian König08291c52016-09-12 16:06:18 +0200249 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400250 break;
251 case TTM_PL_TT:
252 default:
Christian König765e7fb2016-09-15 15:06:50 +0200253 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400254 }
Christian König765e7fb2016-09-15 15:06:50 +0200255 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400256}
257
258static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
259{
Christian König765e7fb2016-09-15 15:06:50 +0200260 struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400261
Jérôme Glisse054892e2016-04-19 09:07:51 -0400262 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
263 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000264 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200265 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400266}
267
268static void amdgpu_move_null(struct ttm_buffer_object *bo,
269 struct ttm_mem_reg *new_mem)
270{
271 struct ttm_mem_reg *old_mem = &bo->mem;
272
273 BUG_ON(old_mem->mm_node != NULL);
274 *old_mem = *new_mem;
275 new_mem->mm_node = NULL;
276}
277
Christian König92c60d92017-06-29 10:44:39 +0200278static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
279 struct drm_mm_node *mm_node,
280 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400281{
Christian Königabca90f2017-06-30 11:05:54 +0200282 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400283
Christian Königabca90f2017-06-30 11:05:54 +0200284 if (mem->mem_type != TTM_PL_TT ||
285 amdgpu_gtt_mgr_is_allocated(mem)) {
286 addr = mm_node->start << PAGE_SHIFT;
287 addr += bo->bdev->man[mem->mem_type].gpu_offset;
288 }
Christian König92c60d92017-06-29 10:44:39 +0200289 return addr;
Christian König8892f152016-08-17 10:46:52 +0200290}
291
292static int amdgpu_move_blit(struct ttm_buffer_object *bo,
293 bool evict, bool no_wait_gpu,
294 struct ttm_mem_reg *new_mem,
295 struct ttm_mem_reg *old_mem)
296{
Christian Königa7d64de2016-09-15 14:58:48 +0200297 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König8892f152016-08-17 10:46:52 +0200298 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
299
300 struct drm_mm_node *old_mm, *new_mm;
301 uint64_t old_start, old_size, new_start, new_size;
302 unsigned long num_pages;
Dave Airlie220196b2016-10-28 11:33:52 +1000303 struct dma_fence *fence = NULL;
Christian König8892f152016-08-17 10:46:52 +0200304 int r;
305
306 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
307
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400308 if (!ring->ready) {
309 DRM_ERROR("Trying to move memory with ring turned off.\n");
310 return -EINVAL;
311 }
312
Christian König92c60d92017-06-29 10:44:39 +0200313 old_mm = old_mem->mm_node;
314 old_size = old_mm->size;
315 old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
316
Christian König8892f152016-08-17 10:46:52 +0200317 new_mm = new_mem->mm_node;
Christian König8892f152016-08-17 10:46:52 +0200318 new_size = new_mm->size;
Christian König92c60d92017-06-29 10:44:39 +0200319 new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200320
321 num_pages = new_mem->num_pages;
Christian Königabca90f2017-06-30 11:05:54 +0200322 mutex_lock(&adev->mman.gtt_window_lock);
Christian König8892f152016-08-17 10:46:52 +0200323 while (num_pages) {
Christian Königabca90f2017-06-30 11:05:54 +0200324 unsigned long cur_pages = min(min(old_size, new_size),
325 (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
326 uint64_t from = old_start, to = new_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000327 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200328
Christian Königabca90f2017-06-30 11:05:54 +0200329 if (old_mem->mem_type == TTM_PL_TT &&
330 !amdgpu_gtt_mgr_is_allocated(old_mem)) {
331 r = amdgpu_map_buffer(bo, old_mem, cur_pages,
332 old_start, 0, ring, &from);
333 if (r)
334 goto error;
335 }
336
337 if (new_mem->mem_type == TTM_PL_TT &&
338 !amdgpu_gtt_mgr_is_allocated(new_mem)) {
339 r = amdgpu_map_buffer(bo, new_mem, cur_pages,
340 new_start, 1, ring, &to);
341 if (r)
342 goto error;
343 }
344
345 r = amdgpu_copy_buffer(ring, from, to,
Christian König8892f152016-08-17 10:46:52 +0200346 cur_pages * PAGE_SIZE,
Christian Königabca90f2017-06-30 11:05:54 +0200347 bo->resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200348 if (r)
349 goto error;
350
Dave Airlie220196b2016-10-28 11:33:52 +1000351 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200352 fence = next;
353
354 num_pages -= cur_pages;
355 if (!num_pages)
356 break;
357
358 old_size -= cur_pages;
359 if (!old_size) {
Christian König92c60d92017-06-29 10:44:39 +0200360 old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
Christian König8892f152016-08-17 10:46:52 +0200361 old_size = old_mm->size;
362 } else {
363 old_start += cur_pages * PAGE_SIZE;
364 }
365
366 new_size -= cur_pages;
367 if (!new_size) {
Christian König92c60d92017-06-29 10:44:39 +0200368 new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200369 new_size = new_mm->size;
370 } else {
371 new_start += cur_pages * PAGE_SIZE;
372 }
373 }
Christian Königabca90f2017-06-30 11:05:54 +0200374 mutex_unlock(&adev->mman.gtt_window_lock);
Christian Königce64bc22016-06-15 13:44:05 +0200375
376 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100377 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400378 return r;
Christian König8892f152016-08-17 10:46:52 +0200379
380error:
Christian Königabca90f2017-06-30 11:05:54 +0200381 mutex_unlock(&adev->mman.gtt_window_lock);
382
Christian König8892f152016-08-17 10:46:52 +0200383 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000384 dma_fence_wait(fence, false);
385 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200386 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400387}
388
389static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
390 bool evict, bool interruptible,
391 bool no_wait_gpu,
392 struct ttm_mem_reg *new_mem)
393{
394 struct amdgpu_device *adev;
395 struct ttm_mem_reg *old_mem = &bo->mem;
396 struct ttm_mem_reg tmp_mem;
397 struct ttm_place placements;
398 struct ttm_placement placement;
399 int r;
400
Christian Königa7d64de2016-09-15 14:58:48 +0200401 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400402 tmp_mem = *new_mem;
403 tmp_mem.mm_node = NULL;
404 placement.num_placement = 1;
405 placement.placement = &placements;
406 placement.num_busy_placement = 1;
407 placement.busy_placement = &placements;
408 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200409 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400410 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
411 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
412 interruptible, no_wait_gpu);
413 if (unlikely(r)) {
414 return r;
415 }
416
417 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
418 if (unlikely(r)) {
419 goto out_cleanup;
420 }
421
422 r = ttm_tt_bind(bo->ttm, &tmp_mem);
423 if (unlikely(r)) {
424 goto out_cleanup;
425 }
426 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
427 if (unlikely(r)) {
428 goto out_cleanup;
429 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900430 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400431out_cleanup:
432 ttm_bo_mem_put(bo, &tmp_mem);
433 return r;
434}
435
436static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
437 bool evict, bool interruptible,
438 bool no_wait_gpu,
439 struct ttm_mem_reg *new_mem)
440{
441 struct amdgpu_device *adev;
442 struct ttm_mem_reg *old_mem = &bo->mem;
443 struct ttm_mem_reg tmp_mem;
444 struct ttm_placement placement;
445 struct ttm_place placements;
446 int r;
447
Christian Königa7d64de2016-09-15 14:58:48 +0200448 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400449 tmp_mem = *new_mem;
450 tmp_mem.mm_node = NULL;
451 placement.num_placement = 1;
452 placement.placement = &placements;
453 placement.num_busy_placement = 1;
454 placement.busy_placement = &placements;
455 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200456 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400457 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
458 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
459 interruptible, no_wait_gpu);
460 if (unlikely(r)) {
461 return r;
462 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900463 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400464 if (unlikely(r)) {
465 goto out_cleanup;
466 }
467 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
468 if (unlikely(r)) {
469 goto out_cleanup;
470 }
471out_cleanup:
472 ttm_bo_mem_put(bo, &tmp_mem);
473 return r;
474}
475
476static int amdgpu_bo_move(struct ttm_buffer_object *bo,
477 bool evict, bool interruptible,
478 bool no_wait_gpu,
479 struct ttm_mem_reg *new_mem)
480{
481 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900482 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400483 struct ttm_mem_reg *old_mem = &bo->mem;
484 int r;
485
Michel Dänzer104ece92016-03-28 12:53:02 +0900486 /* Can't move a pinned BO */
487 abo = container_of(bo, struct amdgpu_bo, tbo);
488 if (WARN_ON_ONCE(abo->pin_count > 0))
489 return -EINVAL;
490
Christian Königa7d64de2016-09-15 14:58:48 +0200491 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200492
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400493 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
494 amdgpu_move_null(bo, new_mem);
495 return 0;
496 }
497 if ((old_mem->mem_type == TTM_PL_TT &&
498 new_mem->mem_type == TTM_PL_SYSTEM) ||
499 (old_mem->mem_type == TTM_PL_SYSTEM &&
500 new_mem->mem_type == TTM_PL_TT)) {
501 /* bind is enough */
502 amdgpu_move_null(bo, new_mem);
503 return 0;
504 }
505 if (adev->mman.buffer_funcs == NULL ||
506 adev->mman.buffer_funcs_ring == NULL ||
507 !adev->mman.buffer_funcs_ring->ready) {
508 /* use memcpy */
509 goto memcpy;
510 }
511
512 if (old_mem->mem_type == TTM_PL_VRAM &&
513 new_mem->mem_type == TTM_PL_SYSTEM) {
514 r = amdgpu_move_vram_ram(bo, evict, interruptible,
515 no_wait_gpu, new_mem);
516 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
517 new_mem->mem_type == TTM_PL_VRAM) {
518 r = amdgpu_move_ram_vram(bo, evict, interruptible,
519 no_wait_gpu, new_mem);
520 } else {
521 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
522 }
523
524 if (r) {
525memcpy:
Michel Dänzer4499f2a2016-08-08 12:28:26 +0900526 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527 if (r) {
528 return r;
529 }
530 }
531
John Brooks96cf8272017-06-30 11:31:08 -0400532 if (bo->type == ttm_bo_type_device &&
533 new_mem->mem_type == TTM_PL_VRAM &&
534 old_mem->mem_type != TTM_PL_VRAM) {
535 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
536 * accesses the BO after it's moved.
537 */
538 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
539 }
540
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400541 /* update statistics */
542 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
543 return 0;
544}
545
546static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
547{
548 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200549 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400550
551 mem->bus.addr = NULL;
552 mem->bus.offset = 0;
553 mem->bus.size = mem->num_pages << PAGE_SHIFT;
554 mem->bus.base = 0;
555 mem->bus.is_iomem = false;
556 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
557 return -EINVAL;
558 switch (mem->mem_type) {
559 case TTM_PL_SYSTEM:
560 /* system memory */
561 return 0;
562 case TTM_PL_TT:
563 break;
564 case TTM_PL_VRAM:
565 mem->bus.offset = mem->start << PAGE_SHIFT;
566 /* check if it's visible */
567 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
568 return -EINVAL;
569 mem->bus.base = adev->mc.aper_base;
570 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400571 break;
572 default:
573 return -EINVAL;
574 }
575 return 0;
576}
577
578static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
579{
580}
581
Christian König9bbdcc02017-03-29 11:16:05 +0200582static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
583 unsigned long page_offset)
584{
585 struct drm_mm_node *mm = bo->mem.mm_node;
586 uint64_t size = mm->size;
Dave Airlie01687782017-04-07 05:41:42 +1000587 uint64_t offset = page_offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200588
589 page_offset = do_div(offset, size);
Christian Königecdba5d2017-04-07 10:40:04 +0200590 mm += offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200591 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
592}
593
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400594/*
595 * TTM backend functions.
596 */
Christian König637dd3b2016-03-03 14:24:57 +0100597struct amdgpu_ttm_gup_task_list {
598 struct list_head list;
599 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400600};
601
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400602struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100603 struct ttm_dma_tt ttm;
604 struct amdgpu_device *adev;
605 u64 offset;
606 uint64_t userptr;
607 struct mm_struct *usermm;
608 uint32_t userflags;
609 spinlock_t guptasklock;
610 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100611 atomic_t mmu_invalidations;
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800612 struct list_head list;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400613};
614
Christian König2f568db2016-02-23 12:36:59 +0100615int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100618 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100619 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400620 int r;
621
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100622 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
623 flags |= FOLL_WRITE;
624
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400625 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100626 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400627 to prevent problems with writeback */
628 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
629 struct vm_area_struct *vma;
630
631 vma = find_vma(gtt->usermm, gtt->userptr);
632 if (!vma || vma->vm_file || vma->vm_end < end)
633 return -EPERM;
634 }
635
636 do {
637 unsigned num_pages = ttm->num_pages - pinned;
638 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100639 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100640 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400641
Christian König637dd3b2016-03-03 14:24:57 +0100642 guptask.task = current;
643 spin_lock(&gtt->guptasklock);
644 list_add(&guptask.list, &gtt->guptasks);
645 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400646
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100647 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100648
649 spin_lock(&gtt->guptasklock);
650 list_del(&guptask.list);
651 spin_unlock(&gtt->guptasklock);
652
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400653 if (r < 0)
654 goto release_pages;
655
656 pinned += r;
657
658 } while (pinned < ttm->num_pages);
659
Christian König2f568db2016-02-23 12:36:59 +0100660 return 0;
661
662release_pages:
663 release_pages(pages, pinned, 0);
664 return r;
665}
666
Christian Königa216ab02017-09-02 13:21:31 +0200667void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
668{
669 unsigned i;
670
671 for (i = 0; i < ttm->num_pages; ++i) {
672 if (ttm->pages[i])
673 put_page(ttm->pages[i]);
674
675 ttm->pages[i] = pages ? pages[i] : NULL;
676 }
677}
678
Tom St Denisaca81712017-07-31 09:35:24 -0400679static void amdgpu_trace_dma_map(struct ttm_tt *ttm)
680{
681 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
682 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Tom St Denisaca81712017-07-31 09:35:24 -0400683
Tom St Denisca3670a2017-08-23 15:33:40 -0400684 ttm_trace_dma_map(adev->dev, &gtt->ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400685}
686
687static void amdgpu_trace_dma_unmap(struct ttm_tt *ttm)
688{
689 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
690 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Tom St Denisaca81712017-07-31 09:35:24 -0400691
Tom St Denisca3670a2017-08-23 15:33:40 -0400692 ttm_trace_dma_unmap(adev->dev, &gtt->ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400693}
694
Christian König2f568db2016-02-23 12:36:59 +0100695/* prepare the sg table with the user pages */
696static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
697{
Christian Königa7d64de2016-09-15 14:58:48 +0200698 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100699 struct amdgpu_ttm_tt *gtt = (void *)ttm;
700 unsigned nents;
701 int r;
702
703 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
704 enum dma_data_direction direction = write ?
705 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
706
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400707 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
708 ttm->num_pages << PAGE_SHIFT,
709 GFP_KERNEL);
710 if (r)
711 goto release_sg;
712
713 r = -ENOMEM;
714 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
715 if (nents != ttm->sg->nents)
716 goto release_sg;
717
718 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
719 gtt->ttm.dma_address, ttm->num_pages);
720
Tom St Denisaca81712017-07-31 09:35:24 -0400721 amdgpu_trace_dma_map(ttm);
722
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400723 return 0;
724
725release_sg:
726 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400727 return r;
728}
729
730static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
731{
Christian Königa7d64de2016-09-15 14:58:48 +0200732 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400733 struct amdgpu_ttm_tt *gtt = (void *)ttm;
monk.liudd08fae2015-05-07 14:19:18 -0400734 struct sg_page_iter sg_iter;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400735
736 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
737 enum dma_data_direction direction = write ?
738 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
739
740 /* double check that we don't free the table twice */
741 if (!ttm->sg->sgl)
742 return;
743
744 /* free the sg table and pages again */
745 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
746
monk.liudd08fae2015-05-07 14:19:18 -0400747 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
748 struct page *page = sg_page_iter_page(&sg_iter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400749 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
750 set_page_dirty(page);
751
752 mark_page_accessed(page);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400753 }
754
Tom St Denisaca81712017-07-31 09:35:24 -0400755 amdgpu_trace_dma_unmap(ttm);
756
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400757 sg_free_table(ttm->sg);
758}
759
760static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
761 struct ttm_mem_reg *bo_mem)
762{
763 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Christian König1cacc862017-08-22 21:04:47 +0200764 uint64_t flags;
Dan Carpenter2ce3f5dc2017-08-09 13:30:46 +0300765 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400766
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800767 if (gtt->userptr) {
768 r = amdgpu_ttm_tt_pin_userptr(ttm);
769 if (r) {
770 DRM_ERROR("failed to pin userptr\n");
771 return r;
772 }
773 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400774 if (!ttm->num_pages) {
775 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
776 ttm->num_pages, bo_mem, ttm);
777 }
778
779 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
780 bo_mem->mem_type == AMDGPU_PL_GWS ||
781 bo_mem->mem_type == AMDGPU_PL_OA)
782 return -EINVAL;
783
Christian König1cacc862017-08-22 21:04:47 +0200784 if (!amdgpu_gtt_mgr_is_allocated(bo_mem))
785 return 0;
Christian König98a7f882017-06-30 10:41:07 +0200786
Christian König1cacc862017-08-22 21:04:47 +0200787 spin_lock(&gtt->adev->gtt_list_lock);
788 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
789 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
790 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
791 ttm->pages, gtt->ttm.dma_address, flags);
792
793 if (r) {
794 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
795 ttm->num_pages, gtt->offset);
796 goto error_gart_bind;
797 }
798
799 list_add_tail(&gtt->list, &gtt->adev->gtt_list);
800error_gart_bind:
801 spin_unlock(&gtt->adev->gtt_list_lock);
Christian König98a7f882017-06-30 10:41:07 +0200802 return r;
Christian Königc855e252016-09-05 17:00:57 +0200803}
804
805bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
806{
807 struct amdgpu_ttm_tt *gtt = (void *)ttm;
808
809 return gtt && !list_empty(&gtt->list);
810}
811
Christian Königbb990bb2016-09-09 16:32:33 +0200812int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
Christian Königc855e252016-09-05 17:00:57 +0200813{
Christian König9b0655e2017-08-22 16:58:07 +0200814 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian Königbb990bb2016-09-09 16:32:33 +0200815 struct ttm_tt *ttm = bo->ttm;
Christian König9b0655e2017-08-22 16:58:07 +0200816 struct ttm_mem_reg tmp;
817
818 struct ttm_placement placement;
819 struct ttm_place placements;
Christian Königc855e252016-09-05 17:00:57 +0200820 int r;
821
822 if (!ttm || amdgpu_ttm_is_bound(ttm))
823 return 0;
824
Christian König9b0655e2017-08-22 16:58:07 +0200825 tmp = bo->mem;
826 tmp.mm_node = NULL;
827 placement.num_placement = 1;
828 placement.placement = &placements;
829 placement.num_busy_placement = 1;
830 placement.busy_placement = &placements;
831 placements.fpfn = 0;
832 placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
Christian König70a9c6b2017-09-01 09:22:56 +0200833 placements.flags = bo->mem.placement | TTM_PL_FLAG_TT;
Christian Königbb990bb2016-09-09 16:32:33 +0200834
Christian König9b0655e2017-08-22 16:58:07 +0200835 r = ttm_bo_mem_space(bo, &placement, &tmp, true, false);
836 if (unlikely(r))
837 return r;
838
839 r = ttm_bo_move_ttm(bo, true, false, &tmp);
840 if (unlikely(r))
841 ttm_bo_mem_put(bo, &tmp);
842 else
843 bo->offset = (bo->mem.start << PAGE_SHIFT) +
844 bo->bdev->man[bo->mem.mem_type].gpu_offset;
845
846 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400847}
848
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800849int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
850{
851 struct amdgpu_ttm_tt *gtt, *tmp;
852 struct ttm_mem_reg bo_mem;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800853 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800854 int r;
855
856 bo_mem.mem_type = TTM_PL_TT;
857 spin_lock(&adev->gtt_list_lock);
858 list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
859 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
860 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
861 gtt->ttm.ttm.pages, gtt->ttm.dma_address,
862 flags);
863 if (r) {
864 spin_unlock(&adev->gtt_list_lock);
Christian König71c76a02016-09-03 16:18:26 +0200865 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
866 gtt->ttm.ttm.num_pages, gtt->offset);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800867 return r;
868 }
869 }
870 spin_unlock(&adev->gtt_list_lock);
871 return 0;
872}
873
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
875{
876 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800877 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878
Christian König85a4b572016-09-22 14:19:50 +0200879 if (gtt->userptr)
880 amdgpu_ttm_tt_unpin_userptr(ttm);
881
Christian König78ab0a32016-09-09 15:39:08 +0200882 if (!amdgpu_ttm_is_bound(ttm))
883 return 0;
884
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400885 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800886 spin_lock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800887 r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
888 if (r) {
889 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
890 gtt->ttm.ttm.num_pages, gtt->offset);
891 goto error_unbind;
892 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800893 list_del_init(&gtt->list);
Roger.He738f64c2017-05-05 13:27:10 +0800894error_unbind:
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800895 spin_unlock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800896 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897}
898
899static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
900{
901 struct amdgpu_ttm_tt *gtt = (void *)ttm;
902
903 ttm_dma_tt_fini(&gtt->ttm);
904 kfree(gtt);
905}
906
907static struct ttm_backend_func amdgpu_backend_func = {
908 .bind = &amdgpu_ttm_backend_bind,
909 .unbind = &amdgpu_ttm_backend_unbind,
910 .destroy = &amdgpu_ttm_backend_destroy,
911};
912
913static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
914 unsigned long size, uint32_t page_flags,
915 struct page *dummy_read_page)
916{
917 struct amdgpu_device *adev;
918 struct amdgpu_ttm_tt *gtt;
919
Christian Königa7d64de2016-09-15 14:58:48 +0200920 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400921
922 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
923 if (gtt == NULL) {
924 return NULL;
925 }
926 gtt->ttm.ttm.func = &amdgpu_backend_func;
927 gtt->adev = adev;
928 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
929 kfree(gtt);
930 return NULL;
931 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800932 INIT_LIST_HEAD(&gtt->list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933 return &gtt->ttm.ttm;
934}
935
936static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
937{
Tom St Denisaca81712017-07-31 09:35:24 -0400938 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940 int r;
941 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
942
943 if (ttm->state != tt_unpopulated)
944 return 0;
945
946 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530947 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400948 if (!ttm->sg)
949 return -ENOMEM;
950
951 ttm->page_flags |= TTM_PAGE_FLAG_SG;
952 ttm->state = tt_unbound;
953 return 0;
954 }
955
956 if (slave && ttm->sg) {
957 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
958 gtt->ttm.dma_address, ttm->num_pages);
959 ttm->state = tt_unbound;
Tom St Denisaca81712017-07-31 09:35:24 -0400960 r = 0;
961 goto trace_mappings;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962 }
963
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400964#ifdef CONFIG_SWIOTLB
965 if (swiotlb_nr_tbl()) {
Tom St Denisaca81712017-07-31 09:35:24 -0400966 r = ttm_dma_populate(&gtt->ttm, adev->dev);
967 goto trace_mappings;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400968 }
969#endif
970
Tom St Denis7405e0d2017-08-18 10:05:48 -0400971 r = ttm_populate_and_map_pages(adev->dev, &gtt->ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400972trace_mappings:
973 if (likely(!r))
974 amdgpu_trace_dma_map(ttm);
975 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400976}
977
978static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
979{
980 struct amdgpu_device *adev;
981 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400982 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
983
984 if (gtt && gtt->userptr) {
Christian Königa216ab02017-09-02 13:21:31 +0200985 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400986 kfree(ttm->sg);
987 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
988 return;
989 }
990
991 if (slave)
992 return;
993
Christian Königa7d64de2016-09-15 14:58:48 +0200994 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400995
Tom St Denisaca81712017-07-31 09:35:24 -0400996 amdgpu_trace_dma_unmap(ttm);
997
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400998#ifdef CONFIG_SWIOTLB
999 if (swiotlb_nr_tbl()) {
1000 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
1001 return;
1002 }
1003#endif
1004
Tom St Denis7405e0d2017-08-18 10:05:48 -04001005 ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001006}
1007
1008int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1009 uint32_t flags)
1010{
1011 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1012
1013 if (gtt == NULL)
1014 return -EINVAL;
1015
1016 gtt->userptr = addr;
1017 gtt->usermm = current->mm;
1018 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +01001019 spin_lock_init(&gtt->guptasklock);
1020 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +01001021 atomic_set(&gtt->mmu_invalidations, 0);
Christian König637dd3b2016-03-03 14:24:57 +01001022
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001023 return 0;
1024}
1025
Christian Königcc325d12016-02-08 11:08:35 +01001026struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001027{
1028 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1029
1030 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +01001031 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001032
Christian Königcc325d12016-02-08 11:08:35 +01001033 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001034}
1035
Christian Königcc1de6e2016-02-08 10:57:22 +01001036bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1037 unsigned long end)
1038{
1039 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +01001040 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +01001041 unsigned long size;
1042
Christian König637dd3b2016-03-03 14:24:57 +01001043 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001044 return false;
1045
1046 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1047 if (gtt->userptr > end || gtt->userptr + size <= start)
1048 return false;
1049
Christian König637dd3b2016-03-03 14:24:57 +01001050 spin_lock(&gtt->guptasklock);
1051 list_for_each_entry(entry, &gtt->guptasks, list) {
1052 if (entry->task == current) {
1053 spin_unlock(&gtt->guptasklock);
1054 return false;
1055 }
1056 }
1057 spin_unlock(&gtt->guptasklock);
1058
Christian König2f568db2016-02-23 12:36:59 +01001059 atomic_inc(&gtt->mmu_invalidations);
1060
Christian Königcc1de6e2016-02-08 10:57:22 +01001061 return true;
1062}
1063
Christian König2f568db2016-02-23 12:36:59 +01001064bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1065 int *last_invalidated)
1066{
1067 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1068 int prev_invalidated = *last_invalidated;
1069
1070 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1071 return prev_invalidated != *last_invalidated;
1072}
1073
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001074bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1075{
1076 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1077
1078 if (gtt == NULL)
1079 return false;
1080
1081 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1082}
1083
Chunming Zhou6b777602016-09-21 16:19:19 +08001084uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001085 struct ttm_mem_reg *mem)
1086{
Chunming Zhou6b777602016-09-21 16:19:19 +08001087 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001088
1089 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1090 flags |= AMDGPU_PTE_VALID;
1091
Christian König6d999052015-12-04 13:32:55 +01001092 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001093 flags |= AMDGPU_PTE_SYSTEM;
1094
Christian König6d999052015-12-04 13:32:55 +01001095 if (ttm->caching_state == tt_cached)
1096 flags |= AMDGPU_PTE_SNOOPED;
1097 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001098
Alex Xie4b98e0c2017-02-14 12:31:36 -05001099 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001100 flags |= AMDGPU_PTE_READABLE;
1101
1102 if (!amdgpu_ttm_tt_is_readonly(ttm))
1103 flags |= AMDGPU_PTE_WRITEABLE;
1104
1105 return flags;
1106}
1107
Christian König9982ca62016-10-19 14:44:22 +02001108static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1109 const struct ttm_place *place)
1110{
Christian König4fcae782017-04-20 12:11:47 +02001111 unsigned long num_pages = bo->mem.num_pages;
1112 struct drm_mm_node *node = bo->mem.mm_node;
Christian König9982ca62016-10-19 14:44:22 +02001113
Christian König4fcae782017-04-20 12:11:47 +02001114 if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1115 return ttm_bo_eviction_valuable(bo, place);
1116
1117 switch (bo->mem.mem_type) {
1118 case TTM_PL_TT:
1119 return true;
1120
1121 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001122 /* Check each drm MM node individually */
1123 while (num_pages) {
1124 if (place->fpfn < (node->start + node->size) &&
1125 !(place->lpfn && place->lpfn <= node->start))
1126 return true;
1127
1128 num_pages -= node->size;
1129 ++node;
1130 }
Christian König4fcae782017-04-20 12:11:47 +02001131 break;
Christian König9982ca62016-10-19 14:44:22 +02001132
Christian König4fcae782017-04-20 12:11:47 +02001133 default:
1134 break;
Christian König9982ca62016-10-19 14:44:22 +02001135 }
1136
1137 return ttm_bo_eviction_valuable(bo, place);
1138}
1139
Felix Kuehlinge3426102017-07-03 14:18:27 -04001140static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1141 unsigned long offset,
1142 void *buf, int len, int write)
1143{
1144 struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
1145 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1146 struct drm_mm_node *nodes = abo->tbo.mem.mm_node;
1147 uint32_t value = 0;
1148 int ret = 0;
1149 uint64_t pos;
1150 unsigned long flags;
1151
1152 if (bo->mem.mem_type != TTM_PL_VRAM)
1153 return -EIO;
1154
1155 while (offset >= (nodes->size << PAGE_SHIFT)) {
1156 offset -= nodes->size << PAGE_SHIFT;
1157 ++nodes;
1158 }
1159 pos = (nodes->start << PAGE_SHIFT) + offset;
1160
1161 while (len && pos < adev->mc.mc_vram_size) {
1162 uint64_t aligned_pos = pos & ~(uint64_t)3;
1163 uint32_t bytes = 4 - (pos & 3);
1164 uint32_t shift = (pos & 3) * 8;
1165 uint32_t mask = 0xffffffff << shift;
1166
1167 if (len < bytes) {
1168 mask &= 0xffffffff >> (bytes - len) * 8;
1169 bytes = len;
1170 }
1171
1172 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1173 WREG32(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1174 WREG32(mmMM_INDEX_HI, aligned_pos >> 31);
1175 if (!write || mask != 0xffffffff)
1176 value = RREG32(mmMM_DATA);
1177 if (write) {
1178 value &= ~mask;
1179 value |= (*(uint32_t *)buf << shift) & mask;
1180 WREG32(mmMM_DATA, value);
1181 }
1182 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1183 if (!write) {
1184 value = (value & mask) >> shift;
1185 memcpy(buf, &value, bytes);
1186 }
1187
1188 ret += bytes;
1189 buf = (uint8_t *)buf + bytes;
1190 pos += bytes;
1191 len -= bytes;
1192 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1193 ++nodes;
1194 pos = (nodes->start << PAGE_SHIFT);
1195 }
1196 }
1197
1198 return ret;
1199}
1200
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001201static struct ttm_bo_driver amdgpu_bo_driver = {
1202 .ttm_tt_create = &amdgpu_ttm_tt_create,
1203 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1204 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1205 .invalidate_caches = &amdgpu_invalidate_caches,
1206 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001207 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001208 .evict_flags = &amdgpu_evict_flags,
1209 .move = &amdgpu_bo_move,
1210 .verify_access = &amdgpu_verify_access,
1211 .move_notify = &amdgpu_bo_move_notify,
1212 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1213 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1214 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001215 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Felix Kuehlinge3426102017-07-03 14:18:27 -04001216 .access_memory = &amdgpu_ttm_access_memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001217};
1218
1219int amdgpu_ttm_init(struct amdgpu_device *adev)
1220{
Christian König36d38372017-07-07 13:17:45 +02001221 uint64_t gtt_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001222 int r;
John Brooks218b5dc2017-06-27 22:33:17 -04001223 u64 vis_vram_limit;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001224
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001225 r = amdgpu_ttm_global_init(adev);
1226 if (r) {
1227 return r;
1228 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001229 /* No others user of address space so set it to 0 */
1230 r = ttm_bo_device_init(&adev->mman.bdev,
1231 adev->mman.bo_global_ref.ref.object,
1232 &amdgpu_bo_driver,
1233 adev->ddev->anon_inode->i_mapping,
1234 DRM_FILE_PAGE_OFFSET,
1235 adev->need_dma32);
1236 if (r) {
1237 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1238 return r;
1239 }
1240 adev->mman.initialized = true;
1241 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1242 adev->mc.real_vram_size >> PAGE_SHIFT);
1243 if (r) {
1244 DRM_ERROR("Failed initializing VRAM heap.\n");
1245 return r;
1246 }
John Brooks218b5dc2017-06-27 22:33:17 -04001247
1248 /* Reduce size of CPU-visible VRAM if requested */
1249 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1250 if (amdgpu_vis_vram_limit > 0 &&
1251 vis_vram_limit <= adev->mc.visible_vram_size)
1252 adev->mc.visible_vram_size = vis_vram_limit;
1253
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001254 /* Change the size here instead of the init above so only lpfn is affected */
1255 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1256
Christian Königa4a02772017-07-27 17:24:36 +02001257 r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
1258 AMDGPU_GEM_DOMAIN_VRAM,
Kent Russell5af2c102017-08-08 07:48:01 -04001259 &adev->stolen_vga_memory,
Christian Königa4a02772017-07-27 17:24:36 +02001260 NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001261 if (r)
1262 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001263 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1264 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
Christian König36d38372017-07-07 13:17:45 +02001265
1266 if (amdgpu_gtt_size == -1)
1267 gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1268 adev->mc.mc_vram_size);
1269 else
1270 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1271 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001272 if (r) {
1273 DRM_ERROR("Failed initializing GTT heap.\n");
1274 return r;
1275 }
1276 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
Christian König36d38372017-07-07 13:17:45 +02001277 (unsigned)(gtt_size / (1024 * 1024)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001278
1279 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1280 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1281 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1282 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1283 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1284 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1285 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1286 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1287 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1288 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001289 if (adev->gds.mem.total_size) {
1290 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1291 adev->gds.mem.total_size >> PAGE_SHIFT);
1292 if (r) {
1293 DRM_ERROR("Failed initializing GDS heap.\n");
1294 return r;
1295 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001296 }
1297
1298 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001299 if (adev->gds.gws.total_size) {
1300 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1301 adev->gds.gws.total_size >> PAGE_SHIFT);
1302 if (r) {
1303 DRM_ERROR("Failed initializing gws heap.\n");
1304 return r;
1305 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001306 }
1307
1308 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001309 if (adev->gds.oa.total_size) {
1310 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1311 adev->gds.oa.total_size >> PAGE_SHIFT);
1312 if (r) {
1313 DRM_ERROR("Failed initializing oa heap.\n");
1314 return r;
1315 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001316 }
1317
1318 r = amdgpu_ttm_debugfs_init(adev);
1319 if (r) {
1320 DRM_ERROR("Failed to init debugfs\n");
1321 return r;
1322 }
1323 return 0;
1324}
1325
1326void amdgpu_ttm_fini(struct amdgpu_device *adev)
1327{
1328 int r;
1329
1330 if (!adev->mman.initialized)
1331 return;
1332 amdgpu_ttm_debugfs_fini(adev);
Kent Russell5af2c102017-08-08 07:48:01 -04001333 if (adev->stolen_vga_memory) {
1334 r = amdgpu_bo_reserve(adev->stolen_vga_memory, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001335 if (r == 0) {
Kent Russell5af2c102017-08-08 07:48:01 -04001336 amdgpu_bo_unpin(adev->stolen_vga_memory);
1337 amdgpu_bo_unreserve(adev->stolen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001338 }
Kent Russell5af2c102017-08-08 07:48:01 -04001339 amdgpu_bo_unref(&adev->stolen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001340 }
1341 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1342 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001343 if (adev->gds.mem.total_size)
1344 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1345 if (adev->gds.gws.total_size)
1346 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1347 if (adev->gds.oa.total_size)
1348 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001349 ttm_bo_device_release(&adev->mman.bdev);
1350 amdgpu_gart_fini(adev);
1351 amdgpu_ttm_global_fini(adev);
1352 adev->mman.initialized = false;
1353 DRM_INFO("amdgpu: ttm finalized\n");
1354}
1355
1356/* this should only be called at bootup or when userspace
1357 * isn't running */
1358void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1359{
1360 struct ttm_mem_type_manager *man;
1361
1362 if (!adev->mman.initialized)
1363 return;
1364
1365 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1366 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1367 man->size = size >> PAGE_SHIFT;
1368}
1369
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001370int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1371{
1372 struct drm_file *file_priv;
1373 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001374
Christian Könige176fe172015-05-27 10:22:47 +02001375 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001376 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001377
1378 file_priv = filp->private_data;
1379 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001380 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001381 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001382
1383 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001384}
1385
Christian Königabca90f2017-06-30 11:05:54 +02001386static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1387 struct ttm_mem_reg *mem, unsigned num_pages,
1388 uint64_t offset, unsigned window,
1389 struct amdgpu_ring *ring,
1390 uint64_t *addr)
1391{
1392 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1393 struct amdgpu_device *adev = ring->adev;
1394 struct ttm_tt *ttm = bo->ttm;
1395 struct amdgpu_job *job;
1396 unsigned num_dw, num_bytes;
1397 dma_addr_t *dma_address;
1398 struct dma_fence *fence;
1399 uint64_t src_addr, dst_addr;
1400 uint64_t flags;
1401 int r;
1402
1403 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1404 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1405
Christian König6f02a692017-07-07 11:56:59 +02001406 *addr = adev->mc.gart_start;
Christian Königabca90f2017-06-30 11:05:54 +02001407 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1408 AMDGPU_GPU_PAGE_SIZE;
1409
1410 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1411 while (num_dw & 0x7)
1412 num_dw++;
1413
1414 num_bytes = num_pages * 8;
1415
1416 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1417 if (r)
1418 return r;
1419
1420 src_addr = num_dw * 4;
1421 src_addr += job->ibs[0].gpu_addr;
1422
1423 dst_addr = adev->gart.table_addr;
1424 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1425 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1426 dst_addr, num_bytes);
1427
1428 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1429 WARN_ON(job->ibs[0].length_dw > num_dw);
1430
1431 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1432 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1433 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1434 &job->ibs[0].ptr[num_dw]);
1435 if (r)
1436 goto error_free;
1437
1438 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1439 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1440 if (r)
1441 goto error_free;
1442
1443 dma_fence_put(fence);
1444
1445 return r;
1446
1447error_free:
1448 amdgpu_job_free(job);
1449 return r;
1450}
1451
Christian Königfc9c8f52017-06-29 11:46:15 +02001452int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1453 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001454 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001455 struct dma_fence **fence, bool direct_submit,
1456 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001457{
1458 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001459 struct amdgpu_job *job;
1460
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001461 uint32_t max_bytes;
1462 unsigned num_loops, num_dw;
1463 unsigned i;
1464 int r;
1465
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001466 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1467 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1468 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1469
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001470 /* for IB padding */
1471 while (num_dw & 0x7)
1472 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001473
Christian Königd71518b2016-02-01 12:20:25 +01001474 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1475 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001476 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001477
Christian Königfc9c8f52017-06-29 11:46:15 +02001478 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001479 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001480 r = amdgpu_sync_resv(adev, &job->sync, resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001481 AMDGPU_FENCE_OWNER_UNDEFINED);
1482 if (r) {
1483 DRM_ERROR("sync failed (%d).\n", r);
1484 goto error_free;
1485 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001486 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001487
1488 for (i = 0; i < num_loops; i++) {
1489 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1490
Christian Königd71518b2016-02-01 12:20:25 +01001491 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1492 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001493
1494 src_offset += cur_size_in_bytes;
1495 dst_offset += cur_size_in_bytes;
1496 byte_count -= cur_size_in_bytes;
1497 }
1498
Christian Königd71518b2016-02-01 12:20:25 +01001499 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1500 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001501 if (direct_submit) {
1502 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001503 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001504 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001505 if (r)
1506 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1507 amdgpu_job_free(job);
1508 } else {
1509 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1510 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1511 if (r)
1512 goto error_free;
1513 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001514
Chunming Zhoue24db982016-08-15 10:46:04 +08001515 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001516
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001517error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001518 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001519 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001520}
1521
Flora Cui59b4a972016-07-19 16:48:22 +08001522int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Yong Zhao330df032017-07-20 18:44:10 -04001523 uint64_t src_data,
Christian Königf29224a62016-11-17 12:06:38 +01001524 struct reservation_object *resv,
1525 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001526{
Christian Königa7d64de2016-09-15 14:58:48 +02001527 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Yong Zhao330df032017-07-20 18:44:10 -04001528 /* max_bytes applies to SDMA_OP_PTEPDE as well as SDMA_OP_CONST_FILL*/
Christian Königf29224a62016-11-17 12:06:38 +01001529 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
Flora Cui59b4a972016-07-19 16:48:22 +08001530 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1531
Christian Königf29224a62016-11-17 12:06:38 +01001532 struct drm_mm_node *mm_node;
1533 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001534 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001535
1536 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001537 int r;
1538
Christian Königf29224a62016-11-17 12:06:38 +01001539 if (!ring->ready) {
1540 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1541 return -EINVAL;
1542 }
1543
Christian König92c60d92017-06-29 10:44:39 +02001544 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1545 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
1546 if (r)
1547 return r;
1548 }
1549
Christian Königf29224a62016-11-17 12:06:38 +01001550 num_pages = bo->tbo.num_pages;
1551 mm_node = bo->tbo.mem.mm_node;
1552 num_loops = 0;
1553 while (num_pages) {
1554 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1555
1556 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1557 num_pages -= mm_node->size;
1558 ++mm_node;
1559 }
Yong Zhao330df032017-07-20 18:44:10 -04001560
1561 /* 10 double words for each SDMA_OP_PTEPDE cmd */
1562 num_dw = num_loops * 10;
Flora Cui59b4a972016-07-19 16:48:22 +08001563
1564 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001565 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001566
1567 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1568 if (r)
1569 return r;
1570
1571 if (resv) {
1572 r = amdgpu_sync_resv(adev, &job->sync, resv,
Christian Königf29224a62016-11-17 12:06:38 +01001573 AMDGPU_FENCE_OWNER_UNDEFINED);
Flora Cui59b4a972016-07-19 16:48:22 +08001574 if (r) {
1575 DRM_ERROR("sync failed (%d).\n", r);
1576 goto error_free;
1577 }
1578 }
1579
Christian Königf29224a62016-11-17 12:06:38 +01001580 num_pages = bo->tbo.num_pages;
1581 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001582
Christian Königf29224a62016-11-17 12:06:38 +01001583 while (num_pages) {
1584 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1585 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001586
Yong Zhao330df032017-07-20 18:44:10 -04001587 WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
1588
Christian König92c60d92017-06-29 10:44:39 +02001589 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001590 while (byte_count) {
1591 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1592
Yong Zhao330df032017-07-20 18:44:10 -04001593 amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
1594 dst_addr, 0,
1595 cur_size_in_bytes >> 3, 0,
1596 src_data);
Christian Königf29224a62016-11-17 12:06:38 +01001597
1598 dst_addr += cur_size_in_bytes;
1599 byte_count -= cur_size_in_bytes;
1600 }
1601
1602 num_pages -= mm_node->size;
1603 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001604 }
1605
1606 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1607 WARN_ON(job->ibs[0].length_dw > num_dw);
1608 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001609 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001610 if (r)
1611 goto error_free;
1612
1613 return 0;
1614
1615error_free:
1616 amdgpu_job_free(job);
1617 return r;
1618}
1619
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001620#if defined(CONFIG_DEBUG_FS)
1621
1622static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1623{
1624 struct drm_info_node *node = (struct drm_info_node *)m->private;
1625 unsigned ttm_pl = *(int *)node->info_ent->data;
1626 struct drm_device *dev = node->minor->dev;
1627 struct amdgpu_device *adev = dev->dev_private;
Christian König12d4ac52017-08-07 14:07:43 +02001628 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
Daniel Vetterb5c37142016-12-29 12:09:24 +01001629 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001630
Christian König12d4ac52017-08-07 14:07:43 +02001631 man->func->debug(man, &p);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001632 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001633}
1634
1635static int ttm_pl_vram = TTM_PL_VRAM;
1636static int ttm_pl_tt = TTM_PL_TT;
1637
Nils Wallménius06ab6832016-05-02 12:46:15 -04001638static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001639 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1640 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1641 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1642#ifdef CONFIG_SWIOTLB
1643 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1644#endif
1645};
1646
1647static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1648 size_t size, loff_t *pos)
1649{
Al Viro45063092016-12-04 18:24:56 -05001650 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001651 ssize_t result = 0;
1652 int r;
1653
1654 if (size & 0x3 || *pos & 0x3)
1655 return -EINVAL;
1656
Tom St Denis9156e722017-05-23 11:35:22 -04001657 if (*pos >= adev->mc.mc_vram_size)
1658 return -ENXIO;
1659
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001660 while (size) {
1661 unsigned long flags;
1662 uint32_t value;
1663
1664 if (*pos >= adev->mc.mc_vram_size)
1665 return result;
1666
1667 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1668 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1669 WREG32(mmMM_INDEX_HI, *pos >> 31);
1670 value = RREG32(mmMM_DATA);
1671 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1672
1673 r = put_user(value, (uint32_t *)buf);
1674 if (r)
1675 return r;
1676
1677 result += 4;
1678 buf += 4;
1679 *pos += 4;
1680 size -= 4;
1681 }
1682
1683 return result;
1684}
1685
Tom St Denis08cab982017-08-29 08:36:52 -04001686static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
1687 size_t size, loff_t *pos)
1688{
1689 struct amdgpu_device *adev = file_inode(f)->i_private;
1690 ssize_t result = 0;
1691 int r;
1692
1693 if (size & 0x3 || *pos & 0x3)
1694 return -EINVAL;
1695
1696 if (*pos >= adev->mc.mc_vram_size)
1697 return -ENXIO;
1698
1699 while (size) {
1700 unsigned long flags;
1701 uint32_t value;
1702
1703 if (*pos >= adev->mc.mc_vram_size)
1704 return result;
1705
1706 r = get_user(value, (uint32_t *)buf);
1707 if (r)
1708 return r;
1709
1710 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1711 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1712 WREG32(mmMM_INDEX_HI, *pos >> 31);
1713 WREG32(mmMM_DATA, value);
1714 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1715
1716 result += 4;
1717 buf += 4;
1718 *pos += 4;
1719 size -= 4;
1720 }
1721
1722 return result;
1723}
1724
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001725static const struct file_operations amdgpu_ttm_vram_fops = {
1726 .owner = THIS_MODULE,
1727 .read = amdgpu_ttm_vram_read,
Tom St Denis08cab982017-08-29 08:36:52 -04001728 .write = amdgpu_ttm_vram_write,
1729 .llseek = default_llseek,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001730};
1731
Christian Königa1d29472016-03-30 14:42:57 +02001732#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1733
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001734static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1735 size_t size, loff_t *pos)
1736{
Al Viro45063092016-12-04 18:24:56 -05001737 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001738 ssize_t result = 0;
1739 int r;
1740
1741 while (size) {
1742 loff_t p = *pos / PAGE_SIZE;
1743 unsigned off = *pos & ~PAGE_MASK;
1744 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1745 struct page *page;
1746 void *ptr;
1747
1748 if (p >= adev->gart.num_cpu_pages)
1749 return result;
1750
1751 page = adev->gart.pages[p];
1752 if (page) {
1753 ptr = kmap(page);
1754 ptr += off;
1755
1756 r = copy_to_user(buf, ptr, cur_size);
1757 kunmap(adev->gart.pages[p]);
1758 } else
1759 r = clear_user(buf, cur_size);
1760
1761 if (r)
1762 return -EFAULT;
1763
1764 result += cur_size;
1765 buf += cur_size;
1766 *pos += cur_size;
1767 size -= cur_size;
1768 }
1769
1770 return result;
1771}
1772
1773static const struct file_operations amdgpu_ttm_gtt_fops = {
1774 .owner = THIS_MODULE,
1775 .read = amdgpu_ttm_gtt_read,
1776 .llseek = default_llseek
1777};
1778
1779#endif
1780
Christian Königa1d29472016-03-30 14:42:57 +02001781#endif
1782
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001783static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1784{
1785#if defined(CONFIG_DEBUG_FS)
1786 unsigned count;
1787
1788 struct drm_minor *minor = adev->ddev->primary;
1789 struct dentry *ent, *root = minor->debugfs_root;
1790
1791 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1792 adev, &amdgpu_ttm_vram_fops);
1793 if (IS_ERR(ent))
1794 return PTR_ERR(ent);
1795 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1796 adev->mman.vram = ent;
1797
Christian Königa1d29472016-03-30 14:42:57 +02001798#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001799 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1800 adev, &amdgpu_ttm_gtt_fops);
1801 if (IS_ERR(ent))
1802 return PTR_ERR(ent);
Christian König6f02a692017-07-07 11:56:59 +02001803 i_size_write(ent->d_inode, adev->mc.gart_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001804 adev->mman.gtt = ent;
1805
Christian Königa1d29472016-03-30 14:42:57 +02001806#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001807 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1808
1809#ifdef CONFIG_SWIOTLB
1810 if (!swiotlb_nr_tbl())
1811 --count;
1812#endif
1813
1814 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1815#else
1816
1817 return 0;
1818#endif
1819}
1820
1821static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1822{
1823#if defined(CONFIG_DEBUG_FS)
1824
1825 debugfs_remove(adev->mman.vram);
1826 adev->mman.vram = NULL;
1827
Christian Königa1d29472016-03-30 14:42:57 +02001828#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001829 debugfs_remove(adev->mman.gtt);
1830 adev->mman.gtt = NULL;
1831#endif
Christian Königa1d29472016-03-30 14:42:57 +02001832
1833#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001834}