blob: f729568e5e544ea7783ea845b6c49014e2013af7 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ben Widawsky84b790f2014-07-24 17:04:36 +0100193#define GEN8_CTX_VALID (1<<0)
194#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
195#define GEN8_CTX_FORCE_RESTORE (1<<2)
196#define GEN8_CTX_L3LLC_COHERENT (1<<5)
197#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100198
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200199#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200200 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200201 (reg_state)[(pos)+1] = (val); \
202} while (0)
203
204#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300205 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100206 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
207 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100209
Ville Syrjälä9244a812015-11-04 23:20:09 +0200210#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
212 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200213} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100214
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100216 FAULT_AND_HANG = 0,
217 FAULT_AND_HALT, /* Debug only */
218 FAULT_AND_STREAM,
219 FAULT_AND_CONTINUE /* Unsupported */
220};
221#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100222#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000223#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
224#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100225
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100226/* Typical size of the average request (2 pipecontrols and a MI_BB) */
227#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
228
Chris Wilsona3aabe82016-10-04 21:11:26 +0100229#define WA_TAIL_DWORDS 2
230
Chris Wilsone2efd132016-05-24 14:53:34 +0100231static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100232 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100233static void execlists_init_reg_state(u32 *reg_state,
234 struct i915_gem_context *ctx,
235 struct intel_engine_cs *engine,
236 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000237
Oscar Mateo73e4d072014-07-24 17:04:48 +0100238/**
239 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100240 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100241 * @enable_execlists: value of i915.enable_execlists module parameter.
242 *
243 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000244 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100245 *
246 * Return: 1 if Execlists is supported and has to be enabled.
247 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100248int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100249{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800250 /* On platforms with execlist available, vGPU will only
251 * support execlist mode, no ring buffer mode.
252 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100253 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800254 return 1;
255
Chris Wilsonc0336662016-05-06 15:40:21 +0100256 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000257 return 1;
258
Oscar Mateo127f1002014-07-24 17:04:11 +0100259 if (enable_execlists == 0)
260 return 0;
261
Daniel Vetter5a21b662016-05-24 17:13:53 +0200262 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
263 USES_PPGTT(dev_priv) &&
264 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100265 return 1;
266
267 return 0;
268}
Oscar Mateoede7d422014-07-24 17:04:12 +0100269
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272{
Chris Wilsonc0336662016-05-06 15:40:21 +0100273 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100276 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
278 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000279
280 /* TODO: WaDisableLiteRestore when we start using semaphore
281 * signalling between Command Streamers */
282 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000283}
284
285/**
286 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
287 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000288 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100289 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290 *
291 * The context descriptor encodes various attributes of a context,
292 * including its GTT address and some flags. Because it's fairly
293 * expensive to calculate, we'll just do it once and cache the result,
294 * which remains valid until the context is unpinned.
295 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200296 * This is what a descriptor looks like, from LSB to MSB::
297 *
298 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
299 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
300 * bits 32-52: ctx ID, a globally unique tag
301 * bits 53-54: mbz, reserved for use by hardware
302 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000303 */
304static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100305intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000306 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000307{
Chris Wilson9021ad02016-05-24 14:53:37 +0100308 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100309 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000310
Chris Wilson7069b142016-04-28 09:56:52 +0100311 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
312
Zhi Wangc01fc532016-06-16 08:07:02 -0400313 desc = ctx->desc_template; /* bits 3-4 */
314 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100315 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100316 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100317 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000318
Chris Wilson9021ad02016-05-24 14:53:37 +0100319 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000320}
321
Chris Wilsone2efd132016-05-24 14:53:34 +0100322uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000323 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000324{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000325 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000326}
327
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100328static inline void
329execlists_context_status_change(struct drm_i915_gem_request *rq,
330 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100331{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100332 /*
333 * Only used when GVT-g is enabled now. When GVT-g is disabled,
334 * The compiler should eliminate this function as dead-code.
335 */
336 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
337 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100338
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100339 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100340}
341
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000342static void
343execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
344{
345 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
346 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
347 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
348 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
349}
350
Chris Wilson70c2a242016-09-09 14:11:46 +0100351static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100352{
Chris Wilson70c2a242016-09-09 14:11:46 +0100353 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Mika Kuoppala05d98242015-07-03 17:09:33 +0300354 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100355 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100356
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100357 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100358
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000359 /* True 32b PPGTT with dynamic page allocation: update PDP
360 * registers and point the unallocated PDPs to scratch page.
361 * PML4 is allocated during ppgtt init, so this is not needed
362 * in 48-bit mode.
363 */
364 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
365 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100366
367 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100368}
369
Chris Wilson70c2a242016-09-09 14:11:46 +0100370static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100371{
Chris Wilson70c2a242016-09-09 14:11:46 +0100372 struct drm_i915_private *dev_priv = engine->i915;
373 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100374 u32 __iomem *elsp =
375 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
376 u64 desc[2];
377
Chris Wilsonc816e602017-01-24 11:00:02 +0000378 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100379 if (!port[0].count)
380 execlists_context_status_change(port[0].request,
381 INTEL_CONTEXT_SCHEDULE_IN);
382 desc[0] = execlists_update_context(port[0].request);
Chris Wilson816ee792017-01-24 11:00:03 +0000383 port[0].count++;
Chris Wilson70c2a242016-09-09 14:11:46 +0100384
385 if (port[1].request) {
386 GEM_BUG_ON(port[1].count);
387 execlists_context_status_change(port[1].request,
388 INTEL_CONTEXT_SCHEDULE_IN);
389 desc[1] = execlists_update_context(port[1].request);
390 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100391 } else {
392 desc[1] = 0;
393 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100394 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100395
396 /* You must always write both descriptors in the order below. */
397 writel(upper_32_bits(desc[1]), elsp);
398 writel(lower_32_bits(desc[1]), elsp);
399
400 writel(upper_32_bits(desc[0]), elsp);
401 /* The context is automatically loaded after the following */
402 writel(lower_32_bits(desc[0]), elsp);
403}
404
Chris Wilson70c2a242016-09-09 14:11:46 +0100405static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100406{
Chris Wilson70c2a242016-09-09 14:11:46 +0100407 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000408 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100409}
410
Chris Wilson70c2a242016-09-09 14:11:46 +0100411static bool can_merge_ctx(const struct i915_gem_context *prev,
412 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100413{
Chris Wilson70c2a242016-09-09 14:11:46 +0100414 if (prev != next)
415 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100416
Chris Wilson70c2a242016-09-09 14:11:46 +0100417 if (ctx_single_port_submission(prev))
418 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100419
Chris Wilson70c2a242016-09-09 14:11:46 +0100420 return true;
421}
Peter Antoine779949f2015-05-11 16:03:27 +0100422
Chris Wilson70c2a242016-09-09 14:11:46 +0100423static void execlists_dequeue(struct intel_engine_cs *engine)
424{
Chris Wilson20311bd2016-11-14 20:41:03 +0000425 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100426 struct execlist_port *port = engine->execlist_port;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000427 unsigned long flags;
Chris Wilson20311bd2016-11-14 20:41:03 +0000428 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100429 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100430
Chris Wilson70c2a242016-09-09 14:11:46 +0100431 last = port->request;
432 if (last)
433 /* WaIdleLiteRestore:bdw,skl
434 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100435 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100436 * for where we prepare the padding after the end of the
437 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100438 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100439 last->tail = last->wa_tail;
440
441 GEM_BUG_ON(port[1].request);
442
443 /* Hardware submission is through 2 ports. Conceptually each port
444 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
445 * static for a context, and unique to each, so we only execute
446 * requests belonging to a single context from each ring. RING_HEAD
447 * is maintained by the CS in the context image, it marks the place
448 * where it got up to last time, and through RING_TAIL we tell the CS
449 * where we want to execute up to this time.
450 *
451 * In this list the requests are in order of execution. Consecutive
452 * requests from the same context are adjacent in the ringbuffer. We
453 * can combine these requests into a single RING_TAIL update:
454 *
455 * RING_HEAD...req1...req2
456 * ^- RING_TAIL
457 * since to execute req2 the CS must first execute req1.
458 *
459 * Our goal then is to point each port to the end of a consecutive
460 * sequence of requests as being the most optimal (fewest wake ups
461 * and context switches) submission.
462 */
463
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000464 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson20311bd2016-11-14 20:41:03 +0000465 rb = engine->execlist_first;
466 while (rb) {
467 struct drm_i915_gem_request *cursor =
468 rb_entry(rb, typeof(*cursor), priotree.node);
469
Chris Wilson70c2a242016-09-09 14:11:46 +0100470 /* Can we combine this request with the current port? It has to
471 * be the same context/ringbuffer and not have any exceptions
472 * (e.g. GVT saying never to combine contexts).
473 *
474 * If we can combine the requests, we can execute both by
475 * updating the RING_TAIL to point to the end of the second
476 * request, and so we never need to tell the hardware about
477 * the first.
478 */
479 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
480 /* If we are on the second port and cannot combine
481 * this request with the last, then we are done.
482 */
483 if (port != engine->execlist_port)
484 break;
485
486 /* If GVT overrides us we only ever submit port[0],
487 * leaving port[1] empty. Note that we also have
488 * to be careful that we don't queue the same
489 * context (even though a different request) to
490 * the second port.
491 */
Min Hed7ab9922016-11-16 22:05:04 +0800492 if (ctx_single_port_submission(last->ctx) ||
493 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100494 break;
495
496 GEM_BUG_ON(last->ctx == cursor->ctx);
497
498 i915_gem_request_assign(&port->request, last);
499 port++;
500 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000501
Chris Wilson20311bd2016-11-14 20:41:03 +0000502 rb = rb_next(rb);
503 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
504 RB_CLEAR_NODE(&cursor->priotree.node);
505 cursor->priotree.priority = INT_MAX;
506
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000507 __i915_gem_request_submit(cursor);
Chris Wilson70c2a242016-09-09 14:11:46 +0100508 last = cursor;
509 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100510 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100511 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100512 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000513 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100514 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000515 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson70c2a242016-09-09 14:11:46 +0100516
517 if (submit)
518 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100519}
520
Chris Wilson70c2a242016-09-09 14:11:46 +0100521static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100522{
Chris Wilson70c2a242016-09-09 14:11:46 +0100523 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100524}
525
Imre Deak0cb56702016-11-07 11:20:04 +0200526/**
527 * intel_execlists_idle() - Determine if all engine submission ports are idle
528 * @dev_priv: i915 device private
529 *
530 * Return true if there are no requests pending on any of the submission ports
531 * of any engines.
532 */
533bool intel_execlists_idle(struct drm_i915_private *dev_priv)
534{
535 struct intel_engine_cs *engine;
536 enum intel_engine_id id;
537
538 if (!i915.enable_execlists)
539 return true;
540
541 for_each_engine(engine, dev_priv, id)
542 if (!execlists_elsp_idle(engine))
543 return false;
544
545 return true;
546}
547
Chris Wilson816ee792017-01-24 11:00:03 +0000548static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800549{
Chris Wilson816ee792017-01-24 11:00:03 +0000550 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800551
Chris Wilson816ee792017-01-24 11:00:03 +0000552 return port[0].count + port[1].count < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800553}
554
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200555/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100556 * Check the unread Context Status Buffers and manage the submission of new
557 * contexts to the ELSP accordingly.
558 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100559static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100560{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100561 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100562 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100563 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100564
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100565 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000566
Chris Wilsonf7470262017-01-24 15:20:21 +0000567 while (test_and_clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100568 u32 __iomem *csb_mmio =
569 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
570 u32 __iomem *buf =
571 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
572 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100573
Chris Wilson70c2a242016-09-09 14:11:46 +0100574 csb = readl(csb_mmio);
575 head = GEN8_CSB_READ_PTR(csb);
576 tail = GEN8_CSB_WRITE_PTR(csb);
577 if (tail < head)
578 tail += GEN8_CSB_ENTRIES;
579 while (head < tail) {
580 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
581 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100582
Chris Wilson70c2a242016-09-09 14:11:46 +0100583 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
584 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100585
Chris Wilson86aa7e72017-01-23 11:31:32 +0000586 /* Check the context/desc id for this event matches */
587 GEM_BUG_ON(readl(buf + 2 * idx + 1) !=
588 upper_32_bits(intel_lr_context_descriptor(port[0].request->ctx,
589 engine)));
590
Chris Wilson70c2a242016-09-09 14:11:46 +0100591 GEM_BUG_ON(port[0].count == 0);
592 if (--port[0].count == 0) {
593 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
594 execlists_context_status_change(port[0].request,
595 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100596
Chris Wilson70c2a242016-09-09 14:11:46 +0100597 i915_gem_request_put(port[0].request);
598 port[0] = port[1];
599 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100600 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000601
Chris Wilson70c2a242016-09-09 14:11:46 +0100602 GEM_BUG_ON(port[0].count == 0 &&
603 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000604 }
605
Chris Wilson70c2a242016-09-09 14:11:46 +0100606 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
607 GEN8_CSB_WRITE_PTR(csb) << 8),
608 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000609 }
610
Chris Wilson70c2a242016-09-09 14:11:46 +0100611 if (execlists_elsp_ready(engine))
612 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000613
Chris Wilson70c2a242016-09-09 14:11:46 +0100614 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100615}
616
Chris Wilson20311bd2016-11-14 20:41:03 +0000617static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
618{
619 struct rb_node **p, *rb;
620 bool first = true;
621
622 /* most positive priority is scheduled first, equal priorities fifo */
623 rb = NULL;
624 p = &root->rb_node;
625 while (*p) {
626 struct i915_priotree *pos;
627
628 rb = *p;
629 pos = rb_entry(rb, typeof(*pos), node);
630 if (pt->priority > pos->priority) {
631 p = &rb->rb_left;
632 } else {
633 p = &rb->rb_right;
634 first = false;
635 }
636 }
637 rb_link_node(&pt->node, rb, p);
638 rb_insert_color(&pt->node, root);
639
640 return first;
641}
642
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100643static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100644{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000645 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100646 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100647
Chris Wilson663f71e2016-11-14 20:41:00 +0000648 /* Will be called from irq-context when using foreign fences. */
649 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100650
Chris Wilson20311bd2016-11-14 20:41:03 +0000651 if (insert_request(&request->priotree, &engine->execlist_queue))
652 engine->execlist_first = &request->priotree.node;
Chris Wilson70c2a242016-09-09 14:11:46 +0100653 if (execlists_elsp_idle(engine))
654 tasklet_hi_schedule(&engine->irq_tasklet);
Michel Thierryacdd8842014-07-24 17:04:38 +0100655
Chris Wilson663f71e2016-11-14 20:41:00 +0000656 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100657}
658
Chris Wilson20311bd2016-11-14 20:41:03 +0000659static struct intel_engine_cs *
660pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
661{
662 struct intel_engine_cs *engine;
663
664 engine = container_of(pt,
665 struct drm_i915_gem_request,
666 priotree)->engine;
667 if (engine != locked) {
668 if (locked)
669 spin_unlock_irq(&locked->timeline->lock);
670 spin_lock_irq(&engine->timeline->lock);
671 }
672
673 return engine;
674}
675
676static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
677{
678 struct intel_engine_cs *engine = NULL;
679 struct i915_dependency *dep, *p;
680 struct i915_dependency stack;
681 LIST_HEAD(dfs);
682
683 if (prio <= READ_ONCE(request->priotree.priority))
684 return;
685
Chris Wilson70cd1472016-11-28 14:36:49 +0000686 /* Need BKL in order to use the temporary link inside i915_dependency */
687 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000688
689 stack.signaler = &request->priotree;
690 list_add(&stack.dfs_link, &dfs);
691
692 /* Recursively bump all dependent priorities to match the new request.
693 *
694 * A naive approach would be to use recursion:
695 * static void update_priorities(struct i915_priotree *pt, prio) {
696 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
697 * update_priorities(dep->signal, prio)
698 * insert_request(pt);
699 * }
700 * but that may have unlimited recursion depth and so runs a very
701 * real risk of overunning the kernel stack. Instead, we build
702 * a flat list of all dependencies starting with the current request.
703 * As we walk the list of dependencies, we add all of its dependencies
704 * to the end of the list (this may include an already visited
705 * request) and continue to walk onwards onto the new dependencies. The
706 * end result is a topological list of requests in reverse order, the
707 * last element in the list is the request we must execute first.
708 */
709 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
710 struct i915_priotree *pt = dep->signaler;
711
712 list_for_each_entry(p, &pt->signalers_list, signal_link)
713 if (prio > READ_ONCE(p->signaler->priority))
714 list_move_tail(&p->dfs_link, &dfs);
715
Chris Wilson0798cff2016-12-05 14:29:41 +0000716 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000717 if (!RB_EMPTY_NODE(&pt->node))
718 continue;
719
720 engine = pt_lock_engine(pt, engine);
721
722 /* If it is not already in the rbtree, we can update the
723 * priority inplace and skip over it (and its dependencies)
724 * if it is referenced *again* as we descend the dfs.
725 */
726 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
727 pt->priority = prio;
728 list_del_init(&dep->dfs_link);
729 }
730 }
731
732 /* Fifo and depth-first replacement ensure our deps execute before us */
733 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
734 struct i915_priotree *pt = dep->signaler;
735
736 INIT_LIST_HEAD(&dep->dfs_link);
737
738 engine = pt_lock_engine(pt, engine);
739
740 if (prio <= pt->priority)
741 continue;
742
743 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
744
745 pt->priority = prio;
746 rb_erase(&pt->node, &engine->execlist_queue);
747 if (insert_request(pt, &engine->execlist_queue))
748 engine->execlist_first = &pt->node;
749 }
750
751 if (engine)
752 spin_unlock_irq(&engine->timeline->lock);
753
754 /* XXX Do we need to preempt to make room for us and our deps? */
755}
756
Chris Wilsone8a9c582016-12-18 15:37:20 +0000757static int execlists_context_pin(struct intel_engine_cs *engine,
758 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000759{
Chris Wilson9021ad02016-05-24 14:53:37 +0100760 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000761 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100762 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000763 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000764
Chris Wilson91c8a322016-07-05 10:40:23 +0100765 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000766
Chris Wilson9021ad02016-05-24 14:53:37 +0100767 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100768 return 0;
769
Chris Wilsone8a9c582016-12-18 15:37:20 +0000770 if (!ce->state) {
771 ret = execlists_context_deferred_alloc(ctx, engine);
772 if (ret)
773 goto err;
774 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000775 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000776
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800777 flags = PIN_GLOBAL;
778 if (ctx->ggtt_offset_bias)
779 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson984ff29f2017-01-06 15:20:13 +0000780 if (i915_gem_context_is_kernel(ctx))
Chris Wilson2947e402016-12-18 15:37:23 +0000781 flags |= PIN_HIGH;
782
783 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100784 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100785 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000786
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100787 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100788 if (IS_ERR(vaddr)) {
789 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100790 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000791 }
792
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800793 ret = intel_ring_pin(ce->ring, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100794 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100795 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100796
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000797 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100798
Chris Wilsona3aabe82016-10-04 21:11:26 +0100799 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
800 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100801 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100802
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100803 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200804
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100805 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100806 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000807
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100808unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100809 i915_gem_object_unpin_map(ce->state->obj);
810unpin_vma:
811 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100812err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100813 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000814 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000815}
816
Chris Wilsone8a9c582016-12-18 15:37:20 +0000817static void execlists_context_unpin(struct intel_engine_cs *engine,
818 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000819{
Chris Wilson9021ad02016-05-24 14:53:37 +0100820 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100821
Chris Wilson91c8a322016-07-05 10:40:23 +0100822 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100823 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000824
Chris Wilson9021ad02016-05-24 14:53:37 +0100825 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100826 return;
827
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100828 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100829
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100830 i915_gem_object_unpin_map(ce->state->obj);
831 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100832
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100833 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000834}
835
Chris Wilsonf73e7392016-12-18 15:37:24 +0000836static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000837{
838 struct intel_engine_cs *engine = request->engine;
839 struct intel_context *ce = &request->ctx->engine[engine->id];
840 int ret;
841
Chris Wilsone8a9c582016-12-18 15:37:20 +0000842 GEM_BUG_ON(!ce->pin_count);
843
Chris Wilsonef11c012016-12-18 15:37:19 +0000844 /* Flush enough space to reduce the likelihood of waiting after
845 * we start building the request - in which case we will just
846 * have to repeat work.
847 */
848 request->reserved_space += EXECLISTS_REQUEST_SIZE;
849
Chris Wilsone8a9c582016-12-18 15:37:20 +0000850 GEM_BUG_ON(!ce->ring);
Chris Wilsonef11c012016-12-18 15:37:19 +0000851 request->ring = ce->ring;
852
Chris Wilsonef11c012016-12-18 15:37:19 +0000853 if (i915.enable_guc_submission) {
854 /*
855 * Check that the GuC has space for the request before
856 * going any further, as the i915_add_request() call
857 * later on mustn't fail ...
858 */
859 ret = i915_guc_wq_reserve(request);
860 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000861 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000862 }
863
864 ret = intel_ring_begin(request, 0);
865 if (ret)
866 goto err_unreserve;
867
868 if (!ce->initialised) {
869 ret = engine->init_context(request);
870 if (ret)
871 goto err_unreserve;
872
873 ce->initialised = true;
874 }
875
876 /* Note that after this point, we have committed to using
877 * this request as it is being used to both track the
878 * state of engine initialisation and liveness of the
879 * golden renderstate above. Think twice before you try
880 * to cancel/unwind this request now.
881 */
882
883 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
884 return 0;
885
886err_unreserve:
887 if (i915.enable_guc_submission)
888 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000889err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000890 return ret;
891}
892
John Harrisone2be4fa2015-05-29 17:43:54 +0100893static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000894{
895 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100896 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100897 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000898
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800899 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000900 return 0;
901
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100902 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000903 if (ret)
904 return ret;
905
Chris Wilson987046a2016-04-28 09:56:46 +0100906 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000907 if (ret)
908 return ret;
909
Chris Wilson1dae2df2016-08-02 22:50:19 +0100910 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000911 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100912 intel_ring_emit_reg(ring, w->reg[i].addr);
913 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000914 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100915 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000916
Chris Wilson1dae2df2016-08-02 22:50:19 +0100917 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000918
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100919 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000920 if (ret)
921 return ret;
922
923 return 0;
924}
925
Arun Siluvery83b8a982015-07-08 10:27:05 +0100926#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100927 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100928 int __index = (index)++; \
929 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100930 return -ENOSPC; \
931 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100932 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100933 } while (0)
934
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200935#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200936 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100937
938/*
939 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
940 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
941 * but there is a slight complication as this is applied in WA batch where the
942 * values are only initialized once so we cannot take register value at the
943 * beginning and reuse it further; hence we save its value to memory, upload a
944 * constant value with bit21 set and then we restore it back with the saved value.
945 * To simplify the WA, a constant value is formed by using the default value
946 * of this register. This shouldn't be a problem because we are only modifying
947 * it for a short period and this batch in non-premptible. We can ofcourse
948 * use additional instructions that read the actual value of the register
949 * at that time and set our bit of interest but it makes the WA complicated.
950 *
951 * This WA is also required for Gen9 so extracting as a function avoids
952 * code duplication.
953 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000954static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200955 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100956 uint32_t index)
957{
958 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
959
Arun Siluveryf1afe242015-08-04 16:22:20 +0100960 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100961 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200962 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100963 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100964 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100965
Arun Siluvery83b8a982015-07-08 10:27:05 +0100966 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200967 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100968 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100969
Arun Siluvery83b8a982015-07-08 10:27:05 +0100970 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
971 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
972 PIPE_CONTROL_DC_FLUSH_ENABLE));
973 wa_ctx_emit(batch, index, 0);
974 wa_ctx_emit(batch, index, 0);
975 wa_ctx_emit(batch, index, 0);
976 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100977
Arun Siluveryf1afe242015-08-04 16:22:20 +0100978 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100979 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200980 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100981 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100982 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100983
984 return index;
985}
986
Arun Siluvery17ee9502015-06-19 19:07:01 +0100987static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
988 uint32_t offset,
989 uint32_t start_alignment)
990{
991 return wa_ctx->offset = ALIGN(offset, start_alignment);
992}
993
994static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
995 uint32_t offset,
996 uint32_t size_alignment)
997{
998 wa_ctx->size = offset - wa_ctx->offset;
999
1000 WARN(wa_ctx->size % size_alignment,
1001 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1002 wa_ctx->size, size_alignment);
1003 return 0;
1004}
1005
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001006/*
1007 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1008 * initialized at the beginning and shared across all contexts but this field
1009 * helps us to have multiple batches at different offsets and select them based
1010 * on a criteria. At the moment this batch always start at the beginning of the page
1011 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001012 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001013 * The number of WA applied are not known at the beginning; we use this field
1014 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001015 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001016 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1017 * so it adds NOOPs as padding to make it cacheline aligned.
1018 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1019 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001020 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001021static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001022 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001023 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001024 uint32_t *offset)
1025{
Arun Siluvery0160f052015-06-23 15:46:57 +01001026 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001027 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1028
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001029 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001030 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001031
Arun Siluveryc82435b2015-06-19 18:37:13 +01001032 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001033 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001034 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001035 if (rc < 0)
1036 return rc;
1037 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001038 }
1039
Arun Siluvery0160f052015-06-23 15:46:57 +01001040 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1041 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001042 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001043
Arun Siluvery83b8a982015-07-08 10:27:05 +01001044 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1045 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1046 PIPE_CONTROL_GLOBAL_GTT_IVB |
1047 PIPE_CONTROL_CS_STALL |
1048 PIPE_CONTROL_QW_WRITE));
1049 wa_ctx_emit(batch, index, scratch_addr);
1050 wa_ctx_emit(batch, index, 0);
1051 wa_ctx_emit(batch, index, 0);
1052 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001053
Arun Siluvery17ee9502015-06-19 19:07:01 +01001054 /* Pad to end of cacheline */
1055 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001056 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001057
1058 /*
1059 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1060 * execution depends on the length specified in terms of cache lines
1061 * in the register CTX_RCS_INDIRECT_CTX
1062 */
1063
1064 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1065}
1066
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001067/*
1068 * This batch is started immediately after indirect_ctx batch. Since we ensure
1069 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001070 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001071 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001072 *
1073 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1074 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1075 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001076static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001077 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001078 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001079 uint32_t *offset)
1080{
1081 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1082
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001083 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001084 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001085
Arun Siluvery83b8a982015-07-08 10:27:05 +01001086 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001087
1088 return wa_ctx_end(wa_ctx, *offset = index, 1);
1089}
1090
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001091static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001092 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001093 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001094 uint32_t *offset)
1095{
Arun Siluverya4106a72015-07-14 15:01:29 +01001096 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001097 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001098 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1099
Arun Siluverya4106a72015-07-14 15:01:29 +01001100 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001101 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001102 if (ret < 0)
1103 return ret;
1104 index = ret;
1105
Mika Kuoppala873e8172016-07-20 14:26:13 +03001106 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1107 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1108 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1109 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1110 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1111 wa_ctx_emit(batch, index, MI_NOOP);
1112
Mika Kuoppala066d4622016-06-07 17:19:15 +03001113 /* WaClearSlmSpaceAtContextSwitch:kbl */
1114 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001115 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001116 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001117 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001118
1119 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1120 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1121 PIPE_CONTROL_GLOBAL_GTT_IVB |
1122 PIPE_CONTROL_CS_STALL |
1123 PIPE_CONTROL_QW_WRITE));
1124 wa_ctx_emit(batch, index, scratch_addr);
1125 wa_ctx_emit(batch, index, 0);
1126 wa_ctx_emit(batch, index, 0);
1127 wa_ctx_emit(batch, index, 0);
1128 }
Tim Gore3485d992016-07-05 10:01:30 +01001129
1130 /* WaMediaPoolStateCmdInWABB:bxt */
1131 if (HAS_POOLED_EU(engine->i915)) {
1132 /*
1133 * EU pool configuration is setup along with golden context
1134 * during context initialization. This value depends on
1135 * device type (2x6 or 3x6) and needs to be updated based
1136 * on which subslice is disabled especially for 2x6
1137 * devices, however it is safe to load default
1138 * configuration of 3x6 device instead of masking off
1139 * corresponding bits because HW ignores bits of a disabled
1140 * subslice and drops down to appropriate config. Please
1141 * see render_state_setup() in i915_gem_render_state.c for
1142 * possible configurations, to avoid duplication they are
1143 * not shown here again.
1144 */
1145 u32 eu_pool_config = 0x00777000;
1146 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1147 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1148 wa_ctx_emit(batch, index, eu_pool_config);
1149 wa_ctx_emit(batch, index, 0);
1150 wa_ctx_emit(batch, index, 0);
1151 wa_ctx_emit(batch, index, 0);
1152 }
1153
Arun Siluvery0504cff2015-07-14 15:01:27 +01001154 /* Pad to end of cacheline */
1155 while (index % CACHELINE_DWORDS)
1156 wa_ctx_emit(batch, index, MI_NOOP);
1157
1158 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1159}
1160
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001161static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001162 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001163 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001164 uint32_t *offset)
1165{
1166 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1167
1168 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1169
1170 return wa_ctx_end(wa_ctx, *offset = index, 1);
1171}
1172
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001173static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001174{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001175 struct drm_i915_gem_object *obj;
1176 struct i915_vma *vma;
1177 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001178
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001179 obj = i915_gem_object_create(engine->i915, PAGE_ALIGN(size));
Chris Wilson48bb74e2016-08-15 10:49:04 +01001180 if (IS_ERR(obj))
1181 return PTR_ERR(obj);
1182
Chris Wilsona01cb372017-01-16 15:21:30 +00001183 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001184 if (IS_ERR(vma)) {
1185 err = PTR_ERR(vma);
1186 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001187 }
1188
Chris Wilson48bb74e2016-08-15 10:49:04 +01001189 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1190 if (err)
1191 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001192
Chris Wilson48bb74e2016-08-15 10:49:04 +01001193 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001194 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001195
1196err:
1197 i915_gem_object_put(obj);
1198 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001199}
1200
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001201static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001202{
Chris Wilson19880c42016-08-15 10:49:05 +01001203 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001204}
1205
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001206static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001207{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001208 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001209 uint32_t *batch;
1210 uint32_t offset;
1211 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001212 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001213
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001214 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001215
Arun Siluvery5e60d792015-06-23 15:50:44 +01001216 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001217 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001218 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001219 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001220 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001221 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001222
Arun Siluveryc4db7592015-06-19 18:37:11 +01001223 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001224 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001225 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001226 return -EINVAL;
1227 }
1228
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001229 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001230 if (ret) {
1231 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1232 return ret;
1233 }
1234
Chris Wilson48bb74e2016-08-15 10:49:04 +01001235 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001236 batch = kmap_atomic(page);
1237 offset = 0;
1238
Chris Wilsonc0336662016-05-06 15:40:21 +01001239 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001240 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001241 &wa_ctx->indirect_ctx,
1242 batch,
1243 &offset);
1244 if (ret)
1245 goto out;
1246
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001247 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001248 &wa_ctx->per_ctx,
1249 batch,
1250 &offset);
1251 if (ret)
1252 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001253 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001254 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001255 &wa_ctx->indirect_ctx,
1256 batch,
1257 &offset);
1258 if (ret)
1259 goto out;
1260
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001261 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001262 &wa_ctx->per_ctx,
1263 batch,
1264 &offset);
1265 if (ret)
1266 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001267 }
1268
1269out:
1270 kunmap_atomic(batch);
1271 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001272 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001273
1274 return ret;
1275}
1276
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001277static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001278{
Chris Wilsonc0336662016-05-06 15:40:21 +01001279 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001280 int ret;
1281
1282 ret = intel_mocs_init_engine(engine);
1283 if (ret)
1284 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001285
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001286 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001287 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001288
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001289 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001290 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001291 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1292 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001293 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1294 engine->status_page.ggtt_offset);
1295 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001296
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001297 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001298
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001299 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001300 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001301 if (!execlists_elsp_idle(engine)) {
1302 engine->execlist_port[0].count = 0;
1303 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001304 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001305 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001306
1307 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001308}
1309
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001310static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001311{
Chris Wilsonc0336662016-05-06 15:40:21 +01001312 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001313 int ret;
1314
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001315 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001316 if (ret)
1317 return ret;
1318
1319 /* We need to disable the AsyncFlip performance optimisations in order
1320 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1321 * programmed to '1' on all products.
1322 *
1323 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1324 */
1325 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1326
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001327 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1328
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001329 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001330}
1331
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001332static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001333{
1334 int ret;
1335
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001336 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001337 if (ret)
1338 return ret;
1339
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001340 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001341}
1342
Chris Wilson821ed7d2016-09-09 14:11:53 +01001343static void reset_common_ring(struct intel_engine_cs *engine,
1344 struct drm_i915_gem_request *request)
1345{
1346 struct drm_i915_private *dev_priv = engine->i915;
1347 struct execlist_port *port = engine->execlist_port;
1348 struct intel_context *ce = &request->ctx->engine[engine->id];
1349
Chris Wilsona3aabe82016-10-04 21:11:26 +01001350 /* We want a simple context + ring to execute the breadcrumb update.
1351 * We cannot rely on the context being intact across the GPU hang,
1352 * so clear it and rebuild just what we need for the breadcrumb.
1353 * All pending requests for this context will be zapped, and any
1354 * future request will be after userspace has had the opportunity
1355 * to recreate its own state.
1356 */
1357 execlists_init_reg_state(ce->lrc_reg_state,
1358 request->ctx, engine, ce->ring);
1359
Chris Wilson821ed7d2016-09-09 14:11:53 +01001360 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001361 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1362 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001363 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001364
Chris Wilson821ed7d2016-09-09 14:11:53 +01001365 request->ring->head = request->postfix;
1366 request->ring->last_retired_head = -1;
1367 intel_ring_update_space(request->ring);
1368
1369 if (i915.enable_guc_submission)
1370 return;
1371
1372 /* Catch up with any missed context-switch interrupts */
1373 I915_WRITE(RING_CONTEXT_STATUS_PTR(engine), _MASKED_FIELD(0xffff, 0));
1374 if (request->ctx != port[0].request->ctx) {
1375 i915_gem_request_put(port[0].request);
1376 port[0] = port[1];
1377 memset(&port[1], 0, sizeof(port[1]));
1378 }
1379
Chris Wilson821ed7d2016-09-09 14:11:53 +01001380 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001381
1382 /* Reset WaIdleLiteRestore:bdw,skl as well */
1383 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001384}
1385
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001386static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1387{
1388 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001389 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001390 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001391 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1392 int i, ret;
1393
Chris Wilson987046a2016-04-28 09:56:46 +01001394 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001395 if (ret)
1396 return ret;
1397
Chris Wilsonb5321f32016-08-02 22:50:18 +01001398 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001399 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1400 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1401
Chris Wilsonb5321f32016-08-02 22:50:18 +01001402 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1403 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1404 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1405 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001406 }
1407
Chris Wilsonb5321f32016-08-02 22:50:18 +01001408 intel_ring_emit(ring, MI_NOOP);
1409 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001410
1411 return 0;
1412}
1413
John Harrisonbe795fc2015-05-29 17:44:03 +01001414static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001415 u64 offset, u32 len,
1416 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001417{
Chris Wilson7e37f882016-08-02 22:50:21 +01001418 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001419 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001420 int ret;
1421
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001422 /* Don't rely in hw updating PDPs, specially in lite-restore.
1423 * Ideally, we should set Force PD Restore in ctx descriptor,
1424 * but we can't. Force Restore would be a second option, but
1425 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001426 * not idle). PML4 is allocated during ppgtt init so this is
1427 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001428 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001429 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001430 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001431 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001432 ret = intel_logical_ring_emit_pdps(req);
1433 if (ret)
1434 return ret;
1435 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001436
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001437 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001438 }
1439
Chris Wilson987046a2016-04-28 09:56:46 +01001440 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001441 if (ret)
1442 return ret;
1443
1444 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001445 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1446 (ppgtt<<8) |
1447 (dispatch_flags & I915_DISPATCH_RS ?
1448 MI_BATCH_RESOURCE_STREAMER : 0));
1449 intel_ring_emit(ring, lower_32_bits(offset));
1450 intel_ring_emit(ring, upper_32_bits(offset));
1451 intel_ring_emit(ring, MI_NOOP);
1452 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001453
1454 return 0;
1455}
1456
Chris Wilson31bb59c2016-07-01 17:23:27 +01001457static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001458{
Chris Wilsonc0336662016-05-06 15:40:21 +01001459 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001460 I915_WRITE_IMR(engine,
1461 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1462 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001463}
1464
Chris Wilson31bb59c2016-07-01 17:23:27 +01001465static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001466{
Chris Wilsonc0336662016-05-06 15:40:21 +01001467 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001468 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001469}
1470
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001471static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001472{
Chris Wilson7e37f882016-08-02 22:50:21 +01001473 struct intel_ring *ring = request->ring;
1474 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001475 int ret;
1476
Chris Wilson987046a2016-04-28 09:56:46 +01001477 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001478 if (ret)
1479 return ret;
1480
1481 cmd = MI_FLUSH_DW + 1;
1482
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001483 /* We always require a command barrier so that subsequent
1484 * commands, such as breadcrumb interrupts, are strictly ordered
1485 * wrt the contents of the write cache being flushed to memory
1486 * (and thus being coherent from the CPU).
1487 */
1488 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1489
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001490 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001491 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001492 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001493 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001494 }
1495
Chris Wilsonb5321f32016-08-02 22:50:18 +01001496 intel_ring_emit(ring, cmd);
1497 intel_ring_emit(ring,
1498 I915_GEM_HWS_SCRATCH_ADDR |
1499 MI_FLUSH_DW_USE_GTT);
1500 intel_ring_emit(ring, 0); /* upper addr */
1501 intel_ring_emit(ring, 0); /* value */
1502 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001503
1504 return 0;
1505}
1506
John Harrison7deb4d32015-05-29 17:43:59 +01001507static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001508 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001509{
Chris Wilson7e37f882016-08-02 22:50:21 +01001510 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001511 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001512 u32 scratch_addr =
1513 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001514 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001515 u32 flags = 0;
1516 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001517 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001518
1519 flags |= PIPE_CONTROL_CS_STALL;
1520
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001521 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001522 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1523 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001524 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001525 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001526 }
1527
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001528 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001529 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1530 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1531 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1532 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1533 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1534 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1535 flags |= PIPE_CONTROL_QW_WRITE;
1536 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001537
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001538 /*
1539 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1540 * pipe control.
1541 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001542 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001543 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001544
1545 /* WaForGAMHang:kbl */
1546 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1547 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001548 }
Imre Deak9647ff32015-01-25 13:27:11 -08001549
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001550 len = 6;
1551
1552 if (vf_flush_wa)
1553 len += 6;
1554
1555 if (dc_flush_wa)
1556 len += 12;
1557
1558 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001559 if (ret)
1560 return ret;
1561
Imre Deak9647ff32015-01-25 13:27:11 -08001562 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001563 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1564 intel_ring_emit(ring, 0);
1565 intel_ring_emit(ring, 0);
1566 intel_ring_emit(ring, 0);
1567 intel_ring_emit(ring, 0);
1568 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001569 }
1570
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001571 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001572 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1573 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1574 intel_ring_emit(ring, 0);
1575 intel_ring_emit(ring, 0);
1576 intel_ring_emit(ring, 0);
1577 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001578 }
1579
Chris Wilsonb5321f32016-08-02 22:50:18 +01001580 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1581 intel_ring_emit(ring, flags);
1582 intel_ring_emit(ring, scratch_addr);
1583 intel_ring_emit(ring, 0);
1584 intel_ring_emit(ring, 0);
1585 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001586
1587 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001588 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1589 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1590 intel_ring_emit(ring, 0);
1591 intel_ring_emit(ring, 0);
1592 intel_ring_emit(ring, 0);
1593 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001594 }
1595
Chris Wilsonb5321f32016-08-02 22:50:18 +01001596 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001597
1598 return 0;
1599}
1600
Chris Wilson7c17d372016-01-20 15:43:35 +02001601/*
1602 * Reserve space for 2 NOOPs at the end of each request to be
1603 * used as a workaround for not being allowed to do lite
1604 * restore with HEAD==TAIL (WaIdleLiteRestore).
1605 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001606static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *out)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001607{
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001608 *out++ = MI_NOOP;
1609 *out++ = MI_NOOP;
1610 request->wa_tail = intel_ring_offset(request->ring, out);
1611}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001612
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001613static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request,
1614 u32 *out)
1615{
Chris Wilson7c17d372016-01-20 15:43:35 +02001616 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1617 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001618
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001619 *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1620 *out++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1621 *out++ = 0;
1622 *out++ = request->global_seqno;
1623 *out++ = MI_USER_INTERRUPT;
1624 *out++ = MI_NOOP;
1625 request->tail = intel_ring_offset(request->ring, out);
1626
1627 gen8_emit_wa_tail(request, out);
Chris Wilson7c17d372016-01-20 15:43:35 +02001628}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001629
Chris Wilson98f29e82016-10-28 13:58:51 +01001630static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1631
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001632static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
1633 u32 *out)
Chris Wilson7c17d372016-01-20 15:43:35 +02001634{
Michał Winiarskice81a652016-04-12 15:51:55 +02001635 /* We're using qword write, seqno should be aligned to 8 bytes. */
1636 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1637
Chris Wilson7c17d372016-01-20 15:43:35 +02001638 /* w/a for post sync ops following a GPGPU operation we
1639 * need a prior CS_STALL, which is emitted by the flush
1640 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001641 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001642 *out++ = GFX_OP_PIPE_CONTROL(6);
1643 *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
1644 PIPE_CONTROL_CS_STALL |
1645 PIPE_CONTROL_QW_WRITE);
1646 *out++ = intel_hws_seqno_address(request->engine);
1647 *out++ = 0;
1648 *out++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001649 /* We're thrashing one dword of HWS. */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001650 *out++ = 0;
1651 *out++ = MI_USER_INTERRUPT;
1652 *out++ = MI_NOOP;
1653 request->tail = intel_ring_offset(request->ring, out);
1654
1655 gen8_emit_wa_tail(request, out);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001656}
1657
Chris Wilson98f29e82016-10-28 13:58:51 +01001658static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1659
John Harrison87531812015-05-29 17:43:44 +01001660static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001661{
1662 int ret;
1663
John Harrisone2be4fa2015-05-29 17:43:54 +01001664 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001665 if (ret)
1666 return ret;
1667
Peter Antoine3bbaba02015-07-10 20:13:11 +03001668 ret = intel_rcs_context_init_mocs(req);
1669 /*
1670 * Failing to program the MOCS is non-fatal.The system will not
1671 * run at peak performance. So generate an error and carry on.
1672 */
1673 if (ret)
1674 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1675
Chris Wilson4e50f082016-10-28 13:58:31 +01001676 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001677}
1678
Oscar Mateo73e4d072014-07-24 17:04:48 +01001679/**
1680 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001681 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001682 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001683void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001684{
John Harrison6402c332014-10-31 12:00:26 +00001685 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001686
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001687 /*
1688 * Tasklet cannot be active at this point due intel_mark_active/idle
1689 * so this is just for documentation.
1690 */
1691 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1692 tasklet_kill(&engine->irq_tasklet);
1693
Chris Wilsonc0336662016-05-06 15:40:21 +01001694 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001695
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001696 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001697 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001698 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001699
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001700 if (engine->cleanup)
1701 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001702
Chris Wilson57e88532016-08-15 10:48:57 +01001703 if (engine->status_page.vma) {
1704 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1705 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001706 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001707
1708 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001709
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001710 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001711 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301712 dev_priv->engine[engine->id] = NULL;
1713 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001714}
1715
Chris Wilsonddd66c52016-08-02 22:50:31 +01001716void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1717{
1718 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301719 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001720
Chris Wilson20311bd2016-11-14 20:41:03 +00001721 for_each_engine(engine, dev_priv, id) {
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001722 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001723 engine->schedule = execlists_schedule;
1724 }
Chris Wilsonddd66c52016-08-02 22:50:31 +01001725}
1726
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001727static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001728logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001729{
1730 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001731 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001732 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001733
1734 engine->context_pin = execlists_context_pin;
1735 engine->context_unpin = execlists_context_unpin;
1736
Chris Wilsonf73e7392016-12-18 15:37:24 +00001737 engine->request_alloc = execlists_request_alloc;
1738
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001739 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001740 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001741 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001742 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001743 engine->schedule = execlists_schedule;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001744
Chris Wilson31bb59c2016-07-01 17:23:27 +01001745 engine->irq_enable = gen8_logical_ring_enable_irq;
1746 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001747 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001748}
1749
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001750static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001751logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001752{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001753 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001754 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1755 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001756}
1757
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001758static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001759lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001760{
Chris Wilson57e88532016-08-15 10:48:57 +01001761 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001762 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001763
1764 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001765 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001766 if (IS_ERR(hws))
1767 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001768
1769 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001770 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001771 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001772
1773 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001774}
1775
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001776static void
1777logical_ring_setup(struct intel_engine_cs *engine)
1778{
1779 struct drm_i915_private *dev_priv = engine->i915;
1780 enum forcewake_domains fw_domains;
1781
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001782 intel_engine_setup_common(engine);
1783
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001784 /* Intentionally left blank. */
1785 engine->buffer = NULL;
1786
1787 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1788 RING_ELSP(engine),
1789 FW_REG_WRITE);
1790
1791 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1792 RING_CONTEXT_STATUS_PTR(engine),
1793 FW_REG_READ | FW_REG_WRITE);
1794
1795 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1796 RING_CONTEXT_STATUS_BUF_BASE(engine),
1797 FW_REG_READ);
1798
1799 engine->fw_domains = fw_domains;
1800
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001801 tasklet_init(&engine->irq_tasklet,
1802 intel_lrc_irq_handler, (unsigned long)engine);
1803
1804 logical_ring_init_platform_invariants(engine);
1805 logical_ring_default_vfuncs(engine);
1806 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001807}
1808
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001809static int
1810logical_ring_init(struct intel_engine_cs *engine)
1811{
1812 struct i915_gem_context *dctx = engine->i915->kernel_context;
1813 int ret;
1814
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001815 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001816 if (ret)
1817 goto error;
1818
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001819 /* And setup the hardware status page. */
1820 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1821 if (ret) {
1822 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1823 goto error;
1824 }
1825
1826 return 0;
1827
1828error:
1829 intel_logical_ring_cleanup(engine);
1830 return ret;
1831}
1832
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001833int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001834{
1835 struct drm_i915_private *dev_priv = engine->i915;
1836 int ret;
1837
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001838 logical_ring_setup(engine);
1839
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001840 if (HAS_L3_DPF(dev_priv))
1841 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1842
1843 /* Override some for render ring. */
1844 if (INTEL_GEN(dev_priv) >= 9)
1845 engine->init_hw = gen9_init_render_ring;
1846 else
1847 engine->init_hw = gen8_init_render_ring;
1848 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001849 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001850 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001851 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001852
Chris Wilsonf51455d2017-01-10 14:47:34 +00001853 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001854 if (ret)
1855 return ret;
1856
1857 ret = intel_init_workaround_bb(engine);
1858 if (ret) {
1859 /*
1860 * We continue even if we fail to initialize WA batch
1861 * because we only expect rare glitches but nothing
1862 * critical to prevent us from using GPU
1863 */
1864 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1865 ret);
1866 }
1867
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001868 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001869}
1870
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001871int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001872{
1873 logical_ring_setup(engine);
1874
1875 return logical_ring_init(engine);
1876}
1877
Jeff McGee0cea6502015-02-13 10:27:56 -06001878static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001879make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001880{
1881 u32 rpcs = 0;
1882
1883 /*
1884 * No explicit RPCS request is needed to ensure full
1885 * slice/subslice/EU enablement prior to Gen9.
1886 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001887 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001888 return 0;
1889
1890 /*
1891 * Starting in Gen9, render power gating can leave
1892 * slice/subslice/EU in a partially enabled state. We
1893 * must make an explicit request through RPCS for full
1894 * enablement.
1895 */
Imre Deak43b67992016-08-31 19:13:02 +03001896 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001897 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001898 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001899 GEN8_RPCS_S_CNT_SHIFT;
1900 rpcs |= GEN8_RPCS_ENABLE;
1901 }
1902
Imre Deak43b67992016-08-31 19:13:02 +03001903 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001904 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001905 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001906 GEN8_RPCS_SS_CNT_SHIFT;
1907 rpcs |= GEN8_RPCS_ENABLE;
1908 }
1909
Imre Deak43b67992016-08-31 19:13:02 +03001910 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1911 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001912 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001913 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001914 GEN8_RPCS_EU_MAX_SHIFT;
1915 rpcs |= GEN8_RPCS_ENABLE;
1916 }
1917
1918 return rpcs;
1919}
1920
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001921static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001922{
1923 u32 indirect_ctx_offset;
1924
Chris Wilsonc0336662016-05-06 15:40:21 +01001925 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001926 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001927 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001928 /* fall through */
1929 case 9:
1930 indirect_ctx_offset =
1931 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1932 break;
1933 case 8:
1934 indirect_ctx_offset =
1935 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1936 break;
1937 }
1938
1939 return indirect_ctx_offset;
1940}
1941
Chris Wilsona3aabe82016-10-04 21:11:26 +01001942static void execlists_init_reg_state(u32 *reg_state,
1943 struct i915_gem_context *ctx,
1944 struct intel_engine_cs *engine,
1945 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001946{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001947 struct drm_i915_private *dev_priv = engine->i915;
1948 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001949
1950 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1951 * commands followed by (reg, value) pairs. The values we are setting here are
1952 * only for the first context restore: on a subsequent save, the GPU will
1953 * recreate this batchbuffer with new values (including all the missing
1954 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001955 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001956 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1957 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1958 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001959 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1960 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001961 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsona3aabe82016-10-04 21:11:26 +01001962 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001963 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1964 0);
1965 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1966 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001967 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1968 RING_START(engine->mmio_base), 0);
1969 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1970 RING_CTL(engine->mmio_base),
Chris Wilson62ae14b2016-10-04 21:11:25 +01001971 RING_CTL_SIZE(ring->size) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001972 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1973 RING_BBADDR_UDW(engine->mmio_base), 0);
1974 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1975 RING_BBADDR(engine->mmio_base), 0);
1976 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1977 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001978 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001979 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1980 RING_SBBADDR_UDW(engine->mmio_base), 0);
1981 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1982 RING_SBBADDR(engine->mmio_base), 0);
1983 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1984 RING_SBBSTATE(engine->mmio_base), 0);
1985 if (engine->id == RCS) {
1986 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1987 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1988 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1989 RING_INDIRECT_CTX(engine->mmio_base), 0);
1990 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
1991 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001992 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001993 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001994 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001995
1996 reg_state[CTX_RCS_INDIRECT_CTX+1] =
1997 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
1998 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
1999
2000 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002001 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002002
2003 reg_state[CTX_BB_PER_CTX_PTR+1] =
2004 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2005 0x01;
2006 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002007 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002008 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002009 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2010 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002011 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002012 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2013 0);
2014 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2015 0);
2016 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2017 0);
2018 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2019 0);
2020 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2021 0);
2022 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2023 0);
2024 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2025 0);
2026 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2027 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002028
Zhenyu Wang34869772017-01-09 21:14:53 +08002029 if (ppgtt && USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002030 /* 64b PPGTT (48bit canonical)
2031 * PDP0_DESCRIPTOR contains the base address to PML4 and
2032 * other PDP Descriptors are ignored.
2033 */
2034 ASSIGN_CTX_PML4(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002035 }
2036
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002037 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002038 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002039 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002040 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002041 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002042}
2043
2044static int
2045populate_lr_context(struct i915_gem_context *ctx,
2046 struct drm_i915_gem_object *ctx_obj,
2047 struct intel_engine_cs *engine,
2048 struct intel_ring *ring)
2049{
2050 void *vaddr;
2051 int ret;
2052
2053 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2054 if (ret) {
2055 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2056 return ret;
2057 }
2058
2059 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2060 if (IS_ERR(vaddr)) {
2061 ret = PTR_ERR(vaddr);
2062 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2063 return ret;
2064 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002065 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002066
2067 /* The second page of the context object contains some fields which must
2068 * be set up prior to the first execution. */
2069
2070 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2071 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002072
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002073 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002074
2075 return 0;
2076}
2077
Oscar Mateo73e4d072014-07-24 17:04:48 +01002078/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002079 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002080 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002081 *
2082 * Each engine may require a different amount of space for a context image,
2083 * so when allocating (or copying) an image, this function can be used to
2084 * find the right size for the specific engine.
2085 *
2086 * Return: size (in bytes) of an engine-specific context image
2087 *
2088 * Note: this size includes the HWSP, which is part of the context image
2089 * in LRC mode, but does not include the "shared data page" used with
2090 * GuC submission. The caller should account for this if using the GuC.
2091 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002092uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002093{
2094 int ret = 0;
2095
Chris Wilsonc0336662016-05-06 15:40:21 +01002096 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002097
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002098 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002099 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002100 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002101 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2102 else
2103 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002104 break;
2105 case VCS:
2106 case BCS:
2107 case VECS:
2108 case VCS2:
2109 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2110 break;
2111 }
2112
2113 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002114}
2115
Chris Wilsone2efd132016-05-24 14:53:34 +01002116static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002117 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002118{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002119 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002120 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002121 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002122 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002123 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002124 int ret;
2125
Chris Wilson9021ad02016-05-24 14:53:37 +01002126 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002127
Chris Wilsonf51455d2017-01-10 14:47:34 +00002128 context_size = round_up(intel_lr_context_size(engine),
2129 I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002130
Alex Daid1675192015-08-12 15:43:43 +01002131 /* One extra page as the sharing data between driver and GuC */
2132 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2133
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002134 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002135 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002136 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002137 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002138 }
2139
Chris Wilsona01cb372017-01-16 15:21:30 +00002140 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002141 if (IS_ERR(vma)) {
2142 ret = PTR_ERR(vma);
2143 goto error_deref_obj;
2144 }
2145
Chris Wilson7e37f882016-08-02 22:50:21 +01002146 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002147 if (IS_ERR(ring)) {
2148 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002149 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002150 }
2151
Chris Wilsondca33ec2016-08-02 22:50:20 +01002152 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002153 if (ret) {
2154 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002155 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002156 }
2157
Chris Wilsondca33ec2016-08-02 22:50:20 +01002158 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002159 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002160 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002161
2162 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002163
Chris Wilsondca33ec2016-08-02 22:50:20 +01002164error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002165 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002166error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002167 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002168 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002169}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002170
Chris Wilson821ed7d2016-09-09 14:11:53 +01002171void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002172{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002173 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002174 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302175 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002176
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002177 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2178 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2179 * that stored in context. As we only write new commands from
2180 * ce->ring->tail onwards, everything before that is junk. If the GPU
2181 * starts reading from its RING_HEAD from the context, it may try to
2182 * execute that junk and die.
2183 *
2184 * So to avoid that we reset the context images upon resume. For
2185 * simplicity, we just zero everything out.
2186 */
2187 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302188 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002189 struct intel_context *ce = &ctx->engine[engine->id];
2190 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002191
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002192 if (!ce->state)
2193 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002194
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002195 reg = i915_gem_object_pin_map(ce->state->obj,
2196 I915_MAP_WB);
2197 if (WARN_ON(IS_ERR(reg)))
2198 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002199
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002200 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2201 reg[CTX_RING_HEAD+1] = 0;
2202 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002203
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002204 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002205 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002206
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002207 ce->ring->head = ce->ring->tail = 0;
2208 ce->ring->last_retired_head = -1;
2209 intel_ring_update_space(ce->ring);
2210 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002211 }
2212}