blob: 9dd612a2df162de10b27d0df6dee567b93714cef [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ben Widawsky84b790f2014-07-24 17:04:36 +0100193#define GEN8_CTX_VALID (1<<0)
194#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
195#define GEN8_CTX_FORCE_RESTORE (1<<2)
196#define GEN8_CTX_L3LLC_COHERENT (1<<5)
197#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100198
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200199#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200200 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200201 (reg_state)[(pos)+1] = (val); \
202} while (0)
203
204#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300205 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100206 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
207 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100209
Ville Syrjälä9244a812015-11-04 23:20:09 +0200210#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
212 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200213} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100214
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100216 FAULT_AND_HANG = 0,
217 FAULT_AND_HALT, /* Debug only */
218 FAULT_AND_STREAM,
219 FAULT_AND_CONTINUE /* Unsupported */
220};
221#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100222#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000223#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
224#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100225
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100226/* Typical size of the average request (2 pipecontrols and a MI_BB) */
227#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
228
Chris Wilsona3aabe82016-10-04 21:11:26 +0100229#define WA_TAIL_DWORDS 2
230
Chris Wilsone2efd132016-05-24 14:53:34 +0100231static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100232 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100233static void execlists_init_reg_state(u32 *reg_state,
234 struct i915_gem_context *ctx,
235 struct intel_engine_cs *engine,
236 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000237
Oscar Mateo73e4d072014-07-24 17:04:48 +0100238/**
239 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100240 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100241 * @enable_execlists: value of i915.enable_execlists module parameter.
242 *
243 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000244 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100245 *
246 * Return: 1 if Execlists is supported and has to be enabled.
247 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100248int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100249{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800250 /* On platforms with execlist available, vGPU will only
251 * support execlist mode, no ring buffer mode.
252 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100253 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800254 return 1;
255
Chris Wilsonc0336662016-05-06 15:40:21 +0100256 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000257 return 1;
258
Oscar Mateo127f1002014-07-24 17:04:11 +0100259 if (enable_execlists == 0)
260 return 0;
261
Daniel Vetter5a21b662016-05-24 17:13:53 +0200262 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
263 USES_PPGTT(dev_priv) &&
264 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100265 return 1;
266
267 return 0;
268}
Oscar Mateoede7d422014-07-24 17:04:12 +0100269
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272{
Chris Wilsonc0336662016-05-06 15:40:21 +0100273 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100276 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
278 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000279
280 /* TODO: WaDisableLiteRestore when we start using semaphore
281 * signalling between Command Streamers */
282 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000283}
284
285/**
286 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
287 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000288 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100289 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290 *
291 * The context descriptor encodes various attributes of a context,
292 * including its GTT address and some flags. Because it's fairly
293 * expensive to calculate, we'll just do it once and cache the result,
294 * which remains valid until the context is unpinned.
295 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200296 * This is what a descriptor looks like, from LSB to MSB::
297 *
298 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
299 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
300 * bits 32-52: ctx ID, a globally unique tag
301 * bits 53-54: mbz, reserved for use by hardware
302 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000303 */
304static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100305intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000306 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000307{
Chris Wilson9021ad02016-05-24 14:53:37 +0100308 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100309 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000310
Chris Wilson7069b142016-04-28 09:56:52 +0100311 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
312
Zhi Wangc01fc532016-06-16 08:07:02 -0400313 desc = ctx->desc_template; /* bits 3-4 */
314 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100315 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100316 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100317 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000318
Chris Wilson9021ad02016-05-24 14:53:37 +0100319 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000320}
321
Chris Wilsone2efd132016-05-24 14:53:34 +0100322uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000323 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000324{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000325 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000326}
327
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100328static inline void
329execlists_context_status_change(struct drm_i915_gem_request *rq,
330 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100331{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100332 /*
333 * Only used when GVT-g is enabled now. When GVT-g is disabled,
334 * The compiler should eliminate this function as dead-code.
335 */
336 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
337 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100338
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100339 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100340}
341
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000342static void
343execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
344{
345 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
346 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
347 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
348 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
349}
350
Chris Wilson70c2a242016-09-09 14:11:46 +0100351static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100352{
Chris Wilson70c2a242016-09-09 14:11:46 +0100353 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Mika Kuoppala05d98242015-07-03 17:09:33 +0300354 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100355 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100356
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100357 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100358
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000359 /* True 32b PPGTT with dynamic page allocation: update PDP
360 * registers and point the unallocated PDPs to scratch page.
361 * PML4 is allocated during ppgtt init, so this is not needed
362 * in 48-bit mode.
363 */
364 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
365 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100366
367 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100368}
369
Chris Wilson70c2a242016-09-09 14:11:46 +0100370static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100371{
Chris Wilson70c2a242016-09-09 14:11:46 +0100372 struct drm_i915_private *dev_priv = engine->i915;
373 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100374 u32 __iomem *elsp =
375 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
376 u64 desc[2];
377
Chris Wilsonc816e602017-01-24 11:00:02 +0000378 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100379 if (!port[0].count)
380 execlists_context_status_change(port[0].request,
381 INTEL_CONTEXT_SCHEDULE_IN);
382 desc[0] = execlists_update_context(port[0].request);
383 engine->preempt_wa = port[0].count++; /* bdw only? fixed on skl? */
384
385 if (port[1].request) {
386 GEM_BUG_ON(port[1].count);
387 execlists_context_status_change(port[1].request,
388 INTEL_CONTEXT_SCHEDULE_IN);
389 desc[1] = execlists_update_context(port[1].request);
390 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100391 } else {
392 desc[1] = 0;
393 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100394 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100395
396 /* You must always write both descriptors in the order below. */
397 writel(upper_32_bits(desc[1]), elsp);
398 writel(lower_32_bits(desc[1]), elsp);
399
400 writel(upper_32_bits(desc[0]), elsp);
401 /* The context is automatically loaded after the following */
402 writel(lower_32_bits(desc[0]), elsp);
403}
404
Chris Wilson70c2a242016-09-09 14:11:46 +0100405static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100406{
Chris Wilson70c2a242016-09-09 14:11:46 +0100407 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000408 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100409}
410
Chris Wilson70c2a242016-09-09 14:11:46 +0100411static bool can_merge_ctx(const struct i915_gem_context *prev,
412 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100413{
Chris Wilson70c2a242016-09-09 14:11:46 +0100414 if (prev != next)
415 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100416
Chris Wilson70c2a242016-09-09 14:11:46 +0100417 if (ctx_single_port_submission(prev))
418 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100419
Chris Wilson70c2a242016-09-09 14:11:46 +0100420 return true;
421}
Peter Antoine779949f2015-05-11 16:03:27 +0100422
Chris Wilson70c2a242016-09-09 14:11:46 +0100423static void execlists_dequeue(struct intel_engine_cs *engine)
424{
Chris Wilson20311bd2016-11-14 20:41:03 +0000425 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100426 struct execlist_port *port = engine->execlist_port;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000427 unsigned long flags;
Chris Wilson20311bd2016-11-14 20:41:03 +0000428 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100429 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100430
Chris Wilson70c2a242016-09-09 14:11:46 +0100431 last = port->request;
432 if (last)
433 /* WaIdleLiteRestore:bdw,skl
434 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100435 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100436 * for where we prepare the padding after the end of the
437 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100438 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100439 last->tail = last->wa_tail;
440
441 GEM_BUG_ON(port[1].request);
442
443 /* Hardware submission is through 2 ports. Conceptually each port
444 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
445 * static for a context, and unique to each, so we only execute
446 * requests belonging to a single context from each ring. RING_HEAD
447 * is maintained by the CS in the context image, it marks the place
448 * where it got up to last time, and through RING_TAIL we tell the CS
449 * where we want to execute up to this time.
450 *
451 * In this list the requests are in order of execution. Consecutive
452 * requests from the same context are adjacent in the ringbuffer. We
453 * can combine these requests into a single RING_TAIL update:
454 *
455 * RING_HEAD...req1...req2
456 * ^- RING_TAIL
457 * since to execute req2 the CS must first execute req1.
458 *
459 * Our goal then is to point each port to the end of a consecutive
460 * sequence of requests as being the most optimal (fewest wake ups
461 * and context switches) submission.
462 */
463
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000464 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson20311bd2016-11-14 20:41:03 +0000465 rb = engine->execlist_first;
466 while (rb) {
467 struct drm_i915_gem_request *cursor =
468 rb_entry(rb, typeof(*cursor), priotree.node);
469
Chris Wilson70c2a242016-09-09 14:11:46 +0100470 /* Can we combine this request with the current port? It has to
471 * be the same context/ringbuffer and not have any exceptions
472 * (e.g. GVT saying never to combine contexts).
473 *
474 * If we can combine the requests, we can execute both by
475 * updating the RING_TAIL to point to the end of the second
476 * request, and so we never need to tell the hardware about
477 * the first.
478 */
479 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
480 /* If we are on the second port and cannot combine
481 * this request with the last, then we are done.
482 */
483 if (port != engine->execlist_port)
484 break;
485
486 /* If GVT overrides us we only ever submit port[0],
487 * leaving port[1] empty. Note that we also have
488 * to be careful that we don't queue the same
489 * context (even though a different request) to
490 * the second port.
491 */
Min Hed7ab9922016-11-16 22:05:04 +0800492 if (ctx_single_port_submission(last->ctx) ||
493 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100494 break;
495
496 GEM_BUG_ON(last->ctx == cursor->ctx);
497
498 i915_gem_request_assign(&port->request, last);
499 port++;
500 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000501
Chris Wilson20311bd2016-11-14 20:41:03 +0000502 rb = rb_next(rb);
503 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
504 RB_CLEAR_NODE(&cursor->priotree.node);
505 cursor->priotree.priority = INT_MAX;
506
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000507 __i915_gem_request_submit(cursor);
Chris Wilson70c2a242016-09-09 14:11:46 +0100508 last = cursor;
509 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100510 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100511 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100512 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000513 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100514 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000515 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson70c2a242016-09-09 14:11:46 +0100516
517 if (submit)
518 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100519}
520
Chris Wilson70c2a242016-09-09 14:11:46 +0100521static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100522{
Chris Wilson70c2a242016-09-09 14:11:46 +0100523 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100524}
525
Imre Deak0cb56702016-11-07 11:20:04 +0200526/**
527 * intel_execlists_idle() - Determine if all engine submission ports are idle
528 * @dev_priv: i915 device private
529 *
530 * Return true if there are no requests pending on any of the submission ports
531 * of any engines.
532 */
533bool intel_execlists_idle(struct drm_i915_private *dev_priv)
534{
535 struct intel_engine_cs *engine;
536 enum intel_engine_id id;
537
538 if (!i915.enable_execlists)
539 return true;
540
541 for_each_engine(engine, dev_priv, id)
542 if (!execlists_elsp_idle(engine))
543 return false;
544
545 return true;
546}
547
Chris Wilson70c2a242016-09-09 14:11:46 +0100548static bool execlists_elsp_ready(struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800549{
Chris Wilson70c2a242016-09-09 14:11:46 +0100550 int port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800551
Chris Wilson70c2a242016-09-09 14:11:46 +0100552 port = 1; /* wait for a free slot */
Chris Wilson70962fbe2017-01-23 13:05:56 +0000553 if (engine->preempt_wa)
Chris Wilson70c2a242016-09-09 14:11:46 +0100554 port = 0; /* wait for GPU to be idle before continuing */
Ben Widawsky91a41032016-01-05 10:30:07 -0800555
Chris Wilson70c2a242016-09-09 14:11:46 +0100556 return !engine->execlist_port[port].request;
Ben Widawsky91a41032016-01-05 10:30:07 -0800557}
558
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200559/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100560 * Check the unread Context Status Buffers and manage the submission of new
561 * contexts to the ELSP accordingly.
562 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100563static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100564{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100565 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100566 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100567 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100568
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100569 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000570
Chris Wilson70c2a242016-09-09 14:11:46 +0100571 if (!execlists_elsp_idle(engine)) {
572 u32 __iomem *csb_mmio =
573 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
574 u32 __iomem *buf =
575 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
576 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100577
Chris Wilson70c2a242016-09-09 14:11:46 +0100578 csb = readl(csb_mmio);
579 head = GEN8_CSB_READ_PTR(csb);
580 tail = GEN8_CSB_WRITE_PTR(csb);
581 if (tail < head)
582 tail += GEN8_CSB_ENTRIES;
583 while (head < tail) {
584 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
585 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100586
Chris Wilson70c2a242016-09-09 14:11:46 +0100587 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
588 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100589
Chris Wilson86aa7e72017-01-23 11:31:32 +0000590 /* Check the context/desc id for this event matches */
591 GEM_BUG_ON(readl(buf + 2 * idx + 1) !=
592 upper_32_bits(intel_lr_context_descriptor(port[0].request->ctx,
593 engine)));
594
Chris Wilson70c2a242016-09-09 14:11:46 +0100595 GEM_BUG_ON(port[0].count == 0);
596 if (--port[0].count == 0) {
597 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
598 execlists_context_status_change(port[0].request,
599 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100600
Chris Wilson70c2a242016-09-09 14:11:46 +0100601 i915_gem_request_put(port[0].request);
602 port[0] = port[1];
603 memset(&port[1], 0, sizeof(port[1]));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000604
Chris Wilson70c2a242016-09-09 14:11:46 +0100605 engine->preempt_wa = false;
606 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000607
Chris Wilson70c2a242016-09-09 14:11:46 +0100608 GEM_BUG_ON(port[0].count == 0 &&
609 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000610 }
611
Chris Wilson70c2a242016-09-09 14:11:46 +0100612 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
613 GEN8_CSB_WRITE_PTR(csb) << 8),
614 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000615 }
616
Chris Wilson70c2a242016-09-09 14:11:46 +0100617 if (execlists_elsp_ready(engine))
618 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000619
Chris Wilson70c2a242016-09-09 14:11:46 +0100620 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100621}
622
Chris Wilson20311bd2016-11-14 20:41:03 +0000623static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
624{
625 struct rb_node **p, *rb;
626 bool first = true;
627
628 /* most positive priority is scheduled first, equal priorities fifo */
629 rb = NULL;
630 p = &root->rb_node;
631 while (*p) {
632 struct i915_priotree *pos;
633
634 rb = *p;
635 pos = rb_entry(rb, typeof(*pos), node);
636 if (pt->priority > pos->priority) {
637 p = &rb->rb_left;
638 } else {
639 p = &rb->rb_right;
640 first = false;
641 }
642 }
643 rb_link_node(&pt->node, rb, p);
644 rb_insert_color(&pt->node, root);
645
646 return first;
647}
648
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100649static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100650{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000651 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100652 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100653
Chris Wilson663f71e2016-11-14 20:41:00 +0000654 /* Will be called from irq-context when using foreign fences. */
655 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100656
Chris Wilson20311bd2016-11-14 20:41:03 +0000657 if (insert_request(&request->priotree, &engine->execlist_queue))
658 engine->execlist_first = &request->priotree.node;
Chris Wilson70c2a242016-09-09 14:11:46 +0100659 if (execlists_elsp_idle(engine))
660 tasklet_hi_schedule(&engine->irq_tasklet);
Michel Thierryacdd8842014-07-24 17:04:38 +0100661
Chris Wilson663f71e2016-11-14 20:41:00 +0000662 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100663}
664
Chris Wilson20311bd2016-11-14 20:41:03 +0000665static struct intel_engine_cs *
666pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
667{
668 struct intel_engine_cs *engine;
669
670 engine = container_of(pt,
671 struct drm_i915_gem_request,
672 priotree)->engine;
673 if (engine != locked) {
674 if (locked)
675 spin_unlock_irq(&locked->timeline->lock);
676 spin_lock_irq(&engine->timeline->lock);
677 }
678
679 return engine;
680}
681
682static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
683{
684 struct intel_engine_cs *engine = NULL;
685 struct i915_dependency *dep, *p;
686 struct i915_dependency stack;
687 LIST_HEAD(dfs);
688
689 if (prio <= READ_ONCE(request->priotree.priority))
690 return;
691
Chris Wilson70cd1472016-11-28 14:36:49 +0000692 /* Need BKL in order to use the temporary link inside i915_dependency */
693 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000694
695 stack.signaler = &request->priotree;
696 list_add(&stack.dfs_link, &dfs);
697
698 /* Recursively bump all dependent priorities to match the new request.
699 *
700 * A naive approach would be to use recursion:
701 * static void update_priorities(struct i915_priotree *pt, prio) {
702 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
703 * update_priorities(dep->signal, prio)
704 * insert_request(pt);
705 * }
706 * but that may have unlimited recursion depth and so runs a very
707 * real risk of overunning the kernel stack. Instead, we build
708 * a flat list of all dependencies starting with the current request.
709 * As we walk the list of dependencies, we add all of its dependencies
710 * to the end of the list (this may include an already visited
711 * request) and continue to walk onwards onto the new dependencies. The
712 * end result is a topological list of requests in reverse order, the
713 * last element in the list is the request we must execute first.
714 */
715 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
716 struct i915_priotree *pt = dep->signaler;
717
718 list_for_each_entry(p, &pt->signalers_list, signal_link)
719 if (prio > READ_ONCE(p->signaler->priority))
720 list_move_tail(&p->dfs_link, &dfs);
721
Chris Wilson0798cff2016-12-05 14:29:41 +0000722 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000723 if (!RB_EMPTY_NODE(&pt->node))
724 continue;
725
726 engine = pt_lock_engine(pt, engine);
727
728 /* If it is not already in the rbtree, we can update the
729 * priority inplace and skip over it (and its dependencies)
730 * if it is referenced *again* as we descend the dfs.
731 */
732 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
733 pt->priority = prio;
734 list_del_init(&dep->dfs_link);
735 }
736 }
737
738 /* Fifo and depth-first replacement ensure our deps execute before us */
739 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
740 struct i915_priotree *pt = dep->signaler;
741
742 INIT_LIST_HEAD(&dep->dfs_link);
743
744 engine = pt_lock_engine(pt, engine);
745
746 if (prio <= pt->priority)
747 continue;
748
749 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
750
751 pt->priority = prio;
752 rb_erase(&pt->node, &engine->execlist_queue);
753 if (insert_request(pt, &engine->execlist_queue))
754 engine->execlist_first = &pt->node;
755 }
756
757 if (engine)
758 spin_unlock_irq(&engine->timeline->lock);
759
760 /* XXX Do we need to preempt to make room for us and our deps? */
761}
762
Chris Wilsone8a9c582016-12-18 15:37:20 +0000763static int execlists_context_pin(struct intel_engine_cs *engine,
764 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000765{
Chris Wilson9021ad02016-05-24 14:53:37 +0100766 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000767 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100768 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000769 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000770
Chris Wilson91c8a322016-07-05 10:40:23 +0100771 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000772
Chris Wilson9021ad02016-05-24 14:53:37 +0100773 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100774 return 0;
775
Chris Wilsone8a9c582016-12-18 15:37:20 +0000776 if (!ce->state) {
777 ret = execlists_context_deferred_alloc(ctx, engine);
778 if (ret)
779 goto err;
780 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000781 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000782
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800783 flags = PIN_GLOBAL;
784 if (ctx->ggtt_offset_bias)
785 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson984ff29f2017-01-06 15:20:13 +0000786 if (i915_gem_context_is_kernel(ctx))
Chris Wilson2947e402016-12-18 15:37:23 +0000787 flags |= PIN_HIGH;
788
789 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100790 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100791 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000792
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100793 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100794 if (IS_ERR(vaddr)) {
795 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100796 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000797 }
798
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800799 ret = intel_ring_pin(ce->ring, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100800 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100801 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100802
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000803 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100804
Chris Wilsona3aabe82016-10-04 21:11:26 +0100805 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
806 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100807 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100808
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100809 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200810
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100811 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100812 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000813
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100814unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100815 i915_gem_object_unpin_map(ce->state->obj);
816unpin_vma:
817 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100818err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100819 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000820 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000821}
822
Chris Wilsone8a9c582016-12-18 15:37:20 +0000823static void execlists_context_unpin(struct intel_engine_cs *engine,
824 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000825{
Chris Wilson9021ad02016-05-24 14:53:37 +0100826 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100827
Chris Wilson91c8a322016-07-05 10:40:23 +0100828 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100829 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000830
Chris Wilson9021ad02016-05-24 14:53:37 +0100831 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100832 return;
833
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100834 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100835
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100836 i915_gem_object_unpin_map(ce->state->obj);
837 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100838
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100839 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000840}
841
Chris Wilsonf73e7392016-12-18 15:37:24 +0000842static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000843{
844 struct intel_engine_cs *engine = request->engine;
845 struct intel_context *ce = &request->ctx->engine[engine->id];
846 int ret;
847
Chris Wilsone8a9c582016-12-18 15:37:20 +0000848 GEM_BUG_ON(!ce->pin_count);
849
Chris Wilsonef11c012016-12-18 15:37:19 +0000850 /* Flush enough space to reduce the likelihood of waiting after
851 * we start building the request - in which case we will just
852 * have to repeat work.
853 */
854 request->reserved_space += EXECLISTS_REQUEST_SIZE;
855
Chris Wilsone8a9c582016-12-18 15:37:20 +0000856 GEM_BUG_ON(!ce->ring);
Chris Wilsonef11c012016-12-18 15:37:19 +0000857 request->ring = ce->ring;
858
Chris Wilsonef11c012016-12-18 15:37:19 +0000859 if (i915.enable_guc_submission) {
860 /*
861 * Check that the GuC has space for the request before
862 * going any further, as the i915_add_request() call
863 * later on mustn't fail ...
864 */
865 ret = i915_guc_wq_reserve(request);
866 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000867 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000868 }
869
870 ret = intel_ring_begin(request, 0);
871 if (ret)
872 goto err_unreserve;
873
874 if (!ce->initialised) {
875 ret = engine->init_context(request);
876 if (ret)
877 goto err_unreserve;
878
879 ce->initialised = true;
880 }
881
882 /* Note that after this point, we have committed to using
883 * this request as it is being used to both track the
884 * state of engine initialisation and liveness of the
885 * golden renderstate above. Think twice before you try
886 * to cancel/unwind this request now.
887 */
888
889 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
890 return 0;
891
892err_unreserve:
893 if (i915.enable_guc_submission)
894 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000895err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000896 return ret;
897}
898
John Harrisone2be4fa2015-05-29 17:43:54 +0100899static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000900{
901 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100902 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100903 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000904
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800905 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000906 return 0;
907
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100908 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000909 if (ret)
910 return ret;
911
Chris Wilson987046a2016-04-28 09:56:46 +0100912 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000913 if (ret)
914 return ret;
915
Chris Wilson1dae2df2016-08-02 22:50:19 +0100916 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000917 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100918 intel_ring_emit_reg(ring, w->reg[i].addr);
919 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000920 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100921 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000922
Chris Wilson1dae2df2016-08-02 22:50:19 +0100923 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000924
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100925 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000926 if (ret)
927 return ret;
928
929 return 0;
930}
931
Arun Siluvery83b8a982015-07-08 10:27:05 +0100932#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100933 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100934 int __index = (index)++; \
935 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100936 return -ENOSPC; \
937 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100938 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100939 } while (0)
940
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200941#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200942 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100943
944/*
945 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
946 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
947 * but there is a slight complication as this is applied in WA batch where the
948 * values are only initialized once so we cannot take register value at the
949 * beginning and reuse it further; hence we save its value to memory, upload a
950 * constant value with bit21 set and then we restore it back with the saved value.
951 * To simplify the WA, a constant value is formed by using the default value
952 * of this register. This shouldn't be a problem because we are only modifying
953 * it for a short period and this batch in non-premptible. We can ofcourse
954 * use additional instructions that read the actual value of the register
955 * at that time and set our bit of interest but it makes the WA complicated.
956 *
957 * This WA is also required for Gen9 so extracting as a function avoids
958 * code duplication.
959 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000960static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200961 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100962 uint32_t index)
963{
964 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
965
Arun Siluveryf1afe242015-08-04 16:22:20 +0100966 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100967 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200968 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100969 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100970 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100971
Arun Siluvery83b8a982015-07-08 10:27:05 +0100972 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200973 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100974 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100975
Arun Siluvery83b8a982015-07-08 10:27:05 +0100976 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
977 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
978 PIPE_CONTROL_DC_FLUSH_ENABLE));
979 wa_ctx_emit(batch, index, 0);
980 wa_ctx_emit(batch, index, 0);
981 wa_ctx_emit(batch, index, 0);
982 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100983
Arun Siluveryf1afe242015-08-04 16:22:20 +0100984 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100985 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200986 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100987 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100988 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100989
990 return index;
991}
992
Arun Siluvery17ee9502015-06-19 19:07:01 +0100993static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
994 uint32_t offset,
995 uint32_t start_alignment)
996{
997 return wa_ctx->offset = ALIGN(offset, start_alignment);
998}
999
1000static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1001 uint32_t offset,
1002 uint32_t size_alignment)
1003{
1004 wa_ctx->size = offset - wa_ctx->offset;
1005
1006 WARN(wa_ctx->size % size_alignment,
1007 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1008 wa_ctx->size, size_alignment);
1009 return 0;
1010}
1011
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001012/*
1013 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1014 * initialized at the beginning and shared across all contexts but this field
1015 * helps us to have multiple batches at different offsets and select them based
1016 * on a criteria. At the moment this batch always start at the beginning of the page
1017 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001018 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001019 * The number of WA applied are not known at the beginning; we use this field
1020 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001021 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001022 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1023 * so it adds NOOPs as padding to make it cacheline aligned.
1024 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1025 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001026 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001027static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001028 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001029 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001030 uint32_t *offset)
1031{
Arun Siluvery0160f052015-06-23 15:46:57 +01001032 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001033 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1034
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001035 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001036 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001037
Arun Siluveryc82435b2015-06-19 18:37:13 +01001038 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001039 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001040 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001041 if (rc < 0)
1042 return rc;
1043 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001044 }
1045
Arun Siluvery0160f052015-06-23 15:46:57 +01001046 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1047 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001048 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001049
Arun Siluvery83b8a982015-07-08 10:27:05 +01001050 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1051 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1052 PIPE_CONTROL_GLOBAL_GTT_IVB |
1053 PIPE_CONTROL_CS_STALL |
1054 PIPE_CONTROL_QW_WRITE));
1055 wa_ctx_emit(batch, index, scratch_addr);
1056 wa_ctx_emit(batch, index, 0);
1057 wa_ctx_emit(batch, index, 0);
1058 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001059
Arun Siluvery17ee9502015-06-19 19:07:01 +01001060 /* Pad to end of cacheline */
1061 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001062 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001063
1064 /*
1065 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1066 * execution depends on the length specified in terms of cache lines
1067 * in the register CTX_RCS_INDIRECT_CTX
1068 */
1069
1070 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1071}
1072
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001073/*
1074 * This batch is started immediately after indirect_ctx batch. Since we ensure
1075 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001076 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001077 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001078 *
1079 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1080 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1081 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001082static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001083 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001084 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001085 uint32_t *offset)
1086{
1087 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1088
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001089 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001090 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001091
Arun Siluvery83b8a982015-07-08 10:27:05 +01001092 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001093
1094 return wa_ctx_end(wa_ctx, *offset = index, 1);
1095}
1096
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001097static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001098 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001099 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001100 uint32_t *offset)
1101{
Arun Siluverya4106a72015-07-14 15:01:29 +01001102 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001103 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001104 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1105
Arun Siluverya4106a72015-07-14 15:01:29 +01001106 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001107 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001108 if (ret < 0)
1109 return ret;
1110 index = ret;
1111
Mika Kuoppala873e8172016-07-20 14:26:13 +03001112 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1113 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1114 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1115 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1116 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1117 wa_ctx_emit(batch, index, MI_NOOP);
1118
Mika Kuoppala066d4622016-06-07 17:19:15 +03001119 /* WaClearSlmSpaceAtContextSwitch:kbl */
1120 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001121 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001122 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001123 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001124
1125 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1126 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1127 PIPE_CONTROL_GLOBAL_GTT_IVB |
1128 PIPE_CONTROL_CS_STALL |
1129 PIPE_CONTROL_QW_WRITE));
1130 wa_ctx_emit(batch, index, scratch_addr);
1131 wa_ctx_emit(batch, index, 0);
1132 wa_ctx_emit(batch, index, 0);
1133 wa_ctx_emit(batch, index, 0);
1134 }
Tim Gore3485d992016-07-05 10:01:30 +01001135
1136 /* WaMediaPoolStateCmdInWABB:bxt */
1137 if (HAS_POOLED_EU(engine->i915)) {
1138 /*
1139 * EU pool configuration is setup along with golden context
1140 * during context initialization. This value depends on
1141 * device type (2x6 or 3x6) and needs to be updated based
1142 * on which subslice is disabled especially for 2x6
1143 * devices, however it is safe to load default
1144 * configuration of 3x6 device instead of masking off
1145 * corresponding bits because HW ignores bits of a disabled
1146 * subslice and drops down to appropriate config. Please
1147 * see render_state_setup() in i915_gem_render_state.c for
1148 * possible configurations, to avoid duplication they are
1149 * not shown here again.
1150 */
1151 u32 eu_pool_config = 0x00777000;
1152 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1153 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1154 wa_ctx_emit(batch, index, eu_pool_config);
1155 wa_ctx_emit(batch, index, 0);
1156 wa_ctx_emit(batch, index, 0);
1157 wa_ctx_emit(batch, index, 0);
1158 }
1159
Arun Siluvery0504cff2015-07-14 15:01:27 +01001160 /* Pad to end of cacheline */
1161 while (index % CACHELINE_DWORDS)
1162 wa_ctx_emit(batch, index, MI_NOOP);
1163
1164 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1165}
1166
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001167static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001168 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001169 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001170 uint32_t *offset)
1171{
1172 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1173
1174 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1175
1176 return wa_ctx_end(wa_ctx, *offset = index, 1);
1177}
1178
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001180{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001181 struct drm_i915_gem_object *obj;
1182 struct i915_vma *vma;
1183 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001184
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001185 obj = i915_gem_object_create(engine->i915, PAGE_ALIGN(size));
Chris Wilson48bb74e2016-08-15 10:49:04 +01001186 if (IS_ERR(obj))
1187 return PTR_ERR(obj);
1188
Chris Wilsona01cb372017-01-16 15:21:30 +00001189 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001190 if (IS_ERR(vma)) {
1191 err = PTR_ERR(vma);
1192 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001193 }
1194
Chris Wilson48bb74e2016-08-15 10:49:04 +01001195 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1196 if (err)
1197 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001198
Chris Wilson48bb74e2016-08-15 10:49:04 +01001199 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001200 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001201
1202err:
1203 i915_gem_object_put(obj);
1204 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001205}
1206
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001207static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001208{
Chris Wilson19880c42016-08-15 10:49:05 +01001209 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001210}
1211
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001212static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001213{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001214 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001215 uint32_t *batch;
1216 uint32_t offset;
1217 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001218 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001219
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001220 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001221
Arun Siluvery5e60d792015-06-23 15:50:44 +01001222 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001223 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001224 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001225 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001226 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001227 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001228
Arun Siluveryc4db7592015-06-19 18:37:11 +01001229 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001230 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001231 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001232 return -EINVAL;
1233 }
1234
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001235 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001236 if (ret) {
1237 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1238 return ret;
1239 }
1240
Chris Wilson48bb74e2016-08-15 10:49:04 +01001241 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001242 batch = kmap_atomic(page);
1243 offset = 0;
1244
Chris Wilsonc0336662016-05-06 15:40:21 +01001245 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001246 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001247 &wa_ctx->indirect_ctx,
1248 batch,
1249 &offset);
1250 if (ret)
1251 goto out;
1252
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001253 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001254 &wa_ctx->per_ctx,
1255 batch,
1256 &offset);
1257 if (ret)
1258 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001259 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001260 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001261 &wa_ctx->indirect_ctx,
1262 batch,
1263 &offset);
1264 if (ret)
1265 goto out;
1266
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001267 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001268 &wa_ctx->per_ctx,
1269 batch,
1270 &offset);
1271 if (ret)
1272 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001273 }
1274
1275out:
1276 kunmap_atomic(batch);
1277 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001278 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001279
1280 return ret;
1281}
1282
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001283static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001284{
Chris Wilsonc0336662016-05-06 15:40:21 +01001285 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001286 int ret;
1287
1288 ret = intel_mocs_init_engine(engine);
1289 if (ret)
1290 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001291
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001292 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001293 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001294
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001295 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001296 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001297 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1298 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001299 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1300 engine->status_page.ggtt_offset);
1301 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001302
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001303 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001304
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001305 /* After a GPU reset, we may have requests to replay */
1306 if (!execlists_elsp_idle(engine)) {
1307 engine->execlist_port[0].count = 0;
1308 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001309 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001310 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001311
1312 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001313}
1314
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001315static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001316{
Chris Wilsonc0336662016-05-06 15:40:21 +01001317 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001318 int ret;
1319
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001320 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001321 if (ret)
1322 return ret;
1323
1324 /* We need to disable the AsyncFlip performance optimisations in order
1325 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1326 * programmed to '1' on all products.
1327 *
1328 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1329 */
1330 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1331
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001332 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1333
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001334 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001335}
1336
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001337static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001338{
1339 int ret;
1340
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001341 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001342 if (ret)
1343 return ret;
1344
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001345 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001346}
1347
Chris Wilson821ed7d2016-09-09 14:11:53 +01001348static void reset_common_ring(struct intel_engine_cs *engine,
1349 struct drm_i915_gem_request *request)
1350{
1351 struct drm_i915_private *dev_priv = engine->i915;
1352 struct execlist_port *port = engine->execlist_port;
1353 struct intel_context *ce = &request->ctx->engine[engine->id];
1354
Chris Wilsona3aabe82016-10-04 21:11:26 +01001355 /* We want a simple context + ring to execute the breadcrumb update.
1356 * We cannot rely on the context being intact across the GPU hang,
1357 * so clear it and rebuild just what we need for the breadcrumb.
1358 * All pending requests for this context will be zapped, and any
1359 * future request will be after userspace has had the opportunity
1360 * to recreate its own state.
1361 */
1362 execlists_init_reg_state(ce->lrc_reg_state,
1363 request->ctx, engine, ce->ring);
1364
Chris Wilson821ed7d2016-09-09 14:11:53 +01001365 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001366 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1367 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001368 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001369
Chris Wilson821ed7d2016-09-09 14:11:53 +01001370 request->ring->head = request->postfix;
1371 request->ring->last_retired_head = -1;
1372 intel_ring_update_space(request->ring);
1373
1374 if (i915.enable_guc_submission)
1375 return;
1376
1377 /* Catch up with any missed context-switch interrupts */
1378 I915_WRITE(RING_CONTEXT_STATUS_PTR(engine), _MASKED_FIELD(0xffff, 0));
1379 if (request->ctx != port[0].request->ctx) {
1380 i915_gem_request_put(port[0].request);
1381 port[0] = port[1];
1382 memset(&port[1], 0, sizeof(port[1]));
1383 }
1384
Chris Wilson821ed7d2016-09-09 14:11:53 +01001385 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001386
1387 /* Reset WaIdleLiteRestore:bdw,skl as well */
1388 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001389}
1390
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001391static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1392{
1393 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001394 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001395 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001396 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1397 int i, ret;
1398
Chris Wilson987046a2016-04-28 09:56:46 +01001399 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001400 if (ret)
1401 return ret;
1402
Chris Wilsonb5321f32016-08-02 22:50:18 +01001403 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001404 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1405 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1406
Chris Wilsonb5321f32016-08-02 22:50:18 +01001407 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1408 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1409 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1410 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001411 }
1412
Chris Wilsonb5321f32016-08-02 22:50:18 +01001413 intel_ring_emit(ring, MI_NOOP);
1414 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001415
1416 return 0;
1417}
1418
John Harrisonbe795fc2015-05-29 17:44:03 +01001419static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001420 u64 offset, u32 len,
1421 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001422{
Chris Wilson7e37f882016-08-02 22:50:21 +01001423 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001424 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001425 int ret;
1426
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001427 /* Don't rely in hw updating PDPs, specially in lite-restore.
1428 * Ideally, we should set Force PD Restore in ctx descriptor,
1429 * but we can't. Force Restore would be a second option, but
1430 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001431 * not idle). PML4 is allocated during ppgtt init so this is
1432 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001433 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001434 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001435 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001436 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001437 ret = intel_logical_ring_emit_pdps(req);
1438 if (ret)
1439 return ret;
1440 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001441
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001442 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001443 }
1444
Chris Wilson987046a2016-04-28 09:56:46 +01001445 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001446 if (ret)
1447 return ret;
1448
1449 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001450 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1451 (ppgtt<<8) |
1452 (dispatch_flags & I915_DISPATCH_RS ?
1453 MI_BATCH_RESOURCE_STREAMER : 0));
1454 intel_ring_emit(ring, lower_32_bits(offset));
1455 intel_ring_emit(ring, upper_32_bits(offset));
1456 intel_ring_emit(ring, MI_NOOP);
1457 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001458
1459 return 0;
1460}
1461
Chris Wilson31bb59c2016-07-01 17:23:27 +01001462static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001463{
Chris Wilsonc0336662016-05-06 15:40:21 +01001464 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001465 I915_WRITE_IMR(engine,
1466 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1467 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001468}
1469
Chris Wilson31bb59c2016-07-01 17:23:27 +01001470static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001471{
Chris Wilsonc0336662016-05-06 15:40:21 +01001472 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001473 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001474}
1475
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001476static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001477{
Chris Wilson7e37f882016-08-02 22:50:21 +01001478 struct intel_ring *ring = request->ring;
1479 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001480 int ret;
1481
Chris Wilson987046a2016-04-28 09:56:46 +01001482 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001483 if (ret)
1484 return ret;
1485
1486 cmd = MI_FLUSH_DW + 1;
1487
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001488 /* We always require a command barrier so that subsequent
1489 * commands, such as breadcrumb interrupts, are strictly ordered
1490 * wrt the contents of the write cache being flushed to memory
1491 * (and thus being coherent from the CPU).
1492 */
1493 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1494
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001495 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001496 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001497 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001498 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001499 }
1500
Chris Wilsonb5321f32016-08-02 22:50:18 +01001501 intel_ring_emit(ring, cmd);
1502 intel_ring_emit(ring,
1503 I915_GEM_HWS_SCRATCH_ADDR |
1504 MI_FLUSH_DW_USE_GTT);
1505 intel_ring_emit(ring, 0); /* upper addr */
1506 intel_ring_emit(ring, 0); /* value */
1507 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001508
1509 return 0;
1510}
1511
John Harrison7deb4d32015-05-29 17:43:59 +01001512static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001513 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001514{
Chris Wilson7e37f882016-08-02 22:50:21 +01001515 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001516 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001517 u32 scratch_addr =
1518 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001519 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001520 u32 flags = 0;
1521 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001522 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001523
1524 flags |= PIPE_CONTROL_CS_STALL;
1525
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001526 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001527 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1528 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001529 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001530 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001531 }
1532
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001533 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001534 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1535 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1536 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1537 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1538 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1539 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1540 flags |= PIPE_CONTROL_QW_WRITE;
1541 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001542
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001543 /*
1544 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1545 * pipe control.
1546 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001547 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001548 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001549
1550 /* WaForGAMHang:kbl */
1551 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1552 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001553 }
Imre Deak9647ff32015-01-25 13:27:11 -08001554
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001555 len = 6;
1556
1557 if (vf_flush_wa)
1558 len += 6;
1559
1560 if (dc_flush_wa)
1561 len += 12;
1562
1563 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001564 if (ret)
1565 return ret;
1566
Imre Deak9647ff32015-01-25 13:27:11 -08001567 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001568 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1569 intel_ring_emit(ring, 0);
1570 intel_ring_emit(ring, 0);
1571 intel_ring_emit(ring, 0);
1572 intel_ring_emit(ring, 0);
1573 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001574 }
1575
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001576 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001577 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1578 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1579 intel_ring_emit(ring, 0);
1580 intel_ring_emit(ring, 0);
1581 intel_ring_emit(ring, 0);
1582 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001583 }
1584
Chris Wilsonb5321f32016-08-02 22:50:18 +01001585 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1586 intel_ring_emit(ring, flags);
1587 intel_ring_emit(ring, scratch_addr);
1588 intel_ring_emit(ring, 0);
1589 intel_ring_emit(ring, 0);
1590 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001591
1592 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001593 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1594 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1595 intel_ring_emit(ring, 0);
1596 intel_ring_emit(ring, 0);
1597 intel_ring_emit(ring, 0);
1598 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001599 }
1600
Chris Wilsonb5321f32016-08-02 22:50:18 +01001601 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001602
1603 return 0;
1604}
1605
Chris Wilson7c17d372016-01-20 15:43:35 +02001606/*
1607 * Reserve space for 2 NOOPs at the end of each request to be
1608 * used as a workaround for not being allowed to do lite
1609 * restore with HEAD==TAIL (WaIdleLiteRestore).
1610 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001611static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *out)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001612{
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001613 *out++ = MI_NOOP;
1614 *out++ = MI_NOOP;
1615 request->wa_tail = intel_ring_offset(request->ring, out);
1616}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001617
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001618static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request,
1619 u32 *out)
1620{
Chris Wilson7c17d372016-01-20 15:43:35 +02001621 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1622 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001623
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001624 *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1625 *out++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1626 *out++ = 0;
1627 *out++ = request->global_seqno;
1628 *out++ = MI_USER_INTERRUPT;
1629 *out++ = MI_NOOP;
1630 request->tail = intel_ring_offset(request->ring, out);
1631
1632 gen8_emit_wa_tail(request, out);
Chris Wilson7c17d372016-01-20 15:43:35 +02001633}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001634
Chris Wilson98f29e82016-10-28 13:58:51 +01001635static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1636
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001637static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
1638 u32 *out)
Chris Wilson7c17d372016-01-20 15:43:35 +02001639{
Michał Winiarskice81a652016-04-12 15:51:55 +02001640 /* We're using qword write, seqno should be aligned to 8 bytes. */
1641 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1642
Chris Wilson7c17d372016-01-20 15:43:35 +02001643 /* w/a for post sync ops following a GPGPU operation we
1644 * need a prior CS_STALL, which is emitted by the flush
1645 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001646 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001647 *out++ = GFX_OP_PIPE_CONTROL(6);
1648 *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
1649 PIPE_CONTROL_CS_STALL |
1650 PIPE_CONTROL_QW_WRITE);
1651 *out++ = intel_hws_seqno_address(request->engine);
1652 *out++ = 0;
1653 *out++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001654 /* We're thrashing one dword of HWS. */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001655 *out++ = 0;
1656 *out++ = MI_USER_INTERRUPT;
1657 *out++ = MI_NOOP;
1658 request->tail = intel_ring_offset(request->ring, out);
1659
1660 gen8_emit_wa_tail(request, out);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001661}
1662
Chris Wilson98f29e82016-10-28 13:58:51 +01001663static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1664
John Harrison87531812015-05-29 17:43:44 +01001665static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001666{
1667 int ret;
1668
John Harrisone2be4fa2015-05-29 17:43:54 +01001669 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001670 if (ret)
1671 return ret;
1672
Peter Antoine3bbaba02015-07-10 20:13:11 +03001673 ret = intel_rcs_context_init_mocs(req);
1674 /*
1675 * Failing to program the MOCS is non-fatal.The system will not
1676 * run at peak performance. So generate an error and carry on.
1677 */
1678 if (ret)
1679 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1680
Chris Wilson4e50f082016-10-28 13:58:31 +01001681 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001682}
1683
Oscar Mateo73e4d072014-07-24 17:04:48 +01001684/**
1685 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001686 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001687 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001688void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001689{
John Harrison6402c332014-10-31 12:00:26 +00001690 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001691
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001692 /*
1693 * Tasklet cannot be active at this point due intel_mark_active/idle
1694 * so this is just for documentation.
1695 */
1696 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1697 tasklet_kill(&engine->irq_tasklet);
1698
Chris Wilsonc0336662016-05-06 15:40:21 +01001699 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001700
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001701 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001702 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001703 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001704
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001705 if (engine->cleanup)
1706 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001707
Chris Wilson57e88532016-08-15 10:48:57 +01001708 if (engine->status_page.vma) {
1709 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1710 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001711 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001712
1713 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001714
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001715 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001716 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301717 dev_priv->engine[engine->id] = NULL;
1718 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001719}
1720
Chris Wilsonddd66c52016-08-02 22:50:31 +01001721void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1722{
1723 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301724 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001725
Chris Wilson20311bd2016-11-14 20:41:03 +00001726 for_each_engine(engine, dev_priv, id) {
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001727 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001728 engine->schedule = execlists_schedule;
1729 }
Chris Wilsonddd66c52016-08-02 22:50:31 +01001730}
1731
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001732static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001733logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001734{
1735 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001736 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001737 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001738
1739 engine->context_pin = execlists_context_pin;
1740 engine->context_unpin = execlists_context_unpin;
1741
Chris Wilsonf73e7392016-12-18 15:37:24 +00001742 engine->request_alloc = execlists_request_alloc;
1743
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001744 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001745 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001746 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001747 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001748 engine->schedule = execlists_schedule;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001749
Chris Wilson31bb59c2016-07-01 17:23:27 +01001750 engine->irq_enable = gen8_logical_ring_enable_irq;
1751 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001752 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001753}
1754
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001755static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001756logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001757{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001758 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001759 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1760 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001761}
1762
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001763static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001764lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001765{
Chris Wilson57e88532016-08-15 10:48:57 +01001766 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001767 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001768
1769 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001770 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001771 if (IS_ERR(hws))
1772 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001773
1774 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001775 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001776 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001777
1778 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001779}
1780
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001781static void
1782logical_ring_setup(struct intel_engine_cs *engine)
1783{
1784 struct drm_i915_private *dev_priv = engine->i915;
1785 enum forcewake_domains fw_domains;
1786
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001787 intel_engine_setup_common(engine);
1788
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001789 /* Intentionally left blank. */
1790 engine->buffer = NULL;
1791
1792 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1793 RING_ELSP(engine),
1794 FW_REG_WRITE);
1795
1796 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1797 RING_CONTEXT_STATUS_PTR(engine),
1798 FW_REG_READ | FW_REG_WRITE);
1799
1800 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1801 RING_CONTEXT_STATUS_BUF_BASE(engine),
1802 FW_REG_READ);
1803
1804 engine->fw_domains = fw_domains;
1805
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001806 tasklet_init(&engine->irq_tasklet,
1807 intel_lrc_irq_handler, (unsigned long)engine);
1808
1809 logical_ring_init_platform_invariants(engine);
1810 logical_ring_default_vfuncs(engine);
1811 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001812}
1813
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001814static int
1815logical_ring_init(struct intel_engine_cs *engine)
1816{
1817 struct i915_gem_context *dctx = engine->i915->kernel_context;
1818 int ret;
1819
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001820 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001821 if (ret)
1822 goto error;
1823
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001824 /* And setup the hardware status page. */
1825 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1826 if (ret) {
1827 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1828 goto error;
1829 }
1830
1831 return 0;
1832
1833error:
1834 intel_logical_ring_cleanup(engine);
1835 return ret;
1836}
1837
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001838int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001839{
1840 struct drm_i915_private *dev_priv = engine->i915;
1841 int ret;
1842
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001843 logical_ring_setup(engine);
1844
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001845 if (HAS_L3_DPF(dev_priv))
1846 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1847
1848 /* Override some for render ring. */
1849 if (INTEL_GEN(dev_priv) >= 9)
1850 engine->init_hw = gen9_init_render_ring;
1851 else
1852 engine->init_hw = gen8_init_render_ring;
1853 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001854 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001855 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001856 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001857
Chris Wilsonf51455d2017-01-10 14:47:34 +00001858 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001859 if (ret)
1860 return ret;
1861
1862 ret = intel_init_workaround_bb(engine);
1863 if (ret) {
1864 /*
1865 * We continue even if we fail to initialize WA batch
1866 * because we only expect rare glitches but nothing
1867 * critical to prevent us from using GPU
1868 */
1869 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1870 ret);
1871 }
1872
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001873 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001874}
1875
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001876int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001877{
1878 logical_ring_setup(engine);
1879
1880 return logical_ring_init(engine);
1881}
1882
Jeff McGee0cea6502015-02-13 10:27:56 -06001883static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001884make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001885{
1886 u32 rpcs = 0;
1887
1888 /*
1889 * No explicit RPCS request is needed to ensure full
1890 * slice/subslice/EU enablement prior to Gen9.
1891 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001892 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001893 return 0;
1894
1895 /*
1896 * Starting in Gen9, render power gating can leave
1897 * slice/subslice/EU in a partially enabled state. We
1898 * must make an explicit request through RPCS for full
1899 * enablement.
1900 */
Imre Deak43b67992016-08-31 19:13:02 +03001901 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001902 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001903 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001904 GEN8_RPCS_S_CNT_SHIFT;
1905 rpcs |= GEN8_RPCS_ENABLE;
1906 }
1907
Imre Deak43b67992016-08-31 19:13:02 +03001908 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001909 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001910 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001911 GEN8_RPCS_SS_CNT_SHIFT;
1912 rpcs |= GEN8_RPCS_ENABLE;
1913 }
1914
Imre Deak43b67992016-08-31 19:13:02 +03001915 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1916 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001917 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001918 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001919 GEN8_RPCS_EU_MAX_SHIFT;
1920 rpcs |= GEN8_RPCS_ENABLE;
1921 }
1922
1923 return rpcs;
1924}
1925
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001926static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001927{
1928 u32 indirect_ctx_offset;
1929
Chris Wilsonc0336662016-05-06 15:40:21 +01001930 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001931 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001932 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001933 /* fall through */
1934 case 9:
1935 indirect_ctx_offset =
1936 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1937 break;
1938 case 8:
1939 indirect_ctx_offset =
1940 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1941 break;
1942 }
1943
1944 return indirect_ctx_offset;
1945}
1946
Chris Wilsona3aabe82016-10-04 21:11:26 +01001947static void execlists_init_reg_state(u32 *reg_state,
1948 struct i915_gem_context *ctx,
1949 struct intel_engine_cs *engine,
1950 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001951{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001952 struct drm_i915_private *dev_priv = engine->i915;
1953 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001954
1955 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1956 * commands followed by (reg, value) pairs. The values we are setting here are
1957 * only for the first context restore: on a subsequent save, the GPU will
1958 * recreate this batchbuffer with new values (including all the missing
1959 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001960 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001961 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1962 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1963 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001964 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1965 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001966 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsona3aabe82016-10-04 21:11:26 +01001967 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001968 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1969 0);
1970 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1971 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001972 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1973 RING_START(engine->mmio_base), 0);
1974 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1975 RING_CTL(engine->mmio_base),
Chris Wilson62ae14b2016-10-04 21:11:25 +01001976 RING_CTL_SIZE(ring->size) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001977 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1978 RING_BBADDR_UDW(engine->mmio_base), 0);
1979 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1980 RING_BBADDR(engine->mmio_base), 0);
1981 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1982 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001983 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001984 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1985 RING_SBBADDR_UDW(engine->mmio_base), 0);
1986 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1987 RING_SBBADDR(engine->mmio_base), 0);
1988 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1989 RING_SBBSTATE(engine->mmio_base), 0);
1990 if (engine->id == RCS) {
1991 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1992 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1993 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1994 RING_INDIRECT_CTX(engine->mmio_base), 0);
1995 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
1996 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001997 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001998 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001999 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002000
2001 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2002 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2003 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2004
2005 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002006 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002007
2008 reg_state[CTX_BB_PER_CTX_PTR+1] =
2009 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2010 0x01;
2011 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002012 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002013 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002014 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2015 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002016 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002017 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2018 0);
2019 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2020 0);
2021 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2022 0);
2023 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2024 0);
2025 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2026 0);
2027 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2028 0);
2029 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2030 0);
2031 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2032 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002033
Zhenyu Wang34869772017-01-09 21:14:53 +08002034 if (ppgtt && USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002035 /* 64b PPGTT (48bit canonical)
2036 * PDP0_DESCRIPTOR contains the base address to PML4 and
2037 * other PDP Descriptors are ignored.
2038 */
2039 ASSIGN_CTX_PML4(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002040 }
2041
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002042 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002043 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002044 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002045 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002046 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002047}
2048
2049static int
2050populate_lr_context(struct i915_gem_context *ctx,
2051 struct drm_i915_gem_object *ctx_obj,
2052 struct intel_engine_cs *engine,
2053 struct intel_ring *ring)
2054{
2055 void *vaddr;
2056 int ret;
2057
2058 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2059 if (ret) {
2060 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2061 return ret;
2062 }
2063
2064 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2065 if (IS_ERR(vaddr)) {
2066 ret = PTR_ERR(vaddr);
2067 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2068 return ret;
2069 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002070 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002071
2072 /* The second page of the context object contains some fields which must
2073 * be set up prior to the first execution. */
2074
2075 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2076 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002077
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002078 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002079
2080 return 0;
2081}
2082
Oscar Mateo73e4d072014-07-24 17:04:48 +01002083/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002084 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002085 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002086 *
2087 * Each engine may require a different amount of space for a context image,
2088 * so when allocating (or copying) an image, this function can be used to
2089 * find the right size for the specific engine.
2090 *
2091 * Return: size (in bytes) of an engine-specific context image
2092 *
2093 * Note: this size includes the HWSP, which is part of the context image
2094 * in LRC mode, but does not include the "shared data page" used with
2095 * GuC submission. The caller should account for this if using the GuC.
2096 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002097uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002098{
2099 int ret = 0;
2100
Chris Wilsonc0336662016-05-06 15:40:21 +01002101 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002102
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002103 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002104 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002105 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002106 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2107 else
2108 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002109 break;
2110 case VCS:
2111 case BCS:
2112 case VECS:
2113 case VCS2:
2114 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2115 break;
2116 }
2117
2118 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002119}
2120
Chris Wilsone2efd132016-05-24 14:53:34 +01002121static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002122 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002123{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002124 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002125 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002126 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002127 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002128 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002129 int ret;
2130
Chris Wilson9021ad02016-05-24 14:53:37 +01002131 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002132
Chris Wilsonf51455d2017-01-10 14:47:34 +00002133 context_size = round_up(intel_lr_context_size(engine),
2134 I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002135
Alex Daid1675192015-08-12 15:43:43 +01002136 /* One extra page as the sharing data between driver and GuC */
2137 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2138
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002139 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002140 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002141 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002142 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002143 }
2144
Chris Wilsona01cb372017-01-16 15:21:30 +00002145 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002146 if (IS_ERR(vma)) {
2147 ret = PTR_ERR(vma);
2148 goto error_deref_obj;
2149 }
2150
Chris Wilson7e37f882016-08-02 22:50:21 +01002151 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002152 if (IS_ERR(ring)) {
2153 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002154 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002155 }
2156
Chris Wilsondca33ec2016-08-02 22:50:20 +01002157 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002158 if (ret) {
2159 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002160 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002161 }
2162
Chris Wilsondca33ec2016-08-02 22:50:20 +01002163 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002164 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002165 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002166
2167 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002168
Chris Wilsondca33ec2016-08-02 22:50:20 +01002169error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002170 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002171error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002172 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002173 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002174}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002175
Chris Wilson821ed7d2016-09-09 14:11:53 +01002176void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002177{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002178 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002179 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302180 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002181
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002182 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2183 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2184 * that stored in context. As we only write new commands from
2185 * ce->ring->tail onwards, everything before that is junk. If the GPU
2186 * starts reading from its RING_HEAD from the context, it may try to
2187 * execute that junk and die.
2188 *
2189 * So to avoid that we reset the context images upon resume. For
2190 * simplicity, we just zero everything out.
2191 */
2192 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302193 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002194 struct intel_context *ce = &ctx->engine[engine->id];
2195 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002196
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002197 if (!ce->state)
2198 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002199
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002200 reg = i915_gem_object_pin_map(ce->state->obj,
2201 I915_MAP_WB);
2202 if (WARN_ON(IS_ERR(reg)))
2203 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002204
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002205 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2206 reg[CTX_RING_HEAD+1] = 0;
2207 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002208
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002209 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002210 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002211
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002212 ce->ring->head = ce->ring->tail = 0;
2213 ce->ring->last_retired_head = -1;
2214 intel_ring_update_space(ce->ring);
2215 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002216 }
2217}