blob: 5dce6fa5179aea16e3d1c7ea39b954ad61e0856d [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211 FAULT_AND_HANG = 0,
212 FAULT_AND_HALT, /* Debug only */
213 FAULT_AND_STREAM,
214 FAULT_AND_CONTINUE /* Unsupported */
215};
216#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100217#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000218#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
219#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100221/* Typical size of the average request (2 pipecontrols and a MI_BB) */
222#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
223
Chris Wilsone2efd132016-05-24 14:53:34 +0100224static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100225 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100226static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000227 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000228
Oscar Mateo73e4d072014-07-24 17:04:48 +0100229/**
230 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100231 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100232 * @enable_execlists: value of i915.enable_execlists module parameter.
233 *
234 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000235 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100236 *
237 * Return: 1 if Execlists is supported and has to be enabled.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100240{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800241 /* On platforms with execlist available, vGPU will only
242 * support execlist mode, no ring buffer mode.
243 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100244 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800245 return 1;
246
Chris Wilsonc0336662016-05-06 15:40:21 +0100247 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000248 return 1;
249
Oscar Mateo127f1002014-07-24 17:04:11 +0100250 if (enable_execlists == 0)
251 return 0;
252
Daniel Vetter5a21b662016-05-24 17:13:53 +0200253 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
254 USES_PPGTT(dev_priv) &&
255 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 return 1;
257
258 return 0;
259}
Oscar Mateoede7d422014-07-24 17:04:12 +0100260
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000262logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000263{
Chris Wilsonc0336662016-05-06 15:40:21 +0100264 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000265
Chris Wilsonc0336662016-05-06 15:40:21 +0100266 if (IS_GEN8(dev_priv) || IS_GEN9(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000268
Chris Wilsonc0336662016-05-06 15:40:21 +0100269 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
270 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100274 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
276 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
278 /* TODO: WaDisableLiteRestore when we start using semaphore
279 * signalling between Command Streamers */
280 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
281
282 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
283 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000284 if (engine->disable_lite_restore_wa)
285 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000286}
287
288/**
289 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
290 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000291 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100292 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000293 *
294 * The context descriptor encodes various attributes of a context,
295 * including its GTT address and some flags. Because it's fairly
296 * expensive to calculate, we'll just do it once and cache the result,
297 * which remains valid until the context is unpinned.
298 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200299 * This is what a descriptor looks like, from LSB to MSB::
300 *
301 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
302 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
303 * bits 32-52: ctx ID, a globally unique tag
304 * bits 53-54: mbz, reserved for use by hardware
305 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000306 */
307static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100308intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000309 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000310{
Chris Wilson9021ad02016-05-24 14:53:37 +0100311 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100312 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000313
Chris Wilson7069b142016-04-28 09:56:52 +0100314 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
315
Zhi Wangc01fc532016-06-16 08:07:02 -0400316 desc = ctx->desc_template; /* bits 3-4 */
317 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100318 desc |= ce->lrc_vma->node.start + LRC_PPHWSP_PN * PAGE_SIZE;
319 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100320 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000321
Chris Wilson9021ad02016-05-24 14:53:37 +0100322 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323}
324
Chris Wilsone2efd132016-05-24 14:53:34 +0100325uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000328 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329}
330
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300331static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
332 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100333{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300334
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000335 struct intel_engine_cs *engine = rq0->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +0100336 struct drm_i915_private *dev_priv = rq0->i915;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300337 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100338
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300339 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000340 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300341 rq1->elsp_submitted++;
342 } else {
343 desc[1] = 0;
344 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100345
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000346 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300347 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100348
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300349 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000350 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
351 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200352
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000353 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100354 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000355 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100356
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300357 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000358 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100359}
360
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000361static void
362execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
363{
364 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
365 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
366 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
367 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
368}
369
370static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100371{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000372 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300373 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000374 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100375
Mika Kuoppala05d98242015-07-03 17:09:33 +0300376 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100377
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000378 /* True 32b PPGTT with dynamic page allocation: update PDP
379 * registers and point the unallocated PDPs to scratch page.
380 * PML4 is allocated during ppgtt init, so this is not needed
381 * in 48-bit mode.
382 */
383 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
384 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100385}
386
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300387static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
388 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100389{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000390 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100391 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000392
Mika Kuoppala05d98242015-07-03 17:09:33 +0300393 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100394
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300395 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300396 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100397
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100398 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100399 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000400
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300401 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000402
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100403 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100404 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100405}
406
Zhi Wang3c7ba632016-06-16 08:07:03 -0400407static inline void execlists_context_status_change(
408 struct drm_i915_gem_request *rq,
409 unsigned long status)
410{
411 /*
412 * Only used when GVT-g is enabled now. When GVT-g is disabled,
413 * The compiler should eliminate this function as dead-code.
414 */
415 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
416 return;
417
418 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
419}
420
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000421static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100422{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000423 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000424 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100427
Peter Antoine779949f2015-05-11 16:03:27 +0100428 /*
429 * If irqs are not active generate a warning as batches that finish
430 * without the irqs may get lost and a GPU Hang may occur.
431 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100432 WARN_ON(!intel_irqs_enabled(engine->i915));
Peter Antoine779949f2015-05-11 16:03:27 +0100433
Michel Thierryacdd8842014-07-24 17:04:38 +0100434 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100436 execlist_link) {
437 if (!req0) {
438 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000439 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100440 /* Same ctx: ignore first request, as second request
441 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100442 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100443 list_del(&req0->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100444 i915_gem_request_put(req0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100445 req0 = cursor;
446 } else {
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400447 if (IS_ENABLED(CONFIG_DRM_I915_GVT)) {
448 /*
449 * req0 (after merged) ctx requires single
450 * submission, stop picking
451 */
452 if (req0->ctx->execlists_force_single_submission)
453 break;
454 /*
455 * req0 ctx doesn't require single submission,
456 * but next req ctx requires, stop picking
457 */
458 if (cursor->ctx->execlists_force_single_submission)
459 break;
460 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100461 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000462 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100463 break;
464 }
465 }
466
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000467 if (unlikely(!req0))
468 return;
469
Zhi Wang3c7ba632016-06-16 08:07:03 -0400470 execlists_context_status_change(req0, INTEL_CONTEXT_SCHEDULE_IN);
471
472 if (req1)
473 execlists_context_status_change(req1,
474 INTEL_CONTEXT_SCHEDULE_IN);
475
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100477 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000478 * WaIdleLiteRestore: make sure we never cause a lite restore
479 * with HEAD==TAIL.
480 *
481 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
482 * resubmit the request. See gen8_emit_request() for where we
483 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100484 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000485 req0->tail += 8;
Chris Wilsondca33ec2016-08-02 22:50:20 +0100486 req0->tail &= req0->ring->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100487 }
488
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300489 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100490}
491
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000492static unsigned int
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100493execlists_check_remove_request(struct intel_engine_cs *engine, u32 ctx_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100494{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000495 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100496
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000497 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100498
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000500 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100501 execlist_link);
502
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100503 if (WARN_ON(!head_req || (head_req->ctx_hw_id != ctx_id)))
504 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100505
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000506 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
507
508 if (--head_req->elsp_submitted > 0)
509 return 0;
510
Zhi Wang3c7ba632016-06-16 08:07:03 -0400511 execlists_context_status_change(head_req, INTEL_CONTEXT_SCHEDULE_OUT);
512
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100513 list_del(&head_req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100514 i915_gem_request_put(head_req);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000515
516 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100517}
518
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000519static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000520get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000521 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800522{
Chris Wilsonc0336662016-05-06 15:40:21 +0100523 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000524 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800525
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000526 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000529
530 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
531 return 0;
532
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000533 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000534 read_pointer));
535
536 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800537}
538
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200539/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100540 * Check the unread Context Status Buffers and manage the submission of new
541 * contexts to the ELSP accordingly.
542 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100543static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100545 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilsonc0336662016-05-06 15:40:21 +0100546 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100547 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000548 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000549 u32 csb[GEN8_CSB_ENTRIES][2];
550 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000551 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100553 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800558 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100560 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100561
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000563 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
564 break;
565 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
566 &csb[csb_read][1]);
567 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100568 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000570 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100571
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800572 /* Update the read pointer to the old write pointer. Manual ringbuffer
573 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000574 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000575 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000577
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100578 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000579
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000580 spin_lock(&engine->execlist_lock);
581
582 for (i = 0; i < csb_read; i++) {
583 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
584 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
585 if (execlists_check_remove_request(engine, csb[i][1]))
586 WARN(1, "Lite Restored request removed from queue\n");
587 } else
588 WARN(1, "Preemption without Lite Restore\n");
589 }
590
591 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
592 GEN8_CTX_STATUS_ELEMENT_SWITCH))
593 submit_contexts +=
594 execlists_check_remove_request(engine, csb[i][1]);
595 }
596
597 if (submit_contexts) {
598 if (!engine->disable_lite_restore_wa ||
599 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
600 execlists_context_unqueue(engine);
601 }
602
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000604
605 if (unlikely(submit_contexts > 2))
606 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100607}
608
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000609static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100610{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000611 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000612 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100613 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100614
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100615 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100616
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000617 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100618 if (++num_elements > 2)
619 break;
620
621 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000622 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100623
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000624 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000625 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100626 execlist_link);
627
John Harrisonae707972015-05-29 17:44:14 +0100628 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100629 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000630 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100631 list_del(&tail_req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100632 i915_gem_request_put(tail_req);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100633 }
634 }
635
Chris Wilsone8a261e2016-07-20 13:31:49 +0100636 i915_gem_request_get(request);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Tvrtko Ursulina3d12762016-04-28 09:56:57 +0100638 request->ctx_hw_id = request->ctx->hw_id;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100639 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000640 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100641
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100642 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100643}
644
John Harrison2f200552015-05-29 17:43:53 +0100645static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100646{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000647 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100648 uint32_t flush_domains;
649 int ret;
650
651 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100653 flush_domains = I915_GEM_GPU_DOMAINS;
654
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000655 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100656 if (ret)
657 return ret;
658
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000659 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100660 return 0;
661}
662
John Harrison535fbe82015-05-29 17:43:32 +0100663static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100664 struct list_head *vmas)
665{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000666 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100667 struct i915_vma *vma;
668 uint32_t flush_domains = 0;
669 bool flush_chipset = false;
670 int ret;
671
672 list_for_each_entry(vma, vmas, exec_list) {
673 struct drm_i915_gem_object *obj = vma->obj;
674
Chris Wilson03ade512015-04-27 13:41:18 +0100675 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000676 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100677 if (ret)
678 return ret;
679 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100680
681 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
682 flush_chipset |= i915_gem_clflush_object(obj, false);
683
684 flush_domains |= obj->base.write_domain;
685 }
686
687 if (flush_domains & I915_GEM_DOMAIN_GTT)
688 wmb();
689
690 /* Unconditionally invalidate gpu caches and ensure that we do flush
691 * any residual writes from the previous batch.
692 */
John Harrison2f200552015-05-29 17:43:53 +0100693 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100694}
695
John Harrison40e895c2015-05-29 17:43:26 +0100696int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000697{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100698 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100699 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100700 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000701
Chris Wilson63103462016-04-28 09:56:49 +0100702 /* Flush enough space to reduce the likelihood of waiting after
703 * we start building the request - in which case we will just
704 * have to repeat work.
705 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100706 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100707
Chris Wilson9021ad02016-05-24 14:53:37 +0100708 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100709 ret = execlists_context_deferred_alloc(request->ctx, engine);
710 if (ret)
711 return ret;
712 }
713
Chris Wilsondca33ec2016-08-02 22:50:20 +0100714 request->ring = ce->ring;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300715
Alex Daia7e02192015-12-16 11:45:55 -0800716 if (i915.enable_guc_submission) {
717 /*
718 * Check that the GuC has space for the request before
719 * going any further, as the i915_add_request() call
720 * later on mustn't fail ...
721 */
Dave Gordon7c2c2702016-05-13 15:36:32 +0100722 ret = i915_guc_wq_check_space(request);
Alex Daia7e02192015-12-16 11:45:55 -0800723 if (ret)
724 return ret;
725 }
726
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100727 ret = intel_lr_context_pin(request->ctx, engine);
728 if (ret)
729 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000730
Chris Wilsonbfa01202016-04-28 09:56:48 +0100731 ret = intel_ring_begin(request, 0);
732 if (ret)
733 goto err_unpin;
734
Chris Wilson9021ad02016-05-24 14:53:37 +0100735 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100736 ret = engine->init_context(request);
737 if (ret)
738 goto err_unpin;
739
Chris Wilson9021ad02016-05-24 14:53:37 +0100740 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100741 }
742
743 /* Note that after this point, we have committed to using
744 * this request as it is being used to both track the
745 * state of engine initialisation and liveness of the
746 * golden renderstate above. Think twice before you try
747 * to cancel/unwind this request now.
748 */
749
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100750 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100751 return 0;
752
753err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100754 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000755 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000756}
757
John Harrisonbc0dce32015-03-19 12:30:07 +0000758/*
759 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100760 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000761 *
762 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
763 * really happens during submission is that the context and current tail will be placed
764 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
765 * point, the tail *inside* the context is updated and the ELSP written to.
766 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200767static int
John Harrisonae707972015-05-29 17:44:14 +0100768intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000769{
Chris Wilson1dae2df2016-08-02 22:50:19 +0100770 struct intel_ringbuffer *ring = request->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000771 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000772
Chris Wilson1dae2df2016-08-02 22:50:19 +0100773 intel_ring_advance(ring);
774 request->tail = ring->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000775
Chris Wilson7c17d372016-01-20 15:43:35 +0200776 /*
777 * Here we add two extra NOOPs as padding to avoid
778 * lite restore of a context with HEAD==TAIL.
779 *
780 * Caller must reserve WA_TAIL_DWORDS for us!
781 */
Chris Wilson1dae2df2016-08-02 22:50:19 +0100782 intel_ring_emit(ring, MI_NOOP);
783 intel_ring_emit(ring, MI_NOOP);
784 intel_ring_advance(ring);
Alex Daid1675192015-08-12 15:43:43 +0100785
Chris Wilsona16a4052016-04-28 09:56:56 +0100786 /* We keep the previous context alive until we retire the following
787 * request. This ensures that any the context object is still pinned
788 * for any residual writes the HW makes into it on the context switch
789 * into the next object following the breadcrumb. Otherwise, we may
790 * retire the context too early.
791 */
792 request->previous_context = engine->last_context;
793 engine->last_context = request->ctx;
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000794
Dave Gordon7c2c2702016-05-13 15:36:32 +0100795 if (i915.enable_guc_submission)
796 i915_guc_submit(request);
Alex Daid1675192015-08-12 15:43:43 +0100797 else
798 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200799
800 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000801}
802
Oscar Mateo73e4d072014-07-24 17:04:48 +0100803/**
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200804 * intel_execlists_submission() - submit a batchbuffer for execution, Execlists style
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100805 * @params: execbuffer call parameters.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100806 * @args: execbuffer call arguments.
807 * @vmas: list of vmas.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100808 *
809 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
810 * away the submission details of the execbuffer ioctl call.
811 *
812 * Return: non-zero if the submission fails.
813 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100814int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100815 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100816 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100817{
John Harrison5f19e2b2015-05-29 17:43:27 +0100818 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000819 struct intel_engine_cs *engine = params->engine;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100820 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1dae2df2016-08-02 22:50:19 +0100821 struct intel_ringbuffer *ring = params->request->ring;
John Harrison5f19e2b2015-05-29 17:43:27 +0100822 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100823 int instp_mode;
824 u32 instp_mask;
825 int ret;
826
827 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
828 instp_mask = I915_EXEC_CONSTANTS_MASK;
829 switch (instp_mode) {
830 case I915_EXEC_CONSTANTS_REL_GENERAL:
831 case I915_EXEC_CONSTANTS_ABSOLUTE:
832 case I915_EXEC_CONSTANTS_REL_SURFACE:
Chris Wilson1dae2df2016-08-02 22:50:19 +0100833 if (instp_mode != 0 && engine->id != RCS) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100834 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
835 return -EINVAL;
836 }
837
838 if (instp_mode != dev_priv->relative_constants_mode) {
839 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
840 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
841 return -EINVAL;
842 }
843
844 /* The HW changed the meaning on this bit on gen6 */
845 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
846 }
847 break;
848 default:
849 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
850 return -EINVAL;
851 }
852
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100853 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
854 DRM_DEBUG("sol reset is gen7 only\n");
855 return -EINVAL;
856 }
857
John Harrison535fbe82015-05-29 17:43:32 +0100858 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100859 if (ret)
860 return ret;
861
Chris Wilson1dae2df2016-08-02 22:50:19 +0100862 if (engine->id == RCS &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100863 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson987046a2016-04-28 09:56:46 +0100864 ret = intel_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100865 if (ret)
866 return ret;
867
Chris Wilson1dae2df2016-08-02 22:50:19 +0100868 intel_ring_emit(ring, MI_NOOP);
869 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
870 intel_ring_emit_reg(ring, INSTPM);
871 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
872 intel_ring_advance(ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100873
874 dev_priv->relative_constants_mode = instp_mode;
875 }
876
John Harrison5f19e2b2015-05-29 17:43:27 +0100877 exec_start = params->batch_obj_vm_offset +
878 args->batch_start_offset;
879
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000880 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100881 if (ret)
882 return ret;
883
John Harrison95c24162015-05-29 17:43:31 +0100884 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000885
John Harrison8a8edb52015-05-29 17:43:33 +0100886 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100887
Oscar Mateo454afeb2014-07-24 17:04:22 +0100888 return 0;
889}
890
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100891void intel_execlists_cancel_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000892{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000893 struct drm_i915_gem_request *req, *tmp;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100894 LIST_HEAD(cancel_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000895
Chris Wilson91c8a322016-07-05 10:40:23 +0100896 WARN_ON(!mutex_is_locked(&engine->i915->drm.struct_mutex));
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000897
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100898 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100899 list_replace_init(&engine->execlist_queue, &cancel_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100900 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000901
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100902 list_for_each_entry_safe(req, tmp, &cancel_list, execlist_link) {
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000903 list_del(&req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100904 i915_gem_request_put(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000905 }
906}
907
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000908void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100909{
Chris Wilsonc0336662016-05-06 15:40:21 +0100910 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100911 int ret;
912
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000913 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100914 return;
915
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000916 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100917 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100918 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000919 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100920
921 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000922 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
Chris Wilson3e7941a2016-06-30 15:33:23 +0100923 if (intel_wait_for_register(dev_priv,
924 RING_MI_MODE(engine->mmio_base),
925 MODE_IDLE, MODE_IDLE,
926 1000)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000927 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100928 return;
929 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000930 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100931}
932
John Harrison4866d722015-05-29 17:43:55 +0100933int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100934{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000935 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100936 int ret;
937
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000938 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100939 return 0;
940
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000941 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100942 if (ret)
943 return ret;
944
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000945 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100946 return 0;
947}
948
Chris Wilsone2efd132016-05-24 14:53:34 +0100949static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100950 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000951{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100952 struct drm_i915_private *dev_priv = ctx->i915;
Chris Wilson9021ad02016-05-24 14:53:37 +0100953 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100954 void *vaddr;
955 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000956 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000957
Chris Wilson91c8a322016-07-05 10:40:23 +0100958 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000959
Chris Wilson9021ad02016-05-24 14:53:37 +0100960 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100961 return 0;
962
Chris Wilson9021ad02016-05-24 14:53:37 +0100963 ret = i915_gem_obj_ggtt_pin(ce->state, GEN8_LR_CONTEXT_ALIGN,
964 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
Nick Hoathe84fe802015-09-11 12:53:46 +0100965 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100966 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000967
Chris Wilson9021ad02016-05-24 14:53:37 +0100968 vaddr = i915_gem_object_pin_map(ce->state);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100969 if (IS_ERR(vaddr)) {
970 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000971 goto unpin_ctx_obj;
972 }
973
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100974 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
975
Chris Wilsondca33ec2016-08-02 22:50:20 +0100976 ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100977 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100978 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100979
Chris Wilson9021ad02016-05-24 14:53:37 +0100980 ce->lrc_vma = i915_gem_obj_to_ggtt(ce->state);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000981 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100982
Chris Wilsondca33ec2016-08-02 22:50:20 +0100983 lrc_reg_state[CTX_RING_BUFFER_START+1] = ce->ring->vma->node.start;
Chris Wilson9021ad02016-05-24 14:53:37 +0100984 ce->lrc_reg_state = lrc_reg_state;
985 ce->state->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200986
Nick Hoathe84fe802015-09-11 12:53:46 +0100987 /* Invalidate GuC TLB. */
988 if (i915.enable_guc_submission)
989 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000990
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100991 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100992 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000993
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100994unpin_map:
Chris Wilson9021ad02016-05-24 14:53:37 +0100995 i915_gem_object_unpin_map(ce->state);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000996unpin_ctx_obj:
Chris Wilson9021ad02016-05-24 14:53:37 +0100997 i915_gem_object_ggtt_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100998err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100999 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001000 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001001}
1002
Chris Wilsone2efd132016-05-24 14:53:34 +01001003void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001004 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001005{
Chris Wilson9021ad02016-05-24 14:53:37 +01001006 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001007
Chris Wilson91c8a322016-07-05 10:40:23 +01001008 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +01001009 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001010
Chris Wilson9021ad02016-05-24 14:53:37 +01001011 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001012 return;
1013
Chris Wilsondca33ec2016-08-02 22:50:20 +01001014 intel_unpin_ringbuffer_obj(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001015
Chris Wilson9021ad02016-05-24 14:53:37 +01001016 i915_gem_object_unpin_map(ce->state);
1017 i915_gem_object_ggtt_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001018
Chris Wilson9021ad02016-05-24 14:53:37 +01001019 ce->lrc_vma = NULL;
1020 ce->lrc_desc = 0;
1021 ce->lrc_reg_state = NULL;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001022
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001023 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001024}
1025
John Harrisone2be4fa2015-05-29 17:43:54 +01001026static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001027{
1028 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001029 struct intel_engine_cs *engine = req->engine;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001030 struct intel_ringbuffer *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +01001031 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +00001032
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001033 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001034 return 0;
1035
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001036 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001037 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001038 if (ret)
1039 return ret;
1040
Chris Wilson987046a2016-04-28 09:56:46 +01001041 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001042 if (ret)
1043 return ret;
1044
Chris Wilson1dae2df2016-08-02 22:50:19 +01001045 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +00001046 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +01001047 intel_ring_emit_reg(ring, w->reg[i].addr);
1048 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +00001049 }
Chris Wilson1dae2df2016-08-02 22:50:19 +01001050 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +00001051
Chris Wilson1dae2df2016-08-02 22:50:19 +01001052 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +00001053
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001054 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001055 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001056 if (ret)
1057 return ret;
1058
1059 return 0;
1060}
1061
Arun Siluvery83b8a982015-07-08 10:27:05 +01001062#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001063 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001064 int __index = (index)++; \
1065 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001066 return -ENOSPC; \
1067 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001068 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001069 } while (0)
1070
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001071#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001072 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001073
1074/*
1075 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1076 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1077 * but there is a slight complication as this is applied in WA batch where the
1078 * values are only initialized once so we cannot take register value at the
1079 * beginning and reuse it further; hence we save its value to memory, upload a
1080 * constant value with bit21 set and then we restore it back with the saved value.
1081 * To simplify the WA, a constant value is formed by using the default value
1082 * of this register. This shouldn't be a problem because we are only modifying
1083 * it for a short period and this batch in non-premptible. We can ofcourse
1084 * use additional instructions that read the actual value of the register
1085 * at that time and set our bit of interest but it makes the WA complicated.
1086 *
1087 * This WA is also required for Gen9 so extracting as a function avoids
1088 * code duplication.
1089 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001090static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001091 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +01001092 uint32_t index)
1093{
1094 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1095
Arun Siluverya4106a72015-07-14 15:01:29 +01001096 /*
Mika Kuoppalafe905812016-06-07 17:19:03 +03001097 * WaDisableLSQCROPERFforOCL:skl,kbl
Arun Siluverya4106a72015-07-14 15:01:29 +01001098 * This WA is implemented in skl_init_clock_gating() but since
1099 * this batch updates GEN8_L3SQCREG4 with default value we need to
1100 * set this bit here to retain the WA during flush.
1101 */
Mika Kuoppalafe905812016-06-07 17:19:03 +03001102 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_E0) ||
1103 IS_KBL_REVID(engine->i915, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001104 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1105
Arun Siluveryf1afe242015-08-04 16:22:20 +01001106 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001107 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001108 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001109 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001110 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001111
Arun Siluvery83b8a982015-07-08 10:27:05 +01001112 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001113 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001114 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001115
Arun Siluvery83b8a982015-07-08 10:27:05 +01001116 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1117 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1118 PIPE_CONTROL_DC_FLUSH_ENABLE));
1119 wa_ctx_emit(batch, index, 0);
1120 wa_ctx_emit(batch, index, 0);
1121 wa_ctx_emit(batch, index, 0);
1122 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001123
Arun Siluveryf1afe242015-08-04 16:22:20 +01001124 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001125 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001126 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001127 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001128 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001129
1130 return index;
1131}
1132
Arun Siluvery17ee9502015-06-19 19:07:01 +01001133static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1134 uint32_t offset,
1135 uint32_t start_alignment)
1136{
1137 return wa_ctx->offset = ALIGN(offset, start_alignment);
1138}
1139
1140static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1141 uint32_t offset,
1142 uint32_t size_alignment)
1143{
1144 wa_ctx->size = offset - wa_ctx->offset;
1145
1146 WARN(wa_ctx->size % size_alignment,
1147 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1148 wa_ctx->size, size_alignment);
1149 return 0;
1150}
1151
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001152/*
1153 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1154 * initialized at the beginning and shared across all contexts but this field
1155 * helps us to have multiple batches at different offsets and select them based
1156 * on a criteria. At the moment this batch always start at the beginning of the page
1157 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001158 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001159 * The number of WA applied are not known at the beginning; we use this field
1160 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001161 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001162 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1163 * so it adds NOOPs as padding to make it cacheline aligned.
1164 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1165 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001166 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001167static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001168 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001169 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001170 uint32_t *offset)
1171{
Arun Siluvery0160f052015-06-23 15:46:57 +01001172 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001173 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1174
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001175 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001176 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001177
Arun Siluveryc82435b2015-06-19 18:37:13 +01001178 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001179 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001180 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001181 if (rc < 0)
1182 return rc;
1183 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001184 }
1185
Arun Siluvery0160f052015-06-23 15:46:57 +01001186 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1187 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001188 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001189
Arun Siluvery83b8a982015-07-08 10:27:05 +01001190 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1191 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1192 PIPE_CONTROL_GLOBAL_GTT_IVB |
1193 PIPE_CONTROL_CS_STALL |
1194 PIPE_CONTROL_QW_WRITE));
1195 wa_ctx_emit(batch, index, scratch_addr);
1196 wa_ctx_emit(batch, index, 0);
1197 wa_ctx_emit(batch, index, 0);
1198 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001199
Arun Siluvery17ee9502015-06-19 19:07:01 +01001200 /* Pad to end of cacheline */
1201 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001202 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001203
1204 /*
1205 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1206 * execution depends on the length specified in terms of cache lines
1207 * in the register CTX_RCS_INDIRECT_CTX
1208 */
1209
1210 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1211}
1212
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001213/*
1214 * This batch is started immediately after indirect_ctx batch. Since we ensure
1215 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001216 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001217 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001218 *
1219 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1220 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1221 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001222static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001223 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001224 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001225 uint32_t *offset)
1226{
1227 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1228
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001229 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001230 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001231
Arun Siluvery83b8a982015-07-08 10:27:05 +01001232 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001233
1234 return wa_ctx_end(wa_ctx, *offset = index, 1);
1235}
1236
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001237static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001238 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001239 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001240 uint32_t *offset)
1241{
Arun Siluverya4106a72015-07-14 15:01:29 +01001242 int ret;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001243 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1244
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001245 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001246 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1247 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001248 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001249
Arun Siluverya4106a72015-07-14 15:01:29 +01001250 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001251 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001252 if (ret < 0)
1253 return ret;
1254 index = ret;
1255
Mika Kuoppala873e8172016-07-20 14:26:13 +03001256 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1257 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1258 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1259 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1260 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1261 wa_ctx_emit(batch, index, MI_NOOP);
1262
Mika Kuoppala066d4622016-06-07 17:19:15 +03001263 /* WaClearSlmSpaceAtContextSwitch:kbl */
1264 /* Actual scratch location is at 128 bytes offset */
1265 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
1266 uint32_t scratch_addr
1267 = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
1268
1269 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1270 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1271 PIPE_CONTROL_GLOBAL_GTT_IVB |
1272 PIPE_CONTROL_CS_STALL |
1273 PIPE_CONTROL_QW_WRITE));
1274 wa_ctx_emit(batch, index, scratch_addr);
1275 wa_ctx_emit(batch, index, 0);
1276 wa_ctx_emit(batch, index, 0);
1277 wa_ctx_emit(batch, index, 0);
1278 }
Tim Gore3485d992016-07-05 10:01:30 +01001279
1280 /* WaMediaPoolStateCmdInWABB:bxt */
1281 if (HAS_POOLED_EU(engine->i915)) {
1282 /*
1283 * EU pool configuration is setup along with golden context
1284 * during context initialization. This value depends on
1285 * device type (2x6 or 3x6) and needs to be updated based
1286 * on which subslice is disabled especially for 2x6
1287 * devices, however it is safe to load default
1288 * configuration of 3x6 device instead of masking off
1289 * corresponding bits because HW ignores bits of a disabled
1290 * subslice and drops down to appropriate config. Please
1291 * see render_state_setup() in i915_gem_render_state.c for
1292 * possible configurations, to avoid duplication they are
1293 * not shown here again.
1294 */
1295 u32 eu_pool_config = 0x00777000;
1296 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1297 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1298 wa_ctx_emit(batch, index, eu_pool_config);
1299 wa_ctx_emit(batch, index, 0);
1300 wa_ctx_emit(batch, index, 0);
1301 wa_ctx_emit(batch, index, 0);
1302 }
1303
Arun Siluvery0504cff2015-07-14 15:01:27 +01001304 /* Pad to end of cacheline */
1305 while (index % CACHELINE_DWORDS)
1306 wa_ctx_emit(batch, index, MI_NOOP);
1307
1308 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1309}
1310
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001311static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001312 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001313 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001314 uint32_t *offset)
1315{
1316 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1317
Arun Siluvery9b014352015-07-14 15:01:30 +01001318 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001319 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_B0) ||
1320 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001321 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001322 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001323 wa_ctx_emit(batch, index,
1324 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1325 wa_ctx_emit(batch, index, MI_NOOP);
1326 }
1327
Tim Goreb1e429f2016-03-21 14:37:29 +00001328 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001329 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001330 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1331
1332 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1333 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1334
1335 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1336 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1337
1338 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1339 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1340
1341 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1342 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1343 wa_ctx_emit(batch, index, 0x0);
1344 wa_ctx_emit(batch, index, MI_NOOP);
1345 }
1346
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001347 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001348 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1349 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001350 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1351
Arun Siluvery0504cff2015-07-14 15:01:27 +01001352 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1353
1354 return wa_ctx_end(wa_ctx, *offset = index, 1);
1355}
1356
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001357static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001358{
1359 int ret;
1360
Chris Wilson91c8a322016-07-05 10:40:23 +01001361 engine->wa_ctx.obj = i915_gem_object_create(&engine->i915->drm,
1362 PAGE_ALIGN(size));
Chris Wilsonfe3db792016-04-25 13:32:13 +01001363 if (IS_ERR(engine->wa_ctx.obj)) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001364 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001365 ret = PTR_ERR(engine->wa_ctx.obj);
1366 engine->wa_ctx.obj = NULL;
1367 return ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001368 }
1369
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001370 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001371 if (ret) {
1372 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1373 ret);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001374 i915_gem_object_put(engine->wa_ctx.obj);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001375 return ret;
1376 }
1377
1378 return 0;
1379}
1380
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001381static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001382{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001383 if (engine->wa_ctx.obj) {
1384 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001385 i915_gem_object_put(engine->wa_ctx.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001386 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001387 }
1388}
1389
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001390static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001391{
1392 int ret;
1393 uint32_t *batch;
1394 uint32_t offset;
1395 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001396 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001397
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001398 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001399
Arun Siluvery5e60d792015-06-23 15:50:44 +01001400 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001401 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001402 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001403 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001404 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001405 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001406
Arun Siluveryc4db7592015-06-19 18:37:11 +01001407 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001408 if (engine->scratch.obj == NULL) {
1409 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001410 return -EINVAL;
1411 }
1412
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001413 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001414 if (ret) {
1415 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1416 return ret;
1417 }
1418
Dave Gordon033908a2015-12-10 18:51:23 +00001419 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001420 batch = kmap_atomic(page);
1421 offset = 0;
1422
Chris Wilsonc0336662016-05-06 15:40:21 +01001423 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001424 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001425 &wa_ctx->indirect_ctx,
1426 batch,
1427 &offset);
1428 if (ret)
1429 goto out;
1430
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001431 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001432 &wa_ctx->per_ctx,
1433 batch,
1434 &offset);
1435 if (ret)
1436 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001437 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001438 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001439 &wa_ctx->indirect_ctx,
1440 batch,
1441 &offset);
1442 if (ret)
1443 goto out;
1444
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001445 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001446 &wa_ctx->per_ctx,
1447 batch,
1448 &offset);
1449 if (ret)
1450 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001451 }
1452
1453out:
1454 kunmap_atomic(batch);
1455 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001456 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001457
1458 return ret;
1459}
1460
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001461static void lrc_init_hws(struct intel_engine_cs *engine)
1462{
Chris Wilsonc0336662016-05-06 15:40:21 +01001463 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001464
1465 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1466 (u32)engine->status_page.gfx_addr);
1467 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1468}
1469
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001470static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001471{
Chris Wilsonc0336662016-05-06 15:40:21 +01001472 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001473 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001474
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001475 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001476
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001477 I915_WRITE_IMR(engine,
1478 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1479 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001480
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001481 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001482 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1483 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001484 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001485
1486 /*
1487 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1488 * zero, we need to read the write pointer from hardware and use its
1489 * value because "this register is power context save restored".
1490 * Effectively, these states have been observed:
1491 *
1492 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1493 * BDW | CSB regs not reset | CSB regs reset |
1494 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001495 * SKL | ? | ? |
1496 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001497 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001498 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001499 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001500
1501 /*
1502 * When the CSB registers are reset (also after power-up / gpu reset),
1503 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1504 * this special case, so the first element read is CSB[0].
1505 */
1506 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1507 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1508
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001509 engine->next_context_status_buffer = next_context_status_buffer_hw;
1510 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001511
Tomas Elffc0768c2016-03-21 16:26:59 +00001512 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001513
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001514 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001515}
1516
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001517static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001518{
Chris Wilsonc0336662016-05-06 15:40:21 +01001519 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001520 int ret;
1521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001522 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001523 if (ret)
1524 return ret;
1525
1526 /* We need to disable the AsyncFlip performance optimisations in order
1527 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1528 * programmed to '1' on all products.
1529 *
1530 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1531 */
1532 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1533
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001534 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1535
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001536 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001537}
1538
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001539static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001540{
1541 int ret;
1542
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001543 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001544 if (ret)
1545 return ret;
1546
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001547 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001548}
1549
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001550static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1551{
1552 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001553 struct intel_ringbuffer *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001554 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001555 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1556 int i, ret;
1557
Chris Wilson987046a2016-04-28 09:56:46 +01001558 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001559 if (ret)
1560 return ret;
1561
Chris Wilsonb5321f32016-08-02 22:50:18 +01001562 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001563 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1564 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1565
Chris Wilsonb5321f32016-08-02 22:50:18 +01001566 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1567 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1568 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1569 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001570 }
1571
Chris Wilsonb5321f32016-08-02 22:50:18 +01001572 intel_ring_emit(ring, MI_NOOP);
1573 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001574
1575 return 0;
1576}
1577
John Harrisonbe795fc2015-05-29 17:44:03 +01001578static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001579 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001580{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001581 struct intel_ringbuffer *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001582 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001583 int ret;
1584
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001585 /* Don't rely in hw updating PDPs, specially in lite-restore.
1586 * Ideally, we should set Force PD Restore in ctx descriptor,
1587 * but we can't. Force Restore would be a second option, but
1588 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001589 * not idle). PML4 is allocated during ppgtt init so this is
1590 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001591 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001592 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001593 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001594 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001595 ret = intel_logical_ring_emit_pdps(req);
1596 if (ret)
1597 return ret;
1598 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001599
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001600 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001601 }
1602
Chris Wilson987046a2016-04-28 09:56:46 +01001603 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001604 if (ret)
1605 return ret;
1606
1607 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001608 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1609 (ppgtt<<8) |
1610 (dispatch_flags & I915_DISPATCH_RS ?
1611 MI_BATCH_RESOURCE_STREAMER : 0));
1612 intel_ring_emit(ring, lower_32_bits(offset));
1613 intel_ring_emit(ring, upper_32_bits(offset));
1614 intel_ring_emit(ring, MI_NOOP);
1615 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001616
1617 return 0;
1618}
1619
Chris Wilson31bb59c2016-07-01 17:23:27 +01001620static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001621{
Chris Wilsonc0336662016-05-06 15:40:21 +01001622 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001623 I915_WRITE_IMR(engine,
1624 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1625 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001626}
1627
Chris Wilson31bb59c2016-07-01 17:23:27 +01001628static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001629{
Chris Wilsonc0336662016-05-06 15:40:21 +01001630 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001631 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001632}
1633
John Harrison7deb4d32015-05-29 17:43:59 +01001634static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001635 u32 invalidate_domains,
1636 u32 unused)
1637{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001638 struct intel_ringbuffer *ring = request->ring;
Oscar Mateo47122742014-07-24 17:04:28 +01001639 uint32_t cmd;
1640 int ret;
1641
Chris Wilson987046a2016-04-28 09:56:46 +01001642 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001643 if (ret)
1644 return ret;
1645
1646 cmd = MI_FLUSH_DW + 1;
1647
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001648 /* We always require a command barrier so that subsequent
1649 * commands, such as breadcrumb interrupts, are strictly ordered
1650 * wrt the contents of the write cache being flushed to memory
1651 * (and thus being coherent from the CPU).
1652 */
1653 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1654
1655 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1656 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001657 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001658 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001659 }
1660
Chris Wilsonb5321f32016-08-02 22:50:18 +01001661 intel_ring_emit(ring, cmd);
1662 intel_ring_emit(ring,
1663 I915_GEM_HWS_SCRATCH_ADDR |
1664 MI_FLUSH_DW_USE_GTT);
1665 intel_ring_emit(ring, 0); /* upper addr */
1666 intel_ring_emit(ring, 0); /* value */
1667 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001668
1669 return 0;
1670}
1671
John Harrison7deb4d32015-05-29 17:43:59 +01001672static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001673 u32 invalidate_domains,
1674 u32 flush_domains)
1675{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001676 struct intel_ringbuffer *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001677 struct intel_engine_cs *engine = request->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001678 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001679 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001680 u32 flags = 0;
1681 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001682 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001683
1684 flags |= PIPE_CONTROL_CS_STALL;
1685
1686 if (flush_domains) {
1687 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1688 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001689 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001690 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001691 }
1692
1693 if (invalidate_domains) {
1694 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1695 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1696 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1697 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1698 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1699 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1700 flags |= PIPE_CONTROL_QW_WRITE;
1701 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001702
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001703 /*
1704 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1705 * pipe control.
1706 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001707 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001708 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001709
1710 /* WaForGAMHang:kbl */
1711 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1712 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001713 }
Imre Deak9647ff32015-01-25 13:27:11 -08001714
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001715 len = 6;
1716
1717 if (vf_flush_wa)
1718 len += 6;
1719
1720 if (dc_flush_wa)
1721 len += 12;
1722
1723 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001724 if (ret)
1725 return ret;
1726
Imre Deak9647ff32015-01-25 13:27:11 -08001727 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001728 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1729 intel_ring_emit(ring, 0);
1730 intel_ring_emit(ring, 0);
1731 intel_ring_emit(ring, 0);
1732 intel_ring_emit(ring, 0);
1733 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001734 }
1735
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001736 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001737 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1738 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1739 intel_ring_emit(ring, 0);
1740 intel_ring_emit(ring, 0);
1741 intel_ring_emit(ring, 0);
1742 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001743 }
1744
Chris Wilsonb5321f32016-08-02 22:50:18 +01001745 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1746 intel_ring_emit(ring, flags);
1747 intel_ring_emit(ring, scratch_addr);
1748 intel_ring_emit(ring, 0);
1749 intel_ring_emit(ring, 0);
1750 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001751
1752 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001753 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1754 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1755 intel_ring_emit(ring, 0);
1756 intel_ring_emit(ring, 0);
1757 intel_ring_emit(ring, 0);
1758 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001759 }
1760
Chris Wilsonb5321f32016-08-02 22:50:18 +01001761 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001762
1763 return 0;
1764}
1765
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001766static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001767{
Imre Deak319404d2015-08-14 18:35:27 +03001768 /*
1769 * On BXT A steppings there is a HW coherency issue whereby the
1770 * MI_STORE_DATA_IMM storing the completed request's seqno
1771 * occasionally doesn't invalidate the CPU cache. Work around this by
1772 * clflushing the corresponding cacheline whenever the caller wants
1773 * the coherency to be guaranteed. Note that this cacheline is known
1774 * to be clean at this point, since we only write it in
1775 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1776 * this clflush in practice becomes an invalidate operation.
1777 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001778 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001779}
1780
Chris Wilson7c17d372016-01-20 15:43:35 +02001781/*
1782 * Reserve space for 2 NOOPs at the end of each request to be
1783 * used as a workaround for not being allowed to do lite
1784 * restore with HEAD==TAIL (WaIdleLiteRestore).
1785 */
1786#define WA_TAIL_DWORDS 2
1787
John Harrisonc4e76632015-05-29 17:44:01 +01001788static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001789{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001790 struct intel_ringbuffer *ring = request->ring;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001791 int ret;
1792
Chris Wilson987046a2016-04-28 09:56:46 +01001793 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001794 if (ret)
1795 return ret;
1796
Chris Wilson7c17d372016-01-20 15:43:35 +02001797 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1798 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001799
Chris Wilsonb5321f32016-08-02 22:50:18 +01001800 intel_ring_emit(ring, (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1801 intel_ring_emit(ring,
1802 intel_hws_seqno_address(request->engine) |
1803 MI_FLUSH_DW_USE_GTT);
1804 intel_ring_emit(ring, 0);
1805 intel_ring_emit(ring, request->fence.seqno);
1806 intel_ring_emit(ring, MI_USER_INTERRUPT);
1807 intel_ring_emit(ring, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001808 return intel_logical_ring_advance_and_submit(request);
1809}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001810
Chris Wilson7c17d372016-01-20 15:43:35 +02001811static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1812{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001813 struct intel_ringbuffer *ring = request->ring;
Chris Wilson7c17d372016-01-20 15:43:35 +02001814 int ret;
1815
Chris Wilson987046a2016-04-28 09:56:46 +01001816 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001817 if (ret)
1818 return ret;
1819
Michał Winiarskice81a652016-04-12 15:51:55 +02001820 /* We're using qword write, seqno should be aligned to 8 bytes. */
1821 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1822
Chris Wilson7c17d372016-01-20 15:43:35 +02001823 /* w/a for post sync ops following a GPGPU operation we
1824 * need a prior CS_STALL, which is emitted by the flush
1825 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001826 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001827 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1828 intel_ring_emit(ring,
1829 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1830 PIPE_CONTROL_CS_STALL |
1831 PIPE_CONTROL_QW_WRITE));
1832 intel_ring_emit(ring, intel_hws_seqno_address(request->engine));
1833 intel_ring_emit(ring, 0);
1834 intel_ring_emit(ring, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001835 /* We're thrashing one dword of HWS. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001836 intel_ring_emit(ring, 0);
1837 intel_ring_emit(ring, MI_USER_INTERRUPT);
1838 intel_ring_emit(ring, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001839 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001840}
1841
John Harrisonbe013632015-05-29 17:43:45 +01001842static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001843{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001844 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001845 int ret;
1846
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001847 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001848 if (ret)
1849 return ret;
1850
1851 if (so.rodata == NULL)
1852 return 0;
1853
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001854 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001855 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001856 if (ret)
1857 goto out;
1858
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001859 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001860 (so.ggtt_offset + so.aux_batch_offset),
1861 I915_DISPATCH_SECURE);
1862 if (ret)
1863 goto out;
1864
John Harrisonb2af0372015-05-29 17:43:50 +01001865 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001866
Damien Lespiaucef437a2015-02-10 19:32:19 +00001867out:
1868 i915_gem_render_state_fini(&so);
1869 return ret;
1870}
1871
John Harrison87531812015-05-29 17:43:44 +01001872static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001873{
1874 int ret;
1875
John Harrisone2be4fa2015-05-29 17:43:54 +01001876 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001877 if (ret)
1878 return ret;
1879
Peter Antoine3bbaba02015-07-10 20:13:11 +03001880 ret = intel_rcs_context_init_mocs(req);
1881 /*
1882 * Failing to program the MOCS is non-fatal.The system will not
1883 * run at peak performance. So generate an error and carry on.
1884 */
1885 if (ret)
1886 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1887
John Harrisonbe013632015-05-29 17:43:45 +01001888 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001889}
1890
Oscar Mateo73e4d072014-07-24 17:04:48 +01001891/**
1892 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001893 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001894 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001895void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001896{
John Harrison6402c332014-10-31 12:00:26 +00001897 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001898
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001899 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001900 return;
1901
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001902 /*
1903 * Tasklet cannot be active at this point due intel_mark_active/idle
1904 * so this is just for documentation.
1905 */
1906 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1907 tasklet_kill(&engine->irq_tasklet);
1908
Chris Wilsonc0336662016-05-06 15:40:21 +01001909 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001910
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001911 if (engine->buffer) {
1912 intel_logical_ring_stop(engine);
1913 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001914 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001915
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001916 if (engine->cleanup)
1917 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001918
Chris Wilson33a051a2016-07-27 09:07:26 +01001919 intel_engine_cleanup_cmd_parser(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001920 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001921
Chris Wilson688e6c72016-07-01 17:23:15 +01001922 intel_engine_fini_breadcrumbs(engine);
1923
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001924 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001925 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001926 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001927 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001928 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001929
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001930 engine->idle_lite_restore_wa = 0;
1931 engine->disable_lite_restore_wa = false;
1932 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001933
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001934 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001935 engine->i915 = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001936}
1937
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001938static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001939logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001940{
1941 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001942 engine->init_hw = gen8_init_common_ring;
1943 engine->emit_request = gen8_emit_request;
1944 engine->emit_flush = gen8_emit_flush;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001945 engine->irq_enable = gen8_logical_ring_enable_irq;
1946 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001947 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001948 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001949 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001950}
1951
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001952static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001953logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001954{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001955 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001956 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1957 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001958}
1959
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001960static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001961lrc_setup_hws(struct intel_engine_cs *engine,
1962 struct drm_i915_gem_object *dctx_obj)
1963{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001964 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001965
1966 /* The HWSP is part of the default context object in LRC mode. */
1967 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
1968 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001969 hws = i915_gem_object_pin_map(dctx_obj);
1970 if (IS_ERR(hws))
1971 return PTR_ERR(hws);
1972 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001973 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001974
1975 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001976}
1977
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001978static void
1979logical_ring_setup(struct intel_engine_cs *engine)
1980{
1981 struct drm_i915_private *dev_priv = engine->i915;
1982 enum forcewake_domains fw_domains;
1983
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001984 intel_engine_setup_common(engine);
1985
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001986 /* Intentionally left blank. */
1987 engine->buffer = NULL;
1988
1989 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1990 RING_ELSP(engine),
1991 FW_REG_WRITE);
1992
1993 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1994 RING_CONTEXT_STATUS_PTR(engine),
1995 FW_REG_READ | FW_REG_WRITE);
1996
1997 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1998 RING_CONTEXT_STATUS_BUF_BASE(engine),
1999 FW_REG_READ);
2000
2001 engine->fw_domains = fw_domains;
2002
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002003 tasklet_init(&engine->irq_tasklet,
2004 intel_lrc_irq_handler, (unsigned long)engine);
2005
2006 logical_ring_init_platform_invariants(engine);
2007 logical_ring_default_vfuncs(engine);
2008 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002009}
2010
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002011static int
2012logical_ring_init(struct intel_engine_cs *engine)
2013{
2014 struct i915_gem_context *dctx = engine->i915->kernel_context;
2015 int ret;
2016
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002017 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002018 if (ret)
2019 goto error;
2020
2021 ret = execlists_context_deferred_alloc(dctx, engine);
2022 if (ret)
2023 goto error;
2024
2025 /* As this is the default context, always pin it */
2026 ret = intel_lr_context_pin(dctx, engine);
2027 if (ret) {
2028 DRM_ERROR("Failed to pin context for %s: %d\n",
2029 engine->name, ret);
2030 goto error;
2031 }
2032
2033 /* And setup the hardware status page. */
2034 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2035 if (ret) {
2036 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2037 goto error;
2038 }
2039
2040 return 0;
2041
2042error:
2043 intel_logical_ring_cleanup(engine);
2044 return ret;
2045}
2046
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002047int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002048{
2049 struct drm_i915_private *dev_priv = engine->i915;
2050 int ret;
2051
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002052 logical_ring_setup(engine);
2053
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002054 if (HAS_L3_DPF(dev_priv))
2055 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2056
2057 /* Override some for render ring. */
2058 if (INTEL_GEN(dev_priv) >= 9)
2059 engine->init_hw = gen9_init_render_ring;
2060 else
2061 engine->init_hw = gen8_init_render_ring;
2062 engine->init_context = gen8_init_rcs_context;
2063 engine->cleanup = intel_fini_pipe_control;
2064 engine->emit_flush = gen8_emit_flush_render;
2065 engine->emit_request = gen8_emit_request_render;
2066
Chris Wilson7d5ea802016-07-01 17:23:20 +01002067 ret = intel_init_pipe_control(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002068 if (ret)
2069 return ret;
2070
2071 ret = intel_init_workaround_bb(engine);
2072 if (ret) {
2073 /*
2074 * We continue even if we fail to initialize WA batch
2075 * because we only expect rare glitches but nothing
2076 * critical to prevent us from using GPU
2077 */
2078 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2079 ret);
2080 }
2081
2082 ret = logical_ring_init(engine);
2083 if (ret) {
2084 lrc_destroy_wa_ctx_obj(engine);
2085 }
2086
2087 return ret;
2088}
2089
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002090int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002091{
2092 logical_ring_setup(engine);
2093
2094 return logical_ring_init(engine);
2095}
2096
Jeff McGee0cea6502015-02-13 10:27:56 -06002097static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002098make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002099{
2100 u32 rpcs = 0;
2101
2102 /*
2103 * No explicit RPCS request is needed to ensure full
2104 * slice/subslice/EU enablement prior to Gen9.
2105 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002106 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002107 return 0;
2108
2109 /*
2110 * Starting in Gen9, render power gating can leave
2111 * slice/subslice/EU in a partially enabled state. We
2112 * must make an explicit request through RPCS for full
2113 * enablement.
2114 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002115 if (INTEL_INFO(dev_priv)->has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002116 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Chris Wilsonc0336662016-05-06 15:40:21 +01002117 rpcs |= INTEL_INFO(dev_priv)->slice_total <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002118 GEN8_RPCS_S_CNT_SHIFT;
2119 rpcs |= GEN8_RPCS_ENABLE;
2120 }
2121
Chris Wilsonc0336662016-05-06 15:40:21 +01002122 if (INTEL_INFO(dev_priv)->has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002123 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Chris Wilsonc0336662016-05-06 15:40:21 +01002124 rpcs |= INTEL_INFO(dev_priv)->subslice_per_slice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002125 GEN8_RPCS_SS_CNT_SHIFT;
2126 rpcs |= GEN8_RPCS_ENABLE;
2127 }
2128
Chris Wilsonc0336662016-05-06 15:40:21 +01002129 if (INTEL_INFO(dev_priv)->has_eu_pg) {
2130 rpcs |= INTEL_INFO(dev_priv)->eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002131 GEN8_RPCS_EU_MIN_SHIFT;
Chris Wilsonc0336662016-05-06 15:40:21 +01002132 rpcs |= INTEL_INFO(dev_priv)->eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002133 GEN8_RPCS_EU_MAX_SHIFT;
2134 rpcs |= GEN8_RPCS_ENABLE;
2135 }
2136
2137 return rpcs;
2138}
2139
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002140static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002141{
2142 u32 indirect_ctx_offset;
2143
Chris Wilsonc0336662016-05-06 15:40:21 +01002144 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002145 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002146 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002147 /* fall through */
2148 case 9:
2149 indirect_ctx_offset =
2150 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2151 break;
2152 case 8:
2153 indirect_ctx_offset =
2154 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2155 break;
2156 }
2157
2158 return indirect_ctx_offset;
2159}
2160
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002161static int
Chris Wilsone2efd132016-05-24 14:53:34 +01002162populate_lr_context(struct i915_gem_context *ctx,
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002163 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002164 struct intel_engine_cs *engine,
2165 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002166{
Chris Wilsonc0336662016-05-06 15:40:21 +01002167 struct drm_i915_private *dev_priv = ctx->i915;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002168 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002169 void *vaddr;
2170 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002171 int ret;
2172
Thomas Daniel2d965532014-08-19 10:13:36 +01002173 if (!ppgtt)
2174 ppgtt = dev_priv->mm.aliasing_ppgtt;
2175
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002176 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2177 if (ret) {
2178 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2179 return ret;
2180 }
2181
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002182 vaddr = i915_gem_object_pin_map(ctx_obj);
2183 if (IS_ERR(vaddr)) {
2184 ret = PTR_ERR(vaddr);
2185 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002186 return ret;
2187 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002188 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002189
2190 /* The second page of the context object contains some fields which must
2191 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002192 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002193
2194 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2195 * commands followed by (reg, value) pairs. The values we are setting here are
2196 * only for the first context restore: on a subsequent save, the GPU will
2197 * recreate this batchbuffer with new values (including all the missing
2198 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002199 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002200 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2201 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2202 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002203 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2204 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01002205 (HAS_RESOURCE_STREAMER(dev_priv) ?
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002206 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002207 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2208 0);
2209 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2210 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002211 /* Ring buffer start address is not known until the buffer is pinned.
2212 * It is written to the context image in execlists_update_context()
2213 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002214 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2215 RING_START(engine->mmio_base), 0);
2216 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2217 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002218 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002219 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2220 RING_BBADDR_UDW(engine->mmio_base), 0);
2221 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2222 RING_BBADDR(engine->mmio_base), 0);
2223 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2224 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002225 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002226 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2227 RING_SBBADDR_UDW(engine->mmio_base), 0);
2228 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2229 RING_SBBADDR(engine->mmio_base), 0);
2230 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2231 RING_SBBSTATE(engine->mmio_base), 0);
2232 if (engine->id == RCS) {
2233 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2234 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2235 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2236 RING_INDIRECT_CTX(engine->mmio_base), 0);
2237 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2238 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2239 if (engine->wa_ctx.obj) {
2240 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002241 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2242
2243 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2244 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2245 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2246
2247 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002248 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002249
2250 reg_state[CTX_BB_PER_CTX_PTR+1] =
2251 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2252 0x01;
2253 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002254 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002255 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002256 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2257 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002258 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002259 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2260 0);
2261 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2262 0);
2263 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2264 0);
2265 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2266 0);
2267 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2268 0);
2269 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2270 0);
2271 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2272 0);
2273 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2274 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002275
Michel Thierry2dba3232015-07-30 11:06:23 +01002276 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2277 /* 64b PPGTT (48bit canonical)
2278 * PDP0_DESCRIPTOR contains the base address to PML4 and
2279 * other PDP Descriptors are ignored.
2280 */
2281 ASSIGN_CTX_PML4(ppgtt, reg_state);
2282 } else {
2283 /* 32b PPGTT
2284 * PDP*_DESCRIPTOR contains the base address of space supported.
2285 * With dynamic page allocation, PDPs may not be allocated at
2286 * this point. Point the unallocated PDPs to the scratch page
2287 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002288 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002289 }
2290
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002291 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002292 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002293 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002294 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002295 }
2296
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002297 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002298
2299 return 0;
2300}
2301
Oscar Mateo73e4d072014-07-24 17:04:48 +01002302/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002303 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002304 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002305 *
2306 * Each engine may require a different amount of space for a context image,
2307 * so when allocating (or copying) an image, this function can be used to
2308 * find the right size for the specific engine.
2309 *
2310 * Return: size (in bytes) of an engine-specific context image
2311 *
2312 * Note: this size includes the HWSP, which is part of the context image
2313 * in LRC mode, but does not include the "shared data page" used with
2314 * GuC submission. The caller should account for this if using the GuC.
2315 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002316uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002317{
2318 int ret = 0;
2319
Chris Wilsonc0336662016-05-06 15:40:21 +01002320 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002322 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002323 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002324 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002325 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2326 else
2327 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002328 break;
2329 case VCS:
2330 case BCS:
2331 case VECS:
2332 case VCS2:
2333 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2334 break;
2335 }
2336
2337 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002338}
2339
Chris Wilsone2efd132016-05-24 14:53:34 +01002340static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002341 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002342{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002343 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002344 struct intel_context *ce = &ctx->engine[engine->id];
Oscar Mateo8c8579172014-07-24 17:04:14 +01002345 uint32_t context_size;
Chris Wilsondca33ec2016-08-02 22:50:20 +01002346 struct intel_ringbuffer *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002347 int ret;
2348
Chris Wilson9021ad02016-05-24 14:53:37 +01002349 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002350
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002351 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002352
Alex Daid1675192015-08-12 15:43:43 +01002353 /* One extra page as the sharing data between driver and GuC */
2354 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2355
Chris Wilson91c8a322016-07-05 10:40:23 +01002356 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002357 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002358 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002359 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002360 }
2361
Chris Wilsondca33ec2016-08-02 22:50:20 +01002362 ring = intel_engine_create_ringbuffer(engine, ctx->ring_size);
2363 if (IS_ERR(ring)) {
2364 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002365 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002366 }
2367
Chris Wilsondca33ec2016-08-02 22:50:20 +01002368 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002369 if (ret) {
2370 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002371 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002372 }
2373
Chris Wilsondca33ec2016-08-02 22:50:20 +01002374 ce->ring = ring;
Chris Wilson9021ad02016-05-24 14:53:37 +01002375 ce->state = ctx_obj;
2376 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002377
2378 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002379
Chris Wilsondca33ec2016-08-02 22:50:20 +01002380error_ring_free:
2381 intel_ringbuffer_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002382error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002383 i915_gem_object_put(ctx_obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002384 ce->ring = NULL;
Chris Wilson9021ad02016-05-24 14:53:37 +01002385 ce->state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002386 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002387}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002388
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002389void intel_lr_context_reset(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002390 struct i915_gem_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002391{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002392 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002393
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002394 for_each_engine(engine, dev_priv) {
Chris Wilson9021ad02016-05-24 14:53:37 +01002395 struct intel_context *ce = &ctx->engine[engine->id];
2396 struct drm_i915_gem_object *ctx_obj = ce->state;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002397 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002398 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002399
2400 if (!ctx_obj)
2401 continue;
2402
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002403 vaddr = i915_gem_object_pin_map(ctx_obj);
2404 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002405 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002406
2407 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2408 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002409
2410 reg_state[CTX_RING_HEAD+1] = 0;
2411 reg_state[CTX_RING_TAIL+1] = 0;
2412
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002413 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002414
Chris Wilsondca33ec2016-08-02 22:50:20 +01002415 ce->ring->head = 0;
2416 ce->ring->tail = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002417 }
2418}