blob: 749fc68eb5c135ef648f27816bce14d87cee7f23 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
72/*
73 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
74 * address of the TRB.
75 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070076dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070077 union xhci_trb *trb)
78{
Sarah Sharp6071d832009-05-14 11:44:14 -070079 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080
Sarah Sharp6071d832009-05-14 11:44:14 -070081 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070082 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070083 /* offset in TRBs */
84 segment_offset = trb - seg->trbs;
85 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070088}
89
90/* Does this link TRB point to the first segment in a ring,
91 * or was the previous TRB the last TRB on the last segment in the ERST?
92 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070093static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070094 struct xhci_segment *seg, union xhci_trb *trb)
95{
96 if (ring == xhci->event_ring)
97 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
98 (seg->next == xhci->event_ring->first_seg);
99 else
Matt Evans28ccd292011-03-29 13:40:46 +1100100 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700101}
102
103/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
104 * segment? I.e. would the updated event TRB pointer step off the end of the
105 * event seg?
106 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700107static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 if (ring == xhci->event_ring)
111 return trb == &seg->trbs[TRBS_PER_SEGMENT];
112 else
Matt Evansf5960b62011-06-01 10:22:55 +1000113 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700114}
115
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700116static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700117{
118 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000119 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700120}
121
Sarah Sharpae636742009-04-29 19:02:31 -0700122/* Updates trb to point to the next TRB in the ring, and updates seg if the next
123 * TRB is in a new segment. This does not skip over link TRBs, and it does not
124 * effect the ring dequeue or enqueue pointers.
125 */
126static void next_trb(struct xhci_hcd *xhci,
127 struct xhci_ring *ring,
128 struct xhci_segment **seg,
129 union xhci_trb **trb)
130{
131 if (last_trb(xhci, ring, *seg, *trb)) {
132 *seg = (*seg)->next;
133 *trb = ((*seg)->trbs);
134 } else {
John Youna1669b22010-08-09 13:56:11 -0700135 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700136 }
137}
138
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700139/*
140 * See Cycle bit rules. SW is the consumer for the event ring only.
141 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
142 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800143static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700144{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700145 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800146
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700147 /*
148 * If this is not event ring, and the dequeue pointer
149 * is not on a link TRB, there is one more usable TRB
150 */
Andiry Xub008df62012-03-05 17:49:34 +0800151 if (ring->type != TYPE_EVENT &&
152 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
153 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800154
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700155 do {
156 /*
157 * Update the dequeue pointer further if that was a link TRB or
158 * we're at the end of an event ring segment (which doesn't have
159 * link TRBS)
160 */
161 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
162 if (ring->type == TYPE_EVENT &&
163 last_trb_on_last_seg(xhci, ring,
164 ring->deq_seg, ring->dequeue)) {
Dan Williams4e341812013-10-07 11:58:34 -0700165 ring->cycle_state ^= 1;
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700166 }
167 ring->deq_seg = ring->deq_seg->next;
168 ring->dequeue = ring->deq_seg->trbs;
169 } else {
170 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700171 }
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700172 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700173}
174
175/*
176 * See Cycle bit rules. SW is the consumer for the event ring only.
177 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
178 *
179 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
180 * chain bit is set), then set the chain bit in all the following link TRBs.
181 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
182 * have their chain bit cleared (so that each Link TRB is a separate TD).
183 *
184 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700185 * set, but other sections talk about dealing with the chain bit set. This was
186 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
187 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700188 *
189 * @more_trbs_coming: Will you enqueue more TRBs before calling
190 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700191 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700192static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800193 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700194{
195 u32 chain;
196 union xhci_trb *next;
197
Matt Evans28ccd292011-03-29 13:40:46 +1100198 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800199 /* If this is not event ring, there is one less usable TRB */
200 if (ring->type != TYPE_EVENT &&
201 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
202 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700203 next = ++(ring->enqueue);
204
205 ring->enq_updates++;
206 /* Update the dequeue pointer further if that was a link TRB or we're at
207 * the end of an event ring segment (which doesn't have link TRBS)
208 */
209 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800210 if (ring->type != TYPE_EVENT) {
211 /*
212 * If the caller doesn't plan on enqueueing more
213 * TDs before ringing the doorbell, then we
214 * don't want to give the link TRB to the
215 * hardware just yet. We'll give the link TRB
216 * back in prepare_ring() just before we enqueue
217 * the TD at the top of the ring.
218 */
219 if (!chain && !more_trbs_coming)
220 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700221
Andiry Xu3b72fca2012-03-05 17:49:32 +0800222 /* If we're not dealing with 0.95 hardware or
223 * isoc rings on AMD 0.96 host,
224 * carry over the chain bit of the previous TRB
225 * (which may mean the chain bit is cleared).
226 */
227 if (!(ring->type == TYPE_ISOC &&
228 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700229 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800230 next->link.control &=
231 cpu_to_le32(~TRB_CHAIN);
232 next->link.control |=
233 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700234 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700239 /* Toggle the cycle bit after the last ring segment. */
240 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
241 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700242 }
243 }
244 ring->enq_seg = ring->enq_seg->next;
245 ring->enqueue = ring->enq_seg->trbs;
246 next = ring->enqueue;
247 }
248}
249
250/*
Andiry Xu085deb12012-03-05 17:49:40 +0800251 * Check to see if there's room to enqueue num_trbs on the ring and make sure
252 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253 */
Andiry Xub008df62012-03-05 17:49:34 +0800254static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700255 unsigned int num_trbs)
256{
Andiry Xu085deb12012-03-05 17:49:40 +0800257 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800258
Andiry Xu085deb12012-03-05 17:49:40 +0800259 if (ring->num_trbs_free < num_trbs)
260 return 0;
261
262 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
263 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
264 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
265 return 0;
266 }
267
268 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269}
270
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700271/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700272void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700273{
Elric Fuc181bc52012-06-27 16:30:57 +0800274 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
275 return;
276
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700277 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200278 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700279 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200280 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700281}
282
Elric Fub92cc662012-06-27 16:31:12 +0800283static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
284{
285 u64 temp_64;
286 int ret;
287
288 xhci_dbg(xhci, "Abort command ring\n");
289
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800290 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800291 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Sarah Sharp477632d2014-01-29 14:02:00 -0800292 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
293 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800294
295 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
296 * time the completion od all xHCI commands, including
297 * the Command Abort operation. If software doesn't see
298 * CRR negated in a timely manner (e.g. longer than 5
299 * seconds), then it should assume that the there are
300 * larger problems with the xHC and assert HCRST.
301 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700302 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800303 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
304 if (ret < 0) {
305 xhci_err(xhci, "Stopped the command ring failed, "
306 "maybe the host is dead\n");
307 xhci->xhc_state |= XHCI_STATE_DYING;
308 xhci_quiesce(xhci);
309 xhci_halt(xhci);
310 return -ESHUTDOWN;
311 }
312
313 return 0;
314}
315
Andiry Xube88fe42010-10-14 07:22:57 -0700316void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700317 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700318 unsigned int ep_index,
319 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700320{
Matt Evans28ccd292011-03-29 13:40:46 +1100321 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500322 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
323 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700324
Sarah Sharpae636742009-04-29 19:02:31 -0700325 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500326 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700327 * We don't want to restart any stream rings if there's a set dequeue
328 * pointer command pending because the device can choose to start any
329 * stream once the endpoint is on the HW schedule.
330 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700331 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500332 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
333 (ep_state & EP_HALTED))
334 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200335 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500336 /* The CPU has better things to do at this point than wait for a
337 * write-posting flush. It'll get there soon enough.
338 */
Sarah Sharpae636742009-04-29 19:02:31 -0700339}
340
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700341/* Ring the doorbell for any rings with pending URBs */
342static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
343 unsigned int slot_id,
344 unsigned int ep_index)
345{
346 unsigned int stream_id;
347 struct xhci_virt_ep *ep;
348
349 ep = &xhci->devs[slot_id]->eps[ep_index];
350
351 /* A ring has pending URBs if its TD list is not empty */
352 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200353 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700354 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700355 return;
356 }
357
358 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
359 stream_id++) {
360 struct xhci_stream_info *stream_info = ep->stream_info;
361 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700362 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
363 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700364 }
365}
366
Sarah Sharpae636742009-04-29 19:02:31 -0700367/*
368 * Find the segment that trb is in. Start searching in start_seg.
369 * If we must move past a segment that has a link TRB with a toggle cycle state
370 * bit set, then we will toggle the value pointed at by cycle_state.
371 */
372static struct xhci_segment *find_trb_seg(
373 struct xhci_segment *start_seg,
374 union xhci_trb *trb, int *cycle_state)
375{
376 struct xhci_segment *cur_seg = start_seg;
377 struct xhci_generic_trb *generic_trb;
378
379 while (cur_seg->trbs > trb ||
380 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
381 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000382 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800383 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700384 cur_seg = cur_seg->next;
385 if (cur_seg == start_seg)
386 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700387 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700388 }
389 return cur_seg;
390}
391
Sarah Sharp021bff92010-07-29 22:12:20 -0700392
393static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
394 unsigned int slot_id, unsigned int ep_index,
395 unsigned int stream_id)
396{
397 struct xhci_virt_ep *ep;
398
399 ep = &xhci->devs[slot_id]->eps[ep_index];
400 /* Common case: no streams */
401 if (!(ep->ep_state & EP_HAS_STREAMS))
402 return ep->ring;
403
404 if (stream_id == 0) {
405 xhci_warn(xhci,
406 "WARN: Slot ID %u, ep index %u has streams, "
407 "but URB has no stream ID.\n",
408 slot_id, ep_index);
409 return NULL;
410 }
411
412 if (stream_id < ep->stream_info->num_streams)
413 return ep->stream_info->stream_rings[stream_id];
414
415 xhci_warn(xhci,
416 "WARN: Slot ID %u, ep index %u has "
417 "stream IDs 1 to %u allocated, "
418 "but stream ID %u is requested.\n",
419 slot_id, ep_index,
420 ep->stream_info->num_streams - 1,
421 stream_id);
422 return NULL;
423}
424
425/* Get the right ring for the given URB.
426 * If the endpoint supports streams, boundary check the URB's stream ID.
427 * If the endpoint doesn't support streams, return the singular endpoint ring.
428 */
429static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
430 struct urb *urb)
431{
432 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
433 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
434}
435
Sarah Sharpae636742009-04-29 19:02:31 -0700436/*
437 * Move the xHC's endpoint ring dequeue pointer past cur_td.
438 * Record the new state of the xHC's endpoint ring dequeue segment,
439 * dequeue pointer, and new consumer cycle state in state.
440 * Update our internal representation of the ring's dequeue pointer.
441 *
442 * We do this in three jumps:
443 * - First we update our new ring state to be the same as when the xHC stopped.
444 * - Then we traverse the ring to find the segment that contains
445 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
446 * any link TRBs with the toggle cycle bit set.
447 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
448 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100449 *
450 * Some of the uses of xhci_generic_trb are grotty, but if they're done
451 * with correct __le32 accesses they should work fine. Only users of this are
452 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700453 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700454void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700455 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700456 unsigned int stream_id, struct xhci_td *cur_td,
457 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700458{
459 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200460 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700461 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700462 struct xhci_generic_trb *trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700463 dma_addr_t addr;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300464 u64 hw_dequeue;
Sarah Sharpae636742009-04-29 19:02:31 -0700465
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700466 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
467 ep_index, stream_id);
468 if (!ep_ring) {
469 xhci_warn(xhci, "WARN can't find new dequeue state "
470 "for invalid stream ID %u.\n",
471 stream_id);
472 return;
473 }
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800474
Sarah Sharpae636742009-04-29 19:02:31 -0700475 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300476 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
477 "Finding endpoint context");
Hans de Goedec4bedb72013-10-04 00:29:47 +0200478 /* 4.6.9 the css flag is written to the stream context for streams */
479 if (ep->ep_state & EP_HAS_STREAMS) {
480 struct xhci_stream_ctx *ctx =
481 &ep->stream_info->stream_ctx_array[stream_id];
Julius Werner1f81b6d2014-04-25 19:20:13 +0300482 hw_dequeue = le64_to_cpu(ctx->stream_ring);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200483 } else {
484 struct xhci_ep_ctx *ep_ctx
485 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Julius Werner1f81b6d2014-04-25 19:20:13 +0300486 hw_dequeue = le64_to_cpu(ep_ctx->deq);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200487 }
Sarah Sharpae636742009-04-29 19:02:31 -0700488
Julius Werner1f81b6d2014-04-25 19:20:13 +0300489 /* Find virtual address and segment of hardware dequeue pointer */
490 state->new_deq_seg = ep_ring->deq_seg;
491 state->new_deq_ptr = ep_ring->dequeue;
492 while (xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr)
493 != (dma_addr_t)(hw_dequeue & ~0xf)) {
494 next_trb(xhci, ep_ring, &state->new_deq_seg,
495 &state->new_deq_ptr);
496 if (state->new_deq_ptr == ep_ring->dequeue) {
497 WARN_ON(1);
498 return;
499 }
500 }
501 /*
502 * Find cycle state for last_trb, starting at old cycle state of
503 * hw_dequeue. If there is only one segment ring, find_trb_seg() will
504 * return immediately and cannot toggle the cycle state if this search
505 * wraps around, so add one more toggle manually in that case.
506 */
507 state->new_cycle_state = hw_dequeue & 0x1;
508 if (ep_ring->first_seg == ep_ring->first_seg->next &&
509 cur_td->last_trb < state->new_deq_ptr)
510 state->new_cycle_state ^= 0x1;
511
Sarah Sharpae636742009-04-29 19:02:31 -0700512 state->new_deq_ptr = cur_td->last_trb;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300513 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
514 "Finding segment containing last TRB in TD.");
Sarah Sharpae636742009-04-29 19:02:31 -0700515 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
Julius Werner1f81b6d2014-04-25 19:20:13 +0300516 state->new_deq_ptr, &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800517 if (!state->new_deq_seg) {
518 WARN_ON(1);
519 return;
520 }
Sarah Sharpae636742009-04-29 19:02:31 -0700521
Julius Werner1f81b6d2014-04-25 19:20:13 +0300522 /* Increment to find next TRB after last_trb. Cycle if appropriate. */
Sarah Sharpae636742009-04-29 19:02:31 -0700523 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000524 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
525 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800526 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700527 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
528
Julius Werner1f81b6d2014-04-25 19:20:13 +0300529 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300530 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
531 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800532
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300533 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
534 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700535 state->new_deq_seg);
536 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300537 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
538 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700539 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700540}
541
Sarah Sharp522989a2011-07-29 12:44:32 -0700542/* flip_cycle means flip the cycle bit of all but the first and last TRB.
543 * (The last TRB actually points to the ring enqueue pointer, which is not part
544 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
545 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700546static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700547 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700548{
549 struct xhci_segment *cur_seg;
550 union xhci_trb *cur_trb;
551
552 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
553 true;
554 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000555 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700556 /* Unchain any chained Link TRBs, but
557 * leave the pointers intact.
558 */
Matt Evans28ccd292011-03-29 13:40:46 +1100559 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700560 /* Flip the cycle bit (link TRBs can't be the first
561 * or last TRB).
562 */
563 if (flip_cycle)
564 cur_trb->generic.field[3] ^=
565 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300566 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
567 "Cancel (unchain) link TRB");
568 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
569 "Address = %p (0x%llx dma); "
570 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700571 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700572 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700573 cur_seg,
574 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700575 } else {
576 cur_trb->generic.field[0] = 0;
577 cur_trb->generic.field[1] = 0;
578 cur_trb->generic.field[2] = 0;
579 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100580 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700581 /* Flip the cycle bit except on the first or last TRB */
582 if (flip_cycle && cur_trb != cur_td->first_trb &&
583 cur_trb != cur_td->last_trb)
584 cur_trb->generic.field[3] ^=
585 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100586 cur_trb->generic.field[3] |= cpu_to_le32(
587 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300588 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
589 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800590 (unsigned long long)
591 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700592 }
593 if (cur_trb == cur_td->last_trb)
594 break;
595 }
596}
597
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300598static int queue_set_tr_deq(struct xhci_hcd *xhci,
599 struct xhci_command *cmd, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700600 unsigned int ep_index, unsigned int stream_id,
601 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700602 union xhci_trb *deq_ptr, u32 cycle_state);
603
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700604void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300605 struct xhci_command *cmd,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700606 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700607 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700608 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700609{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700610 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
611
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300612 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
613 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
614 "new deq ptr = %p (0x%llx dma), new cycle = %u",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700615 deq_state->new_deq_seg,
616 (unsigned long long)deq_state->new_deq_seg->dma,
617 deq_state->new_deq_ptr,
618 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
619 deq_state->new_cycle_state);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300620 queue_set_tr_deq(xhci, cmd, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700621 deq_state->new_deq_seg,
622 deq_state->new_deq_ptr,
623 (u32) deq_state->new_cycle_state);
624 /* Stop the TD queueing code from ringing the doorbell until
625 * this command completes. The HC won't set the dequeue pointer
626 * if the ring is running, and ringing the doorbell starts the
627 * ring running.
628 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700629 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700630}
631
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700632static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700633 struct xhci_virt_ep *ep)
634{
635 ep->ep_state &= ~EP_HALT_PENDING;
636 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
637 * timer is running on another CPU, we don't decrement stop_cmds_pending
638 * (since we didn't successfully stop the watchdog timer).
639 */
640 if (del_timer(&ep->stop_cmd_timer))
641 ep->stop_cmds_pending--;
642}
643
644/* Must be called with xhci->lock held in interrupt context */
645static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300646 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700647{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700648 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700649 struct urb *urb;
650 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700651
Andiry Xu8e51adc2010-07-22 15:23:31 -0700652 urb = cur_td->urb;
653 urb_priv = urb->hcpriv;
654 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700655 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700656
Andiry Xu8e51adc2010-07-22 15:23:31 -0700657 /* Only giveback urb when this is the last td in urb */
658 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800659 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
660 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
661 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
662 if (xhci->quirks & XHCI_AMD_PLL_FIX)
663 usb_amd_quirk_pll_enable();
664 }
665 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700666 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700667
668 spin_unlock(&xhci->lock);
669 usb_hcd_giveback_urb(hcd, urb, status);
670 xhci_urb_free_priv(xhci, urb_priv);
671 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700672 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700673}
674
Sarah Sharpae636742009-04-29 19:02:31 -0700675/*
676 * When we get a command completion for a Stop Endpoint Command, we need to
677 * unlink any cancelled TDs from the ring. There are two ways to do that:
678 *
679 * 1. If the HW was in the middle of processing the TD that needs to be
680 * cancelled, then we must move the ring's dequeue pointer past the last TRB
681 * in the TD with a Set Dequeue Pointer Command.
682 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
683 * bit cleared) so that the HW will skip over them.
684 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300685static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700686 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700687{
Sarah Sharpae636742009-04-29 19:02:31 -0700688 unsigned int ep_index;
689 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700690 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700691 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700692 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700693 struct xhci_td *last_unlinked_td;
694
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700695 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700696
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300697 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Mathias Nyman9ea18332014-05-08 19:26:02 +0300698 if (!xhci->devs[slot_id])
Andiry Xube88fe42010-10-14 07:22:57 -0700699 xhci_warn(xhci, "Stop endpoint command "
700 "completion for disabled slot %u\n",
701 slot_id);
702 return;
703 }
704
Sarah Sharpae636742009-04-29 19:02:31 -0700705 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100706 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700707 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700708
Sarah Sharp678539c2009-10-27 10:55:52 -0700709 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700710 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700711 ep->stopped_td = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700712 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700713 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700714 }
Sarah Sharpae636742009-04-29 19:02:31 -0700715
716 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
717 * We have the xHCI lock, so nothing can modify this list until we drop
718 * it. We're also in the event handler, so we can't get re-interrupted
719 * if another Stop Endpoint command completes
720 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700721 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700722 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300723 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
724 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800725 (unsigned long long)xhci_trb_virt_to_dma(
726 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700727 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
728 if (!ep_ring) {
729 /* This shouldn't happen unless a driver is mucking
730 * with the stream ID after submission. This will
731 * leave the TD on the hardware ring, and the hardware
732 * will try to execute it, and may access a buffer
733 * that has already been freed. In the best case, the
734 * hardware will execute it, and the event handler will
735 * ignore the completion event for that TD, since it was
736 * removed from the td_list for that endpoint. In
737 * short, don't muck with the stream ID after
738 * submission.
739 */
740 xhci_warn(xhci, "WARN Cancelled URB %p "
741 "has invalid stream ID %u.\n",
742 cur_td->urb,
743 cur_td->urb->stream_id);
744 goto remove_finished_td;
745 }
Sarah Sharpae636742009-04-29 19:02:31 -0700746 /*
747 * If we stopped on the TD we need to cancel, then we have to
748 * move the xHC endpoint ring dequeue pointer past this TD.
749 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700750 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700751 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
752 cur_td->urb->stream_id,
753 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700754 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700755 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700756remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700757 /*
758 * The event handler won't see a completion for this TD anymore,
759 * so remove it from the endpoint ring's TD list. Keep it in
760 * the cancelled TD list for URB completion later.
761 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700762 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700763 }
764 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700765 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700766
767 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
768 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300769 struct xhci_command *command;
770 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
771 xhci_queue_new_dequeue_state(xhci, command,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700772 slot_id, ep_index,
773 ep->stopped_td->urb->stream_id,
774 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700775 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700776 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700777 /* Otherwise ring the doorbell(s) to restart queued transfers */
778 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700779 }
Florian Wolter526867c2013-08-14 10:33:16 +0200780
Julius Werner1f81b6d2014-04-25 19:20:13 +0300781 /* Clear stopped_td if endpoint is not halted */
782 if (!(ep->ep_state & EP_HALTED))
Florian Wolter526867c2013-08-14 10:33:16 +0200783 ep->stopped_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700784
785 /*
786 * Drop the lock and complete the URBs in the cancelled TD list.
787 * New TDs to be cancelled might be added to the end of the list before
788 * we can complete all the URBs for the TDs we already unlinked.
789 * So stop when we've completed the URB for the last TD we unlinked.
790 */
791 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700792 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700793 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700794 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700795
796 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700797 /* Doesn't matter what we pass for status, since the core will
798 * just overwrite it (because the URB has been unlinked).
799 */
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300800 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700801
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700802 /* Stop processing the cancelled list if the watchdog timer is
803 * running.
804 */
805 if (xhci->xhc_state & XHCI_STATE_DYING)
806 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700807 } while (cur_td != last_unlinked_td);
808
809 /* Return to the event handler with xhci->lock re-acquired */
810}
811
Sarah Sharp50e87252014-02-21 09:27:30 -0800812static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
813{
814 struct xhci_td *cur_td;
815
816 while (!list_empty(&ring->td_list)) {
817 cur_td = list_first_entry(&ring->td_list,
818 struct xhci_td, td_list);
819 list_del_init(&cur_td->td_list);
820 if (!list_empty(&cur_td->cancelled_td_list))
821 list_del_init(&cur_td->cancelled_td_list);
822 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
823 }
824}
825
826static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
827 int slot_id, int ep_index)
828{
829 struct xhci_td *cur_td;
830 struct xhci_virt_ep *ep;
831 struct xhci_ring *ring;
832
833 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -0800834 if ((ep->ep_state & EP_HAS_STREAMS) ||
835 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
836 int stream_id;
837
838 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
839 stream_id++) {
840 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
841 "Killing URBs for slot ID %u, ep index %u, stream %u",
842 slot_id, ep_index, stream_id + 1);
843 xhci_kill_ring_urbs(xhci,
844 ep->stream_info->stream_rings[stream_id]);
845 }
846 } else {
847 ring = ep->ring;
848 if (!ring)
849 return;
850 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
851 "Killing URBs for slot ID %u, ep index %u",
852 slot_id, ep_index);
853 xhci_kill_ring_urbs(xhci, ring);
854 }
Sarah Sharp50e87252014-02-21 09:27:30 -0800855 while (!list_empty(&ep->cancelled_td_list)) {
856 cur_td = list_first_entry(&ep->cancelled_td_list,
857 struct xhci_td, cancelled_td_list);
858 list_del_init(&cur_td->cancelled_td_list);
859 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
860 }
861}
862
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700863/* Watchdog timer function for when a stop endpoint command fails to complete.
864 * In this case, we assume the host controller is broken or dying or dead. The
865 * host may still be completing some other events, so we have to be careful to
866 * let the event ring handler and the URB dequeueing/enqueueing functions know
867 * through xhci->state.
868 *
869 * The timer may also fire if the host takes a very long time to respond to the
870 * command, and the stop endpoint command completion handler cannot delete the
871 * timer before the timer function is called. Another endpoint cancellation may
872 * sneak in before the timer function can grab the lock, and that may queue
873 * another stop endpoint command and add the timer back. So we cannot use a
874 * simple flag to say whether there is a pending stop endpoint command for a
875 * particular endpoint.
876 *
877 * Instead we use a combination of that flag and a counter for the number of
878 * pending stop endpoint commands. If the timer is the tail end of the last
879 * stop endpoint command, and the endpoint's command is still pending, we assume
880 * the host is dying.
881 */
882void xhci_stop_endpoint_command_watchdog(unsigned long arg)
883{
884 struct xhci_hcd *xhci;
885 struct xhci_virt_ep *ep;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700886 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400887 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700888
889 ep = (struct xhci_virt_ep *) arg;
890 xhci = ep->xhci;
891
Don Zickusf43d6232011-10-20 23:52:14 -0400892 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700893
894 ep->stop_cmds_pending--;
895 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300896 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
897 "Stop EP timer ran, but another timer marked "
898 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400899 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700900 return;
901 }
902 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300903 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
904 "Stop EP timer ran, but no command pending, "
905 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400906 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700907 return;
908 }
909
910 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
911 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
912 /* Oops, HC is dead or dying or at least not responding to the stop
913 * endpoint command.
914 */
915 xhci->xhc_state |= XHCI_STATE_DYING;
916 /* Disable interrupts from the host controller and start halting it */
917 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400918 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700919
920 ret = xhci_halt(xhci);
921
Don Zickusf43d6232011-10-20 23:52:14 -0400922 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700923 if (ret < 0) {
924 /* This is bad; the host is not responding to commands and it's
925 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800926 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700927 * disconnect all device drivers under this host. Those
928 * disconnect() methods will wait for all URBs to be unlinked,
929 * so we must complete them.
930 */
931 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
932 xhci_warn(xhci, "Completing active URBs anyway.\n");
933 /* We could turn all TDs on the rings to no-ops. This won't
934 * help if the host has cached part of the ring, and is slow if
935 * we want to preserve the cycle bit. Skip it and hope the host
936 * doesn't touch the memory.
937 */
938 }
939 for (i = 0; i < MAX_HC_SLOTS; i++) {
940 if (!xhci->devs[i])
941 continue;
Sarah Sharp50e87252014-02-21 09:27:30 -0800942 for (j = 0; j < 31; j++)
943 xhci_kill_endpoint_urbs(xhci, i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700944 }
Don Zickusf43d6232011-10-20 23:52:14 -0400945 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300946 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
947 "Calling usb_hc_died()");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800948 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300949 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
950 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700951}
952
Andiry Xub008df62012-03-05 17:49:34 +0800953
954static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
955 struct xhci_virt_device *dev,
956 struct xhci_ring *ep_ring,
957 unsigned int ep_index)
958{
959 union xhci_trb *dequeue_temp;
960 int num_trbs_free_temp;
961 bool revert = false;
962
963 num_trbs_free_temp = ep_ring->num_trbs_free;
964 dequeue_temp = ep_ring->dequeue;
965
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700966 /* If we get two back-to-back stalls, and the first stalled transfer
967 * ends just before a link TRB, the dequeue pointer will be left on
968 * the link TRB by the code in the while loop. So we have to update
969 * the dequeue pointer one segment further, or we'll jump off
970 * the segment into la-la-land.
971 */
972 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
973 ep_ring->deq_seg = ep_ring->deq_seg->next;
974 ep_ring->dequeue = ep_ring->deq_seg->trbs;
975 }
976
Andiry Xub008df62012-03-05 17:49:34 +0800977 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
978 /* We have more usable TRBs */
979 ep_ring->num_trbs_free++;
980 ep_ring->dequeue++;
981 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
982 ep_ring->dequeue)) {
983 if (ep_ring->dequeue ==
984 dev->eps[ep_index].queued_deq_ptr)
985 break;
986 ep_ring->deq_seg = ep_ring->deq_seg->next;
987 ep_ring->dequeue = ep_ring->deq_seg->trbs;
988 }
989 if (ep_ring->dequeue == dequeue_temp) {
990 revert = true;
991 break;
992 }
993 }
994
995 if (revert) {
996 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
997 ep_ring->num_trbs_free = num_trbs_free_temp;
998 }
999}
1000
Sarah Sharpae636742009-04-29 19:02:31 -07001001/*
1002 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1003 * we need to clear the set deq pending flag in the endpoint ring state, so that
1004 * the TD queueing code can ring the doorbell again. We also need to ring the
1005 * endpoint doorbell to restart the ring, but only if there aren't more
1006 * cancellations pending.
1007 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001008static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001009 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001010{
Sarah Sharpae636742009-04-29 19:02:31 -07001011 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001012 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001013 struct xhci_ring *ep_ring;
1014 struct xhci_virt_device *dev;
Hans de Goede9aad95e2013-10-04 00:29:49 +02001015 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -07001016 struct xhci_ep_ctx *ep_ctx;
1017 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001018
Matt Evans28ccd292011-03-29 13:40:46 +11001019 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1020 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001021 dev = xhci->devs[slot_id];
Hans de Goede9aad95e2013-10-04 00:29:49 +02001022 ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001023
1024 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1025 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001026 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001027 stream_id);
1028 /* XXX: Harmless??? */
1029 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1030 return;
1031 }
1032
John Yound115b042009-07-27 12:05:15 -07001033 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1034 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001035
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001036 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001037 unsigned int ep_state;
1038 unsigned int slot_state;
1039
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001040 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -07001041 case COMP_TRB_ERR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001042 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001043 break;
1044 case COMP_CTX_STATE:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001045 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001046 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001047 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001048 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001049 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001050 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1051 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001052 slot_state, ep_state);
1053 break;
1054 case COMP_EBADSLT:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001055 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1056 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001057 break;
1058 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001059 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1060 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001061 break;
1062 }
1063 /* OK what do we do now? The endpoint state is hosed, and we
1064 * should never get to this point if the synchronization between
1065 * queueing, and endpoint state are correct. This might happen
1066 * if the device gets disconnected after we've finished
1067 * cancelling URBs, which might not be an error...
1068 */
1069 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001070 u64 deq;
1071 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1072 if (ep->ep_state & EP_HAS_STREAMS) {
1073 struct xhci_stream_ctx *ctx =
1074 &ep->stream_info->stream_ctx_array[stream_id];
1075 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1076 } else {
1077 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1078 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001079 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001080 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1081 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1082 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001083 /* Update the ring's dequeue segment and dequeue pointer
1084 * to reflect the new position.
1085 */
Andiry Xub008df62012-03-05 17:49:34 +08001086 update_ring_for_set_deq_completion(xhci, dev,
1087 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001088 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001089 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001090 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001091 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001092 }
Sarah Sharpae636742009-04-29 19:02:31 -07001093 }
1094
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001095 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001096 dev->eps[ep_index].queued_deq_seg = NULL;
1097 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001098 /* Restart any rings with pending URBs */
1099 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001100}
1101
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001102static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001103 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001104{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001105 unsigned int ep_index;
1106
Matt Evans28ccd292011-03-29 13:40:46 +11001107 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001108 /* This command will only fail if the endpoint wasn't halted,
1109 * but we don't care.
1110 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001111 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001112 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001113
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001114 /* HW with the reset endpoint quirk needs to have a configure endpoint
1115 * command complete before the endpoint can be used. Queue that here
1116 * because the HW can't handle two commands being queued in a row.
1117 */
1118 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001119 struct xhci_command *command;
1120 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001121 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1122 "Queueing configure endpoint command");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001123 xhci_queue_configure_endpoint(xhci, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001124 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1125 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001126 xhci_ring_cmd_db(xhci);
1127 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001128 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001129 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001130 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001131 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001132}
Sarah Sharpae636742009-04-29 19:02:31 -07001133
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001134static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1135 u32 cmd_comp_code)
1136{
1137 if (cmd_comp_code == COMP_SUCCESS)
1138 xhci->slot_id = slot_id;
1139 else
1140 xhci->slot_id = 0;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001141}
1142
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001143static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1144{
1145 struct xhci_virt_device *virt_dev;
1146
1147 virt_dev = xhci->devs[slot_id];
1148 if (!virt_dev)
1149 return;
1150 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1151 /* Delete default control endpoint resources */
1152 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1153 xhci_free_virt_device(xhci, slot_id);
1154}
1155
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001156static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1157 struct xhci_event_cmd *event, u32 cmd_comp_code)
1158{
1159 struct xhci_virt_device *virt_dev;
1160 struct xhci_input_control_ctx *ctrl_ctx;
1161 unsigned int ep_index;
1162 unsigned int ep_state;
1163 u32 add_flags, drop_flags;
1164
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001165 /*
1166 * Configure endpoint commands can come from the USB core
1167 * configuration or alt setting changes, or because the HW
1168 * needed an extra configure endpoint command after a reset
1169 * endpoint command or streams were being configured.
1170 * If the command was for a halted endpoint, the xHCI driver
1171 * is not waiting on the configure endpoint command.
1172 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03001173 virt_dev = xhci->devs[slot_id];
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001174 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1175 if (!ctrl_ctx) {
1176 xhci_warn(xhci, "Could not get input context, bad type.\n");
1177 return;
1178 }
1179
1180 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1181 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1182 /* Input ctx add_flags are the endpoint index plus one */
1183 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1184
1185 /* A usb_set_interface() call directly after clearing a halted
1186 * condition may race on this quirky hardware. Not worth
1187 * worrying about, since this is prototype hardware. Not sure
1188 * if this will work for streams, but streams support was
1189 * untested on this prototype.
1190 */
1191 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1192 ep_index != (unsigned int) -1 &&
1193 add_flags - SLOT_FLAG == drop_flags) {
1194 ep_state = virt_dev->eps[ep_index].ep_state;
1195 if (!(ep_state & EP_HALTED))
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001196 return;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001197 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1198 "Completed config ep cmd - "
1199 "last ep index = %d, state = %d",
1200 ep_index, ep_state);
1201 /* Clear internal halted state and restart ring(s) */
1202 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1203 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1204 return;
1205 }
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001206 return;
1207}
1208
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001209static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1210 struct xhci_event_cmd *event)
1211{
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001212 xhci_dbg(xhci, "Completed reset device command.\n");
Mathias Nyman9ea18332014-05-08 19:26:02 +03001213 if (!xhci->devs[slot_id])
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001214 xhci_warn(xhci, "Reset device command completion "
1215 "for disabled slot %u\n", slot_id);
1216}
1217
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001218static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1219 struct xhci_event_cmd *event)
1220{
1221 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1222 xhci->error_bitmask |= 1 << 6;
1223 return;
1224 }
1225 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1226 "NEC firmware version %2x.%02x",
1227 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1228 NEC_FW_MINOR(le32_to_cpu(event->status)));
1229}
1230
Mathias Nyman9ea18332014-05-08 19:26:02 +03001231static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001232{
1233 list_del(&cmd->cmd_list);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001234
1235 if (cmd->completion) {
1236 cmd->status = status;
1237 complete(cmd->completion);
1238 } else {
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001239 kfree(cmd);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001240 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001241}
1242
1243void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1244{
1245 struct xhci_command *cur_cmd, *tmp_cmd;
1246 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
Mathias Nyman9ea18332014-05-08 19:26:02 +03001247 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001248}
1249
Mathias Nymanc311e392014-05-08 19:26:03 +03001250/*
1251 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1252 * If there are other commands waiting then restart the ring and kick the timer.
1253 * This must be called with command ring stopped and xhci->lock held.
1254 */
1255static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1256 struct xhci_command *cur_cmd)
1257{
1258 struct xhci_command *i_cmd, *tmp_cmd;
1259 u32 cycle_state;
1260
1261 /* Turn all aborted commands in list to no-ops, then restart */
1262 list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1263 cmd_list) {
1264
1265 if (i_cmd->status != COMP_CMD_ABORT)
1266 continue;
1267
1268 i_cmd->status = COMP_CMD_STOP;
1269
1270 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1271 i_cmd->command_trb);
1272 /* get cycle state from the original cmd trb */
1273 cycle_state = le32_to_cpu(
1274 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1275 /* modify the command trb to no-op command */
1276 i_cmd->command_trb->generic.field[0] = 0;
1277 i_cmd->command_trb->generic.field[1] = 0;
1278 i_cmd->command_trb->generic.field[2] = 0;
1279 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1280 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1281
1282 /*
1283 * caller waiting for completion is called when command
1284 * completion event is received for these no-op commands
1285 */
1286 }
1287
1288 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1289
1290 /* ring command ring doorbell to restart the command ring */
1291 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1292 !(xhci->xhc_state & XHCI_STATE_DYING)) {
1293 xhci->current_cmd = cur_cmd;
1294 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1295 xhci_ring_cmd_db(xhci);
1296 }
1297 return;
1298}
1299
1300
1301void xhci_handle_command_timeout(unsigned long data)
1302{
1303 struct xhci_hcd *xhci;
1304 int ret;
1305 unsigned long flags;
1306 u64 hw_ring_state;
1307 struct xhci_command *cur_cmd = NULL;
1308 xhci = (struct xhci_hcd *) data;
1309
1310 /* mark this command to be cancelled */
1311 spin_lock_irqsave(&xhci->lock, flags);
1312 if (xhci->current_cmd) {
1313 cur_cmd = xhci->current_cmd;
1314 cur_cmd->status = COMP_CMD_ABORT;
1315 }
1316
1317
1318 /* Make sure command ring is running before aborting it */
1319 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1320 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1321 (hw_ring_state & CMD_RING_RUNNING)) {
1322
1323 spin_unlock_irqrestore(&xhci->lock, flags);
1324 xhci_dbg(xhci, "Command timeout\n");
1325 ret = xhci_abort_cmd_ring(xhci);
1326 if (unlikely(ret == -ESHUTDOWN)) {
1327 xhci_err(xhci, "Abort command ring failed\n");
1328 xhci_cleanup_command_queue(xhci);
1329 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1330 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1331 }
1332 return;
1333 }
1334 /* command timeout on stopped ring, ring can't be aborted */
1335 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1336 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1337 spin_unlock_irqrestore(&xhci->lock, flags);
1338 return;
1339}
1340
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001341static void handle_cmd_completion(struct xhci_hcd *xhci,
1342 struct xhci_event_cmd *event)
1343{
Matt Evans28ccd292011-03-29 13:40:46 +11001344 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001345 u64 cmd_dma;
1346 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001347 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001348 union xhci_trb *cmd_trb;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001349 struct xhci_command *cmd;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001350 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001351
Matt Evans28ccd292011-03-29 13:40:46 +11001352 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001353 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001354 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001355 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001356 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1357 if (cmd_dequeue_dma == 0) {
1358 xhci->error_bitmask |= 1 << 4;
1359 return;
1360 }
1361 /* Does the DMA address match our internal dequeue pointer address? */
1362 if (cmd_dma != (u64) cmd_dequeue_dma) {
1363 xhci->error_bitmask |= 1 << 5;
1364 return;
1365 }
Elric Fub63f4052012-06-27 16:55:43 +08001366
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001367 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1368
1369 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1370 xhci_err(xhci,
1371 "Command completion event does not match command\n");
1372 return;
1373 }
Mathias Nymanc311e392014-05-08 19:26:03 +03001374
1375 del_timer(&xhci->cmd_timer);
1376
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001377 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001378
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001379 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
Mathias Nymanc311e392014-05-08 19:26:03 +03001380
1381 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1382 if (cmd_comp_code == COMP_CMD_STOP) {
1383 xhci_handle_stopped_cmd_ring(xhci, cmd);
1384 return;
1385 }
1386 /*
1387 * Host aborted the command ring, check if the current command was
1388 * supposed to be aborted, otherwise continue normally.
1389 * The command ring is stopped now, but the xHC will issue a Command
1390 * Ring Stopped event which will cause us to restart it.
1391 */
1392 if (cmd_comp_code == COMP_CMD_ABORT) {
1393 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1394 if (cmd->status == COMP_CMD_ABORT)
1395 goto event_handled;
Elric Fub63f4052012-06-27 16:55:43 +08001396 }
1397
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001398 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1399 switch (cmd_type) {
1400 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001401 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001402 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001403 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001404 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001405 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001406 case TRB_CONFIG_EP:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001407 if (!cmd->completion)
1408 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1409 cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001410 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001411 case TRB_EVAL_CONTEXT:
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001412 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001413 case TRB_ADDR_DEV:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001414 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001415 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001416 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1417 le32_to_cpu(cmd_trb->generic.field[3])));
1418 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001419 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001420 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001421 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1422 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001423 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001424 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001425 case TRB_CMD_NOOP:
Mathias Nymanc311e392014-05-08 19:26:03 +03001426 /* Is this an aborted command turned to NO-OP? */
1427 if (cmd->status == COMP_CMD_STOP)
1428 cmd_comp_code = COMP_CMD_STOP;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001429 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001430 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001431 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1432 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001433 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001434 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001435 case TRB_RESET_DEV:
Mathias Nyman6fcfb0d2014-06-24 17:14:40 +03001436 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1437 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1438 */
1439 slot_id = TRB_TO_SLOT_ID(
1440 le32_to_cpu(cmd_trb->generic.field[3]));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001441 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001442 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001443 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001444 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001445 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001446 default:
1447 /* Skip over unknown commands on the event ring */
1448 xhci->error_bitmask |= 1 << 6;
1449 break;
1450 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001451
Mathias Nymanc311e392014-05-08 19:26:03 +03001452 /* restart timer if this wasn't the last command */
1453 if (cmd->cmd_list.next != &xhci->cmd_list) {
1454 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1455 struct xhci_command, cmd_list);
1456 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1457 }
1458
1459event_handled:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001460 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001461
Andiry Xu3b72fca2012-03-05 17:49:32 +08001462 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001463}
1464
Sarah Sharp02386342010-05-24 13:25:28 -07001465static void handle_vendor_event(struct xhci_hcd *xhci,
1466 union xhci_trb *event)
1467{
1468 u32 trb_type;
1469
Matt Evans28ccd292011-03-29 13:40:46 +11001470 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001471 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1472 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1473 handle_cmd_completion(xhci, &event->event_cmd);
1474}
1475
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001476/* @port_id: the one-based port ID from the hardware (indexed from array of all
1477 * port registers -- USB 3.0 and USB 2.0).
1478 *
1479 * Returns a zero-based port number, which is suitable for indexing into each of
1480 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001481 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001482 */
1483static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1484 struct xhci_hcd *xhci, u32 port_id)
1485{
1486 unsigned int i;
1487 unsigned int num_similar_speed_ports = 0;
1488
1489 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1490 * and usb2_ports are 0-based indexes. Count the number of similar
1491 * speed ports, up to 1 port before this port.
1492 */
1493 for (i = 0; i < (port_id - 1); i++) {
1494 u8 port_speed = xhci->port_array[i];
1495
1496 /*
1497 * Skip ports that don't have known speeds, or have duplicate
1498 * Extended Capabilities port speed entries.
1499 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001500 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001501 continue;
1502
1503 /*
1504 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1505 * 1.1 ports are under the USB 2.0 hub. If the port speed
1506 * matches the device speed, it's a similar speed port.
1507 */
1508 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1509 num_similar_speed_ports++;
1510 }
1511 return num_similar_speed_ports;
1512}
1513
Sarah Sharp623bef92011-11-11 14:57:33 -08001514static void handle_device_notification(struct xhci_hcd *xhci,
1515 union xhci_trb *event)
1516{
1517 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001518 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001519
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001520 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001521 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001522 xhci_warn(xhci, "Device Notification event for "
1523 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001524 return;
1525 }
1526
1527 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1528 slot_id);
1529 udev = xhci->devs[slot_id]->udev;
1530 if (udev && udev->parent)
1531 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001532}
1533
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001534static void handle_port_status(struct xhci_hcd *xhci,
1535 union xhci_trb *event)
1536{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001537 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001538 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001539 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001540 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001541 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001542 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001543 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001544 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001545 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001546 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001547
1548 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001549 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001550 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1551 xhci->error_bitmask |= 1 << 8;
1552 }
Matt Evans28ccd292011-03-29 13:40:46 +11001553 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001554 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1555
Sarah Sharp518e8482010-12-15 11:56:29 -08001556 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1557 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001558 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001559 inc_deq(xhci, xhci->event_ring);
1560 return;
Andiry Xu56192532010-10-14 07:23:00 -07001561 }
1562
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001563 /* Figure out which usb_hcd this port is attached to:
1564 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1565 */
1566 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001567
1568 /* Find the right roothub. */
1569 hcd = xhci_to_hcd(xhci);
1570 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1571 hcd = xhci->shared_hcd;
1572
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001573 if (major_revision == 0) {
1574 xhci_warn(xhci, "Event for port %u not in "
1575 "Extended Capabilities, ignoring.\n",
1576 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001577 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001578 goto cleanup;
1579 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001580 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001581 xhci_warn(xhci, "Event for port %u duplicated in"
1582 "Extended Capabilities, ignoring.\n",
1583 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001584 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001585 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001586 }
1587
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001588 /*
1589 * Hardware port IDs reported by a Port Status Change Event include USB
1590 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1591 * resume event, but we first need to translate the hardware port ID
1592 * into the index into the ports on the correct split roothub, and the
1593 * correct bus_state structure.
1594 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001595 bus_state = &xhci->bus_state[hcd_index(hcd)];
1596 if (hcd->speed == HCD_USB3)
1597 port_array = xhci->usb3_ports;
1598 else
1599 port_array = xhci->usb2_ports;
1600 /* Find the faked port hub number */
1601 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1602 port_id);
1603
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001604 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001605 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001606 xhci_dbg(xhci, "resume root hub\n");
1607 usb_hcd_resume_root_hub(hcd);
1608 }
1609
1610 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1611 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1612
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001613 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001614 if (!(temp1 & CMD_RUN)) {
1615 xhci_warn(xhci, "xHC is not running.\n");
1616 goto cleanup;
1617 }
1618
1619 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001620 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001621 /* Set a flag to say the port signaled remote wakeup,
1622 * so we can tell the difference between the end of
1623 * device and host initiated resume.
1624 */
1625 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001626 xhci_test_and_clear_bit(xhci, port_array,
1627 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001628 xhci_set_link_state(xhci, port_array, faked_port_index,
1629 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001630 /* Need to wait until the next link state change
1631 * indicates the device is actually in U0.
1632 */
1633 bogus_port_status = true;
1634 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001635 } else {
1636 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001637 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001638 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001639 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001640 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001641 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001642 /* Do the rest in GetPortStatus */
1643 }
1644 }
1645
Sarah Sharpd93814c2012-01-24 16:39:02 -08001646 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1647 DEV_SUPERSPEED(temp)) {
1648 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001649 /* We've just brought the device into U0 through either the
1650 * Resume state after a device remote wakeup, or through the
1651 * U3Exit state after a host-initiated resume. If it's a device
1652 * initiated remote wake, don't pass up the link state change,
1653 * so the roothub behavior is consistent with external
1654 * USB 3.0 hub behavior.
1655 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001656 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1657 faked_port_index + 1);
1658 if (slot_id && xhci->devs[slot_id])
1659 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001660 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001661 bus_state->port_remote_wakeup &=
1662 ~(1 << faked_port_index);
1663 xhci_test_and_clear_bit(xhci, port_array,
1664 faked_port_index, PORT_PLC);
1665 usb_wakeup_notification(hcd->self.root_hub,
1666 faked_port_index + 1);
1667 bogus_port_status = true;
1668 goto cleanup;
1669 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001670 }
1671
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001672 /*
1673 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1674 * RExit to a disconnect state). If so, let the the driver know it's
1675 * out of the RExit state.
1676 */
1677 if (!DEV_SUPERSPEED(temp) &&
1678 test_and_clear_bit(faked_port_index,
1679 &bus_state->rexit_ports)) {
1680 complete(&bus_state->rexit_done[faked_port_index]);
1681 bogus_port_status = true;
1682 goto cleanup;
1683 }
1684
Andiry Xu6fd45622011-09-23 14:19:50 -07001685 if (hcd->speed != HCD_USB3)
1686 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1687 PORT_PLC);
1688
Andiry Xu56192532010-10-14 07:23:00 -07001689cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001690 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001691 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001692
Sarah Sharp386139d2011-03-24 08:02:58 -07001693 /* Don't make the USB core poll the roothub if we got a bad port status
1694 * change event. Besides, at that point we can't tell which roothub
1695 * (USB 2.0 or USB 3.0) to kick.
1696 */
1697 if (bogus_port_status)
1698 return;
1699
Sarah Sharpc52804a2012-11-27 12:30:23 -08001700 /*
1701 * xHCI port-status-change events occur when the "or" of all the
1702 * status-change bits in the portsc register changes from 0 to 1.
1703 * New status changes won't cause an event if any other change
1704 * bits are still set. When an event occurs, switch over to
1705 * polling to avoid losing status changes.
1706 */
1707 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1708 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001709 spin_unlock(&xhci->lock);
1710 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001711 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001712 spin_lock(&xhci->lock);
1713}
1714
1715/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001716 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1717 * at end_trb, which may be in another segment. If the suspect DMA address is a
1718 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1719 * returns 0.
1720 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001721struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001722 union xhci_trb *start_trb,
1723 union xhci_trb *end_trb,
1724 dma_addr_t suspect_dma)
1725{
1726 dma_addr_t start_dma;
1727 dma_addr_t end_seg_dma;
1728 dma_addr_t end_trb_dma;
1729 struct xhci_segment *cur_seg;
1730
Sarah Sharp23e3be12009-04-29 19:05:20 -07001731 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001732 cur_seg = start_seg;
1733
1734 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001735 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001736 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001737 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001738 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001739 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001740 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001741 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001742
1743 if (end_trb_dma > 0) {
1744 /* The end TRB is in this segment, so suspect should be here */
1745 if (start_dma <= end_trb_dma) {
1746 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1747 return cur_seg;
1748 } else {
1749 /* Case for one segment with
1750 * a TD wrapped around to the top
1751 */
1752 if ((suspect_dma >= start_dma &&
1753 suspect_dma <= end_seg_dma) ||
1754 (suspect_dma >= cur_seg->dma &&
1755 suspect_dma <= end_trb_dma))
1756 return cur_seg;
1757 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001758 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001759 } else {
1760 /* Might still be somewhere in this segment */
1761 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1762 return cur_seg;
1763 }
1764 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001765 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001766 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001767
Randy Dunlap326b4812010-04-19 08:53:50 -07001768 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001769}
1770
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001771static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1772 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001773 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001774 struct xhci_td *td, union xhci_trb *event_trb)
1775{
1776 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001777 struct xhci_command *command;
1778 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1779 if (!command)
1780 return;
1781
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001782 ep->ep_state |= EP_HALTED;
1783 ep->stopped_td = td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001784 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001785
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001786 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001787 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001788
1789 ep->stopped_td = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001790 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001791
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001792 xhci_ring_cmd_db(xhci);
1793}
1794
1795/* Check if an error has halted the endpoint ring. The class driver will
1796 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1797 * However, a babble and other errors also halt the endpoint ring, and the class
1798 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1799 * Ring Dequeue Pointer command manually.
1800 */
1801static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1802 struct xhci_ep_ctx *ep_ctx,
1803 unsigned int trb_comp_code)
1804{
1805 /* TRB completion codes that may require a manual halt cleanup */
1806 if (trb_comp_code == COMP_TX_ERR ||
1807 trb_comp_code == COMP_BABBLE ||
1808 trb_comp_code == COMP_SPLIT_ERR)
1809 /* The 0.96 spec says a babbling control endpoint
1810 * is not halted. The 0.96 spec says it is. Some HW
1811 * claims to be 0.95 compliant, but it halts the control
1812 * endpoint anyway. Check if a babble halted the
1813 * endpoint.
1814 */
Matt Evansf5960b62011-06-01 10:22:55 +10001815 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1816 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001817 return 1;
1818
1819 return 0;
1820}
1821
Sarah Sharpb45b5062009-12-09 15:59:06 -08001822int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1823{
1824 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1825 /* Vendor defined "informational" completion code,
1826 * treat as not-an-error.
1827 */
1828 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1829 trb_comp_code);
1830 xhci_dbg(xhci, "Treating code as success.\n");
1831 return 1;
1832 }
1833 return 0;
1834}
1835
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001836/*
Andiry Xu4422da62010-07-22 15:22:55 -07001837 * Finish the td processing, remove the td from td list;
1838 * Return 1 if the urb can be given back.
1839 */
1840static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1841 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1842 struct xhci_virt_ep *ep, int *status, bool skip)
1843{
1844 struct xhci_virt_device *xdev;
1845 struct xhci_ring *ep_ring;
1846 unsigned int slot_id;
1847 int ep_index;
1848 struct urb *urb = NULL;
1849 struct xhci_ep_ctx *ep_ctx;
1850 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001851 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001852 u32 trb_comp_code;
1853
Matt Evans28ccd292011-03-29 13:40:46 +11001854 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001855 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001856 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1857 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001858 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001859 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001860
1861 if (skip)
1862 goto td_cleanup;
1863
1864 if (trb_comp_code == COMP_STOP_INVAL ||
1865 trb_comp_code == COMP_STOP) {
1866 /* The Endpoint Stop Command completion will take care of any
1867 * stopped TDs. A stopped TD may be restarted, so don't update
1868 * the ring dequeue pointer or take this TD off any lists yet.
1869 */
1870 ep->stopped_td = td;
Andiry Xu4422da62010-07-22 15:22:55 -07001871 return 0;
1872 } else {
1873 if (trb_comp_code == COMP_STALL) {
1874 /* The transfer is completed from the driver's
1875 * perspective, but we need to issue a set dequeue
1876 * command for this stalled endpoint to move the dequeue
1877 * pointer past the TD. We can't do that here because
1878 * the halt condition must be cleared first. Let the
1879 * USB class driver clear the stall later.
1880 */
1881 ep->stopped_td = td;
Andiry Xu4422da62010-07-22 15:22:55 -07001882 ep->stopped_stream = ep_ring->stream_id;
1883 } else if (xhci_requires_manual_halt_cleanup(xhci,
1884 ep_ctx, trb_comp_code)) {
1885 /* Other types of errors halt the endpoint, but the
1886 * class driver doesn't call usb_reset_endpoint() unless
1887 * the error is -EPIPE. Clear the halted status in the
1888 * xHCI hardware manually.
1889 */
1890 xhci_cleanup_halted_endpoint(xhci,
1891 slot_id, ep_index, ep_ring->stream_id,
1892 td, event_trb);
1893 } else {
1894 /* Update ring dequeue pointer */
1895 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001896 inc_deq(xhci, ep_ring);
1897 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001898 }
1899
1900td_cleanup:
1901 /* Clean up the endpoint's TD list */
1902 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001903 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001904
1905 /* Do one last check of the actual transfer length.
1906 * If the host controller said we transferred more data than
1907 * the buffer length, urb->actual_length will be a very big
1908 * number (since it's unsigned). Play it safe and say we didn't
1909 * transfer anything.
1910 */
1911 if (urb->actual_length > urb->transfer_buffer_length) {
1912 xhci_warn(xhci, "URB transfer length is wrong, "
1913 "xHC issue? req. len = %u, "
1914 "act. len = %u\n",
1915 urb->transfer_buffer_length,
1916 urb->actual_length);
1917 urb->actual_length = 0;
1918 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1919 *status = -EREMOTEIO;
1920 else
1921 *status = 0;
1922 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001923 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001924 /* Was this TD slated to be cancelled but completed anyway? */
1925 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001926 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001927
Andiry Xu8e51adc2010-07-22 15:23:31 -07001928 urb_priv->td_cnt++;
1929 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001930 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001931 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001932 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1933 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1934 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1935 == 0) {
1936 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1937 usb_amd_quirk_pll_enable();
1938 }
1939 }
1940 }
Andiry Xu4422da62010-07-22 15:22:55 -07001941 }
1942
1943 return ret;
1944}
1945
1946/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001947 * Process control tds, update urb status and actual_length.
1948 */
1949static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1950 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1951 struct xhci_virt_ep *ep, int *status)
1952{
1953 struct xhci_virt_device *xdev;
1954 struct xhci_ring *ep_ring;
1955 unsigned int slot_id;
1956 int ep_index;
1957 struct xhci_ep_ctx *ep_ctx;
1958 u32 trb_comp_code;
1959
Matt Evans28ccd292011-03-29 13:40:46 +11001960 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001961 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001962 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1963 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001964 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001965 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001966
Andiry Xu8af56be2010-07-22 15:23:03 -07001967 switch (trb_comp_code) {
1968 case COMP_SUCCESS:
1969 if (event_trb == ep_ring->dequeue) {
1970 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1971 "without IOC set??\n");
1972 *status = -ESHUTDOWN;
1973 } else if (event_trb != td->last_trb) {
1974 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1975 "without IOC set??\n");
1976 *status = -ESHUTDOWN;
1977 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001978 *status = 0;
1979 }
1980 break;
1981 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001982 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1983 *status = -EREMOTEIO;
1984 else
1985 *status = 0;
1986 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001987 case COMP_STOP_INVAL:
1988 case COMP_STOP:
1989 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001990 default:
1991 if (!xhci_requires_manual_halt_cleanup(xhci,
1992 ep_ctx, trb_comp_code))
1993 break;
1994 xhci_dbg(xhci, "TRB error code %u, "
1995 "halted endpoint index = %u\n",
1996 trb_comp_code, ep_index);
1997 /* else fall through */
1998 case COMP_STALL:
1999 /* Did we transfer part of the data (middle) phase? */
2000 if (event_trb != ep_ring->dequeue &&
2001 event_trb != td->last_trb)
2002 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302003 td->urb->transfer_buffer_length -
2004 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002005 else
2006 td->urb->actual_length = 0;
2007
2008 xhci_cleanup_halted_endpoint(xhci,
2009 slot_id, ep_index, 0, td, event_trb);
2010 return finish_td(xhci, td, event_trb, event, ep, status, true);
2011 }
2012 /*
2013 * Did we transfer any data, despite the errors that might have
2014 * happened? I.e. did we get past the setup stage?
2015 */
2016 if (event_trb != ep_ring->dequeue) {
2017 /* The event was for the status stage */
2018 if (event_trb == td->last_trb) {
2019 if (td->urb->actual_length != 0) {
2020 /* Don't overwrite a previously set error code
2021 */
2022 if ((*status == -EINPROGRESS || *status == 0) &&
2023 (td->urb->transfer_flags
2024 & URB_SHORT_NOT_OK))
2025 /* Did we already see a short data
2026 * stage? */
2027 *status = -EREMOTEIO;
2028 } else {
2029 td->urb->actual_length =
2030 td->urb->transfer_buffer_length;
2031 }
2032 } else {
2033 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002034 td->urb->actual_length =
2035 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302036 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002037 xhci_dbg(xhci, "Waiting for status "
2038 "stage event\n");
2039 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002040 }
2041 }
2042
2043 return finish_td(xhci, td, event_trb, event, ep, status, false);
2044}
2045
2046/*
Andiry Xu04e51902010-07-22 15:23:39 -07002047 * Process isochronous tds, update urb packet status and actual_length.
2048 */
2049static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2050 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2051 struct xhci_virt_ep *ep, int *status)
2052{
2053 struct xhci_ring *ep_ring;
2054 struct urb_priv *urb_priv;
2055 int idx;
2056 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002057 union xhci_trb *cur_trb;
2058 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002059 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002060 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002061 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002062
Matt Evans28ccd292011-03-29 13:40:46 +11002063 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2064 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002065 urb_priv = td->urb->hcpriv;
2066 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002067 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002068
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002069 /* handle completion code */
2070 switch (trb_comp_code) {
2071 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302072 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002073 frame->status = 0;
2074 break;
2075 }
2076 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2077 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002078 case COMP_SHORT_TX:
2079 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2080 -EREMOTEIO : 0;
2081 break;
2082 case COMP_BW_OVER:
2083 frame->status = -ECOMM;
2084 skip_td = true;
2085 break;
2086 case COMP_BUFF_OVER:
2087 case COMP_BABBLE:
2088 frame->status = -EOVERFLOW;
2089 skip_td = true;
2090 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002091 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002092 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002093 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002094 frame->status = -EPROTO;
2095 skip_td = true;
2096 break;
2097 case COMP_STOP:
2098 case COMP_STOP_INVAL:
2099 break;
2100 default:
2101 frame->status = -1;
2102 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002103 }
2104
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002105 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2106 frame->actual_length = frame->length;
2107 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002108 } else {
2109 for (cur_trb = ep_ring->dequeue,
2110 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2111 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002112 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2113 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002114 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002115 }
Matt Evans28ccd292011-03-29 13:40:46 +11002116 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302117 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002118
2119 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002120 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002121 td->urb->actual_length += len;
2122 }
2123 }
2124
Andiry Xu04e51902010-07-22 15:23:39 -07002125 return finish_td(xhci, td, event_trb, event, ep, status, false);
2126}
2127
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002128static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2129 struct xhci_transfer_event *event,
2130 struct xhci_virt_ep *ep, int *status)
2131{
2132 struct xhci_ring *ep_ring;
2133 struct urb_priv *urb_priv;
2134 struct usb_iso_packet_descriptor *frame;
2135 int idx;
2136
Matt Evansf6975312011-06-01 13:01:01 +10002137 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002138 urb_priv = td->urb->hcpriv;
2139 idx = urb_priv->td_cnt;
2140 frame = &td->urb->iso_frame_desc[idx];
2141
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002142 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002143 frame->status = -EXDEV;
2144
2145 /* calc actual length */
2146 frame->actual_length = 0;
2147
2148 /* Update ring dequeue pointer */
2149 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002150 inc_deq(xhci, ep_ring);
2151 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002152
2153 return finish_td(xhci, td, NULL, event, ep, status, true);
2154}
2155
Andiry Xu04e51902010-07-22 15:23:39 -07002156/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002157 * Process bulk and interrupt tds, update urb status and actual_length.
2158 */
2159static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2160 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2161 struct xhci_virt_ep *ep, int *status)
2162{
2163 struct xhci_ring *ep_ring;
2164 union xhci_trb *cur_trb;
2165 struct xhci_segment *cur_seg;
2166 u32 trb_comp_code;
2167
Matt Evans28ccd292011-03-29 13:40:46 +11002168 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2169 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002170
2171 switch (trb_comp_code) {
2172 case COMP_SUCCESS:
2173 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002174 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302175 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002176 xhci_warn(xhci, "WARN Successful completion "
2177 "on short TX\n");
2178 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2179 *status = -EREMOTEIO;
2180 else
2181 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002182 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2183 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002184 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002185 *status = 0;
2186 }
2187 break;
2188 case COMP_SHORT_TX:
2189 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2190 *status = -EREMOTEIO;
2191 else
2192 *status = 0;
2193 break;
2194 default:
2195 /* Others already handled above */
2196 break;
2197 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002198 if (trb_comp_code == COMP_SHORT_TX)
2199 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2200 "%d bytes untransferred\n",
2201 td->urb->ep->desc.bEndpointAddress,
2202 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302203 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002204 /* Fast path - was this the last TRB in the TD for this URB? */
2205 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302206 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002207 td->urb->actual_length =
2208 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302209 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002210 if (td->urb->transfer_buffer_length <
2211 td->urb->actual_length) {
2212 xhci_warn(xhci, "HC gave bad length "
2213 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302214 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002215 td->urb->actual_length = 0;
2216 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2217 *status = -EREMOTEIO;
2218 else
2219 *status = 0;
2220 }
2221 /* Don't overwrite a previously set error code */
2222 if (*status == -EINPROGRESS) {
2223 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2224 *status = -EREMOTEIO;
2225 else
2226 *status = 0;
2227 }
2228 } else {
2229 td->urb->actual_length =
2230 td->urb->transfer_buffer_length;
2231 /* Ignore a short packet completion if the
2232 * untransferred length was zero.
2233 */
2234 if (*status == -EREMOTEIO)
2235 *status = 0;
2236 }
2237 } else {
2238 /* Slow path - walk the list, starting from the dequeue
2239 * pointer, to get the actual length transferred.
2240 */
2241 td->urb->actual_length = 0;
2242 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2243 cur_trb != event_trb;
2244 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002245 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2246 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002247 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002248 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002249 }
2250 /* If the ring didn't stop on a Link or No-op TRB, add
2251 * in the actual bytes transferred from the Normal TRB
2252 */
2253 if (trb_comp_code != COMP_STOP_INVAL)
2254 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002255 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302256 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002257 }
2258
2259 return finish_td(xhci, td, event_trb, event, ep, status, false);
2260}
2261
2262/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002263 * If this function returns an error condition, it means it got a Transfer
2264 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2265 * At this point, the host controller is probably hosed and should be reset.
2266 */
2267static int handle_tx_event(struct xhci_hcd *xhci,
2268 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002269 __releases(&xhci->lock)
2270 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002271{
2272 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002273 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002274 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002275 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002276 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002277 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002278 dma_addr_t event_dma;
2279 struct xhci_segment *event_seg;
2280 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002281 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002282 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002283 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002284 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002285 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002286 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002287 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002288 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002289
Matt Evans28ccd292011-03-29 13:40:46 +11002290 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002291 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002292 if (!xdev) {
2293 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002294 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002295 (unsigned long long) xhci_trb_virt_to_dma(
2296 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002297 xhci->event_ring->dequeue),
2298 lower_32_bits(le64_to_cpu(event->buffer)),
2299 upper_32_bits(le64_to_cpu(event->buffer)),
2300 le32_to_cpu(event->transfer_len),
2301 le32_to_cpu(event->flags));
2302 xhci_dbg(xhci, "Event ring:\n");
2303 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002304 return -ENODEV;
2305 }
2306
2307 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002308 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002309 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002310 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002311 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002312 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002313 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2314 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002315 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2316 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002317 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002318 (unsigned long long) xhci_trb_virt_to_dma(
2319 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002320 xhci->event_ring->dequeue),
2321 lower_32_bits(le64_to_cpu(event->buffer)),
2322 upper_32_bits(le64_to_cpu(event->buffer)),
2323 le32_to_cpu(event->transfer_len),
2324 le32_to_cpu(event->flags));
2325 xhci_dbg(xhci, "Event ring:\n");
2326 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002327 return -ENODEV;
2328 }
2329
Andiry Xuc2d7b492011-09-19 16:05:12 -07002330 /* Count current td numbers if ep->skip is set */
2331 if (ep->skip) {
2332 list_for_each(tmp, &ep_ring->td_list)
2333 td_num++;
2334 }
2335
Matt Evans28ccd292011-03-29 13:40:46 +11002336 event_dma = le64_to_cpu(event->buffer);
2337 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002338 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002339 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002340 /* Skip codes that require special handling depending on
2341 * transfer type
2342 */
2343 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302344 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002345 break;
2346 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2347 trb_comp_code = COMP_SHORT_TX;
2348 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002349 xhci_warn_ratelimited(xhci,
2350 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002351 case COMP_SHORT_TX:
2352 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002353 case COMP_STOP:
2354 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2355 break;
2356 case COMP_STOP_INVAL:
2357 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2358 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002359 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002360 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002361 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002362 status = -EPIPE;
2363 break;
2364 case COMP_TRB_ERR:
2365 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2366 status = -EILSEQ;
2367 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002368 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002369 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002370 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002371 status = -EPROTO;
2372 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002373 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002374 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002375 status = -EOVERFLOW;
2376 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002377 case COMP_DB_ERR:
2378 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2379 status = -ENOSR;
2380 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002381 case COMP_BW_OVER:
2382 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2383 break;
2384 case COMP_BUFF_OVER:
2385 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2386 break;
2387 case COMP_UNDERRUN:
2388 /*
2389 * When the Isoch ring is empty, the xHC will generate
2390 * a Ring Overrun Event for IN Isoch endpoint or Ring
2391 * Underrun Event for OUT Isoch endpoint.
2392 */
2393 xhci_dbg(xhci, "underrun event on endpoint\n");
2394 if (!list_empty(&ep_ring->td_list))
2395 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2396 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002397 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2398 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002399 goto cleanup;
2400 case COMP_OVERRUN:
2401 xhci_dbg(xhci, "overrun event on endpoint\n");
2402 if (!list_empty(&ep_ring->td_list))
2403 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2404 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002405 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2406 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002407 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002408 case COMP_DEV_ERR:
2409 xhci_warn(xhci, "WARN: detect an incompatible device");
2410 status = -EPROTO;
2411 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002412 case COMP_MISSED_INT:
2413 /*
2414 * When encounter missed service error, one or more isoc tds
2415 * may be missed by xHC.
2416 * Set skip flag of the ep_ring; Complete the missed tds as
2417 * short transfer when process the ep_ring next time.
2418 */
2419 ep->skip = true;
2420 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2421 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002422 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002423 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002424 status = 0;
2425 break;
2426 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002427 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2428 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002429 goto cleanup;
2430 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002431
Andiry Xud18240d2010-07-22 15:23:25 -07002432 do {
2433 /* This TRB should be in the TD at the head of this ring's
2434 * TD list.
2435 */
2436 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002437 /*
2438 * A stopped endpoint may generate an extra completion
2439 * event if the device was suspended. Don't print
2440 * warnings.
2441 */
2442 if (!(trb_comp_code == COMP_STOP ||
2443 trb_comp_code == COMP_STOP_INVAL)) {
2444 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2445 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2446 ep_index);
2447 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2448 (le32_to_cpu(event->flags) &
2449 TRB_TYPE_BITMASK)>>10);
2450 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2451 }
Andiry Xud18240d2010-07-22 15:23:25 -07002452 if (ep->skip) {
2453 ep->skip = false;
2454 xhci_dbg(xhci, "td_list is empty while skip "
2455 "flag set. Clear skip flag.\n");
2456 }
2457 ret = 0;
2458 goto cleanup;
2459 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002460
Andiry Xuc2d7b492011-09-19 16:05:12 -07002461 /* We've skipped all the TDs on the ep ring when ep->skip set */
2462 if (ep->skip && td_num == 0) {
2463 ep->skip = false;
2464 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2465 "Clear skip flag.\n");
2466 ret = 0;
2467 goto cleanup;
2468 }
2469
Andiry Xud18240d2010-07-22 15:23:25 -07002470 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002471 if (ep->skip)
2472 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002473
Andiry Xud18240d2010-07-22 15:23:25 -07002474 /* Is this a TRB in the currently executing TD? */
2475 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2476 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002477
2478 /*
2479 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2480 * is not in the current TD pointed by ep_ring->dequeue because
2481 * that the hardware dequeue pointer still at the previous TRB
2482 * of the current TD. The previous TRB maybe a Link TD or the
2483 * last TRB of the previous TD. The command completion handle
2484 * will take care the rest.
2485 */
2486 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2487 ret = 0;
2488 goto cleanup;
2489 }
2490
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002491 if (!event_seg) {
2492 if (!ep->skip ||
2493 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002494 /* Some host controllers give a spurious
2495 * successful event after a short transfer.
2496 * Ignore it.
2497 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002498 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
Sarah Sharpad808332011-05-25 10:43:56 -07002499 ep_ring->last_td_was_short) {
2500 ep_ring->last_td_was_short = false;
2501 ret = 0;
2502 goto cleanup;
2503 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002504 /* HC is busted, give up! */
2505 xhci_err(xhci,
2506 "ERROR Transfer event TRB DMA ptr not "
2507 "part of current TD\n");
2508 return -ESHUTDOWN;
2509 }
2510
2511 ret = skip_isoc_td(xhci, td, event, ep, &status);
2512 goto cleanup;
2513 }
Sarah Sharpad808332011-05-25 10:43:56 -07002514 if (trb_comp_code == COMP_SHORT_TX)
2515 ep_ring->last_td_was_short = true;
2516 else
2517 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002518
2519 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002520 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2521 ep->skip = false;
2522 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002523
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002524 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2525 sizeof(*event_trb)];
2526 /*
2527 * No-op TRB should not trigger interrupts.
2528 * If event_trb is a no-op TRB, it means the
2529 * corresponding TD has been cancelled. Just ignore
2530 * the TD.
2531 */
Matt Evansf5960b62011-06-01 10:22:55 +10002532 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002533 xhci_dbg(xhci,
2534 "event_trb is a no-op TRB. Skip it\n");
2535 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002536 }
2537
2538 /* Now update the urb's actual_length and give back to
2539 * the core
2540 */
2541 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2542 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2543 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002544 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2545 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2546 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002547 else
2548 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2549 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002550
2551cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002552 /*
2553 * Do not update event ring dequeue pointer if ep->skip is set.
2554 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002555 */
Andiry Xud18240d2010-07-22 15:23:25 -07002556 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002557 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002558 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002559
Andiry Xud18240d2010-07-22 15:23:25 -07002560 if (ret) {
2561 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002562 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002563 /* Leave the TD around for the reset endpoint function
2564 * to use(but only if it's not a control endpoint,
2565 * since we already queued the Set TR dequeue pointer
2566 * command for stalled control endpoints).
2567 */
2568 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2569 (trb_comp_code != COMP_STALL &&
2570 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002571 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002572 else
2573 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002574
Sarah Sharp214f76f2010-10-26 11:22:02 -07002575 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002576 if ((urb->actual_length != urb->transfer_buffer_length &&
2577 (urb->transfer_flags &
2578 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002579 (status != 0 &&
2580 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002581 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002582 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002583 urb, urb->actual_length,
2584 urb->transfer_buffer_length,
2585 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002586 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002587 /* EHCI, UHCI, and OHCI always unconditionally set the
2588 * urb->status of an isochronous endpoint to 0.
2589 */
2590 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2591 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002592 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002593 spin_lock(&xhci->lock);
2594 }
2595
2596 /*
2597 * If ep->skip is set, it means there are missed tds on the
2598 * endpoint ring need to take care of.
2599 * Process them as short transfer until reach the td pointed by
2600 * the event.
2601 */
2602 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2603
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002604 return 0;
2605}
2606
2607/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002608 * This function handles all OS-owned events on the event ring. It may drop
2609 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002610 * Returns >0 for "possibly more events to process" (caller should call again),
2611 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002612 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002613static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002614{
2615 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002616 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002617 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002618
2619 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2620 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002621 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002622 }
2623
2624 event = xhci->event_ring->dequeue;
2625 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002626 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2627 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002628 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002629 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002630 }
2631
Matt Evans92a3da42011-03-29 13:40:51 +11002632 /*
2633 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2634 * speculative reads of the event's flags/data below.
2635 */
2636 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002637 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002638 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002639 case TRB_TYPE(TRB_COMPLETION):
2640 handle_cmd_completion(xhci, &event->event_cmd);
2641 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002642 case TRB_TYPE(TRB_PORT_STATUS):
2643 handle_port_status(xhci, event);
2644 update_ptrs = 0;
2645 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002646 case TRB_TYPE(TRB_TRANSFER):
2647 ret = handle_tx_event(xhci, &event->trans_event);
2648 if (ret < 0)
2649 xhci->error_bitmask |= 1 << 9;
2650 else
2651 update_ptrs = 0;
2652 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002653 case TRB_TYPE(TRB_DEV_NOTE):
2654 handle_device_notification(xhci, event);
2655 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002656 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002657 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2658 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002659 handle_vendor_event(xhci, event);
2660 else
2661 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002662 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002663 /* Any of the above functions may drop and re-acquire the lock, so check
2664 * to make sure a watchdog timer didn't mark the host as non-responsive.
2665 */
2666 if (xhci->xhc_state & XHCI_STATE_DYING) {
2667 xhci_dbg(xhci, "xHCI host dying, returning from "
2668 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002669 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002670 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002671
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002672 if (update_ptrs)
2673 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002674 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002675
Matt Evans9dee9a22011-03-29 13:41:02 +11002676 /* Are there more items on the event ring? Caller will call us again to
2677 * check.
2678 */
2679 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002680}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002681
2682/*
2683 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2684 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2685 * indicators of an event TRB error, but we check the status *first* to be safe.
2686 */
2687irqreturn_t xhci_irq(struct usb_hcd *hcd)
2688{
2689 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002690 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002691 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002692 union xhci_trb *event_ring_deq;
2693 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002694
2695 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002696 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002697 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002698 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002699 goto hw_died;
2700
Sarah Sharpc21599a2010-07-29 22:13:00 -07002701 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002702 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002703 return IRQ_NONE;
2704 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002705 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002706 xhci_warn(xhci, "WARNING: Host System Error\n");
2707 xhci_halt(xhci);
2708hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002709 spin_unlock(&xhci->lock);
2710 return -ESHUTDOWN;
2711 }
2712
Sarah Sharpbda53142010-07-29 22:12:38 -07002713 /*
2714 * Clear the op reg interrupt status first,
2715 * so we can receive interrupts from other MSI-X interrupters.
2716 * Write 1 to clear the interrupt status.
2717 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002718 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002719 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002720 /* FIXME when MSI-X is supported and there are multiple vectors */
2721 /* Clear the MSI-X event interrupt status */
2722
Felipe Balbicd704692012-02-29 16:46:23 +02002723 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002724 u32 irq_pending;
2725 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002726 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002727 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002728 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002729 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002730
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002731 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002732 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2733 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002734 /* Clear the event handler busy flag (RW1C);
2735 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002736 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002737 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002738 xhci_write_64(xhci, temp_64 | ERST_EHB,
2739 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002740 spin_unlock(&xhci->lock);
2741
2742 return IRQ_HANDLED;
2743 }
2744
2745 event_ring_deq = xhci->event_ring->dequeue;
2746 /* FIXME this should be a delayed service routine
2747 * that clears the EHB.
2748 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002749 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002750
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002751 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002752 /* If necessary, update the HW's version of the event ring deq ptr. */
2753 if (event_ring_deq != xhci->event_ring->dequeue) {
2754 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2755 xhci->event_ring->dequeue);
2756 if (deq == 0)
2757 xhci_warn(xhci, "WARN something wrong with SW event "
2758 "ring dequeue ptr.\n");
2759 /* Update HC event ring dequeue pointer */
2760 temp_64 &= ERST_PTR_MASK;
2761 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2762 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002763
2764 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002765 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002766 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002767
Sarah Sharp9032cd52010-07-29 22:12:29 -07002768 spin_unlock(&xhci->lock);
2769
2770 return IRQ_HANDLED;
2771}
2772
Alex Shi851ec162013-05-24 10:54:19 +08002773irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002774{
Alan Stern968b8222011-11-03 12:03:38 -04002775 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002776}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002777
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002778/**** Endpoint Ring Operations ****/
2779
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002780/*
2781 * Generic function for queueing a TRB on a ring.
2782 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002783 *
2784 * @more_trbs_coming: Will you enqueue more TRBs before calling
2785 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002786 */
2787static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002788 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002789 u32 field1, u32 field2, u32 field3, u32 field4)
2790{
2791 struct xhci_generic_trb *trb;
2792
2793 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002794 trb->field[0] = cpu_to_le32(field1);
2795 trb->field[1] = cpu_to_le32(field2);
2796 trb->field[2] = cpu_to_le32(field3);
2797 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002798 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002799}
2800
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002801/*
2802 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2803 * FIXME allocate segments if the ring is full.
2804 */
2805static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002806 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002807{
Andiry Xu8dfec612012-03-05 17:49:37 +08002808 unsigned int num_trbs_needed;
2809
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002810 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002811 switch (ep_state) {
2812 case EP_STATE_DISABLED:
2813 /*
2814 * USB core changed config/interfaces without notifying us,
2815 * or hardware is reporting the wrong state.
2816 */
2817 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2818 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002819 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002820 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002821 /* FIXME event handling code for error needs to clear it */
2822 /* XXX not sure if this should be -ENOENT or not */
2823 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002824 case EP_STATE_HALTED:
2825 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002826 case EP_STATE_STOPPED:
2827 case EP_STATE_RUNNING:
2828 break;
2829 default:
2830 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2831 /*
2832 * FIXME issue Configure Endpoint command to try to get the HC
2833 * back into a known state.
2834 */
2835 return -EINVAL;
2836 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002837
2838 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002839 if (room_on_ring(xhci, ep_ring, num_trbs))
2840 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002841
2842 if (ep_ring == xhci->cmd_ring) {
2843 xhci_err(xhci, "Do not support expand command ring\n");
2844 return -ENOMEM;
2845 }
2846
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002847 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2848 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002849 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2850 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2851 mem_flags)) {
2852 xhci_err(xhci, "Ring expansion failed\n");
2853 return -ENOMEM;
2854 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002855 }
John Youn6c12db92010-05-10 15:33:00 -07002856
2857 if (enqueue_is_link_trb(ep_ring)) {
2858 struct xhci_ring *ring = ep_ring;
2859 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002860
John Youn6c12db92010-05-10 15:33:00 -07002861 next = ring->enqueue;
2862
2863 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002864 /* If we're not dealing with 0.95 hardware or isoc rings
2865 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002866 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002867 if (!xhci_link_trb_quirk(xhci) &&
2868 !(ring->type == TYPE_ISOC &&
2869 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002870 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002871 else
Matt Evans28ccd292011-03-29 13:40:46 +11002872 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002873
2874 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002875 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002876
2877 /* Toggle the cycle bit after the last ring segment. */
2878 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2879 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002880 }
2881 ring->enq_seg = ring->enq_seg->next;
2882 ring->enqueue = ring->enq_seg->trbs;
2883 next = ring->enqueue;
2884 }
2885 }
2886
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002887 return 0;
2888}
2889
Sarah Sharp23e3be12009-04-29 19:05:20 -07002890static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002891 struct xhci_virt_device *xdev,
2892 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002893 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002894 unsigned int num_trbs,
2895 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002896 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002897 gfp_t mem_flags)
2898{
2899 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002900 struct urb_priv *urb_priv;
2901 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002902 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002903 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002904
2905 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2906 if (!ep_ring) {
2907 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2908 stream_id);
2909 return -EINVAL;
2910 }
2911
2912 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002913 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002914 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002915 if (ret)
2916 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002917
Andiry Xu8e51adc2010-07-22 15:23:31 -07002918 urb_priv = urb->hcpriv;
2919 td = urb_priv->td[td_index];
2920
2921 INIT_LIST_HEAD(&td->td_list);
2922 INIT_LIST_HEAD(&td->cancelled_td_list);
2923
2924 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002925 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002926 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002927 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002928 }
2929
Andiry Xu8e51adc2010-07-22 15:23:31 -07002930 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002931 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002932 list_add_tail(&td->td_list, &ep_ring->td_list);
2933 td->start_seg = ep_ring->enq_seg;
2934 td->first_trb = ep_ring->enqueue;
2935
2936 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002937
2938 return 0;
2939}
2940
Sarah Sharp23e3be12009-04-29 19:05:20 -07002941static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002942{
2943 int num_sgs, num_trbs, running_total, temp, i;
2944 struct scatterlist *sg;
2945
2946 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002947 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002948 temp = urb->transfer_buffer_length;
2949
Sarah Sharp8a96c052009-04-27 19:59:19 -07002950 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002951 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002952 unsigned int len = sg_dma_len(sg);
2953
2954 /* Scatter gather list entries may cross 64KB boundaries */
2955 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002956 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002957 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002958 if (running_total != 0)
2959 num_trbs++;
2960
2961 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002962 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002963 num_trbs++;
2964 running_total += TRB_MAX_BUFF_SIZE;
2965 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002966 len = min_t(int, len, temp);
2967 temp -= len;
2968 if (temp == 0)
2969 break;
2970 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002971 return num_trbs;
2972}
2973
Sarah Sharp23e3be12009-04-29 19:05:20 -07002974static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002975{
2976 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002977 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002978 "TRBs, %d left\n", __func__,
2979 urb->ep->desc.bEndpointAddress, num_trbs);
2980 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002981 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002982 "queued %#x (%d), asked for %#x (%d)\n",
2983 __func__,
2984 urb->ep->desc.bEndpointAddress,
2985 running_total, running_total,
2986 urb->transfer_buffer_length,
2987 urb->transfer_buffer_length);
2988}
2989
Sarah Sharp23e3be12009-04-29 19:05:20 -07002990static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002991 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002992 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002993{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002994 /*
2995 * Pass all the TRBs to the hardware at once and make sure this write
2996 * isn't reordered.
2997 */
2998 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002999 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003000 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003001 else
Matt Evans28ccd292011-03-29 13:40:46 +11003002 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003003 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003004}
3005
Sarah Sharp624defa2009-09-02 12:14:28 -07003006/*
3007 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3008 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3009 * (comprised of sg list entries) can take several service intervals to
3010 * transmit.
3011 */
3012int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3013 struct urb *urb, int slot_id, unsigned int ep_index)
3014{
3015 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3016 xhci->devs[slot_id]->out_ctx, ep_index);
3017 int xhci_interval;
3018 int ep_interval;
3019
Matt Evans28ccd292011-03-29 13:40:46 +11003020 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003021 ep_interval = urb->interval;
3022 /* Convert to microframes */
3023 if (urb->dev->speed == USB_SPEED_LOW ||
3024 urb->dev->speed == USB_SPEED_FULL)
3025 ep_interval *= 8;
3026 /* FIXME change this to a warning and a suggestion to use the new API
3027 * to set the polling interval (once the API is added).
3028 */
3029 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003030 dev_dbg_ratelimited(&urb->dev->dev,
3031 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3032 ep_interval, ep_interval == 1 ? "" : "s",
3033 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003034 urb->interval = xhci_interval;
3035 /* Convert back to frames for LS/FS devices */
3036 if (urb->dev->speed == USB_SPEED_LOW ||
3037 urb->dev->speed == USB_SPEED_FULL)
3038 urb->interval /= 8;
3039 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003040 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003041}
3042
Sarah Sharp04dd9502009-11-11 10:28:30 -08003043/*
3044 * The TD size is the number of bytes remaining in the TD (including this TRB),
3045 * right shifted by 10.
3046 * It must fit in bits 21:17, so it can't be bigger than 31.
3047 */
3048static u32 xhci_td_remainder(unsigned int remainder)
3049{
3050 u32 max = (1 << (21 - 17 + 1)) - 1;
3051
3052 if ((remainder >> 10) >= max)
3053 return max << 17;
3054 else
3055 return (remainder >> 10) << 17;
3056}
3057
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003058/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003059 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3060 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003061 *
3062 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003063 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003064 *
3065 * Packets transferred up to and including this TRB = packets_transferred =
3066 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3067 *
3068 * TD size = total_packet_count - packets_transferred
3069 *
3070 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003071 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003072 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003073static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003074 unsigned int total_packet_count, struct urb *urb,
3075 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003076{
3077 int packets_transferred;
3078
Sarah Sharp48df4a62011-08-12 10:23:01 -07003079 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003080 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003081 return 0;
3082
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003083 /* All the TRB queueing functions don't count the current TRB in
3084 * running_total.
3085 */
3086 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003087 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003088
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003089 if ((total_packet_count - packets_transferred) > 31)
3090 return 31 << 17;
3091 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003092}
3093
Sarah Sharp23e3be12009-04-29 19:05:20 -07003094static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003095 struct urb *urb, int slot_id, unsigned int ep_index)
3096{
3097 struct xhci_ring *ep_ring;
3098 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003099 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003100 struct xhci_td *td;
3101 struct scatterlist *sg;
3102 int num_sgs;
3103 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003104 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003105 bool first_trb;
3106 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003107 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003108
3109 struct xhci_generic_trb *start_trb;
3110 int start_cycle;
3111
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003112 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3113 if (!ep_ring)
3114 return -EINVAL;
3115
Sarah Sharp8a96c052009-04-27 19:59:19 -07003116 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003117 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003118 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003119 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003120
Sarah Sharp23e3be12009-04-29 19:05:20 -07003121 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003122 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003123 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003124 if (trb_buff_len < 0)
3125 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003126
3127 urb_priv = urb->hcpriv;
3128 td = urb_priv->td[0];
3129
Sarah Sharp8a96c052009-04-27 19:59:19 -07003130 /*
3131 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3132 * until we've finished creating all the other TRBs. The ring's cycle
3133 * state may change as we enqueue the other TRBs, so save it too.
3134 */
3135 start_trb = &ep_ring->enqueue->generic;
3136 start_cycle = ep_ring->cycle_state;
3137
3138 running_total = 0;
3139 /*
3140 * How much data is in the first TRB?
3141 *
3142 * There are three forces at work for TRB buffer pointers and lengths:
3143 * 1. We don't want to walk off the end of this sg-list entry buffer.
3144 * 2. The transfer length that the driver requested may be smaller than
3145 * the amount of memory allocated for this scatter-gather list.
3146 * 3. TRBs buffers can't cross 64KB boundaries.
3147 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003148 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003149 addr = (u64) sg_dma_address(sg);
3150 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003151 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003152 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3153 if (trb_buff_len > urb->transfer_buffer_length)
3154 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003155
3156 first_trb = true;
3157 /* Queue the first TRB, even if it's zero-length */
3158 do {
3159 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003160 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003161 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003162
3163 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003164 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003165 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003166 if (start_cycle == 0)
3167 field |= 0x1;
3168 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003169 field |= ep_ring->cycle_state;
3170
3171 /* Chain all the TRBs together; clear the chain bit in the last
3172 * TRB to indicate it's the last TRB in the chain.
3173 */
3174 if (num_trbs > 1) {
3175 field |= TRB_CHAIN;
3176 } else {
3177 /* FIXME - add check for ZERO_PACKET flag before this */
3178 td->last_trb = ep_ring->enqueue;
3179 field |= TRB_IOC;
3180 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003181
3182 /* Only set interrupt on short packet for IN endpoints */
3183 if (usb_urb_dir_in(urb))
3184 field |= TRB_ISP;
3185
Sarah Sharp8a96c052009-04-27 19:59:19 -07003186 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003187 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003188 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3189 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3190 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3191 (unsigned int) addr + trb_buff_len);
3192 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003193
3194 /* Set the TRB length, TD size, and interrupter fields. */
3195 if (xhci->hci_version < 0x100) {
3196 remainder = xhci_td_remainder(
3197 urb->transfer_buffer_length -
3198 running_total);
3199 } else {
3200 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003201 trb_buff_len, total_packet_count, urb,
3202 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003203 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003204 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003205 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003206 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003207
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003208 if (num_trbs > 1)
3209 more_trbs_coming = true;
3210 else
3211 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003212 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003213 lower_32_bits(addr),
3214 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003215 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003216 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003217 --num_trbs;
3218 running_total += trb_buff_len;
3219
3220 /* Calculate length for next transfer --
3221 * Are we done queueing all the TRBs for this sg entry?
3222 */
3223 this_sg_len -= trb_buff_len;
3224 if (this_sg_len == 0) {
3225 --num_sgs;
3226 if (num_sgs == 0)
3227 break;
3228 sg = sg_next(sg);
3229 addr = (u64) sg_dma_address(sg);
3230 this_sg_len = sg_dma_len(sg);
3231 } else {
3232 addr += trb_buff_len;
3233 }
3234
3235 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003236 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003237 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3238 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3239 trb_buff_len =
3240 urb->transfer_buffer_length - running_total;
3241 } while (running_total < urb->transfer_buffer_length);
3242
3243 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003244 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003245 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003246 return 0;
3247}
3248
Sarah Sharpb10de142009-04-27 19:58:50 -07003249/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003250int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003251 struct urb *urb, int slot_id, unsigned int ep_index)
3252{
3253 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003254 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003255 struct xhci_td *td;
3256 int num_trbs;
3257 struct xhci_generic_trb *start_trb;
3258 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003259 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003260 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003261 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003262
3263 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003264 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003265 u64 addr;
3266
Alan Sternff9c8952010-04-02 13:27:28 -04003267 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003268 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3269
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003270 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3271 if (!ep_ring)
3272 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003273
3274 num_trbs = 0;
3275 /* How much data is (potentially) left before the 64KB boundary? */
3276 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003277 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003278 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003279
3280 /* If there's some data on this 64KB chunk, or we have to send a
3281 * zero-length transfer, we need at least one TRB
3282 */
3283 if (running_total != 0 || urb->transfer_buffer_length == 0)
3284 num_trbs++;
3285 /* How many more 64KB chunks to transfer, how many more TRBs? */
3286 while (running_total < urb->transfer_buffer_length) {
3287 num_trbs++;
3288 running_total += TRB_MAX_BUFF_SIZE;
3289 }
3290 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3291
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003292 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3293 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003294 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003295 if (ret < 0)
3296 return ret;
3297
Andiry Xu8e51adc2010-07-22 15:23:31 -07003298 urb_priv = urb->hcpriv;
3299 td = urb_priv->td[0];
3300
Sarah Sharpb10de142009-04-27 19:58:50 -07003301 /*
3302 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3303 * until we've finished creating all the other TRBs. The ring's cycle
3304 * state may change as we enqueue the other TRBs, so save it too.
3305 */
3306 start_trb = &ep_ring->enqueue->generic;
3307 start_cycle = ep_ring->cycle_state;
3308
3309 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003310 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003311 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003312 /* How much data is in the first TRB? */
3313 addr = (u64) urb->transfer_dma;
3314 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003315 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3316 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003317 trb_buff_len = urb->transfer_buffer_length;
3318
3319 first_trb = true;
3320
3321 /* Queue the first TRB, even if it's zero-length */
3322 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003323 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003324 field = 0;
3325
3326 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003327 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003328 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003329 if (start_cycle == 0)
3330 field |= 0x1;
3331 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003332 field |= ep_ring->cycle_state;
3333
3334 /* Chain all the TRBs together; clear the chain bit in the last
3335 * TRB to indicate it's the last TRB in the chain.
3336 */
3337 if (num_trbs > 1) {
3338 field |= TRB_CHAIN;
3339 } else {
3340 /* FIXME - add check for ZERO_PACKET flag before this */
3341 td->last_trb = ep_ring->enqueue;
3342 field |= TRB_IOC;
3343 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003344
3345 /* Only set interrupt on short packet for IN endpoints */
3346 if (usb_urb_dir_in(urb))
3347 field |= TRB_ISP;
3348
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003349 /* Set the TRB length, TD size, and interrupter fields. */
3350 if (xhci->hci_version < 0x100) {
3351 remainder = xhci_td_remainder(
3352 urb->transfer_buffer_length -
3353 running_total);
3354 } else {
3355 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003356 trb_buff_len, total_packet_count, urb,
3357 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003358 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003359 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003360 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003361 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003362
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003363 if (num_trbs > 1)
3364 more_trbs_coming = true;
3365 else
3366 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003367 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003368 lower_32_bits(addr),
3369 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003370 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003371 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003372 --num_trbs;
3373 running_total += trb_buff_len;
3374
3375 /* Calculate length for next transfer */
3376 addr += trb_buff_len;
3377 trb_buff_len = urb->transfer_buffer_length - running_total;
3378 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3379 trb_buff_len = TRB_MAX_BUFF_SIZE;
3380 } while (running_total < urb->transfer_buffer_length);
3381
Sarah Sharp8a96c052009-04-27 19:59:19 -07003382 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003383 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003384 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003385 return 0;
3386}
3387
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003388/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003389int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003390 struct urb *urb, int slot_id, unsigned int ep_index)
3391{
3392 struct xhci_ring *ep_ring;
3393 int num_trbs;
3394 int ret;
3395 struct usb_ctrlrequest *setup;
3396 struct xhci_generic_trb *start_trb;
3397 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003398 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003399 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003400 struct xhci_td *td;
3401
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003402 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3403 if (!ep_ring)
3404 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003405
3406 /*
3407 * Need to copy setup packet into setup TRB, so we can't use the setup
3408 * DMA address.
3409 */
3410 if (!urb->setup_packet)
3411 return -EINVAL;
3412
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003413 /* 1 TRB for setup, 1 for status */
3414 num_trbs = 2;
3415 /*
3416 * Don't need to check if we need additional event data and normal TRBs,
3417 * since data in control transfers will never get bigger than 16MB
3418 * XXX: can we get a buffer that crosses 64KB boundaries?
3419 */
3420 if (urb->transfer_buffer_length > 0)
3421 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003422 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3423 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003424 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003425 if (ret < 0)
3426 return ret;
3427
Andiry Xu8e51adc2010-07-22 15:23:31 -07003428 urb_priv = urb->hcpriv;
3429 td = urb_priv->td[0];
3430
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003431 /*
3432 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3433 * until we've finished creating all the other TRBs. The ring's cycle
3434 * state may change as we enqueue the other TRBs, so save it too.
3435 */
3436 start_trb = &ep_ring->enqueue->generic;
3437 start_cycle = ep_ring->cycle_state;
3438
3439 /* Queue setup TRB - see section 6.4.1.2.1 */
3440 /* FIXME better way to translate setup_packet into two u32 fields? */
3441 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003442 field = 0;
3443 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3444 if (start_cycle == 0)
3445 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003446
3447 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3448 if (xhci->hci_version == 0x100) {
3449 if (urb->transfer_buffer_length > 0) {
3450 if (setup->bRequestType & USB_DIR_IN)
3451 field |= TRB_TX_TYPE(TRB_DATA_IN);
3452 else
3453 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3454 }
3455 }
3456
Andiry Xu3b72fca2012-03-05 17:49:32 +08003457 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003458 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3459 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3460 TRB_LEN(8) | TRB_INTR_TARGET(0),
3461 /* Immediate data in pointer */
3462 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003463
3464 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003465 /* Only set interrupt on short packet for IN endpoints */
3466 if (usb_urb_dir_in(urb))
3467 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3468 else
3469 field = TRB_TYPE(TRB_DATA);
3470
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003471 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003472 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003473 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003474 if (urb->transfer_buffer_length > 0) {
3475 if (setup->bRequestType & USB_DIR_IN)
3476 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003477 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003478 lower_32_bits(urb->transfer_dma),
3479 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003480 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003481 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003482 }
3483
3484 /* Save the DMA address of the last TRB in the TD */
3485 td->last_trb = ep_ring->enqueue;
3486
3487 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3488 /* If the device sent data, the status stage is an OUT transfer */
3489 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3490 field = 0;
3491 else
3492 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003493 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003494 0,
3495 0,
3496 TRB_INTR_TARGET(0),
3497 /* Event on completion */
3498 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3499
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003500 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003501 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003502 return 0;
3503}
3504
Andiry Xu04e51902010-07-22 15:23:39 -07003505static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3506 struct urb *urb, int i)
3507{
3508 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003509 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003510
3511 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3512 td_len = urb->iso_frame_desc[i].length;
3513
Sarah Sharp48df4a62011-08-12 10:23:01 -07003514 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3515 TRB_MAX_BUFF_SIZE);
3516 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003517 num_trbs++;
3518
Andiry Xu04e51902010-07-22 15:23:39 -07003519 return num_trbs;
3520}
3521
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003522/*
3523 * The transfer burst count field of the isochronous TRB defines the number of
3524 * bursts that are required to move all packets in this TD. Only SuperSpeed
3525 * devices can burst up to bMaxBurst number of packets per service interval.
3526 * This field is zero based, meaning a value of zero in the field means one
3527 * burst. Basically, for everything but SuperSpeed devices, this field will be
3528 * zero. Only xHCI 1.0 host controllers support this field.
3529 */
3530static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3531 struct usb_device *udev,
3532 struct urb *urb, unsigned int total_packet_count)
3533{
3534 unsigned int max_burst;
3535
3536 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3537 return 0;
3538
3539 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
Mathias Nyman3213b152014-06-24 17:14:41 +03003540 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003541}
3542
Sarah Sharpb61d3782011-04-19 17:43:33 -07003543/*
3544 * Returns the number of packets in the last "burst" of packets. This field is
3545 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3546 * the last burst packet count is equal to the total number of packets in the
3547 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3548 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3549 * contain 1 to (bMaxBurst + 1) packets.
3550 */
3551static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3552 struct usb_device *udev,
3553 struct urb *urb, unsigned int total_packet_count)
3554{
3555 unsigned int max_burst;
3556 unsigned int residue;
3557
3558 if (xhci->hci_version < 0x100)
3559 return 0;
3560
3561 switch (udev->speed) {
3562 case USB_SPEED_SUPER:
3563 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3564 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3565 residue = total_packet_count % (max_burst + 1);
3566 /* If residue is zero, the last burst contains (max_burst + 1)
3567 * number of packets, but the TLBPC field is zero-based.
3568 */
3569 if (residue == 0)
3570 return max_burst;
3571 return residue - 1;
3572 default:
3573 if (total_packet_count == 0)
3574 return 0;
3575 return total_packet_count - 1;
3576 }
3577}
3578
Andiry Xu04e51902010-07-22 15:23:39 -07003579/* This is for isoc transfer */
3580static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3581 struct urb *urb, int slot_id, unsigned int ep_index)
3582{
3583 struct xhci_ring *ep_ring;
3584 struct urb_priv *urb_priv;
3585 struct xhci_td *td;
3586 int num_tds, trbs_per_td;
3587 struct xhci_generic_trb *start_trb;
3588 bool first_trb;
3589 int start_cycle;
3590 u32 field, length_field;
3591 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3592 u64 start_addr, addr;
3593 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003594 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003595
3596 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3597
3598 num_tds = urb->number_of_packets;
3599 if (num_tds < 1) {
3600 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3601 return -EINVAL;
3602 }
3603
Andiry Xu04e51902010-07-22 15:23:39 -07003604 start_addr = (u64) urb->transfer_dma;
3605 start_trb = &ep_ring->enqueue->generic;
3606 start_cycle = ep_ring->cycle_state;
3607
Sarah Sharp522989a2011-07-29 12:44:32 -07003608 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003609 /* Queue the first TRB, even if it's zero-length */
3610 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003611 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003612 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003613 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003614
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003615 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003616 running_total = 0;
3617 addr = start_addr + urb->iso_frame_desc[i].offset;
3618 td_len = urb->iso_frame_desc[i].length;
3619 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003620 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003621 GET_MAX_PACKET(
3622 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003623 /* A zero-length transfer still involves at least one packet. */
3624 if (total_packet_count == 0)
3625 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003626 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3627 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003628 residue = xhci_get_last_burst_packet_count(xhci,
3629 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003630
3631 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3632
3633 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003634 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003635 if (ret < 0) {
3636 if (i == 0)
3637 return ret;
3638 goto cleanup;
3639 }
Andiry Xu04e51902010-07-22 15:23:39 -07003640
Andiry Xu04e51902010-07-22 15:23:39 -07003641 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003642 for (j = 0; j < trbs_per_td; j++) {
3643 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003644 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003645
3646 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003647 field = TRB_TBC(burst_count) |
3648 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003649 /* Queue the isoc TRB */
3650 field |= TRB_TYPE(TRB_ISOC);
3651 /* Assume URB_ISO_ASAP is set */
3652 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003653 if (i == 0) {
3654 if (start_cycle == 0)
3655 field |= 0x1;
3656 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003657 field |= ep_ring->cycle_state;
3658 first_trb = false;
3659 } else {
3660 /* Queue other normal TRBs */
3661 field |= TRB_TYPE(TRB_NORMAL);
3662 field |= ep_ring->cycle_state;
3663 }
3664
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003665 /* Only set interrupt on short packet for IN EPs */
3666 if (usb_urb_dir_in(urb))
3667 field |= TRB_ISP;
3668
Andiry Xu04e51902010-07-22 15:23:39 -07003669 /* Chain all the TRBs together; clear the chain bit in
3670 * the last TRB to indicate it's the last TRB in the
3671 * chain.
3672 */
3673 if (j < trbs_per_td - 1) {
3674 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003675 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003676 } else {
3677 td->last_trb = ep_ring->enqueue;
3678 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003679 if (xhci->hci_version == 0x100 &&
3680 !(xhci->quirks &
3681 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003682 /* Set BEI bit except for the last td */
3683 if (i < num_tds - 1)
3684 field |= TRB_BEI;
3685 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003686 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003687 }
3688
3689 /* Calculate TRB length */
3690 trb_buff_len = TRB_MAX_BUFF_SIZE -
3691 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3692 if (trb_buff_len > td_remain_len)
3693 trb_buff_len = td_remain_len;
3694
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003695 /* Set the TRB length, TD size, & interrupter fields. */
3696 if (xhci->hci_version < 0x100) {
3697 remainder = xhci_td_remainder(
3698 td_len - running_total);
3699 } else {
3700 remainder = xhci_v1_0_td_remainder(
3701 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003702 total_packet_count, urb,
3703 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003704 }
Andiry Xu04e51902010-07-22 15:23:39 -07003705 length_field = TRB_LEN(trb_buff_len) |
3706 remainder |
3707 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003708
Andiry Xu3b72fca2012-03-05 17:49:32 +08003709 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003710 lower_32_bits(addr),
3711 upper_32_bits(addr),
3712 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003713 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003714 running_total += trb_buff_len;
3715
3716 addr += trb_buff_len;
3717 td_remain_len -= trb_buff_len;
3718 }
3719
3720 /* Check TD length */
3721 if (running_total != td_len) {
3722 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003723 ret = -EINVAL;
3724 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003725 }
3726 }
3727
Andiry Xuc41136b2011-03-22 17:08:14 +08003728 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3729 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3730 usb_amd_quirk_pll_disable();
3731 }
3732 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3733
Andiry Xue1eab2e2011-01-04 16:30:39 -08003734 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3735 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003736 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003737cleanup:
3738 /* Clean up a partially enqueued isoc transfer. */
3739
3740 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003741 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003742
3743 /* Use the first TD as a temporary variable to turn the TDs we've queued
3744 * into No-ops with a software-owned cycle bit. That way the hardware
3745 * won't accidentally start executing bogus TDs when we partially
3746 * overwrite them. td->first_trb and td->start_seg are already set.
3747 */
3748 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3749 /* Every TRB except the first & last will have its cycle bit flipped. */
3750 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3751
3752 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3753 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3754 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3755 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003756 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003757 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3758 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003759}
3760
3761/*
3762 * Check transfer ring to guarantee there is enough room for the urb.
3763 * Update ISO URB start_frame and interval.
3764 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3765 * update the urb->start_frame by now.
3766 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3767 */
3768int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3769 struct urb *urb, int slot_id, unsigned int ep_index)
3770{
3771 struct xhci_virt_device *xdev;
3772 struct xhci_ring *ep_ring;
3773 struct xhci_ep_ctx *ep_ctx;
3774 int start_frame;
3775 int xhci_interval;
3776 int ep_interval;
3777 int num_tds, num_trbs, i;
3778 int ret;
3779
3780 xdev = xhci->devs[slot_id];
3781 ep_ring = xdev->eps[ep_index].ring;
3782 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3783
3784 num_trbs = 0;
3785 num_tds = urb->number_of_packets;
3786 for (i = 0; i < num_tds; i++)
3787 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3788
3789 /* Check the ring to guarantee there is enough room for the whole urb.
3790 * Do not insert any td of the urb to the ring if the check failed.
3791 */
Matt Evans28ccd292011-03-29 13:40:46 +11003792 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003793 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003794 if (ret)
3795 return ret;
3796
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003797 start_frame = readl(&xhci->run_regs->microframe_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003798 start_frame &= 0x3fff;
3799
3800 urb->start_frame = start_frame;
3801 if (urb->dev->speed == USB_SPEED_LOW ||
3802 urb->dev->speed == USB_SPEED_FULL)
3803 urb->start_frame >>= 3;
3804
Matt Evans28ccd292011-03-29 13:40:46 +11003805 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003806 ep_interval = urb->interval;
3807 /* Convert to microframes */
3808 if (urb->dev->speed == USB_SPEED_LOW ||
3809 urb->dev->speed == USB_SPEED_FULL)
3810 ep_interval *= 8;
3811 /* FIXME change this to a warning and a suggestion to use the new API
3812 * to set the polling interval (once the API is added).
3813 */
3814 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003815 dev_dbg_ratelimited(&urb->dev->dev,
3816 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3817 ep_interval, ep_interval == 1 ? "" : "s",
3818 xhci_interval, xhci_interval == 1 ? "" : "s");
Andiry Xu04e51902010-07-22 15:23:39 -07003819 urb->interval = xhci_interval;
3820 /* Convert back to frames for LS/FS devices */
3821 if (urb->dev->speed == USB_SPEED_LOW ||
3822 urb->dev->speed == USB_SPEED_FULL)
3823 urb->interval /= 8;
3824 }
Andiry Xub008df62012-03-05 17:49:34 +08003825 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3826
Dan Carpenter3fc82062012-03-28 10:30:26 +03003827 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003828}
3829
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003830/**** Command Ring Operations ****/
3831
Sarah Sharp913a8a32009-09-04 10:53:13 -07003832/* Generic function for queueing a command TRB on the command ring.
3833 * Check to make sure there's room on the command ring for one command TRB.
3834 * Also check that there's room reserved for commands that must not fail.
3835 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3836 * then only check for the number of reserved spots.
3837 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3838 * because the command event handler may want to resubmit a failed command.
3839 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003840static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3841 u32 field1, u32 field2,
3842 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003843{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003844 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003845 int ret;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003846 if (xhci->xhc_state & XHCI_STATE_DYING)
3847 return -ESHUTDOWN;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003848
Sarah Sharp913a8a32009-09-04 10:53:13 -07003849 if (!command_must_succeed)
3850 reserved_trbs++;
3851
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003852 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003853 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003854 if (ret < 0) {
3855 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003856 if (command_must_succeed)
3857 xhci_err(xhci, "ERR: Reserved TRB counting for "
3858 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003859 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003860 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003861
3862 cmd->command_trb = xhci->cmd_ring->enqueue;
3863 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003864
Mathias Nymanc311e392014-05-08 19:26:03 +03003865 /* if there are no other commands queued we start the timeout timer */
3866 if (xhci->cmd_list.next == &cmd->cmd_list &&
3867 !timer_pending(&xhci->cmd_timer)) {
3868 xhci->current_cmd = cmd;
3869 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
3870 }
3871
Andiry Xu3b72fca2012-03-05 17:49:32 +08003872 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3873 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003874 return 0;
3875}
3876
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003877/* Queue a slot enable or disable request on the command ring */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003878int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3879 u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003880{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003881 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003882 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003883}
3884
3885/* Queue an address device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003886int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3887 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003888{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003889 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003890 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08003891 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3892 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003893}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003894
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003895int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07003896 u32 field1, u32 field2, u32 field3, u32 field4)
3897{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003898 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
Sarah Sharp02386342010-05-24 13:25:28 -07003899}
3900
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003901/* Queue a reset device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003902int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3903 u32 slot_id)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003904{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003905 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003906 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3907 false);
3908}
3909
Sarah Sharpf94e01862009-04-27 19:58:38 -07003910/* Queue a configure endpoint command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003911int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3912 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003913 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003914{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003915 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003916 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003917 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3918 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003919}
Sarah Sharpae636742009-04-29 19:02:31 -07003920
Sarah Sharpf2217e82009-08-07 14:04:43 -07003921/* Queue an evaluate context command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003922int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3923 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07003924{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003925 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharpf2217e82009-08-07 14:04:43 -07003926 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003927 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07003928 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003929}
3930
Andiry Xube88fe42010-10-14 07:22:57 -07003931/*
3932 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3933 * activity on an endpoint that is about to be suspended.
3934 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003935int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3936 int slot_id, unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003937{
3938 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3939 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3940 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003941 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003942
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003943 return queue_command(xhci, cmd, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003944 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003945}
3946
3947/* Set Transfer Ring Dequeue Pointer command.
3948 * This should not be used for endpoints that have streams enabled.
3949 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003950static int queue_set_tr_deq(struct xhci_hcd *xhci, struct xhci_command *cmd,
3951 int slot_id,
3952 unsigned int ep_index, unsigned int stream_id,
3953 struct xhci_segment *deq_seg,
3954 union xhci_trb *deq_ptr, u32 cycle_state)
Sarah Sharpae636742009-04-29 19:02:31 -07003955{
3956 dma_addr_t addr;
3957 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3958 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003959 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Hans de Goede95241db2013-10-04 00:29:48 +02003960 u32 trb_sct = 0;
Sarah Sharpae636742009-04-29 19:02:31 -07003961 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003962 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003963
Sarah Sharp23e3be12009-04-29 19:05:20 -07003964 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003965 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003966 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003967 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3968 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003969 return 0;
3970 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003971 ep = &xhci->devs[slot_id]->eps[ep_index];
3972 if ((ep->ep_state & SET_DEQ_PENDING)) {
3973 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3974 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3975 return 0;
3976 }
3977 ep->queued_deq_seg = deq_seg;
3978 ep->queued_deq_ptr = deq_ptr;
Hans de Goede95241db2013-10-04 00:29:48 +02003979 if (stream_id)
3980 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003981 return queue_command(xhci, cmd,
3982 lower_32_bits(addr) | trb_sct | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003983 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003984 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003985}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003986
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003987int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
3988 int slot_id, unsigned int ep_index)
Sarah Sharpa1587d92009-07-27 12:03:15 -07003989{
3990 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3991 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3992 u32 type = TRB_TYPE(TRB_RESET_EP);
3993
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003994 return queue_command(xhci, cmd, 0, 0, 0,
3995 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003996}