blob: fee1efaba7d8b540598753d165a843bc9e9d1daa [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010068#define VBLANK_EVASION_TIME_US 100
69
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020070/**
71 * intel_pipe_update_start() - start update of a set of display registers
72 * @crtc: the crtc of which the registers are going to be updated
73 * @start_vbl_count: vblank counter return pointer used for error checking
74 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
81 * avoid random delays. The value written to @start_vbl_count should be
82 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020083 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020084void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085{
Ville Syrjälä124abe02015-09-08 13:40:45 +030086 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 long timeout = msecs_to_jiffies_timeout(1);
88 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030089 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090 DEFINE_WAIT(wait);
91
Ville Syrjälä124abe02015-09-08 13:40:45 +030092 vblank_start = adjusted_mode->crtc_vblank_start;
93 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 vblank_start = DIV_ROUND_UP(vblank_start, 2);
95
96 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010097 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
98 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 max = vblank_start - 1;
100
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200101 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200102
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100106 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Jesse Barnesd637ce32015-09-17 08:08:32 -0700109 crtc->debug.min_vbl = min;
110 crtc->debug.max_vbl = max;
111 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300112
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300113 for (;;) {
114 /*
115 * prepare_to_wait() has a memory barrier, which guarantees
116 * other CPUs can see the task state update by the time we
117 * read the scanline.
118 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300119 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300120
121 scanline = intel_get_crtc_scanline(crtc);
122 if (scanline < min || scanline > max)
123 break;
124
125 if (timeout <= 0) {
126 DRM_ERROR("Potential atomic update failure on pipe %c\n",
127 pipe_name(crtc->pipe));
128 break;
129 }
130
131 local_irq_enable();
132
133 timeout = schedule_timeout(timeout);
134
135 local_irq_disable();
136 }
137
Ville Syrjälä210871b2014-05-22 19:00:50 +0300138 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100140 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barneseb120ef2015-09-15 14:19:32 -0700142 crtc->debug.scanline_start = scanline;
143 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200144 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300145
Jesse Barnesd637ce32015-09-17 08:08:32 -0700146 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300147}
148
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200149/**
150 * intel_pipe_update_end() - end update of a set of display registers
151 * @crtc: the crtc of which the registers were updated
152 * @start_vbl_count: start vblank counter (used for error checking)
153 *
154 * Mark the end of an update started with intel_pipe_update_start(). This
155 * re-enables interrupts and verifies the update was actually completed
156 * before a vblank using the value of @start_vbl_count.
157 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200158void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300159{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200162 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300165
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200166 if (work) {
167 work->flip_queued_vblank = end_vbl_count;
168 smp_mb__before_atomic();
169 atomic_set(&work->pending, 1);
170 }
171
Jesse Barnesd637ce32015-09-17 08:08:32 -0700172 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300173
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200174 /* We're still in the vblank-evade critical section, this can't race.
175 * Would be slightly nice to just grab the vblank count and arm the
176 * event outside of the critical section - the spinlock might spin for a
177 * while ... */
178 if (crtc->base.state->event) {
179 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
180
181 spin_lock(&crtc->base.dev->event_lock);
182 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
183 spin_unlock(&crtc->base.dev->event_lock);
184
185 crtc->base.state->event = NULL;
186 }
187
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300188 local_irq_enable();
189
Bing Niua94f2b92017-03-08 15:14:03 -0500190 if (intel_vgpu_active(dev_priv))
191 return;
192
Jesse Barneseb120ef2015-09-15 14:19:32 -0700193 if (crtc->debug.start_vbl_count &&
194 crtc->debug.start_vbl_count != end_vbl_count) {
195 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
196 pipe_name(pipe), crtc->debug.start_vbl_count,
197 end_vbl_count,
198 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
199 crtc->debug.min_vbl, crtc->debug.max_vbl,
200 crtc->debug.scanline_start, scanline_end);
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100201 } else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
202 VBLANK_EVASION_TIME_US)
203 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
204 pipe_name(pipe),
205 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
206 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300207}
208
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800209static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100210skl_update_plane(struct drm_plane *drm_plane,
211 const struct intel_crtc_state *crtc_state,
212 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000213{
214 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100215 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000216 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100217 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200218 enum plane_id plane_id = intel_plane->id;
219 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200220 u32 plane_ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100221 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200222 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200223 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200224 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300225 int crtc_x = plane_state->base.dst.x1;
226 int crtc_y = plane_state->base.dst.y1;
227 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
228 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200229 uint32_t x = plane_state->main.x;
230 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300231 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
232 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000233
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +0200234 plane_ctl = PLANE_CTL_ENABLE;
235
236 if (IS_GEMINILAKE(dev_priv)) {
237 I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
238 PLANE_COLOR_PIPE_GAMMA_ENABLE |
Ander Conselvan de Oliveira3bb56da2017-02-17 14:06:29 +0200239 PLANE_COLOR_PIPE_CSC_ENABLE |
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +0200240 PLANE_COLOR_PLANE_GAMMA_DISABLE);
241 } else {
242 plane_ctl |=
243 PLANE_CTL_PIPE_GAMMA_ENABLE |
244 PLANE_CTL_PIPE_CSC_ENABLE |
245 PLANE_CTL_PLANE_GAMMA_DISABLE;
246 }
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000247
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200248 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200249 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduruc3318792015-04-15 15:15:02 -0700250 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000251
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200252 if (key->flags) {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200253 I915_WRITE(PLANE_KEYVAL(pipe, plane_id), key->min_value);
254 I915_WRITE(PLANE_KEYMAX(pipe, plane_id), key->max_value);
255 I915_WRITE(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200256 }
257
258 if (key->flags & I915_SET_COLORKEY_DESTINATION)
259 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
260 else if (key->flags & I915_SET_COLORKEY_SOURCE)
261 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
262
Ville Syrjälä6687c902015-09-15 13:16:41 +0300263 /* Sizes are 0 based */
264 src_w--;
265 src_h--;
266 crtc_w--;
267 crtc_h--;
268
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200269 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
270 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
271 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700272
273 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100274 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100275 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300276 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700277
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200278 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n",
279 plane_id, PS_PLANE_SEL(plane_id));
Imre Deak7494bcd2016-05-12 16:18:49 +0300280
281 scaler = &crtc_state->scaler_state.scalers[scaler_id];
282
283 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200284 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
Chandra Konduruc3318792015-04-15 15:15:02 -0700285 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
286 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
287 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
288 ((crtc_w + 1) << 16)|(crtc_h + 1));
289
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200290 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700291 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200292 I915_WRITE(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700293 }
294
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200295 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
296 I915_WRITE(PLANE_SURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000297 intel_plane_ggtt_offset(plane_state) + surf_addr);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200298 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000299}
300
301static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200302skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000303{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300304 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100305 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300306 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200307 enum plane_id plane_id = intel_plane->id;
308 enum pipe pipe = intel_plane->pipe;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000309
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200310 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000311
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200312 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
313 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000314}
315
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000316static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300317chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
318{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100319 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200320 enum plane_id plane_id = intel_plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300321
322 /* Seems RGB data bypasses the CSC always */
323 if (!format_is_yuv(format))
324 return;
325
326 /*
327 * BT.601 limited range YCbCr -> full range RGB
328 *
329 * |r| | 6537 4769 0| |cr |
330 * |g| = |-3330 4769 -1605| x |y-64|
331 * |b| | 0 4769 8263| |cb |
332 *
333 * Cb and Cr apparently come in as signed already, so no
334 * need for any offset. For Y we need to remove the offset.
335 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200336 I915_WRITE(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
337 I915_WRITE(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
338 I915_WRITE(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300339
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200340 I915_WRITE(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
341 I915_WRITE(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
342 I915_WRITE(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
343 I915_WRITE(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
344 I915_WRITE(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300345
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200346 I915_WRITE(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
347 I915_WRITE(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
348 I915_WRITE(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300349
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200350 I915_WRITE(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
351 I915_WRITE(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
352 I915_WRITE(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300353}
354
355static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100356vlv_update_plane(struct drm_plane *dplane,
357 const struct intel_crtc_state *crtc_state,
358 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700359{
360 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100361 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700362 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100363 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200364 enum pipe pipe = intel_plane->pipe;
365 enum plane_id plane_id = intel_plane->id;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700366 u32 sprctl;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200367 u32 sprsurf_offset, linear_offset;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200368 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100369 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300370 int crtc_x = plane_state->base.dst.x1;
371 int crtc_y = plane_state->base.dst.y1;
372 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
373 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
374 uint32_t x = plane_state->base.src.x1 >> 16;
375 uint32_t y = plane_state->base.src.y1 >> 16;
376 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
377 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700378
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200379 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700380
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200381 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700382 case DRM_FORMAT_YUYV:
383 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
384 break;
385 case DRM_FORMAT_YVYU:
386 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
387 break;
388 case DRM_FORMAT_UYVY:
389 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
390 break;
391 case DRM_FORMAT_VYUY:
392 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
393 break;
394 case DRM_FORMAT_RGB565:
395 sprctl |= SP_FORMAT_BGR565;
396 break;
397 case DRM_FORMAT_XRGB8888:
398 sprctl |= SP_FORMAT_BGRX8888;
399 break;
400 case DRM_FORMAT_ARGB8888:
401 sprctl |= SP_FORMAT_BGRA8888;
402 break;
403 case DRM_FORMAT_XBGR2101010:
404 sprctl |= SP_FORMAT_RGBX1010102;
405 break;
406 case DRM_FORMAT_ABGR2101010:
407 sprctl |= SP_FORMAT_RGBA1010102;
408 break;
409 case DRM_FORMAT_XBGR8888:
410 sprctl |= SP_FORMAT_RGBX8888;
411 break;
412 case DRM_FORMAT_ABGR8888:
413 sprctl |= SP_FORMAT_RGBA8888;
414 break;
415 default:
416 /*
417 * If we get here one of the upper layers failed to filter
418 * out the unsupported plane formats
419 */
420 BUG();
421 break;
422 }
423
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800424 /*
425 * Enable gamma to match primary/cursor plane behaviour.
426 * FIXME should be user controllable via propertiesa.
427 */
428 sprctl |= SP_GAMMA_ENABLE;
429
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200430 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700431 sprctl |= SP_TILED;
432
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200433 if (rotation & DRM_ROTATE_180)
434 sprctl |= SP_ROTATE_180;
435
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200436 if (rotation & DRM_REFLECT_X)
437 sprctl |= SP_MIRROR;
438
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700439 /* Sizes are 0 based */
440 src_w--;
441 src_h--;
442 crtc_w--;
443 crtc_h--;
444
Ville Syrjälä29490562016-01-20 18:02:50 +0200445 intel_add_fb_offsets(&x, &y, plane_state, 0);
446 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700447
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200448 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530449 x += src_w;
450 y += src_h;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200451 } else if (rotation & DRM_REFLECT_X) {
452 x += src_w;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530453 }
454
Ville Syrjälä29490562016-01-20 18:02:50 +0200455 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300456
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200457 if (key->flags) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200458 I915_WRITE(SPKEYMINVAL(pipe, plane_id), key->min_value);
459 I915_WRITE(SPKEYMAXVAL(pipe, plane_id), key->max_value);
460 I915_WRITE(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200461 }
462
463 if (key->flags & I915_SET_COLORKEY_SOURCE)
464 sprctl |= SP_SOURCE_KEY;
465
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100466 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200467 chv_update_csc(intel_plane, fb->format->format);
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300468
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200469 I915_WRITE(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
470 I915_WRITE(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200471
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200472 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200473 I915_WRITE(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700474 else
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200475 I915_WRITE(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700476
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200477 I915_WRITE(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300478
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200479 I915_WRITE(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
480 I915_WRITE(SPCNTR(pipe, plane_id), sprctl);
481 I915_WRITE(SPSURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000482 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200483 POSTING_READ(SPSURF(pipe, plane_id));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700484}
485
486static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200487vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700488{
489 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100490 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700491 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200492 enum pipe pipe = intel_plane->pipe;
493 enum plane_id plane_id = intel_plane->id;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700494
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200495 I915_WRITE(SPCNTR(pipe, plane_id), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200496
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200497 I915_WRITE(SPSURF(pipe, plane_id), 0);
498 POSTING_READ(SPSURF(pipe, plane_id));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700499}
500
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700501static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100502ivb_update_plane(struct drm_plane *plane,
503 const struct intel_crtc_state *crtc_state,
504 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800505{
506 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100507 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800508 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100509 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200510 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800511 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200512 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200513 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100514 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300515 int crtc_x = plane_state->base.dst.x1;
516 int crtc_y = plane_state->base.dst.y1;
517 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
518 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
519 uint32_t x = plane_state->base.src.x1 >> 16;
520 uint32_t y = plane_state->base.src.y1 >> 16;
521 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
522 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800523
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200524 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800525
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200526 switch (fb->format->format) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800527 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530528 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800529 break;
530 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530531 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800532 break;
533 case DRM_FORMAT_YUYV:
534 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800535 break;
536 case DRM_FORMAT_YVYU:
537 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800538 break;
539 case DRM_FORMAT_UYVY:
540 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800541 break;
542 case DRM_FORMAT_VYUY:
543 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800544 break;
545 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200546 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800547 }
548
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800549 /*
550 * Enable gamma to match primary/cursor plane behaviour.
551 * FIXME should be user controllable via propertiesa.
552 */
553 sprctl |= SPRITE_GAMMA_ENABLE;
554
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200555 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800556 sprctl |= SPRITE_TILED;
557
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200558 if (rotation & DRM_ROTATE_180)
559 sprctl |= SPRITE_ROTATE_180;
560
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100561 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300562 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
563 else
564 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
565
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100566 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200567 sprctl |= SPRITE_PIPE_CSC_ENABLE;
568
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800569 /* Sizes are 0 based */
570 src_w--;
571 src_h--;
572 crtc_w--;
573 crtc_h--;
574
Ville Syrjälä8553c182013-12-05 15:51:39 +0200575 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800576 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800577
Ville Syrjälä29490562016-01-20 18:02:50 +0200578 intel_add_fb_offsets(&x, &y, plane_state, 0);
579 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800580
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200581 /* HSW+ does this automagically in hardware */
582 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
583 rotation & DRM_ROTATE_180) {
584 x += src_w;
585 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530586 }
587
Ville Syrjälä29490562016-01-20 18:02:50 +0200588 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300589
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200590 if (key->flags) {
591 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
592 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
593 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
594 }
595
596 if (key->flags & I915_SET_COLORKEY_DESTINATION)
597 sprctl |= SPRITE_DEST_KEY;
598 else if (key->flags & I915_SET_COLORKEY_SOURCE)
599 sprctl |= SPRITE_SOURCE_KEY;
600
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200601 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
602 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
603
Damien Lespiau5a35e992012-10-26 18:20:12 +0100604 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
605 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100606 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100607 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200608 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Damien Lespiau5a35e992012-10-26 18:20:12 +0100609 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
610 else
611 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100612
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800613 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100614 if (intel_plane->can_scale)
615 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800616 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100617 I915_WRITE(SPRSURF(pipe),
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000618 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300619 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800620}
621
622static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200623ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800624{
625 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100626 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800627 struct intel_plane *intel_plane = to_intel_plane(plane);
628 int pipe = intel_plane->pipe;
629
Ville Syrjäläc5626572015-10-15 17:04:04 +0300630 I915_WRITE(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800631 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100632 if (intel_plane->can_scale)
633 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300634
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300635 I915_WRITE(SPRSURF(pipe), 0);
636 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800637}
638
639static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100640ilk_update_plane(struct drm_plane *plane,
641 const struct intel_crtc_state *crtc_state,
642 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800643{
644 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100645 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800646 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100647 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200648 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100649 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200650 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200651 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100652 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300653 int crtc_x = plane_state->base.dst.x1;
654 int crtc_y = plane_state->base.dst.y1;
655 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
656 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
657 uint32_t x = plane_state->base.src.x1 >> 16;
658 uint32_t y = plane_state->base.src.y1 >> 16;
659 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
660 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800661
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200662 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800663
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200664 switch (fb->format->format) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800665 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800666 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800667 break;
668 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800669 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800670 break;
671 case DRM_FORMAT_YUYV:
672 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800673 break;
674 case DRM_FORMAT_YVYU:
675 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800676 break;
677 case DRM_FORMAT_UYVY:
678 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800679 break;
680 case DRM_FORMAT_VYUY:
681 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800682 break;
683 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200684 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800685 }
686
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800687 /*
688 * Enable gamma to match primary/cursor plane behaviour.
689 * FIXME should be user controllable via propertiesa.
690 */
691 dvscntr |= DVS_GAMMA_ENABLE;
692
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200693 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800694 dvscntr |= DVS_TILED;
695
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200696 if (rotation & DRM_ROTATE_180)
697 dvscntr |= DVS_ROTATE_180;
698
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100699 if (IS_GEN6(dev_priv))
Chris Wilsond1686ae2012-04-10 11:41:49 +0100700 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800701
702 /* Sizes are 0 based */
703 src_w--;
704 src_h--;
705 crtc_w--;
706 crtc_h--;
707
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100708 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200709 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800710 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
711
Ville Syrjälä29490562016-01-20 18:02:50 +0200712 intel_add_fb_offsets(&x, &y, plane_state, 0);
713 dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100714
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200715 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530716 x += src_w;
717 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530718 }
719
Ville Syrjälä29490562016-01-20 18:02:50 +0200720 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300721
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200722 if (key->flags) {
723 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
724 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
725 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
726 }
727
728 if (key->flags & I915_SET_COLORKEY_DESTINATION)
729 dvscntr |= DVS_DEST_KEY;
730 else if (key->flags & I915_SET_COLORKEY_SOURCE)
731 dvscntr |= DVS_SOURCE_KEY;
732
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200733 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
734 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
735
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200736 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Damien Lespiau5a35e992012-10-26 18:20:12 +0100737 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
738 else
739 I915_WRITE(DVSLINOFF(pipe), linear_offset);
740
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800741 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
742 I915_WRITE(DVSSCALE(pipe), dvsscale);
743 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100744 I915_WRITE(DVSSURF(pipe),
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000745 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300746 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800747}
748
749static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200750ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800751{
752 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100753 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800754 struct intel_plane *intel_plane = to_intel_plane(plane);
755 int pipe = intel_plane->pipe;
756
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200757 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800758 /* Disable the scaler */
759 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200760
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100761 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300762 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800763}
764
Jesse Barnes8ea30862012-01-03 08:05:39 -0800765static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300766intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200767 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300768 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800769{
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100770 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200771 struct drm_crtc *crtc = state->base.crtc;
772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800773 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800774 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300775 int crtc_x, crtc_y;
776 unsigned int crtc_w, crtc_h;
777 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300778 struct drm_rect *src = &state->base.src;
779 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300780 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300781 int hscale, vscale;
782 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700783 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200784 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800785
Rob Clark1638d302016-11-05 11:08:08 -0400786 *src = drm_plane_state_src(&state->base);
787 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300788
Matt Ropercf4c7c12014-12-04 10:27:42 -0800789 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300790 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200791 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800792 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700793
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800794 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300795 if (intel_plane->pipe != intel_crtc->pipe) {
796 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800797 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300798 }
799
800 /* FIXME check all gen limits */
801 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
802 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
803 return -EINVAL;
804 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800805
Chandra Konduru225c2282015-05-18 16:18:44 -0700806 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100807 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700808 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200809 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700810 can_scale = 1;
811 min_scale = 1;
812 max_scale = skl_max_scale(intel_crtc, crtc_state);
813 } else {
814 can_scale = 0;
815 min_scale = DRM_PLANE_HELPER_NO_SCALING;
816 max_scale = DRM_PLANE_HELPER_NO_SCALING;
817 }
818 } else {
819 can_scale = intel_plane->can_scale;
820 max_scale = intel_plane->max_downscale << 16;
821 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
822 }
823
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300824 /*
825 * FIXME the following code does a bunch of fuzzy adjustments to the
826 * coordinates and sizes. We probably need some way to decide whether
827 * more strict checking should be done instead.
828 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300829 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800830 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530831
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300832 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300833 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300834
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300835 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300836 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800837
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300838 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800839
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300840 crtc_x = dst->x1;
841 crtc_y = dst->y1;
842 crtc_w = drm_rect_width(dst);
843 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100844
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300845 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300846 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300847 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300848 if (hscale < 0) {
849 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200850 drm_rect_debug_print("src: ", src, true);
851 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300852
853 return hscale;
854 }
855
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300856 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300857 if (vscale < 0) {
858 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200859 drm_rect_debug_print("src: ", src, true);
860 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300861
862 return vscale;
863 }
864
Ville Syrjälä17316932013-04-24 18:52:38 +0300865 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300866 drm_rect_adjust_size(src,
867 drm_rect_width(dst) * hscale - drm_rect_width(src),
868 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300869
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300870 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800871 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530872
Ville Syrjälä17316932013-04-24 18:52:38 +0300873 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800874 WARN_ON(src->x1 < (int) state->base.src_x ||
875 src->y1 < (int) state->base.src_y ||
876 src->x2 > (int) state->base.src_x + state->base.src_w ||
877 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300878
879 /*
880 * Hardware doesn't handle subpixel coordinates.
881 * Adjust to (macro)pixel boundary, but be careful not to
882 * increase the source viewport size, because that could
883 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300884 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300885 src_x = src->x1 >> 16;
886 src_w = drm_rect_width(src) >> 16;
887 src_y = src->y1 >> 16;
888 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300889
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200890 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300891 src_x &= ~1;
892 src_w &= ~1;
893
894 /*
895 * Must keep src and dst the
896 * same if we can't scale.
897 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700898 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300899 crtc_w &= ~1;
900
901 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300902 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300903 }
904 }
905
906 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300907 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300908 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200909 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300910
Chandra Konduru225c2282015-05-18 16:18:44 -0700911 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300912
913 /* FIXME interlacing min height is 6 */
914
915 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300916 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300917
918 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300919 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300920
Ville Syrjäläac484962016-01-20 21:05:26 +0200921 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300922
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100923 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700924 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300925 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
926 return -EINVAL;
927 }
928 }
929
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300930 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700931 src->x1 = src_x << 16;
932 src->x2 = (src_x + src_w) << 16;
933 src->y1 = src_y << 16;
934 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300935 }
936
937 dst->x1 = crtc_x;
938 dst->x2 = crtc_x + crtc_w;
939 dst->y1 = crtc_y;
940 dst->y2 = crtc_y + crtc_h;
941
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100942 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200943 ret = skl_check_plane_surface(state);
944 if (ret)
945 return ret;
946 }
947
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300948 return 0;
949}
950
Jesse Barnes8ea30862012-01-03 08:05:39 -0800951int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
952 struct drm_file *file_priv)
953{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100954 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800955 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800956 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200957 struct drm_plane_state *plane_state;
958 struct drm_atomic_state *state;
959 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800960 int ret = 0;
961
Jesse Barnes8ea30862012-01-03 08:05:39 -0800962 /* Make sure we don't try to enable both src & dest simultaneously */
963 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
964 return -EINVAL;
965
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100966 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200967 set->flags & I915_SET_COLORKEY_DESTINATION)
968 return -EINVAL;
969
Rob Clark7707e652014-07-17 23:30:04 -0400970 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200971 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
972 return -ENOENT;
973
974 drm_modeset_acquire_init(&ctx, 0);
975
976 state = drm_atomic_state_alloc(plane->dev);
977 if (!state) {
978 ret = -ENOMEM;
979 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800980 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200981 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800982
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200983 while (1) {
984 plane_state = drm_atomic_get_plane_state(state, plane);
985 ret = PTR_ERR_OR_ZERO(plane_state);
986 if (!ret) {
987 to_intel_plane_state(plane_state)->ckey = *set;
988 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700989 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200990
991 if (ret != -EDEADLK)
992 break;
993
994 drm_atomic_state_clear(state);
995 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700996 }
997
Chris Wilson08536952016-10-14 13:18:18 +0100998 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200999out:
1000 drm_modeset_drop_locks(&ctx);
1001 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001002 return ret;
1003}
1004
Damien Lespiaudada2d52015-05-12 16:13:22 +01001005static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001006 DRM_FORMAT_XRGB8888,
1007 DRM_FORMAT_YUYV,
1008 DRM_FORMAT_YVYU,
1009 DRM_FORMAT_UYVY,
1010 DRM_FORMAT_VYUY,
1011};
1012
Damien Lespiaudada2d52015-05-12 16:13:22 +01001013static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001014 DRM_FORMAT_XBGR8888,
1015 DRM_FORMAT_XRGB8888,
1016 DRM_FORMAT_YUYV,
1017 DRM_FORMAT_YVYU,
1018 DRM_FORMAT_UYVY,
1019 DRM_FORMAT_VYUY,
1020};
1021
Damien Lespiaudada2d52015-05-12 16:13:22 +01001022static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001023 DRM_FORMAT_RGB565,
1024 DRM_FORMAT_ABGR8888,
1025 DRM_FORMAT_ARGB8888,
1026 DRM_FORMAT_XBGR8888,
1027 DRM_FORMAT_XRGB8888,
1028 DRM_FORMAT_XBGR2101010,
1029 DRM_FORMAT_ABGR2101010,
1030 DRM_FORMAT_YUYV,
1031 DRM_FORMAT_YVYU,
1032 DRM_FORMAT_UYVY,
1033 DRM_FORMAT_VYUY,
1034};
1035
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001036static uint32_t skl_plane_formats[] = {
1037 DRM_FORMAT_RGB565,
1038 DRM_FORMAT_ABGR8888,
1039 DRM_FORMAT_ARGB8888,
1040 DRM_FORMAT_XBGR8888,
1041 DRM_FORMAT_XRGB8888,
1042 DRM_FORMAT_YUYV,
1043 DRM_FORMAT_YVYU,
1044 DRM_FORMAT_UYVY,
1045 DRM_FORMAT_VYUY,
1046};
1047
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001048struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001049intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1050 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001051{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001052 struct intel_plane *intel_plane = NULL;
1053 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001054 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001055 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001056 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001057 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001058 int ret;
1059
Daniel Vetterb14c5672013-09-19 12:18:32 +02001060 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001061 if (!intel_plane) {
1062 ret = -ENOMEM;
1063 goto fail;
1064 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001065
Matt Roper8e7d6882015-01-21 16:35:41 -08001066 state = intel_create_plane_state(&intel_plane->base);
1067 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001068 ret = -ENOMEM;
1069 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001070 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001071 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001072
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001073 if (INTEL_GEN(dev_priv) >= 9) {
1074 intel_plane->can_scale = true;
1075 state->scaler_id = -1;
1076
1077 intel_plane->update_plane = skl_update_plane;
1078 intel_plane->disable_plane = skl_disable_plane;
1079
1080 plane_formats = skl_plane_formats;
1081 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1082 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1083 intel_plane->can_scale = false;
1084 intel_plane->max_downscale = 1;
1085
1086 intel_plane->update_plane = vlv_update_plane;
1087 intel_plane->disable_plane = vlv_disable_plane;
1088
1089 plane_formats = vlv_plane_formats;
1090 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1091 } else if (INTEL_GEN(dev_priv) >= 7) {
1092 if (IS_IVYBRIDGE(dev_priv)) {
1093 intel_plane->can_scale = true;
1094 intel_plane->max_downscale = 2;
1095 } else {
1096 intel_plane->can_scale = false;
1097 intel_plane->max_downscale = 1;
1098 }
1099
1100 intel_plane->update_plane = ivb_update_plane;
1101 intel_plane->disable_plane = ivb_disable_plane;
1102
1103 plane_formats = snb_plane_formats;
1104 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1105 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001106 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001107 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001108
Chris Wilsond1686ae2012-04-10 11:41:49 +01001109 intel_plane->update_plane = ilk_update_plane;
1110 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001111
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001112 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001113 plane_formats = snb_plane_formats;
1114 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1115 } else {
1116 plane_formats = ilk_plane_formats;
1117 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1118 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001119 }
1120
Dave Airlie5481e272016-10-25 16:36:13 +10001121 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001122 supported_rotations =
1123 DRM_ROTATE_0 | DRM_ROTATE_90 |
1124 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001125 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1126 supported_rotations =
1127 DRM_ROTATE_0 | DRM_ROTATE_180 |
1128 DRM_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001129 } else {
1130 supported_rotations =
1131 DRM_ROTATE_0 | DRM_ROTATE_180;
1132 }
1133
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001134 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001135 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001136 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301137 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001138 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001139
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001140 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001141
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001142 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001143 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1144 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001145 plane_formats, num_plane_formats,
1146 DRM_PLANE_TYPE_OVERLAY,
1147 "plane %d%c", plane + 2, pipe_name(pipe));
1148 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001149 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1150 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001151 plane_formats, num_plane_formats,
1152 DRM_PLANE_TYPE_OVERLAY,
1153 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001154 if (ret)
1155 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001156
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001157 drm_plane_create_rotation_property(&intel_plane->base,
1158 DRM_ROTATE_0,
1159 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301160
Matt Roperea2c67b2014-12-23 10:41:52 -08001161 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1162
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001163 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001164
1165fail:
1166 kfree(state);
1167 kfree(intel_plane);
1168
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001169 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001170}