blob: 9171431558a34146e7c97901ada5fecdbd33e06e [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
68 /* WaEnableChickenDCPR:skl,bxt,kbl */
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030073 /* WaFbcWakeMemOn:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
102 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
103 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
104 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200105}
106
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200107static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200108{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200145static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147 u16 ddrpll, csipll;
148
149 ddrpll = I915_READ16(DDRMPLL1);
150 csipll = I915_READ16(CSIPLL0);
151
152 switch (ddrpll & 0xff) {
153 case 0xc:
154 dev_priv->mem_freq = 800;
155 break;
156 case 0x10:
157 dev_priv->mem_freq = 1066;
158 break;
159 case 0x14:
160 dev_priv->mem_freq = 1333;
161 break;
162 case 0x18:
163 dev_priv->mem_freq = 1600;
164 break;
165 default:
166 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
167 ddrpll & 0xff);
168 dev_priv->mem_freq = 0;
169 break;
170 }
171
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173
174 switch (csipll & 0x3ff) {
175 case 0x00c:
176 dev_priv->fsb_freq = 3200;
177 break;
178 case 0x00e:
179 dev_priv->fsb_freq = 3733;
180 break;
181 case 0x010:
182 dev_priv->fsb_freq = 4266;
183 break;
184 case 0x012:
185 dev_priv->fsb_freq = 4800;
186 break;
187 case 0x014:
188 dev_priv->fsb_freq = 5333;
189 break;
190 case 0x016:
191 dev_priv->fsb_freq = 5866;
192 break;
193 case 0x018:
194 dev_priv->fsb_freq = 6400;
195 break;
196 default:
197 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
198 csipll & 0x3ff);
199 dev_priv->fsb_freq = 0;
200 break;
201 }
202
203 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200204 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200206 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 }
210}
211
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300212static const struct cxsr_latency cxsr_latency_table[] = {
213 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
214 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
215 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
216 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
217 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
218
219 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
220 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
221 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
222 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
223 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
224
225 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
226 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
227 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
228 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
229 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
230
231 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
232 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
233 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
234 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
235 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
236
237 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
238 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
239 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
240 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
241 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
242
243 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
244 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
245 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
246 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
247 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
248};
249
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100250static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
251 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int fsb,
253 int mem)
254{
255 const struct cxsr_latency *latency;
256 int i;
257
258 if (fsb == 0 || mem == 0)
259 return NULL;
260
261 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
262 latency = &cxsr_latency_table[i];
263 if (is_desktop == latency->is_desktop &&
264 is_ddr3 == latency->is_ddr3 &&
265 fsb == latency->fsb_freq && mem == latency->mem_freq)
266 return latency;
267 }
268
269 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
270
271 return NULL;
272}
273
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200274static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
275{
276 u32 val;
277
278 mutex_lock(&dev_priv->rps.hw_lock);
279
280 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
281 if (enable)
282 val &= ~FORCE_DDR_HIGH_FREQ;
283 else
284 val |= FORCE_DDR_HIGH_FREQ;
285 val &= ~FORCE_DDR_LOW_FREQ;
286 val |= FORCE_DDR_FREQ_REQ_ACK;
287 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
288
289 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
290 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
291 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
292
293 mutex_unlock(&dev_priv->rps.hw_lock);
294}
295
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200296static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
303 if (enable)
304 val |= DSP_MAXFIFO_PM5_ENABLE;
305 else
306 val &= ~DSP_MAXFIFO_PM5_ENABLE;
307 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
308
309 mutex_unlock(&dev_priv->rps.hw_lock);
310}
311
Ville Syrjäläf4998962015-03-10 17:02:21 +0200312#define FW_WM(value, plane) \
313 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
314
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200315static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300316{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200317 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300318 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300319
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100320 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200321 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300322 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300323 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200324 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200325 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200328 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200329 val = I915_READ(DSPFW3);
330 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
331 if (enable)
332 val |= PINEVIEW_SELF_REFRESH_EN;
333 else
334 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300335 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300336 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100337 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200338 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300339 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
340 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
341 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300342 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100343 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300344 /*
345 * FIXME can't find a bit like this for 915G, and
346 * and yet it does have the related watermark in
347 * FW_BLC_SELF. What's going on?
348 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200349 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300350 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
351 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
352 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300353 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200355 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300356 }
357
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200358 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
359 enableddisabled(enable),
360 enableddisabled(was_enabled));
361
362 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300363}
364
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200366{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 bool ret;
368
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200369 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200370 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200371 dev_priv->wm.vlv.cxsr = enable;
372 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373
374 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200375}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200376
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300377/*
378 * Latency for FIFO fetches is dependent on several factors:
379 * - memory configuration (speed, channels)
380 * - chipset
381 * - current MCH state
382 * It can be fairly high in some situations, so here we assume a fairly
383 * pessimal value. It's a tradeoff between extra memory fetches (if we
384 * set this value too high, the FIFO will fetch frequently to stay full)
385 * and power consumption (set it too low to save power and we might see
386 * FIFO underruns and display "flicker").
387 *
388 * A value of 5us seems to be a good balance; safe for very low end
389 * platforms but not overly aggressive on lower latency configs.
390 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100391static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300392
Ville Syrjäläb5004722015-03-05 21:19:47 +0200393#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
394 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
395
Ville Syrjälä49845a22016-11-22 18:02:01 +0200396static int vlv_get_fifo_size(struct intel_plane *plane)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200397{
Ville Syrjälä49845a22016-11-22 18:02:01 +0200398 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200399 int sprite0_start, sprite1_start, size;
400
Ville Syrjälä49845a22016-11-22 18:02:01 +0200401 if (plane->id == PLANE_CURSOR)
402 return 63;
403
404 switch (plane->pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200405 uint32_t dsparb, dsparb2, dsparb3;
406 case PIPE_A:
407 dsparb = I915_READ(DSPARB);
408 dsparb2 = I915_READ(DSPARB2);
409 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
410 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
411 break;
412 case PIPE_B:
413 dsparb = I915_READ(DSPARB);
414 dsparb2 = I915_READ(DSPARB2);
415 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
416 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
417 break;
418 case PIPE_C:
419 dsparb2 = I915_READ(DSPARB2);
420 dsparb3 = I915_READ(DSPARB3);
421 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
422 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
423 break;
424 default:
425 return 0;
426 }
427
Ville Syrjälä49845a22016-11-22 18:02:01 +0200428 switch (plane->id) {
429 case PLANE_PRIMARY:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200430 size = sprite0_start;
431 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200432 case PLANE_SPRITE0:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200433 size = sprite1_start - sprite0_start;
434 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200435 case PLANE_SPRITE1:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200436 size = 512 - 1 - sprite1_start;
437 break;
438 default:
439 return 0;
440 }
441
Ville Syrjälä49845a22016-11-22 18:02:01 +0200442 DRM_DEBUG_KMS("%s FIFO size: %d\n", plane->base.name, size);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200443
444 return size;
445}
446
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200447static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300448{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449 uint32_t dsparb = I915_READ(DSPARB);
450 int size;
451
452 size = dsparb & 0x7f;
453 if (plane)
454 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
455
456 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
457 plane ? "B" : "A", size);
458
459 return size;
460}
461
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200462static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300463{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300464 uint32_t dsparb = I915_READ(DSPARB);
465 int size;
466
467 size = dsparb & 0x1ff;
468 if (plane)
469 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
470 size >>= 1; /* Convert to cachelines */
471
472 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
473 plane ? "B" : "A", size);
474
475 return size;
476}
477
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200478static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300480 uint32_t dsparb = I915_READ(DSPARB);
481 int size;
482
483 size = dsparb & 0x7f;
484 size >>= 2; /* Convert to cachelines */
485
486 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
487 plane ? "B" : "A",
488 size);
489
490 return size;
491}
492
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300493/* Pineview has different values for various configs */
494static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300495 .fifo_size = PINEVIEW_DISPLAY_FIFO,
496 .max_wm = PINEVIEW_MAX_WM,
497 .default_wm = PINEVIEW_DFT_WM,
498 .guard_size = PINEVIEW_GUARD_WM,
499 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300500};
501static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300502 .fifo_size = PINEVIEW_DISPLAY_FIFO,
503 .max_wm = PINEVIEW_MAX_WM,
504 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
505 .guard_size = PINEVIEW_GUARD_WM,
506 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300507};
508static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300509 .fifo_size = PINEVIEW_CURSOR_FIFO,
510 .max_wm = PINEVIEW_CURSOR_MAX_WM,
511 .default_wm = PINEVIEW_CURSOR_DFT_WM,
512 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
513 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514};
515static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300516 .fifo_size = PINEVIEW_CURSOR_FIFO,
517 .max_wm = PINEVIEW_CURSOR_MAX_WM,
518 .default_wm = PINEVIEW_CURSOR_DFT_WM,
519 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
520 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521};
522static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300523 .fifo_size = G4X_FIFO_SIZE,
524 .max_wm = G4X_MAX_WM,
525 .default_wm = G4X_MAX_WM,
526 .guard_size = 2,
527 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528};
529static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300530 .fifo_size = I965_CURSOR_FIFO,
531 .max_wm = I965_CURSOR_MAX_WM,
532 .default_wm = I965_CURSOR_DFT_WM,
533 .guard_size = 2,
534 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300537 .fifo_size = I965_CURSOR_FIFO,
538 .max_wm = I965_CURSOR_MAX_WM,
539 .default_wm = I965_CURSOR_DFT_WM,
540 .guard_size = 2,
541 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542};
543static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300544 .fifo_size = I945_FIFO_SIZE,
545 .max_wm = I915_MAX_WM,
546 .default_wm = 1,
547 .guard_size = 2,
548 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549};
550static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300551 .fifo_size = I915_FIFO_SIZE,
552 .max_wm = I915_MAX_WM,
553 .default_wm = 1,
554 .guard_size = 2,
555 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300557static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300558 .fifo_size = I855GM_FIFO_SIZE,
559 .max_wm = I915_MAX_WM,
560 .default_wm = 1,
561 .guard_size = 2,
562 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300564static const struct intel_watermark_params i830_bc_wm_info = {
565 .fifo_size = I855GM_FIFO_SIZE,
566 .max_wm = I915_MAX_WM/2,
567 .default_wm = 1,
568 .guard_size = 2,
569 .cacheline_size = I830_FIFO_LINE_SIZE,
570};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200571static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = I830_FIFO_SIZE,
573 .max_wm = I915_MAX_WM,
574 .default_wm = 1,
575 .guard_size = 2,
576 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300579/**
580 * intel_calculate_wm - calculate watermark level
581 * @clock_in_khz: pixel clock
582 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200583 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584 * @latency_ns: memory latency for the platform
585 *
586 * Calculate the watermark level (the level at which the display plane will
587 * start fetching from memory again). Each chip has a different display
588 * FIFO size and allocation, so the caller needs to figure that out and pass
589 * in the correct intel_watermark_params structure.
590 *
591 * As the pixel clock runs, the FIFO will be drained at a rate that depends
592 * on the pixel size. When it reaches the watermark level, it'll start
593 * fetching FIFO line sized based chunks from memory until the FIFO fills
594 * past the watermark point. If the FIFO drains completely, a FIFO underrun
595 * will occur, and a display engine hang could result.
596 */
597static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
598 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200599 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300600 unsigned long latency_ns)
601{
602 long entries_required, wm_size;
603
604 /*
605 * Note: we need to make sure we don't overflow for various clock &
606 * latency values.
607 * clocks go from a few thousand to several hundred thousand.
608 * latency is usually a few thousand
609 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200610 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300611 1000;
612 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
613
614 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
615
616 wm_size = fifo_size - (entries_required + wm->guard_size);
617
618 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
619
620 /* Don't promote wm_size to unsigned... */
621 if (wm_size > (long)wm->max_wm)
622 wm_size = wm->max_wm;
623 if (wm_size <= 0)
624 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300625
626 /*
627 * Bspec seems to indicate that the value shouldn't be lower than
628 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
629 * Lets go for 8 which is the burst size since certain platforms
630 * already use a hardcoded 8 (which is what the spec says should be
631 * done).
632 */
633 if (wm_size <= 8)
634 wm_size = 8;
635
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636 return wm_size;
637}
638
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200639static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300640{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200641 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300642
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200643 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200644 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300645 if (enabled)
646 return NULL;
647 enabled = crtc;
648 }
649 }
650
651 return enabled;
652}
653
Ville Syrjälä432081b2016-10-31 22:37:03 +0200654static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200656 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200657 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 const struct cxsr_latency *latency;
659 u32 reg;
660 unsigned long wm;
661
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100662 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
663 dev_priv->is_ddr3,
664 dev_priv->fsb_freq,
665 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666 if (!latency) {
667 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300668 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300669 return;
670 }
671
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200672 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200674 const struct drm_display_mode *adjusted_mode =
675 &crtc->config->base.adjusted_mode;
676 const struct drm_framebuffer *fb =
677 crtc->base.primary->state->fb;
678 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300679 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300680
681 /* Display SR */
682 wm = intel_calculate_wm(clock, &pineview_display_wm,
683 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200684 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 reg = I915_READ(DSPFW1);
686 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200687 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300688 I915_WRITE(DSPFW1, reg);
689 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
690
691 /* cursor SR */
692 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
693 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200694 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300695 reg = I915_READ(DSPFW3);
696 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200697 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300698 I915_WRITE(DSPFW3, reg);
699
700 /* Display HPLL off SR */
701 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
702 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200703 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300704 reg = I915_READ(DSPFW3);
705 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200706 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300707 I915_WRITE(DSPFW3, reg);
708
709 /* cursor HPLL off SR */
710 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
711 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200712 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300713 reg = I915_READ(DSPFW3);
714 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200715 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 I915_WRITE(DSPFW3, reg);
717 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
718
Imre Deak5209b1f2014-07-01 12:36:17 +0300719 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300721 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 }
723}
724
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200725static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300726 int plane,
727 const struct intel_watermark_params *display,
728 int display_latency_ns,
729 const struct intel_watermark_params *cursor,
730 int cursor_latency_ns,
731 int *plane_wm,
732 int *cursor_wm)
733{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200734 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300735 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200736 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 int line_time_us, line_count;
739 int entries, tlb_miss;
740
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200741 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200742 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300743 *cursor_wm = cursor->guard_size;
744 *plane_wm = display->guard_size;
745 return false;
746 }
747
Ville Syrjäläefc26112016-10-31 22:37:04 +0200748 adjusted_mode = &crtc->config->base.adjusted_mode;
749 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100750 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800751 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200752 hdisplay = crtc->config->pipe_src_w;
753 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200756 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300757 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
758 if (tlb_miss > 0)
759 entries += tlb_miss;
760 entries = DIV_ROUND_UP(entries, display->cacheline_size);
761 *plane_wm = entries + display->guard_size;
762 if (*plane_wm > (int)display->max_wm)
763 *plane_wm = display->max_wm;
764
765 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200766 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300767 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200768 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
770 if (tlb_miss > 0)
771 entries += tlb_miss;
772 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
773 *cursor_wm = entries + cursor->guard_size;
774 if (*cursor_wm > (int)cursor->max_wm)
775 *cursor_wm = (int)cursor->max_wm;
776
777 return true;
778}
779
780/*
781 * Check the wm result.
782 *
783 * If any calculated watermark values is larger than the maximum value that
784 * can be programmed into the associated watermark register, that watermark
785 * must be disabled.
786 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200787static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300788 int display_wm, int cursor_wm,
789 const struct intel_watermark_params *display,
790 const struct intel_watermark_params *cursor)
791{
792 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
793 display_wm, cursor_wm);
794
795 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100796 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300797 display_wm, display->max_wm);
798 return false;
799 }
800
801 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100802 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300803 cursor_wm, cursor->max_wm);
804 return false;
805 }
806
807 if (!(display_wm || cursor_wm)) {
808 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
809 return false;
810 }
811
812 return true;
813}
814
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200815static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816 int plane,
817 int latency_ns,
818 const struct intel_watermark_params *display,
819 const struct intel_watermark_params *cursor,
820 int *display_wm, int *cursor_wm)
821{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200822 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300823 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200824 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200825 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826 unsigned long line_time_us;
827 int line_count, line_size;
828 int small, large;
829 int entries;
830
831 if (!latency_ns) {
832 *display_wm = *cursor_wm = 0;
833 return false;
834 }
835
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200836 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200837 adjusted_mode = &crtc->config->base.adjusted_mode;
838 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100839 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800840 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200841 hdisplay = crtc->config->pipe_src_w;
842 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843
Ville Syrjälä922044c2014-02-14 14:18:57 +0200844 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200846 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300847
848 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200849 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300850 large = line_count * line_size;
851
852 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
853 *display_wm = entries + display->guard_size;
854
855 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200856 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
858 *cursor_wm = entries + cursor->guard_size;
859
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200860 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 *display_wm, *cursor_wm,
862 display, cursor);
863}
864
Ville Syrjälä15665972015-03-10 16:16:28 +0200865#define FW_WM_VLV(value, plane) \
866 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
867
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200868static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200869 const struct vlv_wm_values *wm)
870{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200871 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200872
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200873 for_each_pipe(dev_priv, pipe) {
874 I915_WRITE(VLV_DDL(pipe),
875 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
876 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
877 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
878 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
879 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200880
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200881 /*
882 * Zero the (unused) WM1 watermarks, and also clear all the
883 * high order bits so that there are no out of bounds values
884 * present in the registers during the reprogramming.
885 */
886 I915_WRITE(DSPHOWM, 0);
887 I915_WRITE(DSPHOWM1, 0);
888 I915_WRITE(DSPFW4, 0);
889 I915_WRITE(DSPFW5, 0);
890 I915_WRITE(DSPFW6, 0);
891
Ville Syrjäläae801522015-03-05 21:19:49 +0200892 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200893 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200894 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
895 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
896 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200897 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200898 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
899 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
900 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200901 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200902 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200903
904 if (IS_CHERRYVIEW(dev_priv)) {
905 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200906 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
907 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200908 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200909 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
910 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200911 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200912 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
913 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200914 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200915 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200916 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
917 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
918 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
919 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
920 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
921 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
922 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
923 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
924 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200925 } else {
926 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200927 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
928 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200929 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200930 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200931 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
932 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
933 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
934 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
935 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
936 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200937 }
938
939 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200940}
941
Ville Syrjälä15665972015-03-10 16:16:28 +0200942#undef FW_WM_VLV
943
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300944enum vlv_wm_level {
945 VLV_WM_LEVEL_PM2,
946 VLV_WM_LEVEL_PM5,
947 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300948};
949
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300950/* latency must be in 0.1us units. */
951static unsigned int vlv_wm_method2(unsigned int pixel_rate,
952 unsigned int pipe_htotal,
953 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200954 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300955 unsigned int latency)
956{
957 unsigned int ret;
958
959 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200960 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300961 ret = DIV_ROUND_UP(ret, 64);
962
963 return ret;
964}
965
Ville Syrjäläbb726512016-10-31 22:37:24 +0200966static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300967{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300968 /* all latencies in usec */
969 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
970
Ville Syrjälä58590c12015-09-08 21:05:12 +0300971 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
972
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300973 if (IS_CHERRYVIEW(dev_priv)) {
974 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
975 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300976
977 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300978 }
979}
980
Ville Syrjäläe339d672016-11-28 19:37:17 +0200981static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
982 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300983 int level)
984{
Ville Syrjäläe339d672016-11-28 19:37:17 +0200985 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300986 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +0200987 const struct drm_display_mode *adjusted_mode =
988 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200989 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300990
991 if (dev_priv->wm.pri_latency[level] == 0)
992 return USHRT_MAX;
993
Ville Syrjäläe339d672016-11-28 19:37:17 +0200994 if (!plane_state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300995 return 0;
996
Ville Syrjäläe339d672016-11-28 19:37:17 +0200997 cpp = drm_format_plane_cpp(plane_state->base.fb->pixel_format, 0);
998 clock = adjusted_mode->crtc_clock;
999 htotal = adjusted_mode->crtc_htotal;
1000 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001001 if (WARN_ON(htotal == 0))
1002 htotal = 1;
1003
1004 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1005 /*
1006 * FIXME the formula gives values that are
1007 * too big for the cursor FIFO, and hence we
1008 * would never be able to use cursors. For
1009 * now just hardcode the watermark.
1010 */
1011 wm = 63;
1012 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001013 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001014 dev_priv->wm.pri_latency[level] * 10);
1015 }
1016
1017 return min_t(int, wm, USHRT_MAX);
1018}
1019
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001020static void vlv_compute_fifo(struct intel_crtc *crtc)
1021{
1022 struct drm_device *dev = crtc->base.dev;
1023 struct vlv_wm_state *wm_state = &crtc->wm_state;
1024 struct intel_plane *plane;
1025 unsigned int total_rate = 0;
1026 const int fifo_size = 512 - 1;
1027 int fifo_extra, fifo_left = fifo_size;
1028
1029 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1030 struct intel_plane_state *state =
1031 to_intel_plane_state(plane->base.state);
1032
1033 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1034 continue;
1035
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001036 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001037 wm_state->num_active_planes++;
1038 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1039 }
1040 }
1041
1042 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1043 struct intel_plane_state *state =
1044 to_intel_plane_state(plane->base.state);
1045 unsigned int rate;
1046
1047 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1048 plane->wm.fifo_size = 63;
1049 continue;
1050 }
1051
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001052 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001053 plane->wm.fifo_size = 0;
1054 continue;
1055 }
1056
1057 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1058 plane->wm.fifo_size = fifo_size * rate / total_rate;
1059 fifo_left -= plane->wm.fifo_size;
1060 }
1061
1062 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1063
1064 /* spread the remainder evenly */
1065 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1066 int plane_extra;
1067
1068 if (fifo_left == 0)
1069 break;
1070
1071 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1072 continue;
1073
1074 /* give it all to the first plane if none are active */
1075 if (plane->wm.fifo_size == 0 &&
1076 wm_state->num_active_planes)
1077 continue;
1078
1079 plane_extra = min(fifo_extra, fifo_left);
1080 plane->wm.fifo_size += plane_extra;
1081 fifo_left -= plane_extra;
1082 }
1083
1084 WARN_ON(fifo_left != 0);
1085}
1086
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001087static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1088{
1089 if (wm > fifo_size)
1090 return USHRT_MAX;
1091 else
1092 return fifo_size - wm;
1093}
1094
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001095static void vlv_invert_wms(struct intel_crtc *crtc)
1096{
1097 struct vlv_wm_state *wm_state = &crtc->wm_state;
1098 int level;
1099
1100 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001101 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001102 const int sr_fifo_size =
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001103 INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001104 struct intel_plane *plane;
1105
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001106 wm_state->sr[level].plane =
1107 vlv_invert_wm_value(wm_state->sr[level].plane,
1108 sr_fifo_size);
1109 wm_state->sr[level].cursor =
1110 vlv_invert_wm_value(wm_state->sr[level].cursor,
1111 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001112
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001113 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001114 wm_state->wm[level].plane[plane->id] =
1115 vlv_invert_wm_value(wm_state->wm[level].plane[plane->id],
1116 plane->wm.fifo_size);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001117 }
1118 }
1119}
1120
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001121static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001122{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001123 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001124 struct vlv_wm_state *wm_state = &crtc->wm_state;
1125 struct intel_plane *plane;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001126 int level;
1127
1128 memset(wm_state, 0, sizeof(*wm_state));
1129
Ville Syrjälä852eb002015-06-24 22:00:07 +03001130 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001131 wm_state->num_levels = dev_priv->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001132
1133 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001134
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001135 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001136
1137 if (wm_state->num_active_planes != 1)
1138 wm_state->cxsr = false;
1139
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001140 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001141 struct intel_plane_state *state =
1142 to_intel_plane_state(plane->base.state);
Ville Syrjälä1b313892016-11-28 19:37:08 +02001143 int level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001144
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001145 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001146 continue;
1147
1148 /* normal watermarks */
1149 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjäläe339d672016-11-28 19:37:17 +02001150 int wm = vlv_compute_wm_level(crtc->config, state, level);
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001151 int max_wm = plane->wm.fifo_size;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001152
1153 /* hack */
1154 if (WARN_ON(level == 0 && wm > max_wm))
1155 wm = max_wm;
1156
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001157 if (wm > max_wm)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001158 break;
1159
Ville Syrjälä1b313892016-11-28 19:37:08 +02001160 wm_state->wm[level].plane[plane->id] = wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001161 }
1162
1163 wm_state->num_levels = level;
1164
1165 if (!wm_state->cxsr)
1166 continue;
1167
1168 /* maxfifo watermarks */
Ville Syrjälä1b313892016-11-28 19:37:08 +02001169 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001170 for (level = 0; level < wm_state->num_levels; level++)
1171 wm_state->sr[level].cursor =
Ville Syrjälä1b313892016-11-28 19:37:08 +02001172 wm_state->wm[level].plane[PLANE_CURSOR];
1173 } else {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001174 for (level = 0; level < wm_state->num_levels; level++)
1175 wm_state->sr[level].plane =
Ville Syrjälä50a9dd32016-11-28 19:37:06 +02001176 max(wm_state->sr[level].plane,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001177 wm_state->wm[level].plane[plane->id]);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001178 }
1179 }
1180
1181 /* clear any (partially) filled invalid levels */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001182 for (level = wm_state->num_levels; level < dev_priv->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001183 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1184 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1185 }
1186
1187 vlv_invert_wms(crtc);
1188}
1189
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001190#define VLV_FIFO(plane, value) \
1191 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1192
1193static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1194{
1195 struct drm_device *dev = crtc->base.dev;
1196 struct drm_i915_private *dev_priv = to_i915(dev);
1197 struct intel_plane *plane;
1198 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1199
1200 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjälä49845a22016-11-22 18:02:01 +02001201 switch (plane->id) {
1202 case PLANE_PRIMARY:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001203 sprite0_start = plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001204 break;
1205 case PLANE_SPRITE0:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001206 sprite1_start = sprite0_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001207 break;
1208 case PLANE_SPRITE1:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001209 fifo_size = sprite1_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001210 break;
1211 case PLANE_CURSOR:
1212 WARN_ON(plane->wm.fifo_size != 63);
1213 break;
1214 default:
1215 MISSING_CASE(plane->id);
1216 break;
1217 }
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001218 }
1219
1220 WARN_ON(fifo_size != 512 - 1);
1221
1222 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1223 pipe_name(crtc->pipe), sprite0_start,
1224 sprite1_start, fifo_size);
1225
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001226 spin_lock(&dev_priv->wm.dsparb_lock);
1227
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001228 switch (crtc->pipe) {
1229 uint32_t dsparb, dsparb2, dsparb3;
1230 case PIPE_A:
1231 dsparb = I915_READ(DSPARB);
1232 dsparb2 = I915_READ(DSPARB2);
1233
1234 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1235 VLV_FIFO(SPRITEB, 0xff));
1236 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1237 VLV_FIFO(SPRITEB, sprite1_start));
1238
1239 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1240 VLV_FIFO(SPRITEB_HI, 0x1));
1241 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1242 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1243
1244 I915_WRITE(DSPARB, dsparb);
1245 I915_WRITE(DSPARB2, dsparb2);
1246 break;
1247 case PIPE_B:
1248 dsparb = I915_READ(DSPARB);
1249 dsparb2 = I915_READ(DSPARB2);
1250
1251 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1252 VLV_FIFO(SPRITED, 0xff));
1253 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1254 VLV_FIFO(SPRITED, sprite1_start));
1255
1256 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1257 VLV_FIFO(SPRITED_HI, 0xff));
1258 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1259 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1260
1261 I915_WRITE(DSPARB, dsparb);
1262 I915_WRITE(DSPARB2, dsparb2);
1263 break;
1264 case PIPE_C:
1265 dsparb3 = I915_READ(DSPARB3);
1266 dsparb2 = I915_READ(DSPARB2);
1267
1268 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1269 VLV_FIFO(SPRITEF, 0xff));
1270 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1271 VLV_FIFO(SPRITEF, sprite1_start));
1272
1273 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1274 VLV_FIFO(SPRITEF_HI, 0xff));
1275 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1276 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1277
1278 I915_WRITE(DSPARB3, dsparb3);
1279 I915_WRITE(DSPARB2, dsparb2);
1280 break;
1281 default:
1282 break;
1283 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001284
1285 POSTING_READ(DSPARB);
1286
1287 spin_unlock(&dev_priv->wm.dsparb_lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001288}
1289
1290#undef VLV_FIFO
1291
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001292static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001293 struct vlv_wm_values *wm)
1294{
1295 struct intel_crtc *crtc;
1296 int num_active_crtcs = 0;
1297
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001298 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001299 wm->cxsr = true;
1300
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001301 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001302 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1303
1304 if (!crtc->active)
1305 continue;
1306
1307 if (!wm_state->cxsr)
1308 wm->cxsr = false;
1309
1310 num_active_crtcs++;
1311 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1312 }
1313
1314 if (num_active_crtcs != 1)
1315 wm->cxsr = false;
1316
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001317 if (num_active_crtcs > 1)
1318 wm->level = VLV_WM_LEVEL_PM2;
1319
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001320 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001321 struct vlv_wm_state *wm_state = &crtc->wm_state;
1322 enum pipe pipe = crtc->pipe;
1323
1324 if (!crtc->active)
1325 continue;
1326
1327 wm->pipe[pipe] = wm_state->wm[wm->level];
1328 if (wm->cxsr)
1329 wm->sr = wm_state->sr[wm->level];
1330
Ville Syrjälä1b313892016-11-28 19:37:08 +02001331 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1332 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1333 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1334 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001335 }
1336}
1337
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001338static bool is_disabling(int old, int new, int threshold)
1339{
1340 return old >= threshold && new < threshold;
1341}
1342
1343static bool is_enabling(int old, int new, int threshold)
1344{
1345 return old < threshold && new >= threshold;
1346}
1347
Ville Syrjälä432081b2016-10-31 22:37:03 +02001348static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001349{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001350 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001351 enum pipe pipe = crtc->pipe;
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001352 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1353 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001354
Ville Syrjälä432081b2016-10-31 22:37:03 +02001355 vlv_compute_wm(crtc);
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001356 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001357
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001358 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001359 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001360 vlv_pipe_set_fifo_size(crtc);
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001361
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001362 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001363 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001364
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001365 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001366 chv_set_memory_dvfs(dev_priv, false);
1367
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001368 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001369 chv_set_memory_pm5(dev_priv, false);
1370
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001371 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001372 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001374 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001375 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001376
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001377 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001378
1379 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1380 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001381 pipe_name(pipe), new_wm.pipe[pipe].plane[PLANE_PRIMARY], new_wm.pipe[pipe].plane[PLANE_CURSOR],
1382 new_wm.pipe[pipe].plane[PLANE_SPRITE0], new_wm.pipe[pipe].plane[PLANE_SPRITE1],
1383 new_wm.sr.plane, new_wm.sr.cursor, new_wm.level, new_wm.cxsr);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001384
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001385 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001386 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001387
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001388 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001389 chv_set_memory_pm5(dev_priv, true);
1390
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001391 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001392 chv_set_memory_dvfs(dev_priv, true);
1393
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001394 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001395}
1396
Ville Syrjäläae801522015-03-05 21:19:49 +02001397#define single_plane_enabled(mask) is_power_of_2(mask)
1398
Ville Syrjälä432081b2016-10-31 22:37:03 +02001399static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001401 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1404 int plane_sr, cursor_sr;
1405 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001406 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001408 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001409 &g4x_wm_info, pessimal_latency_ns,
1410 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001411 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001412 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001414 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001415 &g4x_wm_info, pessimal_latency_ns,
1416 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001417 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001418 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001419
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001420 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001421 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422 sr_latency_ns,
1423 &g4x_wm_info,
1424 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001425 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001426 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001427 } else {
Imre Deak98584252014-06-13 14:54:20 +03001428 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001429 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001430 plane_sr = cursor_sr = 0;
1431 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432
Ville Syrjäläa5043452014-06-28 02:04:18 +03001433 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1434 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435 planea_wm, cursora_wm,
1436 planeb_wm, cursorb_wm,
1437 plane_sr, cursor_sr);
1438
1439 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001440 FW_WM(plane_sr, SR) |
1441 FW_WM(cursorb_wm, CURSORB) |
1442 FW_WM(planeb_wm, PLANEB) |
1443 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001444 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001445 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001446 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447 /* HPLL off in SR has some issues on G4x... disable it */
1448 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001449 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001450 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001451
1452 if (cxsr_enabled)
1453 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001454}
1455
Ville Syrjälä432081b2016-10-31 22:37:03 +02001456static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001457{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001458 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001459 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001460 int srwm = 1;
1461 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001462 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001463
1464 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001465 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001466 if (crtc) {
1467 /* self-refresh has much higher latency */
1468 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001469 const struct drm_display_mode *adjusted_mode =
1470 &crtc->config->base.adjusted_mode;
1471 const struct drm_framebuffer *fb =
1472 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001473 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001474 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001475 int hdisplay = crtc->config->pipe_src_w;
1476 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001477 unsigned long line_time_us;
1478 int entries;
1479
Ville Syrjälä922044c2014-02-14 14:18:57 +02001480 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001481
1482 /* Use ns/us then divide to preserve precision */
1483 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001484 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001485 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1486 srwm = I965_FIFO_SIZE - entries;
1487 if (srwm < 0)
1488 srwm = 1;
1489 srwm &= 0x1ff;
1490 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1491 entries, srwm);
1492
1493 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001494 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001495 entries = DIV_ROUND_UP(entries,
1496 i965_cursor_wm_info.cacheline_size);
1497 cursor_sr = i965_cursor_wm_info.fifo_size -
1498 (entries + i965_cursor_wm_info.guard_size);
1499
1500 if (cursor_sr > i965_cursor_wm_info.max_wm)
1501 cursor_sr = i965_cursor_wm_info.max_wm;
1502
1503 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1504 "cursor %d\n", srwm, cursor_sr);
1505
Imre Deak98584252014-06-13 14:54:20 +03001506 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001507 } else {
Imre Deak98584252014-06-13 14:54:20 +03001508 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001509 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001510 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511 }
1512
1513 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1514 srwm);
1515
1516 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001517 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1518 FW_WM(8, CURSORB) |
1519 FW_WM(8, PLANEB) |
1520 FW_WM(8, PLANEA));
1521 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1522 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001524 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001525
1526 if (cxsr_enabled)
1527 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001528}
1529
Ville Syrjäläf4998962015-03-10 17:02:21 +02001530#undef FW_WM
1531
Ville Syrjälä432081b2016-10-31 22:37:03 +02001532static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001533{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001534 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001535 const struct intel_watermark_params *wm_info;
1536 uint32_t fwater_lo;
1537 uint32_t fwater_hi;
1538 int cwm, srwm = 1;
1539 int fifo_size;
1540 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001541 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001542
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001543 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001544 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001545 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001546 wm_info = &i915_wm_info;
1547 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001548 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001550 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001551 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001552 if (intel_crtc_active(crtc)) {
1553 const struct drm_display_mode *adjusted_mode =
1554 &crtc->config->base.adjusted_mode;
1555 const struct drm_framebuffer *fb =
1556 crtc->base.primary->state->fb;
1557 int cpp;
1558
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001559 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001560 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001561 else
1562 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001563
Damien Lespiau241bfc32013-09-25 16:45:37 +01001564 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001565 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001566 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001567 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001568 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001569 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001570 if (planea_wm > (long)wm_info->max_wm)
1571 planea_wm = wm_info->max_wm;
1572 }
1573
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001574 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001575 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001576
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001577 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001578 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001579 if (intel_crtc_active(crtc)) {
1580 const struct drm_display_mode *adjusted_mode =
1581 &crtc->config->base.adjusted_mode;
1582 const struct drm_framebuffer *fb =
1583 crtc->base.primary->state->fb;
1584 int cpp;
1585
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001586 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001587 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001588 else
1589 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001590
Damien Lespiau241bfc32013-09-25 16:45:37 +01001591 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001592 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001593 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001594 if (enabled == NULL)
1595 enabled = crtc;
1596 else
1597 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001598 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001600 if (planeb_wm > (long)wm_info->max_wm)
1601 planeb_wm = wm_info->max_wm;
1602 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001603
1604 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1605
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001606 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001607 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001608
Ville Syrjäläefc26112016-10-31 22:37:04 +02001609 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001610
1611 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001612 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001613 enabled = NULL;
1614 }
1615
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616 /*
1617 * Overlay gets an aggressive default since video jitter is bad.
1618 */
1619 cwm = 2;
1620
1621 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001622 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001623
1624 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001625 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626 /* self-refresh has much higher latency */
1627 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001628 const struct drm_display_mode *adjusted_mode =
1629 &enabled->config->base.adjusted_mode;
1630 const struct drm_framebuffer *fb =
1631 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001632 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001633 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001634 int hdisplay = enabled->config->pipe_src_w;
1635 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001636 unsigned long line_time_us;
1637 int entries;
1638
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001639 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001640 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001641 else
1642 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001643
Ville Syrjälä922044c2014-02-14 14:18:57 +02001644 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001645
1646 /* Use ns/us then divide to preserve precision */
1647 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001648 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001649 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1650 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1651 srwm = wm_info->fifo_size - entries;
1652 if (srwm < 0)
1653 srwm = 1;
1654
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001655 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 I915_WRITE(FW_BLC_SELF,
1657 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001658 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1660 }
1661
1662 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1663 planea_wm, planeb_wm, cwm, srwm);
1664
1665 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1666 fwater_hi = (cwm & 0x1f);
1667
1668 /* Set request length to 8 cachelines per fetch */
1669 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1670 fwater_hi = fwater_hi | (1 << 8);
1671
1672 I915_WRITE(FW_BLC, fwater_lo);
1673 I915_WRITE(FW_BLC2, fwater_hi);
1674
Imre Deak5209b1f2014-07-01 12:36:17 +03001675 if (enabled)
1676 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001677}
1678
Ville Syrjälä432081b2016-10-31 22:37:03 +02001679static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001680{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001681 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001682 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001683 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001684 uint32_t fwater_lo;
1685 int planea_wm;
1686
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001687 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001688 if (crtc == NULL)
1689 return;
1690
Ville Syrjäläefc26112016-10-31 22:37:04 +02001691 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001692 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001693 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001694 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001695 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001696 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1697 fwater_lo |= (3<<8) | planea_wm;
1698
1699 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1700
1701 I915_WRITE(FW_BLC, fwater_lo);
1702}
1703
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001704uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001705{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001706 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001707
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001708 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001709
1710 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1711 * adjust the pixel_rate here. */
1712
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001713 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001714 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001715 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001716
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001717 pipe_w = pipe_config->pipe_src_w;
1718 pipe_h = pipe_config->pipe_src_h;
1719
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001720 pfit_w = (pfit_size >> 16) & 0xFFFF;
1721 pfit_h = pfit_size & 0xFFFF;
1722 if (pipe_w < pfit_w)
1723 pipe_w = pfit_w;
1724 if (pipe_h < pfit_h)
1725 pipe_h = pfit_h;
1726
Matt Roper15126882015-12-03 11:37:40 -08001727 if (WARN_ON(!pfit_w || !pfit_h))
1728 return pixel_rate;
1729
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001730 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1731 pfit_w * pfit_h);
1732 }
1733
1734 return pixel_rate;
1735}
1736
Ville Syrjälä37126462013-08-01 16:18:55 +03001737/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001738static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001739{
1740 uint64_t ret;
1741
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001742 if (WARN(latency == 0, "Latency value missing\n"))
1743 return UINT_MAX;
1744
Ville Syrjäläac484962016-01-20 21:05:26 +02001745 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001746 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1747
1748 return ret;
1749}
1750
Ville Syrjälä37126462013-08-01 16:18:55 +03001751/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001752static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001753 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001754 uint32_t latency)
1755{
1756 uint32_t ret;
1757
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001758 if (WARN(latency == 0, "Latency value missing\n"))
1759 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001760 if (WARN_ON(!pipe_htotal))
1761 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001762
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001763 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001764 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001765 ret = DIV_ROUND_UP(ret, 64) + 2;
1766 return ret;
1767}
1768
Ville Syrjälä23297042013-07-05 11:57:17 +03001769static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001770 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001771{
Matt Roper15126882015-12-03 11:37:40 -08001772 /*
1773 * Neither of these should be possible since this function shouldn't be
1774 * called if the CRTC is off or the plane is invisible. But let's be
1775 * extra paranoid to avoid a potential divide-by-zero if we screw up
1776 * elsewhere in the driver.
1777 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001778 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001779 return 0;
1780 if (WARN_ON(!horiz_pixels))
1781 return 0;
1782
Ville Syrjäläac484962016-01-20 21:05:26 +02001783 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001784}
1785
Imre Deak820c1982013-12-17 14:46:36 +02001786struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001787 uint16_t pri;
1788 uint16_t spr;
1789 uint16_t cur;
1790 uint16_t fbc;
1791};
1792
Ville Syrjälä37126462013-08-01 16:18:55 +03001793/*
1794 * For both WM_PIPE and WM_LP.
1795 * mem_value must be in 0.1us units.
1796 */
Matt Roper7221fc32015-09-24 15:53:08 -07001797static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001798 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001799 uint32_t mem_value,
1800 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001801{
Ville Syrjäläac484962016-01-20 21:05:26 +02001802 int cpp = pstate->base.fb ?
1803 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001804 uint32_t method1, method2;
1805
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001806 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001807 return 0;
1808
Ville Syrjäläac484962016-01-20 21:05:26 +02001809 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001810
1811 if (!is_lp)
1812 return method1;
1813
Matt Roper7221fc32015-09-24 15:53:08 -07001814 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1815 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001816 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001817 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001818
1819 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001820}
1821
Ville Syrjälä37126462013-08-01 16:18:55 +03001822/*
1823 * For both WM_PIPE and WM_LP.
1824 * mem_value must be in 0.1us units.
1825 */
Matt Roper7221fc32015-09-24 15:53:08 -07001826static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001827 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001828 uint32_t mem_value)
1829{
Ville Syrjäläac484962016-01-20 21:05:26 +02001830 int cpp = pstate->base.fb ?
1831 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001832 uint32_t method1, method2;
1833
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001834 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001835 return 0;
1836
Ville Syrjäläac484962016-01-20 21:05:26 +02001837 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001838 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1839 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001840 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001841 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001842 return min(method1, method2);
1843}
1844
Ville Syrjälä37126462013-08-01 16:18:55 +03001845/*
1846 * For both WM_PIPE and WM_LP.
1847 * mem_value must be in 0.1us units.
1848 */
Matt Roper7221fc32015-09-24 15:53:08 -07001849static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001850 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001851 uint32_t mem_value)
1852{
Matt Roperb2435692016-02-02 22:06:51 -08001853 /*
1854 * We treat the cursor plane as always-on for the purposes of watermark
1855 * calculation. Until we have two-stage watermark programming merged,
1856 * this is necessary to avoid flickering.
1857 */
1858 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001859 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001860
Matt Roperb2435692016-02-02 22:06:51 -08001861 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001862 return 0;
1863
Matt Roper7221fc32015-09-24 15:53:08 -07001864 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1865 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001866 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001867}
1868
Paulo Zanonicca32e92013-05-31 11:45:06 -03001869/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001870static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001871 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001872 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001873{
Ville Syrjäläac484962016-01-20 21:05:26 +02001874 int cpp = pstate->base.fb ?
1875 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001876
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001877 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001878 return 0;
1879
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001880 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001881}
1882
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001883static unsigned int
1884ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001885{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001886 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07001887 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001888 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001889 return 768;
1890 else
1891 return 512;
1892}
1893
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001894static unsigned int
1895ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
1896 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001897{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001898 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001899 /* BDW primary/sprite plane watermarks */
1900 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001901 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001902 /* IVB/HSW primary/sprite plane watermarks */
1903 return level == 0 ? 127 : 1023;
1904 else if (!is_sprite)
1905 /* ILK/SNB primary plane watermarks */
1906 return level == 0 ? 127 : 511;
1907 else
1908 /* ILK/SNB sprite plane watermarks */
1909 return level == 0 ? 63 : 255;
1910}
1911
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001912static unsigned int
1913ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001914{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001915 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001916 return level == 0 ? 63 : 255;
1917 else
1918 return level == 0 ? 31 : 63;
1919}
1920
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001921static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001922{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001923 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001924 return 31;
1925 else
1926 return 15;
1927}
1928
Ville Syrjälä158ae642013-08-07 13:28:19 +03001929/* Calculate the maximum primary/sprite plane watermark */
1930static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1931 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001932 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001933 enum intel_ddb_partitioning ddb_partitioning,
1934 bool is_sprite)
1935{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001936 struct drm_i915_private *dev_priv = to_i915(dev);
1937 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001938
1939 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001940 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001941 return 0;
1942
1943 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001945 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001946
1947 /*
1948 * For some reason the non self refresh
1949 * FIFO size is only half of the self
1950 * refresh FIFO size on ILK/SNB.
1951 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001952 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001953 fifo_size /= 2;
1954 }
1955
Ville Syrjälä240264f2013-08-07 13:29:12 +03001956 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001957 /* level 0 is always calculated with 1:1 split */
1958 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1959 if (is_sprite)
1960 fifo_size *= 5;
1961 fifo_size /= 6;
1962 } else {
1963 fifo_size /= 2;
1964 }
1965 }
1966
1967 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001968 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001969}
1970
1971/* Calculate the maximum cursor plane watermark */
1972static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001973 int level,
1974 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001975{
1976 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001977 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001978 return 64;
1979
1980 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001981 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001982}
1983
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001984static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001985 int level,
1986 const struct intel_wm_config *config,
1987 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001988 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001989{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001990 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1991 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1992 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001993 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001994}
1995
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001996static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001997 int level,
1998 struct ilk_wm_maximums *max)
1999{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002000 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2001 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2002 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2003 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002004}
2005
Ville Syrjäläd9395652013-10-09 19:18:10 +03002006static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002007 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002008 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002009{
2010 bool ret;
2011
2012 /* already determined to be invalid? */
2013 if (!result->enable)
2014 return false;
2015
2016 result->enable = result->pri_val <= max->pri &&
2017 result->spr_val <= max->spr &&
2018 result->cur_val <= max->cur;
2019
2020 ret = result->enable;
2021
2022 /*
2023 * HACK until we can pre-compute everything,
2024 * and thus fail gracefully if LP0 watermarks
2025 * are exceeded...
2026 */
2027 if (level == 0 && !result->enable) {
2028 if (result->pri_val > max->pri)
2029 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2030 level, result->pri_val, max->pri);
2031 if (result->spr_val > max->spr)
2032 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2033 level, result->spr_val, max->spr);
2034 if (result->cur_val > max->cur)
2035 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2036 level, result->cur_val, max->cur);
2037
2038 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2039 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2040 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2041 result->enable = true;
2042 }
2043
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002044 return ret;
2045}
2046
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002047static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002048 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002049 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002050 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002051 struct intel_plane_state *pristate,
2052 struct intel_plane_state *sprstate,
2053 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002054 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002055{
2056 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2057 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2058 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2059
2060 /* WM1+ latency values stored in 0.5us units */
2061 if (level > 0) {
2062 pri_latency *= 5;
2063 spr_latency *= 5;
2064 cur_latency *= 5;
2065 }
2066
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002067 if (pristate) {
2068 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2069 pri_latency, level);
2070 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2071 }
2072
2073 if (sprstate)
2074 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2075
2076 if (curstate)
2077 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2078
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002079 result->enable = true;
2080}
2081
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002082static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002083hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002084{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002085 const struct intel_atomic_state *intel_state =
2086 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002087 const struct drm_display_mode *adjusted_mode =
2088 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002089 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002090
Matt Roperee91a152015-12-03 11:37:39 -08002091 if (!cstate->base.active)
2092 return 0;
2093 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2094 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002095 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002096 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002097
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002098 /* The WM are computed with base on how long it takes to fill a single
2099 * row at the given clock rate, multiplied by 8.
2100 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002101 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2102 adjusted_mode->crtc_clock);
2103 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002104 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002105
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002106 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2107 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002108}
2109
Ville Syrjäläbb726512016-10-31 22:37:24 +02002110static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2111 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002112{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002113 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002114 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002115 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002116 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002117
2118 /* read the first set of memory latencies[0:3] */
2119 val = 0; /* data0 to be programmed to 0 for first set */
2120 mutex_lock(&dev_priv->rps.hw_lock);
2121 ret = sandybridge_pcode_read(dev_priv,
2122 GEN9_PCODE_READ_MEM_LATENCY,
2123 &val);
2124 mutex_unlock(&dev_priv->rps.hw_lock);
2125
2126 if (ret) {
2127 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2128 return;
2129 }
2130
2131 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2132 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2133 GEN9_MEM_LATENCY_LEVEL_MASK;
2134 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2135 GEN9_MEM_LATENCY_LEVEL_MASK;
2136 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2137 GEN9_MEM_LATENCY_LEVEL_MASK;
2138
2139 /* read the second set of memory latencies[4:7] */
2140 val = 1; /* data0 to be programmed to 1 for second set */
2141 mutex_lock(&dev_priv->rps.hw_lock);
2142 ret = sandybridge_pcode_read(dev_priv,
2143 GEN9_PCODE_READ_MEM_LATENCY,
2144 &val);
2145 mutex_unlock(&dev_priv->rps.hw_lock);
2146 if (ret) {
2147 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2148 return;
2149 }
2150
2151 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2152 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2153 GEN9_MEM_LATENCY_LEVEL_MASK;
2154 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2155 GEN9_MEM_LATENCY_LEVEL_MASK;
2156 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2157 GEN9_MEM_LATENCY_LEVEL_MASK;
2158
Vandana Kannan367294b2014-11-04 17:06:46 +00002159 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002160 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2161 * need to be disabled. We make sure to sanitize the values out
2162 * of the punit to satisfy this requirement.
2163 */
2164 for (level = 1; level <= max_level; level++) {
2165 if (wm[level] == 0) {
2166 for (i = level + 1; i <= max_level; i++)
2167 wm[i] = 0;
2168 break;
2169 }
2170 }
2171
2172 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002173 * WaWmMemoryReadLatency:skl
2174 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002175 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002176 * to add 2us to the various latency levels we retrieve from the
2177 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002178 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002179 if (wm[0] == 0) {
2180 wm[0] += 2;
2181 for (level = 1; level <= max_level; level++) {
2182 if (wm[level] == 0)
2183 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002184 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002185 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002186 }
2187
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002188 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002189 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2190
2191 wm[0] = (sskpd >> 56) & 0xFF;
2192 if (wm[0] == 0)
2193 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002194 wm[1] = (sskpd >> 4) & 0xFF;
2195 wm[2] = (sskpd >> 12) & 0xFF;
2196 wm[3] = (sskpd >> 20) & 0x1FF;
2197 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002198 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002199 uint32_t sskpd = I915_READ(MCH_SSKPD);
2200
2201 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2202 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2203 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2204 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002205 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002206 uint32_t mltr = I915_READ(MLTR_ILK);
2207
2208 /* ILK primary LP0 latency is 700 ns */
2209 wm[0] = 7;
2210 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2211 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002212 }
2213}
2214
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002215static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2216 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002217{
2218 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002219 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002220 wm[0] = 13;
2221}
2222
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002223static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2224 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002225{
2226 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002227 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002228 wm[0] = 13;
2229
2230 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002231 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002232 wm[3] *= 2;
2233}
2234
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002235int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002236{
2237 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002238 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002239 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002240 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002241 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002242 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002243 return 3;
2244 else
2245 return 2;
2246}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002247
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002248static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002249 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002250 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002251{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002252 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002253
2254 for (level = 0; level <= max_level; level++) {
2255 unsigned int latency = wm[level];
2256
2257 if (latency == 0) {
2258 DRM_ERROR("%s WM%d latency not provided\n",
2259 name, level);
2260 continue;
2261 }
2262
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002263 /*
2264 * - latencies are in us on gen9.
2265 * - before then, WM1+ latency values are in 0.5us units
2266 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002267 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002268 latency *= 10;
2269 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002270 latency *= 5;
2271
2272 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2273 name, level, wm[level],
2274 latency / 10, latency % 10);
2275 }
2276}
2277
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002278static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2279 uint16_t wm[5], uint16_t min)
2280{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002281 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002282
2283 if (wm[0] >= min)
2284 return false;
2285
2286 wm[0] = max(wm[0], min);
2287 for (level = 1; level <= max_level; level++)
2288 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2289
2290 return true;
2291}
2292
Ville Syrjäläbb726512016-10-31 22:37:24 +02002293static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002294{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002295 bool changed;
2296
2297 /*
2298 * The BIOS provided WM memory latency values are often
2299 * inadequate for high resolution displays. Adjust them.
2300 */
2301 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2302 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2303 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2304
2305 if (!changed)
2306 return;
2307
2308 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002309 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2310 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2311 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002312}
2313
Ville Syrjäläbb726512016-10-31 22:37:24 +02002314static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002315{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002316 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002317
2318 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2319 sizeof(dev_priv->wm.pri_latency));
2320 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2321 sizeof(dev_priv->wm.pri_latency));
2322
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002323 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002324 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002325
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002326 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2327 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2328 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002329
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002330 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002331 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002332}
2333
Ville Syrjäläbb726512016-10-31 22:37:24 +02002334static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002335{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002336 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002337 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002338}
2339
Matt Ropered4a6a72016-02-23 17:20:13 -08002340static bool ilk_validate_pipe_wm(struct drm_device *dev,
2341 struct intel_pipe_wm *pipe_wm)
2342{
2343 /* LP0 watermark maximums depend on this pipe alone */
2344 const struct intel_wm_config config = {
2345 .num_pipes_active = 1,
2346 .sprites_enabled = pipe_wm->sprites_enabled,
2347 .sprites_scaled = pipe_wm->sprites_scaled,
2348 };
2349 struct ilk_wm_maximums max;
2350
2351 /* LP0 watermarks always use 1/2 DDB partitioning */
2352 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2353
2354 /* At least LP0 must be valid */
2355 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2356 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2357 return false;
2358 }
2359
2360 return true;
2361}
2362
Matt Roper261a27d2015-10-08 15:28:25 -07002363/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002364static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002365{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002366 struct drm_atomic_state *state = cstate->base.state;
2367 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002368 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002370 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002371 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002372 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002373 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002374 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002375 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002376 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002377
Matt Ropere8f1f022016-05-12 07:05:55 -07002378 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002379
Matt Roper43d59ed2015-09-24 15:53:07 -07002380 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002381 struct intel_plane_state *ps;
2382
2383 ps = intel_atomic_get_existing_plane_state(state,
2384 intel_plane);
2385 if (!ps)
2386 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002387
2388 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002389 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002390 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002391 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002392 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002393 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002394 }
2395
Matt Ropered4a6a72016-02-23 17:20:13 -08002396 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002397 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002398 pipe_wm->sprites_enabled = sprstate->base.visible;
2399 pipe_wm->sprites_scaled = sprstate->base.visible &&
2400 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2401 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002402 }
2403
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002404 usable_level = max_level;
2405
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002406 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002407 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002408 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002409
2410 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002411 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002412 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002413
Matt Roper86c8bbb2015-09-24 15:53:16 -07002414 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002415 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2416
2417 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2418 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002419
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002420 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002421 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002422
Matt Ropered4a6a72016-02-23 17:20:13 -08002423 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002424 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002425
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002426 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002427
2428 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002429 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002430
Matt Roper86c8bbb2015-09-24 15:53:16 -07002431 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002432 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002433
2434 /*
2435 * Disable any watermark level that exceeds the
2436 * register maximums since such watermarks are
2437 * always invalid.
2438 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002439 if (level > usable_level)
2440 continue;
2441
2442 if (ilk_validate_wm_level(level, &max, wm))
2443 pipe_wm->wm[level] = *wm;
2444 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002445 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002446 }
2447
Matt Roper86c8bbb2015-09-24 15:53:16 -07002448 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002449}
2450
2451/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002452 * Build a set of 'intermediate' watermark values that satisfy both the old
2453 * state and the new state. These can be programmed to the hardware
2454 * immediately.
2455 */
2456static int ilk_compute_intermediate_wm(struct drm_device *dev,
2457 struct intel_crtc *intel_crtc,
2458 struct intel_crtc_state *newstate)
2459{
Matt Ropere8f1f022016-05-12 07:05:55 -07002460 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002461 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002462 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002463
2464 /*
2465 * Start with the final, target watermarks, then combine with the
2466 * currently active watermarks to get values that are safe both before
2467 * and after the vblank.
2468 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002469 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002470 a->pipe_enabled |= b->pipe_enabled;
2471 a->sprites_enabled |= b->sprites_enabled;
2472 a->sprites_scaled |= b->sprites_scaled;
2473
2474 for (level = 0; level <= max_level; level++) {
2475 struct intel_wm_level *a_wm = &a->wm[level];
2476 const struct intel_wm_level *b_wm = &b->wm[level];
2477
2478 a_wm->enable &= b_wm->enable;
2479 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2480 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2481 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2482 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2483 }
2484
2485 /*
2486 * We need to make sure that these merged watermark values are
2487 * actually a valid configuration themselves. If they're not,
2488 * there's no safe way to transition from the old state to
2489 * the new state, so we need to fail the atomic transaction.
2490 */
2491 if (!ilk_validate_pipe_wm(dev, a))
2492 return -EINVAL;
2493
2494 /*
2495 * If our intermediate WM are identical to the final WM, then we can
2496 * omit the post-vblank programming; only update if it's different.
2497 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002498 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002499 newstate->wm.need_postvbl_update = false;
2500
2501 return 0;
2502}
2503
2504/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505 * Merge the watermarks from all active pipes for a specific level.
2506 */
2507static void ilk_merge_wm_level(struct drm_device *dev,
2508 int level,
2509 struct intel_wm_level *ret_wm)
2510{
2511 const struct intel_crtc *intel_crtc;
2512
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002513 ret_wm->enable = true;
2514
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002515 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002516 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002517 const struct intel_wm_level *wm = &active->wm[level];
2518
2519 if (!active->pipe_enabled)
2520 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002521
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002522 /*
2523 * The watermark values may have been used in the past,
2524 * so we must maintain them in the registers for some
2525 * time even if the level is now disabled.
2526 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002527 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002528 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002529
2530 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2531 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2532 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2533 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2534 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002535}
2536
2537/*
2538 * Merge all low power watermarks for all active pipes.
2539 */
2540static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002541 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002542 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002543 struct intel_pipe_wm *merged)
2544{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002545 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002546 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002547 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002548
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002549 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002550 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002551 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002552 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002553
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002554 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002555 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002556
2557 /* merge each WM1+ level */
2558 for (level = 1; level <= max_level; level++) {
2559 struct intel_wm_level *wm = &merged->wm[level];
2560
2561 ilk_merge_wm_level(dev, level, wm);
2562
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002563 if (level > last_enabled_level)
2564 wm->enable = false;
2565 else if (!ilk_validate_wm_level(level, max, wm))
2566 /* make sure all following levels get disabled */
2567 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002568
2569 /*
2570 * The spec says it is preferred to disable
2571 * FBC WMs instead of disabling a WM level.
2572 */
2573 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002574 if (wm->enable)
2575 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002576 wm->fbc_val = 0;
2577 }
2578 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002579
2580 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2581 /*
2582 * FIXME this is racy. FBC might get enabled later.
2583 * What we should check here is whether FBC can be
2584 * enabled sometime later.
2585 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002586 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002587 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002588 for (level = 2; level <= max_level; level++) {
2589 struct intel_wm_level *wm = &merged->wm[level];
2590
2591 wm->enable = false;
2592 }
2593 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002594}
2595
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002596static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2597{
2598 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2599 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2600}
2601
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002602/* The value we need to program into the WM_LPx latency field */
2603static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2604{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002605 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002606
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002607 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002608 return 2 * level;
2609 else
2610 return dev_priv->wm.pri_latency[level];
2611}
2612
Imre Deak820c1982013-12-17 14:46:36 +02002613static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002614 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002615 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002616 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002617{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002618 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002619 struct intel_crtc *intel_crtc;
2620 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002621
Ville Syrjälä0362c782013-10-09 19:17:57 +03002622 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002623 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002624
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002625 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002626 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002627 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002628
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002629 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002630
Ville Syrjälä0362c782013-10-09 19:17:57 +03002631 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002632
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002633 /*
2634 * Maintain the watermark values even if the level is
2635 * disabled. Doing otherwise could cause underruns.
2636 */
2637 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002638 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002639 (r->pri_val << WM1_LP_SR_SHIFT) |
2640 r->cur_val;
2641
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002642 if (r->enable)
2643 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2644
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002645 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002646 results->wm_lp[wm_lp - 1] |=
2647 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2648 else
2649 results->wm_lp[wm_lp - 1] |=
2650 r->fbc_val << WM1_LP_FBC_SHIFT;
2651
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002652 /*
2653 * Always set WM1S_LP_EN when spr_val != 0, even if the
2654 * level is disabled. Doing otherwise could cause underruns.
2655 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002656 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002657 WARN_ON(wm_lp != 1);
2658 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2659 } else
2660 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002661 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002662
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002663 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002664 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002665 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002666 const struct intel_wm_level *r =
2667 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002668
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002669 if (WARN_ON(!r->enable))
2670 continue;
2671
Matt Ropered4a6a72016-02-23 17:20:13 -08002672 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002673
2674 results->wm_pipe[pipe] =
2675 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2676 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2677 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002678 }
2679}
2680
Paulo Zanoni861f3382013-05-31 10:19:21 -03002681/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2682 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002683static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002684 struct intel_pipe_wm *r1,
2685 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002686{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002687 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002688 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002689
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002690 for (level = 1; level <= max_level; level++) {
2691 if (r1->wm[level].enable)
2692 level1 = level;
2693 if (r2->wm[level].enable)
2694 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002695 }
2696
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002697 if (level1 == level2) {
2698 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002699 return r2;
2700 else
2701 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002702 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002703 return r1;
2704 } else {
2705 return r2;
2706 }
2707}
2708
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002709/* dirty bits used to track which watermarks need changes */
2710#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2711#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2712#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2713#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2714#define WM_DIRTY_FBC (1 << 24)
2715#define WM_DIRTY_DDB (1 << 25)
2716
Damien Lespiau055e3932014-08-18 13:49:10 +01002717static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002718 const struct ilk_wm_values *old,
2719 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002720{
2721 unsigned int dirty = 0;
2722 enum pipe pipe;
2723 int wm_lp;
2724
Damien Lespiau055e3932014-08-18 13:49:10 +01002725 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002726 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2727 dirty |= WM_DIRTY_LINETIME(pipe);
2728 /* Must disable LP1+ watermarks too */
2729 dirty |= WM_DIRTY_LP_ALL;
2730 }
2731
2732 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2733 dirty |= WM_DIRTY_PIPE(pipe);
2734 /* Must disable LP1+ watermarks too */
2735 dirty |= WM_DIRTY_LP_ALL;
2736 }
2737 }
2738
2739 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2740 dirty |= WM_DIRTY_FBC;
2741 /* Must disable LP1+ watermarks too */
2742 dirty |= WM_DIRTY_LP_ALL;
2743 }
2744
2745 if (old->partitioning != new->partitioning) {
2746 dirty |= WM_DIRTY_DDB;
2747 /* Must disable LP1+ watermarks too */
2748 dirty |= WM_DIRTY_LP_ALL;
2749 }
2750
2751 /* LP1+ watermarks already deemed dirty, no need to continue */
2752 if (dirty & WM_DIRTY_LP_ALL)
2753 return dirty;
2754
2755 /* Find the lowest numbered LP1+ watermark in need of an update... */
2756 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2757 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2758 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2759 break;
2760 }
2761
2762 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2763 for (; wm_lp <= 3; wm_lp++)
2764 dirty |= WM_DIRTY_LP(wm_lp);
2765
2766 return dirty;
2767}
2768
Ville Syrjälä8553c182013-12-05 15:51:39 +02002769static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2770 unsigned int dirty)
2771{
Imre Deak820c1982013-12-17 14:46:36 +02002772 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002773 bool changed = false;
2774
2775 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2776 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2777 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2778 changed = true;
2779 }
2780 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2781 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2782 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2783 changed = true;
2784 }
2785 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2786 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2787 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2788 changed = true;
2789 }
2790
2791 /*
2792 * Don't touch WM1S_LP_EN here.
2793 * Doing so could cause underruns.
2794 */
2795
2796 return changed;
2797}
2798
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799/*
2800 * The spec says we shouldn't write when we don't need, because every write
2801 * causes WMs to be re-evaluated, expending some power.
2802 */
Imre Deak820c1982013-12-17 14:46:36 +02002803static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2804 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002805{
Imre Deak820c1982013-12-17 14:46:36 +02002806 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002808 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002809
Damien Lespiau055e3932014-08-18 13:49:10 +01002810 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002811 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002812 return;
2813
Ville Syrjälä8553c182013-12-05 15:51:39 +02002814 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002815
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002816 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002817 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002818 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002819 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002820 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002821 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2822
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002823 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002824 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002825 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002826 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002827 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002828 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2829
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002830 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002831 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002832 val = I915_READ(WM_MISC);
2833 if (results->partitioning == INTEL_DDB_PART_1_2)
2834 val &= ~WM_MISC_DATA_PARTITION_5_6;
2835 else
2836 val |= WM_MISC_DATA_PARTITION_5_6;
2837 I915_WRITE(WM_MISC, val);
2838 } else {
2839 val = I915_READ(DISP_ARB_CTL2);
2840 if (results->partitioning == INTEL_DDB_PART_1_2)
2841 val &= ~DISP_DATA_PARTITION_5_6;
2842 else
2843 val |= DISP_DATA_PARTITION_5_6;
2844 I915_WRITE(DISP_ARB_CTL2, val);
2845 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002846 }
2847
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002848 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002849 val = I915_READ(DISP_ARB_CTL);
2850 if (results->enable_fbc_wm)
2851 val &= ~DISP_FBC_WM_DIS;
2852 else
2853 val |= DISP_FBC_WM_DIS;
2854 I915_WRITE(DISP_ARB_CTL, val);
2855 }
2856
Imre Deak954911e2013-12-17 14:46:34 +02002857 if (dirty & WM_DIRTY_LP(1) &&
2858 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2859 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2860
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002861 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002862 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2863 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2864 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2865 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2866 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002867
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002868 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002869 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002870 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002871 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002872 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002873 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002874
2875 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002876}
2877
Matt Ropered4a6a72016-02-23 17:20:13 -08002878bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002879{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002880 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002881
2882 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2883}
2884
Lyude656d1b82016-08-17 15:55:54 -04002885#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002886
Matt Roper024c9042015-09-24 15:53:11 -07002887/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002888 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2889 * so assume we'll always need it in order to avoid underruns.
2890 */
2891static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2892{
2893 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2894
2895 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2896 IS_KABYLAKE(dev_priv))
2897 return true;
2898
2899 return false;
2900}
2901
Paulo Zanoni56feca92016-09-22 18:00:28 -03002902static bool
2903intel_has_sagv(struct drm_i915_private *dev_priv)
2904{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002905 if (IS_KABYLAKE(dev_priv))
2906 return true;
2907
2908 if (IS_SKYLAKE(dev_priv) &&
2909 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2910 return true;
2911
2912 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002913}
2914
Lyude656d1b82016-08-17 15:55:54 -04002915/*
2916 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2917 * depending on power and performance requirements. The display engine access
2918 * to system memory is blocked during the adjustment time. Because of the
2919 * blocking time, having this enabled can cause full system hangs and/or pipe
2920 * underruns if we don't meet all of the following requirements:
2921 *
2922 * - <= 1 pipe enabled
2923 * - All planes can enable watermarks for latencies >= SAGV engine block time
2924 * - We're not using an interlaced display configuration
2925 */
2926int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002927intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002928{
2929 int ret;
2930
Paulo Zanoni56feca92016-09-22 18:00:28 -03002931 if (!intel_has_sagv(dev_priv))
2932 return 0;
2933
2934 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002935 return 0;
2936
2937 DRM_DEBUG_KMS("Enabling the SAGV\n");
2938 mutex_lock(&dev_priv->rps.hw_lock);
2939
2940 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2941 GEN9_SAGV_ENABLE);
2942
2943 /* We don't need to wait for the SAGV when enabling */
2944 mutex_unlock(&dev_priv->rps.hw_lock);
2945
2946 /*
2947 * Some skl systems, pre-release machines in particular,
2948 * don't actually have an SAGV.
2949 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002950 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002951 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002952 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002953 return 0;
2954 } else if (ret < 0) {
2955 DRM_ERROR("Failed to enable the SAGV\n");
2956 return ret;
2957 }
2958
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002959 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002960 return 0;
2961}
2962
2963static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002964intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002965{
2966 int ret;
2967 uint32_t temp = GEN9_SAGV_DISABLE;
2968
2969 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2970 &temp);
2971 if (ret)
2972 return ret;
2973 else
2974 return temp & GEN9_SAGV_IS_DISABLED;
2975}
2976
2977int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002978intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002979{
2980 int ret, result;
2981
Paulo Zanoni56feca92016-09-22 18:00:28 -03002982 if (!intel_has_sagv(dev_priv))
2983 return 0;
2984
2985 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002986 return 0;
2987
2988 DRM_DEBUG_KMS("Disabling the SAGV\n");
2989 mutex_lock(&dev_priv->rps.hw_lock);
2990
2991 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002992 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002993 mutex_unlock(&dev_priv->rps.hw_lock);
2994
2995 if (ret == -ETIMEDOUT) {
2996 DRM_ERROR("Request to disable SAGV timed out\n");
2997 return -ETIMEDOUT;
2998 }
2999
3000 /*
3001 * Some skl systems, pre-release machines in particular,
3002 * don't actually have an SAGV.
3003 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003004 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003005 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003006 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003007 return 0;
3008 } else if (result < 0) {
3009 DRM_ERROR("Failed to disable the SAGV\n");
3010 return result;
3011 }
3012
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003013 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003014 return 0;
3015}
3016
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003017bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003018{
3019 struct drm_device *dev = state->dev;
3020 struct drm_i915_private *dev_priv = to_i915(dev);
3021 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003022 struct intel_crtc *crtc;
3023 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003024 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003025 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003026 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003027
Paulo Zanoni56feca92016-09-22 18:00:28 -03003028 if (!intel_has_sagv(dev_priv))
3029 return false;
3030
Lyude656d1b82016-08-17 15:55:54 -04003031 /*
3032 * SKL workaround: bspec recommends we disable the SAGV when we have
3033 * more then one pipe enabled
3034 *
3035 * If there are no active CRTCs, no additional checks need be performed
3036 */
3037 if (hweight32(intel_state->active_crtcs) == 0)
3038 return true;
3039 else if (hweight32(intel_state->active_crtcs) > 1)
3040 return false;
3041
3042 /* Since we're now guaranteed to only have one active CRTC... */
3043 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003044 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003045 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003046
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003047 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003048 return false;
3049
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003050 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003051 struct skl_plane_wm *wm =
3052 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003053
Lyude656d1b82016-08-17 15:55:54 -04003054 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003055 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003056 continue;
3057
3058 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003059 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003060 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003061 { }
3062
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003063 latency = dev_priv->wm.skl_latency[level];
3064
3065 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003066 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003067 I915_FORMAT_MOD_X_TILED)
3068 latency += 15;
3069
Lyude656d1b82016-08-17 15:55:54 -04003070 /*
3071 * If any of the planes on this pipe don't enable wm levels
3072 * that incur memory latencies higher then 30µs we can't enable
3073 * the SAGV
3074 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003075 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003076 return false;
3077 }
3078
3079 return true;
3080}
3081
Damien Lespiaub9cec072014-11-04 17:06:43 +00003082static void
3083skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003084 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003085 struct skl_ddb_entry *alloc, /* out */
3086 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003087{
Matt Roperc107acf2016-05-12 07:06:01 -07003088 struct drm_atomic_state *state = cstate->base.state;
3089 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3090 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003091 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003092 unsigned int pipe_size, ddb_size;
3093 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003094
Matt Ropera6d3460e2016-05-12 07:06:04 -07003095 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003096 alloc->start = 0;
3097 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003098 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003099 return;
3100 }
3101
Matt Ropera6d3460e2016-05-12 07:06:04 -07003102 if (intel_state->active_pipe_changes)
3103 *num_active = hweight32(intel_state->active_crtcs);
3104 else
3105 *num_active = hweight32(dev_priv->active_crtcs);
3106
Deepak M6f3fff62016-09-15 15:01:10 +05303107 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3108 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003109
3110 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3111
Matt Roperc107acf2016-05-12 07:06:01 -07003112 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003113 * If the state doesn't change the active CRTC's, then there's
3114 * no need to recalculate; the existing pipe allocation limits
3115 * should remain unchanged. Note that we're safe from racing
3116 * commits since any racing commit that changes the active CRTC
3117 * list would need to grab _all_ crtc locks, including the one
3118 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003119 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003120 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003121 /*
3122 * alloc may be cleared by clear_intel_crtc_state,
3123 * copy from old state to be sure
3124 */
3125 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003126 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003127 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003128
3129 nth_active_pipe = hweight32(intel_state->active_crtcs &
3130 (drm_crtc_mask(for_crtc) - 1));
3131 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3132 alloc->start = nth_active_pipe * ddb_size / *num_active;
3133 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003134}
3135
Matt Roperc107acf2016-05-12 07:06:01 -07003136static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003137{
Matt Roperc107acf2016-05-12 07:06:01 -07003138 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003139 return 32;
3140
3141 return 8;
3142}
3143
Damien Lespiaua269c582014-11-04 17:06:49 +00003144static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3145{
3146 entry->start = reg & 0x3ff;
3147 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003148 if (entry->end)
3149 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003150}
3151
Damien Lespiau08db6652014-11-04 17:06:52 +00003152void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3153 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003154{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003155 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003156
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003157 memset(ddb, 0, sizeof(*ddb));
3158
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003159 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003160 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003161 enum plane_id plane_id;
3162 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003163
3164 power_domain = POWER_DOMAIN_PIPE(pipe);
3165 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003166 continue;
3167
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003168 for_each_plane_id_on_crtc(crtc, plane_id) {
3169 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003170
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003171 if (plane_id != PLANE_CURSOR)
3172 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3173 else
3174 val = I915_READ(CUR_BUF_CFG(pipe));
3175
3176 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3177 }
Imre Deak4d800032016-02-17 16:31:29 +02003178
3179 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003180 }
3181}
3182
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003183/*
3184 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3185 * The bspec defines downscale amount as:
3186 *
3187 * """
3188 * Horizontal down scale amount = maximum[1, Horizontal source size /
3189 * Horizontal destination size]
3190 * Vertical down scale amount = maximum[1, Vertical source size /
3191 * Vertical destination size]
3192 * Total down scale amount = Horizontal down scale amount *
3193 * Vertical down scale amount
3194 * """
3195 *
3196 * Return value is provided in 16.16 fixed point form to retain fractional part.
3197 * Caller should take care of dividing & rounding off the value.
3198 */
3199static uint32_t
3200skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3201{
3202 uint32_t downscale_h, downscale_w;
3203 uint32_t src_w, src_h, dst_w, dst_h;
3204
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003205 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003206 return DRM_PLANE_HELPER_NO_SCALING;
3207
3208 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003209 src_w = drm_rect_width(&pstate->base.src);
3210 src_h = drm_rect_height(&pstate->base.src);
3211 dst_w = drm_rect_width(&pstate->base.dst);
3212 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003213 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003214 swap(dst_w, dst_h);
3215
3216 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3217 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3218
3219 /* Provide result in 16.16 fixed point */
3220 return (uint64_t)downscale_w * downscale_h >> 16;
3221}
3222
Damien Lespiaub9cec072014-11-04 17:06:43 +00003223static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003224skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3225 const struct drm_plane_state *pstate,
3226 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003227{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003228 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003229 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003230 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003231 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003232 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3233
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003234 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003235 return 0;
3236 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3237 return 0;
3238 if (y && format != DRM_FORMAT_NV12)
3239 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003240
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003241 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3242 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003243
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003244 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003245 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003246
3247 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003248 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003249 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003250 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003251 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003252 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003253 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003254 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003255 } else {
3256 /* for packed formats */
3257 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003258 }
3259
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003260 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3261
3262 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003263}
3264
3265/*
3266 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3267 * a 8192x4096@32bpp framebuffer:
3268 * 3 * 4096 * 8192 * 4 < 2^32
3269 */
3270static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003271skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3272 unsigned *plane_data_rate,
3273 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003274{
Matt Roper9c74d822016-05-12 07:05:58 -07003275 struct drm_crtc_state *cstate = &intel_cstate->base;
3276 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003277 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003278 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003279 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003280
3281 if (WARN_ON(!state))
3282 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003283
Matt Ropera1de91e2016-05-12 07:05:57 -07003284 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003285 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003286 enum plane_id plane_id = to_intel_plane(plane)->id;
3287 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003288
Matt Ropera6d3460e2016-05-12 07:06:04 -07003289 /* packed/uv */
3290 rate = skl_plane_relative_data_rate(intel_cstate,
3291 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003292 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003293
3294 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003295
Matt Ropera6d3460e2016-05-12 07:06:04 -07003296 /* y-plane */
3297 rate = skl_plane_relative_data_rate(intel_cstate,
3298 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003299 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003300
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003301 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003302 }
3303
3304 return total_data_rate;
3305}
3306
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003307static uint16_t
3308skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3309 const int y)
3310{
3311 struct drm_framebuffer *fb = pstate->fb;
3312 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3313 uint32_t src_w, src_h;
3314 uint32_t min_scanlines = 8;
3315 uint8_t plane_bpp;
3316
3317 if (WARN_ON(!fb))
3318 return 0;
3319
3320 /* For packed formats, no y-plane, return 0 */
3321 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3322 return 0;
3323
3324 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003325 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3326 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003327 return 8;
3328
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003329 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3330 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003331
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003332 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003333 swap(src_w, src_h);
3334
3335 /* Halve UV plane width and height for NV12 */
3336 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3337 src_w /= 2;
3338 src_h /= 2;
3339 }
3340
3341 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3342 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3343 else
3344 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3345
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003346 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003347 switch (plane_bpp) {
3348 case 1:
3349 min_scanlines = 32;
3350 break;
3351 case 2:
3352 min_scanlines = 16;
3353 break;
3354 case 4:
3355 min_scanlines = 8;
3356 break;
3357 case 8:
3358 min_scanlines = 4;
3359 break;
3360 default:
3361 WARN(1, "Unsupported pixel depth %u for rotation",
3362 plane_bpp);
3363 min_scanlines = 32;
3364 }
3365 }
3366
3367 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3368}
3369
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003370static void
3371skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3372 uint16_t *minimum, uint16_t *y_minimum)
3373{
3374 const struct drm_plane_state *pstate;
3375 struct drm_plane *plane;
3376
3377 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003378 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003379
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003380 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003381 continue;
3382
3383 if (!pstate->visible)
3384 continue;
3385
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003386 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3387 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003388 }
3389
3390 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3391}
3392
Matt Roperc107acf2016-05-12 07:06:01 -07003393static int
Matt Roper024c9042015-09-24 15:53:11 -07003394skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003395 struct skl_ddb_allocation *ddb /* out */)
3396{
Matt Roperc107acf2016-05-12 07:06:01 -07003397 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003398 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003399 struct drm_device *dev = crtc->dev;
3400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3401 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003402 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003403 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003404 uint16_t minimum[I915_MAX_PLANES] = {};
3405 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003406 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003407 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003408 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003409 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3410 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003411
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003412 /* Clear the partitioning for disabled planes. */
3413 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3414 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3415
Matt Ropera6d3460e2016-05-12 07:06:04 -07003416 if (WARN_ON(!state))
3417 return 0;
3418
Matt Roperc107acf2016-05-12 07:06:01 -07003419 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003420 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003421 return 0;
3422 }
3423
Matt Ropera6d3460e2016-05-12 07:06:04 -07003424 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003425 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003426 if (alloc_size == 0) {
3427 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003428 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003429 }
3430
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003431 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003432
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003433 /*
3434 * 1. Allocate the mininum required blocks for each active plane
3435 * and allocate the cursor, it doesn't require extra allocation
3436 * proportional to the data rate.
3437 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003438
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003439 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3440 alloc_size -= minimum[plane_id];
3441 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003442 }
3443
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003444 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3445 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3446
Damien Lespiaub9cec072014-11-04 17:06:43 +00003447 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003448 * 2. Distribute the remaining space in proportion to the amount of
3449 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003450 *
3451 * FIXME: we may not allocate every single block here.
3452 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003453 total_data_rate = skl_get_total_relative_data_rate(cstate,
3454 plane_data_rate,
3455 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003456 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003457 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003458
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003459 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003460 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003461 unsigned int data_rate, y_data_rate;
3462 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003463
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003464 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003465 continue;
3466
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003467 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003468
3469 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003470 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003471 * promote the expression to 64 bits to avoid overflowing, the
3472 * result is < available as data_rate / total_data_rate < 1
3473 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003474 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003475 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3476 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003477
Matt Roperc107acf2016-05-12 07:06:01 -07003478 /* Leave disabled planes at (0,0) */
3479 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003480 ddb->plane[pipe][plane_id].start = start;
3481 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003482 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003483
3484 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003485
3486 /*
3487 * allocation for y_plane part of planar format:
3488 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003489 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003490
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003491 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003492 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3493 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003494
Matt Roperc107acf2016-05-12 07:06:01 -07003495 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003496 ddb->y_plane[pipe][plane_id].start = start;
3497 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003498 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003499
Matt Ropera1de91e2016-05-12 07:05:57 -07003500 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003501 }
3502
Matt Roperc107acf2016-05-12 07:06:01 -07003503 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003504}
3505
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003506/*
3507 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003508 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003509 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3510 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3511*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303512static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3513 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003514{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303515 uint32_t wm_intermediate_val;
3516 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003517
3518 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303519 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003520
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303521 wm_intermediate_val = latency * pixel_rate * cpp;
3522 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003523 return ret;
3524}
3525
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303526static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3527 uint32_t pipe_htotal,
3528 uint32_t latency,
3529 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003530{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003531 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303532 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003533
3534 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303535 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003536
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003537 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303538 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3539 pipe_htotal * 1000);
3540 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003541 return ret;
3542}
3543
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003544static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3545 struct intel_plane_state *pstate)
3546{
3547 uint64_t adjusted_pixel_rate;
3548 uint64_t downscale_amount;
3549 uint64_t pixel_rate;
3550
3551 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003552 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003553 return 0;
3554
3555 /*
3556 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3557 * with additional adjustments for plane-specific scaling.
3558 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003559 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003560 downscale_amount = skl_plane_downscale_amount(pstate);
3561
3562 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3563 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3564
3565 return pixel_rate;
3566}
3567
Matt Roper55994c22016-05-12 07:06:08 -07003568static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3569 struct intel_crtc_state *cstate,
3570 struct intel_plane_state *intel_pstate,
3571 uint16_t ddb_allocation,
3572 int level,
3573 uint16_t *out_blocks, /* out */
3574 uint8_t *out_lines, /* out */
3575 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003576{
Matt Roper33815fa2016-05-12 07:06:05 -07003577 struct drm_plane_state *pstate = &intel_pstate->base;
3578 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003579 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303580 uint_fixed_16_16_t method1, method2;
3581 uint_fixed_16_16_t plane_blocks_per_line;
3582 uint_fixed_16_16_t selected_result;
3583 uint32_t interm_pbpl;
3584 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003585 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003586 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003587 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003588 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303589 uint_fixed_16_16_t y_tile_minimum;
3590 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003591 struct intel_atomic_state *state =
3592 to_intel_atomic_state(cstate->base.state);
3593 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303594 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003595
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003596 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003597 *enabled = false;
3598 return 0;
3599 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003600
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303601 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3602 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3603 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3604
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303605 /* Display WA #1141: kbl. */
3606 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3607 latency += 4;
3608
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303609 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003610 latency += 15;
3611
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003612 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3613 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003614
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003615 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003616 swap(width, height);
3617
Ville Syrjäläac484962016-01-20 21:05:26 +02003618 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003619 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3620
Dave Airlie61d0a042016-10-25 16:35:20 +10003621 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003622 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3623 drm_format_plane_cpp(fb->pixel_format, 1) :
3624 drm_format_plane_cpp(fb->pixel_format, 0);
3625
3626 switch (cpp) {
3627 case 1:
3628 y_min_scanlines = 16;
3629 break;
3630 case 2:
3631 y_min_scanlines = 8;
3632 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003633 case 4:
3634 y_min_scanlines = 4;
3635 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003636 default:
3637 MISSING_CASE(cpp);
3638 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003639 }
3640 } else {
3641 y_min_scanlines = 4;
3642 }
3643
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003644 if (apply_memory_bw_wa)
3645 y_min_scanlines *= 2;
3646
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003647 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303648 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303649 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3650 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003651 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303652 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303653 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303654 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3655 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303656 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303657 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3658 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003659 }
3660
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003661 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3662 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003663 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003664 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003665 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003666
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303667 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3668 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003669
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303670 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303671 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003672 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003673 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3674 (plane_bytes_per_line / 512 < 1))
3675 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303676 else if ((ddb_allocation /
3677 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3678 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003679 else
3680 selected_result = method1;
3681 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003682
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303683 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3684 res_lines = DIV_ROUND_UP(selected_result.val,
3685 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003686
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003687 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303688 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303689 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003690 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003691 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003692 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003693 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003694 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003695
Matt Roper55994c22016-05-12 07:06:08 -07003696 if (res_blocks >= ddb_allocation || res_lines > 31) {
3697 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003698
3699 /*
3700 * If there are no valid level 0 watermarks, then we can't
3701 * support this display configuration.
3702 */
3703 if (level) {
3704 return 0;
3705 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003706 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003707
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003708 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3709 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3710 plane->base.id, plane->name,
3711 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003712 return -EINVAL;
3713 }
Matt Roper55994c22016-05-12 07:06:08 -07003714 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003715
3716 *out_blocks = res_blocks;
3717 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003718 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003719
Matt Roper55994c22016-05-12 07:06:08 -07003720 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003721}
3722
Matt Roperf4a96752016-05-12 07:06:06 -07003723static int
3724skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3725 struct skl_ddb_allocation *ddb,
3726 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003727 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003728 int level,
3729 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003730{
Matt Roperf4a96752016-05-12 07:06:06 -07003731 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003732 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003733 struct drm_plane *plane = &intel_plane->base;
3734 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003735 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003736 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003737 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003738
3739 if (state)
3740 intel_pstate =
3741 intel_atomic_get_existing_plane_state(state,
3742 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003743
Matt Roperf4a96752016-05-12 07:06:06 -07003744 /*
Lyudea62163e2016-10-04 14:28:20 -04003745 * Note: If we start supporting multiple pending atomic commits against
3746 * the same planes/CRTC's in the future, plane->state will no longer be
3747 * the correct pre-state to use for the calculations here and we'll
3748 * need to change where we get the 'unchanged' plane data from.
3749 *
3750 * For now this is fine because we only allow one queued commit against
3751 * a CRTC. Even if the plane isn't modified by this transaction and we
3752 * don't have a plane lock, we still have the CRTC's lock, so we know
3753 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003754 */
Lyudea62163e2016-10-04 14:28:20 -04003755 if (!intel_pstate)
3756 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003757
Lyudea62163e2016-10-04 14:28:20 -04003758 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003759
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003760 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003761
Lyudea62163e2016-10-04 14:28:20 -04003762 ret = skl_compute_plane_wm(dev_priv,
3763 cstate,
3764 intel_pstate,
3765 ddb_blocks,
3766 level,
3767 &result->plane_res_b,
3768 &result->plane_res_l,
3769 &result->plane_en);
3770 if (ret)
3771 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003772
3773 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003774}
3775
Damien Lespiau407b50f2014-11-04 17:06:57 +00003776static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003777skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003778{
Mahesh Kumara3a89862016-12-01 21:19:34 +05303779 struct drm_atomic_state *state = cstate->base.state;
3780 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003781 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05303782 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003783
Matt Roper024c9042015-09-24 15:53:11 -07003784 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003785 return 0;
3786
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003787 pixel_rate = ilk_pipe_pixel_rate(cstate);
3788
3789 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003790 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003791
Mahesh Kumara3a89862016-12-01 21:19:34 +05303792 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
3793 1000, pixel_rate);
3794
3795 /* Display WA #1135: bxt. */
3796 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
3797 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
3798
3799 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003800}
3801
Matt Roper024c9042015-09-24 15:53:11 -07003802static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003803 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003804{
Matt Roper024c9042015-09-24 15:53:11 -07003805 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003806 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003807
3808 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003809 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003810}
3811
Matt Roper55994c22016-05-12 07:06:08 -07003812static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3813 struct skl_ddb_allocation *ddb,
3814 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003815{
Matt Roper024c9042015-09-24 15:53:11 -07003816 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003817 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003818 struct intel_plane *intel_plane;
3819 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003820 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003821 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003822
Lyudea62163e2016-10-04 14:28:20 -04003823 /*
3824 * We'll only calculate watermarks for planes that are actually
3825 * enabled, so make sure all other planes are set as disabled.
3826 */
3827 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3828
3829 for_each_intel_plane_mask(&dev_priv->drm,
3830 intel_plane,
3831 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003832 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04003833
3834 for (level = 0; level <= max_level; level++) {
3835 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3836 intel_plane, level,
3837 &wm->wm[level]);
3838 if (ret)
3839 return ret;
3840 }
3841 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003842 }
Matt Roper024c9042015-09-24 15:53:11 -07003843 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003844
Matt Roper55994c22016-05-12 07:06:08 -07003845 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003846}
3847
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003848static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3849 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003850 const struct skl_ddb_entry *entry)
3851{
3852 if (entry->end)
3853 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3854 else
3855 I915_WRITE(reg, 0);
3856}
3857
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003858static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3859 i915_reg_t reg,
3860 const struct skl_wm_level *level)
3861{
3862 uint32_t val = 0;
3863
3864 if (level->plane_en) {
3865 val |= PLANE_WM_EN;
3866 val |= level->plane_res_b;
3867 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3868 }
3869
3870 I915_WRITE(reg, val);
3871}
3872
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003873static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3874 const struct skl_plane_wm *wm,
3875 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003876 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04003877{
3878 struct drm_crtc *crtc = &intel_crtc->base;
3879 struct drm_device *dev = crtc->dev;
3880 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003881 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003882 enum pipe pipe = intel_crtc->pipe;
3883
3884 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003885 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003886 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003887 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003888 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003889 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003890
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003891 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
3892 &ddb->plane[pipe][plane_id]);
3893 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
3894 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04003895}
3896
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003897static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3898 const struct skl_plane_wm *wm,
3899 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003900{
3901 struct drm_crtc *crtc = &intel_crtc->base;
3902 struct drm_device *dev = crtc->dev;
3903 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003904 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003905 enum pipe pipe = intel_crtc->pipe;
3906
3907 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003908 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3909 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003910 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003911 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003912
3913 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003914 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003915}
3916
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003917bool skl_wm_level_equals(const struct skl_wm_level *l1,
3918 const struct skl_wm_level *l2)
3919{
3920 if (l1->plane_en != l2->plane_en)
3921 return false;
3922
3923 /* If both planes aren't enabled, the rest shouldn't matter */
3924 if (!l1->plane_en)
3925 return true;
3926
3927 return (l1->plane_res_l == l2->plane_res_l &&
3928 l1->plane_res_b == l2->plane_res_b);
3929}
3930
Lyude27082492016-08-24 07:48:10 +02003931static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3932 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003933{
Lyude27082492016-08-24 07:48:10 +02003934 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003935}
3936
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003937bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
3938 const struct skl_ddb_entry *ddb,
3939 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003940{
Lyudece0ba282016-09-15 10:46:35 -04003941 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003942
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003943 for (i = 0; i < I915_MAX_PIPES; i++)
3944 if (i != ignore && entries[i] &&
3945 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02003946 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003947
Lyude27082492016-08-24 07:48:10 +02003948 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003949}
3950
Matt Roper55994c22016-05-12 07:06:08 -07003951static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003952 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003953 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003954 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003955 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003956{
Matt Roperf4a96752016-05-12 07:06:06 -07003957 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003958 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003959
Matt Roper55994c22016-05-12 07:06:08 -07003960 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3961 if (ret)
3962 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003963
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003964 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003965 *changed = false;
3966 else
3967 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003968
Matt Roper55994c22016-05-12 07:06:08 -07003969 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003970}
3971
Matt Roper9b613022016-06-27 16:42:44 -07003972static uint32_t
3973pipes_modified(struct drm_atomic_state *state)
3974{
3975 struct drm_crtc *crtc;
3976 struct drm_crtc_state *cstate;
3977 uint32_t i, ret = 0;
3978
3979 for_each_crtc_in_state(state, crtc, cstate, i)
3980 ret |= drm_crtc_mask(crtc);
3981
3982 return ret;
3983}
3984
Jani Nikulabb7791b2016-10-04 12:29:17 +03003985static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003986skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3987{
3988 struct drm_atomic_state *state = cstate->base.state;
3989 struct drm_device *dev = state->dev;
3990 struct drm_crtc *crtc = cstate->base.crtc;
3991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3992 struct drm_i915_private *dev_priv = to_i915(dev);
3993 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3994 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3995 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3996 struct drm_plane_state *plane_state;
3997 struct drm_plane *plane;
3998 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003999
4000 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4001
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004002 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004003 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004004
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004005 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4006 &new_ddb->plane[pipe][plane_id]) &&
4007 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4008 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004009 continue;
4010
4011 plane_state = drm_atomic_get_plane_state(state, plane);
4012 if (IS_ERR(plane_state))
4013 return PTR_ERR(plane_state);
4014 }
4015
4016 return 0;
4017}
4018
Matt Roper98d39492016-05-12 07:06:03 -07004019static int
4020skl_compute_ddb(struct drm_atomic_state *state)
4021{
4022 struct drm_device *dev = state->dev;
4023 struct drm_i915_private *dev_priv = to_i915(dev);
4024 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4025 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004026 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004027 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004028 int ret;
4029
4030 /*
4031 * If this is our first atomic update following hardware readout,
4032 * we can't trust the DDB that the BIOS programmed for us. Let's
4033 * pretend that all pipes switched active status so that we'll
4034 * ensure a full DDB recompute.
4035 */
Matt Roper1b54a882016-06-17 13:42:18 -07004036 if (dev_priv->wm.distrust_bios_wm) {
4037 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4038 state->acquire_ctx);
4039 if (ret)
4040 return ret;
4041
Matt Roper98d39492016-05-12 07:06:03 -07004042 intel_state->active_pipe_changes = ~0;
4043
Matt Roper1b54a882016-06-17 13:42:18 -07004044 /*
4045 * We usually only initialize intel_state->active_crtcs if we
4046 * we're doing a modeset; make sure this field is always
4047 * initialized during the sanitization process that happens
4048 * on the first commit too.
4049 */
4050 if (!intel_state->modeset)
4051 intel_state->active_crtcs = dev_priv->active_crtcs;
4052 }
4053
Matt Roper98d39492016-05-12 07:06:03 -07004054 /*
4055 * If the modeset changes which CRTC's are active, we need to
4056 * recompute the DDB allocation for *all* active pipes, even
4057 * those that weren't otherwise being modified in any way by this
4058 * atomic commit. Due to the shrinking of the per-pipe allocations
4059 * when new active CRTC's are added, it's possible for a pipe that
4060 * we were already using and aren't changing at all here to suddenly
4061 * become invalid if its DDB needs exceeds its new allocation.
4062 *
4063 * Note that if we wind up doing a full DDB recompute, we can't let
4064 * any other display updates race with this transaction, so we need
4065 * to grab the lock on *all* CRTC's.
4066 */
Matt Roper734fa012016-05-12 15:11:40 -07004067 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004068 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004069 intel_state->wm_results.dirty_pipes = ~0;
4070 }
Matt Roper98d39492016-05-12 07:06:03 -07004071
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004072 /*
4073 * We're not recomputing for the pipes not included in the commit, so
4074 * make sure we start with the current state.
4075 */
4076 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4077
Matt Roper98d39492016-05-12 07:06:03 -07004078 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4079 struct intel_crtc_state *cstate;
4080
4081 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4082 if (IS_ERR(cstate))
4083 return PTR_ERR(cstate);
4084
Matt Roper734fa012016-05-12 15:11:40 -07004085 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004086 if (ret)
4087 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004088
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004089 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004090 if (ret)
4091 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004092 }
4093
4094 return 0;
4095}
4096
Matt Roper2722efb2016-08-17 15:55:55 -04004097static void
4098skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4099 struct skl_wm_values *src,
4100 enum pipe pipe)
4101{
Matt Roper2722efb2016-08-17 15:55:55 -04004102 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4103 sizeof(dst->ddb.y_plane[pipe]));
4104 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4105 sizeof(dst->ddb.plane[pipe]));
4106}
4107
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004108static void
4109skl_print_wm_changes(const struct drm_atomic_state *state)
4110{
4111 const struct drm_device *dev = state->dev;
4112 const struct drm_i915_private *dev_priv = to_i915(dev);
4113 const struct intel_atomic_state *intel_state =
4114 to_intel_atomic_state(state);
4115 const struct drm_crtc *crtc;
4116 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004117 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004118 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4119 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004120 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004121
4122 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004123 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4124 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004125
Maarten Lankhorst75704982016-11-01 12:04:10 +01004126 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004127 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004128 const struct skl_ddb_entry *old, *new;
4129
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004130 old = &old_ddb->plane[pipe][plane_id];
4131 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004132
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004133 if (skl_ddb_entry_equal(old, new))
4134 continue;
4135
Maarten Lankhorst75704982016-11-01 12:04:10 +01004136 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4137 intel_plane->base.base.id,
4138 intel_plane->base.name,
4139 old->start, old->end,
4140 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004141 }
4142 }
4143}
4144
Matt Roper98d39492016-05-12 07:06:03 -07004145static int
4146skl_compute_wm(struct drm_atomic_state *state)
4147{
4148 struct drm_crtc *crtc;
4149 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004150 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4151 struct skl_wm_values *results = &intel_state->wm_results;
4152 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004153 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004154 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004155
4156 /*
4157 * If this transaction isn't actually touching any CRTC's, don't
4158 * bother with watermark calculation. Note that if we pass this
4159 * test, we're guaranteed to hold at least one CRTC state mutex,
4160 * which means we can safely use values like dev_priv->active_crtcs
4161 * since any racing commits that want to update them would need to
4162 * hold _all_ CRTC state mutexes.
4163 */
4164 for_each_crtc_in_state(state, crtc, cstate, i)
4165 changed = true;
4166 if (!changed)
4167 return 0;
4168
Matt Roper734fa012016-05-12 15:11:40 -07004169 /* Clear all dirty flags */
4170 results->dirty_pipes = 0;
4171
Matt Roper98d39492016-05-12 07:06:03 -07004172 ret = skl_compute_ddb(state);
4173 if (ret)
4174 return ret;
4175
Matt Roper734fa012016-05-12 15:11:40 -07004176 /*
4177 * Calculate WM's for all pipes that are part of this transaction.
4178 * Note that the DDB allocation above may have added more CRTC's that
4179 * weren't otherwise being modified (and set bits in dirty_pipes) if
4180 * pipe allocations had to change.
4181 *
4182 * FIXME: Now that we're doing this in the atomic check phase, we
4183 * should allow skl_update_pipe_wm() to return failure in cases where
4184 * no suitable watermark values can be found.
4185 */
4186 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004187 struct intel_crtc_state *intel_cstate =
4188 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004189 const struct skl_pipe_wm *old_pipe_wm =
4190 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004191
4192 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004193 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4194 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004195 if (ret)
4196 return ret;
4197
4198 if (changed)
4199 results->dirty_pipes |= drm_crtc_mask(crtc);
4200
4201 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4202 /* This pipe's WM's did not change */
4203 continue;
4204
4205 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004206 }
4207
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004208 skl_print_wm_changes(state);
4209
Matt Roper98d39492016-05-12 07:06:03 -07004210 return 0;
4211}
4212
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004213static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4214 struct intel_crtc_state *cstate)
4215{
4216 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4217 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4218 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004219 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004220 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004221 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004222
4223 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4224 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004225
4226 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004227
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004228 for_each_plane_id_on_crtc(crtc, plane_id) {
4229 if (plane_id != PLANE_CURSOR)
4230 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4231 ddb, plane_id);
4232 else
4233 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4234 ddb);
4235 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004236}
4237
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004238static void skl_initial_wm(struct intel_atomic_state *state,
4239 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004240{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004241 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004242 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004243 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004244 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004245 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004246 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004247
Ville Syrjälä432081b2016-10-31 22:37:03 +02004248 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004249 return;
4250
Matt Roper734fa012016-05-12 15:11:40 -07004251 mutex_lock(&dev_priv->wm.wm_mutex);
4252
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004253 if (cstate->base.active_changed)
4254 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004255
4256 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004257
4258 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004259}
4260
Ville Syrjäläd8905652016-01-14 14:53:35 +02004261static void ilk_compute_wm_config(struct drm_device *dev,
4262 struct intel_wm_config *config)
4263{
4264 struct intel_crtc *crtc;
4265
4266 /* Compute the currently _active_ config */
4267 for_each_intel_crtc(dev, crtc) {
4268 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4269
4270 if (!wm->pipe_enabled)
4271 continue;
4272
4273 config->sprites_enabled |= wm->sprites_enabled;
4274 config->sprites_scaled |= wm->sprites_scaled;
4275 config->num_pipes_active++;
4276 }
4277}
4278
Matt Ropered4a6a72016-02-23 17:20:13 -08004279static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004280{
Chris Wilson91c8a322016-07-05 10:40:23 +01004281 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004282 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004283 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004284 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004285 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004286 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004287
Ville Syrjäläd8905652016-01-14 14:53:35 +02004288 ilk_compute_wm_config(dev, &config);
4289
4290 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4291 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004292
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004293 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004294 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004295 config.num_pipes_active == 1 && config.sprites_enabled) {
4296 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4297 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004298
Imre Deak820c1982013-12-17 14:46:36 +02004299 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004300 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004301 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004302 }
4303
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004304 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004305 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004306
Imre Deak820c1982013-12-17 14:46:36 +02004307 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004308
Imre Deak820c1982013-12-17 14:46:36 +02004309 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004310}
4311
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004312static void ilk_initial_watermarks(struct intel_atomic_state *state,
4313 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004314{
Matt Ropered4a6a72016-02-23 17:20:13 -08004315 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4316 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004317
Matt Ropered4a6a72016-02-23 17:20:13 -08004318 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004319 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004320 ilk_program_watermarks(dev_priv);
4321 mutex_unlock(&dev_priv->wm.wm_mutex);
4322}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004323
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004324static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4325 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004326{
4327 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4328 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4329
4330 mutex_lock(&dev_priv->wm.wm_mutex);
4331 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004332 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004333 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004334 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004335 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004336}
4337
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004338static inline void skl_wm_level_from_reg_val(uint32_t val,
4339 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004340{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004341 level->plane_en = val & PLANE_WM_EN;
4342 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4343 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4344 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004345}
4346
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004347void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4348 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004349{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004350 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004352 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004353 int level, max_level;
4354 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004355 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004356
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004357 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004358
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004359 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4360 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004361
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004362 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004363 if (plane_id != PLANE_CURSOR)
4364 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004365 else
4366 val = I915_READ(CUR_WM(pipe, level));
4367
4368 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4369 }
4370
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004371 if (plane_id != PLANE_CURSOR)
4372 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004373 else
4374 val = I915_READ(CUR_WM_TRANS(pipe));
4375
4376 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4377 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004378
Matt Roper3ef00282015-03-09 10:19:24 -07004379 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004380 return;
4381
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004382 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004383}
4384
4385void skl_wm_get_hw_state(struct drm_device *dev)
4386{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004387 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004388 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004389 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004390 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004391 struct intel_crtc *intel_crtc;
4392 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004393
Damien Lespiaua269c582014-11-04 17:06:49 +00004394 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004395 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4396 intel_crtc = to_intel_crtc(crtc);
4397 cstate = to_intel_crtc_state(crtc->state);
4398
4399 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4400
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004401 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004402 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004403 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004404
Matt Roper279e99d2016-05-12 07:06:02 -07004405 if (dev_priv->active_crtcs) {
4406 /* Fully recompute DDB on first atomic commit */
4407 dev_priv->wm.distrust_bios_wm = true;
4408 } else {
4409 /* Easy/common case; just sanitize DDB now if everything off */
4410 memset(ddb, 0, sizeof(*ddb));
4411 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004412}
4413
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004414static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4415{
4416 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004417 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004418 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004420 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004421 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004422 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004423 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004424 [PIPE_A] = WM0_PIPEA_ILK,
4425 [PIPE_B] = WM0_PIPEB_ILK,
4426 [PIPE_C] = WM0_PIPEC_IVB,
4427 };
4428
4429 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004430 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004431 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004432
Ville Syrjälä15606532016-05-13 17:55:17 +03004433 memset(active, 0, sizeof(*active));
4434
Matt Roper3ef00282015-03-09 10:19:24 -07004435 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004436
4437 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004438 u32 tmp = hw->wm_pipe[pipe];
4439
4440 /*
4441 * For active pipes LP0 watermark is marked as
4442 * enabled, and LP1+ watermaks as disabled since
4443 * we can't really reverse compute them in case
4444 * multiple pipes are active.
4445 */
4446 active->wm[0].enable = true;
4447 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4448 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4449 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4450 active->linetime = hw->wm_linetime[pipe];
4451 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004452 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004453
4454 /*
4455 * For inactive pipes, all watermark levels
4456 * should be marked as enabled but zeroed,
4457 * which is what we'd compute them to.
4458 */
4459 for (level = 0; level <= max_level; level++)
4460 active->wm[level].enable = true;
4461 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004462
4463 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004464}
4465
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004466#define _FW_WM(value, plane) \
4467 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4468#define _FW_WM_VLV(value, plane) \
4469 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4470
4471static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4472 struct vlv_wm_values *wm)
4473{
4474 enum pipe pipe;
4475 uint32_t tmp;
4476
4477 for_each_pipe(dev_priv, pipe) {
4478 tmp = I915_READ(VLV_DDL(pipe));
4479
Ville Syrjälä1b313892016-11-28 19:37:08 +02004480 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004481 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004482 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004483 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004484 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004485 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004486 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004487 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4488 }
4489
4490 tmp = I915_READ(DSPFW1);
4491 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004492 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4493 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4494 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004495
4496 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004497 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4498 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4499 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004500
4501 tmp = I915_READ(DSPFW3);
4502 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4503
4504 if (IS_CHERRYVIEW(dev_priv)) {
4505 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004506 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4507 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004508
4509 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004510 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4511 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004512
4513 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004514 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4515 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004516
4517 tmp = I915_READ(DSPHOWM);
4518 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004519 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4520 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4521 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4522 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4523 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4524 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4525 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4526 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4527 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004528 } else {
4529 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004530 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4531 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004532
4533 tmp = I915_READ(DSPHOWM);
4534 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004535 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4536 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4537 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4538 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4539 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4540 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004541 }
4542}
4543
4544#undef _FW_WM
4545#undef _FW_WM_VLV
4546
4547void vlv_wm_get_hw_state(struct drm_device *dev)
4548{
4549 struct drm_i915_private *dev_priv = to_i915(dev);
4550 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4551 struct intel_plane *plane;
4552 enum pipe pipe;
4553 u32 val;
4554
4555 vlv_read_wm_values(dev_priv, wm);
4556
Ville Syrjälä49845a22016-11-22 18:02:01 +02004557 for_each_intel_plane(dev, plane)
4558 plane->wm.fifo_size = vlv_get_fifo_size(plane);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004559
4560 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4561 wm->level = VLV_WM_LEVEL_PM2;
4562
4563 if (IS_CHERRYVIEW(dev_priv)) {
4564 mutex_lock(&dev_priv->rps.hw_lock);
4565
4566 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4567 if (val & DSP_MAXFIFO_PM5_ENABLE)
4568 wm->level = VLV_WM_LEVEL_PM5;
4569
Ville Syrjälä58590c12015-09-08 21:05:12 +03004570 /*
4571 * If DDR DVFS is disabled in the BIOS, Punit
4572 * will never ack the request. So if that happens
4573 * assume we don't have to enable/disable DDR DVFS
4574 * dynamically. To test that just set the REQ_ACK
4575 * bit to poke the Punit, but don't change the
4576 * HIGH/LOW bits so that we don't actually change
4577 * the current state.
4578 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004579 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004580 val |= FORCE_DDR_FREQ_REQ_ACK;
4581 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4582
4583 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4584 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4585 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4586 "assuming DDR DVFS is disabled\n");
4587 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4588 } else {
4589 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4590 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4591 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4592 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004593
4594 mutex_unlock(&dev_priv->rps.hw_lock);
4595 }
4596
4597 for_each_pipe(dev_priv, pipe)
4598 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004599 pipe_name(pipe),
4600 wm->pipe[pipe].plane[PLANE_PRIMARY],
4601 wm->pipe[pipe].plane[PLANE_CURSOR],
4602 wm->pipe[pipe].plane[PLANE_SPRITE0],
4603 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004604
4605 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4606 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4607}
4608
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004609void ilk_wm_get_hw_state(struct drm_device *dev)
4610{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004611 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004612 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004613 struct drm_crtc *crtc;
4614
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004615 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004616 ilk_pipe_wm_get_hw_state(crtc);
4617
4618 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4619 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4620 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4621
4622 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004623 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004624 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4625 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4626 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004627
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004628 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004629 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4630 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004631 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004632 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4633 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004634
4635 hw->enable_fbc_wm =
4636 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4637}
4638
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004639/**
4640 * intel_update_watermarks - update FIFO watermark values based on current modes
4641 *
4642 * Calculate watermark values for the various WM regs based on current mode
4643 * and plane configuration.
4644 *
4645 * There are several cases to deal with here:
4646 * - normal (i.e. non-self-refresh)
4647 * - self-refresh (SR) mode
4648 * - lines are large relative to FIFO size (buffer can hold up to 2)
4649 * - lines are small relative to FIFO size (buffer can hold more than 2
4650 * lines), so need to account for TLB latency
4651 *
4652 * The normal calculation is:
4653 * watermark = dotclock * bytes per pixel * latency
4654 * where latency is platform & configuration dependent (we assume pessimal
4655 * values here).
4656 *
4657 * The SR calculation is:
4658 * watermark = (trunc(latency/line time)+1) * surface width *
4659 * bytes per pixel
4660 * where
4661 * line time = htotal / dotclock
4662 * surface width = hdisplay for normal plane and 64 for cursor
4663 * and latency is assumed to be high, as above.
4664 *
4665 * The final value programmed to the register should always be rounded up,
4666 * and include an extra 2 entries to account for clock crossings.
4667 *
4668 * We don't use the sprite, so we can ignore that. And on Crestline we have
4669 * to set the non-SR watermarks to 8.
4670 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004671void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004672{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004673 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004674
4675 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004676 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004677}
4678
Jani Nikulae2828912016-01-18 09:19:47 +02004679/*
Daniel Vetter92703882012-08-09 16:46:01 +02004680 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004681 */
4682DEFINE_SPINLOCK(mchdev_lock);
4683
4684/* Global for IPS driver to get at the current i915 device. Protected by
4685 * mchdev_lock. */
4686static struct drm_i915_private *i915_mch_dev;
4687
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004688bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004689{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004690 u16 rgvswctl;
4691
Daniel Vetter92703882012-08-09 16:46:01 +02004692 assert_spin_locked(&mchdev_lock);
4693
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004694 rgvswctl = I915_READ16(MEMSWCTL);
4695 if (rgvswctl & MEMCTL_CMD_STS) {
4696 DRM_DEBUG("gpu busy, RCS change rejected\n");
4697 return false; /* still busy with another command */
4698 }
4699
4700 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4701 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4702 I915_WRITE16(MEMSWCTL, rgvswctl);
4703 POSTING_READ16(MEMSWCTL);
4704
4705 rgvswctl |= MEMCTL_CMD_STS;
4706 I915_WRITE16(MEMSWCTL, rgvswctl);
4707
4708 return true;
4709}
4710
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004711static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004712{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004713 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004714 u8 fmax, fmin, fstart, vstart;
4715
Daniel Vetter92703882012-08-09 16:46:01 +02004716 spin_lock_irq(&mchdev_lock);
4717
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004718 rgvmodectl = I915_READ(MEMMODECTL);
4719
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004720 /* Enable temp reporting */
4721 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4722 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4723
4724 /* 100ms RC evaluation intervals */
4725 I915_WRITE(RCUPEI, 100000);
4726 I915_WRITE(RCDNEI, 100000);
4727
4728 /* Set max/min thresholds to 90ms and 80ms respectively */
4729 I915_WRITE(RCBMAXAVG, 90000);
4730 I915_WRITE(RCBMINAVG, 80000);
4731
4732 I915_WRITE(MEMIHYST, 1);
4733
4734 /* Set up min, max, and cur for interrupt handling */
4735 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4736 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4737 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4738 MEMMODE_FSTART_SHIFT;
4739
Ville Syrjälä616847e2015-09-18 20:03:19 +03004740 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004741 PXVFREQ_PX_SHIFT;
4742
Daniel Vetter20e4d402012-08-08 23:35:39 +02004743 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4744 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004745
Daniel Vetter20e4d402012-08-08 23:35:39 +02004746 dev_priv->ips.max_delay = fstart;
4747 dev_priv->ips.min_delay = fmin;
4748 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004749
4750 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4751 fmax, fmin, fstart);
4752
4753 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4754
4755 /*
4756 * Interrupts will be enabled in ironlake_irq_postinstall
4757 */
4758
4759 I915_WRITE(VIDSTART, vstart);
4760 POSTING_READ(VIDSTART);
4761
4762 rgvmodectl |= MEMMODE_SWMODE_EN;
4763 I915_WRITE(MEMMODECTL, rgvmodectl);
4764
Daniel Vetter92703882012-08-09 16:46:01 +02004765 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004766 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004767 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004768
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004769 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004770
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004771 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4772 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004773 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004774 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004775 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004776
4777 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004778}
4779
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004780static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004781{
Daniel Vetter92703882012-08-09 16:46:01 +02004782 u16 rgvswctl;
4783
4784 spin_lock_irq(&mchdev_lock);
4785
4786 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004787
4788 /* Ack interrupts, disable EFC interrupt */
4789 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4790 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4791 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4792 I915_WRITE(DEIIR, DE_PCU_EVENT);
4793 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4794
4795 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004796 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004797 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004798 rgvswctl |= MEMCTL_CMD_STS;
4799 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004800 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004801
Daniel Vetter92703882012-08-09 16:46:01 +02004802 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004803}
4804
Daniel Vetteracbe9472012-07-26 11:50:05 +02004805/* There's a funny hw issue where the hw returns all 0 when reading from
4806 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4807 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4808 * all limits and the gpu stuck at whatever frequency it is at atm).
4809 */
Akash Goel74ef1172015-03-06 11:07:19 +05304810static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004811{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004812 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004813
Daniel Vetter20b46e52012-07-26 11:16:14 +02004814 /* Only set the down limit when we've reached the lowest level to avoid
4815 * getting more interrupts, otherwise leave this clear. This prevents a
4816 * race in the hw when coming out of rc6: There's a tiny window where
4817 * the hw runs at the minimal clock before selecting the desired
4818 * frequency, if the down threshold expires in that window we will not
4819 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004820 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304821 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4822 if (val <= dev_priv->rps.min_freq_softlimit)
4823 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4824 } else {
4825 limits = dev_priv->rps.max_freq_softlimit << 24;
4826 if (val <= dev_priv->rps.min_freq_softlimit)
4827 limits |= dev_priv->rps.min_freq_softlimit << 16;
4828 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004829
4830 return limits;
4831}
4832
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004833static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4834{
4835 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304836 u32 threshold_up = 0, threshold_down = 0; /* in % */
4837 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004838
4839 new_power = dev_priv->rps.power;
4840 switch (dev_priv->rps.power) {
4841 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004842 if (val > dev_priv->rps.efficient_freq + 1 &&
4843 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004844 new_power = BETWEEN;
4845 break;
4846
4847 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004848 if (val <= dev_priv->rps.efficient_freq &&
4849 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004850 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004851 else if (val >= dev_priv->rps.rp0_freq &&
4852 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004853 new_power = HIGH_POWER;
4854 break;
4855
4856 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004857 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4858 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004859 new_power = BETWEEN;
4860 break;
4861 }
4862 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004863 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004864 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004865 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004866 new_power = HIGH_POWER;
4867 if (new_power == dev_priv->rps.power)
4868 return;
4869
4870 /* Note the units here are not exactly 1us, but 1280ns. */
4871 switch (new_power) {
4872 case LOW_POWER:
4873 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304874 ei_up = 16000;
4875 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004876
4877 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304878 ei_down = 32000;
4879 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004880 break;
4881
4882 case BETWEEN:
4883 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304884 ei_up = 13000;
4885 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004886
4887 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304888 ei_down = 32000;
4889 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004890 break;
4891
4892 case HIGH_POWER:
4893 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304894 ei_up = 10000;
4895 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004896
4897 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304898 ei_down = 32000;
4899 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004900 break;
4901 }
4902
Akash Goel8a586432015-03-06 11:07:18 +05304903 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004904 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304905 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004906 GT_INTERVAL_FROM_US(dev_priv,
4907 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304908
4909 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004910 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304911 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004912 GT_INTERVAL_FROM_US(dev_priv,
4913 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304914
Chris Wilsona72b5622016-07-02 15:35:59 +01004915 I915_WRITE(GEN6_RP_CONTROL,
4916 GEN6_RP_MEDIA_TURBO |
4917 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4918 GEN6_RP_MEDIA_IS_GFX |
4919 GEN6_RP_ENABLE |
4920 GEN6_RP_UP_BUSY_AVG |
4921 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304922
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004923 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004924 dev_priv->rps.up_threshold = threshold_up;
4925 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004926 dev_priv->rps.last_adj = 0;
4927}
4928
Chris Wilson2876ce72014-03-28 08:03:34 +00004929static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4930{
4931 u32 mask = 0;
4932
4933 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004934 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004935 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004936 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004937
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004938 mask &= dev_priv->pm_rps_events;
4939
Imre Deak59d02a12014-12-19 19:33:26 +02004940 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004941}
4942
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004943/* gen6_set_rps is called to update the frequency request, but should also be
4944 * called when the range (min_delay and max_delay) is modified so that we can
4945 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004946static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004947{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304948 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004949 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304950 return;
4951
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004952 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004953 WARN_ON(val > dev_priv->rps.max_freq);
4954 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004955
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004956 /* min/max delay may still have been modified so be sure to
4957 * write the limits value.
4958 */
4959 if (val != dev_priv->rps.cur_freq) {
4960 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004961
Chris Wilsondc979972016-05-10 14:10:04 +01004962 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304963 I915_WRITE(GEN6_RPNSWREQ,
4964 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004965 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004966 I915_WRITE(GEN6_RPNSWREQ,
4967 HSW_FREQUENCY(val));
4968 else
4969 I915_WRITE(GEN6_RPNSWREQ,
4970 GEN6_FREQUENCY(val) |
4971 GEN6_OFFSET(0) |
4972 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004973 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004974
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004975 /* Make sure we continue to get interrupts
4976 * until we hit the minimum or maximum frequencies.
4977 */
Akash Goel74ef1172015-03-06 11:07:19 +05304978 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004979 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004980
Ben Widawskyd5570a72012-09-07 19:43:41 -07004981 POSTING_READ(GEN6_RPNSWREQ);
4982
Ben Widawskyb39fb292014-03-19 18:31:11 -07004983 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004984 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004985}
4986
Chris Wilsondc979972016-05-10 14:10:04 +01004987static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004988{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004989 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004990 WARN_ON(val > dev_priv->rps.max_freq);
4991 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004992
Chris Wilsondc979972016-05-10 14:10:04 +01004993 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004994 "Odd GPU freq value\n"))
4995 val &= ~1;
4996
Deepak Scd25dd52015-07-10 18:31:40 +05304997 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4998
Chris Wilson8fb55192015-04-07 16:20:28 +01004999 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005000 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005001 if (!IS_CHERRYVIEW(dev_priv))
5002 gen6_set_rps_thresholds(dev_priv, val);
5003 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005004
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005005 dev_priv->rps.cur_freq = val;
5006 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
5007}
5008
Deepak Sa7f6e232015-05-09 18:04:44 +05305009/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305010 *
5011 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305012 * 1. Forcewake Media well.
5013 * 2. Request idle freq.
5014 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305015*/
5016static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5017{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005018 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305019
Chris Wilsonaed242f2015-03-18 09:48:21 +00005020 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305021 return;
5022
Deepak Sa7f6e232015-05-09 18:04:44 +05305023 /* Wake up the media well, as that takes a lot less
5024 * power than the Render well. */
5025 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005026 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305027 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305028}
5029
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005030void gen6_rps_busy(struct drm_i915_private *dev_priv)
5031{
5032 mutex_lock(&dev_priv->rps.hw_lock);
5033 if (dev_priv->rps.enabled) {
5034 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5035 gen6_rps_reset_ei(dev_priv);
5036 I915_WRITE(GEN6_PMINTRMSK,
5037 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005038
Chris Wilsonc33d2472016-07-04 08:08:36 +01005039 gen6_enable_rps_interrupts(dev_priv);
5040
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005041 /* Ensure we start at the user's desired frequency */
5042 intel_set_rps(dev_priv,
5043 clamp(dev_priv->rps.cur_freq,
5044 dev_priv->rps.min_freq_softlimit,
5045 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005046 }
5047 mutex_unlock(&dev_priv->rps.hw_lock);
5048}
5049
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005050void gen6_rps_idle(struct drm_i915_private *dev_priv)
5051{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005052 /* Flush our bottom-half so that it does not race with us
5053 * setting the idle frequency and so that it is bounded by
5054 * our rpm wakeref. And then disable the interrupts to stop any
5055 * futher RPS reclocking whilst we are asleep.
5056 */
5057 gen6_disable_rps_interrupts(dev_priv);
5058
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005059 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005060 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005061 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305062 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005063 else
Chris Wilsondc979972016-05-10 14:10:04 +01005064 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005065 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005066 I915_WRITE(GEN6_PMINTRMSK,
5067 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005068 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005069 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005070
Chris Wilson8d3afd72015-05-21 21:01:47 +01005071 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005072 while (!list_empty(&dev_priv->rps.clients))
5073 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005074 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005075}
5076
Chris Wilson1854d5c2015-04-07 16:20:32 +01005077void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005078 struct intel_rps_client *rps,
5079 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005080{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005081 /* This is intentionally racy! We peek at the state here, then
5082 * validate inside the RPS worker.
5083 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005084 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005085 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005086 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005087 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005088
Chris Wilsone61b9952015-04-27 13:41:24 +01005089 /* Force a RPS boost (and don't count it against the client) if
5090 * the GPU is severely congested.
5091 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005092 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005093 rps = NULL;
5094
Chris Wilson8d3afd72015-05-21 21:01:47 +01005095 spin_lock(&dev_priv->rps.client_lock);
5096 if (rps == NULL || list_empty(&rps->link)) {
5097 spin_lock_irq(&dev_priv->irq_lock);
5098 if (dev_priv->rps.interrupts_enabled) {
5099 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005100 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005101 }
5102 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005103
Chris Wilson2e1b8732015-04-27 13:41:22 +01005104 if (rps != NULL) {
5105 list_add(&rps->link, &dev_priv->rps.clients);
5106 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005107 } else
5108 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005109 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005110 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005111}
5112
Chris Wilsondc979972016-05-10 14:10:04 +01005113void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005114{
Chris Wilsondc979972016-05-10 14:10:04 +01005115 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5116 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005117 else
Chris Wilsondc979972016-05-10 14:10:04 +01005118 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005119}
5120
Chris Wilsondc979972016-05-10 14:10:04 +01005121static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005122{
Zhe Wang20e49362014-11-04 17:07:05 +00005123 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005124 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005125}
5126
Chris Wilsondc979972016-05-10 14:10:04 +01005127static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305128{
Akash Goel2030d682016-04-23 00:05:45 +05305129 I915_WRITE(GEN6_RP_CONTROL, 0);
5130}
5131
Chris Wilsondc979972016-05-10 14:10:04 +01005132static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005133{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005134 I915_WRITE(GEN6_RC_CONTROL, 0);
5135 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305136 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005137}
5138
Chris Wilsondc979972016-05-10 14:10:04 +01005139static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305140{
Deepak S38807742014-05-23 21:00:15 +05305141 I915_WRITE(GEN6_RC_CONTROL, 0);
5142}
5143
Chris Wilsondc979972016-05-10 14:10:04 +01005144static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005145{
Deepak S98a2e5f2014-08-18 10:35:27 -07005146 /* we're doing forcewake before Disabling RC6,
5147 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005148 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005149
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005150 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005151
Mika Kuoppala59bad942015-01-16 11:34:40 +02005152 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005153}
5154
Chris Wilsondc979972016-05-10 14:10:04 +01005155static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005156{
Chris Wilsondc979972016-05-10 14:10:04 +01005157 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005158 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5159 mode = GEN6_RC_CTL_RC6_ENABLE;
5160 else
5161 mode = 0;
5162 }
Chris Wilsondc979972016-05-10 14:10:04 +01005163 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005164 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5165 "RC6 %s RC6p %s RC6pp %s\n",
5166 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5167 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5168 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005169
5170 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005171 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5172 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005173}
5174
Chris Wilsondc979972016-05-10 14:10:04 +01005175static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305176{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005177 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305178 bool enable_rc6 = true;
5179 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005180 u32 rc_ctl;
5181 int rc_sw_target;
5182
5183 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5184 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5185 RC_SW_TARGET_STATE_SHIFT;
5186 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5187 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5188 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5189 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5190 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305191
5192 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005193 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305194 enable_rc6 = false;
5195 }
5196
5197 /*
5198 * The exact context size is not known for BXT, so assume a page size
5199 * for this check.
5200 */
5201 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005202 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5203 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5204 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005205 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305206 enable_rc6 = false;
5207 }
5208
5209 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5210 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5211 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5212 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005213 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305214 enable_rc6 = false;
5215 }
5216
Imre Deakfc619842016-06-29 19:13:55 +03005217 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5218 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5219 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5220 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5221 enable_rc6 = false;
5222 }
5223
5224 if (!I915_READ(GEN6_GFXPAUSE)) {
5225 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5226 enable_rc6 = false;
5227 }
5228
5229 if (!I915_READ(GEN8_MISC_CTRL0)) {
5230 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305231 enable_rc6 = false;
5232 }
5233
5234 return enable_rc6;
5235}
5236
Chris Wilsondc979972016-05-10 14:10:04 +01005237int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005238{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005239 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005240 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005241 return 0;
5242
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305243 if (!enable_rc6)
5244 return 0;
5245
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005246 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305247 DRM_INFO("RC6 disabled by BIOS\n");
5248 return 0;
5249 }
5250
Daniel Vetter456470e2012-08-08 23:35:40 +02005251 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005252 if (enable_rc6 >= 0) {
5253 int mask;
5254
Chris Wilsondc979972016-05-10 14:10:04 +01005255 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005256 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5257 INTEL_RC6pp_ENABLE;
5258 else
5259 mask = INTEL_RC6_ENABLE;
5260
5261 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005262 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5263 "(requested %d, valid %d)\n",
5264 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005265
5266 return enable_rc6 & mask;
5267 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005268
Chris Wilsondc979972016-05-10 14:10:04 +01005269 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005270 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005271
5272 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005273}
5274
Chris Wilsondc979972016-05-10 14:10:04 +01005275static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005276{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005277 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005278
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005279 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005280 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005281 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005282 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5283 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5284 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5285 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005286 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005287 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5288 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5289 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5290 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005291 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005292 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005293
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005294 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005295 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5296 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005297 u32 ddcc_status = 0;
5298
5299 if (sandybridge_pcode_read(dev_priv,
5300 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5301 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005302 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005303 clamp_t(u8,
5304 ((ddcc_status >> 8) & 0xff),
5305 dev_priv->rps.min_freq,
5306 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005307 }
5308
Chris Wilsondc979972016-05-10 14:10:04 +01005309 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305310 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005311 * the natural hardware unit for SKL
5312 */
Akash Goelc5e06882015-06-29 14:50:19 +05305313 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5314 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5315 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5316 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5317 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5318 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005319}
5320
Chris Wilson3a45b052016-07-13 09:10:32 +01005321static void reset_rps(struct drm_i915_private *dev_priv,
5322 void (*set)(struct drm_i915_private *, u8))
5323{
5324 u8 freq = dev_priv->rps.cur_freq;
5325
5326 /* force a reset */
5327 dev_priv->rps.power = -1;
5328 dev_priv->rps.cur_freq = -1;
5329
5330 set(dev_priv, freq);
5331}
5332
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005333/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005334static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005335{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005336 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5337
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305338 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005339 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305340 /*
5341 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5342 * clear out the Control register just to avoid inconsitency
5343 * with debugfs interface, which will show Turbo as enabled
5344 * only and that is not expected by the User after adding the
5345 * WaGsvDisableTurbo. Apart from this there is no problem even
5346 * if the Turbo is left enabled in the Control register, as the
5347 * Up/Down interrupts would remain masked.
5348 */
Chris Wilsondc979972016-05-10 14:10:04 +01005349 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305350 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5351 return;
5352 }
5353
Akash Goel0beb0592015-03-06 11:07:20 +05305354 /* Program defaults and thresholds for RPS*/
5355 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5356 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005357
Akash Goel0beb0592015-03-06 11:07:20 +05305358 /* 1 second timeout*/
5359 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5360 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5361
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005362 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005363
Akash Goel0beb0592015-03-06 11:07:20 +05305364 /* Leaning on the below call to gen6_set_rps to program/setup the
5365 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5366 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005367 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005368
5369 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5370}
5371
Chris Wilsondc979972016-05-10 14:10:04 +01005372static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005373{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005374 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305375 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005376 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005377
5378 /* 1a: Software RC state - RC0 */
5379 I915_WRITE(GEN6_RC_STATE, 0);
5380
5381 /* 1b: Get forcewake during program sequence. Although the driver
5382 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005383 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005384
5385 /* 2a: Disable RC states. */
5386 I915_WRITE(GEN6_RC_CONTROL, 0);
5387
5388 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305389
5390 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005391 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305392 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5393 else
5394 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005395 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5396 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305397 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005398 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305399
Dave Gordon1a3d1892016-05-13 15:36:30 +01005400 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305401 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5402
Zhe Wang20e49362014-11-04 17:07:05 +00005403 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005404
Zhe Wang38c23522015-01-20 12:23:04 +00005405 /* 2c: Program Coarse Power Gating Policies. */
5406 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5407 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5408
Zhe Wang20e49362014-11-04 17:07:05 +00005409 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005410 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005411 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005412 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005413 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005414 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305415 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305416 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5417 GEN7_RC_CTL_TO_MODE |
5418 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305419 } else {
5420 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305421 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5422 GEN6_RC_CTL_EI_MODE(1) |
5423 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305424 }
Zhe Wang20e49362014-11-04 17:07:05 +00005425
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305426 /*
5427 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305428 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305429 */
Chris Wilsondc979972016-05-10 14:10:04 +01005430 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305431 I915_WRITE(GEN9_PG_ENABLE, 0);
5432 else
5433 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5434 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005435
Mika Kuoppala59bad942015-01-16 11:34:40 +02005436 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005437}
5438
Chris Wilsondc979972016-05-10 14:10:04 +01005439static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005440{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005441 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305442 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005443 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005444
5445 /* 1a: Software RC state - RC0 */
5446 I915_WRITE(GEN6_RC_STATE, 0);
5447
5448 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5449 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005450 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005451
5452 /* 2a: Disable RC states. */
5453 I915_WRITE(GEN6_RC_CONTROL, 0);
5454
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005455 /* 2b: Program RC6 thresholds.*/
5456 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5457 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5458 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305459 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005460 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005461 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005462 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005463 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5464 else
5465 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005466
5467 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005468 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005469 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005470 intel_print_rc6_info(dev_priv, rc6_mask);
5471 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005472 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5473 GEN7_RC_CTL_TO_MODE |
5474 rc6_mask);
5475 else
5476 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5477 GEN6_RC_CTL_EI_MODE(1) |
5478 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005479
5480 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005481 I915_WRITE(GEN6_RPNSWREQ,
5482 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5483 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5484 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005485 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5486 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005487
Daniel Vetter7526ed72014-09-29 15:07:19 +02005488 /* Docs recommend 900MHz, and 300 MHz respectively */
5489 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5490 dev_priv->rps.max_freq_softlimit << 24 |
5491 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005492
Daniel Vetter7526ed72014-09-29 15:07:19 +02005493 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5494 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5495 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5496 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005497
Daniel Vetter7526ed72014-09-29 15:07:19 +02005498 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005499
5500 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005501 I915_WRITE(GEN6_RP_CONTROL,
5502 GEN6_RP_MEDIA_TURBO |
5503 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5504 GEN6_RP_MEDIA_IS_GFX |
5505 GEN6_RP_ENABLE |
5506 GEN6_RP_UP_BUSY_AVG |
5507 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005508
Daniel Vetter7526ed72014-09-29 15:07:19 +02005509 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005510
Chris Wilson3a45b052016-07-13 09:10:32 +01005511 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005512
Mika Kuoppala59bad942015-01-16 11:34:40 +02005513 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005514}
5515
Chris Wilsondc979972016-05-10 14:10:04 +01005516static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005517{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005518 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305519 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005520 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005521 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005522 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005523 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005524
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005525 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005526
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005527 /* Here begins a magic sequence of register writes to enable
5528 * auto-downclocking.
5529 *
5530 * Perhaps there might be some value in exposing these to
5531 * userspace...
5532 */
5533 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005534
5535 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005536 gtfifodbg = I915_READ(GTFIFODBG);
5537 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005538 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5539 I915_WRITE(GTFIFODBG, gtfifodbg);
5540 }
5541
Mika Kuoppala59bad942015-01-16 11:34:40 +02005542 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005543
5544 /* disable the counters and set deterministic thresholds */
5545 I915_WRITE(GEN6_RC_CONTROL, 0);
5546
5547 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5548 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5549 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5550 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5551 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5552
Akash Goel3b3f1652016-10-13 22:44:48 +05305553 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005554 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005555
5556 I915_WRITE(GEN6_RC_SLEEP, 0);
5557 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005558 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005559 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5560 else
5561 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005562 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005563 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5564
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005565 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005566 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005567 if (rc6_mode & INTEL_RC6_ENABLE)
5568 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5569
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005570 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005571 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005572 if (rc6_mode & INTEL_RC6p_ENABLE)
5573 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005574
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005575 if (rc6_mode & INTEL_RC6pp_ENABLE)
5576 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5577 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005578
Chris Wilsondc979972016-05-10 14:10:04 +01005579 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005580
5581 I915_WRITE(GEN6_RC_CONTROL,
5582 rc6_mask |
5583 GEN6_RC_CTL_EI_MODE(1) |
5584 GEN6_RC_CTL_HW_ENABLE);
5585
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005586 /* Power down if completely idle for over 50ms */
5587 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005588 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005589
Chris Wilson3a45b052016-07-13 09:10:32 +01005590 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005591
Ben Widawsky31643d52012-09-26 10:34:01 -07005592 rc6vids = 0;
5593 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005594 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005595 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005596 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005597 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5598 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5599 rc6vids &= 0xffff00;
5600 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5601 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5602 if (ret)
5603 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5604 }
5605
Mika Kuoppala59bad942015-01-16 11:34:40 +02005606 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005607}
5608
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005609static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005610{
5611 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005612 unsigned int gpu_freq;
5613 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305614 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005615 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005616 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005617
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005618 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005619
Ben Widawskyeda79642013-10-07 17:15:48 -03005620 policy = cpufreq_cpu_get(0);
5621 if (policy) {
5622 max_ia_freq = policy->cpuinfo.max_freq;
5623 cpufreq_cpu_put(policy);
5624 } else {
5625 /*
5626 * Default to measured freq if none found, PCU will ensure we
5627 * don't go over
5628 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005629 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005630 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005631
5632 /* Convert from kHz to MHz */
5633 max_ia_freq /= 1000;
5634
Ben Widawsky153b4b952013-10-22 22:05:09 -07005635 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005636 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5637 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005638
Chris Wilsondc979972016-05-10 14:10:04 +01005639 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305640 /* Convert GT frequency to 50 HZ units */
5641 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5642 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5643 } else {
5644 min_gpu_freq = dev_priv->rps.min_freq;
5645 max_gpu_freq = dev_priv->rps.max_freq;
5646 }
5647
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005648 /*
5649 * For each potential GPU frequency, load a ring frequency we'd like
5650 * to use for memory access. We do this by specifying the IA frequency
5651 * the PCU should use as a reference to determine the ring frequency.
5652 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305653 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5654 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005655 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005656
Chris Wilsondc979972016-05-10 14:10:04 +01005657 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305658 /*
5659 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5660 * No floor required for ring frequency on SKL.
5661 */
5662 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005663 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005664 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5665 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005666 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005667 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005668 ring_freq = max(min_ring_freq, ring_freq);
5669 /* leave ia_freq as the default, chosen by cpufreq */
5670 } else {
5671 /* On older processors, there is no separate ring
5672 * clock domain, so in order to boost the bandwidth
5673 * of the ring, we need to upclock the CPU (ia_freq).
5674 *
5675 * For GPU frequencies less than 750MHz,
5676 * just use the lowest ring freq.
5677 */
5678 if (gpu_freq < min_freq)
5679 ia_freq = 800;
5680 else
5681 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5682 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5683 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005684
Ben Widawsky42c05262012-09-26 10:34:00 -07005685 sandybridge_pcode_write(dev_priv,
5686 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005687 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5688 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5689 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005690 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005691}
5692
Ville Syrjälä03af2042014-06-28 02:03:53 +03005693static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305694{
5695 u32 val, rp0;
5696
Jani Nikula5b5929c2015-10-07 11:17:46 +03005697 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305698
Imre Deak43b67992016-08-31 19:13:02 +03005699 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005700 case 8:
5701 /* (2 * 4) config */
5702 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5703 break;
5704 case 12:
5705 /* (2 * 6) config */
5706 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5707 break;
5708 case 16:
5709 /* (2 * 8) config */
5710 default:
5711 /* Setting (2 * 8) Min RP0 for any other combination */
5712 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5713 break;
Deepak S095acd52015-01-17 11:05:59 +05305714 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005715
5716 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5717
Deepak S2b6b3a02014-05-27 15:59:30 +05305718 return rp0;
5719}
5720
5721static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5722{
5723 u32 val, rpe;
5724
5725 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5726 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5727
5728 return rpe;
5729}
5730
Deepak S7707df42014-07-12 18:46:14 +05305731static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5732{
5733 u32 val, rp1;
5734
Jani Nikula5b5929c2015-10-07 11:17:46 +03005735 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5736 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5737
Deepak S7707df42014-07-12 18:46:14 +05305738 return rp1;
5739}
5740
Deepak Sf8f2b002014-07-10 13:16:21 +05305741static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5742{
5743 u32 val, rp1;
5744
5745 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5746
5747 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5748
5749 return rp1;
5750}
5751
Ville Syrjälä03af2042014-06-28 02:03:53 +03005752static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005753{
5754 u32 val, rp0;
5755
Jani Nikula64936252013-05-22 15:36:20 +03005756 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005757
5758 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5759 /* Clamp to max */
5760 rp0 = min_t(u32, rp0, 0xea);
5761
5762 return rp0;
5763}
5764
5765static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5766{
5767 u32 val, rpe;
5768
Jani Nikula64936252013-05-22 15:36:20 +03005769 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005770 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005771 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005772 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5773
5774 return rpe;
5775}
5776
Ville Syrjälä03af2042014-06-28 02:03:53 +03005777static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005778{
Imre Deak36146032014-12-04 18:39:35 +02005779 u32 val;
5780
5781 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5782 /*
5783 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5784 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5785 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5786 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5787 * to make sure it matches what Punit accepts.
5788 */
5789 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005790}
5791
Imre Deakae484342014-03-31 15:10:44 +03005792/* Check that the pctx buffer wasn't move under us. */
5793static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5794{
5795 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5796
5797 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5798 dev_priv->vlv_pctx->stolen->start);
5799}
5800
Deepak S38807742014-05-23 21:00:15 +05305801
5802/* Check that the pcbr address is not empty. */
5803static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5804{
5805 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5806
5807 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5808}
5809
Chris Wilsondc979972016-05-10 14:10:04 +01005810static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305811{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005812 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005813 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305814 u32 pcbr;
5815 int pctx_size = 32*1024;
5816
Deepak S38807742014-05-23 21:00:15 +05305817 pcbr = I915_READ(VLV_PCBR);
5818 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005819 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305820 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005821 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305822
5823 pctx_paddr = (paddr & (~4095));
5824 I915_WRITE(VLV_PCBR, pctx_paddr);
5825 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005826
5827 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305828}
5829
Chris Wilsondc979972016-05-10 14:10:04 +01005830static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005831{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005832 struct drm_i915_gem_object *pctx;
5833 unsigned long pctx_paddr;
5834 u32 pcbr;
5835 int pctx_size = 24*1024;
5836
5837 pcbr = I915_READ(VLV_PCBR);
5838 if (pcbr) {
5839 /* BIOS set it up already, grab the pre-alloc'd space */
5840 int pcbr_offset;
5841
5842 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005843 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005844 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005845 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005846 pctx_size);
5847 goto out;
5848 }
5849
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005850 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5851
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005852 /*
5853 * From the Gunit register HAS:
5854 * The Gfx driver is expected to program this register and ensure
5855 * proper allocation within Gfx stolen memory. For example, this
5856 * register should be programmed such than the PCBR range does not
5857 * overlap with other ranges, such as the frame buffer, protected
5858 * memory, or any other relevant ranges.
5859 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005860 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005861 if (!pctx) {
5862 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005863 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005864 }
5865
5866 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5867 I915_WRITE(VLV_PCBR, pctx_paddr);
5868
5869out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005870 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005871 dev_priv->vlv_pctx = pctx;
5872}
5873
Chris Wilsondc979972016-05-10 14:10:04 +01005874static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005875{
Imre Deakae484342014-03-31 15:10:44 +03005876 if (WARN_ON(!dev_priv->vlv_pctx))
5877 return;
5878
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005879 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005880 dev_priv->vlv_pctx = NULL;
5881}
5882
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005883static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5884{
5885 dev_priv->rps.gpll_ref_freq =
5886 vlv_get_cck_clock(dev_priv, "GPLL ref",
5887 CCK_GPLL_CLOCK_CONTROL,
5888 dev_priv->czclk_freq);
5889
5890 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5891 dev_priv->rps.gpll_ref_freq);
5892}
5893
Chris Wilsondc979972016-05-10 14:10:04 +01005894static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005895{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005896 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005897
Chris Wilsondc979972016-05-10 14:10:04 +01005898 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005899
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005900 vlv_init_gpll_ref_freq(dev_priv);
5901
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005902 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5903 switch ((val >> 6) & 3) {
5904 case 0:
5905 case 1:
5906 dev_priv->mem_freq = 800;
5907 break;
5908 case 2:
5909 dev_priv->mem_freq = 1066;
5910 break;
5911 case 3:
5912 dev_priv->mem_freq = 1333;
5913 break;
5914 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005915 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005916
Imre Deak4e805192014-04-14 20:24:41 +03005917 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5918 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5919 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005920 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005921 dev_priv->rps.max_freq);
5922
5923 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5924 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005925 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005926 dev_priv->rps.efficient_freq);
5927
Deepak Sf8f2b002014-07-10 13:16:21 +05305928 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5929 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005930 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305931 dev_priv->rps.rp1_freq);
5932
Imre Deak4e805192014-04-14 20:24:41 +03005933 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5934 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005935 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005936 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005937}
5938
Chris Wilsondc979972016-05-10 14:10:04 +01005939static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305940{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005941 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305942
Chris Wilsondc979972016-05-10 14:10:04 +01005943 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305944
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005945 vlv_init_gpll_ref_freq(dev_priv);
5946
Ville Syrjäläa5805162015-05-26 20:42:30 +03005947 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005948 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005949 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005950
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005951 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005952 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005953 dev_priv->mem_freq = 2000;
5954 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005955 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005956 dev_priv->mem_freq = 1600;
5957 break;
5958 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005959 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005960
Deepak S2b6b3a02014-05-27 15:59:30 +05305961 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5962 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5963 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005964 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305965 dev_priv->rps.max_freq);
5966
5967 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5968 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005969 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305970 dev_priv->rps.efficient_freq);
5971
Deepak S7707df42014-07-12 18:46:14 +05305972 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5973 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005974 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305975 dev_priv->rps.rp1_freq);
5976
Deepak S5b7c91b2015-05-09 18:15:46 +05305977 /* PUnit validated range is only [RPe, RP0] */
5978 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305979 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005980 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305981 dev_priv->rps.min_freq);
5982
Ville Syrjälä1c147622014-08-18 14:42:43 +03005983 WARN_ONCE((dev_priv->rps.max_freq |
5984 dev_priv->rps.efficient_freq |
5985 dev_priv->rps.rp1_freq |
5986 dev_priv->rps.min_freq) & 1,
5987 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305988}
5989
Chris Wilsondc979972016-05-10 14:10:04 +01005990static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005991{
Chris Wilsondc979972016-05-10 14:10:04 +01005992 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005993}
5994
Chris Wilsondc979972016-05-10 14:10:04 +01005995static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305996{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005997 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305998 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305999 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306000
6001 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6002
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006003 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6004 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306005 if (gtfifodbg) {
6006 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6007 gtfifodbg);
6008 I915_WRITE(GTFIFODBG, gtfifodbg);
6009 }
6010
6011 cherryview_check_pctx(dev_priv);
6012
6013 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6014 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006015 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306016
Ville Syrjälä160614a2015-01-19 13:50:47 +02006017 /* Disable RC states. */
6018 I915_WRITE(GEN6_RC_CONTROL, 0);
6019
Deepak S38807742014-05-23 21:00:15 +05306020 /* 2a: Program RC6 thresholds.*/
6021 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6022 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6023 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6024
Akash Goel3b3f1652016-10-13 22:44:48 +05306025 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006026 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306027 I915_WRITE(GEN6_RC_SLEEP, 0);
6028
Deepak Sf4f71c72015-03-28 15:23:35 +05306029 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6030 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306031
6032 /* allows RC6 residency counter to work */
6033 I915_WRITE(VLV_COUNTER_CONTROL,
6034 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6035 VLV_MEDIA_RC6_COUNT_EN |
6036 VLV_RENDER_RC6_COUNT_EN));
6037
6038 /* For now we assume BIOS is allocating and populating the PCBR */
6039 pcbr = I915_READ(VLV_PCBR);
6040
Deepak S38807742014-05-23 21:00:15 +05306041 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006042 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6043 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006044 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306045
6046 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6047
Deepak S2b6b3a02014-05-27 15:59:30 +05306048 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006049 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306050 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6051 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6052 I915_WRITE(GEN6_RP_UP_EI, 66000);
6053 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6054
6055 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6056
6057 /* 5: Enable RPS */
6058 I915_WRITE(GEN6_RP_CONTROL,
6059 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006060 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306061 GEN6_RP_ENABLE |
6062 GEN6_RP_UP_BUSY_AVG |
6063 GEN6_RP_DOWN_IDLE_AVG);
6064
Deepak S3ef62342015-04-29 08:36:24 +05306065 /* Setting Fixed Bias */
6066 val = VLV_OVERRIDE_EN |
6067 VLV_SOC_TDP_EN |
6068 CHV_BIAS_CPU_50_SOC_50;
6069 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6070
Deepak S2b6b3a02014-05-27 15:59:30 +05306071 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6072
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006073 /* RPS code assumes GPLL is used */
6074 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6075
Jani Nikula742f4912015-09-03 11:16:09 +03006076 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306077 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6078
Chris Wilson3a45b052016-07-13 09:10:32 +01006079 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306080
Mika Kuoppala59bad942015-01-16 11:34:40 +02006081 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306082}
6083
Chris Wilsondc979972016-05-10 14:10:04 +01006084static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006085{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006086 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306087 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006088 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006089
6090 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6091
Imre Deakae484342014-03-31 15:10:44 +03006092 valleyview_check_pctx(dev_priv);
6093
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006094 gtfifodbg = I915_READ(GTFIFODBG);
6095 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006096 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6097 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006098 I915_WRITE(GTFIFODBG, gtfifodbg);
6099 }
6100
Deepak Sc8d9a592013-11-23 14:55:42 +05306101 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006102 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006103
Ville Syrjälä160614a2015-01-19 13:50:47 +02006104 /* Disable RC states. */
6105 I915_WRITE(GEN6_RC_CONTROL, 0);
6106
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006107 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006108 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6109 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6110 I915_WRITE(GEN6_RP_UP_EI, 66000);
6111 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6112
6113 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6114
6115 I915_WRITE(GEN6_RP_CONTROL,
6116 GEN6_RP_MEDIA_TURBO |
6117 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6118 GEN6_RP_MEDIA_IS_GFX |
6119 GEN6_RP_ENABLE |
6120 GEN6_RP_UP_BUSY_AVG |
6121 GEN6_RP_DOWN_IDLE_CONT);
6122
6123 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6124 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6125 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6126
Akash Goel3b3f1652016-10-13 22:44:48 +05306127 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006128 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006129
Jesse Barnes2f0aa302013-11-15 09:32:11 -08006130 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006131
6132 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006133 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006134 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6135 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006136 VLV_MEDIA_RC6_COUNT_EN |
6137 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006138
Chris Wilsondc979972016-05-10 14:10:04 +01006139 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006140 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006141
Chris Wilsondc979972016-05-10 14:10:04 +01006142 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006143
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006144 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006145
Deepak S3ef62342015-04-29 08:36:24 +05306146 /* Setting Fixed Bias */
6147 val = VLV_OVERRIDE_EN |
6148 VLV_SOC_TDP_EN |
6149 VLV_BIAS_CPU_125_SOC_875;
6150 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6151
Jani Nikula64936252013-05-22 15:36:20 +03006152 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006153
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006154 /* RPS code assumes GPLL is used */
6155 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6156
Jani Nikula742f4912015-09-03 11:16:09 +03006157 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006158 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6159
Chris Wilson3a45b052016-07-13 09:10:32 +01006160 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006161
Mika Kuoppala59bad942015-01-16 11:34:40 +02006162 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006163}
6164
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006165static unsigned long intel_pxfreq(u32 vidfreq)
6166{
6167 unsigned long freq;
6168 int div = (vidfreq & 0x3f0000) >> 16;
6169 int post = (vidfreq & 0x3000) >> 12;
6170 int pre = (vidfreq & 0x7);
6171
6172 if (!pre)
6173 return 0;
6174
6175 freq = ((div * 133333) / ((1<<post) * pre));
6176
6177 return freq;
6178}
6179
Daniel Vettereb48eb02012-04-26 23:28:12 +02006180static const struct cparams {
6181 u16 i;
6182 u16 t;
6183 u16 m;
6184 u16 c;
6185} cparams[] = {
6186 { 1, 1333, 301, 28664 },
6187 { 1, 1066, 294, 24460 },
6188 { 1, 800, 294, 25192 },
6189 { 0, 1333, 276, 27605 },
6190 { 0, 1066, 276, 27605 },
6191 { 0, 800, 231, 23784 },
6192};
6193
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006194static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006195{
6196 u64 total_count, diff, ret;
6197 u32 count1, count2, count3, m = 0, c = 0;
6198 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6199 int i;
6200
Daniel Vetter02d71952012-08-09 16:44:54 +02006201 assert_spin_locked(&mchdev_lock);
6202
Daniel Vetter20e4d402012-08-08 23:35:39 +02006203 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006204
6205 /* Prevent division-by-zero if we are asking too fast.
6206 * Also, we don't get interesting results if we are polling
6207 * faster than once in 10ms, so just return the saved value
6208 * in such cases.
6209 */
6210 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006211 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006212
6213 count1 = I915_READ(DMIEC);
6214 count2 = I915_READ(DDREC);
6215 count3 = I915_READ(CSIEC);
6216
6217 total_count = count1 + count2 + count3;
6218
6219 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006220 if (total_count < dev_priv->ips.last_count1) {
6221 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006222 diff += total_count;
6223 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006224 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006225 }
6226
6227 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006228 if (cparams[i].i == dev_priv->ips.c_m &&
6229 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006230 m = cparams[i].m;
6231 c = cparams[i].c;
6232 break;
6233 }
6234 }
6235
6236 diff = div_u64(diff, diff1);
6237 ret = ((m * diff) + c);
6238 ret = div_u64(ret, 10);
6239
Daniel Vetter20e4d402012-08-08 23:35:39 +02006240 dev_priv->ips.last_count1 = total_count;
6241 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006242
Daniel Vetter20e4d402012-08-08 23:35:39 +02006243 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006244
6245 return ret;
6246}
6247
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006248unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6249{
6250 unsigned long val;
6251
Chris Wilsondc979972016-05-10 14:10:04 +01006252 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006253 return 0;
6254
6255 spin_lock_irq(&mchdev_lock);
6256
6257 val = __i915_chipset_val(dev_priv);
6258
6259 spin_unlock_irq(&mchdev_lock);
6260
6261 return val;
6262}
6263
Daniel Vettereb48eb02012-04-26 23:28:12 +02006264unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6265{
6266 unsigned long m, x, b;
6267 u32 tsfs;
6268
6269 tsfs = I915_READ(TSFS);
6270
6271 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6272 x = I915_READ8(TR1);
6273
6274 b = tsfs & TSFS_INTR_MASK;
6275
6276 return ((m * x) / 127) - b;
6277}
6278
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006279static int _pxvid_to_vd(u8 pxvid)
6280{
6281 if (pxvid == 0)
6282 return 0;
6283
6284 if (pxvid >= 8 && pxvid < 31)
6285 pxvid = 31;
6286
6287 return (pxvid + 2) * 125;
6288}
6289
6290static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006291{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006292 const int vd = _pxvid_to_vd(pxvid);
6293 const int vm = vd - 1125;
6294
Chris Wilsondc979972016-05-10 14:10:04 +01006295 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006296 return vm > 0 ? vm : 0;
6297
6298 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006299}
6300
Daniel Vetter02d71952012-08-09 16:44:54 +02006301static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006302{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006303 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006304 u32 count;
6305
Daniel Vetter02d71952012-08-09 16:44:54 +02006306 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006307
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006308 now = ktime_get_raw_ns();
6309 diffms = now - dev_priv->ips.last_time2;
6310 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006311
6312 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006313 if (!diffms)
6314 return;
6315
6316 count = I915_READ(GFXEC);
6317
Daniel Vetter20e4d402012-08-08 23:35:39 +02006318 if (count < dev_priv->ips.last_count2) {
6319 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006320 diff += count;
6321 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006322 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006323 }
6324
Daniel Vetter20e4d402012-08-08 23:35:39 +02006325 dev_priv->ips.last_count2 = count;
6326 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006327
6328 /* More magic constants... */
6329 diff = diff * 1181;
6330 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006331 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006332}
6333
Daniel Vetter02d71952012-08-09 16:44:54 +02006334void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6335{
Chris Wilsondc979972016-05-10 14:10:04 +01006336 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006337 return;
6338
Daniel Vetter92703882012-08-09 16:46:01 +02006339 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006340
6341 __i915_update_gfx_val(dev_priv);
6342
Daniel Vetter92703882012-08-09 16:46:01 +02006343 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006344}
6345
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006346static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006347{
6348 unsigned long t, corr, state1, corr2, state2;
6349 u32 pxvid, ext_v;
6350
Daniel Vetter02d71952012-08-09 16:44:54 +02006351 assert_spin_locked(&mchdev_lock);
6352
Ville Syrjälä616847e2015-09-18 20:03:19 +03006353 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006354 pxvid = (pxvid >> 24) & 0x7f;
6355 ext_v = pvid_to_extvid(dev_priv, pxvid);
6356
6357 state1 = ext_v;
6358
6359 t = i915_mch_val(dev_priv);
6360
6361 /* Revel in the empirically derived constants */
6362
6363 /* Correction factor in 1/100000 units */
6364 if (t > 80)
6365 corr = ((t * 2349) + 135940);
6366 else if (t >= 50)
6367 corr = ((t * 964) + 29317);
6368 else /* < 50 */
6369 corr = ((t * 301) + 1004);
6370
6371 corr = corr * ((150142 * state1) / 10000 - 78642);
6372 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006373 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006374
6375 state2 = (corr2 * state1) / 10000;
6376 state2 /= 100; /* convert to mW */
6377
Daniel Vetter02d71952012-08-09 16:44:54 +02006378 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006379
Daniel Vetter20e4d402012-08-08 23:35:39 +02006380 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006381}
6382
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006383unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6384{
6385 unsigned long val;
6386
Chris Wilsondc979972016-05-10 14:10:04 +01006387 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006388 return 0;
6389
6390 spin_lock_irq(&mchdev_lock);
6391
6392 val = __i915_gfx_val(dev_priv);
6393
6394 spin_unlock_irq(&mchdev_lock);
6395
6396 return val;
6397}
6398
Daniel Vettereb48eb02012-04-26 23:28:12 +02006399/**
6400 * i915_read_mch_val - return value for IPS use
6401 *
6402 * Calculate and return a value for the IPS driver to use when deciding whether
6403 * we have thermal and power headroom to increase CPU or GPU power budget.
6404 */
6405unsigned long i915_read_mch_val(void)
6406{
6407 struct drm_i915_private *dev_priv;
6408 unsigned long chipset_val, graphics_val, ret = 0;
6409
Daniel Vetter92703882012-08-09 16:46:01 +02006410 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006411 if (!i915_mch_dev)
6412 goto out_unlock;
6413 dev_priv = i915_mch_dev;
6414
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006415 chipset_val = __i915_chipset_val(dev_priv);
6416 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006417
6418 ret = chipset_val + graphics_val;
6419
6420out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006421 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006422
6423 return ret;
6424}
6425EXPORT_SYMBOL_GPL(i915_read_mch_val);
6426
6427/**
6428 * i915_gpu_raise - raise GPU frequency limit
6429 *
6430 * Raise the limit; IPS indicates we have thermal headroom.
6431 */
6432bool i915_gpu_raise(void)
6433{
6434 struct drm_i915_private *dev_priv;
6435 bool ret = true;
6436
Daniel Vetter92703882012-08-09 16:46:01 +02006437 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006438 if (!i915_mch_dev) {
6439 ret = false;
6440 goto out_unlock;
6441 }
6442 dev_priv = i915_mch_dev;
6443
Daniel Vetter20e4d402012-08-08 23:35:39 +02006444 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6445 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006446
6447out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006448 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006449
6450 return ret;
6451}
6452EXPORT_SYMBOL_GPL(i915_gpu_raise);
6453
6454/**
6455 * i915_gpu_lower - lower GPU frequency limit
6456 *
6457 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6458 * frequency maximum.
6459 */
6460bool i915_gpu_lower(void)
6461{
6462 struct drm_i915_private *dev_priv;
6463 bool ret = true;
6464
Daniel Vetter92703882012-08-09 16:46:01 +02006465 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006466 if (!i915_mch_dev) {
6467 ret = false;
6468 goto out_unlock;
6469 }
6470 dev_priv = i915_mch_dev;
6471
Daniel Vetter20e4d402012-08-08 23:35:39 +02006472 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6473 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006474
6475out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006476 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006477
6478 return ret;
6479}
6480EXPORT_SYMBOL_GPL(i915_gpu_lower);
6481
6482/**
6483 * i915_gpu_busy - indicate GPU business to IPS
6484 *
6485 * Tell the IPS driver whether or not the GPU is busy.
6486 */
6487bool i915_gpu_busy(void)
6488{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006489 bool ret = false;
6490
Daniel Vetter92703882012-08-09 16:46:01 +02006491 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006492 if (i915_mch_dev)
6493 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006494 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006495
6496 return ret;
6497}
6498EXPORT_SYMBOL_GPL(i915_gpu_busy);
6499
6500/**
6501 * i915_gpu_turbo_disable - disable graphics turbo
6502 *
6503 * Disable graphics turbo by resetting the max frequency and setting the
6504 * current frequency to the default.
6505 */
6506bool i915_gpu_turbo_disable(void)
6507{
6508 struct drm_i915_private *dev_priv;
6509 bool ret = true;
6510
Daniel Vetter92703882012-08-09 16:46:01 +02006511 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006512 if (!i915_mch_dev) {
6513 ret = false;
6514 goto out_unlock;
6515 }
6516 dev_priv = i915_mch_dev;
6517
Daniel Vetter20e4d402012-08-08 23:35:39 +02006518 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006519
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006520 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006521 ret = false;
6522
6523out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006524 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006525
6526 return ret;
6527}
6528EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6529
6530/**
6531 * Tells the intel_ips driver that the i915 driver is now loaded, if
6532 * IPS got loaded first.
6533 *
6534 * This awkward dance is so that neither module has to depend on the
6535 * other in order for IPS to do the appropriate communication of
6536 * GPU turbo limits to i915.
6537 */
6538static void
6539ips_ping_for_i915_load(void)
6540{
6541 void (*link)(void);
6542
6543 link = symbol_get(ips_link_to_i915_driver);
6544 if (link) {
6545 link();
6546 symbol_put(ips_link_to_i915_driver);
6547 }
6548}
6549
6550void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6551{
Daniel Vetter02d71952012-08-09 16:44:54 +02006552 /* We only register the i915 ips part with intel-ips once everything is
6553 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006554 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006555 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006556 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006557
6558 ips_ping_for_i915_load();
6559}
6560
6561void intel_gpu_ips_teardown(void)
6562{
Daniel Vetter92703882012-08-09 16:46:01 +02006563 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006564 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006565 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006566}
Deepak S76c3552f2014-01-30 23:08:16 +05306567
Chris Wilsondc979972016-05-10 14:10:04 +01006568static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006569{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006570 u32 lcfuse;
6571 u8 pxw[16];
6572 int i;
6573
6574 /* Disable to program */
6575 I915_WRITE(ECR, 0);
6576 POSTING_READ(ECR);
6577
6578 /* Program energy weights for various events */
6579 I915_WRITE(SDEW, 0x15040d00);
6580 I915_WRITE(CSIEW0, 0x007f0000);
6581 I915_WRITE(CSIEW1, 0x1e220004);
6582 I915_WRITE(CSIEW2, 0x04000004);
6583
6584 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006585 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006586 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006587 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006588
6589 /* Program P-state weights to account for frequency power adjustment */
6590 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006591 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006592 unsigned long freq = intel_pxfreq(pxvidfreq);
6593 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6594 PXVFREQ_PX_SHIFT;
6595 unsigned long val;
6596
6597 val = vid * vid;
6598 val *= (freq / 1000);
6599 val *= 255;
6600 val /= (127*127*900);
6601 if (val > 0xff)
6602 DRM_ERROR("bad pxval: %ld\n", val);
6603 pxw[i] = val;
6604 }
6605 /* Render standby states get 0 weight */
6606 pxw[14] = 0;
6607 pxw[15] = 0;
6608
6609 for (i = 0; i < 4; i++) {
6610 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6611 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006612 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006613 }
6614
6615 /* Adjust magic regs to magic values (more experimental results) */
6616 I915_WRITE(OGW0, 0);
6617 I915_WRITE(OGW1, 0);
6618 I915_WRITE(EG0, 0x00007f00);
6619 I915_WRITE(EG1, 0x0000000e);
6620 I915_WRITE(EG2, 0x000e0000);
6621 I915_WRITE(EG3, 0x68000300);
6622 I915_WRITE(EG4, 0x42000000);
6623 I915_WRITE(EG5, 0x00140031);
6624 I915_WRITE(EG6, 0);
6625 I915_WRITE(EG7, 0);
6626
6627 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006628 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006629
6630 /* Enable PMON + select events */
6631 I915_WRITE(ECR, 0x80000019);
6632
6633 lcfuse = I915_READ(LCFUSE02);
6634
Daniel Vetter20e4d402012-08-08 23:35:39 +02006635 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006636}
6637
Chris Wilsondc979972016-05-10 14:10:04 +01006638void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006639{
Imre Deakb268c692015-12-15 20:10:31 +02006640 /*
6641 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6642 * requirement.
6643 */
6644 if (!i915.enable_rc6) {
6645 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6646 intel_runtime_pm_get(dev_priv);
6647 }
Imre Deake6069ca2014-04-18 16:01:02 +03006648
Chris Wilsonb5163db2016-08-10 13:58:24 +01006649 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006650 mutex_lock(&dev_priv->rps.hw_lock);
6651
6652 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006653 if (IS_CHERRYVIEW(dev_priv))
6654 cherryview_init_gt_powersave(dev_priv);
6655 else if (IS_VALLEYVIEW(dev_priv))
6656 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006657 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006658 gen6_init_rps_frequencies(dev_priv);
6659
6660 /* Derive initial user preferences/limits from the hardware limits */
6661 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6662 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6663
6664 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6665 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6666
6667 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6668 dev_priv->rps.min_freq_softlimit =
6669 max_t(int,
6670 dev_priv->rps.efficient_freq,
6671 intel_freq_opcode(dev_priv, 450));
6672
Chris Wilson99ac9612016-07-13 09:10:34 +01006673 /* After setting max-softlimit, find the overclock max freq */
6674 if (IS_GEN6(dev_priv) ||
6675 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6676 u32 params = 0;
6677
6678 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6679 if (params & BIT(31)) { /* OC supported */
6680 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6681 (dev_priv->rps.max_freq & 0xff) * 50,
6682 (params & 0xff) * 50);
6683 dev_priv->rps.max_freq = params & 0xff;
6684 }
6685 }
6686
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006687 /* Finally allow us to boost to max by default */
6688 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6689
Chris Wilson773ea9a2016-07-13 09:10:33 +01006690 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006691 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006692
6693 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006694}
6695
Chris Wilsondc979972016-05-10 14:10:04 +01006696void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006697{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006698 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006699 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006700
6701 if (!i915.enable_rc6)
6702 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006703}
6704
Chris Wilson54b4f682016-07-21 21:16:19 +01006705/**
6706 * intel_suspend_gt_powersave - suspend PM work and helper threads
6707 * @dev_priv: i915 device
6708 *
6709 * We don't want to disable RC6 or other features here, we just want
6710 * to make sure any work we've queued has finished and won't bother
6711 * us while we're suspended.
6712 */
6713void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6714{
6715 if (INTEL_GEN(dev_priv) < 6)
6716 return;
6717
6718 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6719 intel_runtime_pm_put(dev_priv);
6720
6721 /* gen6_rps_idle() will be called later to disable interrupts */
6722}
6723
Chris Wilsonb7137e02016-07-13 09:10:37 +01006724void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6725{
6726 dev_priv->rps.enabled = true; /* force disabling */
6727 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006728
6729 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006730}
6731
Chris Wilsondc979972016-05-10 14:10:04 +01006732void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006733{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006734 if (!READ_ONCE(dev_priv->rps.enabled))
6735 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006736
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006737 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006738
Chris Wilsonb7137e02016-07-13 09:10:37 +01006739 if (INTEL_GEN(dev_priv) >= 9) {
6740 gen9_disable_rc6(dev_priv);
6741 gen9_disable_rps(dev_priv);
6742 } else if (IS_CHERRYVIEW(dev_priv)) {
6743 cherryview_disable_rps(dev_priv);
6744 } else if (IS_VALLEYVIEW(dev_priv)) {
6745 valleyview_disable_rps(dev_priv);
6746 } else if (INTEL_GEN(dev_priv) >= 6) {
6747 gen6_disable_rps(dev_priv);
6748 } else if (IS_IRONLAKE_M(dev_priv)) {
6749 ironlake_disable_drps(dev_priv);
6750 }
6751
6752 dev_priv->rps.enabled = false;
6753 mutex_unlock(&dev_priv->rps.hw_lock);
6754}
6755
6756void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6757{
Chris Wilson54b4f682016-07-21 21:16:19 +01006758 /* We shouldn't be disabling as we submit, so this should be less
6759 * racy than it appears!
6760 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006761 if (READ_ONCE(dev_priv->rps.enabled))
6762 return;
6763
6764 /* Powersaving is controlled by the host when inside a VM */
6765 if (intel_vgpu_active(dev_priv))
6766 return;
6767
6768 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006769
Chris Wilsondc979972016-05-10 14:10:04 +01006770 if (IS_CHERRYVIEW(dev_priv)) {
6771 cherryview_enable_rps(dev_priv);
6772 } else if (IS_VALLEYVIEW(dev_priv)) {
6773 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006774 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006775 gen9_enable_rc6(dev_priv);
6776 gen9_enable_rps(dev_priv);
6777 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006778 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006779 } else if (IS_BROADWELL(dev_priv)) {
6780 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006781 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006782 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006783 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006784 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006785 } else if (IS_IRONLAKE_M(dev_priv)) {
6786 ironlake_enable_drps(dev_priv);
6787 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006788 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006789
6790 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6791 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6792
6793 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6794 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6795
Chris Wilson54b4f682016-07-21 21:16:19 +01006796 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006797 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006798}
Imre Deakc6df39b2014-04-14 20:24:29 +03006799
Chris Wilson54b4f682016-07-21 21:16:19 +01006800static void __intel_autoenable_gt_powersave(struct work_struct *work)
6801{
6802 struct drm_i915_private *dev_priv =
6803 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6804 struct intel_engine_cs *rcs;
6805 struct drm_i915_gem_request *req;
6806
6807 if (READ_ONCE(dev_priv->rps.enabled))
6808 goto out;
6809
Akash Goel3b3f1652016-10-13 22:44:48 +05306810 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006811 if (rcs->last_context)
6812 goto out;
6813
6814 if (!rcs->init_context)
6815 goto out;
6816
6817 mutex_lock(&dev_priv->drm.struct_mutex);
6818
6819 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6820 if (IS_ERR(req))
6821 goto unlock;
6822
6823 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6824 rcs->init_context(req);
6825
6826 /* Mark the device busy, calling intel_enable_gt_powersave() */
6827 i915_add_request_no_flush(req);
6828
6829unlock:
6830 mutex_unlock(&dev_priv->drm.struct_mutex);
6831out:
6832 intel_runtime_pm_put(dev_priv);
6833}
6834
6835void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6836{
6837 if (READ_ONCE(dev_priv->rps.enabled))
6838 return;
6839
6840 if (IS_IRONLAKE_M(dev_priv)) {
6841 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006842 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006843 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6844 /*
6845 * PCU communication is slow and this doesn't need to be
6846 * done at any specific time, so do this out of our fast path
6847 * to make resume and init faster.
6848 *
6849 * We depend on the HW RC6 power context save/restore
6850 * mechanism when entering D3 through runtime PM suspend. So
6851 * disable RPM until RPS/RC6 is properly setup. We can only
6852 * get here via the driver load/system resume/runtime resume
6853 * paths, so the _noresume version is enough (and in case of
6854 * runtime resume it's necessary).
6855 */
6856 if (queue_delayed_work(dev_priv->wq,
6857 &dev_priv->rps.autoenable_work,
6858 round_jiffies_up_relative(HZ)))
6859 intel_runtime_pm_get_noresume(dev_priv);
6860 }
6861}
6862
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006863static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006864{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006865 /*
6866 * On Ibex Peak and Cougar Point, we need to disable clock
6867 * gating for the panel power sequencer or it will fail to
6868 * start up when no ports are active.
6869 */
6870 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6871}
6872
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006873static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006874{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006875 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006876
Damien Lespiau055e3932014-08-18 13:49:10 +01006877 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006878 I915_WRITE(DSPCNTR(pipe),
6879 I915_READ(DSPCNTR(pipe)) |
6880 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006881
6882 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6883 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006884 }
6885}
6886
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006887static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006888{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006889 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6890 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6891 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6892
6893 /*
6894 * Don't touch WM1S_LP_EN here.
6895 * Doing so could cause underruns.
6896 */
6897}
6898
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006899static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006900{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006901 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006902
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006903 /*
6904 * Required for FBC
6905 * WaFbcDisableDpfcClockGating:ilk
6906 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006907 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6908 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6909 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006910
6911 I915_WRITE(PCH_3DCGDIS0,
6912 MARIUNIT_CLOCK_GATE_DISABLE |
6913 SVSMUNIT_CLOCK_GATE_DISABLE);
6914 I915_WRITE(PCH_3DCGDIS1,
6915 VFMUNIT_CLOCK_GATE_DISABLE);
6916
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006917 /*
6918 * According to the spec the following bits should be set in
6919 * order to enable memory self-refresh
6920 * The bit 22/21 of 0x42004
6921 * The bit 5 of 0x42020
6922 * The bit 15 of 0x45000
6923 */
6924 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6925 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6926 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006927 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006928 I915_WRITE(DISP_ARB_CTL,
6929 (I915_READ(DISP_ARB_CTL) |
6930 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006931
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006932 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006933
6934 /*
6935 * Based on the document from hardware guys the following bits
6936 * should be set unconditionally in order to enable FBC.
6937 * The bit 22 of 0x42000
6938 * The bit 22 of 0x42004
6939 * The bit 7,8,9 of 0x42020.
6940 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006941 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006942 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006943 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6944 I915_READ(ILK_DISPLAY_CHICKEN1) |
6945 ILK_FBCQ_DIS);
6946 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6947 I915_READ(ILK_DISPLAY_CHICKEN2) |
6948 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006949 }
6950
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006951 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6952
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006953 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6954 I915_READ(ILK_DISPLAY_CHICKEN2) |
6955 ILK_ELPIN_409_SELECT);
6956 I915_WRITE(_3D_CHICKEN2,
6957 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6958 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006959
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006960 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006961 I915_WRITE(CACHE_MODE_0,
6962 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006963
Akash Goel4e046322014-04-04 17:14:38 +05306964 /* WaDisable_RenderCache_OperationalFlush:ilk */
6965 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6966
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006967 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006968
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006969 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006970}
6971
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006972static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006973{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006974 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006975 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006976
6977 /*
6978 * On Ibex Peak and Cougar Point, we need to disable clock
6979 * gating for the panel power sequencer or it will fail to
6980 * start up when no ports are active.
6981 */
Jesse Barnescd664072013-10-02 10:34:19 -07006982 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6983 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6984 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006985 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6986 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006987 /* The below fixes the weird display corruption, a few pixels shifted
6988 * downward, on (only) LVDS of some HP laptops with IVY.
6989 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006990 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006991 val = I915_READ(TRANS_CHICKEN2(pipe));
6992 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6993 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006994 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006995 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006996 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6997 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6998 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006999 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7000 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007001 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007002 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007003 I915_WRITE(TRANS_CHICKEN1(pipe),
7004 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7005 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007006}
7007
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007008static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007009{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007010 uint32_t tmp;
7011
7012 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007013 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7014 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7015 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007016}
7017
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007018static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007019{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007020 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007021
Damien Lespiau231e54f2012-10-19 17:55:41 +01007022 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007023
7024 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7025 I915_READ(ILK_DISPLAY_CHICKEN2) |
7026 ILK_ELPIN_409_SELECT);
7027
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007028 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007029 I915_WRITE(_3D_CHICKEN,
7030 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7031
Akash Goel4e046322014-04-04 17:14:38 +05307032 /* WaDisable_RenderCache_OperationalFlush:snb */
7033 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7034
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007035 /*
7036 * BSpec recoomends 8x4 when MSAA is used,
7037 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007038 *
7039 * Note that PS/WM thread counts depend on the WIZ hashing
7040 * disable bit, which we don't touch here, but it's good
7041 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007042 */
7043 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007044 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007045
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007046 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007047
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007048 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007049 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007050
7051 I915_WRITE(GEN6_UCGCTL1,
7052 I915_READ(GEN6_UCGCTL1) |
7053 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7054 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7055
7056 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7057 * gating disable must be set. Failure to set it results in
7058 * flickering pixels due to Z write ordering failures after
7059 * some amount of runtime in the Mesa "fire" demo, and Unigine
7060 * Sanctuary and Tropics, and apparently anything else with
7061 * alpha test or pixel discard.
7062 *
7063 * According to the spec, bit 11 (RCCUNIT) must also be set,
7064 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007065 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007066 * WaDisableRCCUnitClockGating:snb
7067 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007068 */
7069 I915_WRITE(GEN6_UCGCTL2,
7070 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7071 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7072
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007073 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007074 I915_WRITE(_3D_CHICKEN3,
7075 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007076
7077 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007078 * Bspec says:
7079 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7080 * 3DSTATE_SF number of SF output attributes is more than 16."
7081 */
7082 I915_WRITE(_3D_CHICKEN3,
7083 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7084
7085 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007086 * According to the spec the following bits should be
7087 * set in order to enable memory self-refresh and fbc:
7088 * The bit21 and bit22 of 0x42000
7089 * The bit21 and bit22 of 0x42004
7090 * The bit5 and bit7 of 0x42020
7091 * The bit14 of 0x70180
7092 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007093 *
7094 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007095 */
7096 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7097 I915_READ(ILK_DISPLAY_CHICKEN1) |
7098 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7099 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7100 I915_READ(ILK_DISPLAY_CHICKEN2) |
7101 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007102 I915_WRITE(ILK_DSPCLK_GATE_D,
7103 I915_READ(ILK_DSPCLK_GATE_D) |
7104 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7105 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007106
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007107 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007108
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007109 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007110
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007111 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007112}
7113
7114static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7115{
7116 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7117
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007118 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007119 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007120 *
7121 * This actually overrides the dispatch
7122 * mode for all thread types.
7123 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007124 reg &= ~GEN7_FF_SCHED_MASK;
7125 reg |= GEN7_FF_TS_SCHED_HW;
7126 reg |= GEN7_FF_VS_SCHED_HW;
7127 reg |= GEN7_FF_DS_SCHED_HW;
7128
7129 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7130}
7131
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007132static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007133{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007134 /*
7135 * TODO: this bit should only be enabled when really needed, then
7136 * disabled when not needed anymore in order to save power.
7137 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007138 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007139 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7140 I915_READ(SOUTH_DSPCLK_GATE_D) |
7141 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007142
7143 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007144 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7145 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007146 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007147}
7148
Ville Syrjälä712bf362016-10-31 22:37:23 +02007149static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007150{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007151 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007152 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7153
7154 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7155 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7156 }
7157}
7158
Imre Deak450174f2016-05-03 15:54:21 +03007159static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7160 int general_prio_credits,
7161 int high_prio_credits)
7162{
7163 u32 misccpctl;
7164
7165 /* WaTempDisableDOPClkGating:bdw */
7166 misccpctl = I915_READ(GEN7_MISCCPCTL);
7167 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7168
7169 I915_WRITE(GEN8_L3SQCREG1,
7170 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7171 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7172
7173 /*
7174 * Wait at least 100 clocks before re-enabling clock gating.
7175 * See the definition of L3SQCREG1 in BSpec.
7176 */
7177 POSTING_READ(GEN8_L3SQCREG1);
7178 udelay(1);
7179 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7180}
7181
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007182static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007183{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007184 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007185
7186 /* WaDisableSDEUnitClockGating:kbl */
7187 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7188 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7189 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007190
7191 /* WaDisableGamClockGating:kbl */
7192 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7193 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7194 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007195
7196 /* WaFbcNukeOnHostModify:kbl */
7197 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7198 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007199}
7200
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007201static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007202{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007203 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007204
7205 /* WAC6entrylatency:skl */
7206 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7207 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007208
7209 /* WaFbcNukeOnHostModify:skl */
7210 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7211 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007212}
7213
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007214static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007215{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007216 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007217
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007218 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007219
Ben Widawskyab57fff2013-12-12 15:28:04 -08007220 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007221 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007222
Ben Widawskyab57fff2013-12-12 15:28:04 -08007223 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007224 I915_WRITE(CHICKEN_PAR1_1,
7225 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7226
Ben Widawskyab57fff2013-12-12 15:28:04 -08007227 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007228 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007229 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007230 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007231 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007232 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007233
Ben Widawskyab57fff2013-12-12 15:28:04 -08007234 /* WaVSRefCountFullforceMissDisable:bdw */
7235 /* WaDSRefCountFullforceMissDisable:bdw */
7236 I915_WRITE(GEN7_FF_THREAD_MODE,
7237 I915_READ(GEN7_FF_THREAD_MODE) &
7238 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007239
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007240 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7241 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007242
7243 /* WaDisableSDEUnitClockGating:bdw */
7244 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7245 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007246
Imre Deak450174f2016-05-03 15:54:21 +03007247 /* WaProgramL3SqcReg1Default:bdw */
7248 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007249
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007250 /*
7251 * WaGttCachingOffByDefault:bdw
7252 * GTT cache may not work with big pages, so if those
7253 * are ever enabled GTT cache may need to be disabled.
7254 */
7255 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7256
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007257 /* WaKVMNotificationOnConfigChange:bdw */
7258 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7259 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7260
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007261 lpt_init_clock_gating(dev_priv);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007262}
7263
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007264static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007265{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007266 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007267
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007268 /* L3 caching of data atomics doesn't work -- disable it. */
7269 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7270 I915_WRITE(HSW_ROW_CHICKEN3,
7271 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7272
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007273 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007274 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7275 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7276 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7277
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007278 /* WaVSRefCountFullforceMissDisable:hsw */
7279 I915_WRITE(GEN7_FF_THREAD_MODE,
7280 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007281
Akash Goel4e046322014-04-04 17:14:38 +05307282 /* WaDisable_RenderCache_OperationalFlush:hsw */
7283 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7284
Chia-I Wufe27c602014-01-28 13:29:33 +08007285 /* enable HiZ Raw Stall Optimization */
7286 I915_WRITE(CACHE_MODE_0_GEN7,
7287 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7288
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007289 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007290 I915_WRITE(CACHE_MODE_1,
7291 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007292
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007293 /*
7294 * BSpec recommends 8x4 when MSAA is used,
7295 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007296 *
7297 * Note that PS/WM thread counts depend on the WIZ hashing
7298 * disable bit, which we don't touch here, but it's good
7299 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007300 */
7301 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007302 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007303
Kenneth Graunke94411592014-12-31 16:23:00 -08007304 /* WaSampleCChickenBitEnable:hsw */
7305 I915_WRITE(HALF_SLICE_CHICKEN3,
7306 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7307
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007308 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007309 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7310
Paulo Zanoni90a88642013-05-03 17:23:45 -03007311 /* WaRsPkgCStateDisplayPMReq:hsw */
7312 I915_WRITE(CHICKEN_PAR1_1,
7313 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007314
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007315 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007316}
7317
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007318static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007319{
Ben Widawsky20848222012-05-04 18:58:59 -07007320 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007321
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007322 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007323
Damien Lespiau231e54f2012-10-19 17:55:41 +01007324 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007325
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007326 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007327 I915_WRITE(_3D_CHICKEN3,
7328 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7329
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007330 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007331 I915_WRITE(IVB_CHICKEN3,
7332 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7333 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7334
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007335 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007336 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007337 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7338 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007339
Akash Goel4e046322014-04-04 17:14:38 +05307340 /* WaDisable_RenderCache_OperationalFlush:ivb */
7341 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7342
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007343 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007344 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7345 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7346
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007347 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007348 I915_WRITE(GEN7_L3CNTLREG1,
7349 GEN7_WA_FOR_GEN7_L3_CONTROL);
7350 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007351 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007352 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007353 I915_WRITE(GEN7_ROW_CHICKEN2,
7354 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007355 else {
7356 /* must write both registers */
7357 I915_WRITE(GEN7_ROW_CHICKEN2,
7358 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007359 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7360 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007361 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007362
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007363 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007364 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7365 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7366
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007367 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007368 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007369 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007370 */
7371 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007372 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007373
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007374 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007375 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7376 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7377 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7378
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007379 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007380
7381 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007382
Chris Wilson22721342014-03-04 09:41:43 +00007383 if (0) { /* causes HiZ corruption on ivb:gt1 */
7384 /* enable HiZ Raw Stall Optimization */
7385 I915_WRITE(CACHE_MODE_0_GEN7,
7386 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7387 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007388
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007389 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007390 I915_WRITE(CACHE_MODE_1,
7391 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007392
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007393 /*
7394 * BSpec recommends 8x4 when MSAA is used,
7395 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007396 *
7397 * Note that PS/WM thread counts depend on the WIZ hashing
7398 * disable bit, which we don't touch here, but it's good
7399 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007400 */
7401 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007402 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007403
Ben Widawsky20848222012-05-04 18:58:59 -07007404 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7405 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7406 snpcr |= GEN6_MBC_SNPCR_MED;
7407 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007408
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007409 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007410 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007411
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007412 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007413}
7414
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007415static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007416{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007417 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007418 I915_WRITE(_3D_CHICKEN3,
7419 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7420
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007421 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007422 I915_WRITE(IVB_CHICKEN3,
7423 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7424 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7425
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007426 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007427 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007428 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007429 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7430 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007431
Akash Goel4e046322014-04-04 17:14:38 +05307432 /* WaDisable_RenderCache_OperationalFlush:vlv */
7433 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7434
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007435 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007436 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7437 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7438
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007439 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007440 I915_WRITE(GEN7_ROW_CHICKEN2,
7441 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7442
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007443 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007444 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7445 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7446 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7447
Ville Syrjälä46680e02014-01-22 21:33:01 +02007448 gen7_setup_fixed_func_scheduler(dev_priv);
7449
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007450 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007451 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007452 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007453 */
7454 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007455 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007456
Akash Goelc98f5062014-03-24 23:00:07 +05307457 /* WaDisableL3Bank2xClockGate:vlv
7458 * Disabling L3 clock gating- MMIO 940c[25] = 1
7459 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7460 I915_WRITE(GEN7_UCGCTL4,
7461 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007462
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007463 /*
7464 * BSpec says this must be set, even though
7465 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7466 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007467 I915_WRITE(CACHE_MODE_1,
7468 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007469
7470 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007471 * BSpec recommends 8x4 when MSAA is used,
7472 * however in practice 16x4 seems fastest.
7473 *
7474 * Note that PS/WM thread counts depend on the WIZ hashing
7475 * disable bit, which we don't touch here, but it's good
7476 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7477 */
7478 I915_WRITE(GEN7_GT_MODE,
7479 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7480
7481 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007482 * WaIncreaseL3CreditsForVLVB0:vlv
7483 * This is the hardware default actually.
7484 */
7485 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7486
7487 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007488 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007489 * Disable clock gating on th GCFG unit to prevent a delay
7490 * in the reporting of vblank events.
7491 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007492 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007493}
7494
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007495static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007496{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007497 /* WaVSRefCountFullforceMissDisable:chv */
7498 /* WaDSRefCountFullforceMissDisable:chv */
7499 I915_WRITE(GEN7_FF_THREAD_MODE,
7500 I915_READ(GEN7_FF_THREAD_MODE) &
7501 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007502
7503 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7504 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7505 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007506
7507 /* WaDisableCSUnitClockGating:chv */
7508 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7509 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007510
7511 /* WaDisableSDEUnitClockGating:chv */
7512 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7513 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007514
7515 /*
Imre Deak450174f2016-05-03 15:54:21 +03007516 * WaProgramL3SqcReg1Default:chv
7517 * See gfxspecs/Related Documents/Performance Guide/
7518 * LSQC Setting Recommendations.
7519 */
7520 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7521
7522 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007523 * GTT cache may not work with big pages, so if those
7524 * are ever enabled GTT cache may need to be disabled.
7525 */
7526 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007527}
7528
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007529static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007530{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007531 uint32_t dspclk_gate;
7532
7533 I915_WRITE(RENCLK_GATE_D1, 0);
7534 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7535 GS_UNIT_CLOCK_GATE_DISABLE |
7536 CL_UNIT_CLOCK_GATE_DISABLE);
7537 I915_WRITE(RAMCLK_GATE_D, 0);
7538 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7539 OVRUNIT_CLOCK_GATE_DISABLE |
7540 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007541 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007542 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7543 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007544
7545 /* WaDisableRenderCachePipelinedFlush */
7546 I915_WRITE(CACHE_MODE_0,
7547 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007548
Akash Goel4e046322014-04-04 17:14:38 +05307549 /* WaDisable_RenderCache_OperationalFlush:g4x */
7550 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7551
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007552 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007553}
7554
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007555static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007556{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007557 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7558 I915_WRITE(RENCLK_GATE_D2, 0);
7559 I915_WRITE(DSPCLK_GATE_D, 0);
7560 I915_WRITE(RAMCLK_GATE_D, 0);
7561 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007562 I915_WRITE(MI_ARB_STATE,
7563 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307564
7565 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7566 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007567}
7568
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007569static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007570{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007571 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7572 I965_RCC_CLOCK_GATE_DISABLE |
7573 I965_RCPB_CLOCK_GATE_DISABLE |
7574 I965_ISC_CLOCK_GATE_DISABLE |
7575 I965_FBC_CLOCK_GATE_DISABLE);
7576 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007577 I915_WRITE(MI_ARB_STATE,
7578 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307579
7580 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7581 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007582}
7583
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007584static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007585{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007586 u32 dstate = I915_READ(D_STATE);
7587
7588 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7589 DSTATE_DOT_CLOCK_GATING;
7590 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007591
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007592 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007593 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007594
7595 /* IIR "flip pending" means done if this bit is set */
7596 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007597
7598 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007599 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007600
7601 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7602 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007603
7604 I915_WRITE(MI_ARB_STATE,
7605 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007606}
7607
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007608static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007609{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007610 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007611
7612 /* interrupts should cause a wake up from C3 */
7613 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7614 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007615
7616 I915_WRITE(MEM_MODE,
7617 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007618}
7619
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007620static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007621{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007622 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007623
7624 I915_WRITE(MEM_MODE,
7625 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7626 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007627}
7628
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007629void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007630{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007631 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007632}
7633
Ville Syrjälä712bf362016-10-31 22:37:23 +02007634void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007635{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007636 if (HAS_PCH_LPT(dev_priv))
7637 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007638}
7639
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007640static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007641{
7642 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7643}
7644
7645/**
7646 * intel_init_clock_gating_hooks - setup the clock gating hooks
7647 * @dev_priv: device private
7648 *
7649 * Setup the hooks that configure which clocks of a given platform can be
7650 * gated and also apply various GT and display specific workarounds for these
7651 * platforms. Note that some GT specific workarounds are applied separately
7652 * when GPU contexts or batchbuffers start their execution.
7653 */
7654void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7655{
7656 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007657 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007658 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007659 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02007660 else if (IS_GEN9_LP(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007661 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7662 else if (IS_BROADWELL(dev_priv))
7663 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7664 else if (IS_CHERRYVIEW(dev_priv))
7665 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7666 else if (IS_HASWELL(dev_priv))
7667 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7668 else if (IS_IVYBRIDGE(dev_priv))
7669 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7670 else if (IS_VALLEYVIEW(dev_priv))
7671 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7672 else if (IS_GEN6(dev_priv))
7673 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7674 else if (IS_GEN5(dev_priv))
7675 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7676 else if (IS_G4X(dev_priv))
7677 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007678 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007679 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007680 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007681 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7682 else if (IS_GEN3(dev_priv))
7683 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7684 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7685 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7686 else if (IS_GEN2(dev_priv))
7687 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7688 else {
7689 MISSING_CASE(INTEL_DEVID(dev_priv));
7690 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7691 }
7692}
7693
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007694/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007695void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007696{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007697 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007698
Daniel Vetterc921aba2012-04-26 23:28:17 +02007699 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007700 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007701 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007702 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007703 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007704
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007705 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007706 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007707 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007708 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007709 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007710 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007711 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007712 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007713
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007714 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007715 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007716 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007717 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007718 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007719 dev_priv->display.compute_intermediate_wm =
7720 ilk_compute_intermediate_wm;
7721 dev_priv->display.initial_watermarks =
7722 ilk_initial_watermarks;
7723 dev_priv->display.optimize_watermarks =
7724 ilk_optimize_watermarks;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007725 } else {
7726 DRM_DEBUG_KMS("Failed to read display plane latency. "
7727 "Disable CxSR\n");
7728 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007729 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007730 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007731 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007732 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007733 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007734 dev_priv->is_ddr3,
7735 dev_priv->fsb_freq,
7736 dev_priv->mem_freq)) {
7737 DRM_INFO("failed to find known CxSR latency "
7738 "(found ddr%s fsb freq %d, mem freq %d), "
7739 "disabling CxSR\n",
7740 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7741 dev_priv->fsb_freq, dev_priv->mem_freq);
7742 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007743 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007744 dev_priv->display.update_wm = NULL;
7745 } else
7746 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007747 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007748 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007749 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007750 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007751 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007752 dev_priv->display.update_wm = i9xx_update_wm;
7753 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007754 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007755 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007756 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007757 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007758 } else {
7759 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007760 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007761 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007762 } else {
7763 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007764 }
7765}
7766
Lyude87660502016-08-17 15:55:53 -04007767static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7768{
7769 uint32_t flags =
7770 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7771
7772 switch (flags) {
7773 case GEN6_PCODE_SUCCESS:
7774 return 0;
7775 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7776 case GEN6_PCODE_ILLEGAL_CMD:
7777 return -ENXIO;
7778 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007779 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007780 return -EOVERFLOW;
7781 case GEN6_PCODE_TIMEOUT:
7782 return -ETIMEDOUT;
7783 default:
7784 MISSING_CASE(flags)
7785 return 0;
7786 }
7787}
7788
7789static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7790{
7791 uint32_t flags =
7792 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7793
7794 switch (flags) {
7795 case GEN6_PCODE_SUCCESS:
7796 return 0;
7797 case GEN6_PCODE_ILLEGAL_CMD:
7798 return -ENXIO;
7799 case GEN7_PCODE_TIMEOUT:
7800 return -ETIMEDOUT;
7801 case GEN7_PCODE_ILLEGAL_DATA:
7802 return -EINVAL;
7803 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7804 return -EOVERFLOW;
7805 default:
7806 MISSING_CASE(flags);
7807 return 0;
7808 }
7809}
7810
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007811int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007812{
Lyude87660502016-08-17 15:55:53 -04007813 int status;
7814
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007815 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007816
Chris Wilson3f5582d2016-06-30 15:32:45 +01007817 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7818 * use te fw I915_READ variants to reduce the amount of work
7819 * required when reading/writing.
7820 */
7821
7822 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007823 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7824 return -EAGAIN;
7825 }
7826
Chris Wilson3f5582d2016-06-30 15:32:45 +01007827 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7828 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7829 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007830
Chris Wilson3f5582d2016-06-30 15:32:45 +01007831 if (intel_wait_for_register_fw(dev_priv,
7832 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7833 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007834 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7835 return -ETIMEDOUT;
7836 }
7837
Chris Wilson3f5582d2016-06-30 15:32:45 +01007838 *val = I915_READ_FW(GEN6_PCODE_DATA);
7839 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007840
Lyude87660502016-08-17 15:55:53 -04007841 if (INTEL_GEN(dev_priv) > 6)
7842 status = gen7_check_mailbox_status(dev_priv);
7843 else
7844 status = gen6_check_mailbox_status(dev_priv);
7845
7846 if (status) {
7847 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7848 status);
7849 return status;
7850 }
7851
Ben Widawsky42c05262012-09-26 10:34:00 -07007852 return 0;
7853}
7854
Chris Wilson3f5582d2016-06-30 15:32:45 +01007855int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007856 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007857{
Lyude87660502016-08-17 15:55:53 -04007858 int status;
7859
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007860 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007861
Chris Wilson3f5582d2016-06-30 15:32:45 +01007862 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7863 * use te fw I915_READ variants to reduce the amount of work
7864 * required when reading/writing.
7865 */
7866
7867 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007868 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7869 return -EAGAIN;
7870 }
7871
Chris Wilson3f5582d2016-06-30 15:32:45 +01007872 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02007873 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01007874 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007875
Chris Wilson3f5582d2016-06-30 15:32:45 +01007876 if (intel_wait_for_register_fw(dev_priv,
7877 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7878 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007879 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7880 return -ETIMEDOUT;
7881 }
7882
Chris Wilson3f5582d2016-06-30 15:32:45 +01007883 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007884
Lyude87660502016-08-17 15:55:53 -04007885 if (INTEL_GEN(dev_priv) > 6)
7886 status = gen7_check_mailbox_status(dev_priv);
7887 else
7888 status = gen6_check_mailbox_status(dev_priv);
7889
7890 if (status) {
7891 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7892 status);
7893 return status;
7894 }
7895
Ben Widawsky42c05262012-09-26 10:34:00 -07007896 return 0;
7897}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007898
Ville Syrjälädd06f882014-11-10 22:55:12 +02007899static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7900{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007901 /*
7902 * N = val - 0xb7
7903 * Slow = Fast = GPLL ref * N
7904 */
7905 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007906}
7907
Fengguang Wub55dd642014-07-12 11:21:39 +02007908static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007909{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007910 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007911}
7912
Fengguang Wub55dd642014-07-12 11:21:39 +02007913static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307914{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007915 /*
7916 * N = val / 2
7917 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7918 */
7919 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307920}
7921
Fengguang Wub55dd642014-07-12 11:21:39 +02007922static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307923{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007924 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007925 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307926}
7927
Ville Syrjälä616bc822015-01-23 21:04:25 +02007928int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7929{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007930 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007931 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7932 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007933 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007934 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007935 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007936 return byt_gpu_freq(dev_priv, val);
7937 else
7938 return val * GT_FREQUENCY_MULTIPLIER;
7939}
7940
Ville Syrjälä616bc822015-01-23 21:04:25 +02007941int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7942{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007943 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007944 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7945 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007946 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007947 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007948 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007949 return byt_freq_opcode(dev_priv, val);
7950 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007951 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307952}
7953
Chris Wilson6ad790c2015-04-07 16:20:31 +01007954struct request_boost {
7955 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007956 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007957};
7958
7959static void __intel_rps_boost_work(struct work_struct *work)
7960{
7961 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007962 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007963
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007964 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007965 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007966
Chris Wilsone8a261e2016-07-20 13:31:49 +01007967 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007968 kfree(boost);
7969}
7970
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007971void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007972{
7973 struct request_boost *boost;
7974
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007975 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007976 return;
7977
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007978 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01007979 return;
7980
Chris Wilson6ad790c2015-04-07 16:20:31 +01007981 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7982 if (boost == NULL)
7983 return;
7984
Chris Wilsone8a261e2016-07-20 13:31:49 +01007985 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007986
7987 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007988 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007989}
7990
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00007991void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01007992{
Daniel Vetterf742a552013-12-06 10:17:53 +01007993 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007994 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007995
Chris Wilson54b4f682016-07-21 21:16:19 +01007996 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
7997 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007998 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007999
Paulo Zanoni33688d92014-03-07 20:08:19 -03008000 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008001 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008002}