Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eugeni Dodonov <eugeni.dodonov@intel.com> |
| 25 | * |
| 26 | */ |
| 27 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 28 | #include <linux/cpufreq.h> |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 29 | #include <drm/drm_plane_helper.h> |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 30 | #include "i915_drv.h" |
| 31 | #include "intel_drv.h" |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 32 | #include "../../../platform/x86/intel_ips.h" |
| 33 | #include <linux/module.h> |
Maarten Lankhorst | c8fe32c | 2016-10-26 15:41:29 +0200 | [diff] [blame] | 34 | #include <drm/drm_atomic_helper.h> |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 35 | |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 36 | /** |
Jani Nikula | 18afd44 | 2016-01-18 09:19:48 +0200 | [diff] [blame] | 37 | * DOC: RC6 |
| 38 | * |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 39 | * RC6 is a special power stage which allows the GPU to enter an very |
| 40 | * low-voltage mode when idle, using down to 0V while at this stage. This |
| 41 | * stage is entered automatically when the GPU is idle when RC6 support is |
| 42 | * enabled, and as soon as new workload arises GPU wakes up automatically as well. |
| 43 | * |
| 44 | * There are different RC6 modes available in Intel GPU, which differentiate |
| 45 | * among each other with the latency required to enter and leave RC6 and |
| 46 | * voltage consumed by the GPU in different states. |
| 47 | * |
| 48 | * The combination of the following flags define which states GPU is allowed |
| 49 | * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and |
| 50 | * RC6pp is deepest RC6. Their support by hardware varies according to the |
| 51 | * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one |
| 52 | * which brings the most power savings; deeper states save more power, but |
| 53 | * require higher latency to switch to and wake up. |
| 54 | */ |
| 55 | #define INTEL_RC6_ENABLE (1<<0) |
| 56 | #define INTEL_RC6p_ENABLE (1<<1) |
| 57 | #define INTEL_RC6pp_ENABLE (1<<2) |
| 58 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 59 | static void gen9_init_clock_gating(struct drm_i915_private *dev_priv) |
Mika Kuoppala | b033bb6 | 2016-06-07 17:19:04 +0300 | [diff] [blame] | 60 | { |
Mika Kuoppala | b033bb6 | 2016-06-07 17:19:04 +0300 | [diff] [blame] | 61 | /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */ |
| 62 | I915_WRITE(CHICKEN_PAR1_1, |
| 63 | I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP); |
| 64 | |
| 65 | I915_WRITE(GEN8_CONFIG0, |
| 66 | I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES); |
Mika Kuoppala | 590e8ff | 2016-06-07 17:19:13 +0300 | [diff] [blame] | 67 | |
| 68 | /* WaEnableChickenDCPR:skl,bxt,kbl */ |
| 69 | I915_WRITE(GEN8_CHICKEN_DCPR_1, |
| 70 | I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM); |
Mika Kuoppala | 0f78dee | 2016-06-07 17:19:16 +0300 | [diff] [blame] | 71 | |
| 72 | /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */ |
Mika Kuoppala | 303d4ea | 2016-06-07 17:19:17 +0300 | [diff] [blame] | 73 | /* WaFbcWakeMemOn:skl,bxt,kbl */ |
| 74 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 75 | DISP_FBC_WM_DIS | |
| 76 | DISP_FBC_MEMORY_WAKE); |
Mika Kuoppala | d1b4eef | 2016-06-07 17:19:19 +0300 | [diff] [blame] | 77 | |
| 78 | /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */ |
| 79 | I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) | |
| 80 | ILK_DPFC_DISABLE_DUMMY0); |
Mika Kuoppala | b033bb6 | 2016-06-07 17:19:04 +0300 | [diff] [blame] | 81 | } |
| 82 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 83 | static void bxt_init_clock_gating(struct drm_i915_private *dev_priv) |
Imre Deak | a82abe4 | 2015-03-27 14:00:04 +0200 | [diff] [blame] | 84 | { |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 85 | gen9_init_clock_gating(dev_priv); |
Daniel Vetter | dc00b6a | 2016-05-19 09:14:20 +0200 | [diff] [blame] | 86 | |
Nick Hoath | a754615 | 2015-06-29 14:07:32 +0100 | [diff] [blame] | 87 | /* WaDisableSDEUnitClockGating:bxt */ |
| 88 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 89 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
| 90 | |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 91 | /* |
| 92 | * FIXME: |
Ben Widawsky | 868434c | 2015-03-11 10:49:32 +0200 | [diff] [blame] | 93 | * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only. |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 94 | */ |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 95 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
Ben Widawsky | 868434c | 2015-03-11 10:49:32 +0200 | [diff] [blame] | 96 | GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ); |
Imre Deak | d965e7a | 2015-12-01 10:23:52 +0200 | [diff] [blame] | 97 | |
| 98 | /* |
| 99 | * Wa: Backlight PWM may stop in the asserted state, causing backlight |
| 100 | * to stay fully on. |
| 101 | */ |
| 102 | if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) |
| 103 | I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) | |
| 104 | PWM1_GATING_DIS | PWM2_GATING_DIS); |
Imre Deak | a82abe4 | 2015-03-27 14:00:04 +0200 | [diff] [blame] | 105 | } |
| 106 | |
Ville Syrjälä | 148ac1f | 2016-10-31 22:37:16 +0200 | [diff] [blame] | 107 | static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv) |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 108 | { |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 109 | u32 tmp; |
| 110 | |
| 111 | tmp = I915_READ(CLKCFG); |
| 112 | |
| 113 | switch (tmp & CLKCFG_FSB_MASK) { |
| 114 | case CLKCFG_FSB_533: |
| 115 | dev_priv->fsb_freq = 533; /* 133*4 */ |
| 116 | break; |
| 117 | case CLKCFG_FSB_800: |
| 118 | dev_priv->fsb_freq = 800; /* 200*4 */ |
| 119 | break; |
| 120 | case CLKCFG_FSB_667: |
| 121 | dev_priv->fsb_freq = 667; /* 167*4 */ |
| 122 | break; |
| 123 | case CLKCFG_FSB_400: |
| 124 | dev_priv->fsb_freq = 400; /* 100*4 */ |
| 125 | break; |
| 126 | } |
| 127 | |
| 128 | switch (tmp & CLKCFG_MEM_MASK) { |
| 129 | case CLKCFG_MEM_533: |
| 130 | dev_priv->mem_freq = 533; |
| 131 | break; |
| 132 | case CLKCFG_MEM_667: |
| 133 | dev_priv->mem_freq = 667; |
| 134 | break; |
| 135 | case CLKCFG_MEM_800: |
| 136 | dev_priv->mem_freq = 800; |
| 137 | break; |
| 138 | } |
| 139 | |
| 140 | /* detect pineview DDR3 setting */ |
| 141 | tmp = I915_READ(CSHRDDR3CTL); |
| 142 | dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0; |
| 143 | } |
| 144 | |
Ville Syrjälä | 148ac1f | 2016-10-31 22:37:16 +0200 | [diff] [blame] | 145 | static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv) |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 146 | { |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 147 | u16 ddrpll, csipll; |
| 148 | |
| 149 | ddrpll = I915_READ16(DDRMPLL1); |
| 150 | csipll = I915_READ16(CSIPLL0); |
| 151 | |
| 152 | switch (ddrpll & 0xff) { |
| 153 | case 0xc: |
| 154 | dev_priv->mem_freq = 800; |
| 155 | break; |
| 156 | case 0x10: |
| 157 | dev_priv->mem_freq = 1066; |
| 158 | break; |
| 159 | case 0x14: |
| 160 | dev_priv->mem_freq = 1333; |
| 161 | break; |
| 162 | case 0x18: |
| 163 | dev_priv->mem_freq = 1600; |
| 164 | break; |
| 165 | default: |
| 166 | DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n", |
| 167 | ddrpll & 0xff); |
| 168 | dev_priv->mem_freq = 0; |
| 169 | break; |
| 170 | } |
| 171 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 172 | dev_priv->ips.r_t = dev_priv->mem_freq; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 173 | |
| 174 | switch (csipll & 0x3ff) { |
| 175 | case 0x00c: |
| 176 | dev_priv->fsb_freq = 3200; |
| 177 | break; |
| 178 | case 0x00e: |
| 179 | dev_priv->fsb_freq = 3733; |
| 180 | break; |
| 181 | case 0x010: |
| 182 | dev_priv->fsb_freq = 4266; |
| 183 | break; |
| 184 | case 0x012: |
| 185 | dev_priv->fsb_freq = 4800; |
| 186 | break; |
| 187 | case 0x014: |
| 188 | dev_priv->fsb_freq = 5333; |
| 189 | break; |
| 190 | case 0x016: |
| 191 | dev_priv->fsb_freq = 5866; |
| 192 | break; |
| 193 | case 0x018: |
| 194 | dev_priv->fsb_freq = 6400; |
| 195 | break; |
| 196 | default: |
| 197 | DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n", |
| 198 | csipll & 0x3ff); |
| 199 | dev_priv->fsb_freq = 0; |
| 200 | break; |
| 201 | } |
| 202 | |
| 203 | if (dev_priv->fsb_freq == 3200) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 204 | dev_priv->ips.c_m = 0; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 205 | } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 206 | dev_priv->ips.c_m = 1; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 207 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 208 | dev_priv->ips.c_m = 2; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 209 | } |
| 210 | } |
| 211 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 212 | static const struct cxsr_latency cxsr_latency_table[] = { |
| 213 | {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */ |
| 214 | {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */ |
| 215 | {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */ |
| 216 | {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */ |
| 217 | {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */ |
| 218 | |
| 219 | {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */ |
| 220 | {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */ |
| 221 | {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */ |
| 222 | {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */ |
| 223 | {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */ |
| 224 | |
| 225 | {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */ |
| 226 | {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */ |
| 227 | {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */ |
| 228 | {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */ |
| 229 | {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */ |
| 230 | |
| 231 | {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */ |
| 232 | {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */ |
| 233 | {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */ |
| 234 | {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */ |
| 235 | {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */ |
| 236 | |
| 237 | {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */ |
| 238 | {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */ |
| 239 | {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */ |
| 240 | {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */ |
| 241 | {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */ |
| 242 | |
| 243 | {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */ |
| 244 | {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */ |
| 245 | {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */ |
| 246 | {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */ |
| 247 | {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */ |
| 248 | }; |
| 249 | |
Tvrtko Ursulin | 44a655c | 2016-10-13 11:09:23 +0100 | [diff] [blame] | 250 | static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop, |
| 251 | bool is_ddr3, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 252 | int fsb, |
| 253 | int mem) |
| 254 | { |
| 255 | const struct cxsr_latency *latency; |
| 256 | int i; |
| 257 | |
| 258 | if (fsb == 0 || mem == 0) |
| 259 | return NULL; |
| 260 | |
| 261 | for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) { |
| 262 | latency = &cxsr_latency_table[i]; |
| 263 | if (is_desktop == latency->is_desktop && |
| 264 | is_ddr3 == latency->is_ddr3 && |
| 265 | fsb == latency->fsb_freq && mem == latency->mem_freq) |
| 266 | return latency; |
| 267 | } |
| 268 | |
| 269 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); |
| 270 | |
| 271 | return NULL; |
| 272 | } |
| 273 | |
Ville Syrjälä | fc1ac8d | 2015-03-05 21:19:52 +0200 | [diff] [blame] | 274 | static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable) |
| 275 | { |
| 276 | u32 val; |
| 277 | |
| 278 | mutex_lock(&dev_priv->rps.hw_lock); |
| 279 | |
| 280 | val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2); |
| 281 | if (enable) |
| 282 | val &= ~FORCE_DDR_HIGH_FREQ; |
| 283 | else |
| 284 | val |= FORCE_DDR_HIGH_FREQ; |
| 285 | val &= ~FORCE_DDR_LOW_FREQ; |
| 286 | val |= FORCE_DDR_FREQ_REQ_ACK; |
| 287 | vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val); |
| 288 | |
| 289 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) & |
| 290 | FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) |
| 291 | DRM_ERROR("timed out waiting for Punit DDR DVFS request\n"); |
| 292 | |
| 293 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 294 | } |
| 295 | |
Ville Syrjälä | cfb4141 | 2015-03-05 21:19:51 +0200 | [diff] [blame] | 296 | static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable) |
| 297 | { |
| 298 | u32 val; |
| 299 | |
| 300 | mutex_lock(&dev_priv->rps.hw_lock); |
| 301 | |
| 302 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); |
| 303 | if (enable) |
| 304 | val |= DSP_MAXFIFO_PM5_ENABLE; |
| 305 | else |
| 306 | val &= ~DSP_MAXFIFO_PM5_ENABLE; |
| 307 | vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val); |
| 308 | |
| 309 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 310 | } |
| 311 | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 312 | #define FW_WM(value, plane) \ |
| 313 | (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK) |
| 314 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 315 | void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 316 | { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 317 | u32 val; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 318 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 319 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 320 | I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 321 | POSTING_READ(FW_BLC_SELF_VLV); |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 322 | dev_priv->wm.vlv.cxsr = enable; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 323 | } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 324 | I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 325 | POSTING_READ(FW_BLC_SELF); |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 326 | } else if (IS_PINEVIEW(dev_priv)) { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 327 | val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN; |
| 328 | val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0; |
| 329 | I915_WRITE(DSPFW3, val); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 330 | POSTING_READ(DSPFW3); |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 331 | } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 332 | val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) : |
| 333 | _MASKED_BIT_DISABLE(FW_BLC_SELF_EN); |
| 334 | I915_WRITE(FW_BLC_SELF, val); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 335 | POSTING_READ(FW_BLC_SELF); |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 336 | } else if (IS_I915GM(dev_priv)) { |
Ville Syrjälä | acb9135 | 2016-07-29 17:57:02 +0300 | [diff] [blame] | 337 | /* |
| 338 | * FIXME can't find a bit like this for 915G, and |
| 339 | * and yet it does have the related watermark in |
| 340 | * FW_BLC_SELF. What's going on? |
| 341 | */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 342 | val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) : |
| 343 | _MASKED_BIT_DISABLE(INSTPM_SELF_EN); |
| 344 | I915_WRITE(INSTPM, val); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 345 | POSTING_READ(INSTPM); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 346 | } else { |
| 347 | return; |
| 348 | } |
| 349 | |
| 350 | DRM_DEBUG_KMS("memory self-refresh is %s\n", |
| 351 | enable ? "enabled" : "disabled"); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 352 | } |
| 353 | |
Ville Syrjälä | fc1ac8d | 2015-03-05 21:19:52 +0200 | [diff] [blame] | 354 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 355 | /* |
| 356 | * Latency for FIFO fetches is dependent on several factors: |
| 357 | * - memory configuration (speed, channels) |
| 358 | * - chipset |
| 359 | * - current MCH state |
| 360 | * It can be fairly high in some situations, so here we assume a fairly |
| 361 | * pessimal value. It's a tradeoff between extra memory fetches (if we |
| 362 | * set this value too high, the FIFO will fetch frequently to stay full) |
| 363 | * and power consumption (set it too low to save power and we might see |
| 364 | * FIFO underruns and display "flicker"). |
| 365 | * |
| 366 | * A value of 5us seems to be a good balance; safe for very low end |
| 367 | * platforms but not overly aggressive on lower latency configs. |
| 368 | */ |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 369 | static const int pessimal_latency_ns = 5000; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 370 | |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 371 | #define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \ |
| 372 | ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8)) |
| 373 | |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 374 | static int vlv_get_fifo_size(struct drm_i915_private *dev_priv, |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 375 | enum pipe pipe, int plane) |
| 376 | { |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 377 | int sprite0_start, sprite1_start, size; |
| 378 | |
| 379 | switch (pipe) { |
| 380 | uint32_t dsparb, dsparb2, dsparb3; |
| 381 | case PIPE_A: |
| 382 | dsparb = I915_READ(DSPARB); |
| 383 | dsparb2 = I915_READ(DSPARB2); |
| 384 | sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0); |
| 385 | sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4); |
| 386 | break; |
| 387 | case PIPE_B: |
| 388 | dsparb = I915_READ(DSPARB); |
| 389 | dsparb2 = I915_READ(DSPARB2); |
| 390 | sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8); |
| 391 | sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12); |
| 392 | break; |
| 393 | case PIPE_C: |
| 394 | dsparb2 = I915_READ(DSPARB2); |
| 395 | dsparb3 = I915_READ(DSPARB3); |
| 396 | sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16); |
| 397 | sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20); |
| 398 | break; |
| 399 | default: |
| 400 | return 0; |
| 401 | } |
| 402 | |
| 403 | switch (plane) { |
| 404 | case 0: |
| 405 | size = sprite0_start; |
| 406 | break; |
| 407 | case 1: |
| 408 | size = sprite1_start - sprite0_start; |
| 409 | break; |
| 410 | case 2: |
| 411 | size = 512 - 1 - sprite1_start; |
| 412 | break; |
| 413 | default: |
| 414 | return 0; |
| 415 | } |
| 416 | |
| 417 | DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n", |
| 418 | pipe_name(pipe), plane == 0 ? "primary" : "sprite", |
| 419 | plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1), |
| 420 | size); |
| 421 | |
| 422 | return size; |
| 423 | } |
| 424 | |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 425 | static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 426 | { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 427 | uint32_t dsparb = I915_READ(DSPARB); |
| 428 | int size; |
| 429 | |
| 430 | size = dsparb & 0x7f; |
| 431 | if (plane) |
| 432 | size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size; |
| 433 | |
| 434 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, |
| 435 | plane ? "B" : "A", size); |
| 436 | |
| 437 | return size; |
| 438 | } |
| 439 | |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 440 | static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 441 | { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 442 | uint32_t dsparb = I915_READ(DSPARB); |
| 443 | int size; |
| 444 | |
| 445 | size = dsparb & 0x1ff; |
| 446 | if (plane) |
| 447 | size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size; |
| 448 | size >>= 1; /* Convert to cachelines */ |
| 449 | |
| 450 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, |
| 451 | plane ? "B" : "A", size); |
| 452 | |
| 453 | return size; |
| 454 | } |
| 455 | |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 456 | static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 457 | { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 458 | uint32_t dsparb = I915_READ(DSPARB); |
| 459 | int size; |
| 460 | |
| 461 | size = dsparb & 0x7f; |
| 462 | size >>= 2; /* Convert to cachelines */ |
| 463 | |
| 464 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, |
| 465 | plane ? "B" : "A", |
| 466 | size); |
| 467 | |
| 468 | return size; |
| 469 | } |
| 470 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 471 | /* Pineview has different values for various configs */ |
| 472 | static const struct intel_watermark_params pineview_display_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 473 | .fifo_size = PINEVIEW_DISPLAY_FIFO, |
| 474 | .max_wm = PINEVIEW_MAX_WM, |
| 475 | .default_wm = PINEVIEW_DFT_WM, |
| 476 | .guard_size = PINEVIEW_GUARD_WM, |
| 477 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 478 | }; |
| 479 | static const struct intel_watermark_params pineview_display_hplloff_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 480 | .fifo_size = PINEVIEW_DISPLAY_FIFO, |
| 481 | .max_wm = PINEVIEW_MAX_WM, |
| 482 | .default_wm = PINEVIEW_DFT_HPLLOFF_WM, |
| 483 | .guard_size = PINEVIEW_GUARD_WM, |
| 484 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 485 | }; |
| 486 | static const struct intel_watermark_params pineview_cursor_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 487 | .fifo_size = PINEVIEW_CURSOR_FIFO, |
| 488 | .max_wm = PINEVIEW_CURSOR_MAX_WM, |
| 489 | .default_wm = PINEVIEW_CURSOR_DFT_WM, |
| 490 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, |
| 491 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 492 | }; |
| 493 | static const struct intel_watermark_params pineview_cursor_hplloff_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 494 | .fifo_size = PINEVIEW_CURSOR_FIFO, |
| 495 | .max_wm = PINEVIEW_CURSOR_MAX_WM, |
| 496 | .default_wm = PINEVIEW_CURSOR_DFT_WM, |
| 497 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, |
| 498 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 499 | }; |
| 500 | static const struct intel_watermark_params g4x_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 501 | .fifo_size = G4X_FIFO_SIZE, |
| 502 | .max_wm = G4X_MAX_WM, |
| 503 | .default_wm = G4X_MAX_WM, |
| 504 | .guard_size = 2, |
| 505 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 506 | }; |
| 507 | static const struct intel_watermark_params g4x_cursor_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 508 | .fifo_size = I965_CURSOR_FIFO, |
| 509 | .max_wm = I965_CURSOR_MAX_WM, |
| 510 | .default_wm = I965_CURSOR_DFT_WM, |
| 511 | .guard_size = 2, |
| 512 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 513 | }; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 514 | static const struct intel_watermark_params i965_cursor_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 515 | .fifo_size = I965_CURSOR_FIFO, |
| 516 | .max_wm = I965_CURSOR_MAX_WM, |
| 517 | .default_wm = I965_CURSOR_DFT_WM, |
| 518 | .guard_size = 2, |
| 519 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 520 | }; |
| 521 | static const struct intel_watermark_params i945_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 522 | .fifo_size = I945_FIFO_SIZE, |
| 523 | .max_wm = I915_MAX_WM, |
| 524 | .default_wm = 1, |
| 525 | .guard_size = 2, |
| 526 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 527 | }; |
| 528 | static const struct intel_watermark_params i915_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 529 | .fifo_size = I915_FIFO_SIZE, |
| 530 | .max_wm = I915_MAX_WM, |
| 531 | .default_wm = 1, |
| 532 | .guard_size = 2, |
| 533 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 534 | }; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 535 | static const struct intel_watermark_params i830_a_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 536 | .fifo_size = I855GM_FIFO_SIZE, |
| 537 | .max_wm = I915_MAX_WM, |
| 538 | .default_wm = 1, |
| 539 | .guard_size = 2, |
| 540 | .cacheline_size = I830_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 541 | }; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 542 | static const struct intel_watermark_params i830_bc_wm_info = { |
| 543 | .fifo_size = I855GM_FIFO_SIZE, |
| 544 | .max_wm = I915_MAX_WM/2, |
| 545 | .default_wm = 1, |
| 546 | .guard_size = 2, |
| 547 | .cacheline_size = I830_FIFO_LINE_SIZE, |
| 548 | }; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 549 | static const struct intel_watermark_params i845_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 550 | .fifo_size = I830_FIFO_SIZE, |
| 551 | .max_wm = I915_MAX_WM, |
| 552 | .default_wm = 1, |
| 553 | .guard_size = 2, |
| 554 | .cacheline_size = I830_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 555 | }; |
| 556 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 557 | /** |
| 558 | * intel_calculate_wm - calculate watermark level |
| 559 | * @clock_in_khz: pixel clock |
| 560 | * @wm: chip FIFO params |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 561 | * @cpp: bytes per pixel |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 562 | * @latency_ns: memory latency for the platform |
| 563 | * |
| 564 | * Calculate the watermark level (the level at which the display plane will |
| 565 | * start fetching from memory again). Each chip has a different display |
| 566 | * FIFO size and allocation, so the caller needs to figure that out and pass |
| 567 | * in the correct intel_watermark_params structure. |
| 568 | * |
| 569 | * As the pixel clock runs, the FIFO will be drained at a rate that depends |
| 570 | * on the pixel size. When it reaches the watermark level, it'll start |
| 571 | * fetching FIFO line sized based chunks from memory until the FIFO fills |
| 572 | * past the watermark point. If the FIFO drains completely, a FIFO underrun |
| 573 | * will occur, and a display engine hang could result. |
| 574 | */ |
| 575 | static unsigned long intel_calculate_wm(unsigned long clock_in_khz, |
| 576 | const struct intel_watermark_params *wm, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 577 | int fifo_size, int cpp, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 578 | unsigned long latency_ns) |
| 579 | { |
| 580 | long entries_required, wm_size; |
| 581 | |
| 582 | /* |
| 583 | * Note: we need to make sure we don't overflow for various clock & |
| 584 | * latency values. |
| 585 | * clocks go from a few thousand to several hundred thousand. |
| 586 | * latency is usually a few thousand |
| 587 | */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 588 | entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) / |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 589 | 1000; |
| 590 | entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size); |
| 591 | |
| 592 | DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required); |
| 593 | |
| 594 | wm_size = fifo_size - (entries_required + wm->guard_size); |
| 595 | |
| 596 | DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size); |
| 597 | |
| 598 | /* Don't promote wm_size to unsigned... */ |
| 599 | if (wm_size > (long)wm->max_wm) |
| 600 | wm_size = wm->max_wm; |
| 601 | if (wm_size <= 0) |
| 602 | wm_size = wm->default_wm; |
Ville Syrjälä | d6feb19 | 2014-09-05 21:54:13 +0300 | [diff] [blame] | 603 | |
| 604 | /* |
| 605 | * Bspec seems to indicate that the value shouldn't be lower than |
| 606 | * 'burst size + 1'. Certainly 830 is quite unhappy with low values. |
| 607 | * Lets go for 8 which is the burst size since certain platforms |
| 608 | * already use a hardcoded 8 (which is what the spec says should be |
| 609 | * done). |
| 610 | */ |
| 611 | if (wm_size <= 8) |
| 612 | wm_size = 8; |
| 613 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 614 | return wm_size; |
| 615 | } |
| 616 | |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 617 | static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 618 | { |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 619 | struct intel_crtc *crtc, *enabled = NULL; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 620 | |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 621 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 622 | if (intel_crtc_active(crtc)) { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 623 | if (enabled) |
| 624 | return NULL; |
| 625 | enabled = crtc; |
| 626 | } |
| 627 | } |
| 628 | |
| 629 | return enabled; |
| 630 | } |
| 631 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 632 | static void pineview_update_wm(struct intel_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 633 | { |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 634 | struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 635 | struct intel_crtc *crtc; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 636 | const struct cxsr_latency *latency; |
| 637 | u32 reg; |
| 638 | unsigned long wm; |
| 639 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 640 | latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv), |
| 641 | dev_priv->is_ddr3, |
| 642 | dev_priv->fsb_freq, |
| 643 | dev_priv->mem_freq); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 644 | if (!latency) { |
| 645 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 646 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 647 | return; |
| 648 | } |
| 649 | |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 650 | crtc = single_enabled_crtc(dev_priv); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 651 | if (crtc) { |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 652 | const struct drm_display_mode *adjusted_mode = |
| 653 | &crtc->config->base.adjusted_mode; |
| 654 | const struct drm_framebuffer *fb = |
| 655 | crtc->base.primary->state->fb; |
| 656 | int cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 657 | int clock = adjusted_mode->crtc_clock; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 658 | |
| 659 | /* Display SR */ |
| 660 | wm = intel_calculate_wm(clock, &pineview_display_wm, |
| 661 | pineview_display_wm.fifo_size, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 662 | cpp, latency->display_sr); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 663 | reg = I915_READ(DSPFW1); |
| 664 | reg &= ~DSPFW_SR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 665 | reg |= FW_WM(wm, SR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 666 | I915_WRITE(DSPFW1, reg); |
| 667 | DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg); |
| 668 | |
| 669 | /* cursor SR */ |
| 670 | wm = intel_calculate_wm(clock, &pineview_cursor_wm, |
| 671 | pineview_display_wm.fifo_size, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 672 | cpp, latency->cursor_sr); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 673 | reg = I915_READ(DSPFW3); |
| 674 | reg &= ~DSPFW_CURSOR_SR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 675 | reg |= FW_WM(wm, CURSOR_SR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 676 | I915_WRITE(DSPFW3, reg); |
| 677 | |
| 678 | /* Display HPLL off SR */ |
| 679 | wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm, |
| 680 | pineview_display_hplloff_wm.fifo_size, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 681 | cpp, latency->display_hpll_disable); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 682 | reg = I915_READ(DSPFW3); |
| 683 | reg &= ~DSPFW_HPLL_SR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 684 | reg |= FW_WM(wm, HPLL_SR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 685 | I915_WRITE(DSPFW3, reg); |
| 686 | |
| 687 | /* cursor HPLL off SR */ |
| 688 | wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm, |
| 689 | pineview_display_hplloff_wm.fifo_size, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 690 | cpp, latency->cursor_hpll_disable); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 691 | reg = I915_READ(DSPFW3); |
| 692 | reg &= ~DSPFW_HPLL_CURSOR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 693 | reg |= FW_WM(wm, HPLL_CURSOR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 694 | I915_WRITE(DSPFW3, reg); |
| 695 | DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg); |
| 696 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 697 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 698 | } else { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 699 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 700 | } |
| 701 | } |
| 702 | |
Ville Syrjälä | f0ce231 | 2016-10-31 22:37:08 +0200 | [diff] [blame] | 703 | static bool g4x_compute_wm0(struct drm_i915_private *dev_priv, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 704 | int plane, |
| 705 | const struct intel_watermark_params *display, |
| 706 | int display_latency_ns, |
| 707 | const struct intel_watermark_params *cursor, |
| 708 | int cursor_latency_ns, |
| 709 | int *plane_wm, |
| 710 | int *cursor_wm) |
| 711 | { |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 712 | struct intel_crtc *crtc; |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 713 | const struct drm_display_mode *adjusted_mode; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 714 | const struct drm_framebuffer *fb; |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 715 | int htotal, hdisplay, clock, cpp; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 716 | int line_time_us, line_count; |
| 717 | int entries, tlb_miss; |
| 718 | |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 719 | crtc = intel_get_crtc_for_plane(dev_priv, plane); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 720 | if (!intel_crtc_active(crtc)) { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 721 | *cursor_wm = cursor->guard_size; |
| 722 | *plane_wm = display->guard_size; |
| 723 | return false; |
| 724 | } |
| 725 | |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 726 | adjusted_mode = &crtc->config->base.adjusted_mode; |
| 727 | fb = crtc->base.primary->state->fb; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 728 | clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 729 | htotal = adjusted_mode->crtc_htotal; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 730 | hdisplay = crtc->config->pipe_src_w; |
| 731 | cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 732 | |
| 733 | /* Use the small buffer method to calculate plane watermark */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 734 | entries = ((clock * cpp / 1000) * display_latency_ns) / 1000; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 735 | tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8; |
| 736 | if (tlb_miss > 0) |
| 737 | entries += tlb_miss; |
| 738 | entries = DIV_ROUND_UP(entries, display->cacheline_size); |
| 739 | *plane_wm = entries + display->guard_size; |
| 740 | if (*plane_wm > (int)display->max_wm) |
| 741 | *plane_wm = display->max_wm; |
| 742 | |
| 743 | /* Use the large buffer method to calculate cursor watermark */ |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 744 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 745 | line_count = (cursor_latency_ns / line_time_us + 1000) / 1000; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 746 | entries = line_count * crtc->base.cursor->state->crtc_w * cpp; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 747 | tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8; |
| 748 | if (tlb_miss > 0) |
| 749 | entries += tlb_miss; |
| 750 | entries = DIV_ROUND_UP(entries, cursor->cacheline_size); |
| 751 | *cursor_wm = entries + cursor->guard_size; |
| 752 | if (*cursor_wm > (int)cursor->max_wm) |
| 753 | *cursor_wm = (int)cursor->max_wm; |
| 754 | |
| 755 | return true; |
| 756 | } |
| 757 | |
| 758 | /* |
| 759 | * Check the wm result. |
| 760 | * |
| 761 | * If any calculated watermark values is larger than the maximum value that |
| 762 | * can be programmed into the associated watermark register, that watermark |
| 763 | * must be disabled. |
| 764 | */ |
Ville Syrjälä | f0ce231 | 2016-10-31 22:37:08 +0200 | [diff] [blame] | 765 | static bool g4x_check_srwm(struct drm_i915_private *dev_priv, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 766 | int display_wm, int cursor_wm, |
| 767 | const struct intel_watermark_params *display, |
| 768 | const struct intel_watermark_params *cursor) |
| 769 | { |
| 770 | DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n", |
| 771 | display_wm, cursor_wm); |
| 772 | |
| 773 | if (display_wm > display->max_wm) { |
Tvrtko Ursulin | ae9400c | 2016-10-13 11:09:25 +0100 | [diff] [blame] | 774 | DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n", |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 775 | display_wm, display->max_wm); |
| 776 | return false; |
| 777 | } |
| 778 | |
| 779 | if (cursor_wm > cursor->max_wm) { |
Tvrtko Ursulin | ae9400c | 2016-10-13 11:09:25 +0100 | [diff] [blame] | 780 | DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n", |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 781 | cursor_wm, cursor->max_wm); |
| 782 | return false; |
| 783 | } |
| 784 | |
| 785 | if (!(display_wm || cursor_wm)) { |
| 786 | DRM_DEBUG_KMS("SR latency is 0, disabling\n"); |
| 787 | return false; |
| 788 | } |
| 789 | |
| 790 | return true; |
| 791 | } |
| 792 | |
Ville Syrjälä | f0ce231 | 2016-10-31 22:37:08 +0200 | [diff] [blame] | 793 | static bool g4x_compute_srwm(struct drm_i915_private *dev_priv, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 794 | int plane, |
| 795 | int latency_ns, |
| 796 | const struct intel_watermark_params *display, |
| 797 | const struct intel_watermark_params *cursor, |
| 798 | int *display_wm, int *cursor_wm) |
| 799 | { |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 800 | struct intel_crtc *crtc; |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 801 | const struct drm_display_mode *adjusted_mode; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 802 | const struct drm_framebuffer *fb; |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 803 | int hdisplay, htotal, cpp, clock; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 804 | unsigned long line_time_us; |
| 805 | int line_count, line_size; |
| 806 | int small, large; |
| 807 | int entries; |
| 808 | |
| 809 | if (!latency_ns) { |
| 810 | *display_wm = *cursor_wm = 0; |
| 811 | return false; |
| 812 | } |
| 813 | |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 814 | crtc = intel_get_crtc_for_plane(dev_priv, plane); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 815 | adjusted_mode = &crtc->config->base.adjusted_mode; |
| 816 | fb = crtc->base.primary->state->fb; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 817 | clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 818 | htotal = adjusted_mode->crtc_htotal; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 819 | hdisplay = crtc->config->pipe_src_w; |
| 820 | cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 821 | |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 822 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 823 | line_count = (latency_ns / line_time_us + 1000) / 1000; |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 824 | line_size = hdisplay * cpp; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 825 | |
| 826 | /* Use the minimum of the small and large buffer method for primary */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 827 | small = ((clock * cpp / 1000) * latency_ns) / 1000; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 828 | large = line_count * line_size; |
| 829 | |
| 830 | entries = DIV_ROUND_UP(min(small, large), display->cacheline_size); |
| 831 | *display_wm = entries + display->guard_size; |
| 832 | |
| 833 | /* calculate the self-refresh watermark for display cursor */ |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 834 | entries = line_count * cpp * crtc->base.cursor->state->crtc_w; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 835 | entries = DIV_ROUND_UP(entries, cursor->cacheline_size); |
| 836 | *cursor_wm = entries + cursor->guard_size; |
| 837 | |
Ville Syrjälä | f0ce231 | 2016-10-31 22:37:08 +0200 | [diff] [blame] | 838 | return g4x_check_srwm(dev_priv, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 839 | *display_wm, *cursor_wm, |
| 840 | display, cursor); |
| 841 | } |
| 842 | |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 843 | #define FW_WM_VLV(value, plane) \ |
| 844 | (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV) |
| 845 | |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 846 | static void vlv_write_wm_values(struct intel_crtc *crtc, |
| 847 | const struct vlv_wm_values *wm) |
| 848 | { |
| 849 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 850 | enum pipe pipe = crtc->pipe; |
| 851 | |
| 852 | I915_WRITE(VLV_DDL(pipe), |
| 853 | (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) | |
| 854 | (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) | |
| 855 | (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) | |
| 856 | (wm->ddl[pipe].primary << DDL_PLANE_SHIFT)); |
| 857 | |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 858 | I915_WRITE(DSPFW1, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 859 | FW_WM(wm->sr.plane, SR) | |
| 860 | FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) | |
| 861 | FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) | |
| 862 | FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 863 | I915_WRITE(DSPFW2, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 864 | FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) | |
| 865 | FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) | |
| 866 | FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 867 | I915_WRITE(DSPFW3, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 868 | FW_WM(wm->sr.cursor, CURSOR_SR)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 869 | |
| 870 | if (IS_CHERRYVIEW(dev_priv)) { |
| 871 | I915_WRITE(DSPFW7_CHV, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 872 | FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) | |
| 873 | FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 874 | I915_WRITE(DSPFW8_CHV, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 875 | FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) | |
| 876 | FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 877 | I915_WRITE(DSPFW9_CHV, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 878 | FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) | |
| 879 | FW_WM(wm->pipe[PIPE_C].cursor, CURSORC)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 880 | I915_WRITE(DSPHOWM, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 881 | FW_WM(wm->sr.plane >> 9, SR_HI) | |
| 882 | FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) | |
| 883 | FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) | |
| 884 | FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) | |
| 885 | FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) | |
| 886 | FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) | |
| 887 | FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) | |
| 888 | FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) | |
| 889 | FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) | |
| 890 | FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 891 | } else { |
| 892 | I915_WRITE(DSPFW7, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 893 | FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) | |
| 894 | FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 895 | I915_WRITE(DSPHOWM, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 896 | FW_WM(wm->sr.plane >> 9, SR_HI) | |
| 897 | FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) | |
| 898 | FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) | |
| 899 | FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) | |
| 900 | FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) | |
| 901 | FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) | |
| 902 | FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 903 | } |
| 904 | |
Ville Syrjälä | 2cb389b | 2015-06-24 22:00:10 +0300 | [diff] [blame] | 905 | /* zero (unused) WM1 watermarks */ |
| 906 | I915_WRITE(DSPFW4, 0); |
| 907 | I915_WRITE(DSPFW5, 0); |
| 908 | I915_WRITE(DSPFW6, 0); |
| 909 | I915_WRITE(DSPHOWM1, 0); |
| 910 | |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 911 | POSTING_READ(DSPFW1); |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 912 | } |
| 913 | |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 914 | #undef FW_WM_VLV |
| 915 | |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 916 | enum vlv_wm_level { |
| 917 | VLV_WM_LEVEL_PM2, |
| 918 | VLV_WM_LEVEL_PM5, |
| 919 | VLV_WM_LEVEL_DDR_DVFS, |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 920 | }; |
| 921 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 922 | /* latency must be in 0.1us units. */ |
| 923 | static unsigned int vlv_wm_method2(unsigned int pixel_rate, |
| 924 | unsigned int pipe_htotal, |
| 925 | unsigned int horiz_pixels, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 926 | unsigned int cpp, |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 927 | unsigned int latency) |
| 928 | { |
| 929 | unsigned int ret; |
| 930 | |
| 931 | ret = (latency * pixel_rate) / (pipe_htotal * 10000); |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 932 | ret = (ret + 1) * horiz_pixels * cpp; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 933 | ret = DIV_ROUND_UP(ret, 64); |
| 934 | |
| 935 | return ret; |
| 936 | } |
| 937 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 938 | static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 939 | { |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 940 | /* all latencies in usec */ |
| 941 | dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3; |
| 942 | |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 943 | dev_priv->wm.max_level = VLV_WM_LEVEL_PM2; |
| 944 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 945 | if (IS_CHERRYVIEW(dev_priv)) { |
| 946 | dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12; |
| 947 | dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33; |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 948 | |
| 949 | dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 950 | } |
| 951 | } |
| 952 | |
| 953 | static uint16_t vlv_compute_wm_level(struct intel_plane *plane, |
| 954 | struct intel_crtc *crtc, |
| 955 | const struct intel_plane_state *state, |
| 956 | int level) |
| 957 | { |
| 958 | struct drm_i915_private *dev_priv = to_i915(plane->base.dev); |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 959 | int clock, htotal, cpp, width, wm; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 960 | |
| 961 | if (dev_priv->wm.pri_latency[level] == 0) |
| 962 | return USHRT_MAX; |
| 963 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 964 | if (!state->base.visible) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 965 | return 0; |
| 966 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 967 | cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 968 | clock = crtc->config->base.adjusted_mode.crtc_clock; |
| 969 | htotal = crtc->config->base.adjusted_mode.crtc_htotal; |
| 970 | width = crtc->config->pipe_src_w; |
| 971 | if (WARN_ON(htotal == 0)) |
| 972 | htotal = 1; |
| 973 | |
| 974 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) { |
| 975 | /* |
| 976 | * FIXME the formula gives values that are |
| 977 | * too big for the cursor FIFO, and hence we |
| 978 | * would never be able to use cursors. For |
| 979 | * now just hardcode the watermark. |
| 980 | */ |
| 981 | wm = 63; |
| 982 | } else { |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 983 | wm = vlv_wm_method2(clock, htotal, width, cpp, |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 984 | dev_priv->wm.pri_latency[level] * 10); |
| 985 | } |
| 986 | |
| 987 | return min_t(int, wm, USHRT_MAX); |
| 988 | } |
| 989 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 990 | static void vlv_compute_fifo(struct intel_crtc *crtc) |
| 991 | { |
| 992 | struct drm_device *dev = crtc->base.dev; |
| 993 | struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 994 | struct intel_plane *plane; |
| 995 | unsigned int total_rate = 0; |
| 996 | const int fifo_size = 512 - 1; |
| 997 | int fifo_extra, fifo_left = fifo_size; |
| 998 | |
| 999 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1000 | struct intel_plane_state *state = |
| 1001 | to_intel_plane_state(plane->base.state); |
| 1002 | |
| 1003 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) |
| 1004 | continue; |
| 1005 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1006 | if (state->base.visible) { |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1007 | wm_state->num_active_planes++; |
| 1008 | total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0); |
| 1009 | } |
| 1010 | } |
| 1011 | |
| 1012 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1013 | struct intel_plane_state *state = |
| 1014 | to_intel_plane_state(plane->base.state); |
| 1015 | unsigned int rate; |
| 1016 | |
| 1017 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) { |
| 1018 | plane->wm.fifo_size = 63; |
| 1019 | continue; |
| 1020 | } |
| 1021 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1022 | if (!state->base.visible) { |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1023 | plane->wm.fifo_size = 0; |
| 1024 | continue; |
| 1025 | } |
| 1026 | |
| 1027 | rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0); |
| 1028 | plane->wm.fifo_size = fifo_size * rate / total_rate; |
| 1029 | fifo_left -= plane->wm.fifo_size; |
| 1030 | } |
| 1031 | |
| 1032 | fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1); |
| 1033 | |
| 1034 | /* spread the remainder evenly */ |
| 1035 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1036 | int plane_extra; |
| 1037 | |
| 1038 | if (fifo_left == 0) |
| 1039 | break; |
| 1040 | |
| 1041 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) |
| 1042 | continue; |
| 1043 | |
| 1044 | /* give it all to the first plane if none are active */ |
| 1045 | if (plane->wm.fifo_size == 0 && |
| 1046 | wm_state->num_active_planes) |
| 1047 | continue; |
| 1048 | |
| 1049 | plane_extra = min(fifo_extra, fifo_left); |
| 1050 | plane->wm.fifo_size += plane_extra; |
| 1051 | fifo_left -= plane_extra; |
| 1052 | } |
| 1053 | |
| 1054 | WARN_ON(fifo_left != 0); |
| 1055 | } |
| 1056 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1057 | static void vlv_invert_wms(struct intel_crtc *crtc) |
| 1058 | { |
| 1059 | struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 1060 | int level; |
| 1061 | |
| 1062 | for (level = 0; level < wm_state->num_levels; level++) { |
| 1063 | struct drm_device *dev = crtc->base.dev; |
| 1064 | const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1; |
| 1065 | struct intel_plane *plane; |
| 1066 | |
| 1067 | wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane; |
| 1068 | wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor; |
| 1069 | |
| 1070 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1071 | switch (plane->base.type) { |
| 1072 | int sprite; |
| 1073 | case DRM_PLANE_TYPE_CURSOR: |
| 1074 | wm_state->wm[level].cursor = plane->wm.fifo_size - |
| 1075 | wm_state->wm[level].cursor; |
| 1076 | break; |
| 1077 | case DRM_PLANE_TYPE_PRIMARY: |
| 1078 | wm_state->wm[level].primary = plane->wm.fifo_size - |
| 1079 | wm_state->wm[level].primary; |
| 1080 | break; |
| 1081 | case DRM_PLANE_TYPE_OVERLAY: |
| 1082 | sprite = plane->plane; |
| 1083 | wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size - |
| 1084 | wm_state->wm[level].sprite[sprite]; |
| 1085 | break; |
| 1086 | } |
| 1087 | } |
| 1088 | } |
| 1089 | } |
| 1090 | |
Ville Syrjälä | 26e1fe4 | 2015-06-24 22:00:06 +0300 | [diff] [blame] | 1091 | static void vlv_compute_wm(struct intel_crtc *crtc) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1092 | { |
| 1093 | struct drm_device *dev = crtc->base.dev; |
| 1094 | struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 1095 | struct intel_plane *plane; |
| 1096 | int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1; |
| 1097 | int level; |
| 1098 | |
| 1099 | memset(wm_state, 0, sizeof(*wm_state)); |
| 1100 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 1101 | wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed; |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 1102 | wm_state->num_levels = to_i915(dev)->wm.max_level + 1; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1103 | |
| 1104 | wm_state->num_active_planes = 0; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1105 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1106 | vlv_compute_fifo(crtc); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1107 | |
| 1108 | if (wm_state->num_active_planes != 1) |
| 1109 | wm_state->cxsr = false; |
| 1110 | |
| 1111 | if (wm_state->cxsr) { |
| 1112 | for (level = 0; level < wm_state->num_levels; level++) { |
| 1113 | wm_state->sr[level].plane = sr_fifo_size; |
| 1114 | wm_state->sr[level].cursor = 63; |
| 1115 | } |
| 1116 | } |
| 1117 | |
| 1118 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1119 | struct intel_plane_state *state = |
| 1120 | to_intel_plane_state(plane->base.state); |
| 1121 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1122 | if (!state->base.visible) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1123 | continue; |
| 1124 | |
| 1125 | /* normal watermarks */ |
| 1126 | for (level = 0; level < wm_state->num_levels; level++) { |
| 1127 | int wm = vlv_compute_wm_level(plane, crtc, state, level); |
| 1128 | int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511; |
| 1129 | |
| 1130 | /* hack */ |
| 1131 | if (WARN_ON(level == 0 && wm > max_wm)) |
| 1132 | wm = max_wm; |
| 1133 | |
| 1134 | if (wm > plane->wm.fifo_size) |
| 1135 | break; |
| 1136 | |
| 1137 | switch (plane->base.type) { |
| 1138 | int sprite; |
| 1139 | case DRM_PLANE_TYPE_CURSOR: |
| 1140 | wm_state->wm[level].cursor = wm; |
| 1141 | break; |
| 1142 | case DRM_PLANE_TYPE_PRIMARY: |
| 1143 | wm_state->wm[level].primary = wm; |
| 1144 | break; |
| 1145 | case DRM_PLANE_TYPE_OVERLAY: |
| 1146 | sprite = plane->plane; |
| 1147 | wm_state->wm[level].sprite[sprite] = wm; |
| 1148 | break; |
| 1149 | } |
| 1150 | } |
| 1151 | |
| 1152 | wm_state->num_levels = level; |
| 1153 | |
| 1154 | if (!wm_state->cxsr) |
| 1155 | continue; |
| 1156 | |
| 1157 | /* maxfifo watermarks */ |
| 1158 | switch (plane->base.type) { |
| 1159 | int sprite, level; |
| 1160 | case DRM_PLANE_TYPE_CURSOR: |
| 1161 | for (level = 0; level < wm_state->num_levels; level++) |
| 1162 | wm_state->sr[level].cursor = |
Thomas Daniel | 5a37ed0 | 2015-10-23 14:55:38 +0100 | [diff] [blame] | 1163 | wm_state->wm[level].cursor; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1164 | break; |
| 1165 | case DRM_PLANE_TYPE_PRIMARY: |
| 1166 | for (level = 0; level < wm_state->num_levels; level++) |
| 1167 | wm_state->sr[level].plane = |
| 1168 | min(wm_state->sr[level].plane, |
| 1169 | wm_state->wm[level].primary); |
| 1170 | break; |
| 1171 | case DRM_PLANE_TYPE_OVERLAY: |
| 1172 | sprite = plane->plane; |
| 1173 | for (level = 0; level < wm_state->num_levels; level++) |
| 1174 | wm_state->sr[level].plane = |
| 1175 | min(wm_state->sr[level].plane, |
| 1176 | wm_state->wm[level].sprite[sprite]); |
| 1177 | break; |
| 1178 | } |
| 1179 | } |
| 1180 | |
| 1181 | /* clear any (partially) filled invalid levels */ |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 1182 | for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) { |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1183 | memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level])); |
| 1184 | memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level])); |
| 1185 | } |
| 1186 | |
| 1187 | vlv_invert_wms(crtc); |
| 1188 | } |
| 1189 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1190 | #define VLV_FIFO(plane, value) \ |
| 1191 | (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV) |
| 1192 | |
| 1193 | static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc) |
| 1194 | { |
| 1195 | struct drm_device *dev = crtc->base.dev; |
| 1196 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1197 | struct intel_plane *plane; |
| 1198 | int sprite0_start = 0, sprite1_start = 0, fifo_size = 0; |
| 1199 | |
| 1200 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1201 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) { |
| 1202 | WARN_ON(plane->wm.fifo_size != 63); |
| 1203 | continue; |
| 1204 | } |
| 1205 | |
| 1206 | if (plane->base.type == DRM_PLANE_TYPE_PRIMARY) |
| 1207 | sprite0_start = plane->wm.fifo_size; |
| 1208 | else if (plane->plane == 0) |
| 1209 | sprite1_start = sprite0_start + plane->wm.fifo_size; |
| 1210 | else |
| 1211 | fifo_size = sprite1_start + plane->wm.fifo_size; |
| 1212 | } |
| 1213 | |
| 1214 | WARN_ON(fifo_size != 512 - 1); |
| 1215 | |
| 1216 | DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n", |
| 1217 | pipe_name(crtc->pipe), sprite0_start, |
| 1218 | sprite1_start, fifo_size); |
| 1219 | |
| 1220 | switch (crtc->pipe) { |
| 1221 | uint32_t dsparb, dsparb2, dsparb3; |
| 1222 | case PIPE_A: |
| 1223 | dsparb = I915_READ(DSPARB); |
| 1224 | dsparb2 = I915_READ(DSPARB2); |
| 1225 | |
| 1226 | dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) | |
| 1227 | VLV_FIFO(SPRITEB, 0xff)); |
| 1228 | dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) | |
| 1229 | VLV_FIFO(SPRITEB, sprite1_start)); |
| 1230 | |
| 1231 | dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) | |
| 1232 | VLV_FIFO(SPRITEB_HI, 0x1)); |
| 1233 | dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) | |
| 1234 | VLV_FIFO(SPRITEB_HI, sprite1_start >> 8)); |
| 1235 | |
| 1236 | I915_WRITE(DSPARB, dsparb); |
| 1237 | I915_WRITE(DSPARB2, dsparb2); |
| 1238 | break; |
| 1239 | case PIPE_B: |
| 1240 | dsparb = I915_READ(DSPARB); |
| 1241 | dsparb2 = I915_READ(DSPARB2); |
| 1242 | |
| 1243 | dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) | |
| 1244 | VLV_FIFO(SPRITED, 0xff)); |
| 1245 | dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) | |
| 1246 | VLV_FIFO(SPRITED, sprite1_start)); |
| 1247 | |
| 1248 | dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) | |
| 1249 | VLV_FIFO(SPRITED_HI, 0xff)); |
| 1250 | dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) | |
| 1251 | VLV_FIFO(SPRITED_HI, sprite1_start >> 8)); |
| 1252 | |
| 1253 | I915_WRITE(DSPARB, dsparb); |
| 1254 | I915_WRITE(DSPARB2, dsparb2); |
| 1255 | break; |
| 1256 | case PIPE_C: |
| 1257 | dsparb3 = I915_READ(DSPARB3); |
| 1258 | dsparb2 = I915_READ(DSPARB2); |
| 1259 | |
| 1260 | dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) | |
| 1261 | VLV_FIFO(SPRITEF, 0xff)); |
| 1262 | dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) | |
| 1263 | VLV_FIFO(SPRITEF, sprite1_start)); |
| 1264 | |
| 1265 | dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) | |
| 1266 | VLV_FIFO(SPRITEF_HI, 0xff)); |
| 1267 | dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) | |
| 1268 | VLV_FIFO(SPRITEF_HI, sprite1_start >> 8)); |
| 1269 | |
| 1270 | I915_WRITE(DSPARB3, dsparb3); |
| 1271 | I915_WRITE(DSPARB2, dsparb2); |
| 1272 | break; |
| 1273 | default: |
| 1274 | break; |
| 1275 | } |
| 1276 | } |
| 1277 | |
| 1278 | #undef VLV_FIFO |
| 1279 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1280 | static void vlv_merge_wm(struct drm_device *dev, |
| 1281 | struct vlv_wm_values *wm) |
| 1282 | { |
| 1283 | struct intel_crtc *crtc; |
| 1284 | int num_active_crtcs = 0; |
| 1285 | |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 1286 | wm->level = to_i915(dev)->wm.max_level; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1287 | wm->cxsr = true; |
| 1288 | |
| 1289 | for_each_intel_crtc(dev, crtc) { |
| 1290 | const struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 1291 | |
| 1292 | if (!crtc->active) |
| 1293 | continue; |
| 1294 | |
| 1295 | if (!wm_state->cxsr) |
| 1296 | wm->cxsr = false; |
| 1297 | |
| 1298 | num_active_crtcs++; |
| 1299 | wm->level = min_t(int, wm->level, wm_state->num_levels - 1); |
| 1300 | } |
| 1301 | |
| 1302 | if (num_active_crtcs != 1) |
| 1303 | wm->cxsr = false; |
| 1304 | |
Ville Syrjälä | 6f9c784 | 2015-06-24 22:00:08 +0300 | [diff] [blame] | 1305 | if (num_active_crtcs > 1) |
| 1306 | wm->level = VLV_WM_LEVEL_PM2; |
| 1307 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1308 | for_each_intel_crtc(dev, crtc) { |
| 1309 | struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 1310 | enum pipe pipe = crtc->pipe; |
| 1311 | |
| 1312 | if (!crtc->active) |
| 1313 | continue; |
| 1314 | |
| 1315 | wm->pipe[pipe] = wm_state->wm[wm->level]; |
| 1316 | if (wm->cxsr) |
| 1317 | wm->sr = wm_state->sr[wm->level]; |
| 1318 | |
| 1319 | wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2; |
| 1320 | wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2; |
| 1321 | wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2; |
| 1322 | wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2; |
| 1323 | } |
| 1324 | } |
| 1325 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1326 | static void vlv_update_wm(struct intel_crtc *crtc) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1327 | { |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1328 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1329 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1330 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1331 | struct vlv_wm_values wm = {}; |
| 1332 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1333 | vlv_compute_wm(crtc); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1334 | vlv_merge_wm(dev, &wm); |
| 1335 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1336 | if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) { |
| 1337 | /* FIXME should be part of crtc atomic commit */ |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1338 | vlv_pipe_set_fifo_size(crtc); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1339 | return; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1340 | } |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1341 | |
| 1342 | if (wm.level < VLV_WM_LEVEL_DDR_DVFS && |
| 1343 | dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS) |
| 1344 | chv_set_memory_dvfs(dev_priv, false); |
| 1345 | |
| 1346 | if (wm.level < VLV_WM_LEVEL_PM5 && |
| 1347 | dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5) |
| 1348 | chv_set_memory_pm5(dev_priv, false); |
| 1349 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 1350 | if (!wm.cxsr && dev_priv->wm.vlv.cxsr) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1351 | intel_set_memory_cxsr(dev_priv, false); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1352 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1353 | /* FIXME should be part of crtc atomic commit */ |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1354 | vlv_pipe_set_fifo_size(crtc); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1355 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1356 | vlv_write_wm_values(crtc, &wm); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1357 | |
| 1358 | DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, " |
| 1359 | "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n", |
| 1360 | pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor, |
| 1361 | wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1], |
| 1362 | wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr); |
| 1363 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 1364 | if (wm.cxsr && !dev_priv->wm.vlv.cxsr) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1365 | intel_set_memory_cxsr(dev_priv, true); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1366 | |
| 1367 | if (wm.level >= VLV_WM_LEVEL_PM5 && |
| 1368 | dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5) |
| 1369 | chv_set_memory_pm5(dev_priv, true); |
| 1370 | |
| 1371 | if (wm.level >= VLV_WM_LEVEL_DDR_DVFS && |
| 1372 | dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS) |
| 1373 | chv_set_memory_dvfs(dev_priv, true); |
| 1374 | |
| 1375 | dev_priv->wm.vlv = wm; |
Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 1376 | } |
| 1377 | |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1378 | #define single_plane_enabled(mask) is_power_of_2(mask) |
| 1379 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1380 | static void g4x_update_wm(struct intel_crtc *crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1381 | { |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 1382 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1383 | static const int sr_latency_ns = 12000; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1384 | int planea_wm, planeb_wm, cursora_wm, cursorb_wm; |
| 1385 | int plane_sr, cursor_sr; |
| 1386 | unsigned int enabled = 0; |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1387 | bool cxsr_enabled; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1388 | |
Ville Syrjälä | f0ce231 | 2016-10-31 22:37:08 +0200 | [diff] [blame] | 1389 | if (g4x_compute_wm0(dev_priv, PIPE_A, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1390 | &g4x_wm_info, pessimal_latency_ns, |
| 1391 | &g4x_cursor_wm_info, pessimal_latency_ns, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1392 | &planea_wm, &cursora_wm)) |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1393 | enabled |= 1 << PIPE_A; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1394 | |
Ville Syrjälä | f0ce231 | 2016-10-31 22:37:08 +0200 | [diff] [blame] | 1395 | if (g4x_compute_wm0(dev_priv, PIPE_B, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1396 | &g4x_wm_info, pessimal_latency_ns, |
| 1397 | &g4x_cursor_wm_info, pessimal_latency_ns, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1398 | &planeb_wm, &cursorb_wm)) |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1399 | enabled |= 1 << PIPE_B; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1400 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1401 | if (single_plane_enabled(enabled) && |
Ville Syrjälä | f0ce231 | 2016-10-31 22:37:08 +0200 | [diff] [blame] | 1402 | g4x_compute_srwm(dev_priv, ffs(enabled) - 1, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1403 | sr_latency_ns, |
| 1404 | &g4x_wm_info, |
| 1405 | &g4x_cursor_wm_info, |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1406 | &plane_sr, &cursor_sr)) { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1407 | cxsr_enabled = true; |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1408 | } else { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1409 | cxsr_enabled = false; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1410 | intel_set_memory_cxsr(dev_priv, false); |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1411 | plane_sr = cursor_sr = 0; |
| 1412 | } |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1413 | |
Ville Syrjälä | a504345 | 2014-06-28 02:04:18 +0300 | [diff] [blame] | 1414 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, " |
| 1415 | "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n", |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1416 | planea_wm, cursora_wm, |
| 1417 | planeb_wm, cursorb_wm, |
| 1418 | plane_sr, cursor_sr); |
| 1419 | |
| 1420 | I915_WRITE(DSPFW1, |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1421 | FW_WM(plane_sr, SR) | |
| 1422 | FW_WM(cursorb_wm, CURSORB) | |
| 1423 | FW_WM(planeb_wm, PLANEB) | |
| 1424 | FW_WM(planea_wm, PLANEA)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1425 | I915_WRITE(DSPFW2, |
Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1426 | (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1427 | FW_WM(cursora_wm, CURSORA)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1428 | /* HPLL off in SR has some issues on G4x... disable it */ |
| 1429 | I915_WRITE(DSPFW3, |
Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1430 | (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1431 | FW_WM(cursor_sr, CURSOR_SR)); |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1432 | |
| 1433 | if (cxsr_enabled) |
| 1434 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1435 | } |
| 1436 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1437 | static void i965_update_wm(struct intel_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1438 | { |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 1439 | struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1440 | struct intel_crtc *crtc; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1441 | int srwm = 1; |
| 1442 | int cursor_sr = 16; |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1443 | bool cxsr_enabled; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1444 | |
| 1445 | /* Calc sr entries for one plane configs */ |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 1446 | crtc = single_enabled_crtc(dev_priv); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1447 | if (crtc) { |
| 1448 | /* self-refresh has much higher latency */ |
| 1449 | static const int sr_latency_ns = 12000; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1450 | const struct drm_display_mode *adjusted_mode = |
| 1451 | &crtc->config->base.adjusted_mode; |
| 1452 | const struct drm_framebuffer *fb = |
| 1453 | crtc->base.primary->state->fb; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1454 | int clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1455 | int htotal = adjusted_mode->crtc_htotal; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1456 | int hdisplay = crtc->config->pipe_src_w; |
| 1457 | int cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1458 | unsigned long line_time_us; |
| 1459 | int entries; |
| 1460 | |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1461 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1462 | |
| 1463 | /* Use ns/us then divide to preserve precision */ |
| 1464 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1465 | cpp * hdisplay; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1466 | entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE); |
| 1467 | srwm = I965_FIFO_SIZE - entries; |
| 1468 | if (srwm < 0) |
| 1469 | srwm = 1; |
| 1470 | srwm &= 0x1ff; |
| 1471 | DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n", |
| 1472 | entries, srwm); |
| 1473 | |
| 1474 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1475 | cpp * crtc->base.cursor->state->crtc_w; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1476 | entries = DIV_ROUND_UP(entries, |
| 1477 | i965_cursor_wm_info.cacheline_size); |
| 1478 | cursor_sr = i965_cursor_wm_info.fifo_size - |
| 1479 | (entries + i965_cursor_wm_info.guard_size); |
| 1480 | |
| 1481 | if (cursor_sr > i965_cursor_wm_info.max_wm) |
| 1482 | cursor_sr = i965_cursor_wm_info.max_wm; |
| 1483 | |
| 1484 | DRM_DEBUG_KMS("self-refresh watermark: display plane %d " |
| 1485 | "cursor %d\n", srwm, cursor_sr); |
| 1486 | |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1487 | cxsr_enabled = true; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1488 | } else { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1489 | cxsr_enabled = false; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1490 | /* Turn off self refresh if both pipes are enabled */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1491 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1492 | } |
| 1493 | |
| 1494 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n", |
| 1495 | srwm); |
| 1496 | |
| 1497 | /* 965 has limitations... */ |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1498 | I915_WRITE(DSPFW1, FW_WM(srwm, SR) | |
| 1499 | FW_WM(8, CURSORB) | |
| 1500 | FW_WM(8, PLANEB) | |
| 1501 | FW_WM(8, PLANEA)); |
| 1502 | I915_WRITE(DSPFW2, FW_WM(8, CURSORA) | |
| 1503 | FW_WM(8, PLANEC_OLD)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1504 | /* update cursor SR watermark */ |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1505 | I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR)); |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1506 | |
| 1507 | if (cxsr_enabled) |
| 1508 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1509 | } |
| 1510 | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1511 | #undef FW_WM |
| 1512 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1513 | static void i9xx_update_wm(struct intel_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1514 | { |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 1515 | struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1516 | const struct intel_watermark_params *wm_info; |
| 1517 | uint32_t fwater_lo; |
| 1518 | uint32_t fwater_hi; |
| 1519 | int cwm, srwm = 1; |
| 1520 | int fifo_size; |
| 1521 | int planea_wm, planeb_wm; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1522 | struct intel_crtc *crtc, *enabled = NULL; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1523 | |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 1524 | if (IS_I945GM(dev_priv)) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1525 | wm_info = &i945_wm_info; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 1526 | else if (!IS_GEN2(dev_priv)) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1527 | wm_info = &i915_wm_info; |
| 1528 | else |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1529 | wm_info = &i830_a_wm_info; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1530 | |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 1531 | fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0); |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 1532 | crtc = intel_get_crtc_for_plane(dev_priv, 0); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1533 | if (intel_crtc_active(crtc)) { |
| 1534 | const struct drm_display_mode *adjusted_mode = |
| 1535 | &crtc->config->base.adjusted_mode; |
| 1536 | const struct drm_framebuffer *fb = |
| 1537 | crtc->base.primary->state->fb; |
| 1538 | int cpp; |
| 1539 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 1540 | if (IS_GEN2(dev_priv)) |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1541 | cpp = 4; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1542 | else |
| 1543 | cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1544 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1545 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1546 | wm_info, fifo_size, cpp, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1547 | pessimal_latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1548 | enabled = crtc; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1549 | } else { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1550 | planea_wm = fifo_size - wm_info->guard_size; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1551 | if (planea_wm > (long)wm_info->max_wm) |
| 1552 | planea_wm = wm_info->max_wm; |
| 1553 | } |
| 1554 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 1555 | if (IS_GEN2(dev_priv)) |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1556 | wm_info = &i830_bc_wm_info; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1557 | |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 1558 | fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1); |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 1559 | crtc = intel_get_crtc_for_plane(dev_priv, 1); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1560 | if (intel_crtc_active(crtc)) { |
| 1561 | const struct drm_display_mode *adjusted_mode = |
| 1562 | &crtc->config->base.adjusted_mode; |
| 1563 | const struct drm_framebuffer *fb = |
| 1564 | crtc->base.primary->state->fb; |
| 1565 | int cpp; |
| 1566 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 1567 | if (IS_GEN2(dev_priv)) |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1568 | cpp = 4; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1569 | else |
| 1570 | cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1571 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1572 | planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1573 | wm_info, fifo_size, cpp, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1574 | pessimal_latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1575 | if (enabled == NULL) |
| 1576 | enabled = crtc; |
| 1577 | else |
| 1578 | enabled = NULL; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1579 | } else { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1580 | planeb_wm = fifo_size - wm_info->guard_size; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1581 | if (planeb_wm > (long)wm_info->max_wm) |
| 1582 | planeb_wm = wm_info->max_wm; |
| 1583 | } |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1584 | |
| 1585 | DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm); |
| 1586 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1587 | if (IS_I915GM(dev_priv) && enabled) { |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 1588 | struct drm_i915_gem_object *obj; |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1589 | |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1590 | obj = intel_fb_obj(enabled->base.primary->state->fb); |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1591 | |
| 1592 | /* self-refresh seems busted with untiled */ |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 1593 | if (!i915_gem_object_is_tiled(obj)) |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1594 | enabled = NULL; |
| 1595 | } |
| 1596 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1597 | /* |
| 1598 | * Overlay gets an aggressive default since video jitter is bad. |
| 1599 | */ |
| 1600 | cwm = 2; |
| 1601 | |
| 1602 | /* Play safe and disable self-refresh before adjusting watermarks. */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1603 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1604 | |
| 1605 | /* Calc sr entries for one plane configs */ |
Ville Syrjälä | 03427fc | 2016-10-31 22:37:18 +0200 | [diff] [blame] | 1606 | if (HAS_FW_BLC(dev_priv) && enabled) { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1607 | /* self-refresh has much higher latency */ |
| 1608 | static const int sr_latency_ns = 6000; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1609 | const struct drm_display_mode *adjusted_mode = |
| 1610 | &enabled->config->base.adjusted_mode; |
| 1611 | const struct drm_framebuffer *fb = |
| 1612 | enabled->base.primary->state->fb; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1613 | int clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1614 | int htotal = adjusted_mode->crtc_htotal; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1615 | int hdisplay = enabled->config->pipe_src_w; |
| 1616 | int cpp; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1617 | unsigned long line_time_us; |
| 1618 | int entries; |
| 1619 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1620 | if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv)) |
Ville Syrjälä | 2d1b505 | 2016-07-29 17:57:01 +0300 | [diff] [blame] | 1621 | cpp = 4; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1622 | else |
| 1623 | cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
Ville Syrjälä | 2d1b505 | 2016-07-29 17:57:01 +0300 | [diff] [blame] | 1624 | |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1625 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1626 | |
| 1627 | /* Use ns/us then divide to preserve precision */ |
| 1628 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1629 | cpp * hdisplay; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1630 | entries = DIV_ROUND_UP(entries, wm_info->cacheline_size); |
| 1631 | DRM_DEBUG_KMS("self-refresh entries: %d\n", entries); |
| 1632 | srwm = wm_info->fifo_size - entries; |
| 1633 | if (srwm < 0) |
| 1634 | srwm = 1; |
| 1635 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1636 | if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1637 | I915_WRITE(FW_BLC_SELF, |
| 1638 | FW_BLC_SELF_FIFO_MASK | (srwm & 0xff)); |
Ville Syrjälä | acb9135 | 2016-07-29 17:57:02 +0300 | [diff] [blame] | 1639 | else |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1640 | I915_WRITE(FW_BLC_SELF, srwm & 0x3f); |
| 1641 | } |
| 1642 | |
| 1643 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n", |
| 1644 | planea_wm, planeb_wm, cwm, srwm); |
| 1645 | |
| 1646 | fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f); |
| 1647 | fwater_hi = (cwm & 0x1f); |
| 1648 | |
| 1649 | /* Set request length to 8 cachelines per fetch */ |
| 1650 | fwater_lo = fwater_lo | (1 << 24) | (1 << 8); |
| 1651 | fwater_hi = fwater_hi | (1 << 8); |
| 1652 | |
| 1653 | I915_WRITE(FW_BLC, fwater_lo); |
| 1654 | I915_WRITE(FW_BLC2, fwater_hi); |
| 1655 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1656 | if (enabled) |
| 1657 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1658 | } |
| 1659 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1660 | static void i845_update_wm(struct intel_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1661 | { |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 1662 | struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1663 | struct intel_crtc *crtc; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1664 | const struct drm_display_mode *adjusted_mode; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1665 | uint32_t fwater_lo; |
| 1666 | int planea_wm; |
| 1667 | |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 1668 | crtc = single_enabled_crtc(dev_priv); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1669 | if (crtc == NULL) |
| 1670 | return; |
| 1671 | |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 1672 | adjusted_mode = &crtc->config->base.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1673 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 1674 | &i845_wm_info, |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 1675 | dev_priv->display.get_fifo_size(dev_priv, 0), |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1676 | 4, pessimal_latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1677 | fwater_lo = I915_READ(FW_BLC) & ~0xfff; |
| 1678 | fwater_lo |= (3<<8) | planea_wm; |
| 1679 | |
| 1680 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm); |
| 1681 | |
| 1682 | I915_WRITE(FW_BLC, fwater_lo); |
| 1683 | } |
| 1684 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1685 | uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1686 | { |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 1687 | uint32_t pixel_rate; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1688 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1689 | pixel_rate = pipe_config->base.adjusted_mode.crtc_clock; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1690 | |
| 1691 | /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to |
| 1692 | * adjust the pixel_rate here. */ |
| 1693 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1694 | if (pipe_config->pch_pfit.enabled) { |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1695 | uint64_t pipe_w, pipe_h, pfit_w, pfit_h; |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1696 | uint32_t pfit_size = pipe_config->pch_pfit.size; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1697 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1698 | pipe_w = pipe_config->pipe_src_w; |
| 1699 | pipe_h = pipe_config->pipe_src_h; |
| 1700 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1701 | pfit_w = (pfit_size >> 16) & 0xFFFF; |
| 1702 | pfit_h = pfit_size & 0xFFFF; |
| 1703 | if (pipe_w < pfit_w) |
| 1704 | pipe_w = pfit_w; |
| 1705 | if (pipe_h < pfit_h) |
| 1706 | pipe_h = pfit_h; |
| 1707 | |
Matt Roper | 1512688 | 2015-12-03 11:37:40 -0800 | [diff] [blame] | 1708 | if (WARN_ON(!pfit_w || !pfit_h)) |
| 1709 | return pixel_rate; |
| 1710 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1711 | pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h, |
| 1712 | pfit_w * pfit_h); |
| 1713 | } |
| 1714 | |
| 1715 | return pixel_rate; |
| 1716 | } |
| 1717 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1718 | /* latency must be in 0.1us units. */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1719 | static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1720 | { |
| 1721 | uint64_t ret; |
| 1722 | |
Ville Syrjälä | 3312ba6 | 2013-08-01 16:18:53 +0300 | [diff] [blame] | 1723 | if (WARN(latency == 0, "Latency value missing\n")) |
| 1724 | return UINT_MAX; |
| 1725 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1726 | ret = (uint64_t) pixel_rate * cpp * latency; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1727 | ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2; |
| 1728 | |
| 1729 | return ret; |
| 1730 | } |
| 1731 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1732 | /* latency must be in 0.1us units. */ |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1733 | static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1734 | uint32_t horiz_pixels, uint8_t cpp, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1735 | uint32_t latency) |
| 1736 | { |
| 1737 | uint32_t ret; |
| 1738 | |
Ville Syrjälä | 3312ba6 | 2013-08-01 16:18:53 +0300 | [diff] [blame] | 1739 | if (WARN(latency == 0, "Latency value missing\n")) |
| 1740 | return UINT_MAX; |
Matt Roper | 1512688 | 2015-12-03 11:37:40 -0800 | [diff] [blame] | 1741 | if (WARN_ON(!pipe_htotal)) |
| 1742 | return UINT_MAX; |
Ville Syrjälä | 3312ba6 | 2013-08-01 16:18:53 +0300 | [diff] [blame] | 1743 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1744 | ret = (latency * pixel_rate) / (pipe_htotal * 10000); |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1745 | ret = (ret + 1) * horiz_pixels * cpp; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1746 | ret = DIV_ROUND_UP(ret, 64) + 2; |
| 1747 | return ret; |
| 1748 | } |
| 1749 | |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1750 | static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1751 | uint8_t cpp) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1752 | { |
Matt Roper | 1512688 | 2015-12-03 11:37:40 -0800 | [diff] [blame] | 1753 | /* |
| 1754 | * Neither of these should be possible since this function shouldn't be |
| 1755 | * called if the CRTC is off or the plane is invisible. But let's be |
| 1756 | * extra paranoid to avoid a potential divide-by-zero if we screw up |
| 1757 | * elsewhere in the driver. |
| 1758 | */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1759 | if (WARN_ON(!cpp)) |
Matt Roper | 1512688 | 2015-12-03 11:37:40 -0800 | [diff] [blame] | 1760 | return 0; |
| 1761 | if (WARN_ON(!horiz_pixels)) |
| 1762 | return 0; |
| 1763 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1764 | return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1765 | } |
| 1766 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1767 | struct ilk_wm_maximums { |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1768 | uint16_t pri; |
| 1769 | uint16_t spr; |
| 1770 | uint16_t cur; |
| 1771 | uint16_t fbc; |
| 1772 | }; |
| 1773 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1774 | /* |
| 1775 | * For both WM_PIPE and WM_LP. |
| 1776 | * mem_value must be in 0.1us units. |
| 1777 | */ |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1778 | static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1779 | const struct intel_plane_state *pstate, |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1780 | uint32_t mem_value, |
| 1781 | bool is_lp) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1782 | { |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1783 | int cpp = pstate->base.fb ? |
| 1784 | drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1785 | uint32_t method1, method2; |
| 1786 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1787 | if (!cstate->base.active || !pstate->base.visible) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1788 | return 0; |
| 1789 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1790 | method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value); |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1791 | |
| 1792 | if (!is_lp) |
| 1793 | return method1; |
| 1794 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1795 | method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate), |
| 1796 | cstate->base.adjusted_mode.crtc_htotal, |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1797 | drm_rect_width(&pstate->base.dst), |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1798 | cpp, mem_value); |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1799 | |
| 1800 | return min(method1, method2); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1801 | } |
| 1802 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1803 | /* |
| 1804 | * For both WM_PIPE and WM_LP. |
| 1805 | * mem_value must be in 0.1us units. |
| 1806 | */ |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1807 | static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1808 | const struct intel_plane_state *pstate, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1809 | uint32_t mem_value) |
| 1810 | { |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1811 | int cpp = pstate->base.fb ? |
| 1812 | drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1813 | uint32_t method1, method2; |
| 1814 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1815 | if (!cstate->base.active || !pstate->base.visible) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1816 | return 0; |
| 1817 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1818 | method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value); |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1819 | method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate), |
| 1820 | cstate->base.adjusted_mode.crtc_htotal, |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1821 | drm_rect_width(&pstate->base.dst), |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1822 | cpp, mem_value); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1823 | return min(method1, method2); |
| 1824 | } |
| 1825 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1826 | /* |
| 1827 | * For both WM_PIPE and WM_LP. |
| 1828 | * mem_value must be in 0.1us units. |
| 1829 | */ |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1830 | static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1831 | const struct intel_plane_state *pstate, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1832 | uint32_t mem_value) |
| 1833 | { |
Matt Roper | b243569 | 2016-02-02 22:06:51 -0800 | [diff] [blame] | 1834 | /* |
| 1835 | * We treat the cursor plane as always-on for the purposes of watermark |
| 1836 | * calculation. Until we have two-stage watermark programming merged, |
| 1837 | * this is necessary to avoid flickering. |
| 1838 | */ |
| 1839 | int cpp = 4; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1840 | int width = pstate->base.visible ? pstate->base.crtc_w : 64; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1841 | |
Matt Roper | b243569 | 2016-02-02 22:06:51 -0800 | [diff] [blame] | 1842 | if (!cstate->base.active) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1843 | return 0; |
| 1844 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1845 | return ilk_wm_method2(ilk_pipe_pixel_rate(cstate), |
| 1846 | cstate->base.adjusted_mode.crtc_htotal, |
Matt Roper | b243569 | 2016-02-02 22:06:51 -0800 | [diff] [blame] | 1847 | width, cpp, mem_value); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1848 | } |
| 1849 | |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1850 | /* Only for WM_LP. */ |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1851 | static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1852 | const struct intel_plane_state *pstate, |
Ville Syrjälä | 1fda988 | 2013-07-05 11:57:19 +0300 | [diff] [blame] | 1853 | uint32_t pri_val) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1854 | { |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1855 | int cpp = pstate->base.fb ? |
| 1856 | drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1857 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1858 | if (!cstate->base.active || !pstate->base.visible) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1859 | return 0; |
| 1860 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1861 | return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp); |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1862 | } |
| 1863 | |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1864 | static unsigned int ilk_display_fifo_size(const struct drm_device *dev) |
| 1865 | { |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 1866 | if (INTEL_INFO(dev)->gen >= 8) |
| 1867 | return 3072; |
| 1868 | else if (INTEL_INFO(dev)->gen >= 7) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1869 | return 768; |
| 1870 | else |
| 1871 | return 512; |
| 1872 | } |
| 1873 | |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 1874 | static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev, |
| 1875 | int level, bool is_sprite) |
| 1876 | { |
| 1877 | if (INTEL_INFO(dev)->gen >= 8) |
| 1878 | /* BDW primary/sprite plane watermarks */ |
| 1879 | return level == 0 ? 255 : 2047; |
| 1880 | else if (INTEL_INFO(dev)->gen >= 7) |
| 1881 | /* IVB/HSW primary/sprite plane watermarks */ |
| 1882 | return level == 0 ? 127 : 1023; |
| 1883 | else if (!is_sprite) |
| 1884 | /* ILK/SNB primary plane watermarks */ |
| 1885 | return level == 0 ? 127 : 511; |
| 1886 | else |
| 1887 | /* ILK/SNB sprite plane watermarks */ |
| 1888 | return level == 0 ? 63 : 255; |
| 1889 | } |
| 1890 | |
| 1891 | static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev, |
| 1892 | int level) |
| 1893 | { |
| 1894 | if (INTEL_INFO(dev)->gen >= 7) |
| 1895 | return level == 0 ? 63 : 255; |
| 1896 | else |
| 1897 | return level == 0 ? 31 : 63; |
| 1898 | } |
| 1899 | |
| 1900 | static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev) |
| 1901 | { |
| 1902 | if (INTEL_INFO(dev)->gen >= 8) |
| 1903 | return 31; |
| 1904 | else |
| 1905 | return 15; |
| 1906 | } |
| 1907 | |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1908 | /* Calculate the maximum primary/sprite plane watermark */ |
| 1909 | static unsigned int ilk_plane_wm_max(const struct drm_device *dev, |
| 1910 | int level, |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1911 | const struct intel_wm_config *config, |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1912 | enum intel_ddb_partitioning ddb_partitioning, |
| 1913 | bool is_sprite) |
| 1914 | { |
| 1915 | unsigned int fifo_size = ilk_display_fifo_size(dev); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1916 | |
| 1917 | /* if sprites aren't enabled, sprites get nothing */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1918 | if (is_sprite && !config->sprites_enabled) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1919 | return 0; |
| 1920 | |
| 1921 | /* HSW allows LP1+ watermarks even with multiple pipes */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1922 | if (level == 0 || config->num_pipes_active > 1) { |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1923 | fifo_size /= INTEL_INFO(dev)->num_pipes; |
| 1924 | |
| 1925 | /* |
| 1926 | * For some reason the non self refresh |
| 1927 | * FIFO size is only half of the self |
| 1928 | * refresh FIFO size on ILK/SNB. |
| 1929 | */ |
| 1930 | if (INTEL_INFO(dev)->gen <= 6) |
| 1931 | fifo_size /= 2; |
| 1932 | } |
| 1933 | |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1934 | if (config->sprites_enabled) { |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1935 | /* level 0 is always calculated with 1:1 split */ |
| 1936 | if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) { |
| 1937 | if (is_sprite) |
| 1938 | fifo_size *= 5; |
| 1939 | fifo_size /= 6; |
| 1940 | } else { |
| 1941 | fifo_size /= 2; |
| 1942 | } |
| 1943 | } |
| 1944 | |
| 1945 | /* clamp to max that the registers can hold */ |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 1946 | return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite)); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1947 | } |
| 1948 | |
| 1949 | /* Calculate the maximum cursor plane watermark */ |
| 1950 | static unsigned int ilk_cursor_wm_max(const struct drm_device *dev, |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1951 | int level, |
| 1952 | const struct intel_wm_config *config) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1953 | { |
| 1954 | /* HSW LP1+ watermarks w/ multiple pipes */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1955 | if (level > 0 && config->num_pipes_active > 1) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1956 | return 64; |
| 1957 | |
| 1958 | /* otherwise just report max that registers can hold */ |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 1959 | return ilk_cursor_wm_reg_max(dev, level); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1960 | } |
| 1961 | |
Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 1962 | static void ilk_compute_wm_maximums(const struct drm_device *dev, |
Ville Syrjälä | 34982fe | 2013-10-09 19:18:09 +0300 | [diff] [blame] | 1963 | int level, |
| 1964 | const struct intel_wm_config *config, |
| 1965 | enum intel_ddb_partitioning ddb_partitioning, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1966 | struct ilk_wm_maximums *max) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1967 | { |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1968 | max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false); |
| 1969 | max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true); |
| 1970 | max->cur = ilk_cursor_wm_max(dev, level, config); |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 1971 | max->fbc = ilk_fbc_wm_reg_max(dev); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1972 | } |
| 1973 | |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 1974 | static void ilk_compute_wm_reg_maximums(struct drm_device *dev, |
| 1975 | int level, |
| 1976 | struct ilk_wm_maximums *max) |
| 1977 | { |
| 1978 | max->pri = ilk_plane_wm_reg_max(dev, level, false); |
| 1979 | max->spr = ilk_plane_wm_reg_max(dev, level, true); |
| 1980 | max->cur = ilk_cursor_wm_reg_max(dev, level); |
| 1981 | max->fbc = ilk_fbc_wm_reg_max(dev); |
| 1982 | } |
| 1983 | |
Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 1984 | static bool ilk_validate_wm_level(int level, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1985 | const struct ilk_wm_maximums *max, |
Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 1986 | struct intel_wm_level *result) |
Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 1987 | { |
| 1988 | bool ret; |
| 1989 | |
| 1990 | /* already determined to be invalid? */ |
| 1991 | if (!result->enable) |
| 1992 | return false; |
| 1993 | |
| 1994 | result->enable = result->pri_val <= max->pri && |
| 1995 | result->spr_val <= max->spr && |
| 1996 | result->cur_val <= max->cur; |
| 1997 | |
| 1998 | ret = result->enable; |
| 1999 | |
| 2000 | /* |
| 2001 | * HACK until we can pre-compute everything, |
| 2002 | * and thus fail gracefully if LP0 watermarks |
| 2003 | * are exceeded... |
| 2004 | */ |
| 2005 | if (level == 0 && !result->enable) { |
| 2006 | if (result->pri_val > max->pri) |
| 2007 | DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n", |
| 2008 | level, result->pri_val, max->pri); |
| 2009 | if (result->spr_val > max->spr) |
| 2010 | DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n", |
| 2011 | level, result->spr_val, max->spr); |
| 2012 | if (result->cur_val > max->cur) |
| 2013 | DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n", |
| 2014 | level, result->cur_val, max->cur); |
| 2015 | |
| 2016 | result->pri_val = min_t(uint32_t, result->pri_val, max->pri); |
| 2017 | result->spr_val = min_t(uint32_t, result->spr_val, max->spr); |
| 2018 | result->cur_val = min_t(uint32_t, result->cur_val, max->cur); |
| 2019 | result->enable = true; |
| 2020 | } |
| 2021 | |
Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 2022 | return ret; |
| 2023 | } |
| 2024 | |
Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 2025 | static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2026 | const struct intel_crtc *intel_crtc, |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2027 | int level, |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 2028 | struct intel_crtc_state *cstate, |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2029 | struct intel_plane_state *pristate, |
| 2030 | struct intel_plane_state *sprstate, |
| 2031 | struct intel_plane_state *curstate, |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 2032 | struct intel_wm_level *result) |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2033 | { |
| 2034 | uint16_t pri_latency = dev_priv->wm.pri_latency[level]; |
| 2035 | uint16_t spr_latency = dev_priv->wm.spr_latency[level]; |
| 2036 | uint16_t cur_latency = dev_priv->wm.cur_latency[level]; |
| 2037 | |
| 2038 | /* WM1+ latency values stored in 0.5us units */ |
| 2039 | if (level > 0) { |
| 2040 | pri_latency *= 5; |
| 2041 | spr_latency *= 5; |
| 2042 | cur_latency *= 5; |
| 2043 | } |
| 2044 | |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2045 | if (pristate) { |
| 2046 | result->pri_val = ilk_compute_pri_wm(cstate, pristate, |
| 2047 | pri_latency, level); |
| 2048 | result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val); |
| 2049 | } |
| 2050 | |
| 2051 | if (sprstate) |
| 2052 | result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency); |
| 2053 | |
| 2054 | if (curstate) |
| 2055 | result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency); |
| 2056 | |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2057 | result->enable = true; |
| 2058 | } |
| 2059 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2060 | static uint32_t |
Ville Syrjälä | 532f7a7 | 2016-04-29 17:31:17 +0300 | [diff] [blame] | 2061 | hsw_compute_linetime_wm(const struct intel_crtc_state *cstate) |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2062 | { |
Ville Syrjälä | 532f7a7 | 2016-04-29 17:31:17 +0300 | [diff] [blame] | 2063 | const struct intel_atomic_state *intel_state = |
| 2064 | to_intel_atomic_state(cstate->base.state); |
Matt Roper | ee91a15 | 2015-12-03 11:37:39 -0800 | [diff] [blame] | 2065 | const struct drm_display_mode *adjusted_mode = |
| 2066 | &cstate->base.adjusted_mode; |
Paulo Zanoni | 85a02de | 2013-05-03 17:23:43 -0300 | [diff] [blame] | 2067 | u32 linetime, ips_linetime; |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2068 | |
Matt Roper | ee91a15 | 2015-12-03 11:37:39 -0800 | [diff] [blame] | 2069 | if (!cstate->base.active) |
| 2070 | return 0; |
| 2071 | if (WARN_ON(adjusted_mode->crtc_clock == 0)) |
| 2072 | return 0; |
Ville Syrjälä | 532f7a7 | 2016-04-29 17:31:17 +0300 | [diff] [blame] | 2073 | if (WARN_ON(intel_state->cdclk == 0)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2074 | return 0; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2075 | |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2076 | /* The WM are computed with base on how long it takes to fill a single |
| 2077 | * row at the given clock rate, multiplied by 8. |
| 2078 | * */ |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 2079 | linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8, |
| 2080 | adjusted_mode->crtc_clock); |
| 2081 | ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8, |
Ville Syrjälä | 532f7a7 | 2016-04-29 17:31:17 +0300 | [diff] [blame] | 2082 | intel_state->cdclk); |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2083 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2084 | return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) | |
| 2085 | PIPE_WM_LINETIME_TIME(linetime); |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2086 | } |
| 2087 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 2088 | static void intel_read_wm_latency(struct drm_i915_private *dev_priv, |
| 2089 | uint16_t wm[8]) |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2090 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2091 | if (IS_GEN9(dev_priv)) { |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2092 | uint32_t val; |
Vandana Kannan | 4f94738 | 2014-11-04 17:06:47 +0000 | [diff] [blame] | 2093 | int ret, i; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2094 | int level, max_level = ilk_wm_max_level(dev_priv); |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2095 | |
| 2096 | /* read the first set of memory latencies[0:3] */ |
| 2097 | val = 0; /* data0 to be programmed to 0 for first set */ |
| 2098 | mutex_lock(&dev_priv->rps.hw_lock); |
| 2099 | ret = sandybridge_pcode_read(dev_priv, |
| 2100 | GEN9_PCODE_READ_MEM_LATENCY, |
| 2101 | &val); |
| 2102 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 2103 | |
| 2104 | if (ret) { |
| 2105 | DRM_ERROR("SKL Mailbox read error = %d\n", ret); |
| 2106 | return; |
| 2107 | } |
| 2108 | |
| 2109 | wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2110 | wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) & |
| 2111 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2112 | wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) & |
| 2113 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2114 | wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) & |
| 2115 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2116 | |
| 2117 | /* read the second set of memory latencies[4:7] */ |
| 2118 | val = 1; /* data0 to be programmed to 1 for second set */ |
| 2119 | mutex_lock(&dev_priv->rps.hw_lock); |
| 2120 | ret = sandybridge_pcode_read(dev_priv, |
| 2121 | GEN9_PCODE_READ_MEM_LATENCY, |
| 2122 | &val); |
| 2123 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 2124 | if (ret) { |
| 2125 | DRM_ERROR("SKL Mailbox read error = %d\n", ret); |
| 2126 | return; |
| 2127 | } |
| 2128 | |
| 2129 | wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2130 | wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) & |
| 2131 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2132 | wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) & |
| 2133 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2134 | wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) & |
| 2135 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2136 | |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2137 | /* |
Paulo Zanoni | 0727e40 | 2016-09-22 18:00:30 -0300 | [diff] [blame] | 2138 | * If a level n (n > 1) has a 0us latency, all levels m (m >= n) |
| 2139 | * need to be disabled. We make sure to sanitize the values out |
| 2140 | * of the punit to satisfy this requirement. |
| 2141 | */ |
| 2142 | for (level = 1; level <= max_level; level++) { |
| 2143 | if (wm[level] == 0) { |
| 2144 | for (i = level + 1; i <= max_level; i++) |
| 2145 | wm[i] = 0; |
| 2146 | break; |
| 2147 | } |
| 2148 | } |
| 2149 | |
| 2150 | /* |
Damien Lespiau | 6f97235 | 2015-02-09 19:33:07 +0000 | [diff] [blame] | 2151 | * WaWmMemoryReadLatency:skl |
| 2152 | * |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2153 | * punit doesn't take into account the read latency so we need |
Paulo Zanoni | 0727e40 | 2016-09-22 18:00:30 -0300 | [diff] [blame] | 2154 | * to add 2us to the various latency levels we retrieve from the |
| 2155 | * punit when level 0 response data us 0us. |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2156 | */ |
Paulo Zanoni | 0727e40 | 2016-09-22 18:00:30 -0300 | [diff] [blame] | 2157 | if (wm[0] == 0) { |
| 2158 | wm[0] += 2; |
| 2159 | for (level = 1; level <= max_level; level++) { |
| 2160 | if (wm[level] == 0) |
| 2161 | break; |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2162 | wm[level] += 2; |
Vandana Kannan | 4f94738 | 2014-11-04 17:06:47 +0000 | [diff] [blame] | 2163 | } |
Paulo Zanoni | 0727e40 | 2016-09-22 18:00:30 -0300 | [diff] [blame] | 2164 | } |
| 2165 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2166 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2167 | uint64_t sskpd = I915_READ64(MCH_SSKPD); |
| 2168 | |
| 2169 | wm[0] = (sskpd >> 56) & 0xFF; |
| 2170 | if (wm[0] == 0) |
| 2171 | wm[0] = sskpd & 0xF; |
Ville Syrjälä | e5d5019 | 2013-07-05 11:57:22 +0300 | [diff] [blame] | 2172 | wm[1] = (sskpd >> 4) & 0xFF; |
| 2173 | wm[2] = (sskpd >> 12) & 0xFF; |
| 2174 | wm[3] = (sskpd >> 20) & 0x1FF; |
| 2175 | wm[4] = (sskpd >> 32) & 0x1FF; |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 2176 | } else if (INTEL_GEN(dev_priv) >= 6) { |
Ville Syrjälä | 63cf9a1 | 2013-07-05 11:57:23 +0300 | [diff] [blame] | 2177 | uint32_t sskpd = I915_READ(MCH_SSKPD); |
| 2178 | |
| 2179 | wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK; |
| 2180 | wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK; |
| 2181 | wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK; |
| 2182 | wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK; |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 2183 | } else if (INTEL_GEN(dev_priv) >= 5) { |
Ville Syrjälä | 3a88d0a | 2013-08-01 16:18:49 +0300 | [diff] [blame] | 2184 | uint32_t mltr = I915_READ(MLTR_ILK); |
| 2185 | |
| 2186 | /* ILK primary LP0 latency is 700 ns */ |
| 2187 | wm[0] = 7; |
| 2188 | wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK; |
| 2189 | wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK; |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2190 | } |
| 2191 | } |
| 2192 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2193 | static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv, |
| 2194 | uint16_t wm[5]) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2195 | { |
| 2196 | /* ILK sprite LP0 latency is 1300 ns */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2197 | if (IS_GEN5(dev_priv)) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2198 | wm[0] = 13; |
| 2199 | } |
| 2200 | |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 2201 | static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv, |
| 2202 | uint16_t wm[5]) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2203 | { |
| 2204 | /* ILK cursor LP0 latency is 1300 ns */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 2205 | if (IS_GEN5(dev_priv)) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2206 | wm[0] = 13; |
| 2207 | |
| 2208 | /* WaDoubleCursorLP3Latency:ivb */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 2209 | if (IS_IVYBRIDGE(dev_priv)) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2210 | wm[3] *= 2; |
| 2211 | } |
| 2212 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2213 | int ilk_wm_max_level(const struct drm_i915_private *dev_priv) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2214 | { |
| 2215 | /* how many WM levels are we expecting */ |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2216 | if (INTEL_GEN(dev_priv) >= 9) |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2217 | return 7; |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2218 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2219 | return 4; |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2220 | else if (INTEL_GEN(dev_priv) >= 6) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2221 | return 3; |
| 2222 | else |
| 2223 | return 2; |
| 2224 | } |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 2225 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2226 | static void intel_print_wm_latency(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2227 | const char *name, |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2228 | const uint16_t wm[8]) |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2229 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2230 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2231 | |
| 2232 | for (level = 0; level <= max_level; level++) { |
| 2233 | unsigned int latency = wm[level]; |
| 2234 | |
| 2235 | if (latency == 0) { |
| 2236 | DRM_ERROR("%s WM%d latency not provided\n", |
| 2237 | name, level); |
| 2238 | continue; |
| 2239 | } |
| 2240 | |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2241 | /* |
| 2242 | * - latencies are in us on gen9. |
| 2243 | * - before then, WM1+ latency values are in 0.5us units |
| 2244 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2245 | if (IS_GEN9(dev_priv)) |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2246 | latency *= 10; |
| 2247 | else if (level > 0) |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2248 | latency *= 5; |
| 2249 | |
| 2250 | DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n", |
| 2251 | name, level, wm[level], |
| 2252 | latency / 10, latency % 10); |
| 2253 | } |
| 2254 | } |
| 2255 | |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2256 | static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv, |
| 2257 | uint16_t wm[5], uint16_t min) |
| 2258 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2259 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2260 | |
| 2261 | if (wm[0] >= min) |
| 2262 | return false; |
| 2263 | |
| 2264 | wm[0] = max(wm[0], min); |
| 2265 | for (level = 1; level <= max_level; level++) |
| 2266 | wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5)); |
| 2267 | |
| 2268 | return true; |
| 2269 | } |
| 2270 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 2271 | static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv) |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2272 | { |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2273 | bool changed; |
| 2274 | |
| 2275 | /* |
| 2276 | * The BIOS provided WM memory latency values are often |
| 2277 | * inadequate for high resolution displays. Adjust them. |
| 2278 | */ |
| 2279 | changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) | |
| 2280 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) | |
| 2281 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12); |
| 2282 | |
| 2283 | if (!changed) |
| 2284 | return; |
| 2285 | |
| 2286 | DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n"); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2287 | intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency); |
| 2288 | intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency); |
| 2289 | intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency); |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2290 | } |
| 2291 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 2292 | static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2293 | { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 2294 | intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency); |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2295 | |
| 2296 | memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency, |
| 2297 | sizeof(dev_priv->wm.pri_latency)); |
| 2298 | memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency, |
| 2299 | sizeof(dev_priv->wm.pri_latency)); |
| 2300 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2301 | intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency); |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 2302 | intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency); |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2303 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2304 | intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency); |
| 2305 | intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency); |
| 2306 | intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency); |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2307 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2308 | if (IS_GEN6(dev_priv)) |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 2309 | snb_wm_latency_quirk(dev_priv); |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2310 | } |
| 2311 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 2312 | static void skl_setup_wm_latency(struct drm_i915_private *dev_priv) |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2313 | { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 2314 | intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2315 | intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency); |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2316 | } |
| 2317 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2318 | static bool ilk_validate_pipe_wm(struct drm_device *dev, |
| 2319 | struct intel_pipe_wm *pipe_wm) |
| 2320 | { |
| 2321 | /* LP0 watermark maximums depend on this pipe alone */ |
| 2322 | const struct intel_wm_config config = { |
| 2323 | .num_pipes_active = 1, |
| 2324 | .sprites_enabled = pipe_wm->sprites_enabled, |
| 2325 | .sprites_scaled = pipe_wm->sprites_scaled, |
| 2326 | }; |
| 2327 | struct ilk_wm_maximums max; |
| 2328 | |
| 2329 | /* LP0 watermarks always use 1/2 DDB partitioning */ |
| 2330 | ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max); |
| 2331 | |
| 2332 | /* At least LP0 must be valid */ |
| 2333 | if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) { |
| 2334 | DRM_DEBUG_KMS("LP0 watermark invalid\n"); |
| 2335 | return false; |
| 2336 | } |
| 2337 | |
| 2338 | return true; |
| 2339 | } |
| 2340 | |
Matt Roper | 261a27d | 2015-10-08 15:28:25 -0700 | [diff] [blame] | 2341 | /* Compute new watermarks for the pipe */ |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2342 | static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate) |
Matt Roper | 261a27d | 2015-10-08 15:28:25 -0700 | [diff] [blame] | 2343 | { |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2344 | struct drm_atomic_state *state = cstate->base.state; |
| 2345 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2346 | struct intel_pipe_wm *pipe_wm; |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2347 | struct drm_device *dev = state->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2348 | const struct drm_i915_private *dev_priv = to_i915(dev); |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2349 | struct intel_plane *intel_plane; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2350 | struct intel_plane_state *pristate = NULL; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2351 | struct intel_plane_state *sprstate = NULL; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2352 | struct intel_plane_state *curstate = NULL; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2353 | int level, max_level = ilk_wm_max_level(dev_priv), usable_level; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2354 | struct ilk_wm_maximums max; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2355 | |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 2356 | pipe_wm = &cstate->wm.ilk.optimal; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2357 | |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2358 | for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) { |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2359 | struct intel_plane_state *ps; |
| 2360 | |
| 2361 | ps = intel_atomic_get_existing_plane_state(state, |
| 2362 | intel_plane); |
| 2363 | if (!ps) |
| 2364 | continue; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2365 | |
| 2366 | if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY) |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2367 | pristate = ps; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2368 | else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY) |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2369 | sprstate = ps; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2370 | else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR) |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2371 | curstate = ps; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2372 | } |
| 2373 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2374 | pipe_wm->pipe_enabled = cstate->base.active; |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2375 | if (sprstate) { |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 2376 | pipe_wm->sprites_enabled = sprstate->base.visible; |
| 2377 | pipe_wm->sprites_scaled = sprstate->base.visible && |
| 2378 | (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 || |
| 2379 | drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16); |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2380 | } |
| 2381 | |
Maarten Lankhorst | d81f04c | 2016-03-02 12:38:06 +0100 | [diff] [blame] | 2382 | usable_level = max_level; |
| 2383 | |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 2384 | /* ILK/SNB: LP2+ watermarks only w/o sprites */ |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2385 | if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled) |
Maarten Lankhorst | d81f04c | 2016-03-02 12:38:06 +0100 | [diff] [blame] | 2386 | usable_level = 1; |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 2387 | |
| 2388 | /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */ |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2389 | if (pipe_wm->sprites_scaled) |
Maarten Lankhorst | d81f04c | 2016-03-02 12:38:06 +0100 | [diff] [blame] | 2390 | usable_level = 0; |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 2391 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2392 | ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate, |
Maarten Lankhorst | 71f0a62 | 2016-03-08 10:57:16 +0100 | [diff] [blame] | 2393 | pristate, sprstate, curstate, &pipe_wm->raw_wm[0]); |
| 2394 | |
| 2395 | memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm)); |
| 2396 | pipe_wm->wm[0] = pipe_wm->raw_wm[0]; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2397 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2398 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | 532f7a7 | 2016-04-29 17:31:17 +0300 | [diff] [blame] | 2399 | pipe_wm->linetime = hsw_compute_linetime_wm(cstate); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2400 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2401 | if (!ilk_validate_pipe_wm(dev, pipe_wm)) |
Maarten Lankhorst | 1a426d6 | 2016-03-02 12:36:03 +0100 | [diff] [blame] | 2402 | return -EINVAL; |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2403 | |
| 2404 | ilk_compute_wm_reg_maximums(dev, 1, &max); |
| 2405 | |
| 2406 | for (level = 1; level <= max_level; level++) { |
Maarten Lankhorst | 71f0a62 | 2016-03-08 10:57:16 +0100 | [diff] [blame] | 2407 | struct intel_wm_level *wm = &pipe_wm->raw_wm[level]; |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2408 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2409 | ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate, |
Maarten Lankhorst | d81f04c | 2016-03-02 12:38:06 +0100 | [diff] [blame] | 2410 | pristate, sprstate, curstate, wm); |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2411 | |
| 2412 | /* |
| 2413 | * Disable any watermark level that exceeds the |
| 2414 | * register maximums since such watermarks are |
| 2415 | * always invalid. |
| 2416 | */ |
Maarten Lankhorst | 71f0a62 | 2016-03-08 10:57:16 +0100 | [diff] [blame] | 2417 | if (level > usable_level) |
| 2418 | continue; |
| 2419 | |
| 2420 | if (ilk_validate_wm_level(level, &max, wm)) |
| 2421 | pipe_wm->wm[level] = *wm; |
| 2422 | else |
Maarten Lankhorst | d81f04c | 2016-03-02 12:38:06 +0100 | [diff] [blame] | 2423 | usable_level = level; |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2424 | } |
| 2425 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2426 | return 0; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2427 | } |
| 2428 | |
| 2429 | /* |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2430 | * Build a set of 'intermediate' watermark values that satisfy both the old |
| 2431 | * state and the new state. These can be programmed to the hardware |
| 2432 | * immediately. |
| 2433 | */ |
| 2434 | static int ilk_compute_intermediate_wm(struct drm_device *dev, |
| 2435 | struct intel_crtc *intel_crtc, |
| 2436 | struct intel_crtc_state *newstate) |
| 2437 | { |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 2438 | struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2439 | struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2440 | int level, max_level = ilk_wm_max_level(to_i915(dev)); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2441 | |
| 2442 | /* |
| 2443 | * Start with the final, target watermarks, then combine with the |
| 2444 | * currently active watermarks to get values that are safe both before |
| 2445 | * and after the vblank. |
| 2446 | */ |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 2447 | *a = newstate->wm.ilk.optimal; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2448 | a->pipe_enabled |= b->pipe_enabled; |
| 2449 | a->sprites_enabled |= b->sprites_enabled; |
| 2450 | a->sprites_scaled |= b->sprites_scaled; |
| 2451 | |
| 2452 | for (level = 0; level <= max_level; level++) { |
| 2453 | struct intel_wm_level *a_wm = &a->wm[level]; |
| 2454 | const struct intel_wm_level *b_wm = &b->wm[level]; |
| 2455 | |
| 2456 | a_wm->enable &= b_wm->enable; |
| 2457 | a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val); |
| 2458 | a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val); |
| 2459 | a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val); |
| 2460 | a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val); |
| 2461 | } |
| 2462 | |
| 2463 | /* |
| 2464 | * We need to make sure that these merged watermark values are |
| 2465 | * actually a valid configuration themselves. If they're not, |
| 2466 | * there's no safe way to transition from the old state to |
| 2467 | * the new state, so we need to fail the atomic transaction. |
| 2468 | */ |
| 2469 | if (!ilk_validate_pipe_wm(dev, a)) |
| 2470 | return -EINVAL; |
| 2471 | |
| 2472 | /* |
| 2473 | * If our intermediate WM are identical to the final WM, then we can |
| 2474 | * omit the post-vblank programming; only update if it's different. |
| 2475 | */ |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 2476 | if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0) |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2477 | newstate->wm.need_postvbl_update = false; |
| 2478 | |
| 2479 | return 0; |
| 2480 | } |
| 2481 | |
| 2482 | /* |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2483 | * Merge the watermarks from all active pipes for a specific level. |
| 2484 | */ |
| 2485 | static void ilk_merge_wm_level(struct drm_device *dev, |
| 2486 | int level, |
| 2487 | struct intel_wm_level *ret_wm) |
| 2488 | { |
| 2489 | const struct intel_crtc *intel_crtc; |
| 2490 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2491 | ret_wm->enable = true; |
| 2492 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2493 | for_each_intel_crtc(dev, intel_crtc) { |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2494 | const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk; |
Ville Syrjälä | fe392ef | 2014-03-07 18:32:10 +0200 | [diff] [blame] | 2495 | const struct intel_wm_level *wm = &active->wm[level]; |
| 2496 | |
| 2497 | if (!active->pipe_enabled) |
| 2498 | continue; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2499 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2500 | /* |
| 2501 | * The watermark values may have been used in the past, |
| 2502 | * so we must maintain them in the registers for some |
| 2503 | * time even if the level is now disabled. |
| 2504 | */ |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2505 | if (!wm->enable) |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2506 | ret_wm->enable = false; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2507 | |
| 2508 | ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val); |
| 2509 | ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val); |
| 2510 | ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val); |
| 2511 | ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val); |
| 2512 | } |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2513 | } |
| 2514 | |
| 2515 | /* |
| 2516 | * Merge all low power watermarks for all active pipes. |
| 2517 | */ |
| 2518 | static void ilk_wm_merge(struct drm_device *dev, |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2519 | const struct intel_wm_config *config, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2520 | const struct ilk_wm_maximums *max, |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2521 | struct intel_pipe_wm *merged) |
| 2522 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2523 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2524 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2525 | int last_enabled_level = max_level; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2526 | |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2527 | /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 2528 | if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) && |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2529 | config->num_pipes_active > 1) |
Ville Syrjälä | 1204d5b | 2016-04-01 21:53:18 +0300 | [diff] [blame] | 2530 | last_enabled_level = 0; |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2531 | |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2532 | /* ILK: FBC WM must be disabled always */ |
| 2533 | merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2534 | |
| 2535 | /* merge each WM1+ level */ |
| 2536 | for (level = 1; level <= max_level; level++) { |
| 2537 | struct intel_wm_level *wm = &merged->wm[level]; |
| 2538 | |
| 2539 | ilk_merge_wm_level(dev, level, wm); |
| 2540 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2541 | if (level > last_enabled_level) |
| 2542 | wm->enable = false; |
| 2543 | else if (!ilk_validate_wm_level(level, max, wm)) |
| 2544 | /* make sure all following levels get disabled */ |
| 2545 | last_enabled_level = level - 1; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2546 | |
| 2547 | /* |
| 2548 | * The spec says it is preferred to disable |
| 2549 | * FBC WMs instead of disabling a WM level. |
| 2550 | */ |
| 2551 | if (wm->fbc_val > max->fbc) { |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2552 | if (wm->enable) |
| 2553 | merged->fbc_wm_enabled = false; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2554 | wm->fbc_val = 0; |
| 2555 | } |
| 2556 | } |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2557 | |
| 2558 | /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */ |
| 2559 | /* |
| 2560 | * FIXME this is racy. FBC might get enabled later. |
| 2561 | * What we should check here is whether FBC can be |
| 2562 | * enabled sometime later. |
| 2563 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2564 | if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled && |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 2565 | intel_fbc_is_active(dev_priv)) { |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2566 | for (level = 2; level <= max_level; level++) { |
| 2567 | struct intel_wm_level *wm = &merged->wm[level]; |
| 2568 | |
| 2569 | wm->enable = false; |
| 2570 | } |
| 2571 | } |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2572 | } |
| 2573 | |
Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 2574 | static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm) |
| 2575 | { |
| 2576 | /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */ |
| 2577 | return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable); |
| 2578 | } |
| 2579 | |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2580 | /* The value we need to program into the WM_LPx latency field */ |
| 2581 | static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level) |
| 2582 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2583 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2584 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2585 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2586 | return 2 * level; |
| 2587 | else |
| 2588 | return dev_priv->wm.pri_latency[level]; |
| 2589 | } |
| 2590 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2591 | static void ilk_compute_wm_results(struct drm_device *dev, |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2592 | const struct intel_pipe_wm *merged, |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2593 | enum intel_ddb_partitioning partitioning, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2594 | struct ilk_wm_values *results) |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2595 | { |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2596 | struct intel_crtc *intel_crtc; |
| 2597 | int level, wm_lp; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2598 | |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2599 | results->enable_fbc_wm = merged->fbc_wm_enabled; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2600 | results->partitioning = partitioning; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2601 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2602 | /* LP1+ register values */ |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2603 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 2604 | const struct intel_wm_level *r; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2605 | |
Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 2606 | level = ilk_wm_lp_to_level(wm_lp, merged); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2607 | |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2608 | r = &merged->wm[level]; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2609 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2610 | /* |
| 2611 | * Maintain the watermark values even if the level is |
| 2612 | * disabled. Doing otherwise could cause underruns. |
| 2613 | */ |
| 2614 | results->wm_lp[wm_lp - 1] = |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2615 | (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) | |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2616 | (r->pri_val << WM1_LP_SR_SHIFT) | |
| 2617 | r->cur_val; |
| 2618 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2619 | if (r->enable) |
| 2620 | results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN; |
| 2621 | |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2622 | if (INTEL_INFO(dev)->gen >= 8) |
| 2623 | results->wm_lp[wm_lp - 1] |= |
| 2624 | r->fbc_val << WM1_LP_FBC_SHIFT_BDW; |
| 2625 | else |
| 2626 | results->wm_lp[wm_lp - 1] |= |
| 2627 | r->fbc_val << WM1_LP_FBC_SHIFT; |
| 2628 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2629 | /* |
| 2630 | * Always set WM1S_LP_EN when spr_val != 0, even if the |
| 2631 | * level is disabled. Doing otherwise could cause underruns. |
| 2632 | */ |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2633 | if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) { |
| 2634 | WARN_ON(wm_lp != 1); |
| 2635 | results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val; |
| 2636 | } else |
| 2637 | results->wm_lp_spr[wm_lp - 1] = r->spr_val; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2638 | } |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2639 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2640 | /* LP0 register values */ |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2641 | for_each_intel_crtc(dev, intel_crtc) { |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2642 | enum pipe pipe = intel_crtc->pipe; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2643 | const struct intel_wm_level *r = |
| 2644 | &intel_crtc->wm.active.ilk.wm[0]; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2645 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2646 | if (WARN_ON(!r->enable)) |
| 2647 | continue; |
| 2648 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2649 | results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2650 | |
| 2651 | results->wm_pipe[pipe] = |
| 2652 | (r->pri_val << WM0_PIPE_PLANE_SHIFT) | |
| 2653 | (r->spr_val << WM0_PIPE_SPRITE_SHIFT) | |
| 2654 | r->cur_val; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2655 | } |
| 2656 | } |
| 2657 | |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2658 | /* Find the result with the highest level enabled. Check for enable_fbc_wm in |
| 2659 | * case both are at the same level. Prefer r1 in case they're the same. */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2660 | static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev, |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2661 | struct intel_pipe_wm *r1, |
| 2662 | struct intel_pipe_wm *r2) |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2663 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2664 | int level, max_level = ilk_wm_max_level(to_i915(dev)); |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2665 | int level1 = 0, level2 = 0; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2666 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2667 | for (level = 1; level <= max_level; level++) { |
| 2668 | if (r1->wm[level].enable) |
| 2669 | level1 = level; |
| 2670 | if (r2->wm[level].enable) |
| 2671 | level2 = level; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2672 | } |
| 2673 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2674 | if (level1 == level2) { |
| 2675 | if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled) |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2676 | return r2; |
| 2677 | else |
| 2678 | return r1; |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2679 | } else if (level1 > level2) { |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2680 | return r1; |
| 2681 | } else { |
| 2682 | return r2; |
| 2683 | } |
| 2684 | } |
| 2685 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2686 | /* dirty bits used to track which watermarks need changes */ |
| 2687 | #define WM_DIRTY_PIPE(pipe) (1 << (pipe)) |
| 2688 | #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe))) |
| 2689 | #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp))) |
| 2690 | #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3)) |
| 2691 | #define WM_DIRTY_FBC (1 << 24) |
| 2692 | #define WM_DIRTY_DDB (1 << 25) |
| 2693 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2694 | static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2695 | const struct ilk_wm_values *old, |
| 2696 | const struct ilk_wm_values *new) |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2697 | { |
| 2698 | unsigned int dirty = 0; |
| 2699 | enum pipe pipe; |
| 2700 | int wm_lp; |
| 2701 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2702 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2703 | if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) { |
| 2704 | dirty |= WM_DIRTY_LINETIME(pipe); |
| 2705 | /* Must disable LP1+ watermarks too */ |
| 2706 | dirty |= WM_DIRTY_LP_ALL; |
| 2707 | } |
| 2708 | |
| 2709 | if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) { |
| 2710 | dirty |= WM_DIRTY_PIPE(pipe); |
| 2711 | /* Must disable LP1+ watermarks too */ |
| 2712 | dirty |= WM_DIRTY_LP_ALL; |
| 2713 | } |
| 2714 | } |
| 2715 | |
| 2716 | if (old->enable_fbc_wm != new->enable_fbc_wm) { |
| 2717 | dirty |= WM_DIRTY_FBC; |
| 2718 | /* Must disable LP1+ watermarks too */ |
| 2719 | dirty |= WM_DIRTY_LP_ALL; |
| 2720 | } |
| 2721 | |
| 2722 | if (old->partitioning != new->partitioning) { |
| 2723 | dirty |= WM_DIRTY_DDB; |
| 2724 | /* Must disable LP1+ watermarks too */ |
| 2725 | dirty |= WM_DIRTY_LP_ALL; |
| 2726 | } |
| 2727 | |
| 2728 | /* LP1+ watermarks already deemed dirty, no need to continue */ |
| 2729 | if (dirty & WM_DIRTY_LP_ALL) |
| 2730 | return dirty; |
| 2731 | |
| 2732 | /* Find the lowest numbered LP1+ watermark in need of an update... */ |
| 2733 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { |
| 2734 | if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] || |
| 2735 | old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1]) |
| 2736 | break; |
| 2737 | } |
| 2738 | |
| 2739 | /* ...and mark it and all higher numbered LP1+ watermarks as dirty */ |
| 2740 | for (; wm_lp <= 3; wm_lp++) |
| 2741 | dirty |= WM_DIRTY_LP(wm_lp); |
| 2742 | |
| 2743 | return dirty; |
| 2744 | } |
| 2745 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2746 | static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv, |
| 2747 | unsigned int dirty) |
| 2748 | { |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2749 | struct ilk_wm_values *previous = &dev_priv->wm.hw; |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2750 | bool changed = false; |
| 2751 | |
| 2752 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) { |
| 2753 | previous->wm_lp[2] &= ~WM1_LP_SR_EN; |
| 2754 | I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]); |
| 2755 | changed = true; |
| 2756 | } |
| 2757 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) { |
| 2758 | previous->wm_lp[1] &= ~WM1_LP_SR_EN; |
| 2759 | I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]); |
| 2760 | changed = true; |
| 2761 | } |
| 2762 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) { |
| 2763 | previous->wm_lp[0] &= ~WM1_LP_SR_EN; |
| 2764 | I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]); |
| 2765 | changed = true; |
| 2766 | } |
| 2767 | |
| 2768 | /* |
| 2769 | * Don't touch WM1S_LP_EN here. |
| 2770 | * Doing so could cause underruns. |
| 2771 | */ |
| 2772 | |
| 2773 | return changed; |
| 2774 | } |
| 2775 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2776 | /* |
| 2777 | * The spec says we shouldn't write when we don't need, because every write |
| 2778 | * causes WMs to be re-evaluated, expending some power. |
| 2779 | */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2780 | static void ilk_write_wm_values(struct drm_i915_private *dev_priv, |
| 2781 | struct ilk_wm_values *results) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2782 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 2783 | struct drm_device *dev = &dev_priv->drm; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2784 | struct ilk_wm_values *previous = &dev_priv->wm.hw; |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2785 | unsigned int dirty; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2786 | uint32_t val; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2787 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2788 | dirty = ilk_compute_wm_dirty(dev_priv, previous, results); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2789 | if (!dirty) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2790 | return; |
| 2791 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2792 | _ilk_disable_lp_wm(dev_priv, dirty); |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2793 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2794 | if (dirty & WM_DIRTY_PIPE(PIPE_A)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2795 | I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2796 | if (dirty & WM_DIRTY_PIPE(PIPE_B)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2797 | I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2798 | if (dirty & WM_DIRTY_PIPE(PIPE_C)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2799 | I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]); |
| 2800 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2801 | if (dirty & WM_DIRTY_LINETIME(PIPE_A)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2802 | I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2803 | if (dirty & WM_DIRTY_LINETIME(PIPE_B)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2804 | I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2805 | if (dirty & WM_DIRTY_LINETIME(PIPE_C)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2806 | I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]); |
| 2807 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2808 | if (dirty & WM_DIRTY_DDB) { |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2809 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 2810 | val = I915_READ(WM_MISC); |
| 2811 | if (results->partitioning == INTEL_DDB_PART_1_2) |
| 2812 | val &= ~WM_MISC_DATA_PARTITION_5_6; |
| 2813 | else |
| 2814 | val |= WM_MISC_DATA_PARTITION_5_6; |
| 2815 | I915_WRITE(WM_MISC, val); |
| 2816 | } else { |
| 2817 | val = I915_READ(DISP_ARB_CTL2); |
| 2818 | if (results->partitioning == INTEL_DDB_PART_1_2) |
| 2819 | val &= ~DISP_DATA_PARTITION_5_6; |
| 2820 | else |
| 2821 | val |= DISP_DATA_PARTITION_5_6; |
| 2822 | I915_WRITE(DISP_ARB_CTL2, val); |
| 2823 | } |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2824 | } |
| 2825 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2826 | if (dirty & WM_DIRTY_FBC) { |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2827 | val = I915_READ(DISP_ARB_CTL); |
| 2828 | if (results->enable_fbc_wm) |
| 2829 | val &= ~DISP_FBC_WM_DIS; |
| 2830 | else |
| 2831 | val |= DISP_FBC_WM_DIS; |
| 2832 | I915_WRITE(DISP_ARB_CTL, val); |
| 2833 | } |
| 2834 | |
Imre Deak | 954911e | 2013-12-17 14:46:34 +0200 | [diff] [blame] | 2835 | if (dirty & WM_DIRTY_LP(1) && |
| 2836 | previous->wm_lp_spr[0] != results->wm_lp_spr[0]) |
| 2837 | I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]); |
| 2838 | |
| 2839 | if (INTEL_INFO(dev)->gen >= 7) { |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2840 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1]) |
| 2841 | I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]); |
| 2842 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2]) |
| 2843 | I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]); |
| 2844 | } |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2845 | |
Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2846 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2847 | I915_WRITE(WM1_LP_ILK, results->wm_lp[0]); |
Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2848 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2849 | I915_WRITE(WM2_LP_ILK, results->wm_lp[1]); |
Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2850 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2851 | I915_WRITE(WM3_LP_ILK, results->wm_lp[2]); |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2852 | |
| 2853 | dev_priv->wm.hw = *results; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2854 | } |
| 2855 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2856 | bool ilk_disable_lp_wm(struct drm_device *dev) |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2857 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2858 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2859 | |
| 2860 | return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL); |
| 2861 | } |
| 2862 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2863 | #define SKL_SAGV_BLOCK_TIME 30 /* µs */ |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2864 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2865 | /* |
| 2866 | * Return the index of a plane in the SKL DDB and wm result arrays. Primary |
| 2867 | * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and |
| 2868 | * other universal planes are in indices 1..n. Note that this may leave unused |
| 2869 | * indices between the top "sprite" plane and the cursor. |
| 2870 | */ |
| 2871 | static int |
| 2872 | skl_wm_plane_id(const struct intel_plane *plane) |
| 2873 | { |
| 2874 | switch (plane->base.type) { |
| 2875 | case DRM_PLANE_TYPE_PRIMARY: |
| 2876 | return 0; |
| 2877 | case DRM_PLANE_TYPE_CURSOR: |
| 2878 | return PLANE_CURSOR; |
| 2879 | case DRM_PLANE_TYPE_OVERLAY: |
| 2880 | return plane->plane + 1; |
| 2881 | default: |
| 2882 | MISSING_CASE(plane->base.type); |
| 2883 | return plane->plane; |
| 2884 | } |
| 2885 | } |
| 2886 | |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 2887 | /* |
| 2888 | * FIXME: We still don't have the proper code detect if we need to apply the WA, |
| 2889 | * so assume we'll always need it in order to avoid underruns. |
| 2890 | */ |
| 2891 | static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state) |
| 2892 | { |
| 2893 | struct drm_i915_private *dev_priv = to_i915(state->base.dev); |
| 2894 | |
| 2895 | if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) || |
| 2896 | IS_KABYLAKE(dev_priv)) |
| 2897 | return true; |
| 2898 | |
| 2899 | return false; |
| 2900 | } |
| 2901 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 2902 | static bool |
| 2903 | intel_has_sagv(struct drm_i915_private *dev_priv) |
| 2904 | { |
Paulo Zanoni | 6e3100e | 2016-09-22 18:00:29 -0300 | [diff] [blame] | 2905 | if (IS_KABYLAKE(dev_priv)) |
| 2906 | return true; |
| 2907 | |
| 2908 | if (IS_SKYLAKE(dev_priv) && |
| 2909 | dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED) |
| 2910 | return true; |
| 2911 | |
| 2912 | return false; |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 2913 | } |
| 2914 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2915 | /* |
| 2916 | * SAGV dynamically adjusts the system agent voltage and clock frequencies |
| 2917 | * depending on power and performance requirements. The display engine access |
| 2918 | * to system memory is blocked during the adjustment time. Because of the |
| 2919 | * blocking time, having this enabled can cause full system hangs and/or pipe |
| 2920 | * underruns if we don't meet all of the following requirements: |
| 2921 | * |
| 2922 | * - <= 1 pipe enabled |
| 2923 | * - All planes can enable watermarks for latencies >= SAGV engine block time |
| 2924 | * - We're not using an interlaced display configuration |
| 2925 | */ |
| 2926 | int |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 2927 | intel_enable_sagv(struct drm_i915_private *dev_priv) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2928 | { |
| 2929 | int ret; |
| 2930 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 2931 | if (!intel_has_sagv(dev_priv)) |
| 2932 | return 0; |
| 2933 | |
| 2934 | if (dev_priv->sagv_status == I915_SAGV_ENABLED) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2935 | return 0; |
| 2936 | |
| 2937 | DRM_DEBUG_KMS("Enabling the SAGV\n"); |
| 2938 | mutex_lock(&dev_priv->rps.hw_lock); |
| 2939 | |
| 2940 | ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL, |
| 2941 | GEN9_SAGV_ENABLE); |
| 2942 | |
| 2943 | /* We don't need to wait for the SAGV when enabling */ |
| 2944 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 2945 | |
| 2946 | /* |
| 2947 | * Some skl systems, pre-release machines in particular, |
| 2948 | * don't actually have an SAGV. |
| 2949 | */ |
Paulo Zanoni | 6e3100e | 2016-09-22 18:00:29 -0300 | [diff] [blame] | 2950 | if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) { |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2951 | DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n"); |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 2952 | dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2953 | return 0; |
| 2954 | } else if (ret < 0) { |
| 2955 | DRM_ERROR("Failed to enable the SAGV\n"); |
| 2956 | return ret; |
| 2957 | } |
| 2958 | |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 2959 | dev_priv->sagv_status = I915_SAGV_ENABLED; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2960 | return 0; |
| 2961 | } |
| 2962 | |
| 2963 | static int |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 2964 | intel_do_sagv_disable(struct drm_i915_private *dev_priv) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2965 | { |
| 2966 | int ret; |
| 2967 | uint32_t temp = GEN9_SAGV_DISABLE; |
| 2968 | |
| 2969 | ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL, |
| 2970 | &temp); |
| 2971 | if (ret) |
| 2972 | return ret; |
| 2973 | else |
| 2974 | return temp & GEN9_SAGV_IS_DISABLED; |
| 2975 | } |
| 2976 | |
| 2977 | int |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 2978 | intel_disable_sagv(struct drm_i915_private *dev_priv) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2979 | { |
| 2980 | int ret, result; |
| 2981 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 2982 | if (!intel_has_sagv(dev_priv)) |
| 2983 | return 0; |
| 2984 | |
| 2985 | if (dev_priv->sagv_status == I915_SAGV_DISABLED) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2986 | return 0; |
| 2987 | |
| 2988 | DRM_DEBUG_KMS("Disabling the SAGV\n"); |
| 2989 | mutex_lock(&dev_priv->rps.hw_lock); |
| 2990 | |
| 2991 | /* bspec says to keep retrying for at least 1 ms */ |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 2992 | ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2993 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 2994 | |
| 2995 | if (ret == -ETIMEDOUT) { |
| 2996 | DRM_ERROR("Request to disable SAGV timed out\n"); |
| 2997 | return -ETIMEDOUT; |
| 2998 | } |
| 2999 | |
| 3000 | /* |
| 3001 | * Some skl systems, pre-release machines in particular, |
| 3002 | * don't actually have an SAGV. |
| 3003 | */ |
Paulo Zanoni | 6e3100e | 2016-09-22 18:00:29 -0300 | [diff] [blame] | 3004 | if (IS_SKYLAKE(dev_priv) && result == -ENXIO) { |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3005 | DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n"); |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3006 | dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3007 | return 0; |
| 3008 | } else if (result < 0) { |
| 3009 | DRM_ERROR("Failed to disable the SAGV\n"); |
| 3010 | return result; |
| 3011 | } |
| 3012 | |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3013 | dev_priv->sagv_status = I915_SAGV_DISABLED; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3014 | return 0; |
| 3015 | } |
| 3016 | |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3017 | bool intel_can_enable_sagv(struct drm_atomic_state *state) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3018 | { |
| 3019 | struct drm_device *dev = state->dev; |
| 3020 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 3021 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3022 | struct intel_crtc *crtc; |
| 3023 | struct intel_plane *plane; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3024 | struct intel_crtc_state *cstate; |
| 3025 | struct skl_plane_wm *wm; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3026 | enum pipe pipe; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3027 | int level, latency; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3028 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 3029 | if (!intel_has_sagv(dev_priv)) |
| 3030 | return false; |
| 3031 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3032 | /* |
| 3033 | * SKL workaround: bspec recommends we disable the SAGV when we have |
| 3034 | * more then one pipe enabled |
| 3035 | * |
| 3036 | * If there are no active CRTCs, no additional checks need be performed |
| 3037 | */ |
| 3038 | if (hweight32(intel_state->active_crtcs) == 0) |
| 3039 | return true; |
| 3040 | else if (hweight32(intel_state->active_crtcs) > 1) |
| 3041 | return false; |
| 3042 | |
| 3043 | /* Since we're now guaranteed to only have one active CRTC... */ |
| 3044 | pipe = ffs(intel_state->active_crtcs) - 1; |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 3045 | crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3046 | cstate = to_intel_crtc_state(crtc->base.state); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3047 | |
Paulo Zanoni | c89cadd | 2016-10-10 17:30:59 -0300 | [diff] [blame] | 3048 | if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3049 | return false; |
| 3050 | |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3051 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3052 | wm = &cstate->wm.skl.optimal.planes[skl_wm_plane_id(plane)]; |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3053 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3054 | /* Skip this plane if it's not enabled */ |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3055 | if (!wm->wm[0].plane_en) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3056 | continue; |
| 3057 | |
| 3058 | /* Find the highest enabled wm level for this plane */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3059 | for (level = ilk_wm_max_level(dev_priv); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3060 | !wm->wm[level].plane_en; --level) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3061 | { } |
| 3062 | |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3063 | latency = dev_priv->wm.skl_latency[level]; |
| 3064 | |
| 3065 | if (skl_needs_memory_bw_wa(intel_state) && |
| 3066 | plane->base.state->fb->modifier[0] == |
| 3067 | I915_FORMAT_MOD_X_TILED) |
| 3068 | latency += 15; |
| 3069 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3070 | /* |
| 3071 | * If any of the planes on this pipe don't enable wm levels |
| 3072 | * that incur memory latencies higher then 30µs we can't enable |
| 3073 | * the SAGV |
| 3074 | */ |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3075 | if (latency < SKL_SAGV_BLOCK_TIME) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3076 | return false; |
| 3077 | } |
| 3078 | |
| 3079 | return true; |
| 3080 | } |
| 3081 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3082 | static void |
| 3083 | skl_ddb_get_pipe_allocation_limits(struct drm_device *dev, |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3084 | const struct intel_crtc_state *cstate, |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3085 | struct skl_ddb_entry *alloc, /* out */ |
| 3086 | int *num_active /* out */) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3087 | { |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3088 | struct drm_atomic_state *state = cstate->base.state; |
| 3089 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 3090 | struct drm_i915_private *dev_priv = to_i915(dev); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3091 | struct drm_crtc *for_crtc = cstate->base.crtc; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3092 | unsigned int pipe_size, ddb_size; |
| 3093 | int nth_active_pipe; |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3094 | |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3095 | if (WARN_ON(!state) || !cstate->base.active) { |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3096 | alloc->start = 0; |
| 3097 | alloc->end = 0; |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3098 | *num_active = hweight32(dev_priv->active_crtcs); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3099 | return; |
| 3100 | } |
| 3101 | |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3102 | if (intel_state->active_pipe_changes) |
| 3103 | *num_active = hweight32(intel_state->active_crtcs); |
| 3104 | else |
| 3105 | *num_active = hweight32(dev_priv->active_crtcs); |
| 3106 | |
Deepak M | 6f3fff6 | 2016-09-15 15:01:10 +0530 | [diff] [blame] | 3107 | ddb_size = INTEL_INFO(dev_priv)->ddb_size; |
| 3108 | WARN_ON(ddb_size == 0); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3109 | |
| 3110 | ddb_size -= 4; /* 4 blocks for bypass path allocation */ |
| 3111 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3112 | /* |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3113 | * If the state doesn't change the active CRTC's, then there's |
| 3114 | * no need to recalculate; the existing pipe allocation limits |
| 3115 | * should remain unchanged. Note that we're safe from racing |
| 3116 | * commits since any racing commit that changes the active CRTC |
| 3117 | * list would need to grab _all_ crtc locks, including the one |
| 3118 | * we currently hold. |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3119 | */ |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3120 | if (!intel_state->active_pipe_changes) { |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 3121 | *alloc = to_intel_crtc(for_crtc)->hw_ddb; |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3122 | return; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3123 | } |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3124 | |
| 3125 | nth_active_pipe = hweight32(intel_state->active_crtcs & |
| 3126 | (drm_crtc_mask(for_crtc) - 1)); |
| 3127 | pipe_size = ddb_size / hweight32(intel_state->active_crtcs); |
| 3128 | alloc->start = nth_active_pipe * ddb_size / *num_active; |
| 3129 | alloc->end = alloc->start + pipe_size; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3130 | } |
| 3131 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3132 | static unsigned int skl_cursor_allocation(int num_active) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3133 | { |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3134 | if (num_active == 1) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3135 | return 32; |
| 3136 | |
| 3137 | return 8; |
| 3138 | } |
| 3139 | |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3140 | static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg) |
| 3141 | { |
| 3142 | entry->start = reg & 0x3ff; |
| 3143 | entry->end = (reg >> 16) & 0x3ff; |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 3144 | if (entry->end) |
| 3145 | entry->end += 1; |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3146 | } |
| 3147 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 3148 | void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv, |
| 3149 | struct skl_ddb_allocation *ddb /* out */) |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3150 | { |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3151 | enum pipe pipe; |
| 3152 | int plane; |
| 3153 | u32 val; |
| 3154 | |
Maarten Lankhorst | b10f1b2 | 2015-10-22 13:56:34 +0200 | [diff] [blame] | 3155 | memset(ddb, 0, sizeof(*ddb)); |
| 3156 | |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3157 | for_each_pipe(dev_priv, pipe) { |
Imre Deak | 4d80003 | 2016-02-17 16:31:29 +0200 | [diff] [blame] | 3158 | enum intel_display_power_domain power_domain; |
| 3159 | |
| 3160 | power_domain = POWER_DOMAIN_PIPE(pipe); |
| 3161 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Maarten Lankhorst | b10f1b2 | 2015-10-22 13:56:34 +0200 | [diff] [blame] | 3162 | continue; |
| 3163 | |
Matt Roper | 8b364b4 | 2016-10-26 15:51:28 -0700 | [diff] [blame] | 3164 | for_each_universal_plane(dev_priv, pipe, plane) { |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3165 | val = I915_READ(PLANE_BUF_CFG(pipe, plane)); |
| 3166 | skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane], |
| 3167 | val); |
| 3168 | } |
| 3169 | |
| 3170 | val = I915_READ(CUR_BUF_CFG(pipe)); |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3171 | skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR], |
| 3172 | val); |
Imre Deak | 4d80003 | 2016-02-17 16:31:29 +0200 | [diff] [blame] | 3173 | |
| 3174 | intel_display_power_put(dev_priv, power_domain); |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3175 | } |
| 3176 | } |
| 3177 | |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 3178 | /* |
| 3179 | * Determines the downscale amount of a plane for the purposes of watermark calculations. |
| 3180 | * The bspec defines downscale amount as: |
| 3181 | * |
| 3182 | * """ |
| 3183 | * Horizontal down scale amount = maximum[1, Horizontal source size / |
| 3184 | * Horizontal destination size] |
| 3185 | * Vertical down scale amount = maximum[1, Vertical source size / |
| 3186 | * Vertical destination size] |
| 3187 | * Total down scale amount = Horizontal down scale amount * |
| 3188 | * Vertical down scale amount |
| 3189 | * """ |
| 3190 | * |
| 3191 | * Return value is provided in 16.16 fixed point form to retain fractional part. |
| 3192 | * Caller should take care of dividing & rounding off the value. |
| 3193 | */ |
| 3194 | static uint32_t |
| 3195 | skl_plane_downscale_amount(const struct intel_plane_state *pstate) |
| 3196 | { |
| 3197 | uint32_t downscale_h, downscale_w; |
| 3198 | uint32_t src_w, src_h, dst_w, dst_h; |
| 3199 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3200 | if (WARN_ON(!pstate->base.visible)) |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 3201 | return DRM_PLANE_HELPER_NO_SCALING; |
| 3202 | |
| 3203 | /* n.b., src is 16.16 fixed point, dst is whole integer */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3204 | src_w = drm_rect_width(&pstate->base.src); |
| 3205 | src_h = drm_rect_height(&pstate->base.src); |
| 3206 | dst_w = drm_rect_width(&pstate->base.dst); |
| 3207 | dst_h = drm_rect_height(&pstate->base.dst); |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 3208 | if (drm_rotation_90_or_270(pstate->base.rotation)) |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 3209 | swap(dst_w, dst_h); |
| 3210 | |
| 3211 | downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING); |
| 3212 | downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING); |
| 3213 | |
| 3214 | /* Provide result in 16.16 fixed point */ |
| 3215 | return (uint64_t)downscale_w * downscale_h >> 16; |
| 3216 | } |
| 3217 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3218 | static unsigned int |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3219 | skl_plane_relative_data_rate(const struct intel_crtc_state *cstate, |
| 3220 | const struct drm_plane_state *pstate, |
| 3221 | int y) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3222 | { |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 3223 | struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3224 | struct drm_framebuffer *fb = pstate->fb; |
Kumar, Mahesh | 8d19d7d | 2016-05-19 15:03:01 -0700 | [diff] [blame] | 3225 | uint32_t down_scale_amount, data_rate; |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 3226 | uint32_t width = 0, height = 0; |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3227 | unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888; |
| 3228 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3229 | if (!intel_pstate->base.visible) |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3230 | return 0; |
| 3231 | if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR) |
| 3232 | return 0; |
| 3233 | if (y && format != DRM_FORMAT_NV12) |
| 3234 | return 0; |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 3235 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3236 | width = drm_rect_width(&intel_pstate->base.src) >> 16; |
| 3237 | height = drm_rect_height(&intel_pstate->base.src) >> 16; |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 3238 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 3239 | if (drm_rotation_90_or_270(pstate->rotation)) |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 3240 | swap(width, height); |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3241 | |
| 3242 | /* for planar format */ |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3243 | if (format == DRM_FORMAT_NV12) { |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3244 | if (y) /* y-plane data rate */ |
Kumar, Mahesh | 8d19d7d | 2016-05-19 15:03:01 -0700 | [diff] [blame] | 3245 | data_rate = width * height * |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3246 | drm_format_plane_cpp(format, 0); |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3247 | else /* uv-plane data rate */ |
Kumar, Mahesh | 8d19d7d | 2016-05-19 15:03:01 -0700 | [diff] [blame] | 3248 | data_rate = (width / 2) * (height / 2) * |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3249 | drm_format_plane_cpp(format, 1); |
Kumar, Mahesh | 8d19d7d | 2016-05-19 15:03:01 -0700 | [diff] [blame] | 3250 | } else { |
| 3251 | /* for packed formats */ |
| 3252 | data_rate = width * height * drm_format_plane_cpp(format, 0); |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3253 | } |
| 3254 | |
Kumar, Mahesh | 8d19d7d | 2016-05-19 15:03:01 -0700 | [diff] [blame] | 3255 | down_scale_amount = skl_plane_downscale_amount(intel_pstate); |
| 3256 | |
| 3257 | return (uint64_t)data_rate * down_scale_amount >> 16; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3258 | } |
| 3259 | |
| 3260 | /* |
| 3261 | * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching |
| 3262 | * a 8192x4096@32bpp framebuffer: |
| 3263 | * 3 * 4096 * 8192 * 4 < 2^32 |
| 3264 | */ |
| 3265 | static unsigned int |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 3266 | skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate, |
| 3267 | unsigned *plane_data_rate, |
| 3268 | unsigned *plane_y_data_rate) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3269 | { |
Matt Roper | 9c74d82 | 2016-05-12 07:05:58 -0700 | [diff] [blame] | 3270 | struct drm_crtc_state *cstate = &intel_cstate->base; |
| 3271 | struct drm_atomic_state *state = cstate->state; |
Maarten Lankhorst | c8fe32c | 2016-10-26 15:41:29 +0200 | [diff] [blame] | 3272 | struct drm_plane *plane; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3273 | const struct intel_plane *intel_plane; |
Maarten Lankhorst | c8fe32c | 2016-10-26 15:41:29 +0200 | [diff] [blame] | 3274 | const struct drm_plane_state *pstate; |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3275 | unsigned int rate, total_data_rate = 0; |
Matt Roper | 9c74d82 | 2016-05-12 07:05:58 -0700 | [diff] [blame] | 3276 | int id; |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3277 | |
| 3278 | if (WARN_ON(!state)) |
| 3279 | return 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3280 | |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3281 | /* Calculate and cache data rate for each plane */ |
Maarten Lankhorst | c8fe32c | 2016-10-26 15:41:29 +0200 | [diff] [blame] | 3282 | drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) { |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3283 | id = skl_wm_plane_id(to_intel_plane(plane)); |
| 3284 | intel_plane = to_intel_plane(plane); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3285 | |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3286 | /* packed/uv */ |
| 3287 | rate = skl_plane_relative_data_rate(intel_cstate, |
| 3288 | pstate, 0); |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 3289 | plane_data_rate[id] = rate; |
| 3290 | |
| 3291 | total_data_rate += rate; |
Matt Roper | 9c74d82 | 2016-05-12 07:05:58 -0700 | [diff] [blame] | 3292 | |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3293 | /* y-plane */ |
| 3294 | rate = skl_plane_relative_data_rate(intel_cstate, |
| 3295 | pstate, 1); |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 3296 | plane_y_data_rate[id] = rate; |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3297 | |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 3298 | total_data_rate += rate; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3299 | } |
| 3300 | |
| 3301 | return total_data_rate; |
| 3302 | } |
| 3303 | |
Kumar, Mahesh | cbcfd14 | 2016-05-31 09:58:59 -0700 | [diff] [blame] | 3304 | static uint16_t |
| 3305 | skl_ddb_min_alloc(const struct drm_plane_state *pstate, |
| 3306 | const int y) |
| 3307 | { |
| 3308 | struct drm_framebuffer *fb = pstate->fb; |
| 3309 | struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate); |
| 3310 | uint32_t src_w, src_h; |
| 3311 | uint32_t min_scanlines = 8; |
| 3312 | uint8_t plane_bpp; |
| 3313 | |
| 3314 | if (WARN_ON(!fb)) |
| 3315 | return 0; |
| 3316 | |
| 3317 | /* For packed formats, no y-plane, return 0 */ |
| 3318 | if (y && fb->pixel_format != DRM_FORMAT_NV12) |
| 3319 | return 0; |
| 3320 | |
| 3321 | /* For Non Y-tile return 8-blocks */ |
| 3322 | if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED && |
| 3323 | fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED) |
| 3324 | return 8; |
| 3325 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3326 | src_w = drm_rect_width(&intel_pstate->base.src) >> 16; |
| 3327 | src_h = drm_rect_height(&intel_pstate->base.src) >> 16; |
Kumar, Mahesh | cbcfd14 | 2016-05-31 09:58:59 -0700 | [diff] [blame] | 3328 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 3329 | if (drm_rotation_90_or_270(pstate->rotation)) |
Kumar, Mahesh | cbcfd14 | 2016-05-31 09:58:59 -0700 | [diff] [blame] | 3330 | swap(src_w, src_h); |
| 3331 | |
| 3332 | /* Halve UV plane width and height for NV12 */ |
| 3333 | if (fb->pixel_format == DRM_FORMAT_NV12 && !y) { |
| 3334 | src_w /= 2; |
| 3335 | src_h /= 2; |
| 3336 | } |
| 3337 | |
| 3338 | if (fb->pixel_format == DRM_FORMAT_NV12 && !y) |
| 3339 | plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1); |
| 3340 | else |
| 3341 | plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0); |
| 3342 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 3343 | if (drm_rotation_90_or_270(pstate->rotation)) { |
Kumar, Mahesh | cbcfd14 | 2016-05-31 09:58:59 -0700 | [diff] [blame] | 3344 | switch (plane_bpp) { |
| 3345 | case 1: |
| 3346 | min_scanlines = 32; |
| 3347 | break; |
| 3348 | case 2: |
| 3349 | min_scanlines = 16; |
| 3350 | break; |
| 3351 | case 4: |
| 3352 | min_scanlines = 8; |
| 3353 | break; |
| 3354 | case 8: |
| 3355 | min_scanlines = 4; |
| 3356 | break; |
| 3357 | default: |
| 3358 | WARN(1, "Unsupported pixel depth %u for rotation", |
| 3359 | plane_bpp); |
| 3360 | min_scanlines = 32; |
| 3361 | } |
| 3362 | } |
| 3363 | |
| 3364 | return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3; |
| 3365 | } |
| 3366 | |
Maarten Lankhorst | 49845a7 | 2016-10-26 15:41:34 +0200 | [diff] [blame] | 3367 | static void |
| 3368 | skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active, |
| 3369 | uint16_t *minimum, uint16_t *y_minimum) |
| 3370 | { |
| 3371 | const struct drm_plane_state *pstate; |
| 3372 | struct drm_plane *plane; |
| 3373 | |
| 3374 | drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) { |
| 3375 | struct intel_plane *intel_plane = to_intel_plane(plane); |
| 3376 | int id = skl_wm_plane_id(intel_plane); |
| 3377 | |
| 3378 | if (id == PLANE_CURSOR) |
| 3379 | continue; |
| 3380 | |
| 3381 | if (!pstate->visible) |
| 3382 | continue; |
| 3383 | |
| 3384 | minimum[id] = skl_ddb_min_alloc(pstate, 0); |
| 3385 | y_minimum[id] = skl_ddb_min_alloc(pstate, 1); |
| 3386 | } |
| 3387 | |
| 3388 | minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active); |
| 3389 | } |
| 3390 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3391 | static int |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3392 | skl_allocate_pipe_ddb(struct intel_crtc_state *cstate, |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3393 | struct skl_ddb_allocation *ddb /* out */) |
| 3394 | { |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3395 | struct drm_atomic_state *state = cstate->base.state; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3396 | struct drm_crtc *crtc = cstate->base.crtc; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3397 | struct drm_device *dev = crtc->dev; |
| 3398 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3399 | enum pipe pipe = intel_crtc->pipe; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 3400 | struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb; |
Maarten Lankhorst | 49845a7 | 2016-10-26 15:41:34 +0200 | [diff] [blame] | 3401 | uint16_t alloc_size, start; |
Maarten Lankhorst | fefdd81 | 2016-10-26 15:41:33 +0200 | [diff] [blame] | 3402 | uint16_t minimum[I915_MAX_PLANES] = {}; |
| 3403 | uint16_t y_minimum[I915_MAX_PLANES] = {}; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3404 | unsigned int total_data_rate; |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3405 | int num_active; |
| 3406 | int id, i; |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 3407 | unsigned plane_data_rate[I915_MAX_PLANES] = {}; |
| 3408 | unsigned plane_y_data_rate[I915_MAX_PLANES] = {}; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3409 | |
Paulo Zanoni | 5a920b8 | 2016-10-04 14:37:32 -0300 | [diff] [blame] | 3410 | /* Clear the partitioning for disabled planes. */ |
| 3411 | memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe])); |
| 3412 | memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe])); |
| 3413 | |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3414 | if (WARN_ON(!state)) |
| 3415 | return 0; |
| 3416 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3417 | if (!cstate->base.active) { |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 3418 | alloc->start = alloc->end = 0; |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3419 | return 0; |
| 3420 | } |
| 3421 | |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3422 | skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active); |
Damien Lespiau | 34bb56a | 2014-11-04 17:07:01 +0000 | [diff] [blame] | 3423 | alloc_size = skl_ddb_entry_size(alloc); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3424 | if (alloc_size == 0) { |
| 3425 | memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe])); |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3426 | return 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3427 | } |
| 3428 | |
Maarten Lankhorst | 49845a7 | 2016-10-26 15:41:34 +0200 | [diff] [blame] | 3429 | skl_ddb_calc_min(cstate, num_active, minimum, y_minimum); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3430 | |
Maarten Lankhorst | 49845a7 | 2016-10-26 15:41:34 +0200 | [diff] [blame] | 3431 | /* |
| 3432 | * 1. Allocate the mininum required blocks for each active plane |
| 3433 | * and allocate the cursor, it doesn't require extra allocation |
| 3434 | * proportional to the data rate. |
| 3435 | */ |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3436 | |
Maarten Lankhorst | 49845a7 | 2016-10-26 15:41:34 +0200 | [diff] [blame] | 3437 | for (i = 0; i < I915_MAX_PLANES; i++) { |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3438 | alloc_size -= minimum[i]; |
| 3439 | alloc_size -= y_minimum[i]; |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 3440 | } |
| 3441 | |
Maarten Lankhorst | 49845a7 | 2016-10-26 15:41:34 +0200 | [diff] [blame] | 3442 | ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR]; |
| 3443 | ddb->plane[pipe][PLANE_CURSOR].end = alloc->end; |
| 3444 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3445 | /* |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 3446 | * 2. Distribute the remaining space in proportion to the amount of |
| 3447 | * data each plane needs to fetch from memory. |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3448 | * |
| 3449 | * FIXME: we may not allocate every single block here. |
| 3450 | */ |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 3451 | total_data_rate = skl_get_total_relative_data_rate(cstate, |
| 3452 | plane_data_rate, |
| 3453 | plane_y_data_rate); |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3454 | if (total_data_rate == 0) |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3455 | return 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3456 | |
Damien Lespiau | 34bb56a | 2014-11-04 17:07:01 +0000 | [diff] [blame] | 3457 | start = alloc->start; |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 3458 | for (id = 0; id < I915_MAX_PLANES; id++) { |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3459 | unsigned int data_rate, y_data_rate; |
| 3460 | uint16_t plane_blocks, y_plane_blocks = 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3461 | |
Maarten Lankhorst | 49845a7 | 2016-10-26 15:41:34 +0200 | [diff] [blame] | 3462 | if (id == PLANE_CURSOR) |
| 3463 | continue; |
| 3464 | |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 3465 | data_rate = plane_data_rate[id]; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3466 | |
| 3467 | /* |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3468 | * allocation for (packed formats) or (uv-plane part of planar format): |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3469 | * promote the expression to 64 bits to avoid overflowing, the |
| 3470 | * result is < available as data_rate / total_data_rate < 1 |
| 3471 | */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3472 | plane_blocks = minimum[id]; |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 3473 | plane_blocks += div_u64((uint64_t)alloc_size * data_rate, |
| 3474 | total_data_rate); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3475 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3476 | /* Leave disabled planes at (0,0) */ |
| 3477 | if (data_rate) { |
| 3478 | ddb->plane[pipe][id].start = start; |
| 3479 | ddb->plane[pipe][id].end = start + plane_blocks; |
| 3480 | } |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3481 | |
| 3482 | start += plane_blocks; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3483 | |
| 3484 | /* |
| 3485 | * allocation for y_plane part of planar format: |
| 3486 | */ |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 3487 | y_data_rate = plane_y_data_rate[id]; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3488 | |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3489 | y_plane_blocks = y_minimum[id]; |
| 3490 | y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate, |
| 3491 | total_data_rate); |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3492 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3493 | if (y_data_rate) { |
| 3494 | ddb->y_plane[pipe][id].start = start; |
| 3495 | ddb->y_plane[pipe][id].end = start + y_plane_blocks; |
| 3496 | } |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3497 | |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 3498 | start += y_plane_blocks; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3499 | } |
| 3500 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3501 | return 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3502 | } |
| 3503 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3504 | /* |
| 3505 | * The max latency should be 257 (max the punit can code is 255 and we add 2us |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 3506 | * for the read latency) and cpp should always be <= 8, so that |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3507 | * should allow pixel_rate up to ~2 GHz which seems sufficient since max |
| 3508 | * 2xcdclk is 1350 MHz and the pixel rate should never exceed that. |
| 3509 | */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 3510 | static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3511 | { |
| 3512 | uint32_t wm_intermediate_val, ret; |
| 3513 | |
| 3514 | if (latency == 0) |
| 3515 | return UINT_MAX; |
| 3516 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 3517 | wm_intermediate_val = latency * pixel_rate * cpp / 512; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3518 | ret = DIV_ROUND_UP(wm_intermediate_val, 1000); |
| 3519 | |
| 3520 | return ret; |
| 3521 | } |
| 3522 | |
| 3523 | static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal, |
Paulo Zanoni | 7a1a8ae | 2016-09-22 18:00:32 -0300 | [diff] [blame] | 3524 | uint32_t latency, uint32_t plane_blocks_per_line) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3525 | { |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3526 | uint32_t ret; |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3527 | uint32_t wm_intermediate_val; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3528 | |
| 3529 | if (latency == 0) |
| 3530 | return UINT_MAX; |
| 3531 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3532 | wm_intermediate_val = latency * pixel_rate; |
| 3533 | ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) * |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3534 | plane_blocks_per_line; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3535 | |
| 3536 | return ret; |
| 3537 | } |
| 3538 | |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 3539 | static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate, |
| 3540 | struct intel_plane_state *pstate) |
| 3541 | { |
| 3542 | uint64_t adjusted_pixel_rate; |
| 3543 | uint64_t downscale_amount; |
| 3544 | uint64_t pixel_rate; |
| 3545 | |
| 3546 | /* Shouldn't reach here on disabled planes... */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3547 | if (WARN_ON(!pstate->base.visible)) |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 3548 | return 0; |
| 3549 | |
| 3550 | /* |
| 3551 | * Adjusted plane pixel rate is just the pipe's adjusted pixel rate |
| 3552 | * with additional adjustments for plane-specific scaling. |
| 3553 | */ |
Paulo Zanoni | cfd7e3a | 2016-10-07 17:28:57 -0300 | [diff] [blame] | 3554 | adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate); |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 3555 | downscale_amount = skl_plane_downscale_amount(pstate); |
| 3556 | |
| 3557 | pixel_rate = adjusted_pixel_rate * downscale_amount >> 16; |
| 3558 | WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0)); |
| 3559 | |
| 3560 | return pixel_rate; |
| 3561 | } |
| 3562 | |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3563 | static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv, |
| 3564 | struct intel_crtc_state *cstate, |
| 3565 | struct intel_plane_state *intel_pstate, |
| 3566 | uint16_t ddb_allocation, |
| 3567 | int level, |
| 3568 | uint16_t *out_blocks, /* out */ |
| 3569 | uint8_t *out_lines, /* out */ |
| 3570 | bool *enabled /* out */) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3571 | { |
Matt Roper | 33815fa | 2016-05-12 07:06:05 -0700 | [diff] [blame] | 3572 | struct drm_plane_state *pstate = &intel_pstate->base; |
| 3573 | struct drm_framebuffer *fb = pstate->fb; |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3574 | uint32_t latency = dev_priv->wm.skl_latency[level]; |
| 3575 | uint32_t method1, method2; |
| 3576 | uint32_t plane_bytes_per_line, plane_blocks_per_line; |
| 3577 | uint32_t res_blocks, res_lines; |
| 3578 | uint32_t selected_result; |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 3579 | uint8_t cpp; |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 3580 | uint32_t width = 0, height = 0; |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 3581 | uint32_t plane_pixel_rate; |
Paulo Zanoni | 75676ed | 2016-09-22 18:00:33 -0300 | [diff] [blame] | 3582 | uint32_t y_tile_minimum, y_min_scanlines; |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3583 | struct intel_atomic_state *state = |
| 3584 | to_intel_atomic_state(cstate->base.state); |
| 3585 | bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3586 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3587 | if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) { |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3588 | *enabled = false; |
| 3589 | return 0; |
| 3590 | } |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3591 | |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3592 | if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
| 3593 | latency += 15; |
| 3594 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3595 | width = drm_rect_width(&intel_pstate->base.src) >> 16; |
| 3596 | height = drm_rect_height(&intel_pstate->base.src) >> 16; |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 3597 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 3598 | if (drm_rotation_90_or_270(pstate->rotation)) |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 3599 | swap(width, height); |
| 3600 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 3601 | cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 3602 | plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate); |
| 3603 | |
Dave Airlie | 61d0a04 | 2016-10-25 16:35:20 +1000 | [diff] [blame] | 3604 | if (drm_rotation_90_or_270(pstate->rotation)) { |
Paulo Zanoni | 1186fa8 | 2016-09-22 18:00:31 -0300 | [diff] [blame] | 3605 | int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ? |
| 3606 | drm_format_plane_cpp(fb->pixel_format, 1) : |
| 3607 | drm_format_plane_cpp(fb->pixel_format, 0); |
| 3608 | |
| 3609 | switch (cpp) { |
| 3610 | case 1: |
| 3611 | y_min_scanlines = 16; |
| 3612 | break; |
| 3613 | case 2: |
| 3614 | y_min_scanlines = 8; |
| 3615 | break; |
Paulo Zanoni | 1186fa8 | 2016-09-22 18:00:31 -0300 | [diff] [blame] | 3616 | case 4: |
| 3617 | y_min_scanlines = 4; |
| 3618 | break; |
Paulo Zanoni | 86a462b | 2016-09-22 18:00:35 -0300 | [diff] [blame] | 3619 | default: |
| 3620 | MISSING_CASE(cpp); |
| 3621 | return -EINVAL; |
Paulo Zanoni | 1186fa8 | 2016-09-22 18:00:31 -0300 | [diff] [blame] | 3622 | } |
| 3623 | } else { |
| 3624 | y_min_scanlines = 4; |
| 3625 | } |
| 3626 | |
Paulo Zanoni | 7a1a8ae | 2016-09-22 18:00:32 -0300 | [diff] [blame] | 3627 | plane_bytes_per_line = width * cpp; |
| 3628 | if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED || |
| 3629 | fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) { |
| 3630 | plane_blocks_per_line = |
| 3631 | DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512); |
| 3632 | plane_blocks_per_line /= y_min_scanlines; |
| 3633 | } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) { |
| 3634 | plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512) |
| 3635 | + 1; |
| 3636 | } else { |
| 3637 | plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512); |
| 3638 | } |
| 3639 | |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 3640 | method1 = skl_wm_method1(plane_pixel_rate, cpp, latency); |
| 3641 | method2 = skl_wm_method2(plane_pixel_rate, |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3642 | cstate->base.adjusted_mode.crtc_htotal, |
Paulo Zanoni | 1186fa8 | 2016-09-22 18:00:31 -0300 | [diff] [blame] | 3643 | latency, |
Paulo Zanoni | 7a1a8ae | 2016-09-22 18:00:32 -0300 | [diff] [blame] | 3644 | plane_blocks_per_line); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3645 | |
Paulo Zanoni | 75676ed | 2016-09-22 18:00:33 -0300 | [diff] [blame] | 3646 | y_tile_minimum = plane_blocks_per_line * y_min_scanlines; |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3647 | if (apply_memory_bw_wa) |
| 3648 | y_tile_minimum *= 2; |
Paulo Zanoni | 75676ed | 2016-09-22 18:00:33 -0300 | [diff] [blame] | 3649 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3650 | if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED || |
| 3651 | fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) { |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3652 | selected_result = max(method2, y_tile_minimum); |
| 3653 | } else { |
Paulo Zanoni | f1db3ea | 2016-09-22 18:00:34 -0300 | [diff] [blame] | 3654 | if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) && |
| 3655 | (plane_bytes_per_line / 512 < 1)) |
| 3656 | selected_result = method2; |
| 3657 | else if ((ddb_allocation / plane_blocks_per_line) >= 1) |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3658 | selected_result = min(method1, method2); |
| 3659 | else |
| 3660 | selected_result = method1; |
| 3661 | } |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3662 | |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3663 | res_blocks = selected_result + 1; |
| 3664 | res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line); |
Damien Lespiau | e6d6617 | 2014-11-04 17:06:55 +0000 | [diff] [blame] | 3665 | |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3666 | if (level >= 1 && level <= 7) { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3667 | if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED || |
Paulo Zanoni | 75676ed | 2016-09-22 18:00:33 -0300 | [diff] [blame] | 3668 | fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) { |
| 3669 | res_blocks += y_tile_minimum; |
Paulo Zanoni | 1186fa8 | 2016-09-22 18:00:31 -0300 | [diff] [blame] | 3670 | res_lines += y_min_scanlines; |
Paulo Zanoni | 75676ed | 2016-09-22 18:00:33 -0300 | [diff] [blame] | 3671 | } else { |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3672 | res_blocks++; |
Paulo Zanoni | 75676ed | 2016-09-22 18:00:33 -0300 | [diff] [blame] | 3673 | } |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3674 | } |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3675 | |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3676 | if (res_blocks >= ddb_allocation || res_lines > 31) { |
| 3677 | *enabled = false; |
Matt Roper | 6b6bada | 2016-05-12 07:06:10 -0700 | [diff] [blame] | 3678 | |
| 3679 | /* |
| 3680 | * If there are no valid level 0 watermarks, then we can't |
| 3681 | * support this display configuration. |
| 3682 | */ |
| 3683 | if (level) { |
| 3684 | return 0; |
| 3685 | } else { |
| 3686 | DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n"); |
| 3687 | DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n", |
| 3688 | to_intel_crtc(cstate->base.crtc)->pipe, |
| 3689 | skl_wm_plane_id(to_intel_plane(pstate->plane)), |
| 3690 | res_blocks, ddb_allocation, res_lines); |
| 3691 | |
| 3692 | return -EINVAL; |
| 3693 | } |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3694 | } |
Damien Lespiau | e6d6617 | 2014-11-04 17:06:55 +0000 | [diff] [blame] | 3695 | |
| 3696 | *out_blocks = res_blocks; |
| 3697 | *out_lines = res_lines; |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3698 | *enabled = true; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3699 | |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3700 | return 0; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3701 | } |
| 3702 | |
Matt Roper | f4a9675 | 2016-05-12 07:06:06 -0700 | [diff] [blame] | 3703 | static int |
| 3704 | skl_compute_wm_level(const struct drm_i915_private *dev_priv, |
| 3705 | struct skl_ddb_allocation *ddb, |
| 3706 | struct intel_crtc_state *cstate, |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3707 | struct intel_plane *intel_plane, |
Matt Roper | f4a9675 | 2016-05-12 07:06:06 -0700 | [diff] [blame] | 3708 | int level, |
| 3709 | struct skl_wm_level *result) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3710 | { |
Matt Roper | f4a9675 | 2016-05-12 07:06:06 -0700 | [diff] [blame] | 3711 | struct drm_atomic_state *state = cstate->base.state; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3712 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3713 | struct drm_plane *plane = &intel_plane->base; |
| 3714 | struct intel_plane_state *intel_pstate = NULL; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3715 | uint16_t ddb_blocks; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3716 | enum pipe pipe = intel_crtc->pipe; |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3717 | int ret; |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3718 | int i = skl_wm_plane_id(intel_plane); |
| 3719 | |
| 3720 | if (state) |
| 3721 | intel_pstate = |
| 3722 | intel_atomic_get_existing_plane_state(state, |
| 3723 | intel_plane); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3724 | |
Matt Roper | f4a9675 | 2016-05-12 07:06:06 -0700 | [diff] [blame] | 3725 | /* |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3726 | * Note: If we start supporting multiple pending atomic commits against |
| 3727 | * the same planes/CRTC's in the future, plane->state will no longer be |
| 3728 | * the correct pre-state to use for the calculations here and we'll |
| 3729 | * need to change where we get the 'unchanged' plane data from. |
| 3730 | * |
| 3731 | * For now this is fine because we only allow one queued commit against |
| 3732 | * a CRTC. Even if the plane isn't modified by this transaction and we |
| 3733 | * don't have a plane lock, we still have the CRTC's lock, so we know |
| 3734 | * that no other transactions are racing with us to update it. |
Matt Roper | f4a9675 | 2016-05-12 07:06:06 -0700 | [diff] [blame] | 3735 | */ |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3736 | if (!intel_pstate) |
| 3737 | intel_pstate = to_intel_plane_state(plane->state); |
Matt Roper | f4a9675 | 2016-05-12 07:06:06 -0700 | [diff] [blame] | 3738 | |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3739 | WARN_ON(!intel_pstate->base.fb); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3740 | |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3741 | ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]); |
Matt Roper | f4a9675 | 2016-05-12 07:06:06 -0700 | [diff] [blame] | 3742 | |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3743 | ret = skl_compute_plane_wm(dev_priv, |
| 3744 | cstate, |
| 3745 | intel_pstate, |
| 3746 | ddb_blocks, |
| 3747 | level, |
| 3748 | &result->plane_res_b, |
| 3749 | &result->plane_res_l, |
| 3750 | &result->plane_en); |
| 3751 | if (ret) |
| 3752 | return ret; |
Matt Roper | f4a9675 | 2016-05-12 07:06:06 -0700 | [diff] [blame] | 3753 | |
| 3754 | return 0; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3755 | } |
| 3756 | |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3757 | static uint32_t |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3758 | skl_compute_linetime_wm(struct intel_crtc_state *cstate) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3759 | { |
Paulo Zanoni | 30d1b5f | 2016-10-07 17:28:58 -0300 | [diff] [blame] | 3760 | uint32_t pixel_rate; |
| 3761 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3762 | if (!cstate->base.active) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3763 | return 0; |
| 3764 | |
Paulo Zanoni | 30d1b5f | 2016-10-07 17:28:58 -0300 | [diff] [blame] | 3765 | pixel_rate = ilk_pipe_pixel_rate(cstate); |
| 3766 | |
| 3767 | if (WARN_ON(pixel_rate == 0)) |
Mika Kuoppala | 661abfc | 2015-07-16 19:36:51 +0300 | [diff] [blame] | 3768 | return 0; |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3769 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3770 | return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000, |
Paulo Zanoni | 30d1b5f | 2016-10-07 17:28:58 -0300 | [diff] [blame] | 3771 | pixel_rate); |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3772 | } |
| 3773 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3774 | static void skl_compute_transition_wm(struct intel_crtc_state *cstate, |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3775 | struct skl_wm_level *trans_wm /* out */) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3776 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3777 | if (!cstate->base.active) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3778 | return; |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3779 | |
| 3780 | /* Until we know more, just disable transition WMs */ |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3781 | trans_wm->plane_en = false; |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3782 | } |
| 3783 | |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3784 | static int skl_build_pipe_wm(struct intel_crtc_state *cstate, |
| 3785 | struct skl_ddb_allocation *ddb, |
| 3786 | struct skl_pipe_wm *pipe_wm) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3787 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3788 | struct drm_device *dev = cstate->base.crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3789 | const struct drm_i915_private *dev_priv = to_i915(dev); |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3790 | struct intel_plane *intel_plane; |
| 3791 | struct skl_plane_wm *wm; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3792 | int level, max_level = ilk_wm_max_level(dev_priv); |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3793 | int ret; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3794 | |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 3795 | /* |
| 3796 | * We'll only calculate watermarks for planes that are actually |
| 3797 | * enabled, so make sure all other planes are set as disabled. |
| 3798 | */ |
| 3799 | memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes)); |
| 3800 | |
| 3801 | for_each_intel_plane_mask(&dev_priv->drm, |
| 3802 | intel_plane, |
| 3803 | cstate->base.plane_mask) { |
| 3804 | wm = &pipe_wm->planes[skl_wm_plane_id(intel_plane)]; |
| 3805 | |
| 3806 | for (level = 0; level <= max_level; level++) { |
| 3807 | ret = skl_compute_wm_level(dev_priv, ddb, cstate, |
| 3808 | intel_plane, level, |
| 3809 | &wm->wm[level]); |
| 3810 | if (ret) |
| 3811 | return ret; |
| 3812 | } |
| 3813 | skl_compute_transition_wm(cstate, &wm->trans_wm); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3814 | } |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3815 | pipe_wm->linetime = skl_compute_linetime_wm(cstate); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3816 | |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3817 | return 0; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3818 | } |
| 3819 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3820 | static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, |
| 3821 | i915_reg_t reg, |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 3822 | const struct skl_ddb_entry *entry) |
| 3823 | { |
| 3824 | if (entry->end) |
| 3825 | I915_WRITE(reg, (entry->end - 1) << 16 | entry->start); |
| 3826 | else |
| 3827 | I915_WRITE(reg, 0); |
| 3828 | } |
| 3829 | |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3830 | static void skl_write_wm_level(struct drm_i915_private *dev_priv, |
| 3831 | i915_reg_t reg, |
| 3832 | const struct skl_wm_level *level) |
| 3833 | { |
| 3834 | uint32_t val = 0; |
| 3835 | |
| 3836 | if (level->plane_en) { |
| 3837 | val |= PLANE_WM_EN; |
| 3838 | val |= level->plane_res_b; |
| 3839 | val |= level->plane_res_l << PLANE_WM_LINES_SHIFT; |
| 3840 | } |
| 3841 | |
| 3842 | I915_WRITE(reg, val); |
| 3843 | } |
| 3844 | |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3845 | void skl_write_plane_wm(struct intel_crtc *intel_crtc, |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3846 | const struct skl_plane_wm *wm, |
| 3847 | const struct skl_ddb_allocation *ddb, |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3848 | int plane) |
| 3849 | { |
| 3850 | struct drm_crtc *crtc = &intel_crtc->base; |
| 3851 | struct drm_device *dev = crtc->dev; |
| 3852 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3853 | int level, max_level = ilk_wm_max_level(dev_priv); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3854 | enum pipe pipe = intel_crtc->pipe; |
| 3855 | |
| 3856 | for (level = 0; level <= max_level; level++) { |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3857 | skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane, level), |
| 3858 | &wm->wm[level]); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3859 | } |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3860 | skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane), |
| 3861 | &wm->trans_wm); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 3862 | |
| 3863 | skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane), |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3864 | &ddb->plane[pipe][plane]); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 3865 | skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane), |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3866 | &ddb->y_plane[pipe][plane]); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3867 | } |
| 3868 | |
| 3869 | void skl_write_cursor_wm(struct intel_crtc *intel_crtc, |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3870 | const struct skl_plane_wm *wm, |
| 3871 | const struct skl_ddb_allocation *ddb) |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3872 | { |
| 3873 | struct drm_crtc *crtc = &intel_crtc->base; |
| 3874 | struct drm_device *dev = crtc->dev; |
| 3875 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3876 | int level, max_level = ilk_wm_max_level(dev_priv); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3877 | enum pipe pipe = intel_crtc->pipe; |
| 3878 | |
| 3879 | for (level = 0; level <= max_level; level++) { |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3880 | skl_write_wm_level(dev_priv, CUR_WM(pipe, level), |
| 3881 | &wm->wm[level]); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3882 | } |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3883 | skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 3884 | |
| 3885 | skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3886 | &ddb->plane[pipe][PLANE_CURSOR]); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3887 | } |
| 3888 | |
cpaul@redhat.com | 45ece23 | 2016-10-14 17:31:56 -0400 | [diff] [blame] | 3889 | bool skl_wm_level_equals(const struct skl_wm_level *l1, |
| 3890 | const struct skl_wm_level *l2) |
| 3891 | { |
| 3892 | if (l1->plane_en != l2->plane_en) |
| 3893 | return false; |
| 3894 | |
| 3895 | /* If both planes aren't enabled, the rest shouldn't matter */ |
| 3896 | if (!l1->plane_en) |
| 3897 | return true; |
| 3898 | |
| 3899 | return (l1->plane_res_l == l2->plane_res_l && |
| 3900 | l1->plane_res_b == l2->plane_res_b); |
| 3901 | } |
| 3902 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 3903 | static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a, |
| 3904 | const struct skl_ddb_entry *b) |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3905 | { |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 3906 | return a->start < b->end && b->start < a->end; |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3907 | } |
| 3908 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 3909 | bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state, |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 3910 | struct intel_crtc *intel_crtc) |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3911 | { |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 3912 | struct drm_crtc *other_crtc; |
| 3913 | struct drm_crtc_state *other_cstate; |
| 3914 | struct intel_crtc *other_intel_crtc; |
| 3915 | const struct skl_ddb_entry *ddb = |
| 3916 | &to_intel_crtc_state(intel_crtc->base.state)->wm.skl.ddb; |
| 3917 | int i; |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3918 | |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 3919 | for_each_crtc_in_state(state, other_crtc, other_cstate, i) { |
| 3920 | other_intel_crtc = to_intel_crtc(other_crtc); |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3921 | |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 3922 | if (other_intel_crtc == intel_crtc) |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3923 | continue; |
| 3924 | |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 3925 | if (skl_ddb_entries_overlap(ddb, &other_intel_crtc->hw_ddb)) |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 3926 | return true; |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3927 | } |
| 3928 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 3929 | return false; |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3930 | } |
| 3931 | |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3932 | static int skl_update_pipe_wm(struct drm_crtc_state *cstate, |
Maarten Lankhorst | 03af79e | 2016-10-26 15:41:36 +0200 | [diff] [blame] | 3933 | const struct skl_pipe_wm *old_pipe_wm, |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3934 | struct skl_pipe_wm *pipe_wm, /* out */ |
Maarten Lankhorst | 03af79e | 2016-10-26 15:41:36 +0200 | [diff] [blame] | 3935 | struct skl_ddb_allocation *ddb, /* out */ |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3936 | bool *changed /* out */) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3937 | { |
Matt Roper | f4a9675 | 2016-05-12 07:06:06 -0700 | [diff] [blame] | 3938 | struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate); |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3939 | int ret; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3940 | |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3941 | ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm); |
| 3942 | if (ret) |
| 3943 | return ret; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3944 | |
Maarten Lankhorst | 03af79e | 2016-10-26 15:41:36 +0200 | [diff] [blame] | 3945 | if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm))) |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3946 | *changed = false; |
| 3947 | else |
| 3948 | *changed = true; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3949 | |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 3950 | return 0; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3951 | } |
| 3952 | |
Matt Roper | 9b61302 | 2016-06-27 16:42:44 -0700 | [diff] [blame] | 3953 | static uint32_t |
| 3954 | pipes_modified(struct drm_atomic_state *state) |
| 3955 | { |
| 3956 | struct drm_crtc *crtc; |
| 3957 | struct drm_crtc_state *cstate; |
| 3958 | uint32_t i, ret = 0; |
| 3959 | |
| 3960 | for_each_crtc_in_state(state, crtc, cstate, i) |
| 3961 | ret |= drm_crtc_mask(crtc); |
| 3962 | |
| 3963 | return ret; |
| 3964 | } |
| 3965 | |
Jani Nikula | bb7791b | 2016-10-04 12:29:17 +0300 | [diff] [blame] | 3966 | static int |
Paulo Zanoni | 7f60e20 | 2016-09-29 16:36:48 -0300 | [diff] [blame] | 3967 | skl_ddb_add_affected_planes(struct intel_crtc_state *cstate) |
| 3968 | { |
| 3969 | struct drm_atomic_state *state = cstate->base.state; |
| 3970 | struct drm_device *dev = state->dev; |
| 3971 | struct drm_crtc *crtc = cstate->base.crtc; |
| 3972 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3973 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 3974 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 3975 | struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb; |
| 3976 | struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb; |
| 3977 | struct drm_plane_state *plane_state; |
| 3978 | struct drm_plane *plane; |
| 3979 | enum pipe pipe = intel_crtc->pipe; |
| 3980 | int id; |
| 3981 | |
| 3982 | WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc)); |
| 3983 | |
Maarten Lankhorst | 220b096 | 2016-10-26 15:41:30 +0200 | [diff] [blame] | 3984 | drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) { |
Paulo Zanoni | 7f60e20 | 2016-09-29 16:36:48 -0300 | [diff] [blame] | 3985 | id = skl_wm_plane_id(to_intel_plane(plane)); |
| 3986 | |
| 3987 | if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id], |
| 3988 | &new_ddb->plane[pipe][id]) && |
| 3989 | skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id], |
| 3990 | &new_ddb->y_plane[pipe][id])) |
| 3991 | continue; |
| 3992 | |
| 3993 | plane_state = drm_atomic_get_plane_state(state, plane); |
| 3994 | if (IS_ERR(plane_state)) |
| 3995 | return PTR_ERR(plane_state); |
| 3996 | } |
| 3997 | |
| 3998 | return 0; |
| 3999 | } |
| 4000 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4001 | static int |
| 4002 | skl_compute_ddb(struct drm_atomic_state *state) |
| 4003 | { |
| 4004 | struct drm_device *dev = state->dev; |
| 4005 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4006 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 4007 | struct intel_crtc *intel_crtc; |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4008 | struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb; |
Matt Roper | 9b61302 | 2016-06-27 16:42:44 -0700 | [diff] [blame] | 4009 | uint32_t realloc_pipes = pipes_modified(state); |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4010 | int ret; |
| 4011 | |
| 4012 | /* |
| 4013 | * If this is our first atomic update following hardware readout, |
| 4014 | * we can't trust the DDB that the BIOS programmed for us. Let's |
| 4015 | * pretend that all pipes switched active status so that we'll |
| 4016 | * ensure a full DDB recompute. |
| 4017 | */ |
Matt Roper | 1b54a88 | 2016-06-17 13:42:18 -0700 | [diff] [blame] | 4018 | if (dev_priv->wm.distrust_bios_wm) { |
| 4019 | ret = drm_modeset_lock(&dev->mode_config.connection_mutex, |
| 4020 | state->acquire_ctx); |
| 4021 | if (ret) |
| 4022 | return ret; |
| 4023 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4024 | intel_state->active_pipe_changes = ~0; |
| 4025 | |
Matt Roper | 1b54a88 | 2016-06-17 13:42:18 -0700 | [diff] [blame] | 4026 | /* |
| 4027 | * We usually only initialize intel_state->active_crtcs if we |
| 4028 | * we're doing a modeset; make sure this field is always |
| 4029 | * initialized during the sanitization process that happens |
| 4030 | * on the first commit too. |
| 4031 | */ |
| 4032 | if (!intel_state->modeset) |
| 4033 | intel_state->active_crtcs = dev_priv->active_crtcs; |
| 4034 | } |
| 4035 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4036 | /* |
| 4037 | * If the modeset changes which CRTC's are active, we need to |
| 4038 | * recompute the DDB allocation for *all* active pipes, even |
| 4039 | * those that weren't otherwise being modified in any way by this |
| 4040 | * atomic commit. Due to the shrinking of the per-pipe allocations |
| 4041 | * when new active CRTC's are added, it's possible for a pipe that |
| 4042 | * we were already using and aren't changing at all here to suddenly |
| 4043 | * become invalid if its DDB needs exceeds its new allocation. |
| 4044 | * |
| 4045 | * Note that if we wind up doing a full DDB recompute, we can't let |
| 4046 | * any other display updates race with this transaction, so we need |
| 4047 | * to grab the lock on *all* CRTC's. |
| 4048 | */ |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4049 | if (intel_state->active_pipe_changes) { |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4050 | realloc_pipes = ~0; |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4051 | intel_state->wm_results.dirty_pipes = ~0; |
| 4052 | } |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4053 | |
Paulo Zanoni | 5a920b8 | 2016-10-04 14:37:32 -0300 | [diff] [blame] | 4054 | /* |
| 4055 | * We're not recomputing for the pipes not included in the commit, so |
| 4056 | * make sure we start with the current state. |
| 4057 | */ |
| 4058 | memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb)); |
| 4059 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4060 | for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) { |
| 4061 | struct intel_crtc_state *cstate; |
| 4062 | |
| 4063 | cstate = intel_atomic_get_crtc_state(state, intel_crtc); |
| 4064 | if (IS_ERR(cstate)) |
| 4065 | return PTR_ERR(cstate); |
| 4066 | |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4067 | ret = skl_allocate_pipe_ddb(cstate, ddb); |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4068 | if (ret) |
| 4069 | return ret; |
Lyude | 05a76d3 | 2016-08-17 15:55:57 -0400 | [diff] [blame] | 4070 | |
Paulo Zanoni | 7f60e20 | 2016-09-29 16:36:48 -0300 | [diff] [blame] | 4071 | ret = skl_ddb_add_affected_planes(cstate); |
Lyude | 05a76d3 | 2016-08-17 15:55:57 -0400 | [diff] [blame] | 4072 | if (ret) |
| 4073 | return ret; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4074 | } |
| 4075 | |
| 4076 | return 0; |
| 4077 | } |
| 4078 | |
Matt Roper | 2722efb | 2016-08-17 15:55:55 -0400 | [diff] [blame] | 4079 | static void |
| 4080 | skl_copy_wm_for_pipe(struct skl_wm_values *dst, |
| 4081 | struct skl_wm_values *src, |
| 4082 | enum pipe pipe) |
| 4083 | { |
Matt Roper | 2722efb | 2016-08-17 15:55:55 -0400 | [diff] [blame] | 4084 | memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe], |
| 4085 | sizeof(dst->ddb.y_plane[pipe])); |
| 4086 | memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe], |
| 4087 | sizeof(dst->ddb.plane[pipe])); |
| 4088 | } |
| 4089 | |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4090 | static void |
| 4091 | skl_print_wm_changes(const struct drm_atomic_state *state) |
| 4092 | { |
| 4093 | const struct drm_device *dev = state->dev; |
| 4094 | const struct drm_i915_private *dev_priv = to_i915(dev); |
| 4095 | const struct intel_atomic_state *intel_state = |
| 4096 | to_intel_atomic_state(state); |
| 4097 | const struct drm_crtc *crtc; |
| 4098 | const struct drm_crtc_state *cstate; |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4099 | const struct intel_plane *intel_plane; |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4100 | const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb; |
| 4101 | const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb; |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4102 | int id; |
Maarten Lankhorst | 7570498 | 2016-11-01 12:04:10 +0100 | [diff] [blame] | 4103 | int i; |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4104 | |
| 4105 | for_each_crtc_in_state(state, crtc, cstate, i) { |
Maarten Lankhorst | 7570498 | 2016-11-01 12:04:10 +0100 | [diff] [blame] | 4106 | const struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4107 | enum pipe pipe = intel_crtc->pipe; |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4108 | |
Maarten Lankhorst | 7570498 | 2016-11-01 12:04:10 +0100 | [diff] [blame] | 4109 | for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) { |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4110 | const struct skl_ddb_entry *old, *new; |
| 4111 | |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4112 | id = skl_wm_plane_id(intel_plane); |
| 4113 | old = &old_ddb->plane[pipe][id]; |
| 4114 | new = &new_ddb->plane[pipe][id]; |
| 4115 | |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4116 | if (skl_ddb_entry_equal(old, new)) |
| 4117 | continue; |
| 4118 | |
Maarten Lankhorst | 7570498 | 2016-11-01 12:04:10 +0100 | [diff] [blame] | 4119 | DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n", |
| 4120 | intel_plane->base.base.id, |
| 4121 | intel_plane->base.name, |
| 4122 | old->start, old->end, |
| 4123 | new->start, new->end); |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4124 | } |
| 4125 | } |
| 4126 | } |
| 4127 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4128 | static int |
| 4129 | skl_compute_wm(struct drm_atomic_state *state) |
| 4130 | { |
| 4131 | struct drm_crtc *crtc; |
| 4132 | struct drm_crtc_state *cstate; |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4133 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 4134 | struct skl_wm_values *results = &intel_state->wm_results; |
| 4135 | struct skl_pipe_wm *pipe_wm; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4136 | bool changed = false; |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4137 | int ret, i; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4138 | |
| 4139 | /* |
| 4140 | * If this transaction isn't actually touching any CRTC's, don't |
| 4141 | * bother with watermark calculation. Note that if we pass this |
| 4142 | * test, we're guaranteed to hold at least one CRTC state mutex, |
| 4143 | * which means we can safely use values like dev_priv->active_crtcs |
| 4144 | * since any racing commits that want to update them would need to |
| 4145 | * hold _all_ CRTC state mutexes. |
| 4146 | */ |
| 4147 | for_each_crtc_in_state(state, crtc, cstate, i) |
| 4148 | changed = true; |
| 4149 | if (!changed) |
| 4150 | return 0; |
| 4151 | |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4152 | /* Clear all dirty flags */ |
| 4153 | results->dirty_pipes = 0; |
| 4154 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4155 | ret = skl_compute_ddb(state); |
| 4156 | if (ret) |
| 4157 | return ret; |
| 4158 | |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4159 | /* |
| 4160 | * Calculate WM's for all pipes that are part of this transaction. |
| 4161 | * Note that the DDB allocation above may have added more CRTC's that |
| 4162 | * weren't otherwise being modified (and set bits in dirty_pipes) if |
| 4163 | * pipe allocations had to change. |
| 4164 | * |
| 4165 | * FIXME: Now that we're doing this in the atomic check phase, we |
| 4166 | * should allow skl_update_pipe_wm() to return failure in cases where |
| 4167 | * no suitable watermark values can be found. |
| 4168 | */ |
| 4169 | for_each_crtc_in_state(state, crtc, cstate, i) { |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4170 | struct intel_crtc_state *intel_cstate = |
| 4171 | to_intel_crtc_state(cstate); |
Maarten Lankhorst | 03af79e | 2016-10-26 15:41:36 +0200 | [diff] [blame] | 4172 | const struct skl_pipe_wm *old_pipe_wm = |
| 4173 | &to_intel_crtc_state(crtc->state)->wm.skl.optimal; |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4174 | |
| 4175 | pipe_wm = &intel_cstate->wm.skl.optimal; |
Maarten Lankhorst | 03af79e | 2016-10-26 15:41:36 +0200 | [diff] [blame] | 4176 | ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm, |
| 4177 | &results->ddb, &changed); |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4178 | if (ret) |
| 4179 | return ret; |
| 4180 | |
| 4181 | if (changed) |
| 4182 | results->dirty_pipes |= drm_crtc_mask(crtc); |
| 4183 | |
| 4184 | if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0) |
| 4185 | /* This pipe's WM's did not change */ |
| 4186 | continue; |
| 4187 | |
| 4188 | intel_cstate->update_wm_pre = true; |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4189 | } |
| 4190 | |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 4191 | skl_print_wm_changes(state); |
| 4192 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 4193 | return 0; |
| 4194 | } |
| 4195 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 4196 | static void skl_update_wm(struct intel_crtc *intel_crtc) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4197 | { |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 4198 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4199 | struct drm_i915_private *dev_priv = to_i915(dev); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4200 | struct skl_wm_values *results = &dev_priv->wm.skl_results; |
Matt Roper | 2722efb | 2016-08-17 15:55:55 -0400 | [diff] [blame] | 4201 | struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw; |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 4202 | struct intel_crtc_state *cstate = to_intel_crtc_state(intel_crtc->base.state); |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 4203 | struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 4204 | enum pipe pipe = intel_crtc->pipe; |
Bob Paauwe | adda50b | 2015-07-21 10:42:53 -0700 | [diff] [blame] | 4205 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 4206 | if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4207 | return; |
| 4208 | |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4209 | mutex_lock(&dev_priv->wm.wm_mutex); |
| 4210 | |
Matt Roper | 2722efb | 2016-08-17 15:55:55 -0400 | [diff] [blame] | 4211 | /* |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 4212 | * If this pipe isn't active already, we're going to be enabling it |
| 4213 | * very soon. Since it's safe to update a pipe's ddb allocation while |
| 4214 | * the pipe's shut off, just do so here. Already active pipes will have |
| 4215 | * their watermarks updated once we update their planes. |
Matt Roper | 2722efb | 2016-08-17 15:55:55 -0400 | [diff] [blame] | 4216 | */ |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 4217 | if (intel_crtc->base.state->active_changed) { |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 4218 | int plane; |
| 4219 | |
Matt Roper | 2c4b49a | 2016-10-26 15:51:29 -0700 | [diff] [blame] | 4220 | for_each_universal_plane(dev_priv, pipe, plane) |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 4221 | skl_write_plane_wm(intel_crtc, &pipe_wm->planes[plane], |
| 4222 | &results->ddb, plane); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 4223 | |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 4224 | skl_write_cursor_wm(intel_crtc, &pipe_wm->planes[PLANE_CURSOR], |
| 4225 | &results->ddb); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 4226 | } |
| 4227 | |
| 4228 | skl_copy_wm_for_pipe(hw_vals, results, pipe); |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4229 | |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 4230 | intel_crtc->hw_ddb = cstate->wm.skl.ddb; |
| 4231 | |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 4232 | mutex_unlock(&dev_priv->wm.wm_mutex); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4233 | } |
| 4234 | |
Ville Syrjälä | d890565 | 2016-01-14 14:53:35 +0200 | [diff] [blame] | 4235 | static void ilk_compute_wm_config(struct drm_device *dev, |
| 4236 | struct intel_wm_config *config) |
| 4237 | { |
| 4238 | struct intel_crtc *crtc; |
| 4239 | |
| 4240 | /* Compute the currently _active_ config */ |
| 4241 | for_each_intel_crtc(dev, crtc) { |
| 4242 | const struct intel_pipe_wm *wm = &crtc->wm.active.ilk; |
| 4243 | |
| 4244 | if (!wm->pipe_enabled) |
| 4245 | continue; |
| 4246 | |
| 4247 | config->sprites_enabled |= wm->sprites_enabled; |
| 4248 | config->sprites_scaled |= wm->sprites_scaled; |
| 4249 | config->num_pipes_active++; |
| 4250 | } |
| 4251 | } |
| 4252 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 4253 | static void ilk_program_watermarks(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 4254 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 4255 | struct drm_device *dev = &dev_priv->drm; |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 4256 | struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 4257 | struct ilk_wm_maximums max; |
Ville Syrjälä | d890565 | 2016-01-14 14:53:35 +0200 | [diff] [blame] | 4258 | struct intel_wm_config config = {}; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 4259 | struct ilk_wm_values results = {}; |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 4260 | enum intel_ddb_partitioning partitioning; |
Matt Roper | 261a27d | 2015-10-08 15:28:25 -0700 | [diff] [blame] | 4261 | |
Ville Syrjälä | d890565 | 2016-01-14 14:53:35 +0200 | [diff] [blame] | 4262 | ilk_compute_wm_config(dev, &config); |
| 4263 | |
| 4264 | ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max); |
| 4265 | ilk_wm_merge(dev, &config, &max, &lp_wm_1_2); |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 4266 | |
Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 4267 | /* 5/6 split only in single pipe config on IVB+ */ |
Ville Syrjälä | ec98c8d | 2013-10-11 15:26:26 +0300 | [diff] [blame] | 4268 | if (INTEL_INFO(dev)->gen >= 7 && |
Ville Syrjälä | d890565 | 2016-01-14 14:53:35 +0200 | [diff] [blame] | 4269 | config.num_pipes_active == 1 && config.sprites_enabled) { |
| 4270 | ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max); |
| 4271 | ilk_wm_merge(dev, &config, &max, &lp_wm_5_6); |
Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 4272 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 4273 | best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6); |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 4274 | } else { |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 4275 | best_lp_wm = &lp_wm_1_2; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 4276 | } |
| 4277 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 4278 | partitioning = (best_lp_wm == &lp_wm_1_2) ? |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 4279 | INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 4280 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 4281 | ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results); |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 4282 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 4283 | ilk_write_wm_values(dev_priv, &results); |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 4284 | } |
| 4285 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 4286 | static void ilk_initial_watermarks(struct intel_crtc_state *cstate) |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 4287 | { |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 4288 | struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev); |
| 4289 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 4290 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 4291 | mutex_lock(&dev_priv->wm.wm_mutex); |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 4292 | intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 4293 | ilk_program_watermarks(dev_priv); |
| 4294 | mutex_unlock(&dev_priv->wm.wm_mutex); |
| 4295 | } |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 4296 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 4297 | static void ilk_optimize_watermarks(struct intel_crtc_state *cstate) |
| 4298 | { |
| 4299 | struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev); |
| 4300 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
| 4301 | |
| 4302 | mutex_lock(&dev_priv->wm.wm_mutex); |
| 4303 | if (cstate->wm.need_postvbl_update) { |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 4304 | intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 4305 | ilk_program_watermarks(dev_priv); |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 4306 | } |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 4307 | mutex_unlock(&dev_priv->wm.wm_mutex); |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 4308 | } |
| 4309 | |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 4310 | static inline void skl_wm_level_from_reg_val(uint32_t val, |
| 4311 | struct skl_wm_level *level) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4312 | { |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 4313 | level->plane_en = val & PLANE_WM_EN; |
| 4314 | level->plane_res_b = val & PLANE_WM_BLOCKS_MASK; |
| 4315 | level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) & |
| 4316 | PLANE_WM_LINES_MASK; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4317 | } |
| 4318 | |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 4319 | void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc, |
| 4320 | struct skl_pipe_wm *out) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4321 | { |
| 4322 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4323 | struct drm_i915_private *dev_priv = to_i915(dev); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4324 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 4325 | struct intel_plane *intel_plane; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 4326 | struct skl_plane_wm *wm; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4327 | enum pipe pipe = intel_crtc->pipe; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 4328 | int level, id, max_level; |
| 4329 | uint32_t val; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4330 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4331 | max_level = ilk_wm_max_level(dev_priv); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4332 | |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 4333 | for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) { |
| 4334 | id = skl_wm_plane_id(intel_plane); |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 4335 | wm = &out->planes[id]; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4336 | |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 4337 | for (level = 0; level <= max_level; level++) { |
| 4338 | if (id != PLANE_CURSOR) |
| 4339 | val = I915_READ(PLANE_WM(pipe, id, level)); |
| 4340 | else |
| 4341 | val = I915_READ(CUR_WM(pipe, level)); |
| 4342 | |
| 4343 | skl_wm_level_from_reg_val(val, &wm->wm[level]); |
| 4344 | } |
| 4345 | |
| 4346 | if (id != PLANE_CURSOR) |
| 4347 | val = I915_READ(PLANE_WM_TRANS(pipe, id)); |
| 4348 | else |
| 4349 | val = I915_READ(CUR_WM_TRANS(pipe)); |
| 4350 | |
| 4351 | skl_wm_level_from_reg_val(val, &wm->trans_wm); |
| 4352 | } |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4353 | |
Matt Roper | 3ef0028 | 2015-03-09 10:19:24 -0700 | [diff] [blame] | 4354 | if (!intel_crtc->active) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4355 | return; |
| 4356 | |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 4357 | out->linetime = I915_READ(PIPE_WM_LINETIME(pipe)); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4358 | } |
| 4359 | |
| 4360 | void skl_wm_get_hw_state(struct drm_device *dev) |
| 4361 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4362 | struct drm_i915_private *dev_priv = to_i915(dev); |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 4363 | struct skl_wm_values *hw = &dev_priv->wm.skl_hw; |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 4364 | struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4365 | struct drm_crtc *crtc; |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 4366 | struct intel_crtc *intel_crtc; |
| 4367 | struct intel_crtc_state *cstate; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4368 | |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 4369 | skl_ddb_get_hw_state(dev_priv, ddb); |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 4370 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { |
| 4371 | intel_crtc = to_intel_crtc(crtc); |
| 4372 | cstate = to_intel_crtc_state(crtc->state); |
| 4373 | |
| 4374 | skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal); |
| 4375 | |
Maarten Lankhorst | 03af79e | 2016-10-26 15:41:36 +0200 | [diff] [blame] | 4376 | if (intel_crtc->active) |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 4377 | hw->dirty_pipes |= drm_crtc_mask(crtc); |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 4378 | } |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 4379 | |
Matt Roper | 279e99d | 2016-05-12 07:06:02 -0700 | [diff] [blame] | 4380 | if (dev_priv->active_crtcs) { |
| 4381 | /* Fully recompute DDB on first atomic commit */ |
| 4382 | dev_priv->wm.distrust_bios_wm = true; |
| 4383 | } else { |
| 4384 | /* Easy/common case; just sanitize DDB now if everything off */ |
| 4385 | memset(ddb, 0, sizeof(*ddb)); |
| 4386 | } |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 4387 | } |
| 4388 | |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4389 | static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc) |
| 4390 | { |
| 4391 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4392 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 4393 | struct ilk_wm_values *hw = &dev_priv->wm.hw; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4394 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 4395 | struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state); |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 4396 | struct intel_pipe_wm *active = &cstate->wm.ilk.optimal; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4397 | enum pipe pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4398 | static const i915_reg_t wm0_pipe_reg[] = { |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4399 | [PIPE_A] = WM0_PIPEA_ILK, |
| 4400 | [PIPE_B] = WM0_PIPEB_ILK, |
| 4401 | [PIPE_C] = WM0_PIPEC_IVB, |
| 4402 | }; |
| 4403 | |
| 4404 | hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 4405 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | ce0e071 | 2013-12-05 15:51:36 +0200 | [diff] [blame] | 4406 | hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe)); |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4407 | |
Ville Syrjälä | 1560653 | 2016-05-13 17:55:17 +0300 | [diff] [blame] | 4408 | memset(active, 0, sizeof(*active)); |
| 4409 | |
Matt Roper | 3ef0028 | 2015-03-09 10:19:24 -0700 | [diff] [blame] | 4410 | active->pipe_enabled = intel_crtc->active; |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 4411 | |
| 4412 | if (active->pipe_enabled) { |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4413 | u32 tmp = hw->wm_pipe[pipe]; |
| 4414 | |
| 4415 | /* |
| 4416 | * For active pipes LP0 watermark is marked as |
| 4417 | * enabled, and LP1+ watermaks as disabled since |
| 4418 | * we can't really reverse compute them in case |
| 4419 | * multiple pipes are active. |
| 4420 | */ |
| 4421 | active->wm[0].enable = true; |
| 4422 | active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT; |
| 4423 | active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT; |
| 4424 | active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK; |
| 4425 | active->linetime = hw->wm_linetime[pipe]; |
| 4426 | } else { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4427 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4428 | |
| 4429 | /* |
| 4430 | * For inactive pipes, all watermark levels |
| 4431 | * should be marked as enabled but zeroed, |
| 4432 | * which is what we'd compute them to. |
| 4433 | */ |
| 4434 | for (level = 0; level <= max_level; level++) |
| 4435 | active->wm[level].enable = true; |
| 4436 | } |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 4437 | |
| 4438 | intel_crtc->wm.active.ilk = *active; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4439 | } |
| 4440 | |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 4441 | #define _FW_WM(value, plane) \ |
| 4442 | (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT) |
| 4443 | #define _FW_WM_VLV(value, plane) \ |
| 4444 | (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT) |
| 4445 | |
| 4446 | static void vlv_read_wm_values(struct drm_i915_private *dev_priv, |
| 4447 | struct vlv_wm_values *wm) |
| 4448 | { |
| 4449 | enum pipe pipe; |
| 4450 | uint32_t tmp; |
| 4451 | |
| 4452 | for_each_pipe(dev_priv, pipe) { |
| 4453 | tmp = I915_READ(VLV_DDL(pipe)); |
| 4454 | |
| 4455 | wm->ddl[pipe].primary = |
| 4456 | (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
| 4457 | wm->ddl[pipe].cursor = |
| 4458 | (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
| 4459 | wm->ddl[pipe].sprite[0] = |
| 4460 | (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
| 4461 | wm->ddl[pipe].sprite[1] = |
| 4462 | (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
| 4463 | } |
| 4464 | |
| 4465 | tmp = I915_READ(DSPFW1); |
| 4466 | wm->sr.plane = _FW_WM(tmp, SR); |
| 4467 | wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB); |
| 4468 | wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB); |
| 4469 | wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA); |
| 4470 | |
| 4471 | tmp = I915_READ(DSPFW2); |
| 4472 | wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB); |
| 4473 | wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA); |
| 4474 | wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA); |
| 4475 | |
| 4476 | tmp = I915_READ(DSPFW3); |
| 4477 | wm->sr.cursor = _FW_WM(tmp, CURSOR_SR); |
| 4478 | |
| 4479 | if (IS_CHERRYVIEW(dev_priv)) { |
| 4480 | tmp = I915_READ(DSPFW7_CHV); |
| 4481 | wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED); |
| 4482 | wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC); |
| 4483 | |
| 4484 | tmp = I915_READ(DSPFW8_CHV); |
| 4485 | wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF); |
| 4486 | wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE); |
| 4487 | |
| 4488 | tmp = I915_READ(DSPFW9_CHV); |
| 4489 | wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC); |
| 4490 | wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC); |
| 4491 | |
| 4492 | tmp = I915_READ(DSPHOWM); |
| 4493 | wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9; |
| 4494 | wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8; |
| 4495 | wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8; |
| 4496 | wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8; |
| 4497 | wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8; |
| 4498 | wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8; |
| 4499 | wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8; |
| 4500 | wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8; |
| 4501 | wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8; |
| 4502 | wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8; |
| 4503 | } else { |
| 4504 | tmp = I915_READ(DSPFW7); |
| 4505 | wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED); |
| 4506 | wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC); |
| 4507 | |
| 4508 | tmp = I915_READ(DSPHOWM); |
| 4509 | wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9; |
| 4510 | wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8; |
| 4511 | wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8; |
| 4512 | wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8; |
| 4513 | wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8; |
| 4514 | wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8; |
| 4515 | wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8; |
| 4516 | } |
| 4517 | } |
| 4518 | |
| 4519 | #undef _FW_WM |
| 4520 | #undef _FW_WM_VLV |
| 4521 | |
| 4522 | void vlv_wm_get_hw_state(struct drm_device *dev) |
| 4523 | { |
| 4524 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4525 | struct vlv_wm_values *wm = &dev_priv->wm.vlv; |
| 4526 | struct intel_plane *plane; |
| 4527 | enum pipe pipe; |
| 4528 | u32 val; |
| 4529 | |
| 4530 | vlv_read_wm_values(dev_priv, wm); |
| 4531 | |
| 4532 | for_each_intel_plane(dev, plane) { |
| 4533 | switch (plane->base.type) { |
| 4534 | int sprite; |
| 4535 | case DRM_PLANE_TYPE_CURSOR: |
| 4536 | plane->wm.fifo_size = 63; |
| 4537 | break; |
| 4538 | case DRM_PLANE_TYPE_PRIMARY: |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 4539 | plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, 0); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 4540 | break; |
| 4541 | case DRM_PLANE_TYPE_OVERLAY: |
| 4542 | sprite = plane->plane; |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 4543 | plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, sprite + 1); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 4544 | break; |
| 4545 | } |
| 4546 | } |
| 4547 | |
| 4548 | wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN; |
| 4549 | wm->level = VLV_WM_LEVEL_PM2; |
| 4550 | |
| 4551 | if (IS_CHERRYVIEW(dev_priv)) { |
| 4552 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4553 | |
| 4554 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); |
| 4555 | if (val & DSP_MAXFIFO_PM5_ENABLE) |
| 4556 | wm->level = VLV_WM_LEVEL_PM5; |
| 4557 | |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 4558 | /* |
| 4559 | * If DDR DVFS is disabled in the BIOS, Punit |
| 4560 | * will never ack the request. So if that happens |
| 4561 | * assume we don't have to enable/disable DDR DVFS |
| 4562 | * dynamically. To test that just set the REQ_ACK |
| 4563 | * bit to poke the Punit, but don't change the |
| 4564 | * HIGH/LOW bits so that we don't actually change |
| 4565 | * the current state. |
| 4566 | */ |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 4567 | val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2); |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 4568 | val |= FORCE_DDR_FREQ_REQ_ACK; |
| 4569 | vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val); |
| 4570 | |
| 4571 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) & |
| 4572 | FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) { |
| 4573 | DRM_DEBUG_KMS("Punit not acking DDR DVFS request, " |
| 4574 | "assuming DDR DVFS is disabled\n"); |
| 4575 | dev_priv->wm.max_level = VLV_WM_LEVEL_PM5; |
| 4576 | } else { |
| 4577 | val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2); |
| 4578 | if ((val & FORCE_DDR_HIGH_FREQ) == 0) |
| 4579 | wm->level = VLV_WM_LEVEL_DDR_DVFS; |
| 4580 | } |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 4581 | |
| 4582 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 4583 | } |
| 4584 | |
| 4585 | for_each_pipe(dev_priv, pipe) |
| 4586 | DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n", |
| 4587 | pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor, |
| 4588 | wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]); |
| 4589 | |
| 4590 | DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n", |
| 4591 | wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr); |
| 4592 | } |
| 4593 | |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4594 | void ilk_wm_get_hw_state(struct drm_device *dev) |
| 4595 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4596 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 4597 | struct ilk_wm_values *hw = &dev_priv->wm.hw; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4598 | struct drm_crtc *crtc; |
| 4599 | |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 4600 | for_each_crtc(dev, crtc) |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4601 | ilk_pipe_wm_get_hw_state(crtc); |
| 4602 | |
| 4603 | hw->wm_lp[0] = I915_READ(WM1_LP_ILK); |
| 4604 | hw->wm_lp[1] = I915_READ(WM2_LP_ILK); |
| 4605 | hw->wm_lp[2] = I915_READ(WM3_LP_ILK); |
| 4606 | |
| 4607 | hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK); |
Ville Syrjälä | cfa7698 | 2014-03-07 18:32:08 +0200 | [diff] [blame] | 4608 | if (INTEL_INFO(dev)->gen >= 7) { |
| 4609 | hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB); |
| 4610 | hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB); |
| 4611 | } |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4612 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 4613 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 4614 | hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ? |
| 4615 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 4616 | else if (IS_IVYBRIDGE(dev_priv)) |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 4617 | hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ? |
| 4618 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 4619 | |
| 4620 | hw->enable_fbc_wm = |
| 4621 | !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS); |
| 4622 | } |
| 4623 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 4624 | /** |
| 4625 | * intel_update_watermarks - update FIFO watermark values based on current modes |
| 4626 | * |
| 4627 | * Calculate watermark values for the various WM regs based on current mode |
| 4628 | * and plane configuration. |
| 4629 | * |
| 4630 | * There are several cases to deal with here: |
| 4631 | * - normal (i.e. non-self-refresh) |
| 4632 | * - self-refresh (SR) mode |
| 4633 | * - lines are large relative to FIFO size (buffer can hold up to 2) |
| 4634 | * - lines are small relative to FIFO size (buffer can hold more than 2 |
| 4635 | * lines), so need to account for TLB latency |
| 4636 | * |
| 4637 | * The normal calculation is: |
| 4638 | * watermark = dotclock * bytes per pixel * latency |
| 4639 | * where latency is platform & configuration dependent (we assume pessimal |
| 4640 | * values here). |
| 4641 | * |
| 4642 | * The SR calculation is: |
| 4643 | * watermark = (trunc(latency/line time)+1) * surface width * |
| 4644 | * bytes per pixel |
| 4645 | * where |
| 4646 | * line time = htotal / dotclock |
| 4647 | * surface width = hdisplay for normal plane and 64 for cursor |
| 4648 | * and latency is assumed to be high, as above. |
| 4649 | * |
| 4650 | * The final value programmed to the register should always be rounded up, |
| 4651 | * and include an extra 2 entries to account for clock crossings. |
| 4652 | * |
| 4653 | * We don't use the sprite, so we can ignore that. And on Crestline we have |
| 4654 | * to set the non-SR watermarks to 8. |
| 4655 | */ |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 4656 | void intel_update_watermarks(struct intel_crtc *crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 4657 | { |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 4658 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 4659 | |
| 4660 | if (dev_priv->display.update_wm) |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 4661 | dev_priv->display.update_wm(crtc); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 4662 | } |
| 4663 | |
Jani Nikula | e282891 | 2016-01-18 09:19:47 +0200 | [diff] [blame] | 4664 | /* |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4665 | * Lock protecting IPS related data structures |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4666 | */ |
| 4667 | DEFINE_SPINLOCK(mchdev_lock); |
| 4668 | |
| 4669 | /* Global for IPS driver to get at the current i915 device. Protected by |
| 4670 | * mchdev_lock. */ |
| 4671 | static struct drm_i915_private *i915_mch_dev; |
| 4672 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 4673 | bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4674 | { |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4675 | u16 rgvswctl; |
| 4676 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4677 | assert_spin_locked(&mchdev_lock); |
| 4678 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4679 | rgvswctl = I915_READ16(MEMSWCTL); |
| 4680 | if (rgvswctl & MEMCTL_CMD_STS) { |
| 4681 | DRM_DEBUG("gpu busy, RCS change rejected\n"); |
| 4682 | return false; /* still busy with another command */ |
| 4683 | } |
| 4684 | |
| 4685 | rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) | |
| 4686 | (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM; |
| 4687 | I915_WRITE16(MEMSWCTL, rgvswctl); |
| 4688 | POSTING_READ16(MEMSWCTL); |
| 4689 | |
| 4690 | rgvswctl |= MEMCTL_CMD_STS; |
| 4691 | I915_WRITE16(MEMSWCTL, rgvswctl); |
| 4692 | |
| 4693 | return true; |
| 4694 | } |
| 4695 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 4696 | static void ironlake_enable_drps(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4697 | { |
Tvrtko Ursulin | 84f1b20 | 2016-02-11 10:27:32 +0000 | [diff] [blame] | 4698 | u32 rgvmodectl; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4699 | u8 fmax, fmin, fstart, vstart; |
| 4700 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4701 | spin_lock_irq(&mchdev_lock); |
| 4702 | |
Tvrtko Ursulin | 84f1b20 | 2016-02-11 10:27:32 +0000 | [diff] [blame] | 4703 | rgvmodectl = I915_READ(MEMMODECTL); |
| 4704 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4705 | /* Enable temp reporting */ |
| 4706 | I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN); |
| 4707 | I915_WRITE16(TSC1, I915_READ(TSC1) | TSE); |
| 4708 | |
| 4709 | /* 100ms RC evaluation intervals */ |
| 4710 | I915_WRITE(RCUPEI, 100000); |
| 4711 | I915_WRITE(RCDNEI, 100000); |
| 4712 | |
| 4713 | /* Set max/min thresholds to 90ms and 80ms respectively */ |
| 4714 | I915_WRITE(RCBMAXAVG, 90000); |
| 4715 | I915_WRITE(RCBMINAVG, 80000); |
| 4716 | |
| 4717 | I915_WRITE(MEMIHYST, 1); |
| 4718 | |
| 4719 | /* Set up min, max, and cur for interrupt handling */ |
| 4720 | fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT; |
| 4721 | fmin = (rgvmodectl & MEMMODE_FMIN_MASK); |
| 4722 | fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >> |
| 4723 | MEMMODE_FSTART_SHIFT; |
| 4724 | |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 4725 | vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >> |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4726 | PXVFREQ_PX_SHIFT; |
| 4727 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4728 | dev_priv->ips.fmax = fmax; /* IPS callback will increase this */ |
| 4729 | dev_priv->ips.fstart = fstart; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4730 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4731 | dev_priv->ips.max_delay = fstart; |
| 4732 | dev_priv->ips.min_delay = fmin; |
| 4733 | dev_priv->ips.cur_delay = fstart; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4734 | |
| 4735 | DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", |
| 4736 | fmax, fmin, fstart); |
| 4737 | |
| 4738 | I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN); |
| 4739 | |
| 4740 | /* |
| 4741 | * Interrupts will be enabled in ironlake_irq_postinstall |
| 4742 | */ |
| 4743 | |
| 4744 | I915_WRITE(VIDSTART, vstart); |
| 4745 | POSTING_READ(VIDSTART); |
| 4746 | |
| 4747 | rgvmodectl |= MEMMODE_SWMODE_EN; |
| 4748 | I915_WRITE(MEMMODECTL, rgvmodectl); |
| 4749 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4750 | if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10)) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4751 | DRM_ERROR("stuck trying to change perf mode\n"); |
Daniel Vetter | dd92d8d | 2015-07-20 10:58:21 +0200 | [diff] [blame] | 4752 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4753 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 4754 | ironlake_set_drps(dev_priv, fstart); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4755 | |
Ville Syrjälä | 7d81c3e | 2015-09-18 20:03:20 +0300 | [diff] [blame] | 4756 | dev_priv->ips.last_count1 = I915_READ(DMIEC) + |
| 4757 | I915_READ(DDREC) + I915_READ(CSIEC); |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4758 | dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies); |
Ville Syrjälä | 7d81c3e | 2015-09-18 20:03:20 +0300 | [diff] [blame] | 4759 | dev_priv->ips.last_count2 = I915_READ(GFXEC); |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 4760 | dev_priv->ips.last_time2 = ktime_get_raw_ns(); |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4761 | |
| 4762 | spin_unlock_irq(&mchdev_lock); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4763 | } |
| 4764 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 4765 | static void ironlake_disable_drps(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4766 | { |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4767 | u16 rgvswctl; |
| 4768 | |
| 4769 | spin_lock_irq(&mchdev_lock); |
| 4770 | |
| 4771 | rgvswctl = I915_READ16(MEMSWCTL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4772 | |
| 4773 | /* Ack interrupts, disable EFC interrupt */ |
| 4774 | I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN); |
| 4775 | I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG); |
| 4776 | I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT); |
| 4777 | I915_WRITE(DEIIR, DE_PCU_EVENT); |
| 4778 | I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT); |
| 4779 | |
| 4780 | /* Go back to the starting frequency */ |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 4781 | ironlake_set_drps(dev_priv, dev_priv->ips.fstart); |
Daniel Vetter | dd92d8d | 2015-07-20 10:58:21 +0200 | [diff] [blame] | 4782 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4783 | rgvswctl |= MEMCTL_CMD_STS; |
| 4784 | I915_WRITE(MEMSWCTL, rgvswctl); |
Daniel Vetter | dd92d8d | 2015-07-20 10:58:21 +0200 | [diff] [blame] | 4785 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4786 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4787 | spin_unlock_irq(&mchdev_lock); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4788 | } |
| 4789 | |
Daniel Vetter | acbe947 | 2012-07-26 11:50:05 +0200 | [diff] [blame] | 4790 | /* There's a funny hw issue where the hw returns all 0 when reading from |
| 4791 | * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value |
| 4792 | * ourselves, instead of doing a rmw cycle (which might result in us clearing |
| 4793 | * all limits and the gpu stuck at whatever frequency it is at atm). |
| 4794 | */ |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 4795 | static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4796 | { |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 4797 | u32 limits; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4798 | |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 4799 | /* Only set the down limit when we've reached the lowest level to avoid |
| 4800 | * getting more interrupts, otherwise leave this clear. This prevents a |
| 4801 | * race in the hw when coming out of rc6: There's a tiny window where |
| 4802 | * the hw runs at the minimal clock before selecting the desired |
| 4803 | * frequency, if the down threshold expires in that window we will not |
| 4804 | * receive a down interrupt. */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 4805 | if (IS_GEN9(dev_priv)) { |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 4806 | limits = (dev_priv->rps.max_freq_softlimit) << 23; |
| 4807 | if (val <= dev_priv->rps.min_freq_softlimit) |
| 4808 | limits |= (dev_priv->rps.min_freq_softlimit) << 14; |
| 4809 | } else { |
| 4810 | limits = dev_priv->rps.max_freq_softlimit << 24; |
| 4811 | if (val <= dev_priv->rps.min_freq_softlimit) |
| 4812 | limits |= dev_priv->rps.min_freq_softlimit << 16; |
| 4813 | } |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 4814 | |
| 4815 | return limits; |
| 4816 | } |
| 4817 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4818 | static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val) |
| 4819 | { |
| 4820 | int new_power; |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4821 | u32 threshold_up = 0, threshold_down = 0; /* in % */ |
| 4822 | u32 ei_up = 0, ei_down = 0; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4823 | |
| 4824 | new_power = dev_priv->rps.power; |
| 4825 | switch (dev_priv->rps.power) { |
| 4826 | case LOW_POWER: |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 4827 | if (val > dev_priv->rps.efficient_freq + 1 && |
| 4828 | val > dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4829 | new_power = BETWEEN; |
| 4830 | break; |
| 4831 | |
| 4832 | case BETWEEN: |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 4833 | if (val <= dev_priv->rps.efficient_freq && |
| 4834 | val < dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4835 | new_power = LOW_POWER; |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 4836 | else if (val >= dev_priv->rps.rp0_freq && |
| 4837 | val > dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4838 | new_power = HIGH_POWER; |
| 4839 | break; |
| 4840 | |
| 4841 | case HIGH_POWER: |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 4842 | if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && |
| 4843 | val < dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4844 | new_power = BETWEEN; |
| 4845 | break; |
| 4846 | } |
| 4847 | /* Max/min bins are special */ |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4848 | if (val <= dev_priv->rps.min_freq_softlimit) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4849 | new_power = LOW_POWER; |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4850 | if (val >= dev_priv->rps.max_freq_softlimit) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4851 | new_power = HIGH_POWER; |
| 4852 | if (new_power == dev_priv->rps.power) |
| 4853 | return; |
| 4854 | |
| 4855 | /* Note the units here are not exactly 1us, but 1280ns. */ |
| 4856 | switch (new_power) { |
| 4857 | case LOW_POWER: |
| 4858 | /* Upclock if more than 95% busy over 16ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4859 | ei_up = 16000; |
| 4860 | threshold_up = 95; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4861 | |
| 4862 | /* Downclock if less than 85% busy over 32ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4863 | ei_down = 32000; |
| 4864 | threshold_down = 85; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4865 | break; |
| 4866 | |
| 4867 | case BETWEEN: |
| 4868 | /* Upclock if more than 90% busy over 13ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4869 | ei_up = 13000; |
| 4870 | threshold_up = 90; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4871 | |
| 4872 | /* Downclock if less than 75% busy over 32ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4873 | ei_down = 32000; |
| 4874 | threshold_down = 75; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4875 | break; |
| 4876 | |
| 4877 | case HIGH_POWER: |
| 4878 | /* Upclock if more than 85% busy over 10ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4879 | ei_up = 10000; |
| 4880 | threshold_up = 85; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4881 | |
| 4882 | /* Downclock if less than 60% busy over 32ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4883 | ei_down = 32000; |
| 4884 | threshold_down = 60; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4885 | break; |
| 4886 | } |
| 4887 | |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4888 | I915_WRITE(GEN6_RP_UP_EI, |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 4889 | GT_INTERVAL_FROM_US(dev_priv, ei_up)); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4890 | I915_WRITE(GEN6_RP_UP_THRESHOLD, |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 4891 | GT_INTERVAL_FROM_US(dev_priv, |
| 4892 | ei_up * threshold_up / 100)); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4893 | |
| 4894 | I915_WRITE(GEN6_RP_DOWN_EI, |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 4895 | GT_INTERVAL_FROM_US(dev_priv, ei_down)); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4896 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 4897 | GT_INTERVAL_FROM_US(dev_priv, |
| 4898 | ei_down * threshold_down / 100)); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4899 | |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 4900 | I915_WRITE(GEN6_RP_CONTROL, |
| 4901 | GEN6_RP_MEDIA_TURBO | |
| 4902 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 4903 | GEN6_RP_MEDIA_IS_GFX | |
| 4904 | GEN6_RP_ENABLE | |
| 4905 | GEN6_RP_UP_BUSY_AVG | |
| 4906 | GEN6_RP_DOWN_IDLE_AVG); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4907 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4908 | dev_priv->rps.power = new_power; |
Chris Wilson | 8fb5519 | 2015-04-07 16:20:28 +0100 | [diff] [blame] | 4909 | dev_priv->rps.up_threshold = threshold_up; |
| 4910 | dev_priv->rps.down_threshold = threshold_down; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4911 | dev_priv->rps.last_adj = 0; |
| 4912 | } |
| 4913 | |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4914 | static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val) |
| 4915 | { |
| 4916 | u32 mask = 0; |
| 4917 | |
| 4918 | if (val > dev_priv->rps.min_freq_softlimit) |
Chris Wilson | 6f4b12f8 | 2015-03-18 09:48:23 +0000 | [diff] [blame] | 4919 | mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT; |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4920 | if (val < dev_priv->rps.max_freq_softlimit) |
Chris Wilson | 6f4b12f8 | 2015-03-18 09:48:23 +0000 | [diff] [blame] | 4921 | mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD; |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4922 | |
Chris Wilson | 7b3c29f | 2014-07-10 20:31:19 +0100 | [diff] [blame] | 4923 | mask &= dev_priv->pm_rps_events; |
| 4924 | |
Imre Deak | 59d02a1 | 2014-12-19 19:33:26 +0200 | [diff] [blame] | 4925 | return gen6_sanitize_rps_pm_mask(dev_priv, ~mask); |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4926 | } |
| 4927 | |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 4928 | /* gen6_set_rps is called to update the frequency request, but should also be |
| 4929 | * called when the range (min_delay and max_delay) is modified so that we can |
| 4930 | * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 4931 | static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val) |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 4932 | { |
Sagar Arun Kamble | 23eafea | 2015-08-23 17:52:48 +0530 | [diff] [blame] | 4933 | /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 4934 | if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) |
Sagar Arun Kamble | 23eafea | 2015-08-23 17:52:48 +0530 | [diff] [blame] | 4935 | return; |
| 4936 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 4937 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4938 | WARN_ON(val > dev_priv->rps.max_freq); |
| 4939 | WARN_ON(val < dev_priv->rps.min_freq); |
Daniel Vetter | 004777c | 2012-08-09 15:07:01 +0200 | [diff] [blame] | 4940 | |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 4941 | /* min/max delay may still have been modified so be sure to |
| 4942 | * write the limits value. |
| 4943 | */ |
| 4944 | if (val != dev_priv->rps.cur_freq) { |
| 4945 | gen6_set_rps_thresholds(dev_priv, val); |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 4946 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 4947 | if (IS_GEN9(dev_priv)) |
Akash Goel | 5704195 | 2015-03-06 11:07:17 +0530 | [diff] [blame] | 4948 | I915_WRITE(GEN6_RPNSWREQ, |
| 4949 | GEN9_FREQUENCY(val)); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 4950 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 4951 | I915_WRITE(GEN6_RPNSWREQ, |
| 4952 | HSW_FREQUENCY(val)); |
| 4953 | else |
| 4954 | I915_WRITE(GEN6_RPNSWREQ, |
| 4955 | GEN6_FREQUENCY(val) | |
| 4956 | GEN6_OFFSET(0) | |
| 4957 | GEN6_AGGRESSIVE_TURBO); |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 4958 | } |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 4959 | |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 4960 | /* Make sure we continue to get interrupts |
| 4961 | * until we hit the minimum or maximum frequencies. |
| 4962 | */ |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 4963 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val)); |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4964 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 4965 | |
Ben Widawsky | d5570a7 | 2012-09-07 19:43:41 -0700 | [diff] [blame] | 4966 | POSTING_READ(GEN6_RPNSWREQ); |
| 4967 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4968 | dev_priv->rps.cur_freq = val; |
Mika Kuoppala | 0f94592 | 2015-11-17 18:14:26 +0200 | [diff] [blame] | 4969 | trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val)); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4970 | } |
| 4971 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 4972 | static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val) |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4973 | { |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4974 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4975 | WARN_ON(val > dev_priv->rps.max_freq); |
| 4976 | WARN_ON(val < dev_priv->rps.min_freq); |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4977 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 4978 | if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1), |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4979 | "Odd GPU freq value\n")) |
| 4980 | val &= ~1; |
| 4981 | |
Deepak S | cd25dd5 | 2015-07-10 18:31:40 +0530 | [diff] [blame] | 4982 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); |
| 4983 | |
Chris Wilson | 8fb5519 | 2015-04-07 16:20:28 +0100 | [diff] [blame] | 4984 | if (val != dev_priv->rps.cur_freq) { |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4985 | vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val); |
Chris Wilson | 8fb5519 | 2015-04-07 16:20:28 +0100 | [diff] [blame] | 4986 | if (!IS_CHERRYVIEW(dev_priv)) |
| 4987 | gen6_set_rps_thresholds(dev_priv, val); |
| 4988 | } |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4989 | |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4990 | dev_priv->rps.cur_freq = val; |
| 4991 | trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val)); |
| 4992 | } |
| 4993 | |
Deepak S | a7f6e23 | 2015-05-09 18:04:44 +0530 | [diff] [blame] | 4994 | /* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 4995 | * |
| 4996 | * * If Gfx is Idle, then |
Deepak S | a7f6e23 | 2015-05-09 18:04:44 +0530 | [diff] [blame] | 4997 | * 1. Forcewake Media well. |
| 4998 | * 2. Request idle freq. |
| 4999 | * 3. Release Forcewake of Media well. |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 5000 | */ |
| 5001 | static void vlv_set_rps_idle(struct drm_i915_private *dev_priv) |
| 5002 | { |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 5003 | u32 val = dev_priv->rps.idle_freq; |
Deepak S | 5549d25 | 2014-06-28 11:26:11 +0530 | [diff] [blame] | 5004 | |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 5005 | if (dev_priv->rps.cur_freq <= val) |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 5006 | return; |
| 5007 | |
Deepak S | a7f6e23 | 2015-05-09 18:04:44 +0530 | [diff] [blame] | 5008 | /* Wake up the media well, as that takes a lot less |
| 5009 | * power than the Render well. */ |
| 5010 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5011 | valleyview_set_rps(dev_priv, val); |
Deepak S | a7f6e23 | 2015-05-09 18:04:44 +0530 | [diff] [blame] | 5012 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA); |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 5013 | } |
| 5014 | |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 5015 | void gen6_rps_busy(struct drm_i915_private *dev_priv) |
| 5016 | { |
| 5017 | mutex_lock(&dev_priv->rps.hw_lock); |
| 5018 | if (dev_priv->rps.enabled) { |
| 5019 | if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) |
| 5020 | gen6_rps_reset_ei(dev_priv); |
| 5021 | I915_WRITE(GEN6_PMINTRMSK, |
| 5022 | gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq)); |
Michał Winiarski | 2b83c4c | 2016-06-20 11:58:27 +0200 | [diff] [blame] | 5023 | |
Chris Wilson | c33d247 | 2016-07-04 08:08:36 +0100 | [diff] [blame] | 5024 | gen6_enable_rps_interrupts(dev_priv); |
| 5025 | |
Michał Winiarski | 2b83c4c | 2016-06-20 11:58:27 +0200 | [diff] [blame] | 5026 | /* Ensure we start at the user's desired frequency */ |
| 5027 | intel_set_rps(dev_priv, |
| 5028 | clamp(dev_priv->rps.cur_freq, |
| 5029 | dev_priv->rps.min_freq_softlimit, |
| 5030 | dev_priv->rps.max_freq_softlimit)); |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 5031 | } |
| 5032 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 5033 | } |
| 5034 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5035 | void gen6_rps_idle(struct drm_i915_private *dev_priv) |
| 5036 | { |
Chris Wilson | c33d247 | 2016-07-04 08:08:36 +0100 | [diff] [blame] | 5037 | /* Flush our bottom-half so that it does not race with us |
| 5038 | * setting the idle frequency and so that it is bounded by |
| 5039 | * our rpm wakeref. And then disable the interrupts to stop any |
| 5040 | * futher RPS reclocking whilst we are asleep. |
| 5041 | */ |
| 5042 | gen6_disable_rps_interrupts(dev_priv); |
| 5043 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5044 | mutex_lock(&dev_priv->rps.hw_lock); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 5045 | if (dev_priv->rps.enabled) { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5046 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 5047 | vlv_set_rps_idle(dev_priv); |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 5048 | else |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5049 | gen6_set_rps(dev_priv, dev_priv->rps.idle_freq); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 5050 | dev_priv->rps.last_adj = 0; |
Ville Syrjälä | 12c100b | 2016-05-23 17:42:48 +0300 | [diff] [blame] | 5051 | I915_WRITE(GEN6_PMINTRMSK, |
| 5052 | gen6_sanitize_rps_pm_mask(dev_priv, ~0)); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 5053 | } |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5054 | mutex_unlock(&dev_priv->rps.hw_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 5055 | |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5056 | spin_lock(&dev_priv->rps.client_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 5057 | while (!list_empty(&dev_priv->rps.clients)) |
| 5058 | list_del_init(dev_priv->rps.clients.next); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5059 | spin_unlock(&dev_priv->rps.client_lock); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5060 | } |
| 5061 | |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 5062 | void gen6_rps_boost(struct drm_i915_private *dev_priv, |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 5063 | struct intel_rps_client *rps, |
| 5064 | unsigned long submitted) |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5065 | { |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5066 | /* This is intentionally racy! We peek at the state here, then |
| 5067 | * validate inside the RPS worker. |
| 5068 | */ |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 5069 | if (!(dev_priv->gt.awake && |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5070 | dev_priv->rps.enabled && |
Chris Wilson | 29ecd78d | 2016-07-13 09:10:35 +0100 | [diff] [blame] | 5071 | dev_priv->rps.cur_freq < dev_priv->rps.boost_freq)) |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5072 | return; |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 5073 | |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 5074 | /* Force a RPS boost (and don't count it against the client) if |
| 5075 | * the GPU is severely congested. |
| 5076 | */ |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 5077 | if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES)) |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 5078 | rps = NULL; |
| 5079 | |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5080 | spin_lock(&dev_priv->rps.client_lock); |
| 5081 | if (rps == NULL || list_empty(&rps->link)) { |
| 5082 | spin_lock_irq(&dev_priv->irq_lock); |
| 5083 | if (dev_priv->rps.interrupts_enabled) { |
| 5084 | dev_priv->rps.client_boost = true; |
Chris Wilson | c33d247 | 2016-07-04 08:08:36 +0100 | [diff] [blame] | 5085 | schedule_work(&dev_priv->rps.work); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5086 | } |
| 5087 | spin_unlock_irq(&dev_priv->irq_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 5088 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 5089 | if (rps != NULL) { |
| 5090 | list_add(&rps->link, &dev_priv->rps.clients); |
| 5091 | rps->boosts++; |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 5092 | } else |
| 5093 | dev_priv->rps.boosts++; |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 5094 | } |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5095 | spin_unlock(&dev_priv->rps.client_lock); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5096 | } |
| 5097 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5098 | void intel_set_rps(struct drm_i915_private *dev_priv, u8 val) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5099 | { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5100 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 5101 | valleyview_set_rps(dev_priv, val); |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 5102 | else |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5103 | gen6_set_rps(dev_priv, val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5104 | } |
| 5105 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5106 | static void gen9_disable_rc6(struct drm_i915_private *dev_priv) |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5107 | { |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5108 | I915_WRITE(GEN6_RC_CONTROL, 0); |
Zhe Wang | 38c2352 | 2015-01-20 12:23:04 +0000 | [diff] [blame] | 5109 | I915_WRITE(GEN9_PG_ENABLE, 0); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5110 | } |
| 5111 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5112 | static void gen9_disable_rps(struct drm_i915_private *dev_priv) |
Akash Goel | 2030d68 | 2016-04-23 00:05:45 +0530 | [diff] [blame] | 5113 | { |
Akash Goel | 2030d68 | 2016-04-23 00:05:45 +0530 | [diff] [blame] | 5114 | I915_WRITE(GEN6_RP_CONTROL, 0); |
| 5115 | } |
| 5116 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5117 | static void gen6_disable_rps(struct drm_i915_private *dev_priv) |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 5118 | { |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 5119 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 5120 | I915_WRITE(GEN6_RPNSWREQ, 1 << 31); |
Akash Goel | 2030d68 | 2016-04-23 00:05:45 +0530 | [diff] [blame] | 5121 | I915_WRITE(GEN6_RP_CONTROL, 0); |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 5122 | } |
| 5123 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5124 | static void cherryview_disable_rps(struct drm_i915_private *dev_priv) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5125 | { |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5126 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 5127 | } |
| 5128 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5129 | static void valleyview_disable_rps(struct drm_i915_private *dev_priv) |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 5130 | { |
Deepak S | 98a2e5f | 2014-08-18 10:35:27 -0700 | [diff] [blame] | 5131 | /* we're doing forcewake before Disabling RC6, |
| 5132 | * This what the BIOS expects when going into suspend */ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5133 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Deepak S | 98a2e5f | 2014-08-18 10:35:27 -0700 | [diff] [blame] | 5134 | |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 5135 | I915_WRITE(GEN6_RC_CONTROL, 0); |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 5136 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5137 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 5138 | } |
| 5139 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5140 | static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode) |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 5141 | { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5142 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Imre Deak | 91ca689 | 2014-04-14 20:24:25 +0300 | [diff] [blame] | 5143 | if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1))) |
| 5144 | mode = GEN6_RC_CTL_RC6_ENABLE; |
| 5145 | else |
| 5146 | mode = 0; |
| 5147 | } |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5148 | if (HAS_RC6p(dev_priv)) |
Imre Deak | b99d49c | 2016-06-29 19:13:54 +0300 | [diff] [blame] | 5149 | DRM_DEBUG_DRIVER("Enabling RC6 states: " |
| 5150 | "RC6 %s RC6p %s RC6pp %s\n", |
| 5151 | onoff(mode & GEN6_RC_CTL_RC6_ENABLE), |
| 5152 | onoff(mode & GEN6_RC_CTL_RC6p_ENABLE), |
| 5153 | onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE)); |
Rodrigo Vivi | 58abf1d | 2014-10-07 07:06:50 -0700 | [diff] [blame] | 5154 | |
| 5155 | else |
Imre Deak | b99d49c | 2016-06-29 19:13:54 +0300 | [diff] [blame] | 5156 | DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n", |
| 5157 | onoff(mode & GEN6_RC_CTL_RC6_ENABLE)); |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 5158 | } |
| 5159 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5160 | static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv) |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 5161 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 5162 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 5163 | bool enable_rc6 = true; |
| 5164 | unsigned long rc6_ctx_base; |
Imre Deak | fc61984 | 2016-06-29 19:13:55 +0300 | [diff] [blame] | 5165 | u32 rc_ctl; |
| 5166 | int rc_sw_target; |
| 5167 | |
| 5168 | rc_ctl = I915_READ(GEN6_RC_CONTROL); |
| 5169 | rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >> |
| 5170 | RC_SW_TARGET_STATE_SHIFT; |
| 5171 | DRM_DEBUG_DRIVER("BIOS enabled RC states: " |
| 5172 | "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n", |
| 5173 | onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE), |
| 5174 | onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE), |
| 5175 | rc_sw_target); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 5176 | |
| 5177 | if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) { |
Imre Deak | b99d49c | 2016-06-29 19:13:54 +0300 | [diff] [blame] | 5178 | DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n"); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 5179 | enable_rc6 = false; |
| 5180 | } |
| 5181 | |
| 5182 | /* |
| 5183 | * The exact context size is not known for BXT, so assume a page size |
| 5184 | * for this check. |
| 5185 | */ |
| 5186 | rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 5187 | if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) && |
| 5188 | (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base + |
| 5189 | ggtt->stolen_reserved_size))) { |
Imre Deak | b99d49c | 2016-06-29 19:13:54 +0300 | [diff] [blame] | 5190 | DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n"); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 5191 | enable_rc6 = false; |
| 5192 | } |
| 5193 | |
| 5194 | if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) && |
| 5195 | ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) && |
| 5196 | ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) && |
| 5197 | ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) { |
Imre Deak | b99d49c | 2016-06-29 19:13:54 +0300 | [diff] [blame] | 5198 | DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n"); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 5199 | enable_rc6 = false; |
| 5200 | } |
| 5201 | |
Imre Deak | fc61984 | 2016-06-29 19:13:55 +0300 | [diff] [blame] | 5202 | if (!I915_READ(GEN8_PUSHBUS_CONTROL) || |
| 5203 | !I915_READ(GEN8_PUSHBUS_ENABLE) || |
| 5204 | !I915_READ(GEN8_PUSHBUS_SHIFT)) { |
| 5205 | DRM_DEBUG_DRIVER("Pushbus not setup properly.\n"); |
| 5206 | enable_rc6 = false; |
| 5207 | } |
| 5208 | |
| 5209 | if (!I915_READ(GEN6_GFXPAUSE)) { |
| 5210 | DRM_DEBUG_DRIVER("GFX pause not setup properly.\n"); |
| 5211 | enable_rc6 = false; |
| 5212 | } |
| 5213 | |
| 5214 | if (!I915_READ(GEN8_MISC_CTRL0)) { |
| 5215 | DRM_DEBUG_DRIVER("GPM control not setup properly.\n"); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 5216 | enable_rc6 = false; |
| 5217 | } |
| 5218 | |
| 5219 | return enable_rc6; |
| 5220 | } |
| 5221 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5222 | int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5223 | { |
Daniel Vetter | e7d66d8 | 2015-06-15 23:23:54 +0200 | [diff] [blame] | 5224 | /* No RC6 before Ironlake and code is gone for ilk. */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5225 | if (INTEL_INFO(dev_priv)->gen < 6) |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 5226 | return 0; |
| 5227 | |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 5228 | if (!enable_rc6) |
| 5229 | return 0; |
| 5230 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5231 | if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) { |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 5232 | DRM_INFO("RC6 disabled by BIOS\n"); |
| 5233 | return 0; |
| 5234 | } |
| 5235 | |
Daniel Vetter | 456470e | 2012-08-08 23:35:40 +0200 | [diff] [blame] | 5236 | /* Respect the kernel parameter if it is set */ |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 5237 | if (enable_rc6 >= 0) { |
| 5238 | int mask; |
| 5239 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5240 | if (HAS_RC6p(dev_priv)) |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 5241 | mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE | |
| 5242 | INTEL_RC6pp_ENABLE; |
| 5243 | else |
| 5244 | mask = INTEL_RC6_ENABLE; |
| 5245 | |
| 5246 | if ((enable_rc6 & mask) != enable_rc6) |
Imre Deak | b99d49c | 2016-06-29 19:13:54 +0300 | [diff] [blame] | 5247 | DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d " |
| 5248 | "(requested %d, valid %d)\n", |
| 5249 | enable_rc6 & mask, enable_rc6, mask); |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 5250 | |
| 5251 | return enable_rc6 & mask; |
| 5252 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5253 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5254 | if (IS_IVYBRIDGE(dev_priv)) |
Ben Widawsky | cca84a1 | 2014-01-28 20:25:38 -0800 | [diff] [blame] | 5255 | return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE); |
Ben Widawsky | 8bade1a | 2014-01-28 20:25:39 -0800 | [diff] [blame] | 5256 | |
| 5257 | return INTEL_RC6_ENABLE; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5258 | } |
| 5259 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5260 | static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv) |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 5261 | { |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 5262 | /* All of these values are in units of 50MHz */ |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 5263 | |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 5264 | /* static values from HW: RP0 > RP1 > RPn (min_freq) */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5265 | if (IS_BROXTON(dev_priv)) { |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 5266 | u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP); |
Bob Paauwe | 3504056 | 2015-06-25 14:54:07 -0700 | [diff] [blame] | 5267 | dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff; |
| 5268 | dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff; |
| 5269 | dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff; |
| 5270 | } else { |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 5271 | u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); |
Bob Paauwe | 3504056 | 2015-06-25 14:54:07 -0700 | [diff] [blame] | 5272 | dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff; |
| 5273 | dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff; |
| 5274 | dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff; |
| 5275 | } |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 5276 | /* hw_max = RP0 until we check for overclocking */ |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 5277 | dev_priv->rps.max_freq = dev_priv->rps.rp0_freq; |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 5278 | |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 5279 | dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq; |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5280 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) || |
| 5281 | IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 5282 | u32 ddcc_status = 0; |
| 5283 | |
| 5284 | if (sandybridge_pcode_read(dev_priv, |
| 5285 | HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL, |
| 5286 | &ddcc_status) == 0) |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 5287 | dev_priv->rps.efficient_freq = |
Tom O'Rourke | 46efa4a | 2015-02-10 23:06:46 -0800 | [diff] [blame] | 5288 | clamp_t(u8, |
| 5289 | ((ddcc_status >> 8) & 0xff), |
| 5290 | dev_priv->rps.min_freq, |
| 5291 | dev_priv->rps.max_freq); |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 5292 | } |
| 5293 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5294 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
Akash Goel | c5e0688 | 2015-06-29 14:50:19 +0530 | [diff] [blame] | 5295 | /* Store the frequency values in 16.66 MHZ units, which is |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 5296 | * the natural hardware unit for SKL |
| 5297 | */ |
Akash Goel | c5e0688 | 2015-06-29 14:50:19 +0530 | [diff] [blame] | 5298 | dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER; |
| 5299 | dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER; |
| 5300 | dev_priv->rps.min_freq *= GEN9_FREQ_SCALER; |
| 5301 | dev_priv->rps.max_freq *= GEN9_FREQ_SCALER; |
| 5302 | dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER; |
| 5303 | } |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 5304 | } |
| 5305 | |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 5306 | static void reset_rps(struct drm_i915_private *dev_priv, |
| 5307 | void (*set)(struct drm_i915_private *, u8)) |
| 5308 | { |
| 5309 | u8 freq = dev_priv->rps.cur_freq; |
| 5310 | |
| 5311 | /* force a reset */ |
| 5312 | dev_priv->rps.power = -1; |
| 5313 | dev_priv->rps.cur_freq = -1; |
| 5314 | |
| 5315 | set(dev_priv, freq); |
| 5316 | } |
| 5317 | |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 5318 | /* See the Gen9_GT_PM_Programming_Guide doc for the below */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5319 | static void gen9_enable_rps(struct drm_i915_private *dev_priv) |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5320 | { |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 5321 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 5322 | |
Sagar Arun Kamble | 23eafea | 2015-08-23 17:52:48 +0530 | [diff] [blame] | 5323 | /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5324 | if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) { |
Akash Goel | 2030d68 | 2016-04-23 00:05:45 +0530 | [diff] [blame] | 5325 | /* |
| 5326 | * BIOS could leave the Hw Turbo enabled, so need to explicitly |
| 5327 | * clear out the Control register just to avoid inconsitency |
| 5328 | * with debugfs interface, which will show Turbo as enabled |
| 5329 | * only and that is not expected by the User after adding the |
| 5330 | * WaGsvDisableTurbo. Apart from this there is no problem even |
| 5331 | * if the Turbo is left enabled in the Control register, as the |
| 5332 | * Up/Down interrupts would remain masked. |
| 5333 | */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5334 | gen9_disable_rps(dev_priv); |
Sagar Arun Kamble | 23eafea | 2015-08-23 17:52:48 +0530 | [diff] [blame] | 5335 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
| 5336 | return; |
| 5337 | } |
| 5338 | |
Akash Goel | 0beb059 | 2015-03-06 11:07:20 +0530 | [diff] [blame] | 5339 | /* Program defaults and thresholds for RPS*/ |
| 5340 | I915_WRITE(GEN6_RC_VIDEO_FREQ, |
| 5341 | GEN9_FREQUENCY(dev_priv->rps.rp1_freq)); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 5342 | |
Akash Goel | 0beb059 | 2015-03-06 11:07:20 +0530 | [diff] [blame] | 5343 | /* 1 second timeout*/ |
| 5344 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, |
| 5345 | GT_INTERVAL_FROM_US(dev_priv, 1000000)); |
| 5346 | |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 5347 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 5348 | |
Akash Goel | 0beb059 | 2015-03-06 11:07:20 +0530 | [diff] [blame] | 5349 | /* Leaning on the below call to gen6_set_rps to program/setup the |
| 5350 | * Up/Down EI & threshold registers, as well as the RP_CONTROL, |
| 5351 | * RP_INTERRUPT_LIMITS & RPNSWREQ registers */ |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 5352 | reset_rps(dev_priv, gen6_set_rps); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 5353 | |
| 5354 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
| 5355 | } |
| 5356 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5357 | static void gen9_enable_rc6(struct drm_i915_private *dev_priv) |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 5358 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5359 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5360 | enum intel_engine_id id; |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5361 | uint32_t rc6_mask = 0; |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5362 | |
| 5363 | /* 1a: Software RC state - RC0 */ |
| 5364 | I915_WRITE(GEN6_RC_STATE, 0); |
| 5365 | |
| 5366 | /* 1b: Get forcewake during program sequence. Although the driver |
| 5367 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5368 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5369 | |
| 5370 | /* 2a: Disable RC states. */ |
| 5371 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 5372 | |
| 5373 | /* 2b: Program RC6 thresholds.*/ |
Sagar Arun Kamble | 63a4dec | 2015-09-12 10:17:53 +0530 | [diff] [blame] | 5374 | |
| 5375 | /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5376 | if (IS_SKYLAKE(dev_priv)) |
Sagar Arun Kamble | 63a4dec | 2015-09-12 10:17:53 +0530 | [diff] [blame] | 5377 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16); |
| 5378 | else |
| 5379 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5380 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 5381 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5382 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5383 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
Sagar Arun Kamble | 97c322e | 2015-09-12 10:17:54 +0530 | [diff] [blame] | 5384 | |
Dave Gordon | 1a3d189 | 2016-05-13 15:36:30 +0100 | [diff] [blame] | 5385 | if (HAS_GUC(dev_priv)) |
Sagar Arun Kamble | 97c322e | 2015-09-12 10:17:54 +0530 | [diff] [blame] | 5386 | I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA); |
| 5387 | |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5388 | I915_WRITE(GEN6_RC_SLEEP, 0); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5389 | |
Zhe Wang | 38c2352 | 2015-01-20 12:23:04 +0000 | [diff] [blame] | 5390 | /* 2c: Program Coarse Power Gating Policies. */ |
| 5391 | I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25); |
| 5392 | I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25); |
| 5393 | |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5394 | /* 3a: Enable RC6 */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5395 | if (intel_enable_rc6() & INTEL_RC6_ENABLE) |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5396 | rc6_mask = GEN6_RC_CTL_RC6_ENABLE; |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 5397 | DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE)); |
Jani Nikula | 4ff40a4 | 2016-09-26 15:07:51 +0300 | [diff] [blame] | 5398 | /* WaRsUseTimeoutMode:bxt */ |
Jani Nikula | 9fc736e | 2016-09-16 16:59:46 +0300 | [diff] [blame] | 5399 | if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) { |
Sagar Arun Kamble | 3e7732a | 2015-10-01 20:29:27 +0530 | [diff] [blame] | 5400 | I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */ |
Sagar Arun Kamble | e3429cd | 2015-09-12 10:17:52 +0530 | [diff] [blame] | 5401 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 5402 | GEN7_RC_CTL_TO_MODE | |
| 5403 | rc6_mask); |
Sagar Arun Kamble | 3e7732a | 2015-10-01 20:29:27 +0530 | [diff] [blame] | 5404 | } else { |
| 5405 | I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */ |
Sagar Arun Kamble | e3429cd | 2015-09-12 10:17:52 +0530 | [diff] [blame] | 5406 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 5407 | GEN6_RC_CTL_EI_MODE(1) | |
| 5408 | rc6_mask); |
Sagar Arun Kamble | 3e7732a | 2015-10-01 20:29:27 +0530 | [diff] [blame] | 5409 | } |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5410 | |
Sagar Kamble | cb07bae | 2015-04-12 11:28:14 +0530 | [diff] [blame] | 5411 | /* |
| 5412 | * 3b: Enable Coarse Power Gating only when RC6 is enabled. |
Sagar Arun Kamble | f2d2fe9 | 2015-09-12 10:17:51 +0530 | [diff] [blame] | 5413 | * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6. |
Sagar Kamble | cb07bae | 2015-04-12 11:28:14 +0530 | [diff] [blame] | 5414 | */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5415 | if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv)) |
Sagar Arun Kamble | f2d2fe9 | 2015-09-12 10:17:51 +0530 | [diff] [blame] | 5416 | I915_WRITE(GEN9_PG_ENABLE, 0); |
| 5417 | else |
| 5418 | I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? |
| 5419 | (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0); |
Zhe Wang | 38c2352 | 2015-01-20 12:23:04 +0000 | [diff] [blame] | 5420 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5421 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 5422 | } |
| 5423 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5424 | static void gen8_enable_rps(struct drm_i915_private *dev_priv) |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5425 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5426 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5427 | enum intel_engine_id id; |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 5428 | uint32_t rc6_mask = 0; |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5429 | |
| 5430 | /* 1a: Software RC state - RC0 */ |
| 5431 | I915_WRITE(GEN6_RC_STATE, 0); |
| 5432 | |
| 5433 | /* 1c & 1d: Get forcewake during program sequence. Although the driver |
| 5434 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5435 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5436 | |
| 5437 | /* 2a: Disable RC states. */ |
| 5438 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 5439 | |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5440 | /* 2b: Program RC6 thresholds.*/ |
| 5441 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); |
| 5442 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 5443 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5444 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5445 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5446 | I915_WRITE(GEN6_RC_SLEEP, 0); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5447 | if (IS_BROADWELL(dev_priv)) |
Tom O'Rourke | 0d68b25 | 2014-04-09 11:44:06 -0700 | [diff] [blame] | 5448 | I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */ |
| 5449 | else |
| 5450 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5451 | |
| 5452 | /* 3: Enable RC6 */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5453 | if (intel_enable_rc6() & INTEL_RC6_ENABLE) |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5454 | rc6_mask = GEN6_RC_CTL_RC6_ENABLE; |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5455 | intel_print_rc6_info(dev_priv, rc6_mask); |
| 5456 | if (IS_BROADWELL(dev_priv)) |
Tom O'Rourke | 0d68b25 | 2014-04-09 11:44:06 -0700 | [diff] [blame] | 5457 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 5458 | GEN7_RC_CTL_TO_MODE | |
| 5459 | rc6_mask); |
| 5460 | else |
| 5461 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 5462 | GEN6_RC_CTL_EI_MODE(1) | |
| 5463 | rc6_mask); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5464 | |
| 5465 | /* 4 Program defaults and thresholds for RPS*/ |
Ben Widawsky | f9bdc58 | 2014-03-31 17:16:41 -0700 | [diff] [blame] | 5466 | I915_WRITE(GEN6_RPNSWREQ, |
| 5467 | HSW_FREQUENCY(dev_priv->rps.rp1_freq)); |
| 5468 | I915_WRITE(GEN6_RC_VIDEO_FREQ, |
| 5469 | HSW_FREQUENCY(dev_priv->rps.rp1_freq)); |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 5470 | /* NB: Docs say 1s, and 1000000 - which aren't equivalent */ |
| 5471 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5472 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 5473 | /* Docs recommend 900MHz, and 300 MHz respectively */ |
| 5474 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, |
| 5475 | dev_priv->rps.max_freq_softlimit << 24 | |
| 5476 | dev_priv->rps.min_freq_softlimit << 16); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5477 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 5478 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */ |
| 5479 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/ |
| 5480 | I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */ |
| 5481 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5482 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 5483 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5484 | |
| 5485 | /* 5: Enable RPS */ |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 5486 | I915_WRITE(GEN6_RP_CONTROL, |
| 5487 | GEN6_RP_MEDIA_TURBO | |
| 5488 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 5489 | GEN6_RP_MEDIA_IS_GFX | |
| 5490 | GEN6_RP_ENABLE | |
| 5491 | GEN6_RP_UP_BUSY_AVG | |
| 5492 | GEN6_RP_DOWN_IDLE_AVG); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5493 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 5494 | /* 6: Ring frequency + overclocking (our driver does this later */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5495 | |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 5496 | reset_rps(dev_priv, gen6_set_rps); |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 5497 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5498 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5499 | } |
| 5500 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5501 | static void gen6_enable_rps(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5502 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5503 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5504 | enum intel_engine_id id; |
Chris Wilson | 99ac961 | 2016-07-13 09:10:34 +0100 | [diff] [blame] | 5505 | u32 rc6vids, rc6_mask = 0; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5506 | u32 gtfifodbg; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5507 | int rc6_mode; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 5508 | int ret; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5509 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5510 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 5511 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5512 | /* Here begins a magic sequence of register writes to enable |
| 5513 | * auto-downclocking. |
| 5514 | * |
| 5515 | * Perhaps there might be some value in exposing these to |
| 5516 | * userspace... |
| 5517 | */ |
| 5518 | I915_WRITE(GEN6_RC_STATE, 0); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5519 | |
| 5520 | /* Clear the DBG now so we don't confuse earlier errors */ |
Ville Syrjälä | 297b32e | 2016-04-13 21:09:30 +0300 | [diff] [blame] | 5521 | gtfifodbg = I915_READ(GTFIFODBG); |
| 5522 | if (gtfifodbg) { |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5523 | DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg); |
| 5524 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 5525 | } |
| 5526 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5527 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5528 | |
| 5529 | /* disable the counters and set deterministic thresholds */ |
| 5530 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 5531 | |
| 5532 | I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16); |
| 5533 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30); |
| 5534 | I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30); |
| 5535 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); |
| 5536 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); |
| 5537 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5538 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5539 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5540 | |
| 5541 | I915_WRITE(GEN6_RC_SLEEP, 0); |
| 5542 | I915_WRITE(GEN6_RC1e_THRESHOLD, 1000); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5543 | if (IS_IVYBRIDGE(dev_priv)) |
Stéphane Marchesin | 351aa56 | 2013-08-13 11:55:17 -0700 | [diff] [blame] | 5544 | I915_WRITE(GEN6_RC6_THRESHOLD, 125000); |
| 5545 | else |
| 5546 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); |
Stéphane Marchesin | 0920a48 | 2013-01-29 19:41:59 -0800 | [diff] [blame] | 5547 | I915_WRITE(GEN6_RC6p_THRESHOLD, 150000); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5548 | I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */ |
| 5549 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 5550 | /* Check if we are enabling RC6 */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5551 | rc6_mode = intel_enable_rc6(); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5552 | if (rc6_mode & INTEL_RC6_ENABLE) |
| 5553 | rc6_mask |= GEN6_RC_CTL_RC6_ENABLE; |
| 5554 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 5555 | /* We don't use those on Haswell */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5556 | if (!IS_HASWELL(dev_priv)) { |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 5557 | if (rc6_mode & INTEL_RC6p_ENABLE) |
| 5558 | rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5559 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 5560 | if (rc6_mode & INTEL_RC6pp_ENABLE) |
| 5561 | rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE; |
| 5562 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5563 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5564 | intel_print_rc6_info(dev_priv, rc6_mask); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5565 | |
| 5566 | I915_WRITE(GEN6_RC_CONTROL, |
| 5567 | rc6_mask | |
| 5568 | GEN6_RC_CTL_EI_MODE(1) | |
| 5569 | GEN6_RC_CTL_HW_ENABLE); |
| 5570 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 5571 | /* Power down if completely idle for over 50ms */ |
| 5572 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5573 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5574 | |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 5575 | reset_rps(dev_priv, gen6_set_rps); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5576 | |
Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 5577 | rc6vids = 0; |
| 5578 | ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5579 | if (IS_GEN6(dev_priv) && ret) { |
Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 5580 | DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n"); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5581 | } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) { |
Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 5582 | DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n", |
| 5583 | GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450); |
| 5584 | rc6vids &= 0xffff00; |
| 5585 | rc6vids |= GEN6_ENCODE_RC6_VID(450); |
| 5586 | ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids); |
| 5587 | if (ret) |
| 5588 | DRM_ERROR("Couldn't fix incorrect rc6 voltage\n"); |
| 5589 | } |
| 5590 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5591 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5592 | } |
| 5593 | |
Chris Wilson | fb7404e | 2016-07-13 09:10:38 +0100 | [diff] [blame] | 5594 | static void gen6_update_ring_freq(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5595 | { |
| 5596 | int min_freq = 15; |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 5597 | unsigned int gpu_freq; |
| 5598 | unsigned int max_ia_freq, min_ring_freq; |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 5599 | unsigned int max_gpu_freq, min_gpu_freq; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5600 | int scaling_factor = 180; |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 5601 | struct cpufreq_policy *policy; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5602 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5603 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 5604 | |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 5605 | policy = cpufreq_cpu_get(0); |
| 5606 | if (policy) { |
| 5607 | max_ia_freq = policy->cpuinfo.max_freq; |
| 5608 | cpufreq_cpu_put(policy); |
| 5609 | } else { |
| 5610 | /* |
| 5611 | * Default to measured freq if none found, PCU will ensure we |
| 5612 | * don't go over |
| 5613 | */ |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5614 | max_ia_freq = tsc_khz; |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 5615 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5616 | |
| 5617 | /* Convert from kHz to MHz */ |
| 5618 | max_ia_freq /= 1000; |
| 5619 | |
Ben Widawsky | 153b4b95 | 2013-10-22 22:05:09 -0700 | [diff] [blame] | 5620 | min_ring_freq = I915_READ(DCLK) & 0xf; |
Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 5621 | /* convert DDR frequency from units of 266.6MHz to bandwidth */ |
| 5622 | min_ring_freq = mult_frac(min_ring_freq, 8, 3); |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 5623 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5624 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 5625 | /* Convert GT frequency to 50 HZ units */ |
| 5626 | min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER; |
| 5627 | max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER; |
| 5628 | } else { |
| 5629 | min_gpu_freq = dev_priv->rps.min_freq; |
| 5630 | max_gpu_freq = dev_priv->rps.max_freq; |
| 5631 | } |
| 5632 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5633 | /* |
| 5634 | * For each potential GPU frequency, load a ring frequency we'd like |
| 5635 | * to use for memory access. We do this by specifying the IA frequency |
| 5636 | * the PCU should use as a reference to determine the ring frequency. |
| 5637 | */ |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 5638 | for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) { |
| 5639 | int diff = max_gpu_freq - gpu_freq; |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 5640 | unsigned int ia_freq = 0, ring_freq = 0; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5641 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5642 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 5643 | /* |
| 5644 | * ring_freq = 2 * GT. ring_freq is in 100MHz units |
| 5645 | * No floor required for ring frequency on SKL. |
| 5646 | */ |
| 5647 | ring_freq = gpu_freq; |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5648 | } else if (INTEL_INFO(dev_priv)->gen >= 8) { |
Ben Widawsky | 46c764d | 2013-11-02 21:07:49 -0700 | [diff] [blame] | 5649 | /* max(2 * GT, DDR). NB: GT is 50MHz units */ |
| 5650 | ring_freq = max(min_ring_freq, gpu_freq); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5651 | } else if (IS_HASWELL(dev_priv)) { |
Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 5652 | ring_freq = mult_frac(gpu_freq, 5, 4); |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 5653 | ring_freq = max(min_ring_freq, ring_freq); |
| 5654 | /* leave ia_freq as the default, chosen by cpufreq */ |
| 5655 | } else { |
| 5656 | /* On older processors, there is no separate ring |
| 5657 | * clock domain, so in order to boost the bandwidth |
| 5658 | * of the ring, we need to upclock the CPU (ia_freq). |
| 5659 | * |
| 5660 | * For GPU frequencies less than 750MHz, |
| 5661 | * just use the lowest ring freq. |
| 5662 | */ |
| 5663 | if (gpu_freq < min_freq) |
| 5664 | ia_freq = 800; |
| 5665 | else |
| 5666 | ia_freq = max_ia_freq - ((diff * scaling_factor) / 2); |
| 5667 | ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100); |
| 5668 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5669 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 5670 | sandybridge_pcode_write(dev_priv, |
| 5671 | GEN6_PCODE_WRITE_MIN_FREQ_TABLE, |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 5672 | ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT | |
| 5673 | ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT | |
| 5674 | gpu_freq); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5675 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5676 | } |
| 5677 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 5678 | static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv) |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5679 | { |
| 5680 | u32 val, rp0; |
| 5681 | |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 5682 | val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5683 | |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 5684 | switch (INTEL_INFO(dev_priv)->sseu.eu_total) { |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 5685 | case 8: |
| 5686 | /* (2 * 4) config */ |
| 5687 | rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT); |
| 5688 | break; |
| 5689 | case 12: |
| 5690 | /* (2 * 6) config */ |
| 5691 | rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT); |
| 5692 | break; |
| 5693 | case 16: |
| 5694 | /* (2 * 8) config */ |
| 5695 | default: |
| 5696 | /* Setting (2 * 8) Min RP0 for any other combination */ |
| 5697 | rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT); |
| 5698 | break; |
Deepak S | 095acd5 | 2015-01-17 11:05:59 +0530 | [diff] [blame] | 5699 | } |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 5700 | |
| 5701 | rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK); |
| 5702 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5703 | return rp0; |
| 5704 | } |
| 5705 | |
| 5706 | static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv) |
| 5707 | { |
| 5708 | u32 val, rpe; |
| 5709 | |
| 5710 | val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG); |
| 5711 | rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK; |
| 5712 | |
| 5713 | return rpe; |
| 5714 | } |
| 5715 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 5716 | static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv) |
| 5717 | { |
| 5718 | u32 val, rp1; |
| 5719 | |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 5720 | val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE); |
| 5721 | rp1 = (val & FB_GFX_FREQ_FUSE_MASK); |
| 5722 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 5723 | return rp1; |
| 5724 | } |
| 5725 | |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 5726 | static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv) |
| 5727 | { |
| 5728 | u32 val, rp1; |
| 5729 | |
| 5730 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); |
| 5731 | |
| 5732 | rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT; |
| 5733 | |
| 5734 | return rp1; |
| 5735 | } |
| 5736 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 5737 | static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5738 | { |
| 5739 | u32 val, rp0; |
| 5740 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 5741 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5742 | |
| 5743 | rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT; |
| 5744 | /* Clamp to max */ |
| 5745 | rp0 = min_t(u32, rp0, 0xea); |
| 5746 | |
| 5747 | return rp0; |
| 5748 | } |
| 5749 | |
| 5750 | static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv) |
| 5751 | { |
| 5752 | u32 val, rpe; |
| 5753 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 5754 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5755 | rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT; |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 5756 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5757 | rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5; |
| 5758 | |
| 5759 | return rpe; |
| 5760 | } |
| 5761 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 5762 | static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5763 | { |
Imre Deak | 3614603 | 2014-12-04 18:39:35 +0200 | [diff] [blame] | 5764 | u32 val; |
| 5765 | |
| 5766 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff; |
| 5767 | /* |
| 5768 | * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value |
| 5769 | * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on |
| 5770 | * a BYT-M B0 the above register contains 0xbf. Moreover when setting |
| 5771 | * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0 |
| 5772 | * to make sure it matches what Punit accepts. |
| 5773 | */ |
| 5774 | return max_t(u32, val, 0xc0); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5775 | } |
| 5776 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5777 | /* Check that the pctx buffer wasn't move under us. */ |
| 5778 | static void valleyview_check_pctx(struct drm_i915_private *dev_priv) |
| 5779 | { |
| 5780 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; |
| 5781 | |
| 5782 | WARN_ON(pctx_addr != dev_priv->mm.stolen_base + |
| 5783 | dev_priv->vlv_pctx->stolen->start); |
| 5784 | } |
| 5785 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5786 | |
| 5787 | /* Check that the pcbr address is not empty. */ |
| 5788 | static void cherryview_check_pctx(struct drm_i915_private *dev_priv) |
| 5789 | { |
| 5790 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; |
| 5791 | |
| 5792 | WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0); |
| 5793 | } |
| 5794 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5795 | static void cherryview_setup_pctx(struct drm_i915_private *dev_priv) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5796 | { |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 5797 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 5798 | unsigned long pctx_paddr, paddr; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5799 | u32 pcbr; |
| 5800 | int pctx_size = 32*1024; |
| 5801 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5802 | pcbr = I915_READ(VLV_PCBR); |
| 5803 | if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) { |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 5804 | DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n"); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5805 | paddr = (dev_priv->mm.stolen_base + |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 5806 | (ggtt->stolen_size - pctx_size)); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5807 | |
| 5808 | pctx_paddr = (paddr & (~4095)); |
| 5809 | I915_WRITE(VLV_PCBR, pctx_paddr); |
| 5810 | } |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 5811 | |
| 5812 | DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR)); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5813 | } |
| 5814 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5815 | static void valleyview_setup_pctx(struct drm_i915_private *dev_priv) |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5816 | { |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5817 | struct drm_i915_gem_object *pctx; |
| 5818 | unsigned long pctx_paddr; |
| 5819 | u32 pcbr; |
| 5820 | int pctx_size = 24*1024; |
| 5821 | |
| 5822 | pcbr = I915_READ(VLV_PCBR); |
| 5823 | if (pcbr) { |
| 5824 | /* BIOS set it up already, grab the pre-alloc'd space */ |
| 5825 | int pcbr_offset; |
| 5826 | |
| 5827 | pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base; |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 5828 | pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm, |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5829 | pcbr_offset, |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 5830 | I915_GTT_OFFSET_NONE, |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5831 | pctx_size); |
| 5832 | goto out; |
| 5833 | } |
| 5834 | |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 5835 | DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n"); |
| 5836 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5837 | /* |
| 5838 | * From the Gunit register HAS: |
| 5839 | * The Gfx driver is expected to program this register and ensure |
| 5840 | * proper allocation within Gfx stolen memory. For example, this |
| 5841 | * register should be programmed such than the PCBR range does not |
| 5842 | * overlap with other ranges, such as the frame buffer, protected |
| 5843 | * memory, or any other relevant ranges. |
| 5844 | */ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 5845 | pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size); |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5846 | if (!pctx) { |
| 5847 | DRM_DEBUG("not enough stolen space for PCTX, disabling\n"); |
Tvrtko Ursulin | ee50489 | 2016-02-11 10:27:30 +0000 | [diff] [blame] | 5848 | goto out; |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5849 | } |
| 5850 | |
| 5851 | pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start; |
| 5852 | I915_WRITE(VLV_PCBR, pctx_paddr); |
| 5853 | |
| 5854 | out: |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 5855 | DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR)); |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5856 | dev_priv->vlv_pctx = pctx; |
| 5857 | } |
| 5858 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5859 | static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv) |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5860 | { |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5861 | if (WARN_ON(!dev_priv->vlv_pctx)) |
| 5862 | return; |
| 5863 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 5864 | i915_gem_object_put(dev_priv->vlv_pctx); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5865 | dev_priv->vlv_pctx = NULL; |
| 5866 | } |
| 5867 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 5868 | static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv) |
| 5869 | { |
| 5870 | dev_priv->rps.gpll_ref_freq = |
| 5871 | vlv_get_cck_clock(dev_priv, "GPLL ref", |
| 5872 | CCK_GPLL_CLOCK_CONTROL, |
| 5873 | dev_priv->czclk_freq); |
| 5874 | |
| 5875 | DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n", |
| 5876 | dev_priv->rps.gpll_ref_freq); |
| 5877 | } |
| 5878 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5879 | static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv) |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5880 | { |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5881 | u32 val; |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5882 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5883 | valleyview_setup_pctx(dev_priv); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5884 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 5885 | vlv_init_gpll_ref_freq(dev_priv); |
| 5886 | |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5887 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
| 5888 | switch ((val >> 6) & 3) { |
| 5889 | case 0: |
| 5890 | case 1: |
| 5891 | dev_priv->mem_freq = 800; |
| 5892 | break; |
| 5893 | case 2: |
| 5894 | dev_priv->mem_freq = 1066; |
| 5895 | break; |
| 5896 | case 3: |
| 5897 | dev_priv->mem_freq = 1333; |
| 5898 | break; |
| 5899 | } |
Ville Syrjälä | 80b83b6 | 2014-11-10 22:55:14 +0200 | [diff] [blame] | 5900 | DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq); |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5901 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5902 | dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv); |
| 5903 | dev_priv->rps.rp0_freq = dev_priv->rps.max_freq; |
| 5904 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5905 | intel_gpu_freq(dev_priv, dev_priv->rps.max_freq), |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5906 | dev_priv->rps.max_freq); |
| 5907 | |
| 5908 | dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv); |
| 5909 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5910 | intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5911 | dev_priv->rps.efficient_freq); |
| 5912 | |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 5913 | dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv); |
| 5914 | DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5915 | intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq), |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 5916 | dev_priv->rps.rp1_freq); |
| 5917 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5918 | dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv); |
| 5919 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5920 | intel_gpu_freq(dev_priv, dev_priv->rps.min_freq), |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5921 | dev_priv->rps.min_freq); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5922 | } |
| 5923 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5924 | static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5925 | { |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5926 | u32 val; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5927 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5928 | cherryview_setup_pctx(dev_priv); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5929 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 5930 | vlv_init_gpll_ref_freq(dev_priv); |
| 5931 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 5932 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | c6e8f39 | 2014-11-07 21:33:43 +0200 | [diff] [blame] | 5933 | val = vlv_cck_read(dev_priv, CCK_FUSE_REG); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 5934 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | c6e8f39 | 2014-11-07 21:33:43 +0200 | [diff] [blame] | 5935 | |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5936 | switch ((val >> 2) & 0x7) { |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5937 | case 3: |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5938 | dev_priv->mem_freq = 2000; |
| 5939 | break; |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 5940 | default: |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5941 | dev_priv->mem_freq = 1600; |
| 5942 | break; |
| 5943 | } |
Ville Syrjälä | 80b83b6 | 2014-11-10 22:55:14 +0200 | [diff] [blame] | 5944 | DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq); |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5945 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5946 | dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv); |
| 5947 | dev_priv->rps.rp0_freq = dev_priv->rps.max_freq; |
| 5948 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5949 | intel_gpu_freq(dev_priv, dev_priv->rps.max_freq), |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5950 | dev_priv->rps.max_freq); |
| 5951 | |
| 5952 | dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv); |
| 5953 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5954 | intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5955 | dev_priv->rps.efficient_freq); |
| 5956 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 5957 | dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv); |
| 5958 | DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5959 | intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq), |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 5960 | dev_priv->rps.rp1_freq); |
| 5961 | |
Deepak S | 5b7c91b | 2015-05-09 18:15:46 +0530 | [diff] [blame] | 5962 | /* PUnit validated range is only [RPe, RP0] */ |
| 5963 | dev_priv->rps.min_freq = dev_priv->rps.efficient_freq; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5964 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5965 | intel_gpu_freq(dev_priv, dev_priv->rps.min_freq), |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5966 | dev_priv->rps.min_freq); |
| 5967 | |
Ville Syrjälä | 1c14762 | 2014-08-18 14:42:43 +0300 | [diff] [blame] | 5968 | WARN_ONCE((dev_priv->rps.max_freq | |
| 5969 | dev_priv->rps.efficient_freq | |
| 5970 | dev_priv->rps.rp1_freq | |
| 5971 | dev_priv->rps.min_freq) & 1, |
| 5972 | "Odd GPU freq values\n"); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5973 | } |
| 5974 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5975 | static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv) |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5976 | { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5977 | valleyview_cleanup_pctx(dev_priv); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5978 | } |
| 5979 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 5980 | static void cherryview_enable_rps(struct drm_i915_private *dev_priv) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5981 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5982 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5983 | enum intel_engine_id id; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5984 | u32 gtfifodbg, val, rc6_mode = 0, pcbr; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5985 | |
| 5986 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 5987 | |
Ville Syrjälä | 297b32e | 2016-04-13 21:09:30 +0300 | [diff] [blame] | 5988 | gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV | |
| 5989 | GT_FIFO_FREE_ENTRIES_CHV); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5990 | if (gtfifodbg) { |
| 5991 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", |
| 5992 | gtfifodbg); |
| 5993 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 5994 | } |
| 5995 | |
| 5996 | cherryview_check_pctx(dev_priv); |
| 5997 | |
| 5998 | /* 1a & 1b: Get forcewake during program sequence. Although the driver |
| 5999 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 6000 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6001 | |
Ville Syrjälä | 160614a | 2015-01-19 13:50:47 +0200 | [diff] [blame] | 6002 | /* Disable RC states. */ |
| 6003 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 6004 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6005 | /* 2a: Program RC6 thresholds.*/ |
| 6006 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); |
| 6007 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 6008 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
| 6009 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 6010 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 6011 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6012 | I915_WRITE(GEN6_RC_SLEEP, 0); |
| 6013 | |
Deepak S | f4f71c7 | 2015-03-28 15:23:35 +0530 | [diff] [blame] | 6014 | /* TO threshold set to 500 us ( 0x186 * 1.28 us) */ |
| 6015 | I915_WRITE(GEN6_RC6_THRESHOLD, 0x186); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6016 | |
| 6017 | /* allows RC6 residency counter to work */ |
| 6018 | I915_WRITE(VLV_COUNTER_CONTROL, |
| 6019 | _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH | |
| 6020 | VLV_MEDIA_RC6_COUNT_EN | |
| 6021 | VLV_RENDER_RC6_COUNT_EN)); |
| 6022 | |
| 6023 | /* For now we assume BIOS is allocating and populating the PCBR */ |
| 6024 | pcbr = I915_READ(VLV_PCBR); |
| 6025 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6026 | /* 3: Enable RC6 */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6027 | if ((intel_enable_rc6() & INTEL_RC6_ENABLE) && |
| 6028 | (pcbr >> VLV_PCBR_ADDR_SHIFT)) |
Ville Syrjälä | af5a75a | 2015-01-19 13:50:50 +0200 | [diff] [blame] | 6029 | rc6_mode = GEN7_RC_CTL_TO_MODE; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6030 | |
| 6031 | I915_WRITE(GEN6_RC_CONTROL, rc6_mode); |
| 6032 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 6033 | /* 4 Program defaults and thresholds for RPS*/ |
Ville Syrjälä | 3cbdb48 | 2015-01-19 13:50:49 +0200 | [diff] [blame] | 6034 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 6035 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); |
| 6036 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); |
| 6037 | I915_WRITE(GEN6_RP_UP_EI, 66000); |
| 6038 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); |
| 6039 | |
| 6040 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
| 6041 | |
| 6042 | /* 5: Enable RPS */ |
| 6043 | I915_WRITE(GEN6_RP_CONTROL, |
| 6044 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
Ville Syrjälä | eb973a5 | 2015-01-21 19:37:59 +0200 | [diff] [blame] | 6045 | GEN6_RP_MEDIA_IS_GFX | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 6046 | GEN6_RP_ENABLE | |
| 6047 | GEN6_RP_UP_BUSY_AVG | |
| 6048 | GEN6_RP_DOWN_IDLE_AVG); |
| 6049 | |
Deepak S | 3ef6234 | 2015-04-29 08:36:24 +0530 | [diff] [blame] | 6050 | /* Setting Fixed Bias */ |
| 6051 | val = VLV_OVERRIDE_EN | |
| 6052 | VLV_SOC_TDP_EN | |
| 6053 | CHV_BIAS_CPU_50_SOC_50; |
| 6054 | vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val); |
| 6055 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 6056 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
| 6057 | |
Ville Syrjälä | 8d40c3a | 2014-11-07 21:33:45 +0200 | [diff] [blame] | 6058 | /* RPS code assumes GPLL is used */ |
| 6059 | WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n"); |
| 6060 | |
Jani Nikula | 742f491 | 2015-09-03 11:16:09 +0300 | [diff] [blame] | 6061 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE)); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 6062 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); |
| 6063 | |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 6064 | reset_rps(dev_priv, valleyview_set_rps); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 6065 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 6066 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6067 | } |
| 6068 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6069 | static void valleyview_enable_rps(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6070 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 6071 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 6072 | enum intel_engine_id id; |
Ben Widawsky | 2a5913a | 2014-03-19 18:31:13 -0700 | [diff] [blame] | 6073 | u32 gtfifodbg, val, rc6_mode = 0; |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6074 | |
| 6075 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 6076 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 6077 | valleyview_check_pctx(dev_priv); |
| 6078 | |
Ville Syrjälä | 297b32e | 2016-04-13 21:09:30 +0300 | [diff] [blame] | 6079 | gtfifodbg = I915_READ(GTFIFODBG); |
| 6080 | if (gtfifodbg) { |
Jesse Barnes | f7d85c1 | 2013-09-27 10:40:54 -0700 | [diff] [blame] | 6081 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", |
| 6082 | gtfifodbg); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6083 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 6084 | } |
| 6085 | |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 6086 | /* If VLV, Forcewake all wells, else re-direct to regular path */ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 6087 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6088 | |
Ville Syrjälä | 160614a | 2015-01-19 13:50:47 +0200 | [diff] [blame] | 6089 | /* Disable RC states. */ |
| 6090 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 6091 | |
Ville Syrjälä | cad725f | 2015-01-19 13:50:48 +0200 | [diff] [blame] | 6092 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6093 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); |
| 6094 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); |
| 6095 | I915_WRITE(GEN6_RP_UP_EI, 66000); |
| 6096 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); |
| 6097 | |
| 6098 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
| 6099 | |
| 6100 | I915_WRITE(GEN6_RP_CONTROL, |
| 6101 | GEN6_RP_MEDIA_TURBO | |
| 6102 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 6103 | GEN6_RP_MEDIA_IS_GFX | |
| 6104 | GEN6_RP_ENABLE | |
| 6105 | GEN6_RP_UP_BUSY_AVG | |
| 6106 | GEN6_RP_DOWN_IDLE_CONT); |
| 6107 | |
| 6108 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000); |
| 6109 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); |
| 6110 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); |
| 6111 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 6112 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 6113 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6114 | |
Jesse Barnes | 2f0aa30 | 2013-11-15 09:32:11 -0800 | [diff] [blame] | 6115 | I915_WRITE(GEN6_RC6_THRESHOLD, 0x557); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6116 | |
| 6117 | /* allows RC6 residency counter to work */ |
Jesse Barnes | 49798eb | 2013-09-26 17:55:57 -0700 | [diff] [blame] | 6118 | I915_WRITE(VLV_COUNTER_CONTROL, |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 6119 | _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN | |
| 6120 | VLV_RENDER_RC0_COUNT_EN | |
Jesse Barnes | 49798eb | 2013-09-26 17:55:57 -0700 | [diff] [blame] | 6121 | VLV_MEDIA_RC6_COUNT_EN | |
| 6122 | VLV_RENDER_RC6_COUNT_EN)); |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 6123 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6124 | if (intel_enable_rc6() & INTEL_RC6_ENABLE) |
Jesse Barnes | 6b88f29 | 2013-11-15 09:32:12 -0800 | [diff] [blame] | 6125 | rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL; |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 6126 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6127 | intel_print_rc6_info(dev_priv, rc6_mode); |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 6128 | |
Jesse Barnes | a2b23fe | 2013-09-19 09:33:13 -0700 | [diff] [blame] | 6129 | I915_WRITE(GEN6_RC_CONTROL, rc6_mode); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6130 | |
Deepak S | 3ef6234 | 2015-04-29 08:36:24 +0530 | [diff] [blame] | 6131 | /* Setting Fixed Bias */ |
| 6132 | val = VLV_OVERRIDE_EN | |
| 6133 | VLV_SOC_TDP_EN | |
| 6134 | VLV_BIAS_CPU_125_SOC_875; |
| 6135 | vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val); |
| 6136 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 6137 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6138 | |
Ville Syrjälä | 8d40c3a | 2014-11-07 21:33:45 +0200 | [diff] [blame] | 6139 | /* RPS code assumes GPLL is used */ |
| 6140 | WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n"); |
| 6141 | |
Jani Nikula | 742f491 | 2015-09-03 11:16:09 +0300 | [diff] [blame] | 6142 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE)); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6143 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); |
| 6144 | |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 6145 | reset_rps(dev_priv, valleyview_set_rps); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6146 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 6147 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6148 | } |
| 6149 | |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6150 | static unsigned long intel_pxfreq(u32 vidfreq) |
| 6151 | { |
| 6152 | unsigned long freq; |
| 6153 | int div = (vidfreq & 0x3f0000) >> 16; |
| 6154 | int post = (vidfreq & 0x3000) >> 12; |
| 6155 | int pre = (vidfreq & 0x7); |
| 6156 | |
| 6157 | if (!pre) |
| 6158 | return 0; |
| 6159 | |
| 6160 | freq = ((div * 133333) / ((1<<post) * pre)); |
| 6161 | |
| 6162 | return freq; |
| 6163 | } |
| 6164 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6165 | static const struct cparams { |
| 6166 | u16 i; |
| 6167 | u16 t; |
| 6168 | u16 m; |
| 6169 | u16 c; |
| 6170 | } cparams[] = { |
| 6171 | { 1, 1333, 301, 28664 }, |
| 6172 | { 1, 1066, 294, 24460 }, |
| 6173 | { 1, 800, 294, 25192 }, |
| 6174 | { 0, 1333, 276, 27605 }, |
| 6175 | { 0, 1066, 276, 27605 }, |
| 6176 | { 0, 800, 231, 23784 }, |
| 6177 | }; |
| 6178 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 6179 | static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6180 | { |
| 6181 | u64 total_count, diff, ret; |
| 6182 | u32 count1, count2, count3, m = 0, c = 0; |
| 6183 | unsigned long now = jiffies_to_msecs(jiffies), diff1; |
| 6184 | int i; |
| 6185 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6186 | assert_spin_locked(&mchdev_lock); |
| 6187 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6188 | diff1 = now - dev_priv->ips.last_time1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6189 | |
| 6190 | /* Prevent division-by-zero if we are asking too fast. |
| 6191 | * Also, we don't get interesting results if we are polling |
| 6192 | * faster than once in 10ms, so just return the saved value |
| 6193 | * in such cases. |
| 6194 | */ |
| 6195 | if (diff1 <= 10) |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6196 | return dev_priv->ips.chipset_power; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6197 | |
| 6198 | count1 = I915_READ(DMIEC); |
| 6199 | count2 = I915_READ(DDREC); |
| 6200 | count3 = I915_READ(CSIEC); |
| 6201 | |
| 6202 | total_count = count1 + count2 + count3; |
| 6203 | |
| 6204 | /* FIXME: handle per-counter overflow */ |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6205 | if (total_count < dev_priv->ips.last_count1) { |
| 6206 | diff = ~0UL - dev_priv->ips.last_count1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6207 | diff += total_count; |
| 6208 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6209 | diff = total_count - dev_priv->ips.last_count1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6210 | } |
| 6211 | |
| 6212 | for (i = 0; i < ARRAY_SIZE(cparams); i++) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6213 | if (cparams[i].i == dev_priv->ips.c_m && |
| 6214 | cparams[i].t == dev_priv->ips.r_t) { |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6215 | m = cparams[i].m; |
| 6216 | c = cparams[i].c; |
| 6217 | break; |
| 6218 | } |
| 6219 | } |
| 6220 | |
| 6221 | diff = div_u64(diff, diff1); |
| 6222 | ret = ((m * diff) + c); |
| 6223 | ret = div_u64(ret, 10); |
| 6224 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6225 | dev_priv->ips.last_count1 = total_count; |
| 6226 | dev_priv->ips.last_time1 = now; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6227 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6228 | dev_priv->ips.chipset_power = ret; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6229 | |
| 6230 | return ret; |
| 6231 | } |
| 6232 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 6233 | unsigned long i915_chipset_val(struct drm_i915_private *dev_priv) |
| 6234 | { |
| 6235 | unsigned long val; |
| 6236 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6237 | if (INTEL_INFO(dev_priv)->gen != 5) |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 6238 | return 0; |
| 6239 | |
| 6240 | spin_lock_irq(&mchdev_lock); |
| 6241 | |
| 6242 | val = __i915_chipset_val(dev_priv); |
| 6243 | |
| 6244 | spin_unlock_irq(&mchdev_lock); |
| 6245 | |
| 6246 | return val; |
| 6247 | } |
| 6248 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6249 | unsigned long i915_mch_val(struct drm_i915_private *dev_priv) |
| 6250 | { |
| 6251 | unsigned long m, x, b; |
| 6252 | u32 tsfs; |
| 6253 | |
| 6254 | tsfs = I915_READ(TSFS); |
| 6255 | |
| 6256 | m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT); |
| 6257 | x = I915_READ8(TR1); |
| 6258 | |
| 6259 | b = tsfs & TSFS_INTR_MASK; |
| 6260 | |
| 6261 | return ((m * x) / 127) - b; |
| 6262 | } |
| 6263 | |
Mika Kuoppala | d972d6e | 2014-12-01 18:01:05 +0200 | [diff] [blame] | 6264 | static int _pxvid_to_vd(u8 pxvid) |
| 6265 | { |
| 6266 | if (pxvid == 0) |
| 6267 | return 0; |
| 6268 | |
| 6269 | if (pxvid >= 8 && pxvid < 31) |
| 6270 | pxvid = 31; |
| 6271 | |
| 6272 | return (pxvid + 2) * 125; |
| 6273 | } |
| 6274 | |
| 6275 | static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6276 | { |
Mika Kuoppala | d972d6e | 2014-12-01 18:01:05 +0200 | [diff] [blame] | 6277 | const int vd = _pxvid_to_vd(pxvid); |
| 6278 | const int vm = vd - 1125; |
| 6279 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6280 | if (INTEL_INFO(dev_priv)->is_mobile) |
Mika Kuoppala | d972d6e | 2014-12-01 18:01:05 +0200 | [diff] [blame] | 6281 | return vm > 0 ? vm : 0; |
| 6282 | |
| 6283 | return vd; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6284 | } |
| 6285 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6286 | static void __i915_update_gfx_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6287 | { |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 6288 | u64 now, diff, diffms; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6289 | u32 count; |
| 6290 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6291 | assert_spin_locked(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6292 | |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 6293 | now = ktime_get_raw_ns(); |
| 6294 | diffms = now - dev_priv->ips.last_time2; |
| 6295 | do_div(diffms, NSEC_PER_MSEC); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6296 | |
| 6297 | /* Don't divide by 0 */ |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6298 | if (!diffms) |
| 6299 | return; |
| 6300 | |
| 6301 | count = I915_READ(GFXEC); |
| 6302 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6303 | if (count < dev_priv->ips.last_count2) { |
| 6304 | diff = ~0UL - dev_priv->ips.last_count2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6305 | diff += count; |
| 6306 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6307 | diff = count - dev_priv->ips.last_count2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6308 | } |
| 6309 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6310 | dev_priv->ips.last_count2 = count; |
| 6311 | dev_priv->ips.last_time2 = now; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6312 | |
| 6313 | /* More magic constants... */ |
| 6314 | diff = diff * 1181; |
| 6315 | diff = div_u64(diff, diffms * 10); |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6316 | dev_priv->ips.gfx_power = diff; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6317 | } |
| 6318 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6319 | void i915_update_gfx_val(struct drm_i915_private *dev_priv) |
| 6320 | { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6321 | if (INTEL_INFO(dev_priv)->gen != 5) |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6322 | return; |
| 6323 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6324 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6325 | |
| 6326 | __i915_update_gfx_val(dev_priv); |
| 6327 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6328 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6329 | } |
| 6330 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 6331 | static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6332 | { |
| 6333 | unsigned long t, corr, state1, corr2, state2; |
| 6334 | u32 pxvid, ext_v; |
| 6335 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6336 | assert_spin_locked(&mchdev_lock); |
| 6337 | |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 6338 | pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq)); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6339 | pxvid = (pxvid >> 24) & 0x7f; |
| 6340 | ext_v = pvid_to_extvid(dev_priv, pxvid); |
| 6341 | |
| 6342 | state1 = ext_v; |
| 6343 | |
| 6344 | t = i915_mch_val(dev_priv); |
| 6345 | |
| 6346 | /* Revel in the empirically derived constants */ |
| 6347 | |
| 6348 | /* Correction factor in 1/100000 units */ |
| 6349 | if (t > 80) |
| 6350 | corr = ((t * 2349) + 135940); |
| 6351 | else if (t >= 50) |
| 6352 | corr = ((t * 964) + 29317); |
| 6353 | else /* < 50 */ |
| 6354 | corr = ((t * 301) + 1004); |
| 6355 | |
| 6356 | corr = corr * ((150142 * state1) / 10000 - 78642); |
| 6357 | corr /= 100000; |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6358 | corr2 = (corr * dev_priv->ips.corr); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6359 | |
| 6360 | state2 = (corr2 * state1) / 10000; |
| 6361 | state2 /= 100; /* convert to mW */ |
| 6362 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6363 | __i915_update_gfx_val(dev_priv); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6364 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6365 | return dev_priv->ips.gfx_power + state2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6366 | } |
| 6367 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 6368 | unsigned long i915_gfx_val(struct drm_i915_private *dev_priv) |
| 6369 | { |
| 6370 | unsigned long val; |
| 6371 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6372 | if (INTEL_INFO(dev_priv)->gen != 5) |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 6373 | return 0; |
| 6374 | |
| 6375 | spin_lock_irq(&mchdev_lock); |
| 6376 | |
| 6377 | val = __i915_gfx_val(dev_priv); |
| 6378 | |
| 6379 | spin_unlock_irq(&mchdev_lock); |
| 6380 | |
| 6381 | return val; |
| 6382 | } |
| 6383 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6384 | /** |
| 6385 | * i915_read_mch_val - return value for IPS use |
| 6386 | * |
| 6387 | * Calculate and return a value for the IPS driver to use when deciding whether |
| 6388 | * we have thermal and power headroom to increase CPU or GPU power budget. |
| 6389 | */ |
| 6390 | unsigned long i915_read_mch_val(void) |
| 6391 | { |
| 6392 | struct drm_i915_private *dev_priv; |
| 6393 | unsigned long chipset_val, graphics_val, ret = 0; |
| 6394 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6395 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6396 | if (!i915_mch_dev) |
| 6397 | goto out_unlock; |
| 6398 | dev_priv = i915_mch_dev; |
| 6399 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 6400 | chipset_val = __i915_chipset_val(dev_priv); |
| 6401 | graphics_val = __i915_gfx_val(dev_priv); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6402 | |
| 6403 | ret = chipset_val + graphics_val; |
| 6404 | |
| 6405 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6406 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6407 | |
| 6408 | return ret; |
| 6409 | } |
| 6410 | EXPORT_SYMBOL_GPL(i915_read_mch_val); |
| 6411 | |
| 6412 | /** |
| 6413 | * i915_gpu_raise - raise GPU frequency limit |
| 6414 | * |
| 6415 | * Raise the limit; IPS indicates we have thermal headroom. |
| 6416 | */ |
| 6417 | bool i915_gpu_raise(void) |
| 6418 | { |
| 6419 | struct drm_i915_private *dev_priv; |
| 6420 | bool ret = true; |
| 6421 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6422 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6423 | if (!i915_mch_dev) { |
| 6424 | ret = false; |
| 6425 | goto out_unlock; |
| 6426 | } |
| 6427 | dev_priv = i915_mch_dev; |
| 6428 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6429 | if (dev_priv->ips.max_delay > dev_priv->ips.fmax) |
| 6430 | dev_priv->ips.max_delay--; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6431 | |
| 6432 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6433 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6434 | |
| 6435 | return ret; |
| 6436 | } |
| 6437 | EXPORT_SYMBOL_GPL(i915_gpu_raise); |
| 6438 | |
| 6439 | /** |
| 6440 | * i915_gpu_lower - lower GPU frequency limit |
| 6441 | * |
| 6442 | * IPS indicates we're close to a thermal limit, so throttle back the GPU |
| 6443 | * frequency maximum. |
| 6444 | */ |
| 6445 | bool i915_gpu_lower(void) |
| 6446 | { |
| 6447 | struct drm_i915_private *dev_priv; |
| 6448 | bool ret = true; |
| 6449 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6450 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6451 | if (!i915_mch_dev) { |
| 6452 | ret = false; |
| 6453 | goto out_unlock; |
| 6454 | } |
| 6455 | dev_priv = i915_mch_dev; |
| 6456 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6457 | if (dev_priv->ips.max_delay < dev_priv->ips.min_delay) |
| 6458 | dev_priv->ips.max_delay++; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6459 | |
| 6460 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6461 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6462 | |
| 6463 | return ret; |
| 6464 | } |
| 6465 | EXPORT_SYMBOL_GPL(i915_gpu_lower); |
| 6466 | |
| 6467 | /** |
| 6468 | * i915_gpu_busy - indicate GPU business to IPS |
| 6469 | * |
| 6470 | * Tell the IPS driver whether or not the GPU is busy. |
| 6471 | */ |
| 6472 | bool i915_gpu_busy(void) |
| 6473 | { |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6474 | bool ret = false; |
| 6475 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6476 | spin_lock_irq(&mchdev_lock); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 6477 | if (i915_mch_dev) |
| 6478 | ret = i915_mch_dev->gt.awake; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6479 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6480 | |
| 6481 | return ret; |
| 6482 | } |
| 6483 | EXPORT_SYMBOL_GPL(i915_gpu_busy); |
| 6484 | |
| 6485 | /** |
| 6486 | * i915_gpu_turbo_disable - disable graphics turbo |
| 6487 | * |
| 6488 | * Disable graphics turbo by resetting the max frequency and setting the |
| 6489 | * current frequency to the default. |
| 6490 | */ |
| 6491 | bool i915_gpu_turbo_disable(void) |
| 6492 | { |
| 6493 | struct drm_i915_private *dev_priv; |
| 6494 | bool ret = true; |
| 6495 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6496 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6497 | if (!i915_mch_dev) { |
| 6498 | ret = false; |
| 6499 | goto out_unlock; |
| 6500 | } |
| 6501 | dev_priv = i915_mch_dev; |
| 6502 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6503 | dev_priv->ips.max_delay = dev_priv->ips.fstart; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6504 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 6505 | if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart)) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6506 | ret = false; |
| 6507 | |
| 6508 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6509 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6510 | |
| 6511 | return ret; |
| 6512 | } |
| 6513 | EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable); |
| 6514 | |
| 6515 | /** |
| 6516 | * Tells the intel_ips driver that the i915 driver is now loaded, if |
| 6517 | * IPS got loaded first. |
| 6518 | * |
| 6519 | * This awkward dance is so that neither module has to depend on the |
| 6520 | * other in order for IPS to do the appropriate communication of |
| 6521 | * GPU turbo limits to i915. |
| 6522 | */ |
| 6523 | static void |
| 6524 | ips_ping_for_i915_load(void) |
| 6525 | { |
| 6526 | void (*link)(void); |
| 6527 | |
| 6528 | link = symbol_get(ips_link_to_i915_driver); |
| 6529 | if (link) { |
| 6530 | link(); |
| 6531 | symbol_put(ips_link_to_i915_driver); |
| 6532 | } |
| 6533 | } |
| 6534 | |
| 6535 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv) |
| 6536 | { |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 6537 | /* We only register the i915 ips part with intel-ips once everything is |
| 6538 | * set up, to avoid intel-ips sneaking in and reading bogus values. */ |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6539 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6540 | i915_mch_dev = dev_priv; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6541 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6542 | |
| 6543 | ips_ping_for_i915_load(); |
| 6544 | } |
| 6545 | |
| 6546 | void intel_gpu_ips_teardown(void) |
| 6547 | { |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6548 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6549 | i915_mch_dev = NULL; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6550 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 6551 | } |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 6552 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6553 | static void intel_init_emon(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6554 | { |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6555 | u32 lcfuse; |
| 6556 | u8 pxw[16]; |
| 6557 | int i; |
| 6558 | |
| 6559 | /* Disable to program */ |
| 6560 | I915_WRITE(ECR, 0); |
| 6561 | POSTING_READ(ECR); |
| 6562 | |
| 6563 | /* Program energy weights for various events */ |
| 6564 | I915_WRITE(SDEW, 0x15040d00); |
| 6565 | I915_WRITE(CSIEW0, 0x007f0000); |
| 6566 | I915_WRITE(CSIEW1, 0x1e220004); |
| 6567 | I915_WRITE(CSIEW2, 0x04000004); |
| 6568 | |
| 6569 | for (i = 0; i < 5; i++) |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 6570 | I915_WRITE(PEW(i), 0); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6571 | for (i = 0; i < 3; i++) |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 6572 | I915_WRITE(DEW(i), 0); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6573 | |
| 6574 | /* Program P-state weights to account for frequency power adjustment */ |
| 6575 | for (i = 0; i < 16; i++) { |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 6576 | u32 pxvidfreq = I915_READ(PXVFREQ(i)); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6577 | unsigned long freq = intel_pxfreq(pxvidfreq); |
| 6578 | unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >> |
| 6579 | PXVFREQ_PX_SHIFT; |
| 6580 | unsigned long val; |
| 6581 | |
| 6582 | val = vid * vid; |
| 6583 | val *= (freq / 1000); |
| 6584 | val *= 255; |
| 6585 | val /= (127*127*900); |
| 6586 | if (val > 0xff) |
| 6587 | DRM_ERROR("bad pxval: %ld\n", val); |
| 6588 | pxw[i] = val; |
| 6589 | } |
| 6590 | /* Render standby states get 0 weight */ |
| 6591 | pxw[14] = 0; |
| 6592 | pxw[15] = 0; |
| 6593 | |
| 6594 | for (i = 0; i < 4; i++) { |
| 6595 | u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) | |
| 6596 | (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]); |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 6597 | I915_WRITE(PXW(i), val); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6598 | } |
| 6599 | |
| 6600 | /* Adjust magic regs to magic values (more experimental results) */ |
| 6601 | I915_WRITE(OGW0, 0); |
| 6602 | I915_WRITE(OGW1, 0); |
| 6603 | I915_WRITE(EG0, 0x00007f00); |
| 6604 | I915_WRITE(EG1, 0x0000000e); |
| 6605 | I915_WRITE(EG2, 0x000e0000); |
| 6606 | I915_WRITE(EG3, 0x68000300); |
| 6607 | I915_WRITE(EG4, 0x42000000); |
| 6608 | I915_WRITE(EG5, 0x00140031); |
| 6609 | I915_WRITE(EG6, 0); |
| 6610 | I915_WRITE(EG7, 0); |
| 6611 | |
| 6612 | for (i = 0; i < 8; i++) |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 6613 | I915_WRITE(PXWL(i), 0); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6614 | |
| 6615 | /* Enable PMON + select events */ |
| 6616 | I915_WRITE(ECR, 0x80000019); |
| 6617 | |
| 6618 | lcfuse = I915_READ(LCFUSE02); |
| 6619 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6620 | dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6621 | } |
| 6622 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6623 | void intel_init_gt_powersave(struct drm_i915_private *dev_priv) |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 6624 | { |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 6625 | /* |
| 6626 | * RPM depends on RC6 to save restore the GT HW context, so make RC6 a |
| 6627 | * requirement. |
| 6628 | */ |
| 6629 | if (!i915.enable_rc6) { |
| 6630 | DRM_INFO("RC6 disabled, disabling runtime PM support\n"); |
| 6631 | intel_runtime_pm_get(dev_priv); |
| 6632 | } |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 6633 | |
Chris Wilson | b5163db | 2016-08-10 13:58:24 +0100 | [diff] [blame] | 6634 | mutex_lock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 6635 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6636 | |
| 6637 | /* Initialize RPS limits (for userspace) */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6638 | if (IS_CHERRYVIEW(dev_priv)) |
| 6639 | cherryview_init_gt_powersave(dev_priv); |
| 6640 | else if (IS_VALLEYVIEW(dev_priv)) |
| 6641 | valleyview_init_gt_powersave(dev_priv); |
Chris Wilson | 2a13ae7 | 2016-08-02 11:15:27 +0100 | [diff] [blame] | 6642 | else if (INTEL_GEN(dev_priv) >= 6) |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 6643 | gen6_init_rps_frequencies(dev_priv); |
| 6644 | |
| 6645 | /* Derive initial user preferences/limits from the hardware limits */ |
| 6646 | dev_priv->rps.idle_freq = dev_priv->rps.min_freq; |
| 6647 | dev_priv->rps.cur_freq = dev_priv->rps.idle_freq; |
| 6648 | |
| 6649 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; |
| 6650 | dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq; |
| 6651 | |
| 6652 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
| 6653 | dev_priv->rps.min_freq_softlimit = |
| 6654 | max_t(int, |
| 6655 | dev_priv->rps.efficient_freq, |
| 6656 | intel_freq_opcode(dev_priv, 450)); |
| 6657 | |
Chris Wilson | 99ac961 | 2016-07-13 09:10:34 +0100 | [diff] [blame] | 6658 | /* After setting max-softlimit, find the overclock max freq */ |
| 6659 | if (IS_GEN6(dev_priv) || |
| 6660 | IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) { |
| 6661 | u32 params = 0; |
| 6662 | |
| 6663 | sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, ¶ms); |
| 6664 | if (params & BIT(31)) { /* OC supported */ |
| 6665 | DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n", |
| 6666 | (dev_priv->rps.max_freq & 0xff) * 50, |
| 6667 | (params & 0xff) * 50); |
| 6668 | dev_priv->rps.max_freq = params & 0xff; |
| 6669 | } |
| 6670 | } |
| 6671 | |
Chris Wilson | 29ecd78d | 2016-07-13 09:10:35 +0100 | [diff] [blame] | 6672 | /* Finally allow us to boost to max by default */ |
| 6673 | dev_priv->rps.boost_freq = dev_priv->rps.max_freq; |
| 6674 | |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 6675 | mutex_unlock(&dev_priv->rps.hw_lock); |
Chris Wilson | b5163db | 2016-08-10 13:58:24 +0100 | [diff] [blame] | 6676 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 6677 | |
| 6678 | intel_autoenable_gt_powersave(dev_priv); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 6679 | } |
| 6680 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6681 | void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv) |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 6682 | { |
Ville Syrjälä | 8dac1e1 | 2016-08-02 14:07:33 +0300 | [diff] [blame] | 6683 | if (IS_VALLEYVIEW(dev_priv)) |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6684 | valleyview_cleanup_gt_powersave(dev_priv); |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 6685 | |
| 6686 | if (!i915.enable_rc6) |
| 6687 | intel_runtime_pm_put(dev_priv); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 6688 | } |
| 6689 | |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 6690 | /** |
| 6691 | * intel_suspend_gt_powersave - suspend PM work and helper threads |
| 6692 | * @dev_priv: i915 device |
| 6693 | * |
| 6694 | * We don't want to disable RC6 or other features here, we just want |
| 6695 | * to make sure any work we've queued has finished and won't bother |
| 6696 | * us while we're suspended. |
| 6697 | */ |
| 6698 | void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv) |
| 6699 | { |
| 6700 | if (INTEL_GEN(dev_priv) < 6) |
| 6701 | return; |
| 6702 | |
| 6703 | if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work)) |
| 6704 | intel_runtime_pm_put(dev_priv); |
| 6705 | |
| 6706 | /* gen6_rps_idle() will be called later to disable interrupts */ |
| 6707 | } |
| 6708 | |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 6709 | void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv) |
| 6710 | { |
| 6711 | dev_priv->rps.enabled = true; /* force disabling */ |
| 6712 | intel_disable_gt_powersave(dev_priv); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 6713 | |
| 6714 | gen6_reset_rps_interrupts(dev_priv); |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 6715 | } |
| 6716 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6717 | void intel_disable_gt_powersave(struct drm_i915_private *dev_priv) |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 6718 | { |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 6719 | if (!READ_ONCE(dev_priv->rps.enabled)) |
| 6720 | return; |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 6721 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 6722 | mutex_lock(&dev_priv->rps.hw_lock); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6723 | |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 6724 | if (INTEL_GEN(dev_priv) >= 9) { |
| 6725 | gen9_disable_rc6(dev_priv); |
| 6726 | gen9_disable_rps(dev_priv); |
| 6727 | } else if (IS_CHERRYVIEW(dev_priv)) { |
| 6728 | cherryview_disable_rps(dev_priv); |
| 6729 | } else if (IS_VALLEYVIEW(dev_priv)) { |
| 6730 | valleyview_disable_rps(dev_priv); |
| 6731 | } else if (INTEL_GEN(dev_priv) >= 6) { |
| 6732 | gen6_disable_rps(dev_priv); |
| 6733 | } else if (IS_IRONLAKE_M(dev_priv)) { |
| 6734 | ironlake_disable_drps(dev_priv); |
| 6735 | } |
| 6736 | |
| 6737 | dev_priv->rps.enabled = false; |
| 6738 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6739 | } |
| 6740 | |
| 6741 | void intel_enable_gt_powersave(struct drm_i915_private *dev_priv) |
| 6742 | { |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 6743 | /* We shouldn't be disabling as we submit, so this should be less |
| 6744 | * racy than it appears! |
| 6745 | */ |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 6746 | if (READ_ONCE(dev_priv->rps.enabled)) |
| 6747 | return; |
| 6748 | |
| 6749 | /* Powersaving is controlled by the host when inside a VM */ |
| 6750 | if (intel_vgpu_active(dev_priv)) |
| 6751 | return; |
| 6752 | |
| 6753 | mutex_lock(&dev_priv->rps.hw_lock); |
Imre Deak | 3cc134e | 2014-11-19 15:30:03 +0200 | [diff] [blame] | 6754 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6755 | if (IS_CHERRYVIEW(dev_priv)) { |
| 6756 | cherryview_enable_rps(dev_priv); |
| 6757 | } else if (IS_VALLEYVIEW(dev_priv)) { |
| 6758 | valleyview_enable_rps(dev_priv); |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 6759 | } else if (INTEL_GEN(dev_priv) >= 9) { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6760 | gen9_enable_rc6(dev_priv); |
| 6761 | gen9_enable_rps(dev_priv); |
| 6762 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) |
Chris Wilson | fb7404e | 2016-07-13 09:10:38 +0100 | [diff] [blame] | 6763 | gen6_update_ring_freq(dev_priv); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6764 | } else if (IS_BROADWELL(dev_priv)) { |
| 6765 | gen8_enable_rps(dev_priv); |
Chris Wilson | fb7404e | 2016-07-13 09:10:38 +0100 | [diff] [blame] | 6766 | gen6_update_ring_freq(dev_priv); |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 6767 | } else if (INTEL_GEN(dev_priv) >= 6) { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6768 | gen6_enable_rps(dev_priv); |
Chris Wilson | fb7404e | 2016-07-13 09:10:38 +0100 | [diff] [blame] | 6769 | gen6_update_ring_freq(dev_priv); |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 6770 | } else if (IS_IRONLAKE_M(dev_priv)) { |
| 6771 | ironlake_enable_drps(dev_priv); |
| 6772 | intel_init_emon(dev_priv); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6773 | } |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 6774 | |
| 6775 | WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq); |
| 6776 | WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq); |
| 6777 | |
| 6778 | WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq); |
| 6779 | WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq); |
| 6780 | |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 6781 | dev_priv->rps.enabled = true; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 6782 | mutex_unlock(&dev_priv->rps.hw_lock); |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 6783 | } |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 6784 | |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 6785 | static void __intel_autoenable_gt_powersave(struct work_struct *work) |
| 6786 | { |
| 6787 | struct drm_i915_private *dev_priv = |
| 6788 | container_of(work, typeof(*dev_priv), rps.autoenable_work.work); |
| 6789 | struct intel_engine_cs *rcs; |
| 6790 | struct drm_i915_gem_request *req; |
| 6791 | |
| 6792 | if (READ_ONCE(dev_priv->rps.enabled)) |
| 6793 | goto out; |
| 6794 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 6795 | rcs = dev_priv->engine[RCS]; |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 6796 | if (rcs->last_context) |
| 6797 | goto out; |
| 6798 | |
| 6799 | if (!rcs->init_context) |
| 6800 | goto out; |
| 6801 | |
| 6802 | mutex_lock(&dev_priv->drm.struct_mutex); |
| 6803 | |
| 6804 | req = i915_gem_request_alloc(rcs, dev_priv->kernel_context); |
| 6805 | if (IS_ERR(req)) |
| 6806 | goto unlock; |
| 6807 | |
| 6808 | if (!i915.enable_execlists && i915_switch_context(req) == 0) |
| 6809 | rcs->init_context(req); |
| 6810 | |
| 6811 | /* Mark the device busy, calling intel_enable_gt_powersave() */ |
| 6812 | i915_add_request_no_flush(req); |
| 6813 | |
| 6814 | unlock: |
| 6815 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 6816 | out: |
| 6817 | intel_runtime_pm_put(dev_priv); |
| 6818 | } |
| 6819 | |
| 6820 | void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv) |
| 6821 | { |
| 6822 | if (READ_ONCE(dev_priv->rps.enabled)) |
| 6823 | return; |
| 6824 | |
| 6825 | if (IS_IRONLAKE_M(dev_priv)) { |
| 6826 | ironlake_enable_drps(dev_priv); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 6827 | intel_init_emon(dev_priv); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 6828 | } else if (INTEL_INFO(dev_priv)->gen >= 6) { |
| 6829 | /* |
| 6830 | * PCU communication is slow and this doesn't need to be |
| 6831 | * done at any specific time, so do this out of our fast path |
| 6832 | * to make resume and init faster. |
| 6833 | * |
| 6834 | * We depend on the HW RC6 power context save/restore |
| 6835 | * mechanism when entering D3 through runtime PM suspend. So |
| 6836 | * disable RPM until RPS/RC6 is properly setup. We can only |
| 6837 | * get here via the driver load/system resume/runtime resume |
| 6838 | * paths, so the _noresume version is enough (and in case of |
| 6839 | * runtime resume it's necessary). |
| 6840 | */ |
| 6841 | if (queue_delayed_work(dev_priv->wq, |
| 6842 | &dev_priv->rps.autoenable_work, |
| 6843 | round_jiffies_up_relative(HZ))) |
| 6844 | intel_runtime_pm_get_noresume(dev_priv); |
| 6845 | } |
| 6846 | } |
| 6847 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 6848 | static void ibx_init_clock_gating(struct drm_i915_private *dev_priv) |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6849 | { |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6850 | /* |
| 6851 | * On Ibex Peak and Cougar Point, we need to disable clock |
| 6852 | * gating for the panel power sequencer or it will fail to |
| 6853 | * start up when no ports are active. |
| 6854 | */ |
| 6855 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE); |
| 6856 | } |
| 6857 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 6858 | static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6859 | { |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 6860 | enum pipe pipe; |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6861 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 6862 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6863 | I915_WRITE(DSPCNTR(pipe), |
| 6864 | I915_READ(DSPCNTR(pipe)) | |
| 6865 | DISPPLANE_TRICKLE_FEED_DISABLE); |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 6866 | |
| 6867 | I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe))); |
| 6868 | POSTING_READ(DSPSURF(pipe)); |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6869 | } |
| 6870 | } |
| 6871 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 6872 | static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 6873 | { |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 6874 | I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN); |
| 6875 | I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN); |
| 6876 | I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN); |
| 6877 | |
| 6878 | /* |
| 6879 | * Don't touch WM1S_LP_EN here. |
| 6880 | * Doing so could cause underruns. |
| 6881 | */ |
| 6882 | } |
| 6883 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 6884 | static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6885 | { |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 6886 | uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6887 | |
Damien Lespiau | f1e8fa5 | 2013-06-07 17:41:09 +0100 | [diff] [blame] | 6888 | /* |
| 6889 | * Required for FBC |
| 6890 | * WaFbcDisableDpfcClockGating:ilk |
| 6891 | */ |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 6892 | dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE | |
| 6893 | ILK_DPFCUNIT_CLOCK_GATE_DISABLE | |
| 6894 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6895 | |
| 6896 | I915_WRITE(PCH_3DCGDIS0, |
| 6897 | MARIUNIT_CLOCK_GATE_DISABLE | |
| 6898 | SVSMUNIT_CLOCK_GATE_DISABLE); |
| 6899 | I915_WRITE(PCH_3DCGDIS1, |
| 6900 | VFMUNIT_CLOCK_GATE_DISABLE); |
| 6901 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6902 | /* |
| 6903 | * According to the spec the following bits should be set in |
| 6904 | * order to enable memory self-refresh |
| 6905 | * The bit 22/21 of 0x42004 |
| 6906 | * The bit 5 of 0x42020 |
| 6907 | * The bit 15 of 0x45000 |
| 6908 | */ |
| 6909 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 6910 | (I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 6911 | ILK_DPARB_GATE | ILK_VSDPFD_FULL)); |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 6912 | dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6913 | I915_WRITE(DISP_ARB_CTL, |
| 6914 | (I915_READ(DISP_ARB_CTL) | |
| 6915 | DISP_FBC_WM_DIS)); |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 6916 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 6917 | ilk_init_lp_watermarks(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6918 | |
| 6919 | /* |
| 6920 | * Based on the document from hardware guys the following bits |
| 6921 | * should be set unconditionally in order to enable FBC. |
| 6922 | * The bit 22 of 0x42000 |
| 6923 | * The bit 22 of 0x42004 |
| 6924 | * The bit 7,8,9 of 0x42020. |
| 6925 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 6926 | if (IS_IRONLAKE_M(dev_priv)) { |
Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 6927 | /* WaFbcAsynchFlipDisableFbcQueue:ilk */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6928 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 6929 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 6930 | ILK_FBCQ_DIS); |
| 6931 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 6932 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 6933 | ILK_DPARB_GATE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6934 | } |
| 6935 | |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 6936 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); |
| 6937 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6938 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 6939 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 6940 | ILK_ELPIN_409_SELECT); |
| 6941 | I915_WRITE(_3D_CHICKEN2, |
| 6942 | _3D_CHICKEN2_WM_READ_PIPELINED << 16 | |
| 6943 | _3D_CHICKEN2_WM_READ_PIPELINED); |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 6944 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6945 | /* WaDisableRenderCachePipelinedFlush:ilk */ |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 6946 | I915_WRITE(CACHE_MODE_0, |
| 6947 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6948 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6949 | /* WaDisable_RenderCache_OperationalFlush:ilk */ |
| 6950 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 6951 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 6952 | g4x_disable_trickle_feed(dev_priv); |
Ville Syrjälä | bdad2b2 | 2013-06-07 10:47:03 +0300 | [diff] [blame] | 6953 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 6954 | ibx_init_clock_gating(dev_priv); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6955 | } |
| 6956 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 6957 | static void cpt_init_clock_gating(struct drm_i915_private *dev_priv) |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6958 | { |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6959 | int pipe; |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 6960 | uint32_t val; |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6961 | |
| 6962 | /* |
| 6963 | * On Ibex Peak and Cougar Point, we need to disable clock |
| 6964 | * gating for the panel power sequencer or it will fail to |
| 6965 | * start up when no ports are active. |
| 6966 | */ |
Jesse Barnes | cd66407 | 2013-10-02 10:34:19 -0700 | [diff] [blame] | 6967 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE | |
| 6968 | PCH_DPLUNIT_CLOCK_GATE_DISABLE | |
| 6969 | PCH_CPUNIT_CLOCK_GATE_DISABLE); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6970 | I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) | |
| 6971 | DPLS_EDP_PPS_FIX_DIS); |
Takashi Iwai | 335c07b | 2012-12-11 11:46:29 +0100 | [diff] [blame] | 6972 | /* The below fixes the weird display corruption, a few pixels shifted |
| 6973 | * downward, on (only) LVDS of some HP laptops with IVY. |
| 6974 | */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 6975 | for_each_pipe(dev_priv, pipe) { |
Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 6976 | val = I915_READ(TRANS_CHICKEN2(pipe)); |
| 6977 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 6978 | val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 6979 | if (dev_priv->vbt.fdi_rx_polarity_inverted) |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 6980 | val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED; |
Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 6981 | val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK; |
| 6982 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER; |
| 6983 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH; |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 6984 | I915_WRITE(TRANS_CHICKEN2(pipe), val); |
| 6985 | } |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6986 | /* WADP0ClockGatingDisable */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 6987 | for_each_pipe(dev_priv, pipe) { |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6988 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 6989 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); |
| 6990 | } |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6991 | } |
| 6992 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 6993 | static void gen6_check_mch_setup(struct drm_i915_private *dev_priv) |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 6994 | { |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 6995 | uint32_t tmp; |
| 6996 | |
| 6997 | tmp = I915_READ(MCH_SSKPD); |
Daniel Vetter | df662a2 | 2014-08-04 11:17:25 +0200 | [diff] [blame] | 6998 | if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) |
| 6999 | DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n", |
| 7000 | tmp); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 7001 | } |
| 7002 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7003 | static void gen6_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7004 | { |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 7005 | uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7006 | |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 7007 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7008 | |
| 7009 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 7010 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 7011 | ILK_ELPIN_409_SELECT); |
| 7012 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7013 | /* WaDisableHiZPlanesWhenMSAAEnabled:snb */ |
Daniel Vetter | 4283908 | 2012-12-14 23:38:28 +0100 | [diff] [blame] | 7014 | I915_WRITE(_3D_CHICKEN, |
| 7015 | _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB)); |
| 7016 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 7017 | /* WaDisable_RenderCache_OperationalFlush:snb */ |
| 7018 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 7019 | |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 7020 | /* |
| 7021 | * BSpec recoomends 8x4 when MSAA is used, |
| 7022 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 7023 | * |
| 7024 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 7025 | * disable bit, which we don't touch here, but it's good |
| 7026 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 7027 | */ |
| 7028 | I915_WRITE(GEN6_GT_MODE, |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 7029 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 7030 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7031 | ilk_init_lp_watermarks(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7032 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7033 | I915_WRITE(CACHE_MODE_0, |
Daniel Vetter | 5074329 | 2012-04-26 22:02:54 +0200 | [diff] [blame] | 7034 | _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7035 | |
| 7036 | I915_WRITE(GEN6_UCGCTL1, |
| 7037 | I915_READ(GEN6_UCGCTL1) | |
| 7038 | GEN6_BLBUNIT_CLOCK_GATE_DISABLE | |
| 7039 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); |
| 7040 | |
| 7041 | /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock |
| 7042 | * gating disable must be set. Failure to set it results in |
| 7043 | * flickering pixels due to Z write ordering failures after |
| 7044 | * some amount of runtime in the Mesa "fire" demo, and Unigine |
| 7045 | * Sanctuary and Tropics, and apparently anything else with |
| 7046 | * alpha test or pixel discard. |
| 7047 | * |
| 7048 | * According to the spec, bit 11 (RCCUNIT) must also be set, |
| 7049 | * but we didn't debug actual testcases to find it out. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 7050 | * |
Ville Syrjälä | ef59318 | 2014-01-22 21:32:47 +0200 | [diff] [blame] | 7051 | * WaDisableRCCUnitClockGating:snb |
| 7052 | * WaDisableRCPBUnitClockGating:snb |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7053 | */ |
| 7054 | I915_WRITE(GEN6_UCGCTL2, |
| 7055 | GEN6_RCPBUNIT_CLOCK_GATE_DISABLE | |
| 7056 | GEN6_RCCUNIT_CLOCK_GATE_DISABLE); |
| 7057 | |
Ville Syrjälä | 5eb146d | 2014-02-04 21:59:16 +0200 | [diff] [blame] | 7058 | /* WaStripsFansDisableFastClipPerformanceFix:snb */ |
Ville Syrjälä | 743b57d | 2014-02-04 21:59:17 +0200 | [diff] [blame] | 7059 | I915_WRITE(_3D_CHICKEN3, |
| 7060 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7061 | |
| 7062 | /* |
Ville Syrjälä | e927ecd | 2014-02-04 21:59:18 +0200 | [diff] [blame] | 7063 | * Bspec says: |
| 7064 | * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and |
| 7065 | * 3DSTATE_SF number of SF output attributes is more than 16." |
| 7066 | */ |
| 7067 | I915_WRITE(_3D_CHICKEN3, |
| 7068 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH)); |
| 7069 | |
| 7070 | /* |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7071 | * According to the spec the following bits should be |
| 7072 | * set in order to enable memory self-refresh and fbc: |
| 7073 | * The bit21 and bit22 of 0x42000 |
| 7074 | * The bit21 and bit22 of 0x42004 |
| 7075 | * The bit5 and bit7 of 0x42020 |
| 7076 | * The bit14 of 0x70180 |
| 7077 | * The bit14 of 0x71180 |
Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 7078 | * |
| 7079 | * WaFbcAsynchFlipDisableFbcQueue:snb |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7080 | */ |
| 7081 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 7082 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 7083 | ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS); |
| 7084 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 7085 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 7086 | ILK_DPARB_GATE | ILK_VSDPFD_FULL); |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 7087 | I915_WRITE(ILK_DSPCLK_GATE_D, |
| 7088 | I915_READ(ILK_DSPCLK_GATE_D) | |
| 7089 | ILK_DPARBUNIT_CLOCK_GATE_ENABLE | |
| 7090 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7091 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7092 | g4x_disable_trickle_feed(dev_priv); |
Ben Widawsky | f8f2ac9 | 2012-10-03 19:34:24 -0700 | [diff] [blame] | 7093 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7094 | cpt_init_clock_gating(dev_priv); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 7095 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7096 | gen6_check_mch_setup(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7097 | } |
| 7098 | |
| 7099 | static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv) |
| 7100 | { |
| 7101 | uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE); |
| 7102 | |
Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 7103 | /* |
Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 7104 | * WaVSThreadDispatchOverride:ivb,vlv |
Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 7105 | * |
| 7106 | * This actually overrides the dispatch |
| 7107 | * mode for all thread types. |
| 7108 | */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7109 | reg &= ~GEN7_FF_SCHED_MASK; |
| 7110 | reg |= GEN7_FF_TS_SCHED_HW; |
| 7111 | reg |= GEN7_FF_VS_SCHED_HW; |
| 7112 | reg |= GEN7_FF_DS_SCHED_HW; |
| 7113 | |
| 7114 | I915_WRITE(GEN7_FF_THREAD_MODE, reg); |
| 7115 | } |
| 7116 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7117 | static void lpt_init_clock_gating(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 7118 | { |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 7119 | /* |
| 7120 | * TODO: this bit should only be enabled when really needed, then |
| 7121 | * disabled when not needed anymore in order to save power. |
| 7122 | */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 7123 | if (HAS_PCH_LPT_LP(dev_priv)) |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 7124 | I915_WRITE(SOUTH_DSPCLK_GATE_D, |
| 7125 | I915_READ(SOUTH_DSPCLK_GATE_D) | |
| 7126 | PCH_LP_PARTITION_LEVEL_DISABLE); |
Paulo Zanoni | 0a790cd | 2013-04-17 18:15:49 -0300 | [diff] [blame] | 7127 | |
| 7128 | /* WADPOClockGatingDisable:hsw */ |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 7129 | I915_WRITE(TRANS_CHICKEN1(PIPE_A), |
| 7130 | I915_READ(TRANS_CHICKEN1(PIPE_A)) | |
Paulo Zanoni | 0a790cd | 2013-04-17 18:15:49 -0300 | [diff] [blame] | 7131 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 7132 | } |
| 7133 | |
Ville Syrjälä | 712bf36 | 2016-10-31 22:37:23 +0200 | [diff] [blame] | 7134 | static void lpt_suspend_hw(struct drm_i915_private *dev_priv) |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 7135 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 7136 | if (HAS_PCH_LPT_LP(dev_priv)) { |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 7137 | uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D); |
| 7138 | |
| 7139 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; |
| 7140 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 7141 | } |
| 7142 | } |
| 7143 | |
Imre Deak | 450174f | 2016-05-03 15:54:21 +0300 | [diff] [blame] | 7144 | static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv, |
| 7145 | int general_prio_credits, |
| 7146 | int high_prio_credits) |
| 7147 | { |
| 7148 | u32 misccpctl; |
| 7149 | |
| 7150 | /* WaTempDisableDOPClkGating:bdw */ |
| 7151 | misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 7152 | I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); |
| 7153 | |
| 7154 | I915_WRITE(GEN8_L3SQCREG1, |
| 7155 | L3_GENERAL_PRIO_CREDITS(general_prio_credits) | |
| 7156 | L3_HIGH_PRIO_CREDITS(high_prio_credits)); |
| 7157 | |
| 7158 | /* |
| 7159 | * Wait at least 100 clocks before re-enabling clock gating. |
| 7160 | * See the definition of L3SQCREG1 in BSpec. |
| 7161 | */ |
| 7162 | POSTING_READ(GEN8_L3SQCREG1); |
| 7163 | udelay(1); |
| 7164 | I915_WRITE(GEN7_MISCCPCTL, misccpctl); |
| 7165 | } |
| 7166 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7167 | static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv) |
Mika Kuoppala | 9498dba | 2016-06-07 17:19:01 +0300 | [diff] [blame] | 7168 | { |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7169 | gen9_init_clock_gating(dev_priv); |
Mika Kuoppala | 9498dba | 2016-06-07 17:19:01 +0300 | [diff] [blame] | 7170 | |
| 7171 | /* WaDisableSDEUnitClockGating:kbl */ |
| 7172 | if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0)) |
| 7173 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 7174 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Mika Kuoppala | 8aeb7f6 | 2016-06-07 17:19:05 +0300 | [diff] [blame] | 7175 | |
| 7176 | /* WaDisableGamClockGating:kbl */ |
| 7177 | if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0)) |
| 7178 | I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) | |
| 7179 | GEN6_GAMUNIT_CLOCK_GATE_DISABLE); |
Mika Kuoppala | 031cd8c | 2016-06-07 17:19:18 +0300 | [diff] [blame] | 7180 | |
| 7181 | /* WaFbcNukeOnHostModify:kbl */ |
| 7182 | I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) | |
| 7183 | ILK_DPFC_NUKE_ON_ANY_MODIFICATION); |
Mika Kuoppala | 9498dba | 2016-06-07 17:19:01 +0300 | [diff] [blame] | 7184 | } |
| 7185 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7186 | static void skylake_init_clock_gating(struct drm_i915_private *dev_priv) |
Daniel Vetter | dc00b6a | 2016-05-19 09:14:20 +0200 | [diff] [blame] | 7187 | { |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7188 | gen9_init_clock_gating(dev_priv); |
Mika Kuoppala | 44fff99 | 2016-06-07 17:19:09 +0300 | [diff] [blame] | 7189 | |
| 7190 | /* WAC6entrylatency:skl */ |
| 7191 | I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) | |
| 7192 | FBC_LLC_FULLY_OPEN); |
Mika Kuoppala | 031cd8c | 2016-06-07 17:19:18 +0300 | [diff] [blame] | 7193 | |
| 7194 | /* WaFbcNukeOnHostModify:skl */ |
| 7195 | I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) | |
| 7196 | ILK_DPFC_NUKE_ON_ANY_MODIFICATION); |
Daniel Vetter | dc00b6a | 2016-05-19 09:14:20 +0200 | [diff] [blame] | 7197 | } |
| 7198 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7199 | static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv) |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 7200 | { |
Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 7201 | enum pipe pipe; |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 7202 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7203 | ilk_init_lp_watermarks(dev_priv); |
Ben Widawsky | 50ed5fb | 2013-11-02 21:07:40 -0700 | [diff] [blame] | 7204 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 7205 | /* WaSwitchSolVfFArbitrationPriority:bdw */ |
Ben Widawsky | 50ed5fb | 2013-11-02 21:07:40 -0700 | [diff] [blame] | 7206 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 7207 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 7208 | /* WaPsrDPAMaskVBlankInSRD:bdw */ |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 7209 | I915_WRITE(CHICKEN_PAR1_1, |
| 7210 | I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD); |
| 7211 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 7212 | /* WaPsrDPRSUnmaskVBlankInSRD:bdw */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 7213 | for_each_pipe(dev_priv, pipe) { |
Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 7214 | I915_WRITE(CHICKEN_PIPESL_1(pipe), |
Ville Syrjälä | c7c6562 | 2014-03-05 13:05:45 +0200 | [diff] [blame] | 7215 | I915_READ(CHICKEN_PIPESL_1(pipe)) | |
Ville Syrjälä | 8f670bb | 2014-03-05 13:05:47 +0200 | [diff] [blame] | 7216 | BDW_DPRS_MASK_VBLANK_SRD); |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 7217 | } |
Ben Widawsky | 63801f2 | 2013-12-12 17:26:03 -0800 | [diff] [blame] | 7218 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 7219 | /* WaVSRefCountFullforceMissDisable:bdw */ |
| 7220 | /* WaDSRefCountFullforceMissDisable:bdw */ |
| 7221 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 7222 | I915_READ(GEN7_FF_THREAD_MODE) & |
| 7223 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); |
Ville Syrjälä | 36075a4 | 2014-02-04 21:59:21 +0200 | [diff] [blame] | 7224 | |
Ville Syrjälä | 295e8bb | 2014-02-27 21:59:01 +0200 | [diff] [blame] | 7225 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, |
| 7226 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); |
Ville Syrjälä | 4f1ca9e | 2014-02-27 21:59:02 +0200 | [diff] [blame] | 7227 | |
| 7228 | /* WaDisableSDEUnitClockGating:bdw */ |
| 7229 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 7230 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Damien Lespiau | 5d70868 | 2014-03-26 18:41:51 +0000 | [diff] [blame] | 7231 | |
Imre Deak | 450174f | 2016-05-03 15:54:21 +0300 | [diff] [blame] | 7232 | /* WaProgramL3SqcReg1Default:bdw */ |
| 7233 | gen8_set_l3sqc_credits(dev_priv, 30, 2); |
Ville Syrjälä | 4d487cf | 2015-05-19 20:32:56 +0300 | [diff] [blame] | 7234 | |
Ville Syrjälä | 6d50b06 | 2015-05-19 20:32:57 +0300 | [diff] [blame] | 7235 | /* |
| 7236 | * WaGttCachingOffByDefault:bdw |
| 7237 | * GTT cache may not work with big pages, so if those |
| 7238 | * are ever enabled GTT cache may need to be disabled. |
| 7239 | */ |
| 7240 | I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL); |
| 7241 | |
Mika Kuoppala | 17e0adf | 2016-06-07 17:19:02 +0300 | [diff] [blame] | 7242 | /* WaKVMNotificationOnConfigChange:bdw */ |
| 7243 | I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1) |
| 7244 | | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT); |
| 7245 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7246 | lpt_init_clock_gating(dev_priv); |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 7247 | } |
| 7248 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7249 | static void haswell_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 7250 | { |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7251 | ilk_init_lp_watermarks(dev_priv); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 7252 | |
Francisco Jerez | f3fc488 | 2013-10-02 15:53:16 -0700 | [diff] [blame] | 7253 | /* L3 caching of data atomics doesn't work -- disable it. */ |
| 7254 | I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE); |
| 7255 | I915_WRITE(HSW_ROW_CHICKEN3, |
| 7256 | _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE)); |
| 7257 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7258 | /* This is required by WaCatErrorRejectionIssue:hsw */ |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 7259 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 7260 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 7261 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 7262 | |
Ville Syrjälä | e36ea7f | 2014-01-22 21:33:00 +0200 | [diff] [blame] | 7263 | /* WaVSRefCountFullforceMissDisable:hsw */ |
| 7264 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 7265 | I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 7266 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 7267 | /* WaDisable_RenderCache_OperationalFlush:hsw */ |
| 7268 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 7269 | |
Chia-I Wu | fe27c60 | 2014-01-28 13:29:33 +0800 | [diff] [blame] | 7270 | /* enable HiZ Raw Stall Optimization */ |
| 7271 | I915_WRITE(CACHE_MODE_0_GEN7, |
| 7272 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); |
| 7273 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7274 | /* WaDisable4x2SubspanOptimization:hsw */ |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 7275 | I915_WRITE(CACHE_MODE_1, |
| 7276 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 7277 | |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 7278 | /* |
| 7279 | * BSpec recommends 8x4 when MSAA is used, |
| 7280 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 7281 | * |
| 7282 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 7283 | * disable bit, which we don't touch here, but it's good |
| 7284 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 7285 | */ |
| 7286 | I915_WRITE(GEN7_GT_MODE, |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 7287 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 7288 | |
Kenneth Graunke | 9441159 | 2014-12-31 16:23:00 -0800 | [diff] [blame] | 7289 | /* WaSampleCChickenBitEnable:hsw */ |
| 7290 | I915_WRITE(HALF_SLICE_CHICKEN3, |
| 7291 | _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE)); |
| 7292 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7293 | /* WaSwitchSolVfFArbitrationPriority:hsw */ |
Ben Widawsky | e3dff58 | 2013-03-20 14:49:14 -0700 | [diff] [blame] | 7294 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); |
| 7295 | |
Paulo Zanoni | 90a8864 | 2013-05-03 17:23:45 -0300 | [diff] [blame] | 7296 | /* WaRsPkgCStateDisplayPMReq:hsw */ |
| 7297 | I915_WRITE(CHICKEN_PAR1_1, |
| 7298 | I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES); |
Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 7299 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7300 | lpt_init_clock_gating(dev_priv); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 7301 | } |
| 7302 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7303 | static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7304 | { |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 7305 | uint32_t snpcr; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7306 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7307 | ilk_init_lp_watermarks(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7308 | |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 7309 | I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7310 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7311 | /* WaDisableEarlyCull:ivb */ |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 7312 | I915_WRITE(_3D_CHICKEN3, |
| 7313 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); |
| 7314 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7315 | /* WaDisableBackToBackFlipFix:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7316 | I915_WRITE(IVB_CHICKEN3, |
| 7317 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | |
| 7318 | CHICKEN3_DGMG_DONE_FIX_DISABLE); |
| 7319 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7320 | /* WaDisablePSDDualDispatchEnable:ivb */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7321 | if (IS_IVB_GT1(dev_priv)) |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 7322 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, |
| 7323 | _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 7324 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 7325 | /* WaDisable_RenderCache_OperationalFlush:ivb */ |
| 7326 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 7327 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7328 | /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7329 | I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1, |
| 7330 | GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC); |
| 7331 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7332 | /* WaApplyL3ControlAndL3ChickenMode:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7333 | I915_WRITE(GEN7_L3CNTLREG1, |
| 7334 | GEN7_WA_FOR_GEN7_L3_CONTROL); |
| 7335 | I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 7336 | GEN7_WA_L3_CHICKEN_MODE); |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7337 | if (IS_IVB_GT1(dev_priv)) |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 7338 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 7339 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 7340 | else { |
| 7341 | /* must write both registers */ |
| 7342 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 7343 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 7344 | I915_WRITE(GEN7_ROW_CHICKEN2_GT2, |
| 7345 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 7346 | } |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7347 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7348 | /* WaForceL3Serialization:ivb */ |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 7349 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & |
| 7350 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); |
| 7351 | |
Ville Syrjälä | 1b80a19a | 2014-01-22 21:32:53 +0200 | [diff] [blame] | 7352 | /* |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 7353 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7354 | * This implements the WaDisableRCZUnitClockGating:ivb workaround. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 7355 | */ |
| 7356 | I915_WRITE(GEN6_UCGCTL2, |
Ville Syrjälä | 28acf3b | 2014-01-22 21:32:48 +0200 | [diff] [blame] | 7357 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 7358 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7359 | /* This is required by WaCatErrorRejectionIssue:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7360 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 7361 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 7362 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 7363 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7364 | g4x_disable_trickle_feed(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7365 | |
| 7366 | gen7_setup_fixed_func_scheduler(dev_priv); |
Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 7367 | |
Chris Wilson | 2272134 | 2014-03-04 09:41:43 +0000 | [diff] [blame] | 7368 | if (0) { /* causes HiZ corruption on ivb:gt1 */ |
| 7369 | /* enable HiZ Raw Stall Optimization */ |
| 7370 | I915_WRITE(CACHE_MODE_0_GEN7, |
| 7371 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); |
| 7372 | } |
Chia-I Wu | 116f2b6 | 2014-01-28 13:29:34 +0800 | [diff] [blame] | 7373 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7374 | /* WaDisable4x2SubspanOptimization:ivb */ |
Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 7375 | I915_WRITE(CACHE_MODE_1, |
| 7376 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 7377 | |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 7378 | /* |
| 7379 | * BSpec recommends 8x4 when MSAA is used, |
| 7380 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 7381 | * |
| 7382 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 7383 | * disable bit, which we don't touch here, but it's good |
| 7384 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 7385 | */ |
| 7386 | I915_WRITE(GEN7_GT_MODE, |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 7387 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 7388 | |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 7389 | snpcr = I915_READ(GEN6_MBCUNIT_SNPCR); |
| 7390 | snpcr &= ~GEN6_MBC_SNPCR_MASK; |
| 7391 | snpcr |= GEN6_MBC_SNPCR_MED; |
| 7392 | I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 7393 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 7394 | if (!HAS_PCH_NOP(dev_priv)) |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7395 | cpt_init_clock_gating(dev_priv); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 7396 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7397 | gen6_check_mch_setup(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7398 | } |
| 7399 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7400 | static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7401 | { |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7402 | /* WaDisableEarlyCull:vlv */ |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 7403 | I915_WRITE(_3D_CHICKEN3, |
| 7404 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); |
| 7405 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7406 | /* WaDisableBackToBackFlipFix:vlv */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7407 | I915_WRITE(IVB_CHICKEN3, |
| 7408 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | |
| 7409 | CHICKEN3_DGMG_DONE_FIX_DISABLE); |
| 7410 | |
Ville Syrjälä | fad7d36 | 2014-01-22 21:32:39 +0200 | [diff] [blame] | 7411 | /* WaPsdDispatchEnable:vlv */ |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7412 | /* WaDisablePSDDualDispatchEnable:vlv */ |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 7413 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, |
Jesse Barnes | d3bc030 | 2013-03-08 10:45:51 -0800 | [diff] [blame] | 7414 | _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP | |
| 7415 | GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 7416 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 7417 | /* WaDisable_RenderCache_OperationalFlush:vlv */ |
| 7418 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 7419 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7420 | /* WaForceL3Serialization:vlv */ |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 7421 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & |
| 7422 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); |
| 7423 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7424 | /* WaDisableDopClockGating:vlv */ |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 7425 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 7426 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
| 7427 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7428 | /* This is required by WaCatErrorRejectionIssue:vlv */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7429 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 7430 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 7431 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 7432 | |
Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 7433 | gen7_setup_fixed_func_scheduler(dev_priv); |
| 7434 | |
Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 7435 | /* |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 7436 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7437 | * This implements the WaDisableRCZUnitClockGating:vlv workaround. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 7438 | */ |
| 7439 | I915_WRITE(GEN6_UCGCTL2, |
Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 7440 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 7441 | |
Akash Goel | c98f506 | 2014-03-24 23:00:07 +0530 | [diff] [blame] | 7442 | /* WaDisableL3Bank2xClockGate:vlv |
| 7443 | * Disabling L3 clock gating- MMIO 940c[25] = 1 |
| 7444 | * Set bit 25, to disable L3_BANK_2x_CLK_GATING */ |
| 7445 | I915_WRITE(GEN7_UCGCTL4, |
| 7446 | I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE); |
Jesse Barnes | e3f33d4 | 2012-06-14 11:04:50 -0700 | [diff] [blame] | 7447 | |
Ville Syrjälä | afd58e7 | 2014-01-22 21:33:03 +0200 | [diff] [blame] | 7448 | /* |
| 7449 | * BSpec says this must be set, even though |
| 7450 | * WaDisable4x2SubspanOptimization isn't listed for VLV. |
| 7451 | */ |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 7452 | I915_WRITE(CACHE_MODE_1, |
| 7453 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Jesse Barnes | 7983117 | 2012-06-20 10:53:12 -0700 | [diff] [blame] | 7454 | |
| 7455 | /* |
Ville Syrjälä | da2518f | 2015-01-21 19:38:01 +0200 | [diff] [blame] | 7456 | * BSpec recommends 8x4 when MSAA is used, |
| 7457 | * however in practice 16x4 seems fastest. |
| 7458 | * |
| 7459 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 7460 | * disable bit, which we don't touch here, but it's good |
| 7461 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
| 7462 | */ |
| 7463 | I915_WRITE(GEN7_GT_MODE, |
| 7464 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
| 7465 | |
| 7466 | /* |
Ville Syrjälä | 031994e | 2014-01-22 21:32:46 +0200 | [diff] [blame] | 7467 | * WaIncreaseL3CreditsForVLVB0:vlv |
| 7468 | * This is the hardware default actually. |
| 7469 | */ |
| 7470 | I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE); |
| 7471 | |
| 7472 | /* |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 7473 | * WaDisableVLVClockGating_VBIIssue:vlv |
Jesse Barnes | 2d80957 | 2012-10-25 12:15:44 -0700 | [diff] [blame] | 7474 | * Disable clock gating on th GCFG unit to prevent a delay |
| 7475 | * in the reporting of vblank events. |
| 7476 | */ |
Ville Syrjälä | 7a0d1ee | 2014-01-22 21:33:04 +0200 | [diff] [blame] | 7477 | I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7478 | } |
| 7479 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7480 | static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv) |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 7481 | { |
Ville Syrjälä | 232ce33 | 2014-04-09 13:28:35 +0300 | [diff] [blame] | 7482 | /* WaVSRefCountFullforceMissDisable:chv */ |
| 7483 | /* WaDSRefCountFullforceMissDisable:chv */ |
| 7484 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 7485 | I915_READ(GEN7_FF_THREAD_MODE) & |
| 7486 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); |
Ville Syrjälä | acea6f9 | 2014-04-09 13:28:36 +0300 | [diff] [blame] | 7487 | |
| 7488 | /* WaDisableSemaphoreAndSyncFlipWait:chv */ |
| 7489 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, |
| 7490 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); |
Ville Syrjälä | 0846697 | 2014-04-09 13:28:37 +0300 | [diff] [blame] | 7491 | |
| 7492 | /* WaDisableCSUnitClockGating:chv */ |
| 7493 | I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) | |
| 7494 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | c631780 | 2014-04-09 13:28:38 +0300 | [diff] [blame] | 7495 | |
| 7496 | /* WaDisableSDEUnitClockGating:chv */ |
| 7497 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 7498 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | 6d50b06 | 2015-05-19 20:32:57 +0300 | [diff] [blame] | 7499 | |
| 7500 | /* |
Imre Deak | 450174f | 2016-05-03 15:54:21 +0300 | [diff] [blame] | 7501 | * WaProgramL3SqcReg1Default:chv |
| 7502 | * See gfxspecs/Related Documents/Performance Guide/ |
| 7503 | * LSQC Setting Recommendations. |
| 7504 | */ |
| 7505 | gen8_set_l3sqc_credits(dev_priv, 38, 2); |
| 7506 | |
| 7507 | /* |
Ville Syrjälä | 6d50b06 | 2015-05-19 20:32:57 +0300 | [diff] [blame] | 7508 | * GTT cache may not work with big pages, so if those |
| 7509 | * are ever enabled GTT cache may need to be disabled. |
| 7510 | */ |
| 7511 | I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL); |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 7512 | } |
| 7513 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7514 | static void g4x_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7515 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7516 | uint32_t dspclk_gate; |
| 7517 | |
| 7518 | I915_WRITE(RENCLK_GATE_D1, 0); |
| 7519 | I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE | |
| 7520 | GS_UNIT_CLOCK_GATE_DISABLE | |
| 7521 | CL_UNIT_CLOCK_GATE_DISABLE); |
| 7522 | I915_WRITE(RAMCLK_GATE_D, 0); |
| 7523 | dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE | |
| 7524 | OVRUNIT_CLOCK_GATE_DISABLE | |
| 7525 | OVCUNIT_CLOCK_GATE_DISABLE; |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7526 | if (IS_GM45(dev_priv)) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7527 | dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE; |
| 7528 | I915_WRITE(DSPCLK_GATE_D, dspclk_gate); |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 7529 | |
| 7530 | /* WaDisableRenderCachePipelinedFlush */ |
| 7531 | I915_WRITE(CACHE_MODE_0, |
| 7532 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); |
Ville Syrjälä | de1aa62 | 2013-06-07 10:47:01 +0300 | [diff] [blame] | 7533 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 7534 | /* WaDisable_RenderCache_OperationalFlush:g4x */ |
| 7535 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 7536 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7537 | g4x_disable_trickle_feed(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7538 | } |
| 7539 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7540 | static void crestline_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7541 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7542 | I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE); |
| 7543 | I915_WRITE(RENCLK_GATE_D2, 0); |
| 7544 | I915_WRITE(DSPCLK_GATE_D, 0); |
| 7545 | I915_WRITE(RAMCLK_GATE_D, 0); |
| 7546 | I915_WRITE16(DEUC, 0); |
Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 7547 | I915_WRITE(MI_ARB_STATE, |
| 7548 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 7549 | |
| 7550 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ |
| 7551 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7552 | } |
| 7553 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7554 | static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7555 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7556 | I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE | |
| 7557 | I965_RCC_CLOCK_GATE_DISABLE | |
| 7558 | I965_RCPB_CLOCK_GATE_DISABLE | |
| 7559 | I965_ISC_CLOCK_GATE_DISABLE | |
| 7560 | I965_FBC_CLOCK_GATE_DISABLE); |
| 7561 | I915_WRITE(RENCLK_GATE_D2, 0); |
Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 7562 | I915_WRITE(MI_ARB_STATE, |
| 7563 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 7564 | |
| 7565 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ |
| 7566 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7567 | } |
| 7568 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7569 | static void gen3_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7570 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7571 | u32 dstate = I915_READ(D_STATE); |
| 7572 | |
| 7573 | dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING | |
| 7574 | DSTATE_DOT_CLOCK_GATING; |
| 7575 | I915_WRITE(D_STATE, dstate); |
Chris Wilson | 13a86b8 | 2012-04-24 14:51:43 +0100 | [diff] [blame] | 7576 | |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 7577 | if (IS_PINEVIEW(dev_priv)) |
Chris Wilson | 13a86b8 | 2012-04-24 14:51:43 +0100 | [diff] [blame] | 7578 | I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY)); |
Daniel Vetter | 974a3b0 | 2012-09-09 11:54:16 +0200 | [diff] [blame] | 7579 | |
| 7580 | /* IIR "flip pending" means done if this bit is set */ |
| 7581 | I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); |
Ville Syrjälä | 12fabbcb9 | 2014-02-25 15:13:38 +0200 | [diff] [blame] | 7582 | |
| 7583 | /* interrupts should cause a wake up from C3 */ |
Ville Syrjälä | 3299254 | 2014-02-25 15:13:39 +0200 | [diff] [blame] | 7584 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN)); |
Ville Syrjälä | dbb4274 | 2014-02-25 15:13:41 +0200 | [diff] [blame] | 7585 | |
| 7586 | /* On GEN3 we really need to make sure the ARB C3 LP bit is set */ |
| 7587 | I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE)); |
Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 7588 | |
| 7589 | I915_WRITE(MI_ARB_STATE, |
| 7590 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7591 | } |
| 7592 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7593 | static void i85x_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7594 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7595 | I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE); |
Ville Syrjälä | 54e472a | 2014-02-25 15:13:40 +0200 | [diff] [blame] | 7596 | |
| 7597 | /* interrupts should cause a wake up from C3 */ |
| 7598 | I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) | |
| 7599 | _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE)); |
Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 7600 | |
| 7601 | I915_WRITE(MEM_MODE, |
| 7602 | _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7603 | } |
| 7604 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7605 | static void i830_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7606 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7607 | I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 7608 | |
| 7609 | I915_WRITE(MEM_MODE, |
| 7610 | _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) | |
| 7611 | _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7612 | } |
| 7613 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7614 | void intel_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7615 | { |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7616 | dev_priv->display.init_clock_gating(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 7617 | } |
| 7618 | |
Ville Syrjälä | 712bf36 | 2016-10-31 22:37:23 +0200 | [diff] [blame] | 7619 | void intel_suspend_hw(struct drm_i915_private *dev_priv) |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 7620 | { |
Ville Syrjälä | 712bf36 | 2016-10-31 22:37:23 +0200 | [diff] [blame] | 7621 | if (HAS_PCH_LPT(dev_priv)) |
| 7622 | lpt_suspend_hw(dev_priv); |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 7623 | } |
| 7624 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 7625 | static void nop_init_clock_gating(struct drm_i915_private *dev_priv) |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 7626 | { |
| 7627 | DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n"); |
| 7628 | } |
| 7629 | |
| 7630 | /** |
| 7631 | * intel_init_clock_gating_hooks - setup the clock gating hooks |
| 7632 | * @dev_priv: device private |
| 7633 | * |
| 7634 | * Setup the hooks that configure which clocks of a given platform can be |
| 7635 | * gated and also apply various GT and display specific workarounds for these |
| 7636 | * platforms. Note that some GT specific workarounds are applied separately |
| 7637 | * when GPU contexts or batchbuffers start their execution. |
| 7638 | */ |
| 7639 | void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv) |
| 7640 | { |
| 7641 | if (IS_SKYLAKE(dev_priv)) |
Daniel Vetter | dc00b6a | 2016-05-19 09:14:20 +0200 | [diff] [blame] | 7642 | dev_priv->display.init_clock_gating = skylake_init_clock_gating; |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 7643 | else if (IS_KABYLAKE(dev_priv)) |
Mika Kuoppala | 9498dba | 2016-06-07 17:19:01 +0300 | [diff] [blame] | 7644 | dev_priv->display.init_clock_gating = kabylake_init_clock_gating; |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 7645 | else if (IS_BROXTON(dev_priv)) |
| 7646 | dev_priv->display.init_clock_gating = bxt_init_clock_gating; |
| 7647 | else if (IS_BROADWELL(dev_priv)) |
| 7648 | dev_priv->display.init_clock_gating = broadwell_init_clock_gating; |
| 7649 | else if (IS_CHERRYVIEW(dev_priv)) |
| 7650 | dev_priv->display.init_clock_gating = cherryview_init_clock_gating; |
| 7651 | else if (IS_HASWELL(dev_priv)) |
| 7652 | dev_priv->display.init_clock_gating = haswell_init_clock_gating; |
| 7653 | else if (IS_IVYBRIDGE(dev_priv)) |
| 7654 | dev_priv->display.init_clock_gating = ivybridge_init_clock_gating; |
| 7655 | else if (IS_VALLEYVIEW(dev_priv)) |
| 7656 | dev_priv->display.init_clock_gating = valleyview_init_clock_gating; |
| 7657 | else if (IS_GEN6(dev_priv)) |
| 7658 | dev_priv->display.init_clock_gating = gen6_init_clock_gating; |
| 7659 | else if (IS_GEN5(dev_priv)) |
| 7660 | dev_priv->display.init_clock_gating = ironlake_init_clock_gating; |
| 7661 | else if (IS_G4X(dev_priv)) |
| 7662 | dev_priv->display.init_clock_gating = g4x_init_clock_gating; |
| 7663 | else if (IS_CRESTLINE(dev_priv)) |
| 7664 | dev_priv->display.init_clock_gating = crestline_init_clock_gating; |
| 7665 | else if (IS_BROADWATER(dev_priv)) |
| 7666 | dev_priv->display.init_clock_gating = broadwater_init_clock_gating; |
| 7667 | else if (IS_GEN3(dev_priv)) |
| 7668 | dev_priv->display.init_clock_gating = gen3_init_clock_gating; |
| 7669 | else if (IS_I85X(dev_priv) || IS_I865G(dev_priv)) |
| 7670 | dev_priv->display.init_clock_gating = i85x_init_clock_gating; |
| 7671 | else if (IS_GEN2(dev_priv)) |
| 7672 | dev_priv->display.init_clock_gating = i830_init_clock_gating; |
| 7673 | else { |
| 7674 | MISSING_CASE(INTEL_DEVID(dev_priv)); |
| 7675 | dev_priv->display.init_clock_gating = nop_init_clock_gating; |
| 7676 | } |
| 7677 | } |
| 7678 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7679 | /* Set up chip specific power management-related functions */ |
| 7680 | void intel_init_pm(struct drm_device *dev) |
| 7681 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7682 | struct drm_i915_private *dev_priv = to_i915(dev); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7683 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 7684 | intel_fbc_init(dev_priv); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7685 | |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 7686 | /* For cxsr */ |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 7687 | if (IS_PINEVIEW(dev_priv)) |
Ville Syrjälä | 148ac1f | 2016-10-31 22:37:16 +0200 | [diff] [blame] | 7688 | i915_pineview_get_mem_freq(dev_priv); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 7689 | else if (IS_GEN5(dev_priv)) |
Ville Syrjälä | 148ac1f | 2016-10-31 22:37:16 +0200 | [diff] [blame] | 7690 | i915_ironlake_get_mem_freq(dev_priv); |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 7691 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7692 | /* For FIFO watermark updates */ |
Damien Lespiau | f5ed50c | 2014-11-13 17:51:52 +0000 | [diff] [blame] | 7693 | if (INTEL_INFO(dev)->gen >= 9) { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 7694 | skl_setup_wm_latency(dev_priv); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 7695 | dev_priv->display.update_wm = skl_update_wm; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 7696 | dev_priv->display.compute_global_watermarks = skl_compute_wm; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 7697 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 7698 | ilk_setup_wm_latency(dev_priv); |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 7699 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 7700 | if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] && |
Ville Syrjälä | bd602544 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 7701 | dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) || |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 7702 | (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] && |
Ville Syrjälä | bd602544 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 7703 | dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) { |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 7704 | dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 7705 | dev_priv->display.compute_intermediate_wm = |
| 7706 | ilk_compute_intermediate_wm; |
| 7707 | dev_priv->display.initial_watermarks = |
| 7708 | ilk_initial_watermarks; |
| 7709 | dev_priv->display.optimize_watermarks = |
| 7710 | ilk_optimize_watermarks; |
Ville Syrjälä | bd602544 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 7711 | } else { |
| 7712 | DRM_DEBUG_KMS("Failed to read display plane latency. " |
| 7713 | "Disable CxSR\n"); |
| 7714 | } |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7715 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 7716 | vlv_setup_wm_latency(dev_priv); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 7717 | dev_priv->display.update_wm = vlv_update_wm; |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 7718 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame^] | 7719 | vlv_setup_wm_latency(dev_priv); |
Ville Syrjälä | 26e1fe4 | 2015-06-24 22:00:06 +0300 | [diff] [blame] | 7720 | dev_priv->display.update_wm = vlv_update_wm; |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 7721 | } else if (IS_PINEVIEW(dev_priv)) { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7722 | if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv), |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7723 | dev_priv->is_ddr3, |
| 7724 | dev_priv->fsb_freq, |
| 7725 | dev_priv->mem_freq)) { |
| 7726 | DRM_INFO("failed to find known CxSR latency " |
| 7727 | "(found ddr%s fsb freq %d, mem freq %d), " |
| 7728 | "disabling CxSR\n", |
| 7729 | (dev_priv->is_ddr3 == 1) ? "3" : "2", |
| 7730 | dev_priv->fsb_freq, dev_priv->mem_freq); |
| 7731 | /* Disable CxSR and never update its watermark again */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 7732 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7733 | dev_priv->display.update_wm = NULL; |
| 7734 | } else |
| 7735 | dev_priv->display.update_wm = pineview_update_wm; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 7736 | } else if (IS_G4X(dev_priv)) { |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7737 | dev_priv->display.update_wm = g4x_update_wm; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 7738 | } else if (IS_GEN4(dev_priv)) { |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7739 | dev_priv->display.update_wm = i965_update_wm; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 7740 | } else if (IS_GEN3(dev_priv)) { |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7741 | dev_priv->display.update_wm = i9xx_update_wm; |
| 7742 | dev_priv->display.get_fifo_size = i9xx_get_fifo_size; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 7743 | } else if (IS_GEN2(dev_priv)) { |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7744 | if (INTEL_INFO(dev)->num_pipes == 1) { |
| 7745 | dev_priv->display.update_wm = i845_update_wm; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7746 | dev_priv->display.get_fifo_size = i845_get_fifo_size; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7747 | } else { |
| 7748 | dev_priv->display.update_wm = i9xx_update_wm; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7749 | dev_priv->display.get_fifo_size = i830_get_fifo_size; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7750 | } |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7751 | } else { |
| 7752 | DRM_ERROR("unexpected fall-through in intel_init_pm\n"); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7753 | } |
| 7754 | } |
| 7755 | |
Lyude | 8766050 | 2016-08-17 15:55:53 -0400 | [diff] [blame] | 7756 | static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv) |
| 7757 | { |
| 7758 | uint32_t flags = |
| 7759 | I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK; |
| 7760 | |
| 7761 | switch (flags) { |
| 7762 | case GEN6_PCODE_SUCCESS: |
| 7763 | return 0; |
| 7764 | case GEN6_PCODE_UNIMPLEMENTED_CMD: |
| 7765 | case GEN6_PCODE_ILLEGAL_CMD: |
| 7766 | return -ENXIO; |
| 7767 | case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE: |
Chris Wilson | 7850d1c | 2016-08-26 11:59:26 +0100 | [diff] [blame] | 7768 | case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE: |
Lyude | 8766050 | 2016-08-17 15:55:53 -0400 | [diff] [blame] | 7769 | return -EOVERFLOW; |
| 7770 | case GEN6_PCODE_TIMEOUT: |
| 7771 | return -ETIMEDOUT; |
| 7772 | default: |
| 7773 | MISSING_CASE(flags) |
| 7774 | return 0; |
| 7775 | } |
| 7776 | } |
| 7777 | |
| 7778 | static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv) |
| 7779 | { |
| 7780 | uint32_t flags = |
| 7781 | I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK; |
| 7782 | |
| 7783 | switch (flags) { |
| 7784 | case GEN6_PCODE_SUCCESS: |
| 7785 | return 0; |
| 7786 | case GEN6_PCODE_ILLEGAL_CMD: |
| 7787 | return -ENXIO; |
| 7788 | case GEN7_PCODE_TIMEOUT: |
| 7789 | return -ETIMEDOUT; |
| 7790 | case GEN7_PCODE_ILLEGAL_DATA: |
| 7791 | return -EINVAL; |
| 7792 | case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE: |
| 7793 | return -EOVERFLOW; |
| 7794 | default: |
| 7795 | MISSING_CASE(flags); |
| 7796 | return 0; |
| 7797 | } |
| 7798 | } |
| 7799 | |
Tom O'Rourke | 151a49d | 2014-11-13 18:50:10 -0800 | [diff] [blame] | 7800 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val) |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7801 | { |
Lyude | 8766050 | 2016-08-17 15:55:53 -0400 | [diff] [blame] | 7802 | int status; |
| 7803 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 7804 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7805 | |
Chris Wilson | 3f5582d | 2016-06-30 15:32:45 +0100 | [diff] [blame] | 7806 | /* GEN6_PCODE_* are outside of the forcewake domain, we can |
| 7807 | * use te fw I915_READ variants to reduce the amount of work |
| 7808 | * required when reading/writing. |
| 7809 | */ |
| 7810 | |
| 7811 | if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) { |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7812 | DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n"); |
| 7813 | return -EAGAIN; |
| 7814 | } |
| 7815 | |
Chris Wilson | 3f5582d | 2016-06-30 15:32:45 +0100 | [diff] [blame] | 7816 | I915_WRITE_FW(GEN6_PCODE_DATA, *val); |
| 7817 | I915_WRITE_FW(GEN6_PCODE_DATA1, 0); |
| 7818 | I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7819 | |
Chris Wilson | 3f5582d | 2016-06-30 15:32:45 +0100 | [diff] [blame] | 7820 | if (intel_wait_for_register_fw(dev_priv, |
| 7821 | GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0, |
| 7822 | 500)) { |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7823 | DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox); |
| 7824 | return -ETIMEDOUT; |
| 7825 | } |
| 7826 | |
Chris Wilson | 3f5582d | 2016-06-30 15:32:45 +0100 | [diff] [blame] | 7827 | *val = I915_READ_FW(GEN6_PCODE_DATA); |
| 7828 | I915_WRITE_FW(GEN6_PCODE_DATA, 0); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7829 | |
Lyude | 8766050 | 2016-08-17 15:55:53 -0400 | [diff] [blame] | 7830 | if (INTEL_GEN(dev_priv) > 6) |
| 7831 | status = gen7_check_mailbox_status(dev_priv); |
| 7832 | else |
| 7833 | status = gen6_check_mailbox_status(dev_priv); |
| 7834 | |
| 7835 | if (status) { |
| 7836 | DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n", |
| 7837 | status); |
| 7838 | return status; |
| 7839 | } |
| 7840 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7841 | return 0; |
| 7842 | } |
| 7843 | |
Chris Wilson | 3f5582d | 2016-06-30 15:32:45 +0100 | [diff] [blame] | 7844 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, |
Lyude | 8766050 | 2016-08-17 15:55:53 -0400 | [diff] [blame] | 7845 | u32 mbox, u32 val) |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7846 | { |
Lyude | 8766050 | 2016-08-17 15:55:53 -0400 | [diff] [blame] | 7847 | int status; |
| 7848 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 7849 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7850 | |
Chris Wilson | 3f5582d | 2016-06-30 15:32:45 +0100 | [diff] [blame] | 7851 | /* GEN6_PCODE_* are outside of the forcewake domain, we can |
| 7852 | * use te fw I915_READ variants to reduce the amount of work |
| 7853 | * required when reading/writing. |
| 7854 | */ |
| 7855 | |
| 7856 | if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) { |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7857 | DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n"); |
| 7858 | return -EAGAIN; |
| 7859 | } |
| 7860 | |
Chris Wilson | 3f5582d | 2016-06-30 15:32:45 +0100 | [diff] [blame] | 7861 | I915_WRITE_FW(GEN6_PCODE_DATA, val); |
| 7862 | I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7863 | |
Chris Wilson | 3f5582d | 2016-06-30 15:32:45 +0100 | [diff] [blame] | 7864 | if (intel_wait_for_register_fw(dev_priv, |
| 7865 | GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0, |
| 7866 | 500)) { |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7867 | DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox); |
| 7868 | return -ETIMEDOUT; |
| 7869 | } |
| 7870 | |
Chris Wilson | 3f5582d | 2016-06-30 15:32:45 +0100 | [diff] [blame] | 7871 | I915_WRITE_FW(GEN6_PCODE_DATA, 0); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7872 | |
Lyude | 8766050 | 2016-08-17 15:55:53 -0400 | [diff] [blame] | 7873 | if (INTEL_GEN(dev_priv) > 6) |
| 7874 | status = gen7_check_mailbox_status(dev_priv); |
| 7875 | else |
| 7876 | status = gen6_check_mailbox_status(dev_priv); |
| 7877 | |
| 7878 | if (status) { |
| 7879 | DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n", |
| 7880 | status); |
| 7881 | return status; |
| 7882 | } |
| 7883 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7884 | return 0; |
| 7885 | } |
Jesse Barnes | a0e4e19 | 2013-04-02 11:23:05 -0700 | [diff] [blame] | 7886 | |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7887 | static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val) |
| 7888 | { |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 7889 | /* |
| 7890 | * N = val - 0xb7 |
| 7891 | * Slow = Fast = GPLL ref * N |
| 7892 | */ |
| 7893 | return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000); |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7894 | } |
| 7895 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7896 | static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val) |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7897 | { |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 7898 | return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7899 | } |
| 7900 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7901 | static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val) |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7902 | { |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 7903 | /* |
| 7904 | * N = val / 2 |
| 7905 | * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2 |
| 7906 | */ |
| 7907 | return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000); |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7908 | } |
| 7909 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7910 | static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val) |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7911 | { |
Ville Syrjälä | 1c14762 | 2014-08-18 14:42:43 +0300 | [diff] [blame] | 7912 | /* CHV needs even values */ |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 7913 | return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2; |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7914 | } |
| 7915 | |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7916 | int intel_gpu_freq(struct drm_i915_private *dev_priv, int val) |
| 7917 | { |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 7918 | if (IS_GEN9(dev_priv)) |
Mika Kuoppala | 500a3d2 | 2015-11-13 19:29:41 +0200 | [diff] [blame] | 7919 | return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER, |
| 7920 | GEN9_FREQ_SCALER); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 7921 | else if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7922 | return chv_gpu_freq(dev_priv, val); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 7923 | else if (IS_VALLEYVIEW(dev_priv)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7924 | return byt_gpu_freq(dev_priv, val); |
| 7925 | else |
| 7926 | return val * GT_FREQUENCY_MULTIPLIER; |
| 7927 | } |
| 7928 | |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7929 | int intel_freq_opcode(struct drm_i915_private *dev_priv, int val) |
| 7930 | { |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 7931 | if (IS_GEN9(dev_priv)) |
Mika Kuoppala | 500a3d2 | 2015-11-13 19:29:41 +0200 | [diff] [blame] | 7932 | return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER, |
| 7933 | GT_FREQUENCY_MULTIPLIER); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 7934 | else if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7935 | return chv_freq_opcode(dev_priv, val); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 7936 | else if (IS_VALLEYVIEW(dev_priv)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7937 | return byt_freq_opcode(dev_priv, val); |
| 7938 | else |
Mika Kuoppala | 500a3d2 | 2015-11-13 19:29:41 +0200 | [diff] [blame] | 7939 | return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER); |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7940 | } |
| 7941 | |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7942 | struct request_boost { |
| 7943 | struct work_struct work; |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 7944 | struct drm_i915_gem_request *req; |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7945 | }; |
| 7946 | |
| 7947 | static void __intel_rps_boost_work(struct work_struct *work) |
| 7948 | { |
| 7949 | struct request_boost *boost = container_of(work, struct request_boost, work); |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 7950 | struct drm_i915_gem_request *req = boost->req; |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7951 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 7952 | if (!i915_gem_request_completed(req)) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 7953 | gen6_rps_boost(req->i915, NULL, req->emitted_jiffies); |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7954 | |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 7955 | i915_gem_request_put(req); |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7956 | kfree(boost); |
| 7957 | } |
| 7958 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 7959 | void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req) |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7960 | { |
| 7961 | struct request_boost *boost; |
| 7962 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 7963 | if (req == NULL || INTEL_GEN(req->i915) < 6) |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7964 | return; |
| 7965 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 7966 | if (i915_gem_request_completed(req)) |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 7967 | return; |
| 7968 | |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7969 | boost = kmalloc(sizeof(*boost), GFP_ATOMIC); |
| 7970 | if (boost == NULL) |
| 7971 | return; |
| 7972 | |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 7973 | boost->req = i915_gem_request_get(req); |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7974 | |
| 7975 | INIT_WORK(&boost->work, __intel_rps_boost_work); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 7976 | queue_work(req->i915->wq, &boost->work); |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7977 | } |
| 7978 | |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 7979 | void intel_pm_setup(struct drm_device *dev) |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 7980 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7981 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 7982 | |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 7983 | mutex_init(&dev_priv->rps.hw_lock); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 7984 | spin_lock_init(&dev_priv->rps.client_lock); |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 7985 | |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 7986 | INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work, |
| 7987 | __intel_autoenable_gt_powersave); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 7988 | INIT_LIST_HEAD(&dev_priv->rps.clients); |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 7989 | |
Paulo Zanoni | 33688d9 | 2014-03-07 20:08:19 -0300 | [diff] [blame] | 7990 | dev_priv->pm.suspended = false; |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 7991 | atomic_set(&dev_priv->pm.wakeref_count, 0); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 7992 | } |