blob: d2320b19034ea3b7ffe4764113d76d3506cbbd16 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
68 /* WaEnableChickenDCPR:skl,bxt,kbl */
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030073 /* WaFbcWakeMemOn:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
102 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
103 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
104 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200105}
106
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200107static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200108{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200145static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147 u16 ddrpll, csipll;
148
149 ddrpll = I915_READ16(DDRMPLL1);
150 csipll = I915_READ16(CSIPLL0);
151
152 switch (ddrpll & 0xff) {
153 case 0xc:
154 dev_priv->mem_freq = 800;
155 break;
156 case 0x10:
157 dev_priv->mem_freq = 1066;
158 break;
159 case 0x14:
160 dev_priv->mem_freq = 1333;
161 break;
162 case 0x18:
163 dev_priv->mem_freq = 1600;
164 break;
165 default:
166 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
167 ddrpll & 0xff);
168 dev_priv->mem_freq = 0;
169 break;
170 }
171
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173
174 switch (csipll & 0x3ff) {
175 case 0x00c:
176 dev_priv->fsb_freq = 3200;
177 break;
178 case 0x00e:
179 dev_priv->fsb_freq = 3733;
180 break;
181 case 0x010:
182 dev_priv->fsb_freq = 4266;
183 break;
184 case 0x012:
185 dev_priv->fsb_freq = 4800;
186 break;
187 case 0x014:
188 dev_priv->fsb_freq = 5333;
189 break;
190 case 0x016:
191 dev_priv->fsb_freq = 5866;
192 break;
193 case 0x018:
194 dev_priv->fsb_freq = 6400;
195 break;
196 default:
197 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
198 csipll & 0x3ff);
199 dev_priv->fsb_freq = 0;
200 break;
201 }
202
203 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200204 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200206 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 }
210}
211
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300212static const struct cxsr_latency cxsr_latency_table[] = {
213 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
214 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
215 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
216 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
217 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
218
219 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
220 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
221 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
222 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
223 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
224
225 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
226 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
227 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
228 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
229 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
230
231 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
232 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
233 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
234 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
235 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
236
237 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
238 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
239 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
240 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
241 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
242
243 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
244 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
245 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
246 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
247 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
248};
249
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100250static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
251 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int fsb,
253 int mem)
254{
255 const struct cxsr_latency *latency;
256 int i;
257
258 if (fsb == 0 || mem == 0)
259 return NULL;
260
261 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
262 latency = &cxsr_latency_table[i];
263 if (is_desktop == latency->is_desktop &&
264 is_ddr3 == latency->is_ddr3 &&
265 fsb == latency->fsb_freq && mem == latency->mem_freq)
266 return latency;
267 }
268
269 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
270
271 return NULL;
272}
273
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200274static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
275{
276 u32 val;
277
278 mutex_lock(&dev_priv->rps.hw_lock);
279
280 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
281 if (enable)
282 val &= ~FORCE_DDR_HIGH_FREQ;
283 else
284 val |= FORCE_DDR_HIGH_FREQ;
285 val &= ~FORCE_DDR_LOW_FREQ;
286 val |= FORCE_DDR_FREQ_REQ_ACK;
287 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
288
289 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
290 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
291 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
292
293 mutex_unlock(&dev_priv->rps.hw_lock);
294}
295
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200296static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
303 if (enable)
304 val |= DSP_MAXFIFO_PM5_ENABLE;
305 else
306 val &= ~DSP_MAXFIFO_PM5_ENABLE;
307 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
308
309 mutex_unlock(&dev_priv->rps.hw_lock);
310}
311
Ville Syrjäläf4998962015-03-10 17:02:21 +0200312#define FW_WM(value, plane) \
313 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
314
Imre Deak5209b1f2014-07-01 12:36:17 +0300315void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300316{
Imre Deak5209b1f2014-07-01 12:36:17 +0300317 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300318
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100319 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300320 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300321 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300322 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100323 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300324 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300325 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200326 } else if (IS_PINEVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300327 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
328 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
329 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300330 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100331 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
333 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
334 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300335 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100336 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300337 /*
338 * FIXME can't find a bit like this for 915G, and
339 * and yet it does have the related watermark in
340 * FW_BLC_SELF. What's going on?
341 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300342 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
343 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
344 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300346 } else {
347 return;
348 }
349
350 DRM_DEBUG_KMS("memory self-refresh is %s\n",
351 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352}
353
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200354
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355/*
356 * Latency for FIFO fetches is dependent on several factors:
357 * - memory configuration (speed, channels)
358 * - chipset
359 * - current MCH state
360 * It can be fairly high in some situations, so here we assume a fairly
361 * pessimal value. It's a tradeoff between extra memory fetches (if we
362 * set this value too high, the FIFO will fetch frequently to stay full)
363 * and power consumption (set it too low to save power and we might see
364 * FIFO underruns and display "flicker").
365 *
366 * A value of 5us seems to be a good balance; safe for very low end
367 * platforms but not overly aggressive on lower latency configs.
368 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100369static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300370
Ville Syrjäläb5004722015-03-05 21:19:47 +0200371#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
372 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
373
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200374static int vlv_get_fifo_size(struct drm_i915_private *dev_priv,
Ville Syrjäläb5004722015-03-05 21:19:47 +0200375 enum pipe pipe, int plane)
376{
Ville Syrjäläb5004722015-03-05 21:19:47 +0200377 int sprite0_start, sprite1_start, size;
378
379 switch (pipe) {
380 uint32_t dsparb, dsparb2, dsparb3;
381 case PIPE_A:
382 dsparb = I915_READ(DSPARB);
383 dsparb2 = I915_READ(DSPARB2);
384 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
385 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
386 break;
387 case PIPE_B:
388 dsparb = I915_READ(DSPARB);
389 dsparb2 = I915_READ(DSPARB2);
390 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
391 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
392 break;
393 case PIPE_C:
394 dsparb2 = I915_READ(DSPARB2);
395 dsparb3 = I915_READ(DSPARB3);
396 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
397 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
398 break;
399 default:
400 return 0;
401 }
402
403 switch (plane) {
404 case 0:
405 size = sprite0_start;
406 break;
407 case 1:
408 size = sprite1_start - sprite0_start;
409 break;
410 case 2:
411 size = 512 - 1 - sprite1_start;
412 break;
413 default:
414 return 0;
415 }
416
417 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
418 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
419 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
420 size);
421
422 return size;
423}
424
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200425static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300426{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300427 uint32_t dsparb = I915_READ(DSPARB);
428 int size;
429
430 size = dsparb & 0x7f;
431 if (plane)
432 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
433
434 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
435 plane ? "B" : "A", size);
436
437 return size;
438}
439
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200440static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300441{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300442 uint32_t dsparb = I915_READ(DSPARB);
443 int size;
444
445 size = dsparb & 0x1ff;
446 if (plane)
447 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
448 size >>= 1; /* Convert to cachelines */
449
450 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
451 plane ? "B" : "A", size);
452
453 return size;
454}
455
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200456static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300457{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300458 uint32_t dsparb = I915_READ(DSPARB);
459 int size;
460
461 size = dsparb & 0x7f;
462 size >>= 2; /* Convert to cachelines */
463
464 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
465 plane ? "B" : "A",
466 size);
467
468 return size;
469}
470
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300471/* Pineview has different values for various configs */
472static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300473 .fifo_size = PINEVIEW_DISPLAY_FIFO,
474 .max_wm = PINEVIEW_MAX_WM,
475 .default_wm = PINEVIEW_DFT_WM,
476 .guard_size = PINEVIEW_GUARD_WM,
477 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300478};
479static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300480 .fifo_size = PINEVIEW_DISPLAY_FIFO,
481 .max_wm = PINEVIEW_MAX_WM,
482 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
483 .guard_size = PINEVIEW_GUARD_WM,
484 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300485};
486static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300487 .fifo_size = PINEVIEW_CURSOR_FIFO,
488 .max_wm = PINEVIEW_CURSOR_MAX_WM,
489 .default_wm = PINEVIEW_CURSOR_DFT_WM,
490 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
491 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300492};
493static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300494 .fifo_size = PINEVIEW_CURSOR_FIFO,
495 .max_wm = PINEVIEW_CURSOR_MAX_WM,
496 .default_wm = PINEVIEW_CURSOR_DFT_WM,
497 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
498 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300499};
500static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300501 .fifo_size = G4X_FIFO_SIZE,
502 .max_wm = G4X_MAX_WM,
503 .default_wm = G4X_MAX_WM,
504 .guard_size = 2,
505 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300506};
507static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300508 .fifo_size = I965_CURSOR_FIFO,
509 .max_wm = I965_CURSOR_MAX_WM,
510 .default_wm = I965_CURSOR_DFT_WM,
511 .guard_size = 2,
512 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300513};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300515 .fifo_size = I965_CURSOR_FIFO,
516 .max_wm = I965_CURSOR_MAX_WM,
517 .default_wm = I965_CURSOR_DFT_WM,
518 .guard_size = 2,
519 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520};
521static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300522 .fifo_size = I945_FIFO_SIZE,
523 .max_wm = I915_MAX_WM,
524 .default_wm = 1,
525 .guard_size = 2,
526 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300527};
528static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300529 .fifo_size = I915_FIFO_SIZE,
530 .max_wm = I915_MAX_WM,
531 .default_wm = 1,
532 .guard_size = 2,
533 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300534};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300535static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300536 .fifo_size = I855GM_FIFO_SIZE,
537 .max_wm = I915_MAX_WM,
538 .default_wm = 1,
539 .guard_size = 2,
540 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300542static const struct intel_watermark_params i830_bc_wm_info = {
543 .fifo_size = I855GM_FIFO_SIZE,
544 .max_wm = I915_MAX_WM/2,
545 .default_wm = 1,
546 .guard_size = 2,
547 .cacheline_size = I830_FIFO_LINE_SIZE,
548};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200549static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300550 .fifo_size = I830_FIFO_SIZE,
551 .max_wm = I915_MAX_WM,
552 .default_wm = 1,
553 .guard_size = 2,
554 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300555};
556
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557/**
558 * intel_calculate_wm - calculate watermark level
559 * @clock_in_khz: pixel clock
560 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200561 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300562 * @latency_ns: memory latency for the platform
563 *
564 * Calculate the watermark level (the level at which the display plane will
565 * start fetching from memory again). Each chip has a different display
566 * FIFO size and allocation, so the caller needs to figure that out and pass
567 * in the correct intel_watermark_params structure.
568 *
569 * As the pixel clock runs, the FIFO will be drained at a rate that depends
570 * on the pixel size. When it reaches the watermark level, it'll start
571 * fetching FIFO line sized based chunks from memory until the FIFO fills
572 * past the watermark point. If the FIFO drains completely, a FIFO underrun
573 * will occur, and a display engine hang could result.
574 */
575static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
576 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200577 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300578 unsigned long latency_ns)
579{
580 long entries_required, wm_size;
581
582 /*
583 * Note: we need to make sure we don't overflow for various clock &
584 * latency values.
585 * clocks go from a few thousand to several hundred thousand.
586 * latency is usually a few thousand
587 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200588 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589 1000;
590 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
591
592 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
593
594 wm_size = fifo_size - (entries_required + wm->guard_size);
595
596 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
597
598 /* Don't promote wm_size to unsigned... */
599 if (wm_size > (long)wm->max_wm)
600 wm_size = wm->max_wm;
601 if (wm_size <= 0)
602 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300603
604 /*
605 * Bspec seems to indicate that the value shouldn't be lower than
606 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
607 * Lets go for 8 which is the burst size since certain platforms
608 * already use a hardcoded 8 (which is what the spec says should be
609 * done).
610 */
611 if (wm_size <= 8)
612 wm_size = 8;
613
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300614 return wm_size;
615}
616
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200617static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300618{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200619 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300620
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200621 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200622 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300623 if (enabled)
624 return NULL;
625 enabled = crtc;
626 }
627 }
628
629 return enabled;
630}
631
Ville Syrjälä432081b2016-10-31 22:37:03 +0200632static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200634 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200635 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636 const struct cxsr_latency *latency;
637 u32 reg;
638 unsigned long wm;
639
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100640 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
641 dev_priv->is_ddr3,
642 dev_priv->fsb_freq,
643 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300644 if (!latency) {
645 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300646 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300647 return;
648 }
649
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200650 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300651 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200652 const struct drm_display_mode *adjusted_mode =
653 &crtc->config->base.adjusted_mode;
654 const struct drm_framebuffer *fb =
655 crtc->base.primary->state->fb;
656 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300657 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658
659 /* Display SR */
660 wm = intel_calculate_wm(clock, &pineview_display_wm,
661 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200662 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300663 reg = I915_READ(DSPFW1);
664 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200665 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666 I915_WRITE(DSPFW1, reg);
667 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
668
669 /* cursor SR */
670 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
671 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200672 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 reg = I915_READ(DSPFW3);
674 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200675 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300676 I915_WRITE(DSPFW3, reg);
677
678 /* Display HPLL off SR */
679 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
680 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200681 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300682 reg = I915_READ(DSPFW3);
683 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200684 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 I915_WRITE(DSPFW3, reg);
686
687 /* cursor HPLL off SR */
688 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
689 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200690 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 reg = I915_READ(DSPFW3);
692 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200693 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300694 I915_WRITE(DSPFW3, reg);
695 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
696
Imre Deak5209b1f2014-07-01 12:36:17 +0300697 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300698 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300699 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 }
701}
702
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200703static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300704 int plane,
705 const struct intel_watermark_params *display,
706 int display_latency_ns,
707 const struct intel_watermark_params *cursor,
708 int cursor_latency_ns,
709 int *plane_wm,
710 int *cursor_wm)
711{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200712 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300713 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200714 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200715 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 int line_time_us, line_count;
717 int entries, tlb_miss;
718
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200719 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200720 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300721 *cursor_wm = cursor->guard_size;
722 *plane_wm = display->guard_size;
723 return false;
724 }
725
Ville Syrjäläefc26112016-10-31 22:37:04 +0200726 adjusted_mode = &crtc->config->base.adjusted_mode;
727 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100728 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800729 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200730 hdisplay = crtc->config->pipe_src_w;
731 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732
733 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
736 if (tlb_miss > 0)
737 entries += tlb_miss;
738 entries = DIV_ROUND_UP(entries, display->cacheline_size);
739 *plane_wm = entries + display->guard_size;
740 if (*plane_wm > (int)display->max_wm)
741 *plane_wm = display->max_wm;
742
743 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200744 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300745 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200746 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300747 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
748 if (tlb_miss > 0)
749 entries += tlb_miss;
750 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
751 *cursor_wm = entries + cursor->guard_size;
752 if (*cursor_wm > (int)cursor->max_wm)
753 *cursor_wm = (int)cursor->max_wm;
754
755 return true;
756}
757
758/*
759 * Check the wm result.
760 *
761 * If any calculated watermark values is larger than the maximum value that
762 * can be programmed into the associated watermark register, that watermark
763 * must be disabled.
764 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200765static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766 int display_wm, int cursor_wm,
767 const struct intel_watermark_params *display,
768 const struct intel_watermark_params *cursor)
769{
770 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
771 display_wm, cursor_wm);
772
773 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100774 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775 display_wm, display->max_wm);
776 return false;
777 }
778
779 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100780 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 cursor_wm, cursor->max_wm);
782 return false;
783 }
784
785 if (!(display_wm || cursor_wm)) {
786 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
787 return false;
788 }
789
790 return true;
791}
792
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200793static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300794 int plane,
795 int latency_ns,
796 const struct intel_watermark_params *display,
797 const struct intel_watermark_params *cursor,
798 int *display_wm, int *cursor_wm)
799{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200800 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300801 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200802 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200803 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300804 unsigned long line_time_us;
805 int line_count, line_size;
806 int small, large;
807 int entries;
808
809 if (!latency_ns) {
810 *display_wm = *cursor_wm = 0;
811 return false;
812 }
813
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200814 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200815 adjusted_mode = &crtc->config->base.adjusted_mode;
816 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100817 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800818 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200819 hdisplay = crtc->config->pipe_src_w;
820 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300821
Ville Syrjälä922044c2014-02-14 14:18:57 +0200822 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300823 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200824 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300825
826 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200827 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828 large = line_count * line_size;
829
830 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
831 *display_wm = entries + display->guard_size;
832
833 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200834 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300835 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
836 *cursor_wm = entries + cursor->guard_size;
837
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200838 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 *display_wm, *cursor_wm,
840 display, cursor);
841}
842
Ville Syrjälä15665972015-03-10 16:16:28 +0200843#define FW_WM_VLV(value, plane) \
844 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
845
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200846static void vlv_write_wm_values(struct intel_crtc *crtc,
847 const struct vlv_wm_values *wm)
848{
849 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
850 enum pipe pipe = crtc->pipe;
851
852 I915_WRITE(VLV_DDL(pipe),
853 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
854 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
855 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
856 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
857
Ville Syrjäläae801522015-03-05 21:19:49 +0200858 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200859 FW_WM(wm->sr.plane, SR) |
860 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
861 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
862 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200863 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200864 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
865 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
866 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200867 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200868 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200869
870 if (IS_CHERRYVIEW(dev_priv)) {
871 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200872 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
873 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200874 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200875 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
876 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200877 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200878 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
879 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200880 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200881 FW_WM(wm->sr.plane >> 9, SR_HI) |
882 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
883 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
884 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
885 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
886 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
887 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
888 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
889 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
890 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200891 } else {
892 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200893 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
894 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200895 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200896 FW_WM(wm->sr.plane >> 9, SR_HI) |
897 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
898 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
899 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
900 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
901 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
902 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200903 }
904
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300905 /* zero (unused) WM1 watermarks */
906 I915_WRITE(DSPFW4, 0);
907 I915_WRITE(DSPFW5, 0);
908 I915_WRITE(DSPFW6, 0);
909 I915_WRITE(DSPHOWM1, 0);
910
Ville Syrjäläae801522015-03-05 21:19:49 +0200911 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200912}
913
Ville Syrjälä15665972015-03-10 16:16:28 +0200914#undef FW_WM_VLV
915
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300916enum vlv_wm_level {
917 VLV_WM_LEVEL_PM2,
918 VLV_WM_LEVEL_PM5,
919 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300920};
921
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300922/* latency must be in 0.1us units. */
923static unsigned int vlv_wm_method2(unsigned int pixel_rate,
924 unsigned int pipe_htotal,
925 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200926 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300927 unsigned int latency)
928{
929 unsigned int ret;
930
931 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200932 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300933 ret = DIV_ROUND_UP(ret, 64);
934
935 return ret;
936}
937
Ville Syrjäläbb726512016-10-31 22:37:24 +0200938static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300939{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300940 /* all latencies in usec */
941 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
942
Ville Syrjälä58590c12015-09-08 21:05:12 +0300943 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
944
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300945 if (IS_CHERRYVIEW(dev_priv)) {
946 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
947 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300948
949 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300950 }
951}
952
953static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
954 struct intel_crtc *crtc,
955 const struct intel_plane_state *state,
956 int level)
957{
958 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200959 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300960
961 if (dev_priv->wm.pri_latency[level] == 0)
962 return USHRT_MAX;
963
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300964 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300965 return 0;
966
Ville Syrjäläac484962016-01-20 21:05:26 +0200967 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300968 clock = crtc->config->base.adjusted_mode.crtc_clock;
969 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
970 width = crtc->config->pipe_src_w;
971 if (WARN_ON(htotal == 0))
972 htotal = 1;
973
974 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
975 /*
976 * FIXME the formula gives values that are
977 * too big for the cursor FIFO, and hence we
978 * would never be able to use cursors. For
979 * now just hardcode the watermark.
980 */
981 wm = 63;
982 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200983 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300984 dev_priv->wm.pri_latency[level] * 10);
985 }
986
987 return min_t(int, wm, USHRT_MAX);
988}
989
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300990static void vlv_compute_fifo(struct intel_crtc *crtc)
991{
992 struct drm_device *dev = crtc->base.dev;
993 struct vlv_wm_state *wm_state = &crtc->wm_state;
994 struct intel_plane *plane;
995 unsigned int total_rate = 0;
996 const int fifo_size = 512 - 1;
997 int fifo_extra, fifo_left = fifo_size;
998
999 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1000 struct intel_plane_state *state =
1001 to_intel_plane_state(plane->base.state);
1002
1003 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1004 continue;
1005
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001006 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001007 wm_state->num_active_planes++;
1008 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1009 }
1010 }
1011
1012 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1013 struct intel_plane_state *state =
1014 to_intel_plane_state(plane->base.state);
1015 unsigned int rate;
1016
1017 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1018 plane->wm.fifo_size = 63;
1019 continue;
1020 }
1021
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001022 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001023 plane->wm.fifo_size = 0;
1024 continue;
1025 }
1026
1027 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1028 plane->wm.fifo_size = fifo_size * rate / total_rate;
1029 fifo_left -= plane->wm.fifo_size;
1030 }
1031
1032 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1033
1034 /* spread the remainder evenly */
1035 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1036 int plane_extra;
1037
1038 if (fifo_left == 0)
1039 break;
1040
1041 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1042 continue;
1043
1044 /* give it all to the first plane if none are active */
1045 if (plane->wm.fifo_size == 0 &&
1046 wm_state->num_active_planes)
1047 continue;
1048
1049 plane_extra = min(fifo_extra, fifo_left);
1050 plane->wm.fifo_size += plane_extra;
1051 fifo_left -= plane_extra;
1052 }
1053
1054 WARN_ON(fifo_left != 0);
1055}
1056
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001057static void vlv_invert_wms(struct intel_crtc *crtc)
1058{
1059 struct vlv_wm_state *wm_state = &crtc->wm_state;
1060 int level;
1061
1062 for (level = 0; level < wm_state->num_levels; level++) {
1063 struct drm_device *dev = crtc->base.dev;
1064 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1065 struct intel_plane *plane;
1066
1067 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1068 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1069
1070 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1071 switch (plane->base.type) {
1072 int sprite;
1073 case DRM_PLANE_TYPE_CURSOR:
1074 wm_state->wm[level].cursor = plane->wm.fifo_size -
1075 wm_state->wm[level].cursor;
1076 break;
1077 case DRM_PLANE_TYPE_PRIMARY:
1078 wm_state->wm[level].primary = plane->wm.fifo_size -
1079 wm_state->wm[level].primary;
1080 break;
1081 case DRM_PLANE_TYPE_OVERLAY:
1082 sprite = plane->plane;
1083 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1084 wm_state->wm[level].sprite[sprite];
1085 break;
1086 }
1087 }
1088 }
1089}
1090
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001091static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001092{
1093 struct drm_device *dev = crtc->base.dev;
1094 struct vlv_wm_state *wm_state = &crtc->wm_state;
1095 struct intel_plane *plane;
1096 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1097 int level;
1098
1099 memset(wm_state, 0, sizeof(*wm_state));
1100
Ville Syrjälä852eb002015-06-24 22:00:07 +03001101 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001102 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001103
1104 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001105
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001106 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001107
1108 if (wm_state->num_active_planes != 1)
1109 wm_state->cxsr = false;
1110
1111 if (wm_state->cxsr) {
1112 for (level = 0; level < wm_state->num_levels; level++) {
1113 wm_state->sr[level].plane = sr_fifo_size;
1114 wm_state->sr[level].cursor = 63;
1115 }
1116 }
1117
1118 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1119 struct intel_plane_state *state =
1120 to_intel_plane_state(plane->base.state);
1121
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001122 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001123 continue;
1124
1125 /* normal watermarks */
1126 for (level = 0; level < wm_state->num_levels; level++) {
1127 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1128 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1129
1130 /* hack */
1131 if (WARN_ON(level == 0 && wm > max_wm))
1132 wm = max_wm;
1133
1134 if (wm > plane->wm.fifo_size)
1135 break;
1136
1137 switch (plane->base.type) {
1138 int sprite;
1139 case DRM_PLANE_TYPE_CURSOR:
1140 wm_state->wm[level].cursor = wm;
1141 break;
1142 case DRM_PLANE_TYPE_PRIMARY:
1143 wm_state->wm[level].primary = wm;
1144 break;
1145 case DRM_PLANE_TYPE_OVERLAY:
1146 sprite = plane->plane;
1147 wm_state->wm[level].sprite[sprite] = wm;
1148 break;
1149 }
1150 }
1151
1152 wm_state->num_levels = level;
1153
1154 if (!wm_state->cxsr)
1155 continue;
1156
1157 /* maxfifo watermarks */
1158 switch (plane->base.type) {
1159 int sprite, level;
1160 case DRM_PLANE_TYPE_CURSOR:
1161 for (level = 0; level < wm_state->num_levels; level++)
1162 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001163 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001164 break;
1165 case DRM_PLANE_TYPE_PRIMARY:
1166 for (level = 0; level < wm_state->num_levels; level++)
1167 wm_state->sr[level].plane =
1168 min(wm_state->sr[level].plane,
1169 wm_state->wm[level].primary);
1170 break;
1171 case DRM_PLANE_TYPE_OVERLAY:
1172 sprite = plane->plane;
1173 for (level = 0; level < wm_state->num_levels; level++)
1174 wm_state->sr[level].plane =
1175 min(wm_state->sr[level].plane,
1176 wm_state->wm[level].sprite[sprite]);
1177 break;
1178 }
1179 }
1180
1181 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001182 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001183 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1184 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1185 }
1186
1187 vlv_invert_wms(crtc);
1188}
1189
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001190#define VLV_FIFO(plane, value) \
1191 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1192
1193static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1194{
1195 struct drm_device *dev = crtc->base.dev;
1196 struct drm_i915_private *dev_priv = to_i915(dev);
1197 struct intel_plane *plane;
1198 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1199
1200 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1201 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1202 WARN_ON(plane->wm.fifo_size != 63);
1203 continue;
1204 }
1205
1206 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1207 sprite0_start = plane->wm.fifo_size;
1208 else if (plane->plane == 0)
1209 sprite1_start = sprite0_start + plane->wm.fifo_size;
1210 else
1211 fifo_size = sprite1_start + plane->wm.fifo_size;
1212 }
1213
1214 WARN_ON(fifo_size != 512 - 1);
1215
1216 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1217 pipe_name(crtc->pipe), sprite0_start,
1218 sprite1_start, fifo_size);
1219
1220 switch (crtc->pipe) {
1221 uint32_t dsparb, dsparb2, dsparb3;
1222 case PIPE_A:
1223 dsparb = I915_READ(DSPARB);
1224 dsparb2 = I915_READ(DSPARB2);
1225
1226 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1227 VLV_FIFO(SPRITEB, 0xff));
1228 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1229 VLV_FIFO(SPRITEB, sprite1_start));
1230
1231 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1232 VLV_FIFO(SPRITEB_HI, 0x1));
1233 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1234 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1235
1236 I915_WRITE(DSPARB, dsparb);
1237 I915_WRITE(DSPARB2, dsparb2);
1238 break;
1239 case PIPE_B:
1240 dsparb = I915_READ(DSPARB);
1241 dsparb2 = I915_READ(DSPARB2);
1242
1243 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1244 VLV_FIFO(SPRITED, 0xff));
1245 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1246 VLV_FIFO(SPRITED, sprite1_start));
1247
1248 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1249 VLV_FIFO(SPRITED_HI, 0xff));
1250 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1251 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1252
1253 I915_WRITE(DSPARB, dsparb);
1254 I915_WRITE(DSPARB2, dsparb2);
1255 break;
1256 case PIPE_C:
1257 dsparb3 = I915_READ(DSPARB3);
1258 dsparb2 = I915_READ(DSPARB2);
1259
1260 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1261 VLV_FIFO(SPRITEF, 0xff));
1262 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1263 VLV_FIFO(SPRITEF, sprite1_start));
1264
1265 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1266 VLV_FIFO(SPRITEF_HI, 0xff));
1267 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1268 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1269
1270 I915_WRITE(DSPARB3, dsparb3);
1271 I915_WRITE(DSPARB2, dsparb2);
1272 break;
1273 default:
1274 break;
1275 }
1276}
1277
1278#undef VLV_FIFO
1279
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001280static void vlv_merge_wm(struct drm_device *dev,
1281 struct vlv_wm_values *wm)
1282{
1283 struct intel_crtc *crtc;
1284 int num_active_crtcs = 0;
1285
Ville Syrjälä58590c12015-09-08 21:05:12 +03001286 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001287 wm->cxsr = true;
1288
1289 for_each_intel_crtc(dev, crtc) {
1290 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1291
1292 if (!crtc->active)
1293 continue;
1294
1295 if (!wm_state->cxsr)
1296 wm->cxsr = false;
1297
1298 num_active_crtcs++;
1299 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1300 }
1301
1302 if (num_active_crtcs != 1)
1303 wm->cxsr = false;
1304
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001305 if (num_active_crtcs > 1)
1306 wm->level = VLV_WM_LEVEL_PM2;
1307
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001308 for_each_intel_crtc(dev, crtc) {
1309 struct vlv_wm_state *wm_state = &crtc->wm_state;
1310 enum pipe pipe = crtc->pipe;
1311
1312 if (!crtc->active)
1313 continue;
1314
1315 wm->pipe[pipe] = wm_state->wm[wm->level];
1316 if (wm->cxsr)
1317 wm->sr = wm_state->sr[wm->level];
1318
1319 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1320 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1321 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1322 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1323 }
1324}
1325
Ville Syrjälä432081b2016-10-31 22:37:03 +02001326static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001327{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001328 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001329 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001330 enum pipe pipe = crtc->pipe;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001331 struct vlv_wm_values wm = {};
1332
Ville Syrjälä432081b2016-10-31 22:37:03 +02001333 vlv_compute_wm(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001334 vlv_merge_wm(dev, &wm);
1335
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001336 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1337 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001338 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001339 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001340 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341
1342 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1343 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1344 chv_set_memory_dvfs(dev_priv, false);
1345
1346 if (wm.level < VLV_WM_LEVEL_PM5 &&
1347 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1348 chv_set_memory_pm5(dev_priv, false);
1349
Ville Syrjälä852eb002015-06-24 22:00:07 +03001350 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001351 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001352
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001353 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001354 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001355
Ville Syrjälä432081b2016-10-31 22:37:03 +02001356 vlv_write_wm_values(crtc, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001357
1358 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1359 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1360 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1361 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1362 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1363
Ville Syrjälä852eb002015-06-24 22:00:07 +03001364 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001365 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001366
1367 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1368 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1369 chv_set_memory_pm5(dev_priv, true);
1370
1371 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1372 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1373 chv_set_memory_dvfs(dev_priv, true);
1374
1375 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001376}
1377
Ville Syrjäläae801522015-03-05 21:19:49 +02001378#define single_plane_enabled(mask) is_power_of_2(mask)
1379
Ville Syrjälä432081b2016-10-31 22:37:03 +02001380static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001381{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001382 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001383 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001384 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1385 int plane_sr, cursor_sr;
1386 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001387 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001389 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001390 &g4x_wm_info, pessimal_latency_ns,
1391 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001393 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001394
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001395 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001396 &g4x_wm_info, pessimal_latency_ns,
1397 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001398 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001399 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001401 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001402 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403 sr_latency_ns,
1404 &g4x_wm_info,
1405 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001406 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001407 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001408 } else {
Imre Deak98584252014-06-13 14:54:20 +03001409 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001410 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001411 plane_sr = cursor_sr = 0;
1412 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413
Ville Syrjäläa5043452014-06-28 02:04:18 +03001414 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1415 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001416 planea_wm, cursora_wm,
1417 planeb_wm, cursorb_wm,
1418 plane_sr, cursor_sr);
1419
1420 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001421 FW_WM(plane_sr, SR) |
1422 FW_WM(cursorb_wm, CURSORB) |
1423 FW_WM(planeb_wm, PLANEB) |
1424 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001425 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001426 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001427 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001428 /* HPLL off in SR has some issues on G4x... disable it */
1429 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001430 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001431 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001432
1433 if (cxsr_enabled)
1434 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435}
1436
Ville Syrjälä432081b2016-10-31 22:37:03 +02001437static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001438{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001439 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001440 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001441 int srwm = 1;
1442 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001443 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001444
1445 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001446 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447 if (crtc) {
1448 /* self-refresh has much higher latency */
1449 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001450 const struct drm_display_mode *adjusted_mode =
1451 &crtc->config->base.adjusted_mode;
1452 const struct drm_framebuffer *fb =
1453 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001454 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001455 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001456 int hdisplay = crtc->config->pipe_src_w;
1457 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001458 unsigned long line_time_us;
1459 int entries;
1460
Ville Syrjälä922044c2014-02-14 14:18:57 +02001461 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001462
1463 /* Use ns/us then divide to preserve precision */
1464 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001465 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001466 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1467 srwm = I965_FIFO_SIZE - entries;
1468 if (srwm < 0)
1469 srwm = 1;
1470 srwm &= 0x1ff;
1471 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1472 entries, srwm);
1473
1474 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001475 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001476 entries = DIV_ROUND_UP(entries,
1477 i965_cursor_wm_info.cacheline_size);
1478 cursor_sr = i965_cursor_wm_info.fifo_size -
1479 (entries + i965_cursor_wm_info.guard_size);
1480
1481 if (cursor_sr > i965_cursor_wm_info.max_wm)
1482 cursor_sr = i965_cursor_wm_info.max_wm;
1483
1484 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1485 "cursor %d\n", srwm, cursor_sr);
1486
Imre Deak98584252014-06-13 14:54:20 +03001487 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001488 } else {
Imre Deak98584252014-06-13 14:54:20 +03001489 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001490 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001491 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001492 }
1493
1494 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1495 srwm);
1496
1497 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001498 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1499 FW_WM(8, CURSORB) |
1500 FW_WM(8, PLANEB) |
1501 FW_WM(8, PLANEA));
1502 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1503 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001504 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001505 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001506
1507 if (cxsr_enabled)
1508 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001509}
1510
Ville Syrjäläf4998962015-03-10 17:02:21 +02001511#undef FW_WM
1512
Ville Syrjälä432081b2016-10-31 22:37:03 +02001513static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001514{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001515 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001516 const struct intel_watermark_params *wm_info;
1517 uint32_t fwater_lo;
1518 uint32_t fwater_hi;
1519 int cwm, srwm = 1;
1520 int fifo_size;
1521 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001522 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001524 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001525 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001526 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001527 wm_info = &i915_wm_info;
1528 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001529 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001530
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001531 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001532 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001533 if (intel_crtc_active(crtc)) {
1534 const struct drm_display_mode *adjusted_mode =
1535 &crtc->config->base.adjusted_mode;
1536 const struct drm_framebuffer *fb =
1537 crtc->base.primary->state->fb;
1538 int cpp;
1539
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001540 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001541 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001542 else
1543 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001544
Damien Lespiau241bfc32013-09-25 16:45:37 +01001545 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001546 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001547 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001548 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001549 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 if (planea_wm > (long)wm_info->max_wm)
1552 planea_wm = wm_info->max_wm;
1553 }
1554
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001555 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001556 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001557
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001558 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001559 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001560 if (intel_crtc_active(crtc)) {
1561 const struct drm_display_mode *adjusted_mode =
1562 &crtc->config->base.adjusted_mode;
1563 const struct drm_framebuffer *fb =
1564 crtc->base.primary->state->fb;
1565 int cpp;
1566
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001567 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001568 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001569 else
1570 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001571
Damien Lespiau241bfc32013-09-25 16:45:37 +01001572 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001573 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001574 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001575 if (enabled == NULL)
1576 enabled = crtc;
1577 else
1578 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001579 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001580 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001581 if (planeb_wm > (long)wm_info->max_wm)
1582 planeb_wm = wm_info->max_wm;
1583 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001584
1585 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1586
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001587 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001588 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001589
Ville Syrjäläefc26112016-10-31 22:37:04 +02001590 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591
1592 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001593 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001594 enabled = NULL;
1595 }
1596
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001597 /*
1598 * Overlay gets an aggressive default since video jitter is bad.
1599 */
1600 cwm = 2;
1601
1602 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001603 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001604
1605 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001606 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001607 /* self-refresh has much higher latency */
1608 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001609 const struct drm_display_mode *adjusted_mode =
1610 &enabled->config->base.adjusted_mode;
1611 const struct drm_framebuffer *fb =
1612 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001613 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001614 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001615 int hdisplay = enabled->config->pipe_src_w;
1616 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001617 unsigned long line_time_us;
1618 int entries;
1619
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001620 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001621 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001622 else
1623 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001624
Ville Syrjälä922044c2014-02-14 14:18:57 +02001625 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626
1627 /* Use ns/us then divide to preserve precision */
1628 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001629 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001630 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1631 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1632 srwm = wm_info->fifo_size - entries;
1633 if (srwm < 0)
1634 srwm = 1;
1635
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001636 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001637 I915_WRITE(FW_BLC_SELF,
1638 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001639 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001640 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1641 }
1642
1643 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1644 planea_wm, planeb_wm, cwm, srwm);
1645
1646 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1647 fwater_hi = (cwm & 0x1f);
1648
1649 /* Set request length to 8 cachelines per fetch */
1650 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1651 fwater_hi = fwater_hi | (1 << 8);
1652
1653 I915_WRITE(FW_BLC, fwater_lo);
1654 I915_WRITE(FW_BLC2, fwater_hi);
1655
Imre Deak5209b1f2014-07-01 12:36:17 +03001656 if (enabled)
1657 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658}
1659
Ville Syrjälä432081b2016-10-31 22:37:03 +02001660static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001661{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001662 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001663 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001664 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001665 uint32_t fwater_lo;
1666 int planea_wm;
1667
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001668 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001669 if (crtc == NULL)
1670 return;
1671
Ville Syrjäläefc26112016-10-31 22:37:04 +02001672 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001673 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001674 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001675 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001676 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001677 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1678 fwater_lo |= (3<<8) | planea_wm;
1679
1680 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1681
1682 I915_WRITE(FW_BLC, fwater_lo);
1683}
1684
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001685uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001686{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001687 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001689 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690
1691 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1692 * adjust the pixel_rate here. */
1693
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001694 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001695 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001696 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001697
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001698 pipe_w = pipe_config->pipe_src_w;
1699 pipe_h = pipe_config->pipe_src_h;
1700
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001701 pfit_w = (pfit_size >> 16) & 0xFFFF;
1702 pfit_h = pfit_size & 0xFFFF;
1703 if (pipe_w < pfit_w)
1704 pipe_w = pfit_w;
1705 if (pipe_h < pfit_h)
1706 pipe_h = pfit_h;
1707
Matt Roper15126882015-12-03 11:37:40 -08001708 if (WARN_ON(!pfit_w || !pfit_h))
1709 return pixel_rate;
1710
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001711 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1712 pfit_w * pfit_h);
1713 }
1714
1715 return pixel_rate;
1716}
1717
Ville Syrjälä37126462013-08-01 16:18:55 +03001718/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001719static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001720{
1721 uint64_t ret;
1722
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001723 if (WARN(latency == 0, "Latency value missing\n"))
1724 return UINT_MAX;
1725
Ville Syrjäläac484962016-01-20 21:05:26 +02001726 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001727 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1728
1729 return ret;
1730}
1731
Ville Syrjälä37126462013-08-01 16:18:55 +03001732/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001733static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001734 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001735 uint32_t latency)
1736{
1737 uint32_t ret;
1738
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001739 if (WARN(latency == 0, "Latency value missing\n"))
1740 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001741 if (WARN_ON(!pipe_htotal))
1742 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001743
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001744 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001745 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001746 ret = DIV_ROUND_UP(ret, 64) + 2;
1747 return ret;
1748}
1749
Ville Syrjälä23297042013-07-05 11:57:17 +03001750static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001751 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001752{
Matt Roper15126882015-12-03 11:37:40 -08001753 /*
1754 * Neither of these should be possible since this function shouldn't be
1755 * called if the CRTC is off or the plane is invisible. But let's be
1756 * extra paranoid to avoid a potential divide-by-zero if we screw up
1757 * elsewhere in the driver.
1758 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001759 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001760 return 0;
1761 if (WARN_ON(!horiz_pixels))
1762 return 0;
1763
Ville Syrjäläac484962016-01-20 21:05:26 +02001764 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001765}
1766
Imre Deak820c1982013-12-17 14:46:36 +02001767struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001768 uint16_t pri;
1769 uint16_t spr;
1770 uint16_t cur;
1771 uint16_t fbc;
1772};
1773
Ville Syrjälä37126462013-08-01 16:18:55 +03001774/*
1775 * For both WM_PIPE and WM_LP.
1776 * mem_value must be in 0.1us units.
1777 */
Matt Roper7221fc32015-09-24 15:53:08 -07001778static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001779 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001780 uint32_t mem_value,
1781 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001782{
Ville Syrjäläac484962016-01-20 21:05:26 +02001783 int cpp = pstate->base.fb ?
1784 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001785 uint32_t method1, method2;
1786
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001787 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001788 return 0;
1789
Ville Syrjäläac484962016-01-20 21:05:26 +02001790 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001791
1792 if (!is_lp)
1793 return method1;
1794
Matt Roper7221fc32015-09-24 15:53:08 -07001795 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1796 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001797 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001798 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001799
1800 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001801}
1802
Ville Syrjälä37126462013-08-01 16:18:55 +03001803/*
1804 * For both WM_PIPE and WM_LP.
1805 * mem_value must be in 0.1us units.
1806 */
Matt Roper7221fc32015-09-24 15:53:08 -07001807static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001808 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809 uint32_t mem_value)
1810{
Ville Syrjäläac484962016-01-20 21:05:26 +02001811 int cpp = pstate->base.fb ?
1812 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001813 uint32_t method1, method2;
1814
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001815 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001816 return 0;
1817
Ville Syrjäläac484962016-01-20 21:05:26 +02001818 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001819 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1820 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001821 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001822 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001823 return min(method1, method2);
1824}
1825
Ville Syrjälä37126462013-08-01 16:18:55 +03001826/*
1827 * For both WM_PIPE and WM_LP.
1828 * mem_value must be in 0.1us units.
1829 */
Matt Roper7221fc32015-09-24 15:53:08 -07001830static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001831 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001832 uint32_t mem_value)
1833{
Matt Roperb2435692016-02-02 22:06:51 -08001834 /*
1835 * We treat the cursor plane as always-on for the purposes of watermark
1836 * calculation. Until we have two-stage watermark programming merged,
1837 * this is necessary to avoid flickering.
1838 */
1839 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001840 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001841
Matt Roperb2435692016-02-02 22:06:51 -08001842 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001843 return 0;
1844
Matt Roper7221fc32015-09-24 15:53:08 -07001845 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1846 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001847 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001848}
1849
Paulo Zanonicca32e92013-05-31 11:45:06 -03001850/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001851static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001852 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001853 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001854{
Ville Syrjäläac484962016-01-20 21:05:26 +02001855 int cpp = pstate->base.fb ?
1856 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001857
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001858 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001859 return 0;
1860
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001861 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001862}
1863
Ville Syrjälä158ae642013-08-07 13:28:19 +03001864static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1865{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001866 if (INTEL_INFO(dev)->gen >= 8)
1867 return 3072;
1868 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001869 return 768;
1870 else
1871 return 512;
1872}
1873
Ville Syrjälä4e975082014-03-07 18:32:11 +02001874static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1875 int level, bool is_sprite)
1876{
1877 if (INTEL_INFO(dev)->gen >= 8)
1878 /* BDW primary/sprite plane watermarks */
1879 return level == 0 ? 255 : 2047;
1880 else if (INTEL_INFO(dev)->gen >= 7)
1881 /* IVB/HSW primary/sprite plane watermarks */
1882 return level == 0 ? 127 : 1023;
1883 else if (!is_sprite)
1884 /* ILK/SNB primary plane watermarks */
1885 return level == 0 ? 127 : 511;
1886 else
1887 /* ILK/SNB sprite plane watermarks */
1888 return level == 0 ? 63 : 255;
1889}
1890
1891static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1892 int level)
1893{
1894 if (INTEL_INFO(dev)->gen >= 7)
1895 return level == 0 ? 63 : 255;
1896 else
1897 return level == 0 ? 31 : 63;
1898}
1899
1900static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1901{
1902 if (INTEL_INFO(dev)->gen >= 8)
1903 return 31;
1904 else
1905 return 15;
1906}
1907
Ville Syrjälä158ae642013-08-07 13:28:19 +03001908/* Calculate the maximum primary/sprite plane watermark */
1909static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1910 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001911 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001912 enum intel_ddb_partitioning ddb_partitioning,
1913 bool is_sprite)
1914{
1915 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001916
1917 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001918 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001919 return 0;
1920
1921 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001922 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001923 fifo_size /= INTEL_INFO(dev)->num_pipes;
1924
1925 /*
1926 * For some reason the non self refresh
1927 * FIFO size is only half of the self
1928 * refresh FIFO size on ILK/SNB.
1929 */
1930 if (INTEL_INFO(dev)->gen <= 6)
1931 fifo_size /= 2;
1932 }
1933
Ville Syrjälä240264f2013-08-07 13:29:12 +03001934 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001935 /* level 0 is always calculated with 1:1 split */
1936 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1937 if (is_sprite)
1938 fifo_size *= 5;
1939 fifo_size /= 6;
1940 } else {
1941 fifo_size /= 2;
1942 }
1943 }
1944
1945 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001946 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001947}
1948
1949/* Calculate the maximum cursor plane watermark */
1950static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001951 int level,
1952 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001953{
1954 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001955 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001956 return 64;
1957
1958 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001959 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001960}
1961
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001962static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001963 int level,
1964 const struct intel_wm_config *config,
1965 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001966 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001967{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001968 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1969 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1970 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001971 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001972}
1973
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001974static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1975 int level,
1976 struct ilk_wm_maximums *max)
1977{
1978 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1979 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1980 max->cur = ilk_cursor_wm_reg_max(dev, level);
1981 max->fbc = ilk_fbc_wm_reg_max(dev);
1982}
1983
Ville Syrjäläd9395652013-10-09 19:18:10 +03001984static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001985 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001986 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001987{
1988 bool ret;
1989
1990 /* already determined to be invalid? */
1991 if (!result->enable)
1992 return false;
1993
1994 result->enable = result->pri_val <= max->pri &&
1995 result->spr_val <= max->spr &&
1996 result->cur_val <= max->cur;
1997
1998 ret = result->enable;
1999
2000 /*
2001 * HACK until we can pre-compute everything,
2002 * and thus fail gracefully if LP0 watermarks
2003 * are exceeded...
2004 */
2005 if (level == 0 && !result->enable) {
2006 if (result->pri_val > max->pri)
2007 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2008 level, result->pri_val, max->pri);
2009 if (result->spr_val > max->spr)
2010 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2011 level, result->spr_val, max->spr);
2012 if (result->cur_val > max->cur)
2013 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2014 level, result->cur_val, max->cur);
2015
2016 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2017 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2018 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2019 result->enable = true;
2020 }
2021
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002022 return ret;
2023}
2024
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002025static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002026 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002027 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002028 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002029 struct intel_plane_state *pristate,
2030 struct intel_plane_state *sprstate,
2031 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002032 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002033{
2034 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2035 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2036 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2037
2038 /* WM1+ latency values stored in 0.5us units */
2039 if (level > 0) {
2040 pri_latency *= 5;
2041 spr_latency *= 5;
2042 cur_latency *= 5;
2043 }
2044
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002045 if (pristate) {
2046 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2047 pri_latency, level);
2048 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2049 }
2050
2051 if (sprstate)
2052 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2053
2054 if (curstate)
2055 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2056
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002057 result->enable = true;
2058}
2059
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002060static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002061hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002062{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002063 const struct intel_atomic_state *intel_state =
2064 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002065 const struct drm_display_mode *adjusted_mode =
2066 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002067 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002068
Matt Roperee91a152015-12-03 11:37:39 -08002069 if (!cstate->base.active)
2070 return 0;
2071 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2072 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002073 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002074 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002075
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002076 /* The WM are computed with base on how long it takes to fill a single
2077 * row at the given clock rate, multiplied by 8.
2078 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002079 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2080 adjusted_mode->crtc_clock);
2081 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002082 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002083
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002084 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2085 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002086}
2087
Ville Syrjäläbb726512016-10-31 22:37:24 +02002088static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2089 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002090{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002091 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002092 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002093 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002094 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002095
2096 /* read the first set of memory latencies[0:3] */
2097 val = 0; /* data0 to be programmed to 0 for first set */
2098 mutex_lock(&dev_priv->rps.hw_lock);
2099 ret = sandybridge_pcode_read(dev_priv,
2100 GEN9_PCODE_READ_MEM_LATENCY,
2101 &val);
2102 mutex_unlock(&dev_priv->rps.hw_lock);
2103
2104 if (ret) {
2105 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2106 return;
2107 }
2108
2109 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2110 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2111 GEN9_MEM_LATENCY_LEVEL_MASK;
2112 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2113 GEN9_MEM_LATENCY_LEVEL_MASK;
2114 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2115 GEN9_MEM_LATENCY_LEVEL_MASK;
2116
2117 /* read the second set of memory latencies[4:7] */
2118 val = 1; /* data0 to be programmed to 1 for second set */
2119 mutex_lock(&dev_priv->rps.hw_lock);
2120 ret = sandybridge_pcode_read(dev_priv,
2121 GEN9_PCODE_READ_MEM_LATENCY,
2122 &val);
2123 mutex_unlock(&dev_priv->rps.hw_lock);
2124 if (ret) {
2125 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2126 return;
2127 }
2128
2129 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2130 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2131 GEN9_MEM_LATENCY_LEVEL_MASK;
2132 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2133 GEN9_MEM_LATENCY_LEVEL_MASK;
2134 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2135 GEN9_MEM_LATENCY_LEVEL_MASK;
2136
Vandana Kannan367294b2014-11-04 17:06:46 +00002137 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002138 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2139 * need to be disabled. We make sure to sanitize the values out
2140 * of the punit to satisfy this requirement.
2141 */
2142 for (level = 1; level <= max_level; level++) {
2143 if (wm[level] == 0) {
2144 for (i = level + 1; i <= max_level; i++)
2145 wm[i] = 0;
2146 break;
2147 }
2148 }
2149
2150 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002151 * WaWmMemoryReadLatency:skl
2152 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002153 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002154 * to add 2us to the various latency levels we retrieve from the
2155 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002156 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002157 if (wm[0] == 0) {
2158 wm[0] += 2;
2159 for (level = 1; level <= max_level; level++) {
2160 if (wm[level] == 0)
2161 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002162 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002163 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002164 }
2165
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002166 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002167 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2168
2169 wm[0] = (sskpd >> 56) & 0xFF;
2170 if (wm[0] == 0)
2171 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002172 wm[1] = (sskpd >> 4) & 0xFF;
2173 wm[2] = (sskpd >> 12) & 0xFF;
2174 wm[3] = (sskpd >> 20) & 0x1FF;
2175 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002176 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002177 uint32_t sskpd = I915_READ(MCH_SSKPD);
2178
2179 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2180 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2181 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2182 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002183 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002184 uint32_t mltr = I915_READ(MLTR_ILK);
2185
2186 /* ILK primary LP0 latency is 700 ns */
2187 wm[0] = 7;
2188 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2189 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002190 }
2191}
2192
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002193static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2194 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002195{
2196 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002197 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002198 wm[0] = 13;
2199}
2200
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002201static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2202 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002203{
2204 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002205 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002206 wm[0] = 13;
2207
2208 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002209 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002210 wm[3] *= 2;
2211}
2212
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002213int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002214{
2215 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002216 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002217 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002218 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002219 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002220 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002221 return 3;
2222 else
2223 return 2;
2224}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002225
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002226static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002227 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002228 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002229{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002230 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002231
2232 for (level = 0; level <= max_level; level++) {
2233 unsigned int latency = wm[level];
2234
2235 if (latency == 0) {
2236 DRM_ERROR("%s WM%d latency not provided\n",
2237 name, level);
2238 continue;
2239 }
2240
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002241 /*
2242 * - latencies are in us on gen9.
2243 * - before then, WM1+ latency values are in 0.5us units
2244 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002245 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002246 latency *= 10;
2247 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002248 latency *= 5;
2249
2250 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2251 name, level, wm[level],
2252 latency / 10, latency % 10);
2253 }
2254}
2255
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002256static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2257 uint16_t wm[5], uint16_t min)
2258{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002259 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002260
2261 if (wm[0] >= min)
2262 return false;
2263
2264 wm[0] = max(wm[0], min);
2265 for (level = 1; level <= max_level; level++)
2266 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2267
2268 return true;
2269}
2270
Ville Syrjäläbb726512016-10-31 22:37:24 +02002271static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002272{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002273 bool changed;
2274
2275 /*
2276 * The BIOS provided WM memory latency values are often
2277 * inadequate for high resolution displays. Adjust them.
2278 */
2279 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2280 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2281 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2282
2283 if (!changed)
2284 return;
2285
2286 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002287 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2288 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2289 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002290}
2291
Ville Syrjäläbb726512016-10-31 22:37:24 +02002292static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002293{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002294 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002295
2296 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2297 sizeof(dev_priv->wm.pri_latency));
2298 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2299 sizeof(dev_priv->wm.pri_latency));
2300
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002301 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002302 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002303
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002304 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2305 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2306 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002307
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002308 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002309 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002310}
2311
Ville Syrjäläbb726512016-10-31 22:37:24 +02002312static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002313{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002314 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002315 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002316}
2317
Matt Ropered4a6a72016-02-23 17:20:13 -08002318static bool ilk_validate_pipe_wm(struct drm_device *dev,
2319 struct intel_pipe_wm *pipe_wm)
2320{
2321 /* LP0 watermark maximums depend on this pipe alone */
2322 const struct intel_wm_config config = {
2323 .num_pipes_active = 1,
2324 .sprites_enabled = pipe_wm->sprites_enabled,
2325 .sprites_scaled = pipe_wm->sprites_scaled,
2326 };
2327 struct ilk_wm_maximums max;
2328
2329 /* LP0 watermarks always use 1/2 DDB partitioning */
2330 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2331
2332 /* At least LP0 must be valid */
2333 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2334 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2335 return false;
2336 }
2337
2338 return true;
2339}
2340
Matt Roper261a27d2015-10-08 15:28:25 -07002341/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002342static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002343{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002344 struct drm_atomic_state *state = cstate->base.state;
2345 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002346 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002347 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002348 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002349 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002350 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002351 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002352 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002353 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002354 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002355
Matt Ropere8f1f022016-05-12 07:05:55 -07002356 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002357
Matt Roper43d59ed2015-09-24 15:53:07 -07002358 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002359 struct intel_plane_state *ps;
2360
2361 ps = intel_atomic_get_existing_plane_state(state,
2362 intel_plane);
2363 if (!ps)
2364 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002365
2366 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002367 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002368 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002370 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002371 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002372 }
2373
Matt Ropered4a6a72016-02-23 17:20:13 -08002374 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002375 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002376 pipe_wm->sprites_enabled = sprstate->base.visible;
2377 pipe_wm->sprites_scaled = sprstate->base.visible &&
2378 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2379 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002380 }
2381
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002382 usable_level = max_level;
2383
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002384 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002385 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002386 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002387
2388 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002389 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002390 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002391
Matt Roper86c8bbb2015-09-24 15:53:16 -07002392 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002393 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2394
2395 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2396 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002397
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002398 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002399 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002400
Matt Ropered4a6a72016-02-23 17:20:13 -08002401 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002402 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002403
2404 ilk_compute_wm_reg_maximums(dev, 1, &max);
2405
2406 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002407 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002408
Matt Roper86c8bbb2015-09-24 15:53:16 -07002409 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002410 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002411
2412 /*
2413 * Disable any watermark level that exceeds the
2414 * register maximums since such watermarks are
2415 * always invalid.
2416 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002417 if (level > usable_level)
2418 continue;
2419
2420 if (ilk_validate_wm_level(level, &max, wm))
2421 pipe_wm->wm[level] = *wm;
2422 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002423 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002424 }
2425
Matt Roper86c8bbb2015-09-24 15:53:16 -07002426 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002427}
2428
2429/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002430 * Build a set of 'intermediate' watermark values that satisfy both the old
2431 * state and the new state. These can be programmed to the hardware
2432 * immediately.
2433 */
2434static int ilk_compute_intermediate_wm(struct drm_device *dev,
2435 struct intel_crtc *intel_crtc,
2436 struct intel_crtc_state *newstate)
2437{
Matt Ropere8f1f022016-05-12 07:05:55 -07002438 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002439 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002440 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002441
2442 /*
2443 * Start with the final, target watermarks, then combine with the
2444 * currently active watermarks to get values that are safe both before
2445 * and after the vblank.
2446 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002447 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002448 a->pipe_enabled |= b->pipe_enabled;
2449 a->sprites_enabled |= b->sprites_enabled;
2450 a->sprites_scaled |= b->sprites_scaled;
2451
2452 for (level = 0; level <= max_level; level++) {
2453 struct intel_wm_level *a_wm = &a->wm[level];
2454 const struct intel_wm_level *b_wm = &b->wm[level];
2455
2456 a_wm->enable &= b_wm->enable;
2457 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2458 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2459 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2460 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2461 }
2462
2463 /*
2464 * We need to make sure that these merged watermark values are
2465 * actually a valid configuration themselves. If they're not,
2466 * there's no safe way to transition from the old state to
2467 * the new state, so we need to fail the atomic transaction.
2468 */
2469 if (!ilk_validate_pipe_wm(dev, a))
2470 return -EINVAL;
2471
2472 /*
2473 * If our intermediate WM are identical to the final WM, then we can
2474 * omit the post-vblank programming; only update if it's different.
2475 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002476 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002477 newstate->wm.need_postvbl_update = false;
2478
2479 return 0;
2480}
2481
2482/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002483 * Merge the watermarks from all active pipes for a specific level.
2484 */
2485static void ilk_merge_wm_level(struct drm_device *dev,
2486 int level,
2487 struct intel_wm_level *ret_wm)
2488{
2489 const struct intel_crtc *intel_crtc;
2490
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002491 ret_wm->enable = true;
2492
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002493 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002494 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002495 const struct intel_wm_level *wm = &active->wm[level];
2496
2497 if (!active->pipe_enabled)
2498 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002499
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002500 /*
2501 * The watermark values may have been used in the past,
2502 * so we must maintain them in the registers for some
2503 * time even if the level is now disabled.
2504 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002506 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507
2508 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2509 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2510 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2511 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2512 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002513}
2514
2515/*
2516 * Merge all low power watermarks for all active pipes.
2517 */
2518static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002519 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002520 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002521 struct intel_pipe_wm *merged)
2522{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002523 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002524 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002525 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002526
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002527 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002528 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002529 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002530 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002531
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002532 /* ILK: FBC WM must be disabled always */
2533 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002534
2535 /* merge each WM1+ level */
2536 for (level = 1; level <= max_level; level++) {
2537 struct intel_wm_level *wm = &merged->wm[level];
2538
2539 ilk_merge_wm_level(dev, level, wm);
2540
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002541 if (level > last_enabled_level)
2542 wm->enable = false;
2543 else if (!ilk_validate_wm_level(level, max, wm))
2544 /* make sure all following levels get disabled */
2545 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002546
2547 /*
2548 * The spec says it is preferred to disable
2549 * FBC WMs instead of disabling a WM level.
2550 */
2551 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002552 if (wm->enable)
2553 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002554 wm->fbc_val = 0;
2555 }
2556 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002557
2558 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2559 /*
2560 * FIXME this is racy. FBC might get enabled later.
2561 * What we should check here is whether FBC can be
2562 * enabled sometime later.
2563 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002564 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002565 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002566 for (level = 2; level <= max_level; level++) {
2567 struct intel_wm_level *wm = &merged->wm[level];
2568
2569 wm->enable = false;
2570 }
2571 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002572}
2573
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002574static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2575{
2576 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2577 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2578}
2579
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002580/* The value we need to program into the WM_LPx latency field */
2581static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2582{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002583 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002584
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002585 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002586 return 2 * level;
2587 else
2588 return dev_priv->wm.pri_latency[level];
2589}
2590
Imre Deak820c1982013-12-17 14:46:36 +02002591static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002592 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002593 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002594 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002595{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002596 struct intel_crtc *intel_crtc;
2597 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002598
Ville Syrjälä0362c782013-10-09 19:17:57 +03002599 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002600 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002601
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002602 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002604 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002605
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002606 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002607
Ville Syrjälä0362c782013-10-09 19:17:57 +03002608 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002609
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002610 /*
2611 * Maintain the watermark values even if the level is
2612 * disabled. Doing otherwise could cause underruns.
2613 */
2614 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002615 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002616 (r->pri_val << WM1_LP_SR_SHIFT) |
2617 r->cur_val;
2618
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002619 if (r->enable)
2620 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2621
Ville Syrjälä416f4722013-11-02 21:07:46 -07002622 if (INTEL_INFO(dev)->gen >= 8)
2623 results->wm_lp[wm_lp - 1] |=
2624 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2625 else
2626 results->wm_lp[wm_lp - 1] |=
2627 r->fbc_val << WM1_LP_FBC_SHIFT;
2628
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002629 /*
2630 * Always set WM1S_LP_EN when spr_val != 0, even if the
2631 * level is disabled. Doing otherwise could cause underruns.
2632 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002633 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2634 WARN_ON(wm_lp != 1);
2635 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2636 } else
2637 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002638 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002639
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002640 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002641 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002642 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002643 const struct intel_wm_level *r =
2644 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002645
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002646 if (WARN_ON(!r->enable))
2647 continue;
2648
Matt Ropered4a6a72016-02-23 17:20:13 -08002649 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002650
2651 results->wm_pipe[pipe] =
2652 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2653 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2654 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002655 }
2656}
2657
Paulo Zanoni861f3382013-05-31 10:19:21 -03002658/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2659 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002660static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002661 struct intel_pipe_wm *r1,
2662 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002663{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002664 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002665 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002666
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002667 for (level = 1; level <= max_level; level++) {
2668 if (r1->wm[level].enable)
2669 level1 = level;
2670 if (r2->wm[level].enable)
2671 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002672 }
2673
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002674 if (level1 == level2) {
2675 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002676 return r2;
2677 else
2678 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002679 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002680 return r1;
2681 } else {
2682 return r2;
2683 }
2684}
2685
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002686/* dirty bits used to track which watermarks need changes */
2687#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2688#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2689#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2690#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2691#define WM_DIRTY_FBC (1 << 24)
2692#define WM_DIRTY_DDB (1 << 25)
2693
Damien Lespiau055e3932014-08-18 13:49:10 +01002694static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002695 const struct ilk_wm_values *old,
2696 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002697{
2698 unsigned int dirty = 0;
2699 enum pipe pipe;
2700 int wm_lp;
2701
Damien Lespiau055e3932014-08-18 13:49:10 +01002702 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002703 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2704 dirty |= WM_DIRTY_LINETIME(pipe);
2705 /* Must disable LP1+ watermarks too */
2706 dirty |= WM_DIRTY_LP_ALL;
2707 }
2708
2709 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2710 dirty |= WM_DIRTY_PIPE(pipe);
2711 /* Must disable LP1+ watermarks too */
2712 dirty |= WM_DIRTY_LP_ALL;
2713 }
2714 }
2715
2716 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2717 dirty |= WM_DIRTY_FBC;
2718 /* Must disable LP1+ watermarks too */
2719 dirty |= WM_DIRTY_LP_ALL;
2720 }
2721
2722 if (old->partitioning != new->partitioning) {
2723 dirty |= WM_DIRTY_DDB;
2724 /* Must disable LP1+ watermarks too */
2725 dirty |= WM_DIRTY_LP_ALL;
2726 }
2727
2728 /* LP1+ watermarks already deemed dirty, no need to continue */
2729 if (dirty & WM_DIRTY_LP_ALL)
2730 return dirty;
2731
2732 /* Find the lowest numbered LP1+ watermark in need of an update... */
2733 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2734 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2735 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2736 break;
2737 }
2738
2739 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2740 for (; wm_lp <= 3; wm_lp++)
2741 dirty |= WM_DIRTY_LP(wm_lp);
2742
2743 return dirty;
2744}
2745
Ville Syrjälä8553c182013-12-05 15:51:39 +02002746static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2747 unsigned int dirty)
2748{
Imre Deak820c1982013-12-17 14:46:36 +02002749 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002750 bool changed = false;
2751
2752 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2753 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2754 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2755 changed = true;
2756 }
2757 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2758 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2759 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2760 changed = true;
2761 }
2762 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2763 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2764 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2765 changed = true;
2766 }
2767
2768 /*
2769 * Don't touch WM1S_LP_EN here.
2770 * Doing so could cause underruns.
2771 */
2772
2773 return changed;
2774}
2775
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002776/*
2777 * The spec says we shouldn't write when we don't need, because every write
2778 * causes WMs to be re-evaluated, expending some power.
2779 */
Imre Deak820c1982013-12-17 14:46:36 +02002780static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2781 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002782{
Chris Wilson91c8a322016-07-05 10:40:23 +01002783 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002784 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002785 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002787
Damien Lespiau055e3932014-08-18 13:49:10 +01002788 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 return;
2791
Ville Syrjälä8553c182013-12-05 15:51:39 +02002792 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002793
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002794 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2800
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002801 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2807
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002808 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002809 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002810 val = I915_READ(WM_MISC);
2811 if (results->partitioning == INTEL_DDB_PART_1_2)
2812 val &= ~WM_MISC_DATA_PARTITION_5_6;
2813 else
2814 val |= WM_MISC_DATA_PARTITION_5_6;
2815 I915_WRITE(WM_MISC, val);
2816 } else {
2817 val = I915_READ(DISP_ARB_CTL2);
2818 if (results->partitioning == INTEL_DDB_PART_1_2)
2819 val &= ~DISP_DATA_PARTITION_5_6;
2820 else
2821 val |= DISP_DATA_PARTITION_5_6;
2822 I915_WRITE(DISP_ARB_CTL2, val);
2823 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002824 }
2825
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002826 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002827 val = I915_READ(DISP_ARB_CTL);
2828 if (results->enable_fbc_wm)
2829 val &= ~DISP_FBC_WM_DIS;
2830 else
2831 val |= DISP_FBC_WM_DIS;
2832 I915_WRITE(DISP_ARB_CTL, val);
2833 }
2834
Imre Deak954911e2013-12-17 14:46:34 +02002835 if (dirty & WM_DIRTY_LP(1) &&
2836 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2837 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2838
2839 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002840 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2841 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2842 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2843 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2844 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002845
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002846 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002848 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002849 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002850 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002851 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002852
2853 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002854}
2855
Matt Ropered4a6a72016-02-23 17:20:13 -08002856bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002857{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002858 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002859
2860 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2861}
2862
Lyude656d1b82016-08-17 15:55:54 -04002863#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002864
Matt Roper024c9042015-09-24 15:53:11 -07002865/*
2866 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2867 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2868 * other universal planes are in indices 1..n. Note that this may leave unused
2869 * indices between the top "sprite" plane and the cursor.
2870 */
2871static int
2872skl_wm_plane_id(const struct intel_plane *plane)
2873{
2874 switch (plane->base.type) {
2875 case DRM_PLANE_TYPE_PRIMARY:
2876 return 0;
2877 case DRM_PLANE_TYPE_CURSOR:
2878 return PLANE_CURSOR;
2879 case DRM_PLANE_TYPE_OVERLAY:
2880 return plane->plane + 1;
2881 default:
2882 MISSING_CASE(plane->base.type);
2883 return plane->plane;
2884 }
2885}
2886
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002887/*
2888 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2889 * so assume we'll always need it in order to avoid underruns.
2890 */
2891static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2892{
2893 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2894
2895 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2896 IS_KABYLAKE(dev_priv))
2897 return true;
2898
2899 return false;
2900}
2901
Paulo Zanoni56feca92016-09-22 18:00:28 -03002902static bool
2903intel_has_sagv(struct drm_i915_private *dev_priv)
2904{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002905 if (IS_KABYLAKE(dev_priv))
2906 return true;
2907
2908 if (IS_SKYLAKE(dev_priv) &&
2909 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2910 return true;
2911
2912 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002913}
2914
Lyude656d1b82016-08-17 15:55:54 -04002915/*
2916 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2917 * depending on power and performance requirements. The display engine access
2918 * to system memory is blocked during the adjustment time. Because of the
2919 * blocking time, having this enabled can cause full system hangs and/or pipe
2920 * underruns if we don't meet all of the following requirements:
2921 *
2922 * - <= 1 pipe enabled
2923 * - All planes can enable watermarks for latencies >= SAGV engine block time
2924 * - We're not using an interlaced display configuration
2925 */
2926int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002927intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002928{
2929 int ret;
2930
Paulo Zanoni56feca92016-09-22 18:00:28 -03002931 if (!intel_has_sagv(dev_priv))
2932 return 0;
2933
2934 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002935 return 0;
2936
2937 DRM_DEBUG_KMS("Enabling the SAGV\n");
2938 mutex_lock(&dev_priv->rps.hw_lock);
2939
2940 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2941 GEN9_SAGV_ENABLE);
2942
2943 /* We don't need to wait for the SAGV when enabling */
2944 mutex_unlock(&dev_priv->rps.hw_lock);
2945
2946 /*
2947 * Some skl systems, pre-release machines in particular,
2948 * don't actually have an SAGV.
2949 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002950 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002951 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002952 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002953 return 0;
2954 } else if (ret < 0) {
2955 DRM_ERROR("Failed to enable the SAGV\n");
2956 return ret;
2957 }
2958
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002959 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002960 return 0;
2961}
2962
2963static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002964intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002965{
2966 int ret;
2967 uint32_t temp = GEN9_SAGV_DISABLE;
2968
2969 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2970 &temp);
2971 if (ret)
2972 return ret;
2973 else
2974 return temp & GEN9_SAGV_IS_DISABLED;
2975}
2976
2977int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002978intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002979{
2980 int ret, result;
2981
Paulo Zanoni56feca92016-09-22 18:00:28 -03002982 if (!intel_has_sagv(dev_priv))
2983 return 0;
2984
2985 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002986 return 0;
2987
2988 DRM_DEBUG_KMS("Disabling the SAGV\n");
2989 mutex_lock(&dev_priv->rps.hw_lock);
2990
2991 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002992 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002993 mutex_unlock(&dev_priv->rps.hw_lock);
2994
2995 if (ret == -ETIMEDOUT) {
2996 DRM_ERROR("Request to disable SAGV timed out\n");
2997 return -ETIMEDOUT;
2998 }
2999
3000 /*
3001 * Some skl systems, pre-release machines in particular,
3002 * don't actually have an SAGV.
3003 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003004 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003005 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003006 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003007 return 0;
3008 } else if (result < 0) {
3009 DRM_ERROR("Failed to disable the SAGV\n");
3010 return result;
3011 }
3012
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003013 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003014 return 0;
3015}
3016
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003017bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003018{
3019 struct drm_device *dev = state->dev;
3020 struct drm_i915_private *dev_priv = to_i915(dev);
3021 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003022 struct intel_crtc *crtc;
3023 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003024 struct intel_crtc_state *cstate;
3025 struct skl_plane_wm *wm;
Lyude656d1b82016-08-17 15:55:54 -04003026 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003027 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003028
Paulo Zanoni56feca92016-09-22 18:00:28 -03003029 if (!intel_has_sagv(dev_priv))
3030 return false;
3031
Lyude656d1b82016-08-17 15:55:54 -04003032 /*
3033 * SKL workaround: bspec recommends we disable the SAGV when we have
3034 * more then one pipe enabled
3035 *
3036 * If there are no active CRTCs, no additional checks need be performed
3037 */
3038 if (hweight32(intel_state->active_crtcs) == 0)
3039 return true;
3040 else if (hweight32(intel_state->active_crtcs) > 1)
3041 return false;
3042
3043 /* Since we're now guaranteed to only have one active CRTC... */
3044 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003045 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003046 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003047
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003048 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003049 return false;
3050
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003051 for_each_intel_plane_on_crtc(dev, crtc, plane) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003052 wm = &cstate->wm.skl.optimal.planes[skl_wm_plane_id(plane)];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003053
Lyude656d1b82016-08-17 15:55:54 -04003054 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003055 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003056 continue;
3057
3058 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003059 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003060 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003061 { }
3062
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003063 latency = dev_priv->wm.skl_latency[level];
3064
3065 if (skl_needs_memory_bw_wa(intel_state) &&
3066 plane->base.state->fb->modifier[0] ==
3067 I915_FORMAT_MOD_X_TILED)
3068 latency += 15;
3069
Lyude656d1b82016-08-17 15:55:54 -04003070 /*
3071 * If any of the planes on this pipe don't enable wm levels
3072 * that incur memory latencies higher then 30µs we can't enable
3073 * the SAGV
3074 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003075 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003076 return false;
3077 }
3078
3079 return true;
3080}
3081
Damien Lespiaub9cec072014-11-04 17:06:43 +00003082static void
3083skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003084 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003085 struct skl_ddb_entry *alloc, /* out */
3086 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003087{
Matt Roperc107acf2016-05-12 07:06:01 -07003088 struct drm_atomic_state *state = cstate->base.state;
3089 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3090 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003091 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003092 unsigned int pipe_size, ddb_size;
3093 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003094
Matt Ropera6d3460e2016-05-12 07:06:04 -07003095 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003096 alloc->start = 0;
3097 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003098 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003099 return;
3100 }
3101
Matt Ropera6d3460e2016-05-12 07:06:04 -07003102 if (intel_state->active_pipe_changes)
3103 *num_active = hweight32(intel_state->active_crtcs);
3104 else
3105 *num_active = hweight32(dev_priv->active_crtcs);
3106
Deepak M6f3fff62016-09-15 15:01:10 +05303107 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3108 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003109
3110 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3111
Matt Roperc107acf2016-05-12 07:06:01 -07003112 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003113 * If the state doesn't change the active CRTC's, then there's
3114 * no need to recalculate; the existing pipe allocation limits
3115 * should remain unchanged. Note that we're safe from racing
3116 * commits since any racing commit that changes the active CRTC
3117 * list would need to grab _all_ crtc locks, including the one
3118 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003119 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003120 if (!intel_state->active_pipe_changes) {
Lyudece0ba282016-09-15 10:46:35 -04003121 *alloc = to_intel_crtc(for_crtc)->hw_ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003122 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003123 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003124
3125 nth_active_pipe = hweight32(intel_state->active_crtcs &
3126 (drm_crtc_mask(for_crtc) - 1));
3127 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3128 alloc->start = nth_active_pipe * ddb_size / *num_active;
3129 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003130}
3131
Matt Roperc107acf2016-05-12 07:06:01 -07003132static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003133{
Matt Roperc107acf2016-05-12 07:06:01 -07003134 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003135 return 32;
3136
3137 return 8;
3138}
3139
Damien Lespiaua269c582014-11-04 17:06:49 +00003140static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3141{
3142 entry->start = reg & 0x3ff;
3143 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003144 if (entry->end)
3145 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003146}
3147
Damien Lespiau08db6652014-11-04 17:06:52 +00003148void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3149 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003150{
Damien Lespiaua269c582014-11-04 17:06:49 +00003151 enum pipe pipe;
3152 int plane;
3153 u32 val;
3154
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003155 memset(ddb, 0, sizeof(*ddb));
3156
Damien Lespiaua269c582014-11-04 17:06:49 +00003157 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003158 enum intel_display_power_domain power_domain;
3159
3160 power_domain = POWER_DOMAIN_PIPE(pipe);
3161 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003162 continue;
3163
Matt Roper8b364b42016-10-26 15:51:28 -07003164 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003165 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3166 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3167 val);
3168 }
3169
3170 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003171 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3172 val);
Imre Deak4d800032016-02-17 16:31:29 +02003173
3174 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003175 }
3176}
3177
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003178/*
3179 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3180 * The bspec defines downscale amount as:
3181 *
3182 * """
3183 * Horizontal down scale amount = maximum[1, Horizontal source size /
3184 * Horizontal destination size]
3185 * Vertical down scale amount = maximum[1, Vertical source size /
3186 * Vertical destination size]
3187 * Total down scale amount = Horizontal down scale amount *
3188 * Vertical down scale amount
3189 * """
3190 *
3191 * Return value is provided in 16.16 fixed point form to retain fractional part.
3192 * Caller should take care of dividing & rounding off the value.
3193 */
3194static uint32_t
3195skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3196{
3197 uint32_t downscale_h, downscale_w;
3198 uint32_t src_w, src_h, dst_w, dst_h;
3199
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003200 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003201 return DRM_PLANE_HELPER_NO_SCALING;
3202
3203 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003204 src_w = drm_rect_width(&pstate->base.src);
3205 src_h = drm_rect_height(&pstate->base.src);
3206 dst_w = drm_rect_width(&pstate->base.dst);
3207 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003208 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003209 swap(dst_w, dst_h);
3210
3211 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3212 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3213
3214 /* Provide result in 16.16 fixed point */
3215 return (uint64_t)downscale_w * downscale_h >> 16;
3216}
3217
Damien Lespiaub9cec072014-11-04 17:06:43 +00003218static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003219skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3220 const struct drm_plane_state *pstate,
3221 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003222{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003223 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003224 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003225 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003226 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003227 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3228
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003229 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003230 return 0;
3231 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3232 return 0;
3233 if (y && format != DRM_FORMAT_NV12)
3234 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003235
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003236 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3237 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003238
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003239 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003240 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003241
3242 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003243 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003244 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003245 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003246 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003247 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003248 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003249 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003250 } else {
3251 /* for packed formats */
3252 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003253 }
3254
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003255 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3256
3257 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003258}
3259
3260/*
3261 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3262 * a 8192x4096@32bpp framebuffer:
3263 * 3 * 4096 * 8192 * 4 < 2^32
3264 */
3265static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003266skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3267 unsigned *plane_data_rate,
3268 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003269{
Matt Roper9c74d822016-05-12 07:05:58 -07003270 struct drm_crtc_state *cstate = &intel_cstate->base;
3271 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003272 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003273 const struct intel_plane *intel_plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003274 const struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003275 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003276 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003277
3278 if (WARN_ON(!state))
3279 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003280
Matt Ropera1de91e2016-05-12 07:05:57 -07003281 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003282 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003283 id = skl_wm_plane_id(to_intel_plane(plane));
3284 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003285
Matt Ropera6d3460e2016-05-12 07:06:04 -07003286 /* packed/uv */
3287 rate = skl_plane_relative_data_rate(intel_cstate,
3288 pstate, 0);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003289 plane_data_rate[id] = rate;
3290
3291 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003292
Matt Ropera6d3460e2016-05-12 07:06:04 -07003293 /* y-plane */
3294 rate = skl_plane_relative_data_rate(intel_cstate,
3295 pstate, 1);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003296 plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003297
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003298 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003299 }
3300
3301 return total_data_rate;
3302}
3303
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003304static uint16_t
3305skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3306 const int y)
3307{
3308 struct drm_framebuffer *fb = pstate->fb;
3309 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3310 uint32_t src_w, src_h;
3311 uint32_t min_scanlines = 8;
3312 uint8_t plane_bpp;
3313
3314 if (WARN_ON(!fb))
3315 return 0;
3316
3317 /* For packed formats, no y-plane, return 0 */
3318 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3319 return 0;
3320
3321 /* For Non Y-tile return 8-blocks */
3322 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3323 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3324 return 8;
3325
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003326 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3327 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003328
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003329 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003330 swap(src_w, src_h);
3331
3332 /* Halve UV plane width and height for NV12 */
3333 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3334 src_w /= 2;
3335 src_h /= 2;
3336 }
3337
3338 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3339 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3340 else
3341 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3342
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003343 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003344 switch (plane_bpp) {
3345 case 1:
3346 min_scanlines = 32;
3347 break;
3348 case 2:
3349 min_scanlines = 16;
3350 break;
3351 case 4:
3352 min_scanlines = 8;
3353 break;
3354 case 8:
3355 min_scanlines = 4;
3356 break;
3357 default:
3358 WARN(1, "Unsupported pixel depth %u for rotation",
3359 plane_bpp);
3360 min_scanlines = 32;
3361 }
3362 }
3363
3364 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3365}
3366
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003367static void
3368skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3369 uint16_t *minimum, uint16_t *y_minimum)
3370{
3371 const struct drm_plane_state *pstate;
3372 struct drm_plane *plane;
3373
3374 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
3375 struct intel_plane *intel_plane = to_intel_plane(plane);
3376 int id = skl_wm_plane_id(intel_plane);
3377
3378 if (id == PLANE_CURSOR)
3379 continue;
3380
3381 if (!pstate->visible)
3382 continue;
3383
3384 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3385 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
3386 }
3387
3388 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3389}
3390
Matt Roperc107acf2016-05-12 07:06:01 -07003391static int
Matt Roper024c9042015-09-24 15:53:11 -07003392skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003393 struct skl_ddb_allocation *ddb /* out */)
3394{
Matt Roperc107acf2016-05-12 07:06:01 -07003395 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003396 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003397 struct drm_device *dev = crtc->dev;
3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3399 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003400 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003401 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003402 uint16_t minimum[I915_MAX_PLANES] = {};
3403 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003404 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003405 int num_active;
3406 int id, i;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003407 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3408 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003409
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003410 /* Clear the partitioning for disabled planes. */
3411 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3412 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3413
Matt Ropera6d3460e2016-05-12 07:06:04 -07003414 if (WARN_ON(!state))
3415 return 0;
3416
Matt Roperc107acf2016-05-12 07:06:01 -07003417 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003418 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003419 return 0;
3420 }
3421
Matt Ropera6d3460e2016-05-12 07:06:04 -07003422 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003423 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003424 if (alloc_size == 0) {
3425 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003426 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003427 }
3428
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003429 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003430
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003431 /*
3432 * 1. Allocate the mininum required blocks for each active plane
3433 * and allocate the cursor, it doesn't require extra allocation
3434 * proportional to the data rate.
3435 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003436
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003437 for (i = 0; i < I915_MAX_PLANES; i++) {
Matt Roperc107acf2016-05-12 07:06:01 -07003438 alloc_size -= minimum[i];
3439 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003440 }
3441
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003442 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3443 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3444
Damien Lespiaub9cec072014-11-04 17:06:43 +00003445 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003446 * 2. Distribute the remaining space in proportion to the amount of
3447 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003448 *
3449 * FIXME: we may not allocate every single block here.
3450 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003451 total_data_rate = skl_get_total_relative_data_rate(cstate,
3452 plane_data_rate,
3453 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003454 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003455 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003456
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003457 start = alloc->start;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003458 for (id = 0; id < I915_MAX_PLANES; id++) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003459 unsigned int data_rate, y_data_rate;
3460 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003461
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003462 if (id == PLANE_CURSOR)
3463 continue;
3464
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003465 data_rate = plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003466
3467 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003468 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003469 * promote the expression to 64 bits to avoid overflowing, the
3470 * result is < available as data_rate / total_data_rate < 1
3471 */
Matt Roper024c9042015-09-24 15:53:11 -07003472 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003473 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3474 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003475
Matt Roperc107acf2016-05-12 07:06:01 -07003476 /* Leave disabled planes at (0,0) */
3477 if (data_rate) {
3478 ddb->plane[pipe][id].start = start;
3479 ddb->plane[pipe][id].end = start + plane_blocks;
3480 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003481
3482 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003483
3484 /*
3485 * allocation for y_plane part of planar format:
3486 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003487 y_data_rate = plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003488
Matt Ropera1de91e2016-05-12 07:05:57 -07003489 y_plane_blocks = y_minimum[id];
3490 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3491 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003492
Matt Roperc107acf2016-05-12 07:06:01 -07003493 if (y_data_rate) {
3494 ddb->y_plane[pipe][id].start = start;
3495 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3496 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003497
Matt Ropera1de91e2016-05-12 07:05:57 -07003498 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003499 }
3500
Matt Roperc107acf2016-05-12 07:06:01 -07003501 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003502}
3503
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003504/*
3505 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003506 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003507 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3508 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3509*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003510static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003511{
3512 uint32_t wm_intermediate_val, ret;
3513
3514 if (latency == 0)
3515 return UINT_MAX;
3516
Ville Syrjäläac484962016-01-20 21:05:26 +02003517 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003518 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3519
3520 return ret;
3521}
3522
3523static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003524 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003525{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003526 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003527 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003528
3529 if (latency == 0)
3530 return UINT_MAX;
3531
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003532 wm_intermediate_val = latency * pixel_rate;
3533 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003534 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003535
3536 return ret;
3537}
3538
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003539static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3540 struct intel_plane_state *pstate)
3541{
3542 uint64_t adjusted_pixel_rate;
3543 uint64_t downscale_amount;
3544 uint64_t pixel_rate;
3545
3546 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003547 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003548 return 0;
3549
3550 /*
3551 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3552 * with additional adjustments for plane-specific scaling.
3553 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003554 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003555 downscale_amount = skl_plane_downscale_amount(pstate);
3556
3557 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3558 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3559
3560 return pixel_rate;
3561}
3562
Matt Roper55994c22016-05-12 07:06:08 -07003563static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3564 struct intel_crtc_state *cstate,
3565 struct intel_plane_state *intel_pstate,
3566 uint16_t ddb_allocation,
3567 int level,
3568 uint16_t *out_blocks, /* out */
3569 uint8_t *out_lines, /* out */
3570 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003571{
Matt Roper33815fa2016-05-12 07:06:05 -07003572 struct drm_plane_state *pstate = &intel_pstate->base;
3573 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003574 uint32_t latency = dev_priv->wm.skl_latency[level];
3575 uint32_t method1, method2;
3576 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3577 uint32_t res_blocks, res_lines;
3578 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003579 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003580 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003581 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003582 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003583 struct intel_atomic_state *state =
3584 to_intel_atomic_state(cstate->base.state);
3585 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003586
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003587 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003588 *enabled = false;
3589 return 0;
3590 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003591
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003592 if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
3593 latency += 15;
3594
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003595 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3596 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003597
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003598 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003599 swap(width, height);
3600
Ville Syrjäläac484962016-01-20 21:05:26 +02003601 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003602 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3603
Dave Airlie61d0a042016-10-25 16:35:20 +10003604 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003605 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3606 drm_format_plane_cpp(fb->pixel_format, 1) :
3607 drm_format_plane_cpp(fb->pixel_format, 0);
3608
3609 switch (cpp) {
3610 case 1:
3611 y_min_scanlines = 16;
3612 break;
3613 case 2:
3614 y_min_scanlines = 8;
3615 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003616 case 4:
3617 y_min_scanlines = 4;
3618 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003619 default:
3620 MISSING_CASE(cpp);
3621 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003622 }
3623 } else {
3624 y_min_scanlines = 4;
3625 }
3626
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003627 plane_bytes_per_line = width * cpp;
3628 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3629 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3630 plane_blocks_per_line =
3631 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3632 plane_blocks_per_line /= y_min_scanlines;
3633 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3634 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3635 + 1;
3636 } else {
3637 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3638 }
3639
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003640 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3641 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003642 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003643 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003644 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003645
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003646 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003647 if (apply_memory_bw_wa)
3648 y_tile_minimum *= 2;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003649
Matt Roper024c9042015-09-24 15:53:11 -07003650 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3651 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003652 selected_result = max(method2, y_tile_minimum);
3653 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003654 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3655 (plane_bytes_per_line / 512 < 1))
3656 selected_result = method2;
3657 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003658 selected_result = min(method1, method2);
3659 else
3660 selected_result = method1;
3661 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003662
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003663 res_blocks = selected_result + 1;
3664 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003665
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003666 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003667 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003668 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3669 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003670 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003671 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003672 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003673 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003674 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003675
Matt Roper55994c22016-05-12 07:06:08 -07003676 if (res_blocks >= ddb_allocation || res_lines > 31) {
3677 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003678
3679 /*
3680 * If there are no valid level 0 watermarks, then we can't
3681 * support this display configuration.
3682 */
3683 if (level) {
3684 return 0;
3685 } else {
3686 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3687 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3688 to_intel_crtc(cstate->base.crtc)->pipe,
3689 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3690 res_blocks, ddb_allocation, res_lines);
3691
3692 return -EINVAL;
3693 }
Matt Roper55994c22016-05-12 07:06:08 -07003694 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003695
3696 *out_blocks = res_blocks;
3697 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003698 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003699
Matt Roper55994c22016-05-12 07:06:08 -07003700 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003701}
3702
Matt Roperf4a96752016-05-12 07:06:06 -07003703static int
3704skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3705 struct skl_ddb_allocation *ddb,
3706 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003707 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003708 int level,
3709 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003710{
Matt Roperf4a96752016-05-12 07:06:06 -07003711 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003712 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003713 struct drm_plane *plane = &intel_plane->base;
3714 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003715 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003716 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003717 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003718 int i = skl_wm_plane_id(intel_plane);
3719
3720 if (state)
3721 intel_pstate =
3722 intel_atomic_get_existing_plane_state(state,
3723 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003724
Matt Roperf4a96752016-05-12 07:06:06 -07003725 /*
Lyudea62163e2016-10-04 14:28:20 -04003726 * Note: If we start supporting multiple pending atomic commits against
3727 * the same planes/CRTC's in the future, plane->state will no longer be
3728 * the correct pre-state to use for the calculations here and we'll
3729 * need to change where we get the 'unchanged' plane data from.
3730 *
3731 * For now this is fine because we only allow one queued commit against
3732 * a CRTC. Even if the plane isn't modified by this transaction and we
3733 * don't have a plane lock, we still have the CRTC's lock, so we know
3734 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003735 */
Lyudea62163e2016-10-04 14:28:20 -04003736 if (!intel_pstate)
3737 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003738
Lyudea62163e2016-10-04 14:28:20 -04003739 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003740
Lyudea62163e2016-10-04 14:28:20 -04003741 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
Matt Roperf4a96752016-05-12 07:06:06 -07003742
Lyudea62163e2016-10-04 14:28:20 -04003743 ret = skl_compute_plane_wm(dev_priv,
3744 cstate,
3745 intel_pstate,
3746 ddb_blocks,
3747 level,
3748 &result->plane_res_b,
3749 &result->plane_res_l,
3750 &result->plane_en);
3751 if (ret)
3752 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003753
3754 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003755}
3756
Damien Lespiau407b50f2014-11-04 17:06:57 +00003757static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003758skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003759{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003760 uint32_t pixel_rate;
3761
Matt Roper024c9042015-09-24 15:53:11 -07003762 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003763 return 0;
3764
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003765 pixel_rate = ilk_pipe_pixel_rate(cstate);
3766
3767 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003768 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003769
Matt Roper024c9042015-09-24 15:53:11 -07003770 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003771 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003772}
3773
Matt Roper024c9042015-09-24 15:53:11 -07003774static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003775 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003776{
Matt Roper024c9042015-09-24 15:53:11 -07003777 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003778 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003779
3780 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003781 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003782}
3783
Matt Roper55994c22016-05-12 07:06:08 -07003784static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3785 struct skl_ddb_allocation *ddb,
3786 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003787{
Matt Roper024c9042015-09-24 15:53:11 -07003788 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003789 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003790 struct intel_plane *intel_plane;
3791 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003792 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003793 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003794
Lyudea62163e2016-10-04 14:28:20 -04003795 /*
3796 * We'll only calculate watermarks for planes that are actually
3797 * enabled, so make sure all other planes are set as disabled.
3798 */
3799 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3800
3801 for_each_intel_plane_mask(&dev_priv->drm,
3802 intel_plane,
3803 cstate->base.plane_mask) {
3804 wm = &pipe_wm->planes[skl_wm_plane_id(intel_plane)];
3805
3806 for (level = 0; level <= max_level; level++) {
3807 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3808 intel_plane, level,
3809 &wm->wm[level]);
3810 if (ret)
3811 return ret;
3812 }
3813 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003814 }
Matt Roper024c9042015-09-24 15:53:11 -07003815 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003816
Matt Roper55994c22016-05-12 07:06:08 -07003817 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003818}
3819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003820static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3821 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003822 const struct skl_ddb_entry *entry)
3823{
3824 if (entry->end)
3825 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3826 else
3827 I915_WRITE(reg, 0);
3828}
3829
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003830static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3831 i915_reg_t reg,
3832 const struct skl_wm_level *level)
3833{
3834 uint32_t val = 0;
3835
3836 if (level->plane_en) {
3837 val |= PLANE_WM_EN;
3838 val |= level->plane_res_b;
3839 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3840 }
3841
3842 I915_WRITE(reg, val);
3843}
3844
Lyude62e0fb82016-08-22 12:50:08 -04003845void skl_write_plane_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003846 const struct skl_plane_wm *wm,
3847 const struct skl_ddb_allocation *ddb,
Lyude62e0fb82016-08-22 12:50:08 -04003848 int plane)
3849{
3850 struct drm_crtc *crtc = &intel_crtc->base;
3851 struct drm_device *dev = crtc->dev;
3852 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003853 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003854 enum pipe pipe = intel_crtc->pipe;
3855
3856 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003857 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane, level),
3858 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003859 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003860 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane),
3861 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003862
3863 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003864 &ddb->plane[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003865 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003866 &ddb->y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003867}
3868
3869void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003870 const struct skl_plane_wm *wm,
3871 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003872{
3873 struct drm_crtc *crtc = &intel_crtc->base;
3874 struct drm_device *dev = crtc->dev;
3875 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003876 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003877 enum pipe pipe = intel_crtc->pipe;
3878
3879 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003880 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3881 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003882 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003883 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003884
3885 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003886 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003887}
3888
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003889bool skl_wm_level_equals(const struct skl_wm_level *l1,
3890 const struct skl_wm_level *l2)
3891{
3892 if (l1->plane_en != l2->plane_en)
3893 return false;
3894
3895 /* If both planes aren't enabled, the rest shouldn't matter */
3896 if (!l1->plane_en)
3897 return true;
3898
3899 return (l1->plane_res_l == l2->plane_res_l &&
3900 l1->plane_res_b == l2->plane_res_b);
3901}
3902
Lyude27082492016-08-24 07:48:10 +02003903static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3904 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003905{
Lyude27082492016-08-24 07:48:10 +02003906 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003907}
3908
Lyude27082492016-08-24 07:48:10 +02003909bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
Lyudece0ba282016-09-15 10:46:35 -04003910 struct intel_crtc *intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003911{
Lyudece0ba282016-09-15 10:46:35 -04003912 struct drm_crtc *other_crtc;
3913 struct drm_crtc_state *other_cstate;
3914 struct intel_crtc *other_intel_crtc;
3915 const struct skl_ddb_entry *ddb =
3916 &to_intel_crtc_state(intel_crtc->base.state)->wm.skl.ddb;
3917 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003918
Lyudece0ba282016-09-15 10:46:35 -04003919 for_each_crtc_in_state(state, other_crtc, other_cstate, i) {
3920 other_intel_crtc = to_intel_crtc(other_crtc);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003921
Lyudece0ba282016-09-15 10:46:35 -04003922 if (other_intel_crtc == intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003923 continue;
3924
Lyudece0ba282016-09-15 10:46:35 -04003925 if (skl_ddb_entries_overlap(ddb, &other_intel_crtc->hw_ddb))
Lyude27082492016-08-24 07:48:10 +02003926 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003927 }
3928
Lyude27082492016-08-24 07:48:10 +02003929 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003930}
3931
Matt Roper55994c22016-05-12 07:06:08 -07003932static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003933 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003934 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003935 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003936 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003937{
Matt Roperf4a96752016-05-12 07:06:06 -07003938 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003939 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003940
Matt Roper55994c22016-05-12 07:06:08 -07003941 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3942 if (ret)
3943 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003944
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003945 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003946 *changed = false;
3947 else
3948 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003949
Matt Roper55994c22016-05-12 07:06:08 -07003950 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003951}
3952
Matt Roper9b613022016-06-27 16:42:44 -07003953static uint32_t
3954pipes_modified(struct drm_atomic_state *state)
3955{
3956 struct drm_crtc *crtc;
3957 struct drm_crtc_state *cstate;
3958 uint32_t i, ret = 0;
3959
3960 for_each_crtc_in_state(state, crtc, cstate, i)
3961 ret |= drm_crtc_mask(crtc);
3962
3963 return ret;
3964}
3965
Jani Nikulabb7791b2016-10-04 12:29:17 +03003966static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003967skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3968{
3969 struct drm_atomic_state *state = cstate->base.state;
3970 struct drm_device *dev = state->dev;
3971 struct drm_crtc *crtc = cstate->base.crtc;
3972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3973 struct drm_i915_private *dev_priv = to_i915(dev);
3974 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3975 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3976 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3977 struct drm_plane_state *plane_state;
3978 struct drm_plane *plane;
3979 enum pipe pipe = intel_crtc->pipe;
3980 int id;
3981
3982 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3983
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003984 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003985 id = skl_wm_plane_id(to_intel_plane(plane));
3986
3987 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
3988 &new_ddb->plane[pipe][id]) &&
3989 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
3990 &new_ddb->y_plane[pipe][id]))
3991 continue;
3992
3993 plane_state = drm_atomic_get_plane_state(state, plane);
3994 if (IS_ERR(plane_state))
3995 return PTR_ERR(plane_state);
3996 }
3997
3998 return 0;
3999}
4000
Matt Roper98d39492016-05-12 07:06:03 -07004001static int
4002skl_compute_ddb(struct drm_atomic_state *state)
4003{
4004 struct drm_device *dev = state->dev;
4005 struct drm_i915_private *dev_priv = to_i915(dev);
4006 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4007 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004008 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004009 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004010 int ret;
4011
4012 /*
4013 * If this is our first atomic update following hardware readout,
4014 * we can't trust the DDB that the BIOS programmed for us. Let's
4015 * pretend that all pipes switched active status so that we'll
4016 * ensure a full DDB recompute.
4017 */
Matt Roper1b54a882016-06-17 13:42:18 -07004018 if (dev_priv->wm.distrust_bios_wm) {
4019 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4020 state->acquire_ctx);
4021 if (ret)
4022 return ret;
4023
Matt Roper98d39492016-05-12 07:06:03 -07004024 intel_state->active_pipe_changes = ~0;
4025
Matt Roper1b54a882016-06-17 13:42:18 -07004026 /*
4027 * We usually only initialize intel_state->active_crtcs if we
4028 * we're doing a modeset; make sure this field is always
4029 * initialized during the sanitization process that happens
4030 * on the first commit too.
4031 */
4032 if (!intel_state->modeset)
4033 intel_state->active_crtcs = dev_priv->active_crtcs;
4034 }
4035
Matt Roper98d39492016-05-12 07:06:03 -07004036 /*
4037 * If the modeset changes which CRTC's are active, we need to
4038 * recompute the DDB allocation for *all* active pipes, even
4039 * those that weren't otherwise being modified in any way by this
4040 * atomic commit. Due to the shrinking of the per-pipe allocations
4041 * when new active CRTC's are added, it's possible for a pipe that
4042 * we were already using and aren't changing at all here to suddenly
4043 * become invalid if its DDB needs exceeds its new allocation.
4044 *
4045 * Note that if we wind up doing a full DDB recompute, we can't let
4046 * any other display updates race with this transaction, so we need
4047 * to grab the lock on *all* CRTC's.
4048 */
Matt Roper734fa012016-05-12 15:11:40 -07004049 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004050 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004051 intel_state->wm_results.dirty_pipes = ~0;
4052 }
Matt Roper98d39492016-05-12 07:06:03 -07004053
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004054 /*
4055 * We're not recomputing for the pipes not included in the commit, so
4056 * make sure we start with the current state.
4057 */
4058 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4059
Matt Roper98d39492016-05-12 07:06:03 -07004060 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4061 struct intel_crtc_state *cstate;
4062
4063 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4064 if (IS_ERR(cstate))
4065 return PTR_ERR(cstate);
4066
Matt Roper734fa012016-05-12 15:11:40 -07004067 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004068 if (ret)
4069 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004070
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004071 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004072 if (ret)
4073 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004074 }
4075
4076 return 0;
4077}
4078
Matt Roper2722efb2016-08-17 15:55:55 -04004079static void
4080skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4081 struct skl_wm_values *src,
4082 enum pipe pipe)
4083{
Matt Roper2722efb2016-08-17 15:55:55 -04004084 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4085 sizeof(dst->ddb.y_plane[pipe]));
4086 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4087 sizeof(dst->ddb.plane[pipe]));
4088}
4089
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004090static void
4091skl_print_wm_changes(const struct drm_atomic_state *state)
4092{
4093 const struct drm_device *dev = state->dev;
4094 const struct drm_i915_private *dev_priv = to_i915(dev);
4095 const struct intel_atomic_state *intel_state =
4096 to_intel_atomic_state(state);
4097 const struct drm_crtc *crtc;
4098 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004099 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004100 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4101 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004102 int id;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004103 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004104
4105 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004106 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4107 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004108
Maarten Lankhorst75704982016-11-01 12:04:10 +01004109 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004110 const struct skl_ddb_entry *old, *new;
4111
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004112 id = skl_wm_plane_id(intel_plane);
4113 old = &old_ddb->plane[pipe][id];
4114 new = &new_ddb->plane[pipe][id];
4115
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004116 if (skl_ddb_entry_equal(old, new))
4117 continue;
4118
Maarten Lankhorst75704982016-11-01 12:04:10 +01004119 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4120 intel_plane->base.base.id,
4121 intel_plane->base.name,
4122 old->start, old->end,
4123 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004124 }
4125 }
4126}
4127
Matt Roper98d39492016-05-12 07:06:03 -07004128static int
4129skl_compute_wm(struct drm_atomic_state *state)
4130{
4131 struct drm_crtc *crtc;
4132 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004133 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4134 struct skl_wm_values *results = &intel_state->wm_results;
4135 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004136 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004137 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004138
4139 /*
4140 * If this transaction isn't actually touching any CRTC's, don't
4141 * bother with watermark calculation. Note that if we pass this
4142 * test, we're guaranteed to hold at least one CRTC state mutex,
4143 * which means we can safely use values like dev_priv->active_crtcs
4144 * since any racing commits that want to update them would need to
4145 * hold _all_ CRTC state mutexes.
4146 */
4147 for_each_crtc_in_state(state, crtc, cstate, i)
4148 changed = true;
4149 if (!changed)
4150 return 0;
4151
Matt Roper734fa012016-05-12 15:11:40 -07004152 /* Clear all dirty flags */
4153 results->dirty_pipes = 0;
4154
Matt Roper98d39492016-05-12 07:06:03 -07004155 ret = skl_compute_ddb(state);
4156 if (ret)
4157 return ret;
4158
Matt Roper734fa012016-05-12 15:11:40 -07004159 /*
4160 * Calculate WM's for all pipes that are part of this transaction.
4161 * Note that the DDB allocation above may have added more CRTC's that
4162 * weren't otherwise being modified (and set bits in dirty_pipes) if
4163 * pipe allocations had to change.
4164 *
4165 * FIXME: Now that we're doing this in the atomic check phase, we
4166 * should allow skl_update_pipe_wm() to return failure in cases where
4167 * no suitable watermark values can be found.
4168 */
4169 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004170 struct intel_crtc_state *intel_cstate =
4171 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004172 const struct skl_pipe_wm *old_pipe_wm =
4173 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004174
4175 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004176 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4177 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004178 if (ret)
4179 return ret;
4180
4181 if (changed)
4182 results->dirty_pipes |= drm_crtc_mask(crtc);
4183
4184 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4185 /* This pipe's WM's did not change */
4186 continue;
4187
4188 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004189 }
4190
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004191 skl_print_wm_changes(state);
4192
Matt Roper98d39492016-05-12 07:06:03 -07004193 return 0;
4194}
4195
Ville Syrjälä432081b2016-10-31 22:37:03 +02004196static void skl_update_wm(struct intel_crtc *intel_crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004197{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004198 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004199 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004200 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004201 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Ville Syrjälä432081b2016-10-31 22:37:03 +02004202 struct intel_crtc_state *cstate = to_intel_crtc_state(intel_crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004203 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004204 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004205
Ville Syrjälä432081b2016-10-31 22:37:03 +02004206 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004207 return;
4208
Matt Roper734fa012016-05-12 15:11:40 -07004209 mutex_lock(&dev_priv->wm.wm_mutex);
4210
Matt Roper2722efb2016-08-17 15:55:55 -04004211 /*
Lyude27082492016-08-24 07:48:10 +02004212 * If this pipe isn't active already, we're going to be enabling it
4213 * very soon. Since it's safe to update a pipe's ddb allocation while
4214 * the pipe's shut off, just do so here. Already active pipes will have
4215 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004216 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004217 if (intel_crtc->base.state->active_changed) {
Lyude27082492016-08-24 07:48:10 +02004218 int plane;
4219
Matt Roper2c4b49a2016-10-26 15:51:29 -07004220 for_each_universal_plane(dev_priv, pipe, plane)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004221 skl_write_plane_wm(intel_crtc, &pipe_wm->planes[plane],
4222 &results->ddb, plane);
Lyude27082492016-08-24 07:48:10 +02004223
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004224 skl_write_cursor_wm(intel_crtc, &pipe_wm->planes[PLANE_CURSOR],
4225 &results->ddb);
Lyude27082492016-08-24 07:48:10 +02004226 }
4227
4228 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004229
Lyudece0ba282016-09-15 10:46:35 -04004230 intel_crtc->hw_ddb = cstate->wm.skl.ddb;
4231
Matt Roper734fa012016-05-12 15:11:40 -07004232 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004233}
4234
Ville Syrjäläd8905652016-01-14 14:53:35 +02004235static void ilk_compute_wm_config(struct drm_device *dev,
4236 struct intel_wm_config *config)
4237{
4238 struct intel_crtc *crtc;
4239
4240 /* Compute the currently _active_ config */
4241 for_each_intel_crtc(dev, crtc) {
4242 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4243
4244 if (!wm->pipe_enabled)
4245 continue;
4246
4247 config->sprites_enabled |= wm->sprites_enabled;
4248 config->sprites_scaled |= wm->sprites_scaled;
4249 config->num_pipes_active++;
4250 }
4251}
4252
Matt Ropered4a6a72016-02-23 17:20:13 -08004253static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004254{
Chris Wilson91c8a322016-07-05 10:40:23 +01004255 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004256 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004257 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004258 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004259 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004260 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004261
Ville Syrjäläd8905652016-01-14 14:53:35 +02004262 ilk_compute_wm_config(dev, &config);
4263
4264 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4265 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004266
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004267 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004268 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004269 config.num_pipes_active == 1 && config.sprites_enabled) {
4270 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4271 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004272
Imre Deak820c1982013-12-17 14:46:36 +02004273 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004274 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004275 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004276 }
4277
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004278 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004279 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004280
Imre Deak820c1982013-12-17 14:46:36 +02004281 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004282
Imre Deak820c1982013-12-17 14:46:36 +02004283 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004284}
4285
Matt Ropered4a6a72016-02-23 17:20:13 -08004286static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004287{
Matt Ropered4a6a72016-02-23 17:20:13 -08004288 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4289 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004290
Matt Ropered4a6a72016-02-23 17:20:13 -08004291 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004292 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004293 ilk_program_watermarks(dev_priv);
4294 mutex_unlock(&dev_priv->wm.wm_mutex);
4295}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004296
Matt Ropered4a6a72016-02-23 17:20:13 -08004297static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4298{
4299 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4300 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4301
4302 mutex_lock(&dev_priv->wm.wm_mutex);
4303 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004304 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004305 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004306 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004307 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004308}
4309
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004310static inline void skl_wm_level_from_reg_val(uint32_t val,
4311 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004312{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004313 level->plane_en = val & PLANE_WM_EN;
4314 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4315 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4316 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004317}
4318
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004319void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4320 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004321{
4322 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004323 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004325 struct intel_plane *intel_plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004326 struct skl_plane_wm *wm;
Pradeep Bhat30789992014-11-04 17:06:45 +00004327 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004328 int level, id, max_level;
4329 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004330
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004331 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004332
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004333 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
4334 id = skl_wm_plane_id(intel_plane);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004335 wm = &out->planes[id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004336
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004337 for (level = 0; level <= max_level; level++) {
4338 if (id != PLANE_CURSOR)
4339 val = I915_READ(PLANE_WM(pipe, id, level));
4340 else
4341 val = I915_READ(CUR_WM(pipe, level));
4342
4343 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4344 }
4345
4346 if (id != PLANE_CURSOR)
4347 val = I915_READ(PLANE_WM_TRANS(pipe, id));
4348 else
4349 val = I915_READ(CUR_WM_TRANS(pipe));
4350
4351 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4352 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004353
Matt Roper3ef00282015-03-09 10:19:24 -07004354 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004355 return;
4356
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004357 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004358}
4359
4360void skl_wm_get_hw_state(struct drm_device *dev)
4361{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004362 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004363 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004364 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004365 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004366 struct intel_crtc *intel_crtc;
4367 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004368
Damien Lespiaua269c582014-11-04 17:06:49 +00004369 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004370 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4371 intel_crtc = to_intel_crtc(crtc);
4372 cstate = to_intel_crtc_state(crtc->state);
4373
4374 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4375
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004376 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004377 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004378 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004379
Matt Roper279e99d2016-05-12 07:06:02 -07004380 if (dev_priv->active_crtcs) {
4381 /* Fully recompute DDB on first atomic commit */
4382 dev_priv->wm.distrust_bios_wm = true;
4383 } else {
4384 /* Easy/common case; just sanitize DDB now if everything off */
4385 memset(ddb, 0, sizeof(*ddb));
4386 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004387}
4388
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004389static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4390{
4391 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004392 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004393 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004395 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004396 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004397 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004398 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004399 [PIPE_A] = WM0_PIPEA_ILK,
4400 [PIPE_B] = WM0_PIPEB_ILK,
4401 [PIPE_C] = WM0_PIPEC_IVB,
4402 };
4403
4404 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004405 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004406 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004407
Ville Syrjälä15606532016-05-13 17:55:17 +03004408 memset(active, 0, sizeof(*active));
4409
Matt Roper3ef00282015-03-09 10:19:24 -07004410 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004411
4412 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004413 u32 tmp = hw->wm_pipe[pipe];
4414
4415 /*
4416 * For active pipes LP0 watermark is marked as
4417 * enabled, and LP1+ watermaks as disabled since
4418 * we can't really reverse compute them in case
4419 * multiple pipes are active.
4420 */
4421 active->wm[0].enable = true;
4422 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4423 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4424 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4425 active->linetime = hw->wm_linetime[pipe];
4426 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004427 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004428
4429 /*
4430 * For inactive pipes, all watermark levels
4431 * should be marked as enabled but zeroed,
4432 * which is what we'd compute them to.
4433 */
4434 for (level = 0; level <= max_level; level++)
4435 active->wm[level].enable = true;
4436 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004437
4438 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004439}
4440
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004441#define _FW_WM(value, plane) \
4442 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4443#define _FW_WM_VLV(value, plane) \
4444 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4445
4446static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4447 struct vlv_wm_values *wm)
4448{
4449 enum pipe pipe;
4450 uint32_t tmp;
4451
4452 for_each_pipe(dev_priv, pipe) {
4453 tmp = I915_READ(VLV_DDL(pipe));
4454
4455 wm->ddl[pipe].primary =
4456 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4457 wm->ddl[pipe].cursor =
4458 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4459 wm->ddl[pipe].sprite[0] =
4460 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4461 wm->ddl[pipe].sprite[1] =
4462 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4463 }
4464
4465 tmp = I915_READ(DSPFW1);
4466 wm->sr.plane = _FW_WM(tmp, SR);
4467 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4468 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4469 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4470
4471 tmp = I915_READ(DSPFW2);
4472 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4473 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4474 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4475
4476 tmp = I915_READ(DSPFW3);
4477 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4478
4479 if (IS_CHERRYVIEW(dev_priv)) {
4480 tmp = I915_READ(DSPFW7_CHV);
4481 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4482 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4483
4484 tmp = I915_READ(DSPFW8_CHV);
4485 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4486 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4487
4488 tmp = I915_READ(DSPFW9_CHV);
4489 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4490 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4491
4492 tmp = I915_READ(DSPHOWM);
4493 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4494 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4495 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4496 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4497 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4498 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4499 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4500 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4501 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4502 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4503 } else {
4504 tmp = I915_READ(DSPFW7);
4505 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4506 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4507
4508 tmp = I915_READ(DSPHOWM);
4509 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4510 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4511 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4512 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4513 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4514 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4515 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4516 }
4517}
4518
4519#undef _FW_WM
4520#undef _FW_WM_VLV
4521
4522void vlv_wm_get_hw_state(struct drm_device *dev)
4523{
4524 struct drm_i915_private *dev_priv = to_i915(dev);
4525 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4526 struct intel_plane *plane;
4527 enum pipe pipe;
4528 u32 val;
4529
4530 vlv_read_wm_values(dev_priv, wm);
4531
4532 for_each_intel_plane(dev, plane) {
4533 switch (plane->base.type) {
4534 int sprite;
4535 case DRM_PLANE_TYPE_CURSOR:
4536 plane->wm.fifo_size = 63;
4537 break;
4538 case DRM_PLANE_TYPE_PRIMARY:
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004539 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, 0);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004540 break;
4541 case DRM_PLANE_TYPE_OVERLAY:
4542 sprite = plane->plane;
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004543 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, sprite + 1);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004544 break;
4545 }
4546 }
4547
4548 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4549 wm->level = VLV_WM_LEVEL_PM2;
4550
4551 if (IS_CHERRYVIEW(dev_priv)) {
4552 mutex_lock(&dev_priv->rps.hw_lock);
4553
4554 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4555 if (val & DSP_MAXFIFO_PM5_ENABLE)
4556 wm->level = VLV_WM_LEVEL_PM5;
4557
Ville Syrjälä58590c12015-09-08 21:05:12 +03004558 /*
4559 * If DDR DVFS is disabled in the BIOS, Punit
4560 * will never ack the request. So if that happens
4561 * assume we don't have to enable/disable DDR DVFS
4562 * dynamically. To test that just set the REQ_ACK
4563 * bit to poke the Punit, but don't change the
4564 * HIGH/LOW bits so that we don't actually change
4565 * the current state.
4566 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004567 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004568 val |= FORCE_DDR_FREQ_REQ_ACK;
4569 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4570
4571 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4572 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4573 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4574 "assuming DDR DVFS is disabled\n");
4575 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4576 } else {
4577 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4578 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4579 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4580 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004581
4582 mutex_unlock(&dev_priv->rps.hw_lock);
4583 }
4584
4585 for_each_pipe(dev_priv, pipe)
4586 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4587 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4588 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4589
4590 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4591 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4592}
4593
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004594void ilk_wm_get_hw_state(struct drm_device *dev)
4595{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004596 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004597 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004598 struct drm_crtc *crtc;
4599
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004600 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004601 ilk_pipe_wm_get_hw_state(crtc);
4602
4603 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4604 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4605 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4606
4607 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004608 if (INTEL_INFO(dev)->gen >= 7) {
4609 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4610 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4611 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004612
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004613 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004614 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4615 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004616 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004617 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4618 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004619
4620 hw->enable_fbc_wm =
4621 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4622}
4623
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004624/**
4625 * intel_update_watermarks - update FIFO watermark values based on current modes
4626 *
4627 * Calculate watermark values for the various WM regs based on current mode
4628 * and plane configuration.
4629 *
4630 * There are several cases to deal with here:
4631 * - normal (i.e. non-self-refresh)
4632 * - self-refresh (SR) mode
4633 * - lines are large relative to FIFO size (buffer can hold up to 2)
4634 * - lines are small relative to FIFO size (buffer can hold more than 2
4635 * lines), so need to account for TLB latency
4636 *
4637 * The normal calculation is:
4638 * watermark = dotclock * bytes per pixel * latency
4639 * where latency is platform & configuration dependent (we assume pessimal
4640 * values here).
4641 *
4642 * The SR calculation is:
4643 * watermark = (trunc(latency/line time)+1) * surface width *
4644 * bytes per pixel
4645 * where
4646 * line time = htotal / dotclock
4647 * surface width = hdisplay for normal plane and 64 for cursor
4648 * and latency is assumed to be high, as above.
4649 *
4650 * The final value programmed to the register should always be rounded up,
4651 * and include an extra 2 entries to account for clock crossings.
4652 *
4653 * We don't use the sprite, so we can ignore that. And on Crestline we have
4654 * to set the non-SR watermarks to 8.
4655 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004656void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004657{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004658 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004659
4660 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004661 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004662}
4663
Jani Nikulae2828912016-01-18 09:19:47 +02004664/*
Daniel Vetter92703882012-08-09 16:46:01 +02004665 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004666 */
4667DEFINE_SPINLOCK(mchdev_lock);
4668
4669/* Global for IPS driver to get at the current i915 device. Protected by
4670 * mchdev_lock. */
4671static struct drm_i915_private *i915_mch_dev;
4672
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004673bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004674{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004675 u16 rgvswctl;
4676
Daniel Vetter92703882012-08-09 16:46:01 +02004677 assert_spin_locked(&mchdev_lock);
4678
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004679 rgvswctl = I915_READ16(MEMSWCTL);
4680 if (rgvswctl & MEMCTL_CMD_STS) {
4681 DRM_DEBUG("gpu busy, RCS change rejected\n");
4682 return false; /* still busy with another command */
4683 }
4684
4685 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4686 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4687 I915_WRITE16(MEMSWCTL, rgvswctl);
4688 POSTING_READ16(MEMSWCTL);
4689
4690 rgvswctl |= MEMCTL_CMD_STS;
4691 I915_WRITE16(MEMSWCTL, rgvswctl);
4692
4693 return true;
4694}
4695
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004696static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004697{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004698 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004699 u8 fmax, fmin, fstart, vstart;
4700
Daniel Vetter92703882012-08-09 16:46:01 +02004701 spin_lock_irq(&mchdev_lock);
4702
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004703 rgvmodectl = I915_READ(MEMMODECTL);
4704
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004705 /* Enable temp reporting */
4706 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4707 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4708
4709 /* 100ms RC evaluation intervals */
4710 I915_WRITE(RCUPEI, 100000);
4711 I915_WRITE(RCDNEI, 100000);
4712
4713 /* Set max/min thresholds to 90ms and 80ms respectively */
4714 I915_WRITE(RCBMAXAVG, 90000);
4715 I915_WRITE(RCBMINAVG, 80000);
4716
4717 I915_WRITE(MEMIHYST, 1);
4718
4719 /* Set up min, max, and cur for interrupt handling */
4720 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4721 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4722 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4723 MEMMODE_FSTART_SHIFT;
4724
Ville Syrjälä616847e2015-09-18 20:03:19 +03004725 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004726 PXVFREQ_PX_SHIFT;
4727
Daniel Vetter20e4d402012-08-08 23:35:39 +02004728 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4729 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004730
Daniel Vetter20e4d402012-08-08 23:35:39 +02004731 dev_priv->ips.max_delay = fstart;
4732 dev_priv->ips.min_delay = fmin;
4733 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004734
4735 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4736 fmax, fmin, fstart);
4737
4738 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4739
4740 /*
4741 * Interrupts will be enabled in ironlake_irq_postinstall
4742 */
4743
4744 I915_WRITE(VIDSTART, vstart);
4745 POSTING_READ(VIDSTART);
4746
4747 rgvmodectl |= MEMMODE_SWMODE_EN;
4748 I915_WRITE(MEMMODECTL, rgvmodectl);
4749
Daniel Vetter92703882012-08-09 16:46:01 +02004750 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004751 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004752 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004753
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004754 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004755
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004756 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4757 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004758 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004759 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004760 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004761
4762 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004763}
4764
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004765static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004766{
Daniel Vetter92703882012-08-09 16:46:01 +02004767 u16 rgvswctl;
4768
4769 spin_lock_irq(&mchdev_lock);
4770
4771 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004772
4773 /* Ack interrupts, disable EFC interrupt */
4774 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4775 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4776 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4777 I915_WRITE(DEIIR, DE_PCU_EVENT);
4778 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4779
4780 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004781 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004782 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004783 rgvswctl |= MEMCTL_CMD_STS;
4784 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004785 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004786
Daniel Vetter92703882012-08-09 16:46:01 +02004787 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004788}
4789
Daniel Vetteracbe9472012-07-26 11:50:05 +02004790/* There's a funny hw issue where the hw returns all 0 when reading from
4791 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4792 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4793 * all limits and the gpu stuck at whatever frequency it is at atm).
4794 */
Akash Goel74ef1172015-03-06 11:07:19 +05304795static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004796{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004797 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004798
Daniel Vetter20b46e52012-07-26 11:16:14 +02004799 /* Only set the down limit when we've reached the lowest level to avoid
4800 * getting more interrupts, otherwise leave this clear. This prevents a
4801 * race in the hw when coming out of rc6: There's a tiny window where
4802 * the hw runs at the minimal clock before selecting the desired
4803 * frequency, if the down threshold expires in that window we will not
4804 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004805 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304806 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4807 if (val <= dev_priv->rps.min_freq_softlimit)
4808 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4809 } else {
4810 limits = dev_priv->rps.max_freq_softlimit << 24;
4811 if (val <= dev_priv->rps.min_freq_softlimit)
4812 limits |= dev_priv->rps.min_freq_softlimit << 16;
4813 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004814
4815 return limits;
4816}
4817
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004818static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4819{
4820 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304821 u32 threshold_up = 0, threshold_down = 0; /* in % */
4822 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004823
4824 new_power = dev_priv->rps.power;
4825 switch (dev_priv->rps.power) {
4826 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004827 if (val > dev_priv->rps.efficient_freq + 1 &&
4828 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004829 new_power = BETWEEN;
4830 break;
4831
4832 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004833 if (val <= dev_priv->rps.efficient_freq &&
4834 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004835 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004836 else if (val >= dev_priv->rps.rp0_freq &&
4837 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004838 new_power = HIGH_POWER;
4839 break;
4840
4841 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004842 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4843 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004844 new_power = BETWEEN;
4845 break;
4846 }
4847 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004848 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004849 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004850 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004851 new_power = HIGH_POWER;
4852 if (new_power == dev_priv->rps.power)
4853 return;
4854
4855 /* Note the units here are not exactly 1us, but 1280ns. */
4856 switch (new_power) {
4857 case LOW_POWER:
4858 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304859 ei_up = 16000;
4860 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004861
4862 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304863 ei_down = 32000;
4864 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004865 break;
4866
4867 case BETWEEN:
4868 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304869 ei_up = 13000;
4870 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004871
4872 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304873 ei_down = 32000;
4874 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004875 break;
4876
4877 case HIGH_POWER:
4878 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304879 ei_up = 10000;
4880 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004881
4882 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304883 ei_down = 32000;
4884 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004885 break;
4886 }
4887
Akash Goel8a586432015-03-06 11:07:18 +05304888 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004889 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304890 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004891 GT_INTERVAL_FROM_US(dev_priv,
4892 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304893
4894 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004895 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304896 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004897 GT_INTERVAL_FROM_US(dev_priv,
4898 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304899
Chris Wilsona72b5622016-07-02 15:35:59 +01004900 I915_WRITE(GEN6_RP_CONTROL,
4901 GEN6_RP_MEDIA_TURBO |
4902 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4903 GEN6_RP_MEDIA_IS_GFX |
4904 GEN6_RP_ENABLE |
4905 GEN6_RP_UP_BUSY_AVG |
4906 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304907
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004908 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004909 dev_priv->rps.up_threshold = threshold_up;
4910 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004911 dev_priv->rps.last_adj = 0;
4912}
4913
Chris Wilson2876ce72014-03-28 08:03:34 +00004914static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4915{
4916 u32 mask = 0;
4917
4918 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004919 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004920 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004921 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004922
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004923 mask &= dev_priv->pm_rps_events;
4924
Imre Deak59d02a12014-12-19 19:33:26 +02004925 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004926}
4927
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004928/* gen6_set_rps is called to update the frequency request, but should also be
4929 * called when the range (min_delay and max_delay) is modified so that we can
4930 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004931static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004932{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304933 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004934 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304935 return;
4936
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004937 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004938 WARN_ON(val > dev_priv->rps.max_freq);
4939 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004940
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004941 /* min/max delay may still have been modified so be sure to
4942 * write the limits value.
4943 */
4944 if (val != dev_priv->rps.cur_freq) {
4945 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004946
Chris Wilsondc979972016-05-10 14:10:04 +01004947 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304948 I915_WRITE(GEN6_RPNSWREQ,
4949 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004950 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004951 I915_WRITE(GEN6_RPNSWREQ,
4952 HSW_FREQUENCY(val));
4953 else
4954 I915_WRITE(GEN6_RPNSWREQ,
4955 GEN6_FREQUENCY(val) |
4956 GEN6_OFFSET(0) |
4957 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004958 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004959
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004960 /* Make sure we continue to get interrupts
4961 * until we hit the minimum or maximum frequencies.
4962 */
Akash Goel74ef1172015-03-06 11:07:19 +05304963 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004964 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004965
Ben Widawskyd5570a72012-09-07 19:43:41 -07004966 POSTING_READ(GEN6_RPNSWREQ);
4967
Ben Widawskyb39fb292014-03-19 18:31:11 -07004968 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004969 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004970}
4971
Chris Wilsondc979972016-05-10 14:10:04 +01004972static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004973{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004974 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004975 WARN_ON(val > dev_priv->rps.max_freq);
4976 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004977
Chris Wilsondc979972016-05-10 14:10:04 +01004978 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004979 "Odd GPU freq value\n"))
4980 val &= ~1;
4981
Deepak Scd25dd52015-07-10 18:31:40 +05304982 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4983
Chris Wilson8fb55192015-04-07 16:20:28 +01004984 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004985 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004986 if (!IS_CHERRYVIEW(dev_priv))
4987 gen6_set_rps_thresholds(dev_priv, val);
4988 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004989
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004990 dev_priv->rps.cur_freq = val;
4991 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4992}
4993
Deepak Sa7f6e232015-05-09 18:04:44 +05304994/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304995 *
4996 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304997 * 1. Forcewake Media well.
4998 * 2. Request idle freq.
4999 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305000*/
5001static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5002{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005003 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305004
Chris Wilsonaed242f2015-03-18 09:48:21 +00005005 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305006 return;
5007
Deepak Sa7f6e232015-05-09 18:04:44 +05305008 /* Wake up the media well, as that takes a lot less
5009 * power than the Render well. */
5010 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005011 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305012 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305013}
5014
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005015void gen6_rps_busy(struct drm_i915_private *dev_priv)
5016{
5017 mutex_lock(&dev_priv->rps.hw_lock);
5018 if (dev_priv->rps.enabled) {
5019 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5020 gen6_rps_reset_ei(dev_priv);
5021 I915_WRITE(GEN6_PMINTRMSK,
5022 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005023
Chris Wilsonc33d2472016-07-04 08:08:36 +01005024 gen6_enable_rps_interrupts(dev_priv);
5025
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005026 /* Ensure we start at the user's desired frequency */
5027 intel_set_rps(dev_priv,
5028 clamp(dev_priv->rps.cur_freq,
5029 dev_priv->rps.min_freq_softlimit,
5030 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005031 }
5032 mutex_unlock(&dev_priv->rps.hw_lock);
5033}
5034
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005035void gen6_rps_idle(struct drm_i915_private *dev_priv)
5036{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005037 /* Flush our bottom-half so that it does not race with us
5038 * setting the idle frequency and so that it is bounded by
5039 * our rpm wakeref. And then disable the interrupts to stop any
5040 * futher RPS reclocking whilst we are asleep.
5041 */
5042 gen6_disable_rps_interrupts(dev_priv);
5043
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005044 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005045 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005046 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305047 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005048 else
Chris Wilsondc979972016-05-10 14:10:04 +01005049 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005050 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005051 I915_WRITE(GEN6_PMINTRMSK,
5052 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005053 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005054 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005055
Chris Wilson8d3afd72015-05-21 21:01:47 +01005056 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005057 while (!list_empty(&dev_priv->rps.clients))
5058 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005059 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005060}
5061
Chris Wilson1854d5c2015-04-07 16:20:32 +01005062void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005063 struct intel_rps_client *rps,
5064 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005065{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005066 /* This is intentionally racy! We peek at the state here, then
5067 * validate inside the RPS worker.
5068 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005069 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005070 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005071 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005072 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005073
Chris Wilsone61b9952015-04-27 13:41:24 +01005074 /* Force a RPS boost (and don't count it against the client) if
5075 * the GPU is severely congested.
5076 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005077 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005078 rps = NULL;
5079
Chris Wilson8d3afd72015-05-21 21:01:47 +01005080 spin_lock(&dev_priv->rps.client_lock);
5081 if (rps == NULL || list_empty(&rps->link)) {
5082 spin_lock_irq(&dev_priv->irq_lock);
5083 if (dev_priv->rps.interrupts_enabled) {
5084 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005085 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005086 }
5087 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005088
Chris Wilson2e1b8732015-04-27 13:41:22 +01005089 if (rps != NULL) {
5090 list_add(&rps->link, &dev_priv->rps.clients);
5091 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005092 } else
5093 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005094 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005095 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005096}
5097
Chris Wilsondc979972016-05-10 14:10:04 +01005098void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005099{
Chris Wilsondc979972016-05-10 14:10:04 +01005100 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5101 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005102 else
Chris Wilsondc979972016-05-10 14:10:04 +01005103 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005104}
5105
Chris Wilsondc979972016-05-10 14:10:04 +01005106static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005107{
Zhe Wang20e49362014-11-04 17:07:05 +00005108 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005109 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005110}
5111
Chris Wilsondc979972016-05-10 14:10:04 +01005112static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305113{
Akash Goel2030d682016-04-23 00:05:45 +05305114 I915_WRITE(GEN6_RP_CONTROL, 0);
5115}
5116
Chris Wilsondc979972016-05-10 14:10:04 +01005117static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005118{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005119 I915_WRITE(GEN6_RC_CONTROL, 0);
5120 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305121 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005122}
5123
Chris Wilsondc979972016-05-10 14:10:04 +01005124static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305125{
Deepak S38807742014-05-23 21:00:15 +05305126 I915_WRITE(GEN6_RC_CONTROL, 0);
5127}
5128
Chris Wilsondc979972016-05-10 14:10:04 +01005129static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005130{
Deepak S98a2e5f2014-08-18 10:35:27 -07005131 /* we're doing forcewake before Disabling RC6,
5132 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005133 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005134
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005135 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005136
Mika Kuoppala59bad942015-01-16 11:34:40 +02005137 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005138}
5139
Chris Wilsondc979972016-05-10 14:10:04 +01005140static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005141{
Chris Wilsondc979972016-05-10 14:10:04 +01005142 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005143 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5144 mode = GEN6_RC_CTL_RC6_ENABLE;
5145 else
5146 mode = 0;
5147 }
Chris Wilsondc979972016-05-10 14:10:04 +01005148 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005149 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5150 "RC6 %s RC6p %s RC6pp %s\n",
5151 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5152 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5153 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005154
5155 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005156 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5157 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005158}
5159
Chris Wilsondc979972016-05-10 14:10:04 +01005160static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305161{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005162 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305163 bool enable_rc6 = true;
5164 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005165 u32 rc_ctl;
5166 int rc_sw_target;
5167
5168 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5169 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5170 RC_SW_TARGET_STATE_SHIFT;
5171 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5172 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5173 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5174 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5175 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305176
5177 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005178 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305179 enable_rc6 = false;
5180 }
5181
5182 /*
5183 * The exact context size is not known for BXT, so assume a page size
5184 * for this check.
5185 */
5186 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005187 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5188 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5189 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005190 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305191 enable_rc6 = false;
5192 }
5193
5194 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5195 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5196 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5197 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005198 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305199 enable_rc6 = false;
5200 }
5201
Imre Deakfc619842016-06-29 19:13:55 +03005202 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5203 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5204 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5205 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5206 enable_rc6 = false;
5207 }
5208
5209 if (!I915_READ(GEN6_GFXPAUSE)) {
5210 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5211 enable_rc6 = false;
5212 }
5213
5214 if (!I915_READ(GEN8_MISC_CTRL0)) {
5215 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305216 enable_rc6 = false;
5217 }
5218
5219 return enable_rc6;
5220}
5221
Chris Wilsondc979972016-05-10 14:10:04 +01005222int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005223{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005224 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005225 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005226 return 0;
5227
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305228 if (!enable_rc6)
5229 return 0;
5230
Chris Wilsondc979972016-05-10 14:10:04 +01005231 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305232 DRM_INFO("RC6 disabled by BIOS\n");
5233 return 0;
5234 }
5235
Daniel Vetter456470e2012-08-08 23:35:40 +02005236 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005237 if (enable_rc6 >= 0) {
5238 int mask;
5239
Chris Wilsondc979972016-05-10 14:10:04 +01005240 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005241 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5242 INTEL_RC6pp_ENABLE;
5243 else
5244 mask = INTEL_RC6_ENABLE;
5245
5246 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005247 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5248 "(requested %d, valid %d)\n",
5249 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005250
5251 return enable_rc6 & mask;
5252 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005253
Chris Wilsondc979972016-05-10 14:10:04 +01005254 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005255 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005256
5257 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005258}
5259
Chris Wilsondc979972016-05-10 14:10:04 +01005260static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005261{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005262 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005263
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005264 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005265 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005266 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005267 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5268 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5269 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5270 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005271 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005272 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5273 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5274 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5275 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005276 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005277 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005278
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005279 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005280 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5281 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005282 u32 ddcc_status = 0;
5283
5284 if (sandybridge_pcode_read(dev_priv,
5285 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5286 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005287 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005288 clamp_t(u8,
5289 ((ddcc_status >> 8) & 0xff),
5290 dev_priv->rps.min_freq,
5291 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005292 }
5293
Chris Wilsondc979972016-05-10 14:10:04 +01005294 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305295 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005296 * the natural hardware unit for SKL
5297 */
Akash Goelc5e06882015-06-29 14:50:19 +05305298 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5299 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5300 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5301 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5302 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5303 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005304}
5305
Chris Wilson3a45b052016-07-13 09:10:32 +01005306static void reset_rps(struct drm_i915_private *dev_priv,
5307 void (*set)(struct drm_i915_private *, u8))
5308{
5309 u8 freq = dev_priv->rps.cur_freq;
5310
5311 /* force a reset */
5312 dev_priv->rps.power = -1;
5313 dev_priv->rps.cur_freq = -1;
5314
5315 set(dev_priv, freq);
5316}
5317
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005318/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005319static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005320{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005321 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5322
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305323 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005324 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305325 /*
5326 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5327 * clear out the Control register just to avoid inconsitency
5328 * with debugfs interface, which will show Turbo as enabled
5329 * only and that is not expected by the User after adding the
5330 * WaGsvDisableTurbo. Apart from this there is no problem even
5331 * if the Turbo is left enabled in the Control register, as the
5332 * Up/Down interrupts would remain masked.
5333 */
Chris Wilsondc979972016-05-10 14:10:04 +01005334 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305335 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5336 return;
5337 }
5338
Akash Goel0beb0592015-03-06 11:07:20 +05305339 /* Program defaults and thresholds for RPS*/
5340 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5341 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005342
Akash Goel0beb0592015-03-06 11:07:20 +05305343 /* 1 second timeout*/
5344 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5345 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5346
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005347 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005348
Akash Goel0beb0592015-03-06 11:07:20 +05305349 /* Leaning on the below call to gen6_set_rps to program/setup the
5350 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5351 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005352 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005353
5354 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5355}
5356
Chris Wilsondc979972016-05-10 14:10:04 +01005357static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005358{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005359 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305360 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005361 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005362
5363 /* 1a: Software RC state - RC0 */
5364 I915_WRITE(GEN6_RC_STATE, 0);
5365
5366 /* 1b: Get forcewake during program sequence. Although the driver
5367 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005368 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005369
5370 /* 2a: Disable RC states. */
5371 I915_WRITE(GEN6_RC_CONTROL, 0);
5372
5373 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305374
5375 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005376 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305377 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5378 else
5379 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005380 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5381 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305382 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005383 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305384
Dave Gordon1a3d1892016-05-13 15:36:30 +01005385 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305386 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5387
Zhe Wang20e49362014-11-04 17:07:05 +00005388 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005389
Zhe Wang38c23522015-01-20 12:23:04 +00005390 /* 2c: Program Coarse Power Gating Policies. */
5391 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5392 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5393
Zhe Wang20e49362014-11-04 17:07:05 +00005394 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005395 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005396 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005397 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005398 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005399 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305400 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305401 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5402 GEN7_RC_CTL_TO_MODE |
5403 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305404 } else {
5405 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305406 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5407 GEN6_RC_CTL_EI_MODE(1) |
5408 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305409 }
Zhe Wang20e49362014-11-04 17:07:05 +00005410
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305411 /*
5412 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305413 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305414 */
Chris Wilsondc979972016-05-10 14:10:04 +01005415 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305416 I915_WRITE(GEN9_PG_ENABLE, 0);
5417 else
5418 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5419 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005420
Mika Kuoppala59bad942015-01-16 11:34:40 +02005421 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005422}
5423
Chris Wilsondc979972016-05-10 14:10:04 +01005424static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005425{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005426 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305427 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005428 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005429
5430 /* 1a: Software RC state - RC0 */
5431 I915_WRITE(GEN6_RC_STATE, 0);
5432
5433 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5434 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005435 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005436
5437 /* 2a: Disable RC states. */
5438 I915_WRITE(GEN6_RC_CONTROL, 0);
5439
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005440 /* 2b: Program RC6 thresholds.*/
5441 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5442 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5443 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305444 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005445 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005446 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005447 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005448 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5449 else
5450 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005451
5452 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005453 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005454 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005455 intel_print_rc6_info(dev_priv, rc6_mask);
5456 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005457 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5458 GEN7_RC_CTL_TO_MODE |
5459 rc6_mask);
5460 else
5461 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5462 GEN6_RC_CTL_EI_MODE(1) |
5463 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005464
5465 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005466 I915_WRITE(GEN6_RPNSWREQ,
5467 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5468 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5469 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005470 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5471 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005472
Daniel Vetter7526ed72014-09-29 15:07:19 +02005473 /* Docs recommend 900MHz, and 300 MHz respectively */
5474 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5475 dev_priv->rps.max_freq_softlimit << 24 |
5476 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005477
Daniel Vetter7526ed72014-09-29 15:07:19 +02005478 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5479 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5480 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5481 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005482
Daniel Vetter7526ed72014-09-29 15:07:19 +02005483 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005484
5485 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005486 I915_WRITE(GEN6_RP_CONTROL,
5487 GEN6_RP_MEDIA_TURBO |
5488 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5489 GEN6_RP_MEDIA_IS_GFX |
5490 GEN6_RP_ENABLE |
5491 GEN6_RP_UP_BUSY_AVG |
5492 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005493
Daniel Vetter7526ed72014-09-29 15:07:19 +02005494 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005495
Chris Wilson3a45b052016-07-13 09:10:32 +01005496 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005497
Mika Kuoppala59bad942015-01-16 11:34:40 +02005498 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005499}
5500
Chris Wilsondc979972016-05-10 14:10:04 +01005501static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005502{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005503 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305504 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005505 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005506 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005507 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005508 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005509
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005510 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005511
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005512 /* Here begins a magic sequence of register writes to enable
5513 * auto-downclocking.
5514 *
5515 * Perhaps there might be some value in exposing these to
5516 * userspace...
5517 */
5518 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005519
5520 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005521 gtfifodbg = I915_READ(GTFIFODBG);
5522 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005523 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5524 I915_WRITE(GTFIFODBG, gtfifodbg);
5525 }
5526
Mika Kuoppala59bad942015-01-16 11:34:40 +02005527 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005528
5529 /* disable the counters and set deterministic thresholds */
5530 I915_WRITE(GEN6_RC_CONTROL, 0);
5531
5532 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5533 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5534 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5535 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5536 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5537
Akash Goel3b3f1652016-10-13 22:44:48 +05305538 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005539 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005540
5541 I915_WRITE(GEN6_RC_SLEEP, 0);
5542 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005543 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005544 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5545 else
5546 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005547 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005548 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5549
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005550 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005551 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005552 if (rc6_mode & INTEL_RC6_ENABLE)
5553 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5554
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005555 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005556 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005557 if (rc6_mode & INTEL_RC6p_ENABLE)
5558 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005559
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005560 if (rc6_mode & INTEL_RC6pp_ENABLE)
5561 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5562 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005563
Chris Wilsondc979972016-05-10 14:10:04 +01005564 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005565
5566 I915_WRITE(GEN6_RC_CONTROL,
5567 rc6_mask |
5568 GEN6_RC_CTL_EI_MODE(1) |
5569 GEN6_RC_CTL_HW_ENABLE);
5570
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005571 /* Power down if completely idle for over 50ms */
5572 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005573 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005574
Chris Wilson3a45b052016-07-13 09:10:32 +01005575 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005576
Ben Widawsky31643d52012-09-26 10:34:01 -07005577 rc6vids = 0;
5578 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005579 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005580 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005581 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005582 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5583 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5584 rc6vids &= 0xffff00;
5585 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5586 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5587 if (ret)
5588 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5589 }
5590
Mika Kuoppala59bad942015-01-16 11:34:40 +02005591 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005592}
5593
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005594static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005595{
5596 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005597 unsigned int gpu_freq;
5598 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305599 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005600 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005601 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005602
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005603 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005604
Ben Widawskyeda79642013-10-07 17:15:48 -03005605 policy = cpufreq_cpu_get(0);
5606 if (policy) {
5607 max_ia_freq = policy->cpuinfo.max_freq;
5608 cpufreq_cpu_put(policy);
5609 } else {
5610 /*
5611 * Default to measured freq if none found, PCU will ensure we
5612 * don't go over
5613 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005614 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005615 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005616
5617 /* Convert from kHz to MHz */
5618 max_ia_freq /= 1000;
5619
Ben Widawsky153b4b952013-10-22 22:05:09 -07005620 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005621 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5622 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005623
Chris Wilsondc979972016-05-10 14:10:04 +01005624 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305625 /* Convert GT frequency to 50 HZ units */
5626 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5627 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5628 } else {
5629 min_gpu_freq = dev_priv->rps.min_freq;
5630 max_gpu_freq = dev_priv->rps.max_freq;
5631 }
5632
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005633 /*
5634 * For each potential GPU frequency, load a ring frequency we'd like
5635 * to use for memory access. We do this by specifying the IA frequency
5636 * the PCU should use as a reference to determine the ring frequency.
5637 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305638 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5639 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005640 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005641
Chris Wilsondc979972016-05-10 14:10:04 +01005642 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305643 /*
5644 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5645 * No floor required for ring frequency on SKL.
5646 */
5647 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005648 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005649 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5650 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005651 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005652 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005653 ring_freq = max(min_ring_freq, ring_freq);
5654 /* leave ia_freq as the default, chosen by cpufreq */
5655 } else {
5656 /* On older processors, there is no separate ring
5657 * clock domain, so in order to boost the bandwidth
5658 * of the ring, we need to upclock the CPU (ia_freq).
5659 *
5660 * For GPU frequencies less than 750MHz,
5661 * just use the lowest ring freq.
5662 */
5663 if (gpu_freq < min_freq)
5664 ia_freq = 800;
5665 else
5666 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5667 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5668 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005669
Ben Widawsky42c05262012-09-26 10:34:00 -07005670 sandybridge_pcode_write(dev_priv,
5671 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005672 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5673 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5674 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005675 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005676}
5677
Ville Syrjälä03af2042014-06-28 02:03:53 +03005678static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305679{
5680 u32 val, rp0;
5681
Jani Nikula5b5929c2015-10-07 11:17:46 +03005682 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305683
Imre Deak43b67992016-08-31 19:13:02 +03005684 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005685 case 8:
5686 /* (2 * 4) config */
5687 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5688 break;
5689 case 12:
5690 /* (2 * 6) config */
5691 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5692 break;
5693 case 16:
5694 /* (2 * 8) config */
5695 default:
5696 /* Setting (2 * 8) Min RP0 for any other combination */
5697 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5698 break;
Deepak S095acd52015-01-17 11:05:59 +05305699 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005700
5701 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5702
Deepak S2b6b3a02014-05-27 15:59:30 +05305703 return rp0;
5704}
5705
5706static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5707{
5708 u32 val, rpe;
5709
5710 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5711 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5712
5713 return rpe;
5714}
5715
Deepak S7707df42014-07-12 18:46:14 +05305716static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5717{
5718 u32 val, rp1;
5719
Jani Nikula5b5929c2015-10-07 11:17:46 +03005720 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5721 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5722
Deepak S7707df42014-07-12 18:46:14 +05305723 return rp1;
5724}
5725
Deepak Sf8f2b002014-07-10 13:16:21 +05305726static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5727{
5728 u32 val, rp1;
5729
5730 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5731
5732 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5733
5734 return rp1;
5735}
5736
Ville Syrjälä03af2042014-06-28 02:03:53 +03005737static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005738{
5739 u32 val, rp0;
5740
Jani Nikula64936252013-05-22 15:36:20 +03005741 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005742
5743 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5744 /* Clamp to max */
5745 rp0 = min_t(u32, rp0, 0xea);
5746
5747 return rp0;
5748}
5749
5750static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5751{
5752 u32 val, rpe;
5753
Jani Nikula64936252013-05-22 15:36:20 +03005754 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005755 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005756 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005757 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5758
5759 return rpe;
5760}
5761
Ville Syrjälä03af2042014-06-28 02:03:53 +03005762static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005763{
Imre Deak36146032014-12-04 18:39:35 +02005764 u32 val;
5765
5766 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5767 /*
5768 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5769 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5770 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5771 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5772 * to make sure it matches what Punit accepts.
5773 */
5774 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005775}
5776
Imre Deakae484342014-03-31 15:10:44 +03005777/* Check that the pctx buffer wasn't move under us. */
5778static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5779{
5780 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5781
5782 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5783 dev_priv->vlv_pctx->stolen->start);
5784}
5785
Deepak S38807742014-05-23 21:00:15 +05305786
5787/* Check that the pcbr address is not empty. */
5788static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5789{
5790 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5791
5792 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5793}
5794
Chris Wilsondc979972016-05-10 14:10:04 +01005795static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305796{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005797 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005798 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305799 u32 pcbr;
5800 int pctx_size = 32*1024;
5801
Deepak S38807742014-05-23 21:00:15 +05305802 pcbr = I915_READ(VLV_PCBR);
5803 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005804 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305805 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005806 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305807
5808 pctx_paddr = (paddr & (~4095));
5809 I915_WRITE(VLV_PCBR, pctx_paddr);
5810 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005811
5812 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305813}
5814
Chris Wilsondc979972016-05-10 14:10:04 +01005815static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005816{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005817 struct drm_i915_gem_object *pctx;
5818 unsigned long pctx_paddr;
5819 u32 pcbr;
5820 int pctx_size = 24*1024;
5821
5822 pcbr = I915_READ(VLV_PCBR);
5823 if (pcbr) {
5824 /* BIOS set it up already, grab the pre-alloc'd space */
5825 int pcbr_offset;
5826
5827 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005828 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005829 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005830 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005831 pctx_size);
5832 goto out;
5833 }
5834
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005835 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5836
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005837 /*
5838 * From the Gunit register HAS:
5839 * The Gfx driver is expected to program this register and ensure
5840 * proper allocation within Gfx stolen memory. For example, this
5841 * register should be programmed such than the PCBR range does not
5842 * overlap with other ranges, such as the frame buffer, protected
5843 * memory, or any other relevant ranges.
5844 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005845 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005846 if (!pctx) {
5847 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005848 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005849 }
5850
5851 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5852 I915_WRITE(VLV_PCBR, pctx_paddr);
5853
5854out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005855 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005856 dev_priv->vlv_pctx = pctx;
5857}
5858
Chris Wilsondc979972016-05-10 14:10:04 +01005859static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005860{
Imre Deakae484342014-03-31 15:10:44 +03005861 if (WARN_ON(!dev_priv->vlv_pctx))
5862 return;
5863
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005864 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005865 dev_priv->vlv_pctx = NULL;
5866}
5867
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005868static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5869{
5870 dev_priv->rps.gpll_ref_freq =
5871 vlv_get_cck_clock(dev_priv, "GPLL ref",
5872 CCK_GPLL_CLOCK_CONTROL,
5873 dev_priv->czclk_freq);
5874
5875 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5876 dev_priv->rps.gpll_ref_freq);
5877}
5878
Chris Wilsondc979972016-05-10 14:10:04 +01005879static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005880{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005881 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005882
Chris Wilsondc979972016-05-10 14:10:04 +01005883 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005884
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005885 vlv_init_gpll_ref_freq(dev_priv);
5886
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005887 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5888 switch ((val >> 6) & 3) {
5889 case 0:
5890 case 1:
5891 dev_priv->mem_freq = 800;
5892 break;
5893 case 2:
5894 dev_priv->mem_freq = 1066;
5895 break;
5896 case 3:
5897 dev_priv->mem_freq = 1333;
5898 break;
5899 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005900 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005901
Imre Deak4e805192014-04-14 20:24:41 +03005902 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5903 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5904 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005905 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005906 dev_priv->rps.max_freq);
5907
5908 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5909 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005910 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005911 dev_priv->rps.efficient_freq);
5912
Deepak Sf8f2b002014-07-10 13:16:21 +05305913 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5914 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005915 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305916 dev_priv->rps.rp1_freq);
5917
Imre Deak4e805192014-04-14 20:24:41 +03005918 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5919 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005920 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005921 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005922}
5923
Chris Wilsondc979972016-05-10 14:10:04 +01005924static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305925{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005926 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305927
Chris Wilsondc979972016-05-10 14:10:04 +01005928 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305929
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005930 vlv_init_gpll_ref_freq(dev_priv);
5931
Ville Syrjäläa5805162015-05-26 20:42:30 +03005932 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005933 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005934 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005935
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005936 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005937 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005938 dev_priv->mem_freq = 2000;
5939 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005940 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005941 dev_priv->mem_freq = 1600;
5942 break;
5943 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005944 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005945
Deepak S2b6b3a02014-05-27 15:59:30 +05305946 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5947 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5948 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005949 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305950 dev_priv->rps.max_freq);
5951
5952 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5953 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005954 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305955 dev_priv->rps.efficient_freq);
5956
Deepak S7707df42014-07-12 18:46:14 +05305957 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5958 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005959 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305960 dev_priv->rps.rp1_freq);
5961
Deepak S5b7c91b2015-05-09 18:15:46 +05305962 /* PUnit validated range is only [RPe, RP0] */
5963 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305964 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005965 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305966 dev_priv->rps.min_freq);
5967
Ville Syrjälä1c147622014-08-18 14:42:43 +03005968 WARN_ONCE((dev_priv->rps.max_freq |
5969 dev_priv->rps.efficient_freq |
5970 dev_priv->rps.rp1_freq |
5971 dev_priv->rps.min_freq) & 1,
5972 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305973}
5974
Chris Wilsondc979972016-05-10 14:10:04 +01005975static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005976{
Chris Wilsondc979972016-05-10 14:10:04 +01005977 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005978}
5979
Chris Wilsondc979972016-05-10 14:10:04 +01005980static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305981{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005982 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305983 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305984 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305985
5986 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5987
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005988 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5989 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305990 if (gtfifodbg) {
5991 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5992 gtfifodbg);
5993 I915_WRITE(GTFIFODBG, gtfifodbg);
5994 }
5995
5996 cherryview_check_pctx(dev_priv);
5997
5998 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5999 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006000 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306001
Ville Syrjälä160614a2015-01-19 13:50:47 +02006002 /* Disable RC states. */
6003 I915_WRITE(GEN6_RC_CONTROL, 0);
6004
Deepak S38807742014-05-23 21:00:15 +05306005 /* 2a: Program RC6 thresholds.*/
6006 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6007 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6008 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6009
Akash Goel3b3f1652016-10-13 22:44:48 +05306010 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006011 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306012 I915_WRITE(GEN6_RC_SLEEP, 0);
6013
Deepak Sf4f71c72015-03-28 15:23:35 +05306014 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6015 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306016
6017 /* allows RC6 residency counter to work */
6018 I915_WRITE(VLV_COUNTER_CONTROL,
6019 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6020 VLV_MEDIA_RC6_COUNT_EN |
6021 VLV_RENDER_RC6_COUNT_EN));
6022
6023 /* For now we assume BIOS is allocating and populating the PCBR */
6024 pcbr = I915_READ(VLV_PCBR);
6025
Deepak S38807742014-05-23 21:00:15 +05306026 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006027 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6028 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006029 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306030
6031 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6032
Deepak S2b6b3a02014-05-27 15:59:30 +05306033 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006034 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306035 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6036 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6037 I915_WRITE(GEN6_RP_UP_EI, 66000);
6038 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6039
6040 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6041
6042 /* 5: Enable RPS */
6043 I915_WRITE(GEN6_RP_CONTROL,
6044 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006045 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306046 GEN6_RP_ENABLE |
6047 GEN6_RP_UP_BUSY_AVG |
6048 GEN6_RP_DOWN_IDLE_AVG);
6049
Deepak S3ef62342015-04-29 08:36:24 +05306050 /* Setting Fixed Bias */
6051 val = VLV_OVERRIDE_EN |
6052 VLV_SOC_TDP_EN |
6053 CHV_BIAS_CPU_50_SOC_50;
6054 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6055
Deepak S2b6b3a02014-05-27 15:59:30 +05306056 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6057
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006058 /* RPS code assumes GPLL is used */
6059 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6060
Jani Nikula742f4912015-09-03 11:16:09 +03006061 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306062 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6063
Chris Wilson3a45b052016-07-13 09:10:32 +01006064 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306065
Mika Kuoppala59bad942015-01-16 11:34:40 +02006066 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306067}
6068
Chris Wilsondc979972016-05-10 14:10:04 +01006069static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006070{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006071 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306072 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006073 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006074
6075 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6076
Imre Deakae484342014-03-31 15:10:44 +03006077 valleyview_check_pctx(dev_priv);
6078
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006079 gtfifodbg = I915_READ(GTFIFODBG);
6080 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006081 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6082 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006083 I915_WRITE(GTFIFODBG, gtfifodbg);
6084 }
6085
Deepak Sc8d9a592013-11-23 14:55:42 +05306086 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006087 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006088
Ville Syrjälä160614a2015-01-19 13:50:47 +02006089 /* Disable RC states. */
6090 I915_WRITE(GEN6_RC_CONTROL, 0);
6091
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006092 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006093 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6094 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6095 I915_WRITE(GEN6_RP_UP_EI, 66000);
6096 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6097
6098 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6099
6100 I915_WRITE(GEN6_RP_CONTROL,
6101 GEN6_RP_MEDIA_TURBO |
6102 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6103 GEN6_RP_MEDIA_IS_GFX |
6104 GEN6_RP_ENABLE |
6105 GEN6_RP_UP_BUSY_AVG |
6106 GEN6_RP_DOWN_IDLE_CONT);
6107
6108 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6109 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6110 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6111
Akash Goel3b3f1652016-10-13 22:44:48 +05306112 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006113 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006114
Jesse Barnes2f0aa302013-11-15 09:32:11 -08006115 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006116
6117 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006118 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006119 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6120 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006121 VLV_MEDIA_RC6_COUNT_EN |
6122 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006123
Chris Wilsondc979972016-05-10 14:10:04 +01006124 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006125 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006126
Chris Wilsondc979972016-05-10 14:10:04 +01006127 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006128
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006129 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006130
Deepak S3ef62342015-04-29 08:36:24 +05306131 /* Setting Fixed Bias */
6132 val = VLV_OVERRIDE_EN |
6133 VLV_SOC_TDP_EN |
6134 VLV_BIAS_CPU_125_SOC_875;
6135 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6136
Jani Nikula64936252013-05-22 15:36:20 +03006137 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006138
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006139 /* RPS code assumes GPLL is used */
6140 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6141
Jani Nikula742f4912015-09-03 11:16:09 +03006142 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006143 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6144
Chris Wilson3a45b052016-07-13 09:10:32 +01006145 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006146
Mika Kuoppala59bad942015-01-16 11:34:40 +02006147 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006148}
6149
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006150static unsigned long intel_pxfreq(u32 vidfreq)
6151{
6152 unsigned long freq;
6153 int div = (vidfreq & 0x3f0000) >> 16;
6154 int post = (vidfreq & 0x3000) >> 12;
6155 int pre = (vidfreq & 0x7);
6156
6157 if (!pre)
6158 return 0;
6159
6160 freq = ((div * 133333) / ((1<<post) * pre));
6161
6162 return freq;
6163}
6164
Daniel Vettereb48eb02012-04-26 23:28:12 +02006165static const struct cparams {
6166 u16 i;
6167 u16 t;
6168 u16 m;
6169 u16 c;
6170} cparams[] = {
6171 { 1, 1333, 301, 28664 },
6172 { 1, 1066, 294, 24460 },
6173 { 1, 800, 294, 25192 },
6174 { 0, 1333, 276, 27605 },
6175 { 0, 1066, 276, 27605 },
6176 { 0, 800, 231, 23784 },
6177};
6178
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006179static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006180{
6181 u64 total_count, diff, ret;
6182 u32 count1, count2, count3, m = 0, c = 0;
6183 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6184 int i;
6185
Daniel Vetter02d71952012-08-09 16:44:54 +02006186 assert_spin_locked(&mchdev_lock);
6187
Daniel Vetter20e4d402012-08-08 23:35:39 +02006188 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006189
6190 /* Prevent division-by-zero if we are asking too fast.
6191 * Also, we don't get interesting results if we are polling
6192 * faster than once in 10ms, so just return the saved value
6193 * in such cases.
6194 */
6195 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006196 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006197
6198 count1 = I915_READ(DMIEC);
6199 count2 = I915_READ(DDREC);
6200 count3 = I915_READ(CSIEC);
6201
6202 total_count = count1 + count2 + count3;
6203
6204 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006205 if (total_count < dev_priv->ips.last_count1) {
6206 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006207 diff += total_count;
6208 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006209 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006210 }
6211
6212 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006213 if (cparams[i].i == dev_priv->ips.c_m &&
6214 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006215 m = cparams[i].m;
6216 c = cparams[i].c;
6217 break;
6218 }
6219 }
6220
6221 diff = div_u64(diff, diff1);
6222 ret = ((m * diff) + c);
6223 ret = div_u64(ret, 10);
6224
Daniel Vetter20e4d402012-08-08 23:35:39 +02006225 dev_priv->ips.last_count1 = total_count;
6226 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006227
Daniel Vetter20e4d402012-08-08 23:35:39 +02006228 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006229
6230 return ret;
6231}
6232
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006233unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6234{
6235 unsigned long val;
6236
Chris Wilsondc979972016-05-10 14:10:04 +01006237 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006238 return 0;
6239
6240 spin_lock_irq(&mchdev_lock);
6241
6242 val = __i915_chipset_val(dev_priv);
6243
6244 spin_unlock_irq(&mchdev_lock);
6245
6246 return val;
6247}
6248
Daniel Vettereb48eb02012-04-26 23:28:12 +02006249unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6250{
6251 unsigned long m, x, b;
6252 u32 tsfs;
6253
6254 tsfs = I915_READ(TSFS);
6255
6256 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6257 x = I915_READ8(TR1);
6258
6259 b = tsfs & TSFS_INTR_MASK;
6260
6261 return ((m * x) / 127) - b;
6262}
6263
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006264static int _pxvid_to_vd(u8 pxvid)
6265{
6266 if (pxvid == 0)
6267 return 0;
6268
6269 if (pxvid >= 8 && pxvid < 31)
6270 pxvid = 31;
6271
6272 return (pxvid + 2) * 125;
6273}
6274
6275static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006276{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006277 const int vd = _pxvid_to_vd(pxvid);
6278 const int vm = vd - 1125;
6279
Chris Wilsondc979972016-05-10 14:10:04 +01006280 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006281 return vm > 0 ? vm : 0;
6282
6283 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006284}
6285
Daniel Vetter02d71952012-08-09 16:44:54 +02006286static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006287{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006288 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006289 u32 count;
6290
Daniel Vetter02d71952012-08-09 16:44:54 +02006291 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006292
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006293 now = ktime_get_raw_ns();
6294 diffms = now - dev_priv->ips.last_time2;
6295 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006296
6297 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006298 if (!diffms)
6299 return;
6300
6301 count = I915_READ(GFXEC);
6302
Daniel Vetter20e4d402012-08-08 23:35:39 +02006303 if (count < dev_priv->ips.last_count2) {
6304 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006305 diff += count;
6306 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006307 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006308 }
6309
Daniel Vetter20e4d402012-08-08 23:35:39 +02006310 dev_priv->ips.last_count2 = count;
6311 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006312
6313 /* More magic constants... */
6314 diff = diff * 1181;
6315 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006316 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006317}
6318
Daniel Vetter02d71952012-08-09 16:44:54 +02006319void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6320{
Chris Wilsondc979972016-05-10 14:10:04 +01006321 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006322 return;
6323
Daniel Vetter92703882012-08-09 16:46:01 +02006324 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006325
6326 __i915_update_gfx_val(dev_priv);
6327
Daniel Vetter92703882012-08-09 16:46:01 +02006328 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006329}
6330
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006331static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006332{
6333 unsigned long t, corr, state1, corr2, state2;
6334 u32 pxvid, ext_v;
6335
Daniel Vetter02d71952012-08-09 16:44:54 +02006336 assert_spin_locked(&mchdev_lock);
6337
Ville Syrjälä616847e2015-09-18 20:03:19 +03006338 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006339 pxvid = (pxvid >> 24) & 0x7f;
6340 ext_v = pvid_to_extvid(dev_priv, pxvid);
6341
6342 state1 = ext_v;
6343
6344 t = i915_mch_val(dev_priv);
6345
6346 /* Revel in the empirically derived constants */
6347
6348 /* Correction factor in 1/100000 units */
6349 if (t > 80)
6350 corr = ((t * 2349) + 135940);
6351 else if (t >= 50)
6352 corr = ((t * 964) + 29317);
6353 else /* < 50 */
6354 corr = ((t * 301) + 1004);
6355
6356 corr = corr * ((150142 * state1) / 10000 - 78642);
6357 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006358 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006359
6360 state2 = (corr2 * state1) / 10000;
6361 state2 /= 100; /* convert to mW */
6362
Daniel Vetter02d71952012-08-09 16:44:54 +02006363 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006364
Daniel Vetter20e4d402012-08-08 23:35:39 +02006365 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006366}
6367
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006368unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6369{
6370 unsigned long val;
6371
Chris Wilsondc979972016-05-10 14:10:04 +01006372 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006373 return 0;
6374
6375 spin_lock_irq(&mchdev_lock);
6376
6377 val = __i915_gfx_val(dev_priv);
6378
6379 spin_unlock_irq(&mchdev_lock);
6380
6381 return val;
6382}
6383
Daniel Vettereb48eb02012-04-26 23:28:12 +02006384/**
6385 * i915_read_mch_val - return value for IPS use
6386 *
6387 * Calculate and return a value for the IPS driver to use when deciding whether
6388 * we have thermal and power headroom to increase CPU or GPU power budget.
6389 */
6390unsigned long i915_read_mch_val(void)
6391{
6392 struct drm_i915_private *dev_priv;
6393 unsigned long chipset_val, graphics_val, ret = 0;
6394
Daniel Vetter92703882012-08-09 16:46:01 +02006395 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006396 if (!i915_mch_dev)
6397 goto out_unlock;
6398 dev_priv = i915_mch_dev;
6399
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006400 chipset_val = __i915_chipset_val(dev_priv);
6401 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006402
6403 ret = chipset_val + graphics_val;
6404
6405out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006406 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006407
6408 return ret;
6409}
6410EXPORT_SYMBOL_GPL(i915_read_mch_val);
6411
6412/**
6413 * i915_gpu_raise - raise GPU frequency limit
6414 *
6415 * Raise the limit; IPS indicates we have thermal headroom.
6416 */
6417bool i915_gpu_raise(void)
6418{
6419 struct drm_i915_private *dev_priv;
6420 bool ret = true;
6421
Daniel Vetter92703882012-08-09 16:46:01 +02006422 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006423 if (!i915_mch_dev) {
6424 ret = false;
6425 goto out_unlock;
6426 }
6427 dev_priv = i915_mch_dev;
6428
Daniel Vetter20e4d402012-08-08 23:35:39 +02006429 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6430 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006431
6432out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006433 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006434
6435 return ret;
6436}
6437EXPORT_SYMBOL_GPL(i915_gpu_raise);
6438
6439/**
6440 * i915_gpu_lower - lower GPU frequency limit
6441 *
6442 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6443 * frequency maximum.
6444 */
6445bool i915_gpu_lower(void)
6446{
6447 struct drm_i915_private *dev_priv;
6448 bool ret = true;
6449
Daniel Vetter92703882012-08-09 16:46:01 +02006450 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006451 if (!i915_mch_dev) {
6452 ret = false;
6453 goto out_unlock;
6454 }
6455 dev_priv = i915_mch_dev;
6456
Daniel Vetter20e4d402012-08-08 23:35:39 +02006457 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6458 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006459
6460out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006461 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006462
6463 return ret;
6464}
6465EXPORT_SYMBOL_GPL(i915_gpu_lower);
6466
6467/**
6468 * i915_gpu_busy - indicate GPU business to IPS
6469 *
6470 * Tell the IPS driver whether or not the GPU is busy.
6471 */
6472bool i915_gpu_busy(void)
6473{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006474 bool ret = false;
6475
Daniel Vetter92703882012-08-09 16:46:01 +02006476 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006477 if (i915_mch_dev)
6478 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006479 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006480
6481 return ret;
6482}
6483EXPORT_SYMBOL_GPL(i915_gpu_busy);
6484
6485/**
6486 * i915_gpu_turbo_disable - disable graphics turbo
6487 *
6488 * Disable graphics turbo by resetting the max frequency and setting the
6489 * current frequency to the default.
6490 */
6491bool i915_gpu_turbo_disable(void)
6492{
6493 struct drm_i915_private *dev_priv;
6494 bool ret = true;
6495
Daniel Vetter92703882012-08-09 16:46:01 +02006496 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006497 if (!i915_mch_dev) {
6498 ret = false;
6499 goto out_unlock;
6500 }
6501 dev_priv = i915_mch_dev;
6502
Daniel Vetter20e4d402012-08-08 23:35:39 +02006503 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006504
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006505 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006506 ret = false;
6507
6508out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006509 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006510
6511 return ret;
6512}
6513EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6514
6515/**
6516 * Tells the intel_ips driver that the i915 driver is now loaded, if
6517 * IPS got loaded first.
6518 *
6519 * This awkward dance is so that neither module has to depend on the
6520 * other in order for IPS to do the appropriate communication of
6521 * GPU turbo limits to i915.
6522 */
6523static void
6524ips_ping_for_i915_load(void)
6525{
6526 void (*link)(void);
6527
6528 link = symbol_get(ips_link_to_i915_driver);
6529 if (link) {
6530 link();
6531 symbol_put(ips_link_to_i915_driver);
6532 }
6533}
6534
6535void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6536{
Daniel Vetter02d71952012-08-09 16:44:54 +02006537 /* We only register the i915 ips part with intel-ips once everything is
6538 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006539 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006540 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006541 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006542
6543 ips_ping_for_i915_load();
6544}
6545
6546void intel_gpu_ips_teardown(void)
6547{
Daniel Vetter92703882012-08-09 16:46:01 +02006548 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006549 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006550 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006551}
Deepak S76c3552f2014-01-30 23:08:16 +05306552
Chris Wilsondc979972016-05-10 14:10:04 +01006553static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006554{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006555 u32 lcfuse;
6556 u8 pxw[16];
6557 int i;
6558
6559 /* Disable to program */
6560 I915_WRITE(ECR, 0);
6561 POSTING_READ(ECR);
6562
6563 /* Program energy weights for various events */
6564 I915_WRITE(SDEW, 0x15040d00);
6565 I915_WRITE(CSIEW0, 0x007f0000);
6566 I915_WRITE(CSIEW1, 0x1e220004);
6567 I915_WRITE(CSIEW2, 0x04000004);
6568
6569 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006570 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006571 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006572 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006573
6574 /* Program P-state weights to account for frequency power adjustment */
6575 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006576 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006577 unsigned long freq = intel_pxfreq(pxvidfreq);
6578 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6579 PXVFREQ_PX_SHIFT;
6580 unsigned long val;
6581
6582 val = vid * vid;
6583 val *= (freq / 1000);
6584 val *= 255;
6585 val /= (127*127*900);
6586 if (val > 0xff)
6587 DRM_ERROR("bad pxval: %ld\n", val);
6588 pxw[i] = val;
6589 }
6590 /* Render standby states get 0 weight */
6591 pxw[14] = 0;
6592 pxw[15] = 0;
6593
6594 for (i = 0; i < 4; i++) {
6595 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6596 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006597 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006598 }
6599
6600 /* Adjust magic regs to magic values (more experimental results) */
6601 I915_WRITE(OGW0, 0);
6602 I915_WRITE(OGW1, 0);
6603 I915_WRITE(EG0, 0x00007f00);
6604 I915_WRITE(EG1, 0x0000000e);
6605 I915_WRITE(EG2, 0x000e0000);
6606 I915_WRITE(EG3, 0x68000300);
6607 I915_WRITE(EG4, 0x42000000);
6608 I915_WRITE(EG5, 0x00140031);
6609 I915_WRITE(EG6, 0);
6610 I915_WRITE(EG7, 0);
6611
6612 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006613 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006614
6615 /* Enable PMON + select events */
6616 I915_WRITE(ECR, 0x80000019);
6617
6618 lcfuse = I915_READ(LCFUSE02);
6619
Daniel Vetter20e4d402012-08-08 23:35:39 +02006620 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006621}
6622
Chris Wilsondc979972016-05-10 14:10:04 +01006623void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006624{
Imre Deakb268c692015-12-15 20:10:31 +02006625 /*
6626 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6627 * requirement.
6628 */
6629 if (!i915.enable_rc6) {
6630 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6631 intel_runtime_pm_get(dev_priv);
6632 }
Imre Deake6069ca2014-04-18 16:01:02 +03006633
Chris Wilsonb5163db2016-08-10 13:58:24 +01006634 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006635 mutex_lock(&dev_priv->rps.hw_lock);
6636
6637 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006638 if (IS_CHERRYVIEW(dev_priv))
6639 cherryview_init_gt_powersave(dev_priv);
6640 else if (IS_VALLEYVIEW(dev_priv))
6641 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006642 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006643 gen6_init_rps_frequencies(dev_priv);
6644
6645 /* Derive initial user preferences/limits from the hardware limits */
6646 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6647 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6648
6649 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6650 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6651
6652 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6653 dev_priv->rps.min_freq_softlimit =
6654 max_t(int,
6655 dev_priv->rps.efficient_freq,
6656 intel_freq_opcode(dev_priv, 450));
6657
Chris Wilson99ac9612016-07-13 09:10:34 +01006658 /* After setting max-softlimit, find the overclock max freq */
6659 if (IS_GEN6(dev_priv) ||
6660 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6661 u32 params = 0;
6662
6663 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6664 if (params & BIT(31)) { /* OC supported */
6665 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6666 (dev_priv->rps.max_freq & 0xff) * 50,
6667 (params & 0xff) * 50);
6668 dev_priv->rps.max_freq = params & 0xff;
6669 }
6670 }
6671
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006672 /* Finally allow us to boost to max by default */
6673 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6674
Chris Wilson773ea9a2016-07-13 09:10:33 +01006675 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006676 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006677
6678 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006679}
6680
Chris Wilsondc979972016-05-10 14:10:04 +01006681void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006682{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006683 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006684 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006685
6686 if (!i915.enable_rc6)
6687 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006688}
6689
Chris Wilson54b4f682016-07-21 21:16:19 +01006690/**
6691 * intel_suspend_gt_powersave - suspend PM work and helper threads
6692 * @dev_priv: i915 device
6693 *
6694 * We don't want to disable RC6 or other features here, we just want
6695 * to make sure any work we've queued has finished and won't bother
6696 * us while we're suspended.
6697 */
6698void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6699{
6700 if (INTEL_GEN(dev_priv) < 6)
6701 return;
6702
6703 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6704 intel_runtime_pm_put(dev_priv);
6705
6706 /* gen6_rps_idle() will be called later to disable interrupts */
6707}
6708
Chris Wilsonb7137e02016-07-13 09:10:37 +01006709void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6710{
6711 dev_priv->rps.enabled = true; /* force disabling */
6712 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006713
6714 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006715}
6716
Chris Wilsondc979972016-05-10 14:10:04 +01006717void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006718{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006719 if (!READ_ONCE(dev_priv->rps.enabled))
6720 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006721
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006722 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006723
Chris Wilsonb7137e02016-07-13 09:10:37 +01006724 if (INTEL_GEN(dev_priv) >= 9) {
6725 gen9_disable_rc6(dev_priv);
6726 gen9_disable_rps(dev_priv);
6727 } else if (IS_CHERRYVIEW(dev_priv)) {
6728 cherryview_disable_rps(dev_priv);
6729 } else if (IS_VALLEYVIEW(dev_priv)) {
6730 valleyview_disable_rps(dev_priv);
6731 } else if (INTEL_GEN(dev_priv) >= 6) {
6732 gen6_disable_rps(dev_priv);
6733 } else if (IS_IRONLAKE_M(dev_priv)) {
6734 ironlake_disable_drps(dev_priv);
6735 }
6736
6737 dev_priv->rps.enabled = false;
6738 mutex_unlock(&dev_priv->rps.hw_lock);
6739}
6740
6741void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6742{
Chris Wilson54b4f682016-07-21 21:16:19 +01006743 /* We shouldn't be disabling as we submit, so this should be less
6744 * racy than it appears!
6745 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006746 if (READ_ONCE(dev_priv->rps.enabled))
6747 return;
6748
6749 /* Powersaving is controlled by the host when inside a VM */
6750 if (intel_vgpu_active(dev_priv))
6751 return;
6752
6753 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006754
Chris Wilsondc979972016-05-10 14:10:04 +01006755 if (IS_CHERRYVIEW(dev_priv)) {
6756 cherryview_enable_rps(dev_priv);
6757 } else if (IS_VALLEYVIEW(dev_priv)) {
6758 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006759 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006760 gen9_enable_rc6(dev_priv);
6761 gen9_enable_rps(dev_priv);
6762 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006763 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006764 } else if (IS_BROADWELL(dev_priv)) {
6765 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006766 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006767 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006768 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006769 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006770 } else if (IS_IRONLAKE_M(dev_priv)) {
6771 ironlake_enable_drps(dev_priv);
6772 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006773 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006774
6775 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6776 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6777
6778 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6779 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6780
Chris Wilson54b4f682016-07-21 21:16:19 +01006781 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006782 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006783}
Imre Deakc6df39b2014-04-14 20:24:29 +03006784
Chris Wilson54b4f682016-07-21 21:16:19 +01006785static void __intel_autoenable_gt_powersave(struct work_struct *work)
6786{
6787 struct drm_i915_private *dev_priv =
6788 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6789 struct intel_engine_cs *rcs;
6790 struct drm_i915_gem_request *req;
6791
6792 if (READ_ONCE(dev_priv->rps.enabled))
6793 goto out;
6794
Akash Goel3b3f1652016-10-13 22:44:48 +05306795 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006796 if (rcs->last_context)
6797 goto out;
6798
6799 if (!rcs->init_context)
6800 goto out;
6801
6802 mutex_lock(&dev_priv->drm.struct_mutex);
6803
6804 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6805 if (IS_ERR(req))
6806 goto unlock;
6807
6808 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6809 rcs->init_context(req);
6810
6811 /* Mark the device busy, calling intel_enable_gt_powersave() */
6812 i915_add_request_no_flush(req);
6813
6814unlock:
6815 mutex_unlock(&dev_priv->drm.struct_mutex);
6816out:
6817 intel_runtime_pm_put(dev_priv);
6818}
6819
6820void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6821{
6822 if (READ_ONCE(dev_priv->rps.enabled))
6823 return;
6824
6825 if (IS_IRONLAKE_M(dev_priv)) {
6826 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006827 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006828 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6829 /*
6830 * PCU communication is slow and this doesn't need to be
6831 * done at any specific time, so do this out of our fast path
6832 * to make resume and init faster.
6833 *
6834 * We depend on the HW RC6 power context save/restore
6835 * mechanism when entering D3 through runtime PM suspend. So
6836 * disable RPM until RPS/RC6 is properly setup. We can only
6837 * get here via the driver load/system resume/runtime resume
6838 * paths, so the _noresume version is enough (and in case of
6839 * runtime resume it's necessary).
6840 */
6841 if (queue_delayed_work(dev_priv->wq,
6842 &dev_priv->rps.autoenable_work,
6843 round_jiffies_up_relative(HZ)))
6844 intel_runtime_pm_get_noresume(dev_priv);
6845 }
6846}
6847
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006848static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006849{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006850 /*
6851 * On Ibex Peak and Cougar Point, we need to disable clock
6852 * gating for the panel power sequencer or it will fail to
6853 * start up when no ports are active.
6854 */
6855 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6856}
6857
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006858static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006859{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006860 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006861
Damien Lespiau055e3932014-08-18 13:49:10 +01006862 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006863 I915_WRITE(DSPCNTR(pipe),
6864 I915_READ(DSPCNTR(pipe)) |
6865 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006866
6867 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6868 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006869 }
6870}
6871
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006872static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006873{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006874 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6875 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6876 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6877
6878 /*
6879 * Don't touch WM1S_LP_EN here.
6880 * Doing so could cause underruns.
6881 */
6882}
6883
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006884static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006885{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006886 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006887
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006888 /*
6889 * Required for FBC
6890 * WaFbcDisableDpfcClockGating:ilk
6891 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006892 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6893 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6894 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006895
6896 I915_WRITE(PCH_3DCGDIS0,
6897 MARIUNIT_CLOCK_GATE_DISABLE |
6898 SVSMUNIT_CLOCK_GATE_DISABLE);
6899 I915_WRITE(PCH_3DCGDIS1,
6900 VFMUNIT_CLOCK_GATE_DISABLE);
6901
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006902 /*
6903 * According to the spec the following bits should be set in
6904 * order to enable memory self-refresh
6905 * The bit 22/21 of 0x42004
6906 * The bit 5 of 0x42020
6907 * The bit 15 of 0x45000
6908 */
6909 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6910 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6911 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006912 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006913 I915_WRITE(DISP_ARB_CTL,
6914 (I915_READ(DISP_ARB_CTL) |
6915 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006916
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006917 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006918
6919 /*
6920 * Based on the document from hardware guys the following bits
6921 * should be set unconditionally in order to enable FBC.
6922 * The bit 22 of 0x42000
6923 * The bit 22 of 0x42004
6924 * The bit 7,8,9 of 0x42020.
6925 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006926 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006927 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006928 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6929 I915_READ(ILK_DISPLAY_CHICKEN1) |
6930 ILK_FBCQ_DIS);
6931 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6932 I915_READ(ILK_DISPLAY_CHICKEN2) |
6933 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006934 }
6935
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006936 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6937
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006938 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6939 I915_READ(ILK_DISPLAY_CHICKEN2) |
6940 ILK_ELPIN_409_SELECT);
6941 I915_WRITE(_3D_CHICKEN2,
6942 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6943 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006944
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006945 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006946 I915_WRITE(CACHE_MODE_0,
6947 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006948
Akash Goel4e046322014-04-04 17:14:38 +05306949 /* WaDisable_RenderCache_OperationalFlush:ilk */
6950 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6951
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006952 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006953
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006954 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006955}
6956
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006957static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006958{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006959 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006960 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006961
6962 /*
6963 * On Ibex Peak and Cougar Point, we need to disable clock
6964 * gating for the panel power sequencer or it will fail to
6965 * start up when no ports are active.
6966 */
Jesse Barnescd664072013-10-02 10:34:19 -07006967 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6968 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6969 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006970 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6971 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006972 /* The below fixes the weird display corruption, a few pixels shifted
6973 * downward, on (only) LVDS of some HP laptops with IVY.
6974 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006975 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006976 val = I915_READ(TRANS_CHICKEN2(pipe));
6977 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6978 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006979 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006980 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006981 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6982 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6983 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006984 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6985 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006986 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006987 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006988 I915_WRITE(TRANS_CHICKEN1(pipe),
6989 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6990 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006991}
6992
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006993static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006994{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006995 uint32_t tmp;
6996
6997 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006998 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6999 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7000 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007001}
7002
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007003static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007004{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007005 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007006
Damien Lespiau231e54f2012-10-19 17:55:41 +01007007 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007008
7009 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7010 I915_READ(ILK_DISPLAY_CHICKEN2) |
7011 ILK_ELPIN_409_SELECT);
7012
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007013 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007014 I915_WRITE(_3D_CHICKEN,
7015 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7016
Akash Goel4e046322014-04-04 17:14:38 +05307017 /* WaDisable_RenderCache_OperationalFlush:snb */
7018 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7019
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007020 /*
7021 * BSpec recoomends 8x4 when MSAA is used,
7022 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007023 *
7024 * Note that PS/WM thread counts depend on the WIZ hashing
7025 * disable bit, which we don't touch here, but it's good
7026 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007027 */
7028 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007029 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007030
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007031 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007032
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007033 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007034 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007035
7036 I915_WRITE(GEN6_UCGCTL1,
7037 I915_READ(GEN6_UCGCTL1) |
7038 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7039 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7040
7041 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7042 * gating disable must be set. Failure to set it results in
7043 * flickering pixels due to Z write ordering failures after
7044 * some amount of runtime in the Mesa "fire" demo, and Unigine
7045 * Sanctuary and Tropics, and apparently anything else with
7046 * alpha test or pixel discard.
7047 *
7048 * According to the spec, bit 11 (RCCUNIT) must also be set,
7049 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007050 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007051 * WaDisableRCCUnitClockGating:snb
7052 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007053 */
7054 I915_WRITE(GEN6_UCGCTL2,
7055 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7056 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7057
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007058 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007059 I915_WRITE(_3D_CHICKEN3,
7060 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007061
7062 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007063 * Bspec says:
7064 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7065 * 3DSTATE_SF number of SF output attributes is more than 16."
7066 */
7067 I915_WRITE(_3D_CHICKEN3,
7068 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7069
7070 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007071 * According to the spec the following bits should be
7072 * set in order to enable memory self-refresh and fbc:
7073 * The bit21 and bit22 of 0x42000
7074 * The bit21 and bit22 of 0x42004
7075 * The bit5 and bit7 of 0x42020
7076 * The bit14 of 0x70180
7077 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007078 *
7079 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007080 */
7081 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7082 I915_READ(ILK_DISPLAY_CHICKEN1) |
7083 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7084 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7085 I915_READ(ILK_DISPLAY_CHICKEN2) |
7086 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007087 I915_WRITE(ILK_DSPCLK_GATE_D,
7088 I915_READ(ILK_DSPCLK_GATE_D) |
7089 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7090 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007091
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007092 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007093
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007094 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007095
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007096 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007097}
7098
7099static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7100{
7101 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7102
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007103 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007104 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007105 *
7106 * This actually overrides the dispatch
7107 * mode for all thread types.
7108 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007109 reg &= ~GEN7_FF_SCHED_MASK;
7110 reg |= GEN7_FF_TS_SCHED_HW;
7111 reg |= GEN7_FF_VS_SCHED_HW;
7112 reg |= GEN7_FF_DS_SCHED_HW;
7113
7114 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7115}
7116
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007117static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007118{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007119 /*
7120 * TODO: this bit should only be enabled when really needed, then
7121 * disabled when not needed anymore in order to save power.
7122 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007123 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007124 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7125 I915_READ(SOUTH_DSPCLK_GATE_D) |
7126 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007127
7128 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007129 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7130 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007131 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007132}
7133
Ville Syrjälä712bf362016-10-31 22:37:23 +02007134static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007135{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007136 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007137 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7138
7139 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7140 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7141 }
7142}
7143
Imre Deak450174f2016-05-03 15:54:21 +03007144static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7145 int general_prio_credits,
7146 int high_prio_credits)
7147{
7148 u32 misccpctl;
7149
7150 /* WaTempDisableDOPClkGating:bdw */
7151 misccpctl = I915_READ(GEN7_MISCCPCTL);
7152 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7153
7154 I915_WRITE(GEN8_L3SQCREG1,
7155 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7156 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7157
7158 /*
7159 * Wait at least 100 clocks before re-enabling clock gating.
7160 * See the definition of L3SQCREG1 in BSpec.
7161 */
7162 POSTING_READ(GEN8_L3SQCREG1);
7163 udelay(1);
7164 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7165}
7166
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007167static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007168{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007169 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007170
7171 /* WaDisableSDEUnitClockGating:kbl */
7172 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7173 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7174 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007175
7176 /* WaDisableGamClockGating:kbl */
7177 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7178 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7179 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007180
7181 /* WaFbcNukeOnHostModify:kbl */
7182 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7183 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007184}
7185
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007186static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007187{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007188 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007189
7190 /* WAC6entrylatency:skl */
7191 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7192 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007193
7194 /* WaFbcNukeOnHostModify:skl */
7195 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7196 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007197}
7198
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007199static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007200{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007201 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007202
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007203 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007204
Ben Widawskyab57fff2013-12-12 15:28:04 -08007205 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007206 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007207
Ben Widawskyab57fff2013-12-12 15:28:04 -08007208 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007209 I915_WRITE(CHICKEN_PAR1_1,
7210 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7211
Ben Widawskyab57fff2013-12-12 15:28:04 -08007212 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007213 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007214 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007215 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007216 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007217 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007218
Ben Widawskyab57fff2013-12-12 15:28:04 -08007219 /* WaVSRefCountFullforceMissDisable:bdw */
7220 /* WaDSRefCountFullforceMissDisable:bdw */
7221 I915_WRITE(GEN7_FF_THREAD_MODE,
7222 I915_READ(GEN7_FF_THREAD_MODE) &
7223 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007224
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007225 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7226 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007227
7228 /* WaDisableSDEUnitClockGating:bdw */
7229 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7230 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007231
Imre Deak450174f2016-05-03 15:54:21 +03007232 /* WaProgramL3SqcReg1Default:bdw */
7233 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007234
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007235 /*
7236 * WaGttCachingOffByDefault:bdw
7237 * GTT cache may not work with big pages, so if those
7238 * are ever enabled GTT cache may need to be disabled.
7239 */
7240 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7241
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007242 /* WaKVMNotificationOnConfigChange:bdw */
7243 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7244 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7245
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007246 lpt_init_clock_gating(dev_priv);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007247}
7248
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007249static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007250{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007251 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007252
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007253 /* L3 caching of data atomics doesn't work -- disable it. */
7254 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7255 I915_WRITE(HSW_ROW_CHICKEN3,
7256 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7257
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007258 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007259 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7260 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7261 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7262
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007263 /* WaVSRefCountFullforceMissDisable:hsw */
7264 I915_WRITE(GEN7_FF_THREAD_MODE,
7265 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007266
Akash Goel4e046322014-04-04 17:14:38 +05307267 /* WaDisable_RenderCache_OperationalFlush:hsw */
7268 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7269
Chia-I Wufe27c602014-01-28 13:29:33 +08007270 /* enable HiZ Raw Stall Optimization */
7271 I915_WRITE(CACHE_MODE_0_GEN7,
7272 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7273
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007274 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007275 I915_WRITE(CACHE_MODE_1,
7276 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007277
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007278 /*
7279 * BSpec recommends 8x4 when MSAA is used,
7280 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007281 *
7282 * Note that PS/WM thread counts depend on the WIZ hashing
7283 * disable bit, which we don't touch here, but it's good
7284 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007285 */
7286 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007287 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007288
Kenneth Graunke94411592014-12-31 16:23:00 -08007289 /* WaSampleCChickenBitEnable:hsw */
7290 I915_WRITE(HALF_SLICE_CHICKEN3,
7291 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7292
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007293 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007294 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7295
Paulo Zanoni90a88642013-05-03 17:23:45 -03007296 /* WaRsPkgCStateDisplayPMReq:hsw */
7297 I915_WRITE(CHICKEN_PAR1_1,
7298 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007299
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007300 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007301}
7302
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007303static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007304{
Ben Widawsky20848222012-05-04 18:58:59 -07007305 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007306
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007307 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007308
Damien Lespiau231e54f2012-10-19 17:55:41 +01007309 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007310
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007311 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007312 I915_WRITE(_3D_CHICKEN3,
7313 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7314
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007315 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007316 I915_WRITE(IVB_CHICKEN3,
7317 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7318 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7319
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007320 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007321 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007322 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7323 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007324
Akash Goel4e046322014-04-04 17:14:38 +05307325 /* WaDisable_RenderCache_OperationalFlush:ivb */
7326 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7327
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007328 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007329 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7330 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7331
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007332 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007333 I915_WRITE(GEN7_L3CNTLREG1,
7334 GEN7_WA_FOR_GEN7_L3_CONTROL);
7335 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007336 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007337 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007338 I915_WRITE(GEN7_ROW_CHICKEN2,
7339 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007340 else {
7341 /* must write both registers */
7342 I915_WRITE(GEN7_ROW_CHICKEN2,
7343 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007344 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7345 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007346 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007347
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007348 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007349 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7350 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7351
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007352 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007353 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007354 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007355 */
7356 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007357 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007358
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007359 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007360 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7361 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7362 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7363
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007364 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007365
7366 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007367
Chris Wilson22721342014-03-04 09:41:43 +00007368 if (0) { /* causes HiZ corruption on ivb:gt1 */
7369 /* enable HiZ Raw Stall Optimization */
7370 I915_WRITE(CACHE_MODE_0_GEN7,
7371 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7372 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007373
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007374 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007375 I915_WRITE(CACHE_MODE_1,
7376 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007377
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007378 /*
7379 * BSpec recommends 8x4 when MSAA is used,
7380 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007381 *
7382 * Note that PS/WM thread counts depend on the WIZ hashing
7383 * disable bit, which we don't touch here, but it's good
7384 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007385 */
7386 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007387 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007388
Ben Widawsky20848222012-05-04 18:58:59 -07007389 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7390 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7391 snpcr |= GEN6_MBC_SNPCR_MED;
7392 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007393
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007394 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007395 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007396
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007397 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007398}
7399
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007400static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007401{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007402 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007403 I915_WRITE(_3D_CHICKEN3,
7404 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7405
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007406 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007407 I915_WRITE(IVB_CHICKEN3,
7408 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7409 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7410
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007411 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007412 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007413 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007414 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7415 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007416
Akash Goel4e046322014-04-04 17:14:38 +05307417 /* WaDisable_RenderCache_OperationalFlush:vlv */
7418 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7419
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007420 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007421 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7422 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7423
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007424 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007425 I915_WRITE(GEN7_ROW_CHICKEN2,
7426 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7427
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007428 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007429 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7430 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7431 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7432
Ville Syrjälä46680e02014-01-22 21:33:01 +02007433 gen7_setup_fixed_func_scheduler(dev_priv);
7434
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007435 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007436 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007437 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007438 */
7439 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007440 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007441
Akash Goelc98f5062014-03-24 23:00:07 +05307442 /* WaDisableL3Bank2xClockGate:vlv
7443 * Disabling L3 clock gating- MMIO 940c[25] = 1
7444 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7445 I915_WRITE(GEN7_UCGCTL4,
7446 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007447
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007448 /*
7449 * BSpec says this must be set, even though
7450 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7451 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007452 I915_WRITE(CACHE_MODE_1,
7453 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007454
7455 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007456 * BSpec recommends 8x4 when MSAA is used,
7457 * however in practice 16x4 seems fastest.
7458 *
7459 * Note that PS/WM thread counts depend on the WIZ hashing
7460 * disable bit, which we don't touch here, but it's good
7461 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7462 */
7463 I915_WRITE(GEN7_GT_MODE,
7464 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7465
7466 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007467 * WaIncreaseL3CreditsForVLVB0:vlv
7468 * This is the hardware default actually.
7469 */
7470 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7471
7472 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007473 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007474 * Disable clock gating on th GCFG unit to prevent a delay
7475 * in the reporting of vblank events.
7476 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007477 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007478}
7479
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007480static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007481{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007482 /* WaVSRefCountFullforceMissDisable:chv */
7483 /* WaDSRefCountFullforceMissDisable:chv */
7484 I915_WRITE(GEN7_FF_THREAD_MODE,
7485 I915_READ(GEN7_FF_THREAD_MODE) &
7486 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007487
7488 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7489 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7490 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007491
7492 /* WaDisableCSUnitClockGating:chv */
7493 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7494 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007495
7496 /* WaDisableSDEUnitClockGating:chv */
7497 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7498 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007499
7500 /*
Imre Deak450174f2016-05-03 15:54:21 +03007501 * WaProgramL3SqcReg1Default:chv
7502 * See gfxspecs/Related Documents/Performance Guide/
7503 * LSQC Setting Recommendations.
7504 */
7505 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7506
7507 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007508 * GTT cache may not work with big pages, so if those
7509 * are ever enabled GTT cache may need to be disabled.
7510 */
7511 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007512}
7513
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007514static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007515{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007516 uint32_t dspclk_gate;
7517
7518 I915_WRITE(RENCLK_GATE_D1, 0);
7519 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7520 GS_UNIT_CLOCK_GATE_DISABLE |
7521 CL_UNIT_CLOCK_GATE_DISABLE);
7522 I915_WRITE(RAMCLK_GATE_D, 0);
7523 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7524 OVRUNIT_CLOCK_GATE_DISABLE |
7525 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007526 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007527 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7528 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007529
7530 /* WaDisableRenderCachePipelinedFlush */
7531 I915_WRITE(CACHE_MODE_0,
7532 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007533
Akash Goel4e046322014-04-04 17:14:38 +05307534 /* WaDisable_RenderCache_OperationalFlush:g4x */
7535 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7536
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007537 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007538}
7539
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007540static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007541{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007542 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7543 I915_WRITE(RENCLK_GATE_D2, 0);
7544 I915_WRITE(DSPCLK_GATE_D, 0);
7545 I915_WRITE(RAMCLK_GATE_D, 0);
7546 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007547 I915_WRITE(MI_ARB_STATE,
7548 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307549
7550 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7551 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007552}
7553
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007554static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007555{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007556 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7557 I965_RCC_CLOCK_GATE_DISABLE |
7558 I965_RCPB_CLOCK_GATE_DISABLE |
7559 I965_ISC_CLOCK_GATE_DISABLE |
7560 I965_FBC_CLOCK_GATE_DISABLE);
7561 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007562 I915_WRITE(MI_ARB_STATE,
7563 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307564
7565 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7566 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007567}
7568
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007569static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007570{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007571 u32 dstate = I915_READ(D_STATE);
7572
7573 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7574 DSTATE_DOT_CLOCK_GATING;
7575 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007576
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007577 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007578 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007579
7580 /* IIR "flip pending" means done if this bit is set */
7581 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007582
7583 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007584 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007585
7586 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7587 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007588
7589 I915_WRITE(MI_ARB_STATE,
7590 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007591}
7592
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007593static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007594{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007595 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007596
7597 /* interrupts should cause a wake up from C3 */
7598 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7599 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007600
7601 I915_WRITE(MEM_MODE,
7602 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007603}
7604
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007605static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007606{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007607 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007608
7609 I915_WRITE(MEM_MODE,
7610 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7611 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007612}
7613
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007614void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007615{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007616 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007617}
7618
Ville Syrjälä712bf362016-10-31 22:37:23 +02007619void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007620{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007621 if (HAS_PCH_LPT(dev_priv))
7622 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007623}
7624
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007625static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007626{
7627 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7628}
7629
7630/**
7631 * intel_init_clock_gating_hooks - setup the clock gating hooks
7632 * @dev_priv: device private
7633 *
7634 * Setup the hooks that configure which clocks of a given platform can be
7635 * gated and also apply various GT and display specific workarounds for these
7636 * platforms. Note that some GT specific workarounds are applied separately
7637 * when GPU contexts or batchbuffers start their execution.
7638 */
7639void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7640{
7641 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007642 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007643 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007644 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007645 else if (IS_BROXTON(dev_priv))
7646 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7647 else if (IS_BROADWELL(dev_priv))
7648 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7649 else if (IS_CHERRYVIEW(dev_priv))
7650 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7651 else if (IS_HASWELL(dev_priv))
7652 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7653 else if (IS_IVYBRIDGE(dev_priv))
7654 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7655 else if (IS_VALLEYVIEW(dev_priv))
7656 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7657 else if (IS_GEN6(dev_priv))
7658 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7659 else if (IS_GEN5(dev_priv))
7660 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7661 else if (IS_G4X(dev_priv))
7662 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7663 else if (IS_CRESTLINE(dev_priv))
7664 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7665 else if (IS_BROADWATER(dev_priv))
7666 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7667 else if (IS_GEN3(dev_priv))
7668 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7669 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7670 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7671 else if (IS_GEN2(dev_priv))
7672 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7673 else {
7674 MISSING_CASE(INTEL_DEVID(dev_priv));
7675 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7676 }
7677}
7678
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007679/* Set up chip specific power management-related functions */
7680void intel_init_pm(struct drm_device *dev)
7681{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007682 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007683
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007684 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007685
Daniel Vetterc921aba2012-04-26 23:28:17 +02007686 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007687 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007688 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007689 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007690 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007691
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007692 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007693 if (INTEL_INFO(dev)->gen >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007694 skl_setup_wm_latency(dev_priv);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007695 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007696 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007697 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007698 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007699
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007700 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007701 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007702 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007703 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007704 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007705 dev_priv->display.compute_intermediate_wm =
7706 ilk_compute_intermediate_wm;
7707 dev_priv->display.initial_watermarks =
7708 ilk_initial_watermarks;
7709 dev_priv->display.optimize_watermarks =
7710 ilk_optimize_watermarks;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007711 } else {
7712 DRM_DEBUG_KMS("Failed to read display plane latency. "
7713 "Disable CxSR\n");
7714 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007715 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007716 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007717 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007718 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007719 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007720 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007721 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007722 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007723 dev_priv->is_ddr3,
7724 dev_priv->fsb_freq,
7725 dev_priv->mem_freq)) {
7726 DRM_INFO("failed to find known CxSR latency "
7727 "(found ddr%s fsb freq %d, mem freq %d), "
7728 "disabling CxSR\n",
7729 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7730 dev_priv->fsb_freq, dev_priv->mem_freq);
7731 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007732 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007733 dev_priv->display.update_wm = NULL;
7734 } else
7735 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007736 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007737 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007738 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007739 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007740 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007741 dev_priv->display.update_wm = i9xx_update_wm;
7742 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007743 } else if (IS_GEN2(dev_priv)) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007744 if (INTEL_INFO(dev)->num_pipes == 1) {
7745 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007746 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007747 } else {
7748 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007749 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007750 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007751 } else {
7752 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007753 }
7754}
7755
Lyude87660502016-08-17 15:55:53 -04007756static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7757{
7758 uint32_t flags =
7759 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7760
7761 switch (flags) {
7762 case GEN6_PCODE_SUCCESS:
7763 return 0;
7764 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7765 case GEN6_PCODE_ILLEGAL_CMD:
7766 return -ENXIO;
7767 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007768 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007769 return -EOVERFLOW;
7770 case GEN6_PCODE_TIMEOUT:
7771 return -ETIMEDOUT;
7772 default:
7773 MISSING_CASE(flags)
7774 return 0;
7775 }
7776}
7777
7778static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7779{
7780 uint32_t flags =
7781 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7782
7783 switch (flags) {
7784 case GEN6_PCODE_SUCCESS:
7785 return 0;
7786 case GEN6_PCODE_ILLEGAL_CMD:
7787 return -ENXIO;
7788 case GEN7_PCODE_TIMEOUT:
7789 return -ETIMEDOUT;
7790 case GEN7_PCODE_ILLEGAL_DATA:
7791 return -EINVAL;
7792 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7793 return -EOVERFLOW;
7794 default:
7795 MISSING_CASE(flags);
7796 return 0;
7797 }
7798}
7799
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007800int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007801{
Lyude87660502016-08-17 15:55:53 -04007802 int status;
7803
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007804 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007805
Chris Wilson3f5582d2016-06-30 15:32:45 +01007806 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7807 * use te fw I915_READ variants to reduce the amount of work
7808 * required when reading/writing.
7809 */
7810
7811 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007812 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7813 return -EAGAIN;
7814 }
7815
Chris Wilson3f5582d2016-06-30 15:32:45 +01007816 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7817 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7818 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007819
Chris Wilson3f5582d2016-06-30 15:32:45 +01007820 if (intel_wait_for_register_fw(dev_priv,
7821 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7822 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007823 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7824 return -ETIMEDOUT;
7825 }
7826
Chris Wilson3f5582d2016-06-30 15:32:45 +01007827 *val = I915_READ_FW(GEN6_PCODE_DATA);
7828 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007829
Lyude87660502016-08-17 15:55:53 -04007830 if (INTEL_GEN(dev_priv) > 6)
7831 status = gen7_check_mailbox_status(dev_priv);
7832 else
7833 status = gen6_check_mailbox_status(dev_priv);
7834
7835 if (status) {
7836 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7837 status);
7838 return status;
7839 }
7840
Ben Widawsky42c05262012-09-26 10:34:00 -07007841 return 0;
7842}
7843
Chris Wilson3f5582d2016-06-30 15:32:45 +01007844int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007845 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007846{
Lyude87660502016-08-17 15:55:53 -04007847 int status;
7848
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007849 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007850
Chris Wilson3f5582d2016-06-30 15:32:45 +01007851 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7852 * use te fw I915_READ variants to reduce the amount of work
7853 * required when reading/writing.
7854 */
7855
7856 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007857 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7858 return -EAGAIN;
7859 }
7860
Chris Wilson3f5582d2016-06-30 15:32:45 +01007861 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7862 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007863
Chris Wilson3f5582d2016-06-30 15:32:45 +01007864 if (intel_wait_for_register_fw(dev_priv,
7865 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7866 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007867 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7868 return -ETIMEDOUT;
7869 }
7870
Chris Wilson3f5582d2016-06-30 15:32:45 +01007871 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007872
Lyude87660502016-08-17 15:55:53 -04007873 if (INTEL_GEN(dev_priv) > 6)
7874 status = gen7_check_mailbox_status(dev_priv);
7875 else
7876 status = gen6_check_mailbox_status(dev_priv);
7877
7878 if (status) {
7879 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7880 status);
7881 return status;
7882 }
7883
Ben Widawsky42c05262012-09-26 10:34:00 -07007884 return 0;
7885}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007886
Ville Syrjälädd06f882014-11-10 22:55:12 +02007887static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7888{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007889 /*
7890 * N = val - 0xb7
7891 * Slow = Fast = GPLL ref * N
7892 */
7893 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007894}
7895
Fengguang Wub55dd642014-07-12 11:21:39 +02007896static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007897{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007898 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007899}
7900
Fengguang Wub55dd642014-07-12 11:21:39 +02007901static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307902{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007903 /*
7904 * N = val / 2
7905 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7906 */
7907 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307908}
7909
Fengguang Wub55dd642014-07-12 11:21:39 +02007910static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307911{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007912 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007913 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307914}
7915
Ville Syrjälä616bc822015-01-23 21:04:25 +02007916int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7917{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007918 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007919 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7920 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007921 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007922 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007923 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007924 return byt_gpu_freq(dev_priv, val);
7925 else
7926 return val * GT_FREQUENCY_MULTIPLIER;
7927}
7928
Ville Syrjälä616bc822015-01-23 21:04:25 +02007929int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7930{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007931 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007932 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7933 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007934 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007935 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007936 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007937 return byt_freq_opcode(dev_priv, val);
7938 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007939 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307940}
7941
Chris Wilson6ad790c2015-04-07 16:20:31 +01007942struct request_boost {
7943 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007944 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007945};
7946
7947static void __intel_rps_boost_work(struct work_struct *work)
7948{
7949 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007950 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007951
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007952 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007953 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007954
Chris Wilsone8a261e2016-07-20 13:31:49 +01007955 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007956 kfree(boost);
7957}
7958
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007959void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007960{
7961 struct request_boost *boost;
7962
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007963 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007964 return;
7965
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007966 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01007967 return;
7968
Chris Wilson6ad790c2015-04-07 16:20:31 +01007969 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7970 if (boost == NULL)
7971 return;
7972
Chris Wilsone8a261e2016-07-20 13:31:49 +01007973 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007974
7975 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007976 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007977}
7978
Daniel Vetterf742a552013-12-06 10:17:53 +01007979void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007980{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007981 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01007982
Daniel Vetterf742a552013-12-06 10:17:53 +01007983 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007984 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007985
Chris Wilson54b4f682016-07-21 21:16:19 +01007986 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
7987 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007988 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007989
Paulo Zanoni33688d92014-03-07 20:08:19 -03007990 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007991 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007992}