blob: dd1a34ac830f7054e15aeb49d9d095ea4f1af2f3 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000041#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070042#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020044#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010046static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010048static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000053 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010054}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053058 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
59 return false;
60
Chris Wilson2c225692013-08-09 12:26:45 +010061 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
62 return true;
63
64 return obj->pin_display;
65}
66
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053067static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010068insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053069 struct drm_mm_node *node, u32 size)
70{
71 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010072 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
Chris Wilson85fd4f52016-12-05 14:29:36 +000073 size, 0,
74 I915_COLOR_UNEVICTABLE,
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010075 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053076 DRM_MM_SEARCH_DEFAULT,
77 DRM_MM_CREATE_DEFAULT);
78}
79
80static void
81remove_mappable_node(struct drm_mm_node *node)
82{
83 drm_mm_remove_node(node);
84}
85
Chris Wilson73aa8082010-09-30 11:46:12 +010086/* some bookkeeping */
87static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010088 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010089{
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091 dev_priv->mm.object_count++;
92 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094}
95
96static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010097 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010098{
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100 dev_priv->mm.object_count--;
101 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200102 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100103}
104
Chris Wilson21dd3732011-01-26 15:55:56 +0000105static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100106i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 int ret;
109
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100110 might_sleep();
111
Chris Wilsond98c52c2016-04-13 17:35:05 +0100112 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 return 0;
114
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200115 /*
116 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
117 * userspace. If it takes that long something really bad is going on and
118 * we should simply try to bail out and fail as gracefully as possible.
119 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100120 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100121 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100122 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 if (ret == 0) {
124 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
125 return -EIO;
126 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100128 } else {
129 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200130 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100131}
132
Chris Wilson54cf91d2010-11-25 18:00:26 +0000133int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100135 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100136 int ret;
137
Daniel Vetter33196de2012-11-14 17:14:05 +0100138 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 if (ret)
140 return ret;
141
142 ret = mutex_lock_interruptible(&dev->struct_mutex);
143 if (ret)
144 return ret;
145
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 return 0;
147}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
Eric Anholt5a125c32008-10-22 21:40:13 -0700150i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700152{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200154 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300155 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000157 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700158
Chris Wilson6299f992010-11-24 12:23:44 +0000159 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100162 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100163 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000164 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100165 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100166 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100167 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700168
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300169 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400170 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000171
Eric Anholt5a125c32008-10-22 21:40:13 -0700172 return 0;
173}
174
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800176i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100177{
Al Viro93c76a32015-12-04 23:45:44 -0500178 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 char *vaddr = obj->phys_handle->vaddr;
180 struct sg_table *st;
181 struct scatterlist *sg;
182 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100185 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100186
Chris Wilson6a2c4232014-11-04 04:51:40 -0800187 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
188 struct page *page;
189 char *src;
190
191 page = shmem_read_mapping_page(mapping, i);
192 if (IS_ERR(page))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100193 return ERR_CAST(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800194
195 src = kmap_atomic(page);
196 memcpy(vaddr, src, PAGE_SIZE);
197 drm_clflush_virt_range(vaddr, PAGE_SIZE);
198 kunmap_atomic(src);
199
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300200 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800201 vaddr += PAGE_SIZE;
202 }
203
Chris Wilsonc0336662016-05-06 15:40:21 +0100204 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800205
206 st = kmalloc(sizeof(*st), GFP_KERNEL);
207 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +0100208 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800209
210 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
211 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100212 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800213 }
214
215 sg = st->sgl;
216 sg->offset = 0;
217 sg->length = obj->base.size;
218
219 sg_dma_address(sg) = obj->phys_handle->busaddr;
220 sg_dma_len(sg) = obj->base.size;
221
Chris Wilson03ac84f2016-10-28 13:58:36 +0100222 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800223}
224
225static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000226__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
227 struct sg_table *pages)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800228{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100229 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100231 if (obj->mm.madv == I915_MADV_DONTNEED)
232 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233
Chris Wilson05c34832016-11-18 21:17:47 +0000234 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
235 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000236 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100237
238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
240}
241
242static void
243i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
244 struct sg_table *pages)
245{
Chris Wilson2b3c8312016-11-11 14:58:09 +0000246 __i915_gem_object_release_shmem(obj, pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100247
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100248 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500249 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100251 int i;
252
253 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254 struct page *page;
255 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100256
Chris Wilson6a2c4232014-11-04 04:51:40 -0800257 page = shmem_read_mapping_page(mapping, i);
258 if (IS_ERR(page))
259 continue;
260
261 dst = kmap_atomic(page);
262 drm_clflush_virt_range(vaddr, PAGE_SIZE);
263 memcpy(dst, vaddr, PAGE_SIZE);
264 kunmap_atomic(dst);
265
266 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100267 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100268 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300269 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100270 vaddr += PAGE_SIZE;
271 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100272 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100273 }
274
Chris Wilson03ac84f2016-10-28 13:58:36 +0100275 sg_free_table(pages);
276 kfree(pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277}
278
279static void
280i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
281{
282 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100283 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800284}
285
286static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
287 .get_pages = i915_gem_object_get_pages_phys,
288 .put_pages = i915_gem_object_put_pages_phys,
289 .release = i915_gem_object_release_phys,
290};
291
Chris Wilson35a96112016-08-14 18:44:40 +0100292int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100293{
294 struct i915_vma *vma;
295 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100296 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100297
Chris Wilson02bef8f2016-08-14 18:44:41 +0100298 lockdep_assert_held(&obj->base.dev->struct_mutex);
299
300 /* Closed vma are removed from the obj->vma_list - but they may
301 * still have an active binding on the object. To remove those we
302 * must wait for all rendering to complete to the object (as unbinding
303 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100304 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100305 ret = i915_gem_object_wait(obj,
306 I915_WAIT_INTERRUPTIBLE |
307 I915_WAIT_LOCKED |
308 I915_WAIT_ALL,
309 MAX_SCHEDULE_TIMEOUT,
310 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100311 if (ret)
312 return ret;
313
314 i915_gem_retire_requests(to_i915(obj->base.dev));
315
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316 while ((vma = list_first_entry_or_null(&obj->vma_list,
317 struct i915_vma,
318 obj_link))) {
319 list_move_tail(&vma->obj_link, &still_in_list);
320 ret = i915_vma_unbind(vma);
321 if (ret)
322 break;
323 }
324 list_splice(&still_in_list, &obj->vma_list);
325
326 return ret;
327}
328
Chris Wilsone95433c2016-10-28 13:58:27 +0100329static long
330i915_gem_object_wait_fence(struct dma_fence *fence,
331 unsigned int flags,
332 long timeout,
333 struct intel_rps_client *rps)
334{
335 struct drm_i915_gem_request *rq;
336
337 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
338
339 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
340 return timeout;
341
342 if (!dma_fence_is_i915(fence))
343 return dma_fence_wait_timeout(fence,
344 flags & I915_WAIT_INTERRUPTIBLE,
345 timeout);
346
347 rq = to_request(fence);
348 if (i915_gem_request_completed(rq))
349 goto out;
350
351 /* This client is about to stall waiting for the GPU. In many cases
352 * this is undesirable and limits the throughput of the system, as
353 * many clients cannot continue processing user input/output whilst
354 * blocked. RPS autotuning may take tens of milliseconds to respond
355 * to the GPU load and thus incurs additional latency for the client.
356 * We can circumvent that by promoting the GPU frequency to maximum
357 * before we wait. This makes the GPU throttle up much more quickly
358 * (good for benchmarks and user experience, e.g. window animations),
359 * but at a cost of spending more power processing the workload
360 * (bad for battery). Not all clients even want their results
361 * immediately and for them we should just let the GPU select its own
362 * frequency to maximise efficiency. To prevent a single client from
363 * forcing the clocks too high for the whole system, we only allow
364 * each client to waitboost once in a busy period.
365 */
366 if (rps) {
367 if (INTEL_GEN(rq->i915) >= 6)
368 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
369 else
370 rps = NULL;
371 }
372
373 timeout = i915_wait_request(rq, flags, timeout);
374
375out:
376 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
377 i915_gem_request_retire_upto(rq);
378
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000379 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100380 /* The GPU is now idle and this client has stalled.
381 * Since no other client has submitted a request in the
382 * meantime, assume that this client is the only one
383 * supplying work to the GPU but is unable to keep that
384 * work supplied because it is waiting. Since the GPU is
385 * then never kept fully busy, RPS autoclocking will
386 * keep the clocks relatively low, causing further delays.
387 * Compensate by giving the synchronous client credit for
388 * a waitboost next time.
389 */
390 spin_lock(&rq->i915->rps.client_lock);
391 list_del_init(&rps->link);
392 spin_unlock(&rq->i915->rps.client_lock);
393 }
394
395 return timeout;
396}
397
398static long
399i915_gem_object_wait_reservation(struct reservation_object *resv,
400 unsigned int flags,
401 long timeout,
402 struct intel_rps_client *rps)
403{
404 struct dma_fence *excl;
405
406 if (flags & I915_WAIT_ALL) {
407 struct dma_fence **shared;
408 unsigned int count, i;
409 int ret;
410
411 ret = reservation_object_get_fences_rcu(resv,
412 &excl, &count, &shared);
413 if (ret)
414 return ret;
415
416 for (i = 0; i < count; i++) {
417 timeout = i915_gem_object_wait_fence(shared[i],
418 flags, timeout,
419 rps);
420 if (timeout <= 0)
421 break;
422
423 dma_fence_put(shared[i]);
424 }
425
426 for (; i < count; i++)
427 dma_fence_put(shared[i]);
428 kfree(shared);
429 } else {
430 excl = reservation_object_get_excl_rcu(resv);
431 }
432
433 if (excl && timeout > 0)
434 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
435
436 dma_fence_put(excl);
437
438 return timeout;
439}
440
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000441static void __fence_set_priority(struct dma_fence *fence, int prio)
442{
443 struct drm_i915_gem_request *rq;
444 struct intel_engine_cs *engine;
445
446 if (!dma_fence_is_i915(fence))
447 return;
448
449 rq = to_request(fence);
450 engine = rq->engine;
451 if (!engine->schedule)
452 return;
453
454 engine->schedule(rq, prio);
455}
456
457static void fence_set_priority(struct dma_fence *fence, int prio)
458{
459 /* Recurse once into a fence-array */
460 if (dma_fence_is_array(fence)) {
461 struct dma_fence_array *array = to_dma_fence_array(fence);
462 int i;
463
464 for (i = 0; i < array->num_fences; i++)
465 __fence_set_priority(array->fences[i], prio);
466 } else {
467 __fence_set_priority(fence, prio);
468 }
469}
470
471int
472i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
473 unsigned int flags,
474 int prio)
475{
476 struct dma_fence *excl;
477
478 if (flags & I915_WAIT_ALL) {
479 struct dma_fence **shared;
480 unsigned int count, i;
481 int ret;
482
483 ret = reservation_object_get_fences_rcu(obj->resv,
484 &excl, &count, &shared);
485 if (ret)
486 return ret;
487
488 for (i = 0; i < count; i++) {
489 fence_set_priority(shared[i], prio);
490 dma_fence_put(shared[i]);
491 }
492
493 kfree(shared);
494 } else {
495 excl = reservation_object_get_excl_rcu(obj->resv);
496 }
497
498 if (excl) {
499 fence_set_priority(excl, prio);
500 dma_fence_put(excl);
501 }
502 return 0;
503}
504
Chris Wilson00e60f22016-08-04 16:32:40 +0100505/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100506 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100507 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100508 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
509 * @timeout: how long to wait
510 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100511 */
512int
Chris Wilsone95433c2016-10-28 13:58:27 +0100513i915_gem_object_wait(struct drm_i915_gem_object *obj,
514 unsigned int flags,
515 long timeout,
516 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100517{
Chris Wilsone95433c2016-10-28 13:58:27 +0100518 might_sleep();
519#if IS_ENABLED(CONFIG_LOCKDEP)
520 GEM_BUG_ON(debug_locks &&
521 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
522 !!(flags & I915_WAIT_LOCKED));
523#endif
524 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100525
Chris Wilsond07f0e52016-10-28 13:58:44 +0100526 timeout = i915_gem_object_wait_reservation(obj->resv,
527 flags, timeout,
528 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100529 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100530}
531
532static struct intel_rps_client *to_rps_client(struct drm_file *file)
533{
534 struct drm_i915_file_private *fpriv = file->driver_priv;
535
536 return &fpriv->rps;
537}
538
Chris Wilson00731152014-05-21 12:42:56 +0100539int
540i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
541 int align)
542{
543 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800544 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100545
546 if (obj->phys_handle) {
547 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
548 return -EBUSY;
549
550 return 0;
551 }
552
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100553 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100554 return -EFAULT;
555
556 if (obj->base.filp == NULL)
557 return -EINVAL;
558
Chris Wilson4717ca92016-08-04 07:52:28 +0100559 ret = i915_gem_object_unbind(obj);
560 if (ret)
561 return ret;
562
Chris Wilson548625e2016-11-01 12:11:34 +0000563 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100564 if (obj->mm.pages)
565 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800566
Chris Wilson00731152014-05-21 12:42:56 +0100567 /* create a new object */
568 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
569 if (!phys)
570 return -ENOMEM;
571
Chris Wilson00731152014-05-21 12:42:56 +0100572 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800573 obj->ops = &i915_gem_phys_ops;
574
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100575 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100576}
577
578static int
579i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
580 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100581 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100582{
583 struct drm_device *dev = obj->base.dev;
584 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300585 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilsone95433c2016-10-28 13:58:27 +0100586 int ret;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800587
588 /* We manually control the domain here and pretend that it
589 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
590 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100591 lockdep_assert_held(&obj->base.dev->struct_mutex);
592 ret = i915_gem_object_wait(obj,
593 I915_WAIT_INTERRUPTIBLE |
594 I915_WAIT_LOCKED |
595 I915_WAIT_ALL,
596 MAX_SCHEDULE_TIMEOUT,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100597 to_rps_client(file));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800598 if (ret)
599 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100600
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700601 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100602 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
603 unsigned long unwritten;
604
605 /* The physical object once assigned is fixed for the lifetime
606 * of the obj, so we can safely drop the lock and continue
607 * to access vaddr.
608 */
609 mutex_unlock(&dev->struct_mutex);
610 unwritten = copy_from_user(vaddr, user_data, args->size);
611 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200612 if (unwritten) {
613 ret = -EFAULT;
614 goto out;
615 }
Chris Wilson00731152014-05-21 12:42:56 +0100616 }
617
Chris Wilson6a2c4232014-11-04 04:51:40 -0800618 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100619 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200620
621out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700622 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200623 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100624}
625
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000626void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000627{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100628 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000629}
630
631void i915_gem_object_free(struct drm_i915_gem_object *obj)
632{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100633 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100634 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000635}
636
Dave Airlieff72145b2011-02-07 12:16:14 +1000637static int
638i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000639 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000640 uint64_t size,
641 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700642{
Chris Wilson05394f32010-11-08 19:18:58 +0000643 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300644 int ret;
645 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700646
Dave Airlieff72145b2011-02-07 12:16:14 +1000647 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200648 if (size == 0)
649 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700650
651 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000652 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100653 if (IS_ERR(obj))
654 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Chris Wilson05394f32010-11-08 19:18:58 +0000656 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100657 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100658 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200659 if (ret)
660 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100661
Dave Airlieff72145b2011-02-07 12:16:14 +1000662 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700663 return 0;
664}
665
Dave Airlieff72145b2011-02-07 12:16:14 +1000666int
667i915_gem_dumb_create(struct drm_file *file,
668 struct drm_device *dev,
669 struct drm_mode_create_dumb *args)
670{
671 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300672 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000673 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000674 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000675 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000676}
677
Dave Airlieff72145b2011-02-07 12:16:14 +1000678/**
679 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100680 * @dev: drm device pointer
681 * @data: ioctl data blob
682 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000683 */
684int
685i915_gem_create_ioctl(struct drm_device *dev, void *data,
686 struct drm_file *file)
687{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000688 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000689 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200690
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000691 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100692
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000693 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000694 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000695}
696
Daniel Vetter8c599672011-12-14 13:57:31 +0100697static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100698__copy_to_user_swizzled(char __user *cpu_vaddr,
699 const char *gpu_vaddr, int gpu_offset,
700 int length)
701{
702 int ret, cpu_offset = 0;
703
704 while (length > 0) {
705 int cacheline_end = ALIGN(gpu_offset + 1, 64);
706 int this_length = min(cacheline_end - gpu_offset, length);
707 int swizzled_gpu_offset = gpu_offset ^ 64;
708
709 ret = __copy_to_user(cpu_vaddr + cpu_offset,
710 gpu_vaddr + swizzled_gpu_offset,
711 this_length);
712 if (ret)
713 return ret + length;
714
715 cpu_offset += this_length;
716 gpu_offset += this_length;
717 length -= this_length;
718 }
719
720 return 0;
721}
722
723static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700724__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
725 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100726 int length)
727{
728 int ret, cpu_offset = 0;
729
730 while (length > 0) {
731 int cacheline_end = ALIGN(gpu_offset + 1, 64);
732 int this_length = min(cacheline_end - gpu_offset, length);
733 int swizzled_gpu_offset = gpu_offset ^ 64;
734
735 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
736 cpu_vaddr + cpu_offset,
737 this_length);
738 if (ret)
739 return ret + length;
740
741 cpu_offset += this_length;
742 gpu_offset += this_length;
743 length -= this_length;
744 }
745
746 return 0;
747}
748
Brad Volkin4c914c02014-02-18 10:15:45 -0800749/*
750 * Pins the specified object's pages and synchronizes the object with
751 * GPU accesses. Sets needs_clflush to non-zero if the caller should
752 * flush the object from the CPU cache.
753 */
754int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100755 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800756{
757 int ret;
758
Chris Wilsone95433c2016-10-28 13:58:27 +0100759 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800760
Chris Wilsone95433c2016-10-28 13:58:27 +0100761 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100762 if (!i915_gem_object_has_struct_page(obj))
763 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800764
Chris Wilsone95433c2016-10-28 13:58:27 +0100765 ret = i915_gem_object_wait(obj,
766 I915_WAIT_INTERRUPTIBLE |
767 I915_WAIT_LOCKED,
768 MAX_SCHEDULE_TIMEOUT,
769 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100770 if (ret)
771 return ret;
772
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100773 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100774 if (ret)
775 return ret;
776
Chris Wilsona314d5c2016-08-18 17:16:48 +0100777 i915_gem_object_flush_gtt_write_domain(obj);
778
Chris Wilson43394c72016-08-18 17:16:47 +0100779 /* If we're not in the cpu read domain, set ourself into the gtt
780 * read domain and manually flush cachelines (if required). This
781 * optimizes for the case when the gpu will dirty the data
782 * anyway again before the next pread happens.
783 */
784 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800785 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
786 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800787
Chris Wilson43394c72016-08-18 17:16:47 +0100788 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
789 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100790 if (ret)
791 goto err_unpin;
792
Chris Wilson43394c72016-08-18 17:16:47 +0100793 *needs_clflush = 0;
794 }
795
Chris Wilson97649512016-08-18 17:16:50 +0100796 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100797 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100798
799err_unpin:
800 i915_gem_object_unpin_pages(obj);
801 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100802}
803
804int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
805 unsigned int *needs_clflush)
806{
807 int ret;
808
Chris Wilsone95433c2016-10-28 13:58:27 +0100809 lockdep_assert_held(&obj->base.dev->struct_mutex);
810
Chris Wilson43394c72016-08-18 17:16:47 +0100811 *needs_clflush = 0;
812 if (!i915_gem_object_has_struct_page(obj))
813 return -ENODEV;
814
Chris Wilsone95433c2016-10-28 13:58:27 +0100815 ret = i915_gem_object_wait(obj,
816 I915_WAIT_INTERRUPTIBLE |
817 I915_WAIT_LOCKED |
818 I915_WAIT_ALL,
819 MAX_SCHEDULE_TIMEOUT,
820 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100821 if (ret)
822 return ret;
823
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100824 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100825 if (ret)
826 return ret;
827
Chris Wilsona314d5c2016-08-18 17:16:48 +0100828 i915_gem_object_flush_gtt_write_domain(obj);
829
Chris Wilson43394c72016-08-18 17:16:47 +0100830 /* If we're not in the cpu write domain, set ourself into the
831 * gtt write domain and manually flush cachelines (as required).
832 * This optimizes for the case when the gpu will use the data
833 * right away and we therefore have to clflush anyway.
834 */
835 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
836 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
837
838 /* Same trick applies to invalidate partially written cachelines read
839 * before writing.
840 */
841 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
842 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
843 obj->cache_level);
844
Chris Wilson43394c72016-08-18 17:16:47 +0100845 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
846 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100847 if (ret)
848 goto err_unpin;
849
Chris Wilson43394c72016-08-18 17:16:47 +0100850 *needs_clflush = 0;
851 }
852
853 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
854 obj->cache_dirty = true;
855
856 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100857 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100858 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100859 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100860
861err_unpin:
862 i915_gem_object_unpin_pages(obj);
863 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800864}
865
Daniel Vetter23c18c72012-03-25 19:47:42 +0200866static void
867shmem_clflush_swizzled_range(char *addr, unsigned long length,
868 bool swizzled)
869{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200870 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200871 unsigned long start = (unsigned long) addr;
872 unsigned long end = (unsigned long) addr + length;
873
874 /* For swizzling simply ensure that we always flush both
875 * channels. Lame, but simple and it works. Swizzled
876 * pwrite/pread is far from a hotpath - current userspace
877 * doesn't use it at all. */
878 start = round_down(start, 128);
879 end = round_up(end, 128);
880
881 drm_clflush_virt_range((void *)start, end - start);
882 } else {
883 drm_clflush_virt_range(addr, length);
884 }
885
886}
887
Daniel Vetterd174bd62012-03-25 19:47:40 +0200888/* Only difference to the fast-path function is that this can handle bit17
889 * and uses non-atomic copy and kmap functions. */
890static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100891shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200892 char __user *user_data,
893 bool page_do_bit17_swizzling, bool needs_clflush)
894{
895 char *vaddr;
896 int ret;
897
898 vaddr = kmap(page);
899 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100900 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200901 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200902
903 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100904 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100906 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 kunmap(page);
908
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100909 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200910}
911
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100912static int
913shmem_pread(struct page *page, int offset, int length, char __user *user_data,
914 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530915{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100916 int ret;
917
918 ret = -ENODEV;
919 if (!page_do_bit17_swizzling) {
920 char *vaddr = kmap_atomic(page);
921
922 if (needs_clflush)
923 drm_clflush_virt_range(vaddr + offset, length);
924 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
925 kunmap_atomic(vaddr);
926 }
927 if (ret == 0)
928 return 0;
929
930 return shmem_pread_slow(page, offset, length, user_data,
931 page_do_bit17_swizzling, needs_clflush);
932}
933
934static int
935i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
936 struct drm_i915_gem_pread *args)
937{
938 char __user *user_data;
939 u64 remain;
940 unsigned int obj_do_bit17_swizzling;
941 unsigned int needs_clflush;
942 unsigned int idx, offset;
943 int ret;
944
945 obj_do_bit17_swizzling = 0;
946 if (i915_gem_object_needs_bit17_swizzle(obj))
947 obj_do_bit17_swizzling = BIT(17);
948
949 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
950 if (ret)
951 return ret;
952
953 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
954 mutex_unlock(&obj->base.dev->struct_mutex);
955 if (ret)
956 return ret;
957
958 remain = args->size;
959 user_data = u64_to_user_ptr(args->data_ptr);
960 offset = offset_in_page(args->offset);
961 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
962 struct page *page = i915_gem_object_get_page(obj, idx);
963 int length;
964
965 length = remain;
966 if (offset + length > PAGE_SIZE)
967 length = PAGE_SIZE - offset;
968
969 ret = shmem_pread(page, offset, length, user_data,
970 page_to_phys(page) & obj_do_bit17_swizzling,
971 needs_clflush);
972 if (ret)
973 break;
974
975 remain -= length;
976 user_data += length;
977 offset = 0;
978 }
979
980 i915_gem_obj_finish_shmem_access(obj);
981 return ret;
982}
983
984static inline bool
985gtt_user_read(struct io_mapping *mapping,
986 loff_t base, int offset,
987 char __user *user_data, int length)
988{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530989 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100990 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530991
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530992 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100993 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
994 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
995 io_mapping_unmap_atomic(vaddr);
996 if (unwritten) {
997 vaddr = (void __force *)
998 io_mapping_map_wc(mapping, base, PAGE_SIZE);
999 unwritten = copy_to_user(user_data, vaddr + offset, length);
1000 io_mapping_unmap(vaddr);
1001 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301002 return unwritten;
1003}
1004
1005static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001006i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1007 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301008{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001009 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1010 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301011 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001012 struct i915_vma *vma;
1013 void __user *user_data;
1014 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301015 int ret;
1016
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001017 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1018 if (ret)
1019 return ret;
1020
1021 intel_runtime_pm_get(i915);
1022 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1023 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001024 if (!IS_ERR(vma)) {
1025 node.start = i915_ggtt_offset(vma);
1026 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001027 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001028 if (ret) {
1029 i915_vma_unpin(vma);
1030 vma = ERR_PTR(ret);
1031 }
1032 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001033 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001034 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301035 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001036 goto out_unlock;
1037 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301038 }
1039
1040 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1041 if (ret)
1042 goto out_unpin;
1043
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001044 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301045
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001046 user_data = u64_to_user_ptr(args->data_ptr);
1047 remain = args->size;
1048 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301049
1050 while (remain > 0) {
1051 /* Operation in this page
1052 *
1053 * page_base = page offset within aperture
1054 * page_offset = offset within page
1055 * page_length = bytes to copy for this page
1056 */
1057 u32 page_base = node.start;
1058 unsigned page_offset = offset_in_page(offset);
1059 unsigned page_length = PAGE_SIZE - page_offset;
1060 page_length = remain < page_length ? remain : page_length;
1061 if (node.allocated) {
1062 wmb();
1063 ggtt->base.insert_page(&ggtt->base,
1064 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001065 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301066 wmb();
1067 } else {
1068 page_base += offset & PAGE_MASK;
1069 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001070
1071 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1072 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301073 ret = -EFAULT;
1074 break;
1075 }
1076
1077 remain -= page_length;
1078 user_data += page_length;
1079 offset += page_length;
1080 }
1081
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001082 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301083out_unpin:
1084 if (node.allocated) {
1085 wmb();
1086 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001087 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301088 remove_mappable_node(&node);
1089 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001090 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301091 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001092out_unlock:
1093 intel_runtime_pm_put(i915);
1094 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001095
Eric Anholteb014592009-03-10 11:44:52 -07001096 return ret;
1097}
1098
Eric Anholt673a3942008-07-30 12:06:12 -07001099/**
1100 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001101 * @dev: drm device pointer
1102 * @data: ioctl data blob
1103 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001104 *
1105 * On error, the contents of *data are undefined.
1106 */
1107int
1108i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001109 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001110{
1111 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001112 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001113 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001114
Chris Wilson51311d02010-11-17 09:10:42 +00001115 if (args->size == 0)
1116 return 0;
1117
1118 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001119 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001120 args->size))
1121 return -EFAULT;
1122
Chris Wilson03ac0642016-07-20 13:31:51 +01001123 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001124 if (!obj)
1125 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001126
Chris Wilson7dcd2492010-09-26 20:21:44 +01001127 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001128 if (args->offset > obj->base.size ||
1129 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001130 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001131 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001132 }
1133
Chris Wilsondb53a302011-02-03 11:57:46 +00001134 trace_i915_gem_object_pread(obj, args->offset, args->size);
1135
Chris Wilsone95433c2016-10-28 13:58:27 +01001136 ret = i915_gem_object_wait(obj,
1137 I915_WAIT_INTERRUPTIBLE,
1138 MAX_SCHEDULE_TIMEOUT,
1139 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001140 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001141 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001142
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001143 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001144 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001145 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001146
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001147 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001148 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001149 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301150
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001151 i915_gem_object_unpin_pages(obj);
1152out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001153 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001154 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001155}
1156
Keith Packard0839ccb2008-10-30 19:38:48 -07001157/* This is the fast write path which cannot handle
1158 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001159 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001160
Chris Wilsonfe115622016-10-28 13:58:40 +01001161static inline bool
1162ggtt_write(struct io_mapping *mapping,
1163 loff_t base, int offset,
1164 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001165{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001166 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001167 unsigned long unwritten;
1168
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001169 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001170 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1171 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001172 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001173 io_mapping_unmap_atomic(vaddr);
1174 if (unwritten) {
1175 vaddr = (void __force *)
1176 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1177 unwritten = copy_from_user(vaddr + offset, user_data, length);
1178 io_mapping_unmap(vaddr);
1179 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001180
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001181 return unwritten;
1182}
1183
Eric Anholt3de09aa2009-03-09 09:42:23 -07001184/**
1185 * This is the fast pwrite path, where we copy the data directly from the
1186 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001187 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001188 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001189 */
Eric Anholt673a3942008-07-30 12:06:12 -07001190static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001191i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1192 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001193{
Chris Wilsonfe115622016-10-28 13:58:40 +01001194 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301195 struct i915_ggtt *ggtt = &i915->ggtt;
1196 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001197 struct i915_vma *vma;
1198 u64 remain, offset;
1199 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301200 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301201
Chris Wilsonfe115622016-10-28 13:58:40 +01001202 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1203 if (ret)
1204 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001205
Chris Wilson9c870d02016-10-24 13:42:15 +01001206 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001207 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001208 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001209 if (!IS_ERR(vma)) {
1210 node.start = i915_ggtt_offset(vma);
1211 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001212 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001213 if (ret) {
1214 i915_vma_unpin(vma);
1215 vma = ERR_PTR(ret);
1216 }
1217 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001218 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001219 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301220 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001221 goto out_unlock;
1222 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301223 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001224
1225 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1226 if (ret)
1227 goto out_unpin;
1228
Chris Wilsonfe115622016-10-28 13:58:40 +01001229 mutex_unlock(&i915->drm.struct_mutex);
1230
Chris Wilsonb19482d2016-08-18 17:16:43 +01001231 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001232
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301233 user_data = u64_to_user_ptr(args->data_ptr);
1234 offset = args->offset;
1235 remain = args->size;
1236 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001237 /* Operation in this page
1238 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001239 * page_base = page offset within aperture
1240 * page_offset = offset within page
1241 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001242 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301243 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001244 unsigned int page_offset = offset_in_page(offset);
1245 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301246 page_length = remain < page_length ? remain : page_length;
1247 if (node.allocated) {
1248 wmb(); /* flush the write before we modify the GGTT */
1249 ggtt->base.insert_page(&ggtt->base,
1250 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1251 node.start, I915_CACHE_NONE, 0);
1252 wmb(); /* flush modifications to the GGTT (insert_page) */
1253 } else {
1254 page_base += offset & PAGE_MASK;
1255 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001256 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001257 * source page isn't available. Return the error and we'll
1258 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301259 * If the object is non-shmem backed, we retry again with the
1260 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001261 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001262 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1263 user_data, page_length)) {
1264 ret = -EFAULT;
1265 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001266 }
Eric Anholt673a3942008-07-30 12:06:12 -07001267
Keith Packard0839ccb2008-10-30 19:38:48 -07001268 remain -= page_length;
1269 user_data += page_length;
1270 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001271 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001272 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001273
1274 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001275out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301276 if (node.allocated) {
1277 wmb();
1278 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001279 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301280 remove_mappable_node(&node);
1281 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001282 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301283 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001284out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001285 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001286 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001287 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001288}
1289
Eric Anholt673a3942008-07-30 12:06:12 -07001290static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001291shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001292 char __user *user_data,
1293 bool page_do_bit17_swizzling,
1294 bool needs_clflush_before,
1295 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001296{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001297 char *vaddr;
1298 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001299
Daniel Vetterd174bd62012-03-25 19:47:40 +02001300 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001301 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001302 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001303 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001304 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001305 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1306 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001307 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001308 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001309 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001310 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001311 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001312 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001313
Chris Wilson755d2212012-09-04 21:02:55 +01001314 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001315}
1316
Chris Wilsonfe115622016-10-28 13:58:40 +01001317/* Per-page copy function for the shmem pwrite fastpath.
1318 * Flushes invalid cachelines before writing to the target if
1319 * needs_clflush_before is set and flushes out any written cachelines after
1320 * writing if needs_clflush is set.
1321 */
Eric Anholt40123c12009-03-09 13:42:30 -07001322static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001323shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1324 bool page_do_bit17_swizzling,
1325 bool needs_clflush_before,
1326 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001327{
Chris Wilsonfe115622016-10-28 13:58:40 +01001328 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001329
Chris Wilsonfe115622016-10-28 13:58:40 +01001330 ret = -ENODEV;
1331 if (!page_do_bit17_swizzling) {
1332 char *vaddr = kmap_atomic(page);
1333
1334 if (needs_clflush_before)
1335 drm_clflush_virt_range(vaddr + offset, len);
1336 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1337 if (needs_clflush_after)
1338 drm_clflush_virt_range(vaddr + offset, len);
1339
1340 kunmap_atomic(vaddr);
1341 }
1342 if (ret == 0)
1343 return ret;
1344
1345 return shmem_pwrite_slow(page, offset, len, user_data,
1346 page_do_bit17_swizzling,
1347 needs_clflush_before,
1348 needs_clflush_after);
1349}
1350
1351static int
1352i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1353 const struct drm_i915_gem_pwrite *args)
1354{
1355 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1356 void __user *user_data;
1357 u64 remain;
1358 unsigned int obj_do_bit17_swizzling;
1359 unsigned int partial_cacheline_write;
1360 unsigned int needs_clflush;
1361 unsigned int offset, idx;
1362 int ret;
1363
1364 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001365 if (ret)
1366 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001367
Chris Wilsonfe115622016-10-28 13:58:40 +01001368 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1369 mutex_unlock(&i915->drm.struct_mutex);
1370 if (ret)
1371 return ret;
1372
1373 obj_do_bit17_swizzling = 0;
1374 if (i915_gem_object_needs_bit17_swizzle(obj))
1375 obj_do_bit17_swizzling = BIT(17);
1376
1377 /* If we don't overwrite a cacheline completely we need to be
1378 * careful to have up-to-date data by first clflushing. Don't
1379 * overcomplicate things and flush the entire patch.
1380 */
1381 partial_cacheline_write = 0;
1382 if (needs_clflush & CLFLUSH_BEFORE)
1383 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1384
Chris Wilson43394c72016-08-18 17:16:47 +01001385 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001386 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001387 offset = offset_in_page(args->offset);
1388 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1389 struct page *page = i915_gem_object_get_page(obj, idx);
1390 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001391
Chris Wilsonfe115622016-10-28 13:58:40 +01001392 length = remain;
1393 if (offset + length > PAGE_SIZE)
1394 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001395
Chris Wilsonfe115622016-10-28 13:58:40 +01001396 ret = shmem_pwrite(page, offset, length, user_data,
1397 page_to_phys(page) & obj_do_bit17_swizzling,
1398 (offset | length) & partial_cacheline_write,
1399 needs_clflush & CLFLUSH_AFTER);
1400 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001401 break;
1402
Chris Wilsonfe115622016-10-28 13:58:40 +01001403 remain -= length;
1404 user_data += length;
1405 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001406 }
1407
Rodrigo Vivide152b62015-07-07 16:28:51 -07001408 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001409 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001410 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001411}
1412
1413/**
1414 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001415 * @dev: drm device
1416 * @data: ioctl data blob
1417 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001418 *
1419 * On error, the contents of the buffer that were to be modified are undefined.
1420 */
1421int
1422i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001423 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001424{
1425 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001426 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001427 int ret;
1428
1429 if (args->size == 0)
1430 return 0;
1431
1432 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001433 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001434 args->size))
1435 return -EFAULT;
1436
Chris Wilson03ac0642016-07-20 13:31:51 +01001437 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001438 if (!obj)
1439 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001440
Chris Wilson7dcd2492010-09-26 20:21:44 +01001441 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001442 if (args->offset > obj->base.size ||
1443 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001444 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001445 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001446 }
1447
Chris Wilsondb53a302011-02-03 11:57:46 +00001448 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1449
Chris Wilsone95433c2016-10-28 13:58:27 +01001450 ret = i915_gem_object_wait(obj,
1451 I915_WAIT_INTERRUPTIBLE |
1452 I915_WAIT_ALL,
1453 MAX_SCHEDULE_TIMEOUT,
1454 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001455 if (ret)
1456 goto err;
1457
Chris Wilsonfe115622016-10-28 13:58:40 +01001458 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001459 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001460 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001461
Daniel Vetter935aaa62012-03-25 19:47:35 +02001462 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001463 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1464 * it would end up going through the fenced access, and we'll get
1465 * different detiling behavior between reading and writing.
1466 * pread/pwrite currently are reading and writing from the CPU
1467 * perspective, requiring manual detiling by the client.
1468 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001469 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001470 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001471 /* Note that the gtt paths might fail with non-page-backed user
1472 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001473 * textures). Fallback to the shmem path in that case.
1474 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001475 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001476
Chris Wilsond1054ee2016-07-16 18:42:36 +01001477 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001478 if (obj->phys_handle)
1479 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301480 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001481 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001482 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001483
Chris Wilsonfe115622016-10-28 13:58:40 +01001484 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001485err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001486 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001487 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001488}
1489
Chris Wilsond243ad82016-08-18 17:16:44 +01001490static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001491write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1492{
Chris Wilson50349242016-08-18 17:17:04 +01001493 return (domain == I915_GEM_DOMAIN_GTT ?
1494 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001495}
1496
Chris Wilson40e62d52016-10-28 13:58:41 +01001497static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1498{
1499 struct drm_i915_private *i915;
1500 struct list_head *list;
1501 struct i915_vma *vma;
1502
1503 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1504 if (!i915_vma_is_ggtt(vma))
1505 continue;
1506
1507 if (i915_vma_is_active(vma))
1508 continue;
1509
1510 if (!drm_mm_node_allocated(&vma->node))
1511 continue;
1512
1513 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1514 }
1515
1516 i915 = to_i915(obj->base.dev);
1517 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001518 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001519}
1520
Eric Anholt673a3942008-07-30 12:06:12 -07001521/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001522 * Called when user space prepares to use an object with the CPU, either
1523 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001524 * @dev: drm device
1525 * @data: ioctl data blob
1526 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001527 */
1528int
1529i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001530 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001531{
1532 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001533 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001534 uint32_t read_domains = args->read_domains;
1535 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001536 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001537
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001538 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001539 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001540 return -EINVAL;
1541
1542 /* Having something in the write domain implies it's in the read
1543 * domain, and only that read domain. Enforce that in the request.
1544 */
1545 if (write_domain != 0 && read_domains != write_domain)
1546 return -EINVAL;
1547
Chris Wilson03ac0642016-07-20 13:31:51 +01001548 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001549 if (!obj)
1550 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001551
Chris Wilson3236f572012-08-24 09:35:09 +01001552 /* Try to flush the object off the GPU without holding the lock.
1553 * We will repeat the flush holding the lock in the normal manner
1554 * to catch cases where we are gazumped.
1555 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001556 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001557 I915_WAIT_INTERRUPTIBLE |
1558 (write_domain ? I915_WAIT_ALL : 0),
1559 MAX_SCHEDULE_TIMEOUT,
1560 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001561 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001562 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001563
Chris Wilson40e62d52016-10-28 13:58:41 +01001564 /* Flush and acquire obj->pages so that we are coherent through
1565 * direct access in memory with previous cached writes through
1566 * shmemfs and that our cache domain tracking remains valid.
1567 * For example, if the obj->filp was moved to swap without us
1568 * being notified and releasing the pages, we would mistakenly
1569 * continue to assume that the obj remained out of the CPU cached
1570 * domain.
1571 */
1572 err = i915_gem_object_pin_pages(obj);
1573 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001574 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001575
1576 err = i915_mutex_lock_interruptible(dev);
1577 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001578 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001579
Chris Wilson43566de2015-01-02 16:29:29 +05301580 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001581 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301582 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001583 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1584
1585 /* And bump the LRU for this access */
1586 i915_gem_object_bump_inactive_ggtt(obj);
1587
1588 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001589
Daniel Vetter031b6982015-06-26 19:35:16 +02001590 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001591 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001592
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001593out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001594 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001595out:
1596 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001597 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001598}
1599
1600/**
1601 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001602 * @dev: drm device
1603 * @data: ioctl data blob
1604 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001605 */
1606int
1607i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001608 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001609{
1610 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001611 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001612 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001613
Chris Wilson03ac0642016-07-20 13:31:51 +01001614 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001615 if (!obj)
1616 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001617
Eric Anholt673a3942008-07-30 12:06:12 -07001618 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001619 if (READ_ONCE(obj->pin_display)) {
1620 err = i915_mutex_lock_interruptible(dev);
1621 if (!err) {
1622 i915_gem_object_flush_cpu_write_domain(obj);
1623 mutex_unlock(&dev->struct_mutex);
1624 }
1625 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001626
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001627 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001628 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001629}
1630
1631/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001632 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1633 * it is mapped to.
1634 * @dev: drm device
1635 * @data: ioctl data blob
1636 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001637 *
1638 * While the mapping holds a reference on the contents of the object, it doesn't
1639 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001640 *
1641 * IMPORTANT:
1642 *
1643 * DRM driver writers who look a this function as an example for how to do GEM
1644 * mmap support, please don't implement mmap support like here. The modern way
1645 * to implement DRM mmap support is with an mmap offset ioctl (like
1646 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1647 * That way debug tooling like valgrind will understand what's going on, hiding
1648 * the mmap call in a driver private ioctl will break that. The i915 driver only
1649 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001650 */
1651int
1652i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001653 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001654{
1655 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001656 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001657 unsigned long addr;
1658
Akash Goel1816f922015-01-02 16:29:30 +05301659 if (args->flags & ~(I915_MMAP_WC))
1660 return -EINVAL;
1661
Borislav Petkov568a58e2016-03-29 17:42:01 +02001662 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301663 return -ENODEV;
1664
Chris Wilson03ac0642016-07-20 13:31:51 +01001665 obj = i915_gem_object_lookup(file, args->handle);
1666 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001667 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001668
Daniel Vetter1286ff72012-05-10 15:25:09 +02001669 /* prime objects have no backing filp to GEM mmap
1670 * pages from.
1671 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001672 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001673 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001674 return -EINVAL;
1675 }
1676
Chris Wilson03ac0642016-07-20 13:31:51 +01001677 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001678 PROT_READ | PROT_WRITE, MAP_SHARED,
1679 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301680 if (args->flags & I915_MMAP_WC) {
1681 struct mm_struct *mm = current->mm;
1682 struct vm_area_struct *vma;
1683
Michal Hocko80a89a52016-05-23 16:26:11 -07001684 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001685 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001686 return -EINTR;
1687 }
Akash Goel1816f922015-01-02 16:29:30 +05301688 vma = find_vma(mm, addr);
1689 if (vma)
1690 vma->vm_page_prot =
1691 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1692 else
1693 addr = -ENOMEM;
1694 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001695
1696 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001697 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301698 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001699 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001700 if (IS_ERR((void *)addr))
1701 return addr;
1702
1703 args->addr_ptr = (uint64_t) addr;
1704
1705 return 0;
1706}
1707
Chris Wilson03af84f2016-08-18 17:17:01 +01001708static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1709{
1710 u64 size;
1711
1712 size = i915_gem_object_get_stride(obj);
1713 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1714
1715 return size >> PAGE_SHIFT;
1716}
1717
Jesse Barnesde151cf2008-11-12 10:03:55 -08001718/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001719 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1720 *
1721 * A history of the GTT mmap interface:
1722 *
1723 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1724 * aligned and suitable for fencing, and still fit into the available
1725 * mappable space left by the pinned display objects. A classic problem
1726 * we called the page-fault-of-doom where we would ping-pong between
1727 * two objects that could not fit inside the GTT and so the memcpy
1728 * would page one object in at the expense of the other between every
1729 * single byte.
1730 *
1731 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1732 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1733 * object is too large for the available space (or simply too large
1734 * for the mappable aperture!), a view is created instead and faulted
1735 * into userspace. (This view is aligned and sized appropriately for
1736 * fenced access.)
1737 *
1738 * Restrictions:
1739 *
1740 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1741 * hangs on some architectures, corruption on others. An attempt to service
1742 * a GTT page fault from a snoopable object will generate a SIGBUS.
1743 *
1744 * * the object must be able to fit into RAM (physical memory, though no
1745 * limited to the mappable aperture).
1746 *
1747 *
1748 * Caveats:
1749 *
1750 * * a new GTT page fault will synchronize rendering from the GPU and flush
1751 * all data to system memory. Subsequent access will not be synchronized.
1752 *
1753 * * all mappings are revoked on runtime device suspend.
1754 *
1755 * * there are only 8, 16 or 32 fence registers to share between all users
1756 * (older machines require fence register for display and blitter access
1757 * as well). Contention of the fence registers will cause the previous users
1758 * to be unmapped and any new access will generate new page faults.
1759 *
1760 * * running out of memory while servicing a fault may generate a SIGBUS,
1761 * rather than the expected SIGSEGV.
1762 */
1763int i915_gem_mmap_gtt_version(void)
1764{
1765 return 1;
1766}
1767
1768/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001769 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001770 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001771 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001772 *
1773 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1774 * from userspace. The fault handler takes care of binding the object to
1775 * the GTT (if needed), allocating and programming a fence register (again,
1776 * only if needed based on whether the old reg is still valid or the object
1777 * is tiled) and inserting a new PTE into the faulting process.
1778 *
1779 * Note that the faulting process may involve evicting existing objects
1780 * from the GTT and/or fence registers to make room. So performance may
1781 * suffer if the GTT working set is large or there are few fence registers
1782 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001783 *
1784 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1785 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001786 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001787int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001788{
Chris Wilson03af84f2016-08-18 17:17:01 +01001789#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001790 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001791 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001792 struct drm_i915_private *dev_priv = to_i915(dev);
1793 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001794 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001795 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001796 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001797 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001798 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001799
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001801 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001802 PAGE_SHIFT;
1803
Chris Wilsondb53a302011-02-03 11:57:46 +00001804 trace_i915_gem_object_fault(obj, page_offset, true, write);
1805
Chris Wilson6e4930f2014-02-07 18:37:06 -02001806 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001807 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001808 * repeat the flush holding the lock in the normal manner to catch cases
1809 * where we are gazumped.
1810 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001811 ret = i915_gem_object_wait(obj,
1812 I915_WAIT_INTERRUPTIBLE,
1813 MAX_SCHEDULE_TIMEOUT,
1814 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001815 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001816 goto err;
1817
Chris Wilson40e62d52016-10-28 13:58:41 +01001818 ret = i915_gem_object_pin_pages(obj);
1819 if (ret)
1820 goto err;
1821
Chris Wilsonb8f90962016-08-05 10:14:07 +01001822 intel_runtime_pm_get(dev_priv);
1823
1824 ret = i915_mutex_lock_interruptible(dev);
1825 if (ret)
1826 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001827
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001828 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001829 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001830 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001831 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001832 }
1833
Chris Wilson82118872016-08-18 17:17:05 +01001834 /* If the object is smaller than a couple of partial vma, it is
1835 * not worth only creating a single partial vma - we may as well
1836 * clear enough space for the full object.
1837 */
1838 flags = PIN_MAPPABLE;
1839 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1840 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1841
Chris Wilsona61007a2016-08-18 17:17:02 +01001842 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001843 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001844 if (IS_ERR(vma)) {
1845 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001846 unsigned int chunk_size;
1847
Chris Wilsona61007a2016-08-18 17:17:02 +01001848 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001849 chunk_size = MIN_CHUNK_PAGES;
1850 if (i915_gem_object_is_tiled(obj))
Chris Wilson0ef723c2016-11-07 10:54:43 +00001851 chunk_size = roundup(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001852
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001853 memset(&view, 0, sizeof(view));
1854 view.type = I915_GGTT_VIEW_PARTIAL;
1855 view.params.partial.offset = rounddown(page_offset, chunk_size);
1856 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001857 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001858 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001859
Chris Wilsonaa136d92016-08-18 17:17:03 +01001860 /* If the partial covers the entire object, just create a
1861 * normal VMA.
1862 */
1863 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1864 view.type = I915_GGTT_VIEW_NORMAL;
1865
Chris Wilson50349242016-08-18 17:17:04 +01001866 /* Userspace is now writing through an untracked VMA, abandon
1867 * all hope that the hardware is able to track future writes.
1868 */
1869 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1870
Chris Wilsona61007a2016-08-18 17:17:02 +01001871 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1872 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001873 if (IS_ERR(vma)) {
1874 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001875 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001876 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877
Chris Wilsonc9839302012-11-20 10:45:17 +00001878 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1879 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001880 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001881
Chris Wilson49ef5292016-08-18 17:17:00 +01001882 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001883 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001884 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001885
Chris Wilson275f0392016-10-24 13:42:14 +01001886 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001887 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001888 if (list_empty(&obj->userfault_link))
1889 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001890
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001891 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001892 ret = remap_io_mapping(area,
1893 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1894 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1895 min_t(u64, vma->size, area->vm_end - area->vm_start),
1896 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001897
Chris Wilsonb8f90962016-08-05 10:14:07 +01001898err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001899 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001900err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001902err_rpm:
1903 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001904 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001905err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001906 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001907 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001908 /*
1909 * We eat errors when the gpu is terminally wedged to avoid
1910 * userspace unduly crashing (gl has no provisions for mmaps to
1911 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1912 * and so needs to be reported.
1913 */
1914 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001915 ret = VM_FAULT_SIGBUS;
1916 break;
1917 }
Chris Wilson045e7692010-11-07 09:18:22 +00001918 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001919 /*
1920 * EAGAIN means the gpu is hung and we'll wait for the error
1921 * handler to reset everything when re-faulting in
1922 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001923 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001924 case 0:
1925 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001926 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001927 case -EBUSY:
1928 /*
1929 * EBUSY is ok: this just means that another thread
1930 * already did the job.
1931 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001932 ret = VM_FAULT_NOPAGE;
1933 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001934 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001935 ret = VM_FAULT_OOM;
1936 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001937 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001938 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001939 ret = VM_FAULT_SIGBUS;
1940 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001941 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001942 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001943 ret = VM_FAULT_SIGBUS;
1944 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001946 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001947}
1948
1949/**
Chris Wilson901782b2009-07-10 08:18:50 +01001950 * i915_gem_release_mmap - remove physical page mappings
1951 * @obj: obj in question
1952 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001953 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001954 * relinquish ownership of the pages back to the system.
1955 *
1956 * It is vital that we remove the page mapping if we have mapped a tiled
1957 * object through the GTT and then lose the fence register due to
1958 * resource pressure. Similarly if the object has been moved out of the
1959 * aperture, than pages mapped into userspace must be revoked. Removing the
1960 * mapping will then trigger a page fault on the next user access, allowing
1961 * fixup by i915_gem_fault().
1962 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001963void
Chris Wilson05394f32010-11-08 19:18:58 +00001964i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001965{
Chris Wilson275f0392016-10-24 13:42:14 +01001966 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001967
Chris Wilson349f2cc2016-04-13 17:35:12 +01001968 /* Serialisation between user GTT access and our code depends upon
1969 * revoking the CPU's PTE whilst the mutex is held. The next user
1970 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001971 *
1972 * Note that RPM complicates somewhat by adding an additional
1973 * requirement that operations to the GGTT be made holding the RPM
1974 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001975 */
Chris Wilson275f0392016-10-24 13:42:14 +01001976 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001977 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001978
Chris Wilson3594a3e2016-10-24 13:42:16 +01001979 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001980 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001981
Chris Wilson3594a3e2016-10-24 13:42:16 +01001982 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001983 drm_vma_node_unmap(&obj->base.vma_node,
1984 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001985
1986 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1987 * memory transactions from userspace before we return. The TLB
1988 * flushing implied above by changing the PTE above *should* be
1989 * sufficient, an extra barrier here just provides us with a bit
1990 * of paranoid documentation about our requirement to serialise
1991 * memory writes before touching registers / GSM.
1992 */
1993 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001994
1995out:
1996 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01001997}
1998
Chris Wilson7c108fd2016-10-24 13:42:18 +01001999void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002000{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002001 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002002 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002003
Chris Wilson3594a3e2016-10-24 13:42:16 +01002004 /*
2005 * Only called during RPM suspend. All users of the userfault_list
2006 * must be holding an RPM wakeref to ensure that this can not
2007 * run concurrently with themselves (and use the struct_mutex for
2008 * protection between themselves).
2009 */
2010
2011 list_for_each_entry_safe(obj, on,
2012 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002013 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002014 drm_vma_node_unmap(&obj->base.vma_node,
2015 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002016 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002017
2018 /* The fence will be lost when the device powers down. If any were
2019 * in use by hardware (i.e. they are pinned), we should not be powering
2020 * down! All other fences will be reacquired by the user upon waking.
2021 */
2022 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2023 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2024
2025 if (WARN_ON(reg->pin_count))
2026 continue;
2027
2028 if (!reg->vma)
2029 continue;
2030
2031 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2032 reg->dirty = true;
2033 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002034}
2035
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002036/**
2037 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01002038 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002039 * @size: object size
2040 * @tiling_mode: tiling mode
2041 *
2042 * Return the required global GTT size for an object, taking into account
2043 * potential fence register mapping.
2044 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002045u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2046 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002047{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002048 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002049
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002050 GEM_BUG_ON(size == 0);
2051
Chris Wilsona9f14812016-08-04 16:32:28 +01002052 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002053 tiling_mode == I915_TILING_NONE)
2054 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002055
2056 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002057 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002058 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002059 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002060 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002061
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002062 while (ggtt_size < size)
2063 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002064
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002065 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002066}
2067
Jesse Barnesde151cf2008-11-12 10:03:55 -08002068/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002069 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002070 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002071 * @size: object size
2072 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002073 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002074 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002075 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002076 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002077 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002078u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002079 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002080{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002081 GEM_BUG_ON(size == 0);
2082
Jesse Barnesde151cf2008-11-12 10:03:55 -08002083 /*
2084 * Minimum alignment is 4k (GTT page size), but might be greater
2085 * if a fence register is needed for the object.
2086 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002087 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002088 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002089 return 4096;
2090
2091 /*
2092 * Previous chips need to be aligned to the size of the smallest
2093 * fence register that can contain the object.
2094 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002095 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002096}
2097
Chris Wilsond8cb5082012-08-11 15:41:03 +01002098static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2099{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002100 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002101 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002102
Chris Wilsonf3f61842016-08-05 10:14:14 +01002103 err = drm_gem_create_mmap_offset(&obj->base);
2104 if (!err)
2105 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002106
Chris Wilsonf3f61842016-08-05 10:14:14 +01002107 /* We can idle the GPU locklessly to flush stale objects, but in order
2108 * to claim that space for ourselves, we need to take the big
2109 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002110 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002111 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002112 if (err)
2113 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002114
Chris Wilsonf3f61842016-08-05 10:14:14 +01002115 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2116 if (!err) {
2117 i915_gem_retire_requests(dev_priv);
2118 err = drm_gem_create_mmap_offset(&obj->base);
2119 mutex_unlock(&dev_priv->drm.struct_mutex);
2120 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002121
Chris Wilsonf3f61842016-08-05 10:14:14 +01002122 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002123}
2124
2125static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2126{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002127 drm_gem_free_mmap_offset(&obj->base);
2128}
2129
Dave Airlieda6b51d2014-12-24 13:11:17 +10002130int
Dave Airlieff72145b2011-02-07 12:16:14 +10002131i915_gem_mmap_gtt(struct drm_file *file,
2132 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002133 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002134 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002135{
Chris Wilson05394f32010-11-08 19:18:58 +00002136 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002137 int ret;
2138
Chris Wilson03ac0642016-07-20 13:31:51 +01002139 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002140 if (!obj)
2141 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002142
Chris Wilsond8cb5082012-08-11 15:41:03 +01002143 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002144 if (ret == 0)
2145 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002146
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002147 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002148 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002149}
2150
Dave Airlieff72145b2011-02-07 12:16:14 +10002151/**
2152 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2153 * @dev: DRM device
2154 * @data: GTT mapping ioctl data
2155 * @file: GEM object info
2156 *
2157 * Simply returns the fake offset to userspace so it can mmap it.
2158 * The mmap call will end up in drm_gem_mmap(), which will set things
2159 * up so we can get faults in the handler above.
2160 *
2161 * The fault handler will take care of binding the object into the GTT
2162 * (since it may have been evicted to make room for something), allocating
2163 * a fence register, and mapping the appropriate aperture address into
2164 * userspace.
2165 */
2166int
2167i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2168 struct drm_file *file)
2169{
2170 struct drm_i915_gem_mmap_gtt *args = data;
2171
Dave Airlieda6b51d2014-12-24 13:11:17 +10002172 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002173}
2174
Daniel Vetter225067e2012-08-20 10:23:20 +02002175/* Immediately discard the backing storage */
2176static void
2177i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002178{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002179 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002180
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002181 if (obj->base.filp == NULL)
2182 return;
2183
Daniel Vetter225067e2012-08-20 10:23:20 +02002184 /* Our goal here is to return as much of the memory as
2185 * is possible back to the system as we are called from OOM.
2186 * To do this we must instruct the shmfs to drop all of its
2187 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002188 */
Chris Wilson55372522014-03-25 13:23:06 +00002189 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002190 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002191}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002192
Chris Wilson55372522014-03-25 13:23:06 +00002193/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002194void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002195{
Chris Wilson55372522014-03-25 13:23:06 +00002196 struct address_space *mapping;
2197
Chris Wilson1233e2d2016-10-28 13:58:37 +01002198 lockdep_assert_held(&obj->mm.lock);
2199 GEM_BUG_ON(obj->mm.pages);
2200
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002201 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002202 case I915_MADV_DONTNEED:
2203 i915_gem_object_truncate(obj);
2204 case __I915_MADV_PURGED:
2205 return;
2206 }
2207
2208 if (obj->base.filp == NULL)
2209 return;
2210
Al Viro93c76a32015-12-04 23:45:44 -05002211 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002212 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002213}
2214
Chris Wilson5cdf5882010-09-27 15:51:07 +01002215static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002216i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2217 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002218{
Dave Gordon85d12252016-05-20 11:54:06 +01002219 struct sgt_iter sgt_iter;
2220 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002221
Chris Wilson2b3c8312016-11-11 14:58:09 +00002222 __i915_gem_object_release_shmem(obj, pages);
Eric Anholt856fa192009-03-19 14:10:50 -07002223
Chris Wilson03ac84f2016-10-28 13:58:36 +01002224 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002225
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002226 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002227 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002228
Chris Wilson03ac84f2016-10-28 13:58:36 +01002229 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002230 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002231 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002232
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002233 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002234 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002235
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002236 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002237 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002238 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002239
Chris Wilson03ac84f2016-10-28 13:58:36 +01002240 sg_free_table(pages);
2241 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002242}
2243
Chris Wilson96d77632016-10-28 13:58:33 +01002244static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2245{
2246 struct radix_tree_iter iter;
2247 void **slot;
2248
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002249 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2250 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002251}
2252
Chris Wilson548625e2016-11-01 12:11:34 +00002253void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2254 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002255{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002256 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002257
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002258 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002259 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002260
Chris Wilson15717de2016-08-04 07:52:26 +01002261 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002262 if (!READ_ONCE(obj->mm.pages))
2263 return;
2264
2265 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002266 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002267 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2268 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002269
Chris Wilsona2165e32012-12-03 11:49:00 +00002270 /* ->put_pages might need to allocate memory for the bit17 swizzle
2271 * array, hence protect them from being reaped by removing them from gtt
2272 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002273 pages = fetch_and_zero(&obj->mm.pages);
2274 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002275
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002276 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002277 void *ptr;
2278
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002279 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002280 if (is_vmalloc_addr(ptr))
2281 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002282 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002283 kunmap(kmap_to_page(ptr));
2284
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002285 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002286 }
2287
Chris Wilson96d77632016-10-28 13:58:33 +01002288 __i915_gem_object_reset_page_iter(obj);
2289
Chris Wilson03ac84f2016-10-28 13:58:36 +01002290 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002291unlock:
2292 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002293}
2294
Chris Wilson4ff340f02016-10-18 13:02:50 +01002295static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002296{
2297#if IS_ENABLED(CONFIG_SWIOTLB)
2298 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2299#else
2300 return 0;
2301#endif
2302}
2303
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002304static void i915_sg_trim(struct sg_table *orig_st)
2305{
2306 struct sg_table new_st;
2307 struct scatterlist *sg, *new_sg;
2308 unsigned int i;
2309
2310 if (orig_st->nents == orig_st->orig_nents)
2311 return;
2312
2313 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL))
2314 return;
2315
2316 new_sg = new_st.sgl;
2317 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2318 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2319 /* called before being DMA mapped, no need to copy sg->dma_* */
2320 new_sg = sg_next(new_sg);
2321 }
2322
2323 sg_free_table(orig_st);
2324
2325 *orig_st = new_st;
2326}
2327
Chris Wilson03ac84f2016-10-28 13:58:36 +01002328static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002329i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002330{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002331 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002332 int page_count, i;
2333 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002334 struct sg_table *st;
2335 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002336 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002337 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002338 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002339 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002340 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002341 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002342
Chris Wilson6c085a72012-08-20 11:40:46 +02002343 /* Assert that the object is not currently in any GPU domain. As it
2344 * wasn't in the GTT, there shouldn't be any way it could have been in
2345 * a GPU cache
2346 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002347 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2348 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002349
Chris Wilson871dfbd2016-10-11 09:20:21 +01002350 max_segment = swiotlb_max_size();
2351 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002352 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002353
Chris Wilson9da3da62012-06-01 15:20:22 +01002354 st = kmalloc(sizeof(*st), GFP_KERNEL);
2355 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002356 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002357
Chris Wilson9da3da62012-06-01 15:20:22 +01002358 page_count = obj->base.size / PAGE_SIZE;
2359 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002360 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002361 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002362 }
2363
2364 /* Get the list of pages out of our struct file. They'll be pinned
2365 * at this point until we release them.
2366 *
2367 * Fail silently without starting the shrinker
2368 */
Al Viro93c76a32015-12-04 23:45:44 -05002369 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002370 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002371 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002372 sg = st->sgl;
2373 st->nents = 0;
2374 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002375 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2376 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002377 i915_gem_shrink(dev_priv,
2378 page_count,
2379 I915_SHRINK_BOUND |
2380 I915_SHRINK_UNBOUND |
2381 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002382 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2383 }
2384 if (IS_ERR(page)) {
2385 /* We've tried hard to allocate the memory by reaping
2386 * our own buffer, now let the real VM do its job and
2387 * go down in flames if truly OOM.
2388 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002389 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002390 if (IS_ERR(page)) {
2391 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002392 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002393 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002394 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002395 if (!i ||
2396 sg->length >= max_segment ||
2397 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002398 if (i)
2399 sg = sg_next(sg);
2400 st->nents++;
2401 sg_set_page(sg, page, PAGE_SIZE, 0);
2402 } else {
2403 sg->length += PAGE_SIZE;
2404 }
2405 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002406
2407 /* Check that the i965g/gm workaround works. */
2408 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002409 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002410 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002411 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002412
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002413 /* Trim unused sg entries to avoid wasting memory. */
2414 i915_sg_trim(st);
2415
Chris Wilson03ac84f2016-10-28 13:58:36 +01002416 ret = i915_gem_gtt_prepare_pages(obj, st);
Imre Deake2273302015-07-09 12:59:05 +03002417 if (ret)
2418 goto err_pages;
2419
Eric Anholt673a3942008-07-30 12:06:12 -07002420 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002421 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002422
Chris Wilson03ac84f2016-10-28 13:58:36 +01002423 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002424
Chris Wilsonb17993b2016-11-14 11:29:30 +00002425err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002426 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002427err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002428 for_each_sgt_page(page, sgt_iter, st)
2429 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002430 sg_free_table(st);
2431 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002432
2433 /* shmemfs first checks if there is enough memory to allocate the page
2434 * and reports ENOSPC should there be insufficient, along with the usual
2435 * ENOMEM for a genuine allocation failure.
2436 *
2437 * We use ENOSPC in our driver to mean that we have run out of aperture
2438 * space and so want to translate the error from shmemfs back to our
2439 * usual understanding of ENOMEM.
2440 */
Imre Deake2273302015-07-09 12:59:05 +03002441 if (ret == -ENOSPC)
2442 ret = -ENOMEM;
2443
Chris Wilson03ac84f2016-10-28 13:58:36 +01002444 return ERR_PTR(ret);
2445}
2446
2447void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2448 struct sg_table *pages)
2449{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002450 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002451
2452 obj->mm.get_page.sg_pos = pages->sgl;
2453 obj->mm.get_page.sg_idx = 0;
2454
2455 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002456
2457 if (i915_gem_object_is_tiled(obj) &&
2458 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2459 GEM_BUG_ON(obj->mm.quirked);
2460 __i915_gem_object_pin_pages(obj);
2461 obj->mm.quirked = true;
2462 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002463}
2464
2465static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2466{
2467 struct sg_table *pages;
2468
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002469 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2470
Chris Wilson03ac84f2016-10-28 13:58:36 +01002471 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2472 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2473 return -EFAULT;
2474 }
2475
2476 pages = obj->ops->get_pages(obj);
2477 if (unlikely(IS_ERR(pages)))
2478 return PTR_ERR(pages);
2479
2480 __i915_gem_object_set_pages(obj, pages);
2481 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002482}
2483
Chris Wilson37e680a2012-06-07 15:38:42 +01002484/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002485 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002486 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002487 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002488 * either as a result of memory pressure (reaping pages under the shrinker)
2489 * or as the object is itself released.
2490 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002491int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002492{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002493 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002494
Chris Wilson1233e2d2016-10-28 13:58:37 +01002495 err = mutex_lock_interruptible(&obj->mm.lock);
2496 if (err)
2497 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002498
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002499 if (unlikely(!obj->mm.pages)) {
2500 err = ____i915_gem_object_get_pages(obj);
2501 if (err)
2502 goto unlock;
2503
2504 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002505 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002506 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002507
Chris Wilson1233e2d2016-10-28 13:58:37 +01002508unlock:
2509 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002510 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002511}
2512
Dave Gordondd6034c2016-05-20 11:54:04 +01002513/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002514static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2515 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002516{
2517 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002518 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002519 struct sgt_iter sgt_iter;
2520 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002521 struct page *stack_pages[32];
2522 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002523 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002524 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002525 void *addr;
2526
2527 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002528 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002529 return kmap(sg_page(sgt->sgl));
2530
Dave Gordonb338fa42016-05-20 11:54:05 +01002531 if (n_pages > ARRAY_SIZE(stack_pages)) {
2532 /* Too big for stack -- allocate temporary array instead */
2533 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2534 if (!pages)
2535 return NULL;
2536 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002537
Dave Gordon85d12252016-05-20 11:54:06 +01002538 for_each_sgt_page(page, sgt_iter, sgt)
2539 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002540
2541 /* Check that we have the expected number of pages */
2542 GEM_BUG_ON(i != n_pages);
2543
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002544 switch (type) {
2545 case I915_MAP_WB:
2546 pgprot = PAGE_KERNEL;
2547 break;
2548 case I915_MAP_WC:
2549 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2550 break;
2551 }
2552 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002553
Dave Gordonb338fa42016-05-20 11:54:05 +01002554 if (pages != stack_pages)
2555 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002556
2557 return addr;
2558}
2559
2560/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002561void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2562 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002563{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002564 enum i915_map_type has_type;
2565 bool pinned;
2566 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002567 int ret;
2568
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002569 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002570
Chris Wilson1233e2d2016-10-28 13:58:37 +01002571 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002572 if (ret)
2573 return ERR_PTR(ret);
2574
Chris Wilson1233e2d2016-10-28 13:58:37 +01002575 pinned = true;
2576 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002577 if (unlikely(!obj->mm.pages)) {
2578 ret = ____i915_gem_object_get_pages(obj);
2579 if (ret)
2580 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002581
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002582 smp_mb__before_atomic();
2583 }
2584 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002585 pinned = false;
2586 }
2587 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002588
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002589 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002590 if (ptr && has_type != type) {
2591 if (pinned) {
2592 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002593 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002594 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002595
2596 if (is_vmalloc_addr(ptr))
2597 vunmap(ptr);
2598 else
2599 kunmap(kmap_to_page(ptr));
2600
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002601 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002602 }
2603
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002604 if (!ptr) {
2605 ptr = i915_gem_object_map(obj, type);
2606 if (!ptr) {
2607 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002608 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002609 }
2610
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002611 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002612 }
2613
Chris Wilson1233e2d2016-10-28 13:58:37 +01002614out_unlock:
2615 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002616 return ptr;
2617
Chris Wilson1233e2d2016-10-28 13:58:37 +01002618err_unpin:
2619 atomic_dec(&obj->mm.pages_pin_count);
2620err_unlock:
2621 ptr = ERR_PTR(ret);
2622 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002623}
2624
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002625static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002626{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002627 if (ctx->banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002628 return true;
2629
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002630 if (!ctx->bannable)
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002631 return false;
2632
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002633 if (ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD) {
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002634 DRM_DEBUG("context hanging too often, banning!\n");
2635 return true;
2636 }
2637
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002638 return false;
2639}
2640
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002641static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002642{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002643 ctx->ban_score += CONTEXT_SCORE_GUILTY;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002644
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002645 ctx->banned = i915_context_is_banned(ctx);
2646 ctx->guilty_count++;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002647
2648 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002649 ctx->name, ctx->ban_score,
2650 yesno(ctx->banned));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002651
Chris Wilsond9e9da62016-11-22 14:41:18 +00002652 if (!ctx->banned || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002653 return;
2654
Chris Wilsond9e9da62016-11-22 14:41:18 +00002655 ctx->file_priv->context_bans++;
2656 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2657 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002658}
2659
2660static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2661{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002662 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002663}
2664
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002665struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002666i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002667{
Chris Wilson4db080f2013-12-04 11:37:09 +00002668 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002669
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002670 /* We are called by the error capture and reset at a random
2671 * point in time. In particular, note that neither is crucially
2672 * ordered with an interrupt. After a hang, the GPU is dead and we
2673 * assume that no more writes can happen (we waited long enough for
2674 * all writes that were in transaction to be flushed) - adding an
2675 * extra delay for a recent interrupt is pointless. Hence, we do
2676 * not need an engine->irq_seqno_barrier() before the seqno reads.
2677 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002678 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002679 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002680 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002681
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002682 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002683 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002684
2685 return NULL;
2686}
2687
Chris Wilson821ed7d2016-09-09 14:11:53 +01002688static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002689{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002690 void *vaddr = request->ring->vaddr;
2691 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002692
Chris Wilson821ed7d2016-09-09 14:11:53 +01002693 /* As this request likely depends on state from the lost
2694 * context, clear out all the user operations leaving the
2695 * breadcrumb at the end (so we get the fence notifications).
2696 */
2697 head = request->head;
2698 if (request->postfix < head) {
2699 memset(vaddr + head, 0, request->ring->size - head);
2700 head = 0;
2701 }
2702 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002703}
2704
Chris Wilson821ed7d2016-09-09 14:11:53 +01002705static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002706{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002707 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002708 struct i915_gem_context *incomplete_ctx;
Chris Wilson80b204b2016-10-28 13:58:58 +01002709 struct intel_timeline *timeline;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002710 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002711
Chris Wilson821ed7d2016-09-09 14:11:53 +01002712 if (engine->irq_seqno_barrier)
2713 engine->irq_seqno_barrier(engine);
2714
2715 request = i915_gem_find_active_request(engine);
2716 if (!request)
2717 return;
2718
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002719 ring_hung = engine->hangcheck.stalled;
2720 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2721 DRM_DEBUG_DRIVER("%s pardoned, was guilty? %s\n",
2722 engine->name,
2723 yesno(ring_hung));
Chris Wilson77c60702016-10-04 21:11:29 +01002724 ring_hung = false;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002725 }
Chris Wilson77c60702016-10-04 21:11:29 +01002726
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002727 if (ring_hung)
2728 i915_gem_context_mark_guilty(request->ctx);
2729 else
2730 i915_gem_context_mark_innocent(request->ctx);
2731
Chris Wilson821ed7d2016-09-09 14:11:53 +01002732 if (!ring_hung)
2733 return;
2734
2735 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002736 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002737
2738 /* Setup the CS to resume from the breadcrumb of the hung request */
2739 engine->reset_hw(engine, request);
2740
2741 /* Users of the default context do not rely on logical state
2742 * preserved between batches. They have to emit full state on
2743 * every batch and so it is safe to execute queued requests following
2744 * the hang.
2745 *
2746 * Other contexts preserve state, now corrupt. We want to skip all
2747 * queued requests that reference the corrupt context.
2748 */
2749 incomplete_ctx = request->ctx;
2750 if (i915_gem_context_is_default(incomplete_ctx))
2751 return;
2752
Chris Wilson73cb9702016-10-28 13:58:46 +01002753 list_for_each_entry_continue(request, &engine->timeline->requests, link)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002754 if (request->ctx == incomplete_ctx)
2755 reset_request(request);
Chris Wilson80b204b2016-10-28 13:58:58 +01002756
2757 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2758 list_for_each_entry(request, &timeline->requests, link)
2759 reset_request(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002760}
2761
2762void i915_gem_reset(struct drm_i915_private *dev_priv)
2763{
2764 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302765 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002766
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002767 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2768
Chris Wilson821ed7d2016-09-09 14:11:53 +01002769 i915_gem_retire_requests(dev_priv);
2770
Akash Goel3b3f1652016-10-13 22:44:48 +05302771 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002772 i915_gem_reset_engine(engine);
2773
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002774 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002775
2776 if (dev_priv->gt.awake) {
2777 intel_sanitize_gt_powersave(dev_priv);
2778 intel_enable_gt_powersave(dev_priv);
2779 if (INTEL_GEN(dev_priv) >= 6)
2780 gen6_rps_busy(dev_priv);
2781 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002782}
2783
2784static void nop_submit_request(struct drm_i915_gem_request *request)
2785{
Chris Wilson3dcf93f2016-11-22 14:41:20 +00002786 i915_gem_request_submit(request);
2787 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002788}
2789
2790static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2791{
Chris Wilson20e49332016-11-22 14:41:21 +00002792 /* We need to be sure that no thread is running the old callback as
2793 * we install the nop handler (otherwise we would submit a request
2794 * to hardware that will never complete). In order to prevent this
2795 * race, we wait until the machine is idle before making the swap
2796 * (using stop_machine()).
2797 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002798 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002799
Chris Wilsonc4b09302016-07-20 09:21:10 +01002800 /* Mark all pending requests as complete so that any concurrent
2801 * (lockless) lookup doesn't try and wait upon the request as we
2802 * reset it.
2803 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002804 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002805 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002806
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002807 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002808 * Clear the execlists queue up before freeing the requests, as those
2809 * are the ones that keep the context and ringbuffer backing objects
2810 * pinned in place.
2811 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002812
Tomas Elf7de1691a2015-10-19 16:32:32 +01002813 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002814 unsigned long flags;
2815
2816 spin_lock_irqsave(&engine->timeline->lock, flags);
2817
Chris Wilson70c2a242016-09-09 14:11:46 +01002818 i915_gem_request_put(engine->execlist_port[0].request);
2819 i915_gem_request_put(engine->execlist_port[1].request);
2820 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002821 engine->execlist_queue = RB_ROOT;
2822 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002823
2824 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002825 }
Eric Anholt673a3942008-07-30 12:06:12 -07002826}
2827
Chris Wilson20e49332016-11-22 14:41:21 +00002828static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002829{
Chris Wilson20e49332016-11-22 14:41:21 +00002830 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002831 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302832 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002833
Chris Wilson20e49332016-11-22 14:41:21 +00002834 for_each_engine(engine, i915, id)
2835 i915_gem_cleanup_engine(engine);
2836
2837 return 0;
2838}
2839
2840void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2841{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002842 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2843 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002844
Chris Wilson20e49332016-11-22 14:41:21 +00002845 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01002846
Chris Wilson20e49332016-11-22 14:41:21 +00002847 i915_gem_context_lost(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002848 i915_gem_retire_requests(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00002849
2850 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002851}
2852
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002853static void
Eric Anholt673a3942008-07-30 12:06:12 -07002854i915_gem_retire_work_handler(struct work_struct *work)
2855{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002856 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002857 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002858 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002859
Chris Wilson891b48c2010-09-29 12:26:37 +01002860 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002861 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002862 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002863 mutex_unlock(&dev->struct_mutex);
2864 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002865
2866 /* Keep the retire handler running until we are finally idle.
2867 * We do not need to do this test under locking as in the worst-case
2868 * we queue the retire worker once too often.
2869 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002870 if (READ_ONCE(dev_priv->gt.awake)) {
2871 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002872 queue_delayed_work(dev_priv->wq,
2873 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002874 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002875 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002876}
Chris Wilson891b48c2010-09-29 12:26:37 +01002877
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002878static void
2879i915_gem_idle_work_handler(struct work_struct *work)
2880{
2881 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002882 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002883 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002884 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302885 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002886 bool rearm_hangcheck;
2887
2888 if (!READ_ONCE(dev_priv->gt.awake))
2889 return;
2890
Imre Deak0cb56702016-11-07 11:20:04 +02002891 /*
2892 * Wait for last execlists context complete, but bail out in case a
2893 * new request is submitted.
2894 */
2895 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2896 intel_execlists_idle(dev_priv), 10);
2897
Chris Wilson28176ef2016-10-28 13:58:56 +01002898 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002899 return;
2900
2901 rearm_hangcheck =
2902 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2903
2904 if (!mutex_trylock(&dev->struct_mutex)) {
2905 /* Currently busy, come back later */
2906 mod_delayed_work(dev_priv->wq,
2907 &dev_priv->gt.idle_work,
2908 msecs_to_jiffies(50));
2909 goto out_rearm;
2910 }
2911
Imre Deak93c97dc2016-11-07 11:20:03 +02002912 /*
2913 * New request retired after this work handler started, extend active
2914 * period until next instance of the work.
2915 */
2916 if (work_pending(work))
2917 goto out_unlock;
2918
Chris Wilson28176ef2016-10-28 13:58:56 +01002919 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002920 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002921
Imre Deak0cb56702016-11-07 11:20:04 +02002922 if (wait_for(intel_execlists_idle(dev_priv), 10))
2923 DRM_ERROR("Timeout waiting for engines to idle\n");
2924
Akash Goel3b3f1652016-10-13 22:44:48 +05302925 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002926 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002927
Chris Wilson67d97da2016-07-04 08:08:31 +01002928 GEM_BUG_ON(!dev_priv->gt.awake);
2929 dev_priv->gt.awake = false;
2930 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002931
Chris Wilson67d97da2016-07-04 08:08:31 +01002932 if (INTEL_GEN(dev_priv) >= 6)
2933 gen6_rps_idle(dev_priv);
2934 intel_runtime_pm_put(dev_priv);
2935out_unlock:
2936 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002937
Chris Wilson67d97da2016-07-04 08:08:31 +01002938out_rearm:
2939 if (rearm_hangcheck) {
2940 GEM_BUG_ON(!dev_priv->gt.awake);
2941 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002942 }
Eric Anholt673a3942008-07-30 12:06:12 -07002943}
2944
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002945void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2946{
2947 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2948 struct drm_i915_file_private *fpriv = file->driver_priv;
2949 struct i915_vma *vma, *vn;
2950
2951 mutex_lock(&obj->base.dev->struct_mutex);
2952 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2953 if (vma->vm->file == fpriv)
2954 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002955
2956 if (i915_gem_object_is_active(obj) &&
2957 !i915_gem_object_has_active_reference(obj)) {
2958 i915_gem_object_set_active_reference(obj);
2959 i915_gem_object_get(obj);
2960 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002961 mutex_unlock(&obj->base.dev->struct_mutex);
2962}
2963
Chris Wilsone95433c2016-10-28 13:58:27 +01002964static unsigned long to_wait_timeout(s64 timeout_ns)
2965{
2966 if (timeout_ns < 0)
2967 return MAX_SCHEDULE_TIMEOUT;
2968
2969 if (timeout_ns == 0)
2970 return 0;
2971
2972 return nsecs_to_jiffies_timeout(timeout_ns);
2973}
2974
Ben Widawsky5816d642012-04-11 11:18:19 -07002975/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002976 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002977 * @dev: drm device pointer
2978 * @data: ioctl data blob
2979 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002980 *
2981 * Returns 0 if successful, else an error is returned with the remaining time in
2982 * the timeout parameter.
2983 * -ETIME: object is still busy after timeout
2984 * -ERESTARTSYS: signal interrupted the wait
2985 * -ENONENT: object doesn't exist
2986 * Also possible, but rare:
2987 * -EAGAIN: GPU wedged
2988 * -ENOMEM: damn
2989 * -ENODEV: Internal IRQ fail
2990 * -E?: The add request failed
2991 *
2992 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2993 * non-zero timeout parameter the wait ioctl will wait for the given number of
2994 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2995 * without holding struct_mutex the object may become re-busied before this
2996 * function completes. A similar but shorter * race condition exists in the busy
2997 * ioctl
2998 */
2999int
3000i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3001{
3002 struct drm_i915_gem_wait *args = data;
3003 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003004 ktime_t start;
3005 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003006
Daniel Vetter11b5d512014-09-29 15:31:26 +02003007 if (args->flags != 0)
3008 return -EINVAL;
3009
Chris Wilson03ac0642016-07-20 13:31:51 +01003010 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003011 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003012 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003013
Chris Wilsone95433c2016-10-28 13:58:27 +01003014 start = ktime_get();
3015
3016 ret = i915_gem_object_wait(obj,
3017 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3018 to_wait_timeout(args->timeout_ns),
3019 to_rps_client(file));
3020
3021 if (args->timeout_ns > 0) {
3022 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3023 if (args->timeout_ns < 0)
3024 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003025 }
3026
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003027 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003028 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003029}
3030
Chris Wilson73cb9702016-10-28 13:58:46 +01003031static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003032{
Chris Wilson73cb9702016-10-28 13:58:46 +01003033 int ret, i;
3034
3035 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3036 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3037 if (ret)
3038 return ret;
3039 }
3040
3041 return 0;
3042}
3043
3044int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3045{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003046 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003047
Chris Wilson9caa34a2016-11-11 14:58:08 +00003048 if (flags & I915_WAIT_LOCKED) {
3049 struct i915_gem_timeline *tl;
3050
3051 lockdep_assert_held(&i915->drm.struct_mutex);
3052
3053 list_for_each_entry(tl, &i915->gt.timelines, link) {
3054 ret = wait_for_timeline(tl, flags);
3055 if (ret)
3056 return ret;
3057 }
3058 } else {
3059 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003060 if (ret)
3061 return ret;
3062 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003063
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003064 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003065}
3066
Chris Wilsond0da48c2016-11-06 12:59:59 +00003067void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3068 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003069{
Eric Anholt673a3942008-07-30 12:06:12 -07003070 /* If we don't have a page list set up, then we're not pinned
3071 * to GPU, and we can ignore the cache flush because it'll happen
3072 * again at bind time.
3073 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003074 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003075 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003076
Imre Deak769ce462013-02-13 21:56:05 +02003077 /*
3078 * Stolen memory is always coherent with the GPU as it is explicitly
3079 * marked as wc by the system, or the system is cache-coherent.
3080 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003081 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003082 return;
Imre Deak769ce462013-02-13 21:56:05 +02003083
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003084 /* If the GPU is snooping the contents of the CPU cache,
3085 * we do not need to manually clear the CPU cache lines. However,
3086 * the caches are only snooped when the render cache is
3087 * flushed/invalidated. As we always have to emit invalidations
3088 * and flushes when moving into and out of the RENDER domain, correct
3089 * snooping behaviour occurs naturally as the result of our domain
3090 * tracking.
3091 */
Chris Wilson0f719792015-01-13 13:32:52 +00003092 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3093 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003094 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003095 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003096
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003097 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003098 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003099 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003100}
3101
3102/** Flushes the GTT write domain for the object if it's dirty. */
3103static void
Chris Wilson05394f32010-11-08 19:18:58 +00003104i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003105{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003106 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003107
Chris Wilson05394f32010-11-08 19:18:58 +00003108 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003109 return;
3110
Chris Wilson63256ec2011-01-04 18:42:07 +00003111 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003112 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003113 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003114 *
3115 * However, we do have to enforce the order so that all writes through
3116 * the GTT land before any writes to the device, such as updates to
3117 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003118 *
3119 * We also have to wait a bit for the writes to land from the GTT.
3120 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3121 * timing. This issue has only been observed when switching quickly
3122 * between GTT writes and CPU reads from inside the kernel on recent hw,
3123 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3124 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003125 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003126 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003127 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303128 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003129
Chris Wilsond243ad82016-08-18 17:16:44 +01003130 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003131
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003132 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003133 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003134 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003135 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003136}
3137
3138/** Flushes the CPU write domain for the object if it's dirty. */
3139static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003140i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003141{
Chris Wilson05394f32010-11-08 19:18:58 +00003142 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003143 return;
3144
Chris Wilsond0da48c2016-11-06 12:59:59 +00003145 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003146 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003147
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003148 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003149 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003150 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003151 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003152}
3153
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003154/**
3155 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003156 * @obj: object to act on
3157 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003158 *
3159 * This function returns when the move is complete, including waiting on
3160 * flushes to occur.
3161 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003162int
Chris Wilson20217462010-11-23 15:26:33 +00003163i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003164{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003165 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003166 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003167
Chris Wilsone95433c2016-10-28 13:58:27 +01003168 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003169
Chris Wilsone95433c2016-10-28 13:58:27 +01003170 ret = i915_gem_object_wait(obj,
3171 I915_WAIT_INTERRUPTIBLE |
3172 I915_WAIT_LOCKED |
3173 (write ? I915_WAIT_ALL : 0),
3174 MAX_SCHEDULE_TIMEOUT,
3175 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003176 if (ret)
3177 return ret;
3178
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003179 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3180 return 0;
3181
Chris Wilson43566de2015-01-02 16:29:29 +05303182 /* Flush and acquire obj->pages so that we are coherent through
3183 * direct access in memory with previous cached writes through
3184 * shmemfs and that our cache domain tracking remains valid.
3185 * For example, if the obj->filp was moved to swap without us
3186 * being notified and releasing the pages, we would mistakenly
3187 * continue to assume that the obj remained out of the CPU cached
3188 * domain.
3189 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003190 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303191 if (ret)
3192 return ret;
3193
Daniel Vettere62b59e2015-01-21 14:53:48 +01003194 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003195
Chris Wilsond0a57782012-10-09 19:24:37 +01003196 /* Serialise direct access to this object with the barriers for
3197 * coherent writes from the GPU, by effectively invalidating the
3198 * GTT domain upon first access.
3199 */
3200 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3201 mb();
3202
Chris Wilson05394f32010-11-08 19:18:58 +00003203 old_write_domain = obj->base.write_domain;
3204 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003205
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003206 /* It should now be out of any other write domains, and we can update
3207 * the domain values for our changes.
3208 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003209 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003210 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003211 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003212 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3213 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003214 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003215 }
3216
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003217 trace_i915_gem_object_change_domain(obj,
3218 old_read_domains,
3219 old_write_domain);
3220
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003221 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003222 return 0;
3223}
3224
Chris Wilsonef55f922015-10-09 14:11:27 +01003225/**
3226 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003227 * @obj: object to act on
3228 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003229 *
3230 * After this function returns, the object will be in the new cache-level
3231 * across all GTT and the contents of the backing storage will be coherent,
3232 * with respect to the new cache-level. In order to keep the backing storage
3233 * coherent for all users, we only allow a single cache level to be set
3234 * globally on the object and prevent it from being changed whilst the
3235 * hardware is reading from the object. That is if the object is currently
3236 * on the scanout it will be set to uncached (or equivalent display
3237 * cache coherency) and all non-MOCS GPU access will also be uncached so
3238 * that all direct access to the scanout remains coherent.
3239 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003240int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3241 enum i915_cache_level cache_level)
3242{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003243 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003244 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003245
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003246 lockdep_assert_held(&obj->base.dev->struct_mutex);
3247
Chris Wilsone4ffd172011-04-04 09:44:39 +01003248 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003249 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003250
Chris Wilsonef55f922015-10-09 14:11:27 +01003251 /* Inspect the list of currently bound VMA and unbind any that would
3252 * be invalid given the new cache-level. This is principally to
3253 * catch the issue of the CS prefetch crossing page boundaries and
3254 * reading an invalid PTE on older architectures.
3255 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003256restart:
3257 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003258 if (!drm_mm_node_allocated(&vma->node))
3259 continue;
3260
Chris Wilson20dfbde2016-08-04 16:32:30 +01003261 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003262 DRM_DEBUG("can not change the cache level of pinned objects\n");
3263 return -EBUSY;
3264 }
3265
Chris Wilsonaa653a62016-08-04 07:52:27 +01003266 if (i915_gem_valid_gtt_space(vma, cache_level))
3267 continue;
3268
3269 ret = i915_vma_unbind(vma);
3270 if (ret)
3271 return ret;
3272
3273 /* As unbinding may affect other elements in the
3274 * obj->vma_list (due to side-effects from retiring
3275 * an active vma), play safe and restart the iterator.
3276 */
3277 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003278 }
3279
Chris Wilsonef55f922015-10-09 14:11:27 +01003280 /* We can reuse the existing drm_mm nodes but need to change the
3281 * cache-level on the PTE. We could simply unbind them all and
3282 * rebind with the correct cache-level on next use. However since
3283 * we already have a valid slot, dma mapping, pages etc, we may as
3284 * rewrite the PTE in the belief that doing so tramples upon less
3285 * state and so involves less work.
3286 */
Chris Wilson15717de2016-08-04 07:52:26 +01003287 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003288 /* Before we change the PTE, the GPU must not be accessing it.
3289 * If we wait upon the object, we know that all the bound
3290 * VMA are no longer active.
3291 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003292 ret = i915_gem_object_wait(obj,
3293 I915_WAIT_INTERRUPTIBLE |
3294 I915_WAIT_LOCKED |
3295 I915_WAIT_ALL,
3296 MAX_SCHEDULE_TIMEOUT,
3297 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003298 if (ret)
3299 return ret;
3300
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003301 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3302 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003303 /* Access to snoopable pages through the GTT is
3304 * incoherent and on some machines causes a hard
3305 * lockup. Relinquish the CPU mmaping to force
3306 * userspace to refault in the pages and we can
3307 * then double check if the GTT mapping is still
3308 * valid for that pointer access.
3309 */
3310 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003311
Chris Wilsonef55f922015-10-09 14:11:27 +01003312 /* As we no longer need a fence for GTT access,
3313 * we can relinquish it now (and so prevent having
3314 * to steal a fence from someone else on the next
3315 * fence request). Note GPU activity would have
3316 * dropped the fence as all snoopable access is
3317 * supposed to be linear.
3318 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003319 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3320 ret = i915_vma_put_fence(vma);
3321 if (ret)
3322 return ret;
3323 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003324 } else {
3325 /* We either have incoherent backing store and
3326 * so no GTT access or the architecture is fully
3327 * coherent. In such cases, existing GTT mmaps
3328 * ignore the cache bit in the PTE and we can
3329 * rewrite it without confusing the GPU or having
3330 * to force userspace to fault back in its mmaps.
3331 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003332 }
3333
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003334 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003335 if (!drm_mm_node_allocated(&vma->node))
3336 continue;
3337
3338 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3339 if (ret)
3340 return ret;
3341 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003342 }
3343
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003344 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3345 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3346 obj->cache_dirty = true;
3347
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003348 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003349 vma->node.color = cache_level;
3350 obj->cache_level = cache_level;
3351
Chris Wilsone4ffd172011-04-04 09:44:39 +01003352 return 0;
3353}
3354
Ben Widawsky199adf42012-09-21 17:01:20 -07003355int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3356 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003357{
Ben Widawsky199adf42012-09-21 17:01:20 -07003358 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003359 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003360 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003361
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003362 rcu_read_lock();
3363 obj = i915_gem_object_lookup_rcu(file, args->handle);
3364 if (!obj) {
3365 err = -ENOENT;
3366 goto out;
3367 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003368
Chris Wilson651d7942013-08-08 14:41:10 +01003369 switch (obj->cache_level) {
3370 case I915_CACHE_LLC:
3371 case I915_CACHE_L3_LLC:
3372 args->caching = I915_CACHING_CACHED;
3373 break;
3374
Chris Wilson4257d3b2013-08-08 14:41:11 +01003375 case I915_CACHE_WT:
3376 args->caching = I915_CACHING_DISPLAY;
3377 break;
3378
Chris Wilson651d7942013-08-08 14:41:10 +01003379 default:
3380 args->caching = I915_CACHING_NONE;
3381 break;
3382 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003383out:
3384 rcu_read_unlock();
3385 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003386}
3387
Ben Widawsky199adf42012-09-21 17:01:20 -07003388int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3389 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003390{
Chris Wilson9c870d02016-10-24 13:42:15 +01003391 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003392 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003393 struct drm_i915_gem_object *obj;
3394 enum i915_cache_level level;
3395 int ret;
3396
Ben Widawsky199adf42012-09-21 17:01:20 -07003397 switch (args->caching) {
3398 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003399 level = I915_CACHE_NONE;
3400 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003401 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003402 /*
3403 * Due to a HW issue on BXT A stepping, GPU stores via a
3404 * snooped mapping may leave stale data in a corresponding CPU
3405 * cacheline, whereas normally such cachelines would get
3406 * invalidated.
3407 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003408 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003409 return -ENODEV;
3410
Chris Wilsone6994ae2012-07-10 10:27:08 +01003411 level = I915_CACHE_LLC;
3412 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003413 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003414 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003415 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003416 default:
3417 return -EINVAL;
3418 }
3419
Ben Widawsky3bc29132012-09-26 16:15:20 -07003420 ret = i915_mutex_lock_interruptible(dev);
3421 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003422 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003423
Chris Wilson03ac0642016-07-20 13:31:51 +01003424 obj = i915_gem_object_lookup(file, args->handle);
3425 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003426 ret = -ENOENT;
3427 goto unlock;
3428 }
3429
3430 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003431 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003432unlock:
3433 mutex_unlock(&dev->struct_mutex);
3434 return ret;
3435}
3436
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003437/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003438 * Prepare buffer for display plane (scanout, cursors, etc).
3439 * Can be called from an uninterruptible phase (modesetting) and allows
3440 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003441 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003442struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003443i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3444 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003445 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003446{
Chris Wilson058d88c2016-08-15 10:49:06 +01003447 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003448 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003449 int ret;
3450
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003451 lockdep_assert_held(&obj->base.dev->struct_mutex);
3452
Chris Wilsoncc98b412013-08-09 12:25:09 +01003453 /* Mark the pin_display early so that we account for the
3454 * display coherency whilst setting up the cache domains.
3455 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003456 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003457
Eric Anholta7ef0642011-03-29 16:59:54 -07003458 /* The display engine is not coherent with the LLC cache on gen6. As
3459 * a result, we make sure that the pinning that is about to occur is
3460 * done with uncached PTEs. This is lowest common denominator for all
3461 * chipsets.
3462 *
3463 * However for gen6+, we could do better by using the GFDT bit instead
3464 * of uncaching, which would allow us to flush all the LLC-cached data
3465 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3466 */
Chris Wilson651d7942013-08-08 14:41:10 +01003467 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003468 HAS_WT(to_i915(obj->base.dev)) ?
3469 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003470 if (ret) {
3471 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003472 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003473 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003474
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003475 /* As the user may map the buffer once pinned in the display plane
3476 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003477 * always use map_and_fenceable for all scanout buffers. However,
3478 * it may simply be too big to fit into mappable, in which case
3479 * put it anyway and hope that userspace can cope (but always first
3480 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003481 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003482 vma = ERR_PTR(-ENOSPC);
3483 if (view->type == I915_GGTT_VIEW_NORMAL)
3484 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3485 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003486 if (IS_ERR(vma)) {
3487 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3488 unsigned int flags;
3489
3490 /* Valleyview is definitely limited to scanning out the first
3491 * 512MiB. Lets presume this behaviour was inherited from the
3492 * g4x display engine and that all earlier gen are similarly
3493 * limited. Testing suggests that it is a little more
3494 * complicated than this. For example, Cherryview appears quite
3495 * happy to scanout from anywhere within its global aperture.
3496 */
3497 flags = 0;
3498 if (HAS_GMCH_DISPLAY(i915))
3499 flags = PIN_MAPPABLE;
3500 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3501 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003502 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003503 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003504
Chris Wilsond8923dc2016-08-18 17:17:07 +01003505 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3506
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003507 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3508 if (obj->cache_dirty) {
3509 i915_gem_clflush_object(obj, true);
3510 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3511 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003512
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003513 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003514 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003515
3516 /* It should now be out of any other write domains, and we can update
3517 * the domain values for our changes.
3518 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003519 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003520 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003521
3522 trace_i915_gem_object_change_domain(obj,
3523 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003524 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003525
Chris Wilson058d88c2016-08-15 10:49:06 +01003526 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003527
3528err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003529 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003530 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003531}
3532
3533void
Chris Wilson058d88c2016-08-15 10:49:06 +01003534i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003535{
Chris Wilson49d73912016-11-29 09:50:08 +00003536 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003537
Chris Wilson058d88c2016-08-15 10:49:06 +01003538 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003539 return;
3540
Chris Wilsond8923dc2016-08-18 17:17:07 +01003541 if (--vma->obj->pin_display == 0)
3542 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003543
Chris Wilson383d5822016-08-18 17:17:08 +01003544 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3545 if (!i915_vma_is_active(vma))
3546 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3547
Chris Wilson058d88c2016-08-15 10:49:06 +01003548 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003549}
3550
Eric Anholte47c68e2008-11-14 13:35:19 -08003551/**
3552 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003553 * @obj: object to act on
3554 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003555 *
3556 * This function returns when the move is complete, including waiting on
3557 * flushes to occur.
3558 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003559int
Chris Wilson919926a2010-11-12 13:42:53 +00003560i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003561{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003562 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003563 int ret;
3564
Chris Wilsone95433c2016-10-28 13:58:27 +01003565 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003566
Chris Wilsone95433c2016-10-28 13:58:27 +01003567 ret = i915_gem_object_wait(obj,
3568 I915_WAIT_INTERRUPTIBLE |
3569 I915_WAIT_LOCKED |
3570 (write ? I915_WAIT_ALL : 0),
3571 MAX_SCHEDULE_TIMEOUT,
3572 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003573 if (ret)
3574 return ret;
3575
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003576 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3577 return 0;
3578
Eric Anholte47c68e2008-11-14 13:35:19 -08003579 i915_gem_object_flush_gtt_write_domain(obj);
3580
Chris Wilson05394f32010-11-08 19:18:58 +00003581 old_write_domain = obj->base.write_domain;
3582 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003583
Eric Anholte47c68e2008-11-14 13:35:19 -08003584 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003585 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003586 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003587
Chris Wilson05394f32010-11-08 19:18:58 +00003588 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003589 }
3590
3591 /* It should now be out of any other write domains, and we can update
3592 * the domain values for our changes.
3593 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003594 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003595
3596 /* If we're writing through the CPU, then the GPU read domains will
3597 * need to be invalidated at next use.
3598 */
3599 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003600 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3601 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003602 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003603
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003604 trace_i915_gem_object_change_domain(obj,
3605 old_read_domains,
3606 old_write_domain);
3607
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003608 return 0;
3609}
3610
Eric Anholt673a3942008-07-30 12:06:12 -07003611/* Throttle our rendering by waiting until the ring has completed our requests
3612 * emitted over 20 msec ago.
3613 *
Eric Anholtb9624422009-06-03 07:27:35 +00003614 * Note that if we were to use the current jiffies each time around the loop,
3615 * we wouldn't escape the function with any frames outstanding if the time to
3616 * render a frame was over 20ms.
3617 *
Eric Anholt673a3942008-07-30 12:06:12 -07003618 * This should get us reasonable parallelism between CPU and GPU but also
3619 * relatively low latency when blocking on a particular request to finish.
3620 */
3621static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003622i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003623{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003624 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003625 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003626 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003627 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003628 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003629
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003630 /* ABI: return -EIO if already wedged */
3631 if (i915_terminally_wedged(&dev_priv->gpu_error))
3632 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003633
Chris Wilson1c255952010-09-26 11:03:27 +01003634 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003635 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003636 if (time_after_eq(request->emitted_jiffies, recent_enough))
3637 break;
3638
John Harrisonfcfa423c2015-05-29 17:44:12 +01003639 /*
3640 * Note that the request might not have been submitted yet.
3641 * In which case emitted_jiffies will be zero.
3642 */
3643 if (!request->emitted_jiffies)
3644 continue;
3645
John Harrison54fb2412014-11-24 18:49:27 +00003646 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003647 }
John Harrisonff865882014-11-24 18:49:28 +00003648 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003649 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003650 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003651
John Harrison54fb2412014-11-24 18:49:27 +00003652 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003653 return 0;
3654
Chris Wilsone95433c2016-10-28 13:58:27 +01003655 ret = i915_wait_request(target,
3656 I915_WAIT_INTERRUPTIBLE,
3657 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003658 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003659
Chris Wilsone95433c2016-10-28 13:58:27 +01003660 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003661}
3662
Chris Wilson058d88c2016-08-15 10:49:06 +01003663struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003664i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3665 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003666 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003667 u64 alignment,
3668 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003669{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003670 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3671 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003672 struct i915_vma *vma;
3673 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003674
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003675 lockdep_assert_held(&obj->base.dev->struct_mutex);
3676
Chris Wilson058d88c2016-08-15 10:49:06 +01003677 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003678 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003679 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003680
3681 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3682 if (flags & PIN_NONBLOCK &&
3683 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003684 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003685
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003686 if (flags & PIN_MAPPABLE) {
3687 u32 fence_size;
3688
3689 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3690 i915_gem_object_get_tiling(obj));
3691 /* If the required space is larger than the available
3692 * aperture, we will not able to find a slot for the
3693 * object and unbinding the object now will be in
3694 * vain. Worse, doing so may cause us to ping-pong
3695 * the object in and out of the Global GTT and
3696 * waste a lot of cycles under the mutex.
3697 */
3698 if (fence_size > dev_priv->ggtt.mappable_end)
3699 return ERR_PTR(-E2BIG);
3700
3701 /* If NONBLOCK is set the caller is optimistically
3702 * trying to cache the full object within the mappable
3703 * aperture, and *must* have a fallback in place for
3704 * situations where we cannot bind the object. We
3705 * can be a little more lax here and use the fallback
3706 * more often to avoid costly migrations of ourselves
3707 * and other objects within the aperture.
3708 *
3709 * Half-the-aperture is used as a simple heuristic.
3710 * More interesting would to do search for a free
3711 * block prior to making the commitment to unbind.
3712 * That caters for the self-harm case, and with a
3713 * little more heuristics (e.g. NOFAULT, NOEVICT)
3714 * we could try to minimise harm to others.
3715 */
3716 if (flags & PIN_NONBLOCK &&
3717 fence_size > dev_priv->ggtt.mappable_end / 2)
3718 return ERR_PTR(-ENOSPC);
3719 }
3720
Chris Wilson59bfa122016-08-04 16:32:31 +01003721 WARN(i915_vma_is_pinned(vma),
3722 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003723 " offset=%08x, req.alignment=%llx,"
3724 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3725 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003726 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003727 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003728 ret = i915_vma_unbind(vma);
3729 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003730 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003731 }
3732
Chris Wilson058d88c2016-08-15 10:49:06 +01003733 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3734 if (ret)
3735 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003736
Chris Wilson058d88c2016-08-15 10:49:06 +01003737 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003738}
3739
Chris Wilsonedf6b762016-08-09 09:23:33 +01003740static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003741{
3742 /* Note that we could alias engines in the execbuf API, but
3743 * that would be very unwise as it prevents userspace from
3744 * fine control over engine selection. Ahem.
3745 *
3746 * This should be something like EXEC_MAX_ENGINE instead of
3747 * I915_NUM_ENGINES.
3748 */
3749 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3750 return 0x10000 << id;
3751}
3752
3753static __always_inline unsigned int __busy_write_id(unsigned int id)
3754{
Chris Wilson70cb4722016-08-09 18:08:25 +01003755 /* The uABI guarantees an active writer is also amongst the read
3756 * engines. This would be true if we accessed the activity tracking
3757 * under the lock, but as we perform the lookup of the object and
3758 * its activity locklessly we can not guarantee that the last_write
3759 * being active implies that we have set the same engine flag from
3760 * last_read - hence we always set both read and write busy for
3761 * last_write.
3762 */
3763 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003764}
3765
Chris Wilsonedf6b762016-08-09 09:23:33 +01003766static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003767__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003768 unsigned int (*flag)(unsigned int id))
3769{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003770 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003771
Chris Wilsond07f0e52016-10-28 13:58:44 +01003772 /* We have to check the current hw status of the fence as the uABI
3773 * guarantees forward progress. We could rely on the idle worker
3774 * to eventually flush us, but to minimise latency just ask the
3775 * hardware.
3776 *
3777 * Note we only report on the status of native fences.
3778 */
3779 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003780 return 0;
3781
Chris Wilsond07f0e52016-10-28 13:58:44 +01003782 /* opencode to_request() in order to avoid const warnings */
3783 rq = container_of(fence, struct drm_i915_gem_request, fence);
3784 if (i915_gem_request_completed(rq))
3785 return 0;
3786
3787 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003788}
3789
Chris Wilsonedf6b762016-08-09 09:23:33 +01003790static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003791busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003792{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003793 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003794}
3795
Chris Wilsonedf6b762016-08-09 09:23:33 +01003796static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003797busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003798{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003799 if (!fence)
3800 return 0;
3801
3802 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003803}
3804
Eric Anholt673a3942008-07-30 12:06:12 -07003805int
Eric Anholt673a3942008-07-30 12:06:12 -07003806i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003807 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003808{
3809 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003810 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003811 struct reservation_object_list *list;
3812 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003813 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003814
Chris Wilsond07f0e52016-10-28 13:58:44 +01003815 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003816 rcu_read_lock();
3817 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003818 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003819 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003820
3821 /* A discrepancy here is that we do not report the status of
3822 * non-i915 fences, i.e. even though we may report the object as idle,
3823 * a call to set-domain may still stall waiting for foreign rendering.
3824 * This also means that wait-ioctl may report an object as busy,
3825 * where busy-ioctl considers it idle.
3826 *
3827 * We trade the ability to warn of foreign fences to report on which
3828 * i915 engines are active for the object.
3829 *
3830 * Alternatively, we can trade that extra information on read/write
3831 * activity with
3832 * args->busy =
3833 * !reservation_object_test_signaled_rcu(obj->resv, true);
3834 * to report the overall busyness. This is what the wait-ioctl does.
3835 *
3836 */
3837retry:
3838 seq = raw_read_seqcount(&obj->resv->seq);
3839
3840 /* Translate the exclusive fence to the READ *and* WRITE engine */
3841 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3842
3843 /* Translate shared fences to READ set of engines */
3844 list = rcu_dereference(obj->resv->fence);
3845 if (list) {
3846 unsigned int shared_count = list->shared_count, i;
3847
3848 for (i = 0; i < shared_count; ++i) {
3849 struct dma_fence *fence =
3850 rcu_dereference(list->shared[i]);
3851
3852 args->busy |= busy_check_reader(fence);
3853 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003854 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003855
Chris Wilsond07f0e52016-10-28 13:58:44 +01003856 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3857 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003858
Chris Wilsond07f0e52016-10-28 13:58:44 +01003859 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003860out:
3861 rcu_read_unlock();
3862 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003863}
3864
3865int
3866i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3867 struct drm_file *file_priv)
3868{
Akshay Joshi0206e352011-08-16 15:34:10 -04003869 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003870}
3871
Chris Wilson3ef94da2009-09-14 16:50:29 +01003872int
3873i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3874 struct drm_file *file_priv)
3875{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003876 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003877 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003878 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003879 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003880
3881 switch (args->madv) {
3882 case I915_MADV_DONTNEED:
3883 case I915_MADV_WILLNEED:
3884 break;
3885 default:
3886 return -EINVAL;
3887 }
3888
Chris Wilson03ac0642016-07-20 13:31:51 +01003889 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003890 if (!obj)
3891 return -ENOENT;
3892
3893 err = mutex_lock_interruptible(&obj->mm.lock);
3894 if (err)
3895 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003896
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003897 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003898 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003899 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003900 if (obj->mm.madv == I915_MADV_WILLNEED) {
3901 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003902 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003903 obj->mm.quirked = false;
3904 }
3905 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003906 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003907 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003908 obj->mm.quirked = true;
3909 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003910 }
3911
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003912 if (obj->mm.madv != __I915_MADV_PURGED)
3913 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003914
Chris Wilson6c085a72012-08-20 11:40:46 +02003915 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003916 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003917 i915_gem_object_truncate(obj);
3918
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003919 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003920 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003921
Chris Wilson1233e2d2016-10-28 13:58:37 +01003922out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003923 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003924 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003925}
3926
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003927static void
3928frontbuffer_retire(struct i915_gem_active *active,
3929 struct drm_i915_gem_request *request)
3930{
3931 struct drm_i915_gem_object *obj =
3932 container_of(active, typeof(*obj), frontbuffer_write);
3933
3934 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3935}
3936
Chris Wilson37e680a2012-06-07 15:38:42 +01003937void i915_gem_object_init(struct drm_i915_gem_object *obj,
3938 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003939{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003940 mutex_init(&obj->mm.lock);
3941
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003942 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003943 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003944 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003945 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003946 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003947
Chris Wilson37e680a2012-06-07 15:38:42 +01003948 obj->ops = ops;
3949
Chris Wilsond07f0e52016-10-28 13:58:44 +01003950 reservation_object_init(&obj->__builtin_resv);
3951 obj->resv = &obj->__builtin_resv;
3952
Chris Wilson50349242016-08-18 17:17:04 +01003953 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003954 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003955
3956 obj->mm.madv = I915_MADV_WILLNEED;
3957 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3958 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003959
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003960 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003961}
3962
Chris Wilson37e680a2012-06-07 15:38:42 +01003963static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00003964 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3965 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003966 .get_pages = i915_gem_object_get_pages_gtt,
3967 .put_pages = i915_gem_object_put_pages_gtt,
3968};
3969
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003970/* Note we don't consider signbits :| */
3971#define overflows_type(x, T) \
3972 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
3973
3974struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003975i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003976{
Daniel Vetterc397b902010-04-09 19:05:07 +00003977 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003978 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003979 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003980 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003981
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003982 /* There is a prevalence of the assumption that we fit the object's
3983 * page count inside a 32bit _signed_ variable. Let's document this and
3984 * catch if we ever need to fix it. In the meantime, if you do spot
3985 * such a local variable, please consider fixing!
3986 */
3987 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
3988 return ERR_PTR(-E2BIG);
3989
3990 if (overflows_type(size, obj->base.size))
3991 return ERR_PTR(-E2BIG);
3992
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003993 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00003994 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003995 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003996
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003997 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01003998 if (ret)
3999 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004000
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004001 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004002 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004003 /* 965gm cannot relocate objects above 4GiB. */
4004 mask &= ~__GFP_HIGHMEM;
4005 mask |= __GFP_DMA32;
4006 }
4007
Al Viro93c76a32015-12-04 23:45:44 -05004008 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004009 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004010
Chris Wilson37e680a2012-06-07 15:38:42 +01004011 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004012
Daniel Vetterc397b902010-04-09 19:05:07 +00004013 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4014 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4015
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004016 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004017 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004018 * cache) for about a 10% performance improvement
4019 * compared to uncached. Graphics requests other than
4020 * display scanout are coherent with the CPU in
4021 * accessing this cache. This means in this mode we
4022 * don't need to clflush on the CPU side, and on the
4023 * GPU side we only need to flush internal caches to
4024 * get data visible to the CPU.
4025 *
4026 * However, we maintain the display planes as UC, and so
4027 * need to rebind when first used as such.
4028 */
4029 obj->cache_level = I915_CACHE_LLC;
4030 } else
4031 obj->cache_level = I915_CACHE_NONE;
4032
Daniel Vetterd861e332013-07-24 23:25:03 +02004033 trace_i915_gem_object_create(obj);
4034
Chris Wilson05394f32010-11-08 19:18:58 +00004035 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004036
4037fail:
4038 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004039 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004040}
4041
Chris Wilson340fbd82014-05-22 09:16:52 +01004042static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4043{
4044 /* If we are the last user of the backing storage (be it shmemfs
4045 * pages or stolen etc), we know that the pages are going to be
4046 * immediately released. In this case, we can then skip copying
4047 * back the contents from the GPU.
4048 */
4049
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004050 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004051 return false;
4052
4053 if (obj->base.filp == NULL)
4054 return true;
4055
4056 /* At first glance, this looks racy, but then again so would be
4057 * userspace racing mmap against close. However, the first external
4058 * reference to the filp can only be obtained through the
4059 * i915_gem_mmap_ioctl() which safeguards us against the user
4060 * acquiring such a reference whilst we are in the middle of
4061 * freeing the object.
4062 */
4063 return atomic_long_read(&obj->base.filp->f_count) == 1;
4064}
4065
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004066static void __i915_gem_free_objects(struct drm_i915_private *i915,
4067 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004068{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004069 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004070
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004071 mutex_lock(&i915->drm.struct_mutex);
4072 intel_runtime_pm_get(i915);
4073 llist_for_each_entry(obj, freed, freed) {
4074 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004075
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004076 trace_i915_gem_object_destroy(obj);
4077
4078 GEM_BUG_ON(i915_gem_object_is_active(obj));
4079 list_for_each_entry_safe(vma, vn,
4080 &obj->vma_list, obj_link) {
4081 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4082 GEM_BUG_ON(i915_vma_is_active(vma));
4083 vma->flags &= ~I915_VMA_PIN_MASK;
4084 i915_vma_close(vma);
4085 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004086 GEM_BUG_ON(!list_empty(&obj->vma_list));
4087 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004088
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004089 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004090 }
4091 intel_runtime_pm_put(i915);
4092 mutex_unlock(&i915->drm.struct_mutex);
4093
4094 llist_for_each_entry_safe(obj, on, freed, freed) {
4095 GEM_BUG_ON(obj->bind_count);
4096 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4097
4098 if (obj->ops->release)
4099 obj->ops->release(obj);
4100
4101 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4102 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004103 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004104 GEM_BUG_ON(obj->mm.pages);
4105
4106 if (obj->base.import_attach)
4107 drm_prime_gem_destroy(&obj->base, NULL);
4108
Chris Wilsond07f0e52016-10-28 13:58:44 +01004109 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004110 drm_gem_object_release(&obj->base);
4111 i915_gem_info_remove_obj(i915, obj->base.size);
4112
4113 kfree(obj->bit_17);
4114 i915_gem_object_free(obj);
4115 }
4116}
4117
4118static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4119{
4120 struct llist_node *freed;
4121
4122 freed = llist_del_all(&i915->mm.free_list);
4123 if (unlikely(freed))
4124 __i915_gem_free_objects(i915, freed);
4125}
4126
4127static void __i915_gem_free_work(struct work_struct *work)
4128{
4129 struct drm_i915_private *i915 =
4130 container_of(work, struct drm_i915_private, mm.free_work);
4131 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004132
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004133 /* All file-owned VMA should have been released by this point through
4134 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4135 * However, the object may also be bound into the global GTT (e.g.
4136 * older GPUs without per-process support, or for direct access through
4137 * the GTT either for the user or for scanout). Those VMA still need to
4138 * unbound now.
4139 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004140
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004141 while ((freed = llist_del_all(&i915->mm.free_list)))
4142 __i915_gem_free_objects(i915, freed);
4143}
4144
4145static void __i915_gem_free_object_rcu(struct rcu_head *head)
4146{
4147 struct drm_i915_gem_object *obj =
4148 container_of(head, typeof(*obj), rcu);
4149 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4150
4151 /* We can't simply use call_rcu() from i915_gem_free_object()
4152 * as we need to block whilst unbinding, and the call_rcu
4153 * task may be called from softirq context. So we take a
4154 * detour through a worker.
4155 */
4156 if (llist_add(&obj->freed, &i915->mm.free_list))
4157 schedule_work(&i915->mm.free_work);
4158}
4159
4160void i915_gem_free_object(struct drm_gem_object *gem_obj)
4161{
4162 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4163
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004164 if (obj->mm.quirked)
4165 __i915_gem_object_unpin_pages(obj);
4166
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004167 if (discard_backing_storage(obj))
4168 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004169
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004170 /* Before we free the object, make sure any pure RCU-only
4171 * read-side critical sections are complete, e.g.
4172 * i915_gem_busy_ioctl(). For the corresponding synchronized
4173 * lookup see i915_gem_object_lookup_rcu().
4174 */
4175 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004176}
4177
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004178void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4179{
4180 lockdep_assert_held(&obj->base.dev->struct_mutex);
4181
4182 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4183 if (i915_gem_object_is_active(obj))
4184 i915_gem_object_set_active_reference(obj);
4185 else
4186 i915_gem_object_put(obj);
4187}
4188
Chris Wilson3033aca2016-10-28 13:58:47 +01004189static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4190{
4191 struct intel_engine_cs *engine;
4192 enum intel_engine_id id;
4193
4194 for_each_engine(engine, dev_priv, id)
4195 GEM_BUG_ON(engine->last_context != dev_priv->kernel_context);
4196}
4197
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004198int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004199{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004200 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004201 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004202
Chris Wilson54b4f682016-07-21 21:16:19 +01004203 intel_suspend_gt_powersave(dev_priv);
4204
Chris Wilson45c5f202013-10-16 11:50:01 +01004205 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004206
4207 /* We have to flush all the executing contexts to main memory so
4208 * that they can saved in the hibernation image. To ensure the last
4209 * context image is coherent, we have to switch away from it. That
4210 * leaves the dev_priv->kernel_context still active when
4211 * we actually suspend, and its image in memory may not match the GPU
4212 * state. Fortunately, the kernel_context is disposable and we do
4213 * not rely on its state.
4214 */
4215 ret = i915_gem_switch_to_kernel_context(dev_priv);
4216 if (ret)
4217 goto err;
4218
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004219 ret = i915_gem_wait_for_idle(dev_priv,
4220 I915_WAIT_INTERRUPTIBLE |
4221 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004222 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004223 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004224
Chris Wilsonc0336662016-05-06 15:40:21 +01004225 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004226 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004227
Chris Wilson3033aca2016-10-28 13:58:47 +01004228 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004229 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004230 mutex_unlock(&dev->struct_mutex);
4231
Chris Wilson737b1502015-01-26 18:03:03 +02004232 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004233 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4234 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004235 flush_work(&dev_priv->mm.free_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004236
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004237 /* Assert that we sucessfully flushed all the work and
4238 * reset the GPU back to its idle, low power state.
4239 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004240 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004241 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004242
Imre Deak1c777c52016-10-12 17:46:37 +03004243 /*
4244 * Neither the BIOS, ourselves or any other kernel
4245 * expects the system to be in execlists mode on startup,
4246 * so we need to reset the GPU back to legacy mode. And the only
4247 * known way to disable logical contexts is through a GPU reset.
4248 *
4249 * So in order to leave the system in a known default configuration,
4250 * always reset the GPU upon unload and suspend. Afterwards we then
4251 * clean up the GEM state tracking, flushing off the requests and
4252 * leaving the system in a known idle state.
4253 *
4254 * Note that is of the upmost importance that the GPU is idle and
4255 * all stray writes are flushed *before* we dismantle the backing
4256 * storage for the pinned objects.
4257 *
4258 * However, since we are uncertain that resetting the GPU on older
4259 * machines is a good idea, we don't - just in case it leaves the
4260 * machine in an unusable condition.
4261 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004262 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004263 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4264 WARN_ON(reset && reset != -ENODEV);
4265 }
4266
Eric Anholt673a3942008-07-30 12:06:12 -07004267 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004268
4269err:
4270 mutex_unlock(&dev->struct_mutex);
4271 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004272}
4273
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004274void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004275{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004276 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004277
Imre Deak31ab49a2016-11-07 11:20:05 +02004278 WARN_ON(dev_priv->gt.awake);
4279
Chris Wilson5ab57c72016-07-15 14:56:20 +01004280 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004281 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004282
4283 /* As we didn't flush the kernel context before suspend, we cannot
4284 * guarantee that the context image is complete. So let's just reset
4285 * it and start again.
4286 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004287 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004288
4289 mutex_unlock(&dev->struct_mutex);
4290}
4291
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004292void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004293{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004294 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004295 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4296 return;
4297
4298 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4299 DISP_TILE_SURFACE_SWIZZLING);
4300
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004301 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004302 return;
4303
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004304 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004305 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004306 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004307 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004308 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004309 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004310 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004311 else
4312 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004313}
Daniel Vettere21af882012-02-09 20:53:27 +01004314
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004315static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004316{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004317 I915_WRITE(RING_CTL(base), 0);
4318 I915_WRITE(RING_HEAD(base), 0);
4319 I915_WRITE(RING_TAIL(base), 0);
4320 I915_WRITE(RING_START(base), 0);
4321}
4322
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004323static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004324{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004325 if (IS_I830(dev_priv)) {
4326 init_unused_ring(dev_priv, PRB1_BASE);
4327 init_unused_ring(dev_priv, SRB0_BASE);
4328 init_unused_ring(dev_priv, SRB1_BASE);
4329 init_unused_ring(dev_priv, SRB2_BASE);
4330 init_unused_ring(dev_priv, SRB3_BASE);
4331 } else if (IS_GEN2(dev_priv)) {
4332 init_unused_ring(dev_priv, SRB0_BASE);
4333 init_unused_ring(dev_priv, SRB1_BASE);
4334 } else if (IS_GEN3(dev_priv)) {
4335 init_unused_ring(dev_priv, PRB1_BASE);
4336 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004337 }
4338}
4339
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004340int
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004341i915_gem_init_hw(struct drm_i915_private *dev_priv)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004342{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004343 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304344 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004345 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004346
Chris Wilsonde867c22016-10-25 13:16:02 +01004347 dev_priv->gt.last_init_time = ktime_get();
4348
Chris Wilson5e4f5182015-02-13 14:35:59 +00004349 /* Double layer security blanket, see i915_gem_init() */
4350 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4351
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004352 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004353 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004354
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004355 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004356 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004357 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004358
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004359 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004360 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004361 u32 temp = I915_READ(GEN7_MSG_CTL);
4362 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4363 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004364 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004365 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4366 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4367 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4368 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004369 }
4370
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004371 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004372
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004373 /*
4374 * At least 830 can leave some of the unused rings
4375 * "active" (ie. head != tail) after resume which
4376 * will prevent c3 entry. Makes sure all unused rings
4377 * are totally idle.
4378 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004379 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004380
Dave Gordoned54c1a2016-01-19 19:02:54 +00004381 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004382
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004383 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004384 if (ret) {
4385 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4386 goto out;
4387 }
4388
4389 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304390 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004391 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004392 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004393 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004394 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004395
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004396 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004397
Alex Dai33a732f2015-08-12 15:43:36 +01004398 /* We can't enable contexts until all firmware is loaded */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004399 ret = intel_guc_setup(dev_priv);
Dave Gordone556f7c2016-06-07 09:14:49 +01004400 if (ret)
4401 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004402
Chris Wilson5e4f5182015-02-13 14:35:59 +00004403out:
4404 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004405 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004406}
4407
Chris Wilson39df9192016-07-20 13:31:57 +01004408bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4409{
4410 if (INTEL_INFO(dev_priv)->gen < 6)
4411 return false;
4412
4413 /* TODO: make semaphores and Execlists play nicely together */
4414 if (i915.enable_execlists)
4415 return false;
4416
4417 if (value >= 0)
4418 return value;
4419
4420#ifdef CONFIG_INTEL_IOMMU
4421 /* Enable semaphores on SNB when IO remapping is off */
4422 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4423 return false;
4424#endif
4425
4426 return true;
4427}
4428
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004429int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004430{
Chris Wilson1070a422012-04-24 15:47:41 +01004431 int ret;
4432
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004433 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004434
Oscar Mateoa83014d2014-07-24 17:04:21 +01004435 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004436 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004437 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004438 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004439 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004440 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004441 }
4442
Chris Wilson5e4f5182015-02-13 14:35:59 +00004443 /* This is just a security blanket to placate dragons.
4444 * On some systems, we very sporadically observe that the first TLBs
4445 * used by the CS may be stale, despite us poking the TLB reset. If
4446 * we hold the forcewake during initialisation these problems
4447 * just magically go away.
4448 */
4449 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4450
Chris Wilson72778cb2016-05-19 16:17:16 +01004451 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004452
4453 ret = i915_gem_init_ggtt(dev_priv);
4454 if (ret)
4455 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004456
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004457 ret = i915_gem_context_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004458 if (ret)
4459 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004460
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004461 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004462 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004463 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004464
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004465 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004466 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004467 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004468 * wedged. But we only want to do this where the GPU is angry,
4469 * for all other failure, such as an allocation failure, bail.
4470 */
4471 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004472 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004473 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004474 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004475
4476out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004477 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004478 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004479
Chris Wilson60990322014-04-09 09:19:42 +01004480 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004481}
4482
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004483void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004484i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004485{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004486 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304487 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004488
Akash Goel3b3f1652016-10-13 22:44:48 +05304489 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004490 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004491}
4492
Eric Anholt673a3942008-07-30 12:06:12 -07004493void
Imre Deak40ae4e12016-03-16 14:54:03 +02004494i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4495{
Chris Wilson49ef5292016-08-18 17:17:00 +01004496 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004497
4498 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4499 !IS_CHERRYVIEW(dev_priv))
4500 dev_priv->num_fence_regs = 32;
4501 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4502 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4503 dev_priv->num_fence_regs = 16;
4504 else
4505 dev_priv->num_fence_regs = 8;
4506
Chris Wilsonc0336662016-05-06 15:40:21 +01004507 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004508 dev_priv->num_fence_regs =
4509 I915_READ(vgtif_reg(avail_rs.fence_num));
4510
4511 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004512 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4513 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4514
4515 fence->i915 = dev_priv;
4516 fence->id = i;
4517 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4518 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004519 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004520
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004521 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004522}
4523
Chris Wilson73cb9702016-10-28 13:58:46 +01004524int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004525i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004526{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004527 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004528
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004529 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4530 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004531 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004532
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004533 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4534 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004535 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004536
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004537 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4538 SLAB_HWCACHE_ALIGN |
4539 SLAB_RECLAIM_ACCOUNT |
4540 SLAB_DESTROY_BY_RCU);
4541 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004542 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004543
Chris Wilson52e54202016-11-14 20:41:02 +00004544 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4545 SLAB_HWCACHE_ALIGN |
4546 SLAB_RECLAIM_ACCOUNT);
4547 if (!dev_priv->dependencies)
4548 goto err_requests;
4549
Chris Wilson73cb9702016-10-28 13:58:46 +01004550 mutex_lock(&dev_priv->drm.struct_mutex);
4551 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004552 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004553 mutex_unlock(&dev_priv->drm.struct_mutex);
4554 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004555 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004556
Ben Widawskya33afea2013-09-17 21:12:45 -07004557 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004558 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4559 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004560 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4561 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004562 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004563 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004564 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004565 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004566 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004567 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004568 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004569 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004570
Chris Wilson72bfa192010-12-19 11:42:05 +00004571 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4572
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004573 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004574
Chris Wilsonce453d82011-02-21 14:43:56 +00004575 dev_priv->mm.interruptible = true;
4576
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004577 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4578
Chris Wilsonb5add952016-08-04 16:32:36 +01004579 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004580
4581 return 0;
4582
Chris Wilson52e54202016-11-14 20:41:02 +00004583err_dependencies:
4584 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004585err_requests:
4586 kmem_cache_destroy(dev_priv->requests);
4587err_vmas:
4588 kmem_cache_destroy(dev_priv->vmas);
4589err_objects:
4590 kmem_cache_destroy(dev_priv->objects);
4591err_out:
4592 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004593}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004594
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004595void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004596{
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004597 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4598
Matthew Auldea84aa72016-11-17 21:04:11 +00004599 mutex_lock(&dev_priv->drm.struct_mutex);
4600 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4601 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4602 mutex_unlock(&dev_priv->drm.struct_mutex);
4603
Chris Wilson52e54202016-11-14 20:41:02 +00004604 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004605 kmem_cache_destroy(dev_priv->requests);
4606 kmem_cache_destroy(dev_priv->vmas);
4607 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004608
4609 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4610 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004611}
4612
Chris Wilson6a800ea2016-09-21 14:51:07 +01004613int i915_gem_freeze(struct drm_i915_private *dev_priv)
4614{
4615 intel_runtime_pm_get(dev_priv);
4616
4617 mutex_lock(&dev_priv->drm.struct_mutex);
4618 i915_gem_shrink_all(dev_priv);
4619 mutex_unlock(&dev_priv->drm.struct_mutex);
4620
4621 intel_runtime_pm_put(dev_priv);
4622
4623 return 0;
4624}
4625
Chris Wilson461fb992016-05-14 07:26:33 +01004626int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4627{
4628 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004629 struct list_head *phases[] = {
4630 &dev_priv->mm.unbound_list,
4631 &dev_priv->mm.bound_list,
4632 NULL
4633 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004634
4635 /* Called just before we write the hibernation image.
4636 *
4637 * We need to update the domain tracking to reflect that the CPU
4638 * will be accessing all the pages to create and restore from the
4639 * hibernation, and so upon restoration those pages will be in the
4640 * CPU domain.
4641 *
4642 * To make sure the hibernation image contains the latest state,
4643 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004644 *
4645 * To try and reduce the hibernation image, we manually shrink
4646 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004647 */
4648
Chris Wilson6a800ea2016-09-21 14:51:07 +01004649 mutex_lock(&dev_priv->drm.struct_mutex);
4650 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004651
Chris Wilson7aab2d52016-09-09 20:02:18 +01004652 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004653 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004654 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4655 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4656 }
Chris Wilson461fb992016-05-14 07:26:33 +01004657 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004658 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004659
4660 return 0;
4661}
4662
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004663void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004664{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004665 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004666 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004667
4668 /* Clean up our request list when the client is going away, so that
4669 * later retire_requests won't dereference our soon-to-be-gone
4670 * file_priv.
4671 */
Chris Wilson1c255952010-09-26 11:03:27 +01004672 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004673 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004674 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004675 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004676
Chris Wilson2e1b8732015-04-27 13:41:22 +01004677 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004678 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004679 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004680 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004681 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004682}
4683
4684int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4685{
4686 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004687 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004688
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004689 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004690
4691 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4692 if (!file_priv)
4693 return -ENOMEM;
4694
4695 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004696 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004697 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004698 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004699
4700 spin_lock_init(&file_priv->mm.lock);
4701 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004702
Chris Wilsonc80ff162016-07-27 09:07:27 +01004703 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004704
Ben Widawskye422b882013-12-06 14:10:58 -08004705 ret = i915_gem_context_open(dev, file);
4706 if (ret)
4707 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004708
Ben Widawskye422b882013-12-06 14:10:58 -08004709 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004710}
4711
Daniel Vetterb680c372014-09-19 18:27:27 +02004712/**
4713 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004714 * @old: current GEM buffer for the frontbuffer slots
4715 * @new: new GEM buffer for the frontbuffer slots
4716 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004717 *
4718 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4719 * from @old and setting them in @new. Both @old and @new can be NULL.
4720 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004721void i915_gem_track_fb(struct drm_i915_gem_object *old,
4722 struct drm_i915_gem_object *new,
4723 unsigned frontbuffer_bits)
4724{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004725 /* Control of individual bits within the mask are guarded by
4726 * the owning plane->mutex, i.e. we can never see concurrent
4727 * manipulation of individual bits. But since the bitfield as a whole
4728 * is updated using RMW, we need to use atomics in order to update
4729 * the bits.
4730 */
4731 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4732 sizeof(atomic_t) * BITS_PER_BYTE);
4733
Daniel Vettera071fa02014-06-18 23:28:09 +02004734 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004735 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4736 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004737 }
4738
4739 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004740 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4741 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004742 }
4743}
4744
Dave Gordonea702992015-07-09 19:29:02 +01004745/* Allocate a new GEM object and fill it with the supplied data */
4746struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004747i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01004748 const void *data, size_t size)
4749{
4750 struct drm_i915_gem_object *obj;
4751 struct sg_table *sg;
4752 size_t bytes;
4753 int ret;
4754
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004755 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004756 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004757 return obj;
4758
4759 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4760 if (ret)
4761 goto fail;
4762
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004763 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004764 if (ret)
4765 goto fail;
4766
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004767 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004768 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004769 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004770 i915_gem_object_unpin_pages(obj);
4771
4772 if (WARN_ON(bytes != size)) {
4773 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4774 ret = -EFAULT;
4775 goto fail;
4776 }
4777
4778 return obj;
4779
4780fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004781 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004782 return ERR_PTR(ret);
4783}
Chris Wilson96d77632016-10-28 13:58:33 +01004784
4785struct scatterlist *
4786i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4787 unsigned int n,
4788 unsigned int *offset)
4789{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004790 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004791 struct scatterlist *sg;
4792 unsigned int idx, count;
4793
4794 might_sleep();
4795 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004796 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004797
4798 /* As we iterate forward through the sg, we record each entry in a
4799 * radixtree for quick repeated (backwards) lookups. If we have seen
4800 * this index previously, we will have an entry for it.
4801 *
4802 * Initial lookup is O(N), but this is amortized to O(1) for
4803 * sequential page access (where each new request is consecutive
4804 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4805 * i.e. O(1) with a large constant!
4806 */
4807 if (n < READ_ONCE(iter->sg_idx))
4808 goto lookup;
4809
4810 mutex_lock(&iter->lock);
4811
4812 /* We prefer to reuse the last sg so that repeated lookup of this
4813 * (or the subsequent) sg are fast - comparing against the last
4814 * sg is faster than going through the radixtree.
4815 */
4816
4817 sg = iter->sg_pos;
4818 idx = iter->sg_idx;
4819 count = __sg_page_count(sg);
4820
4821 while (idx + count <= n) {
4822 unsigned long exception, i;
4823 int ret;
4824
4825 /* If we cannot allocate and insert this entry, or the
4826 * individual pages from this range, cancel updating the
4827 * sg_idx so that on this lookup we are forced to linearly
4828 * scan onwards, but on future lookups we will try the
4829 * insertion again (in which case we need to be careful of
4830 * the error return reporting that we have already inserted
4831 * this index).
4832 */
4833 ret = radix_tree_insert(&iter->radix, idx, sg);
4834 if (ret && ret != -EEXIST)
4835 goto scan;
4836
4837 exception =
4838 RADIX_TREE_EXCEPTIONAL_ENTRY |
4839 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4840 for (i = 1; i < count; i++) {
4841 ret = radix_tree_insert(&iter->radix, idx + i,
4842 (void *)exception);
4843 if (ret && ret != -EEXIST)
4844 goto scan;
4845 }
4846
4847 idx += count;
4848 sg = ____sg_next(sg);
4849 count = __sg_page_count(sg);
4850 }
4851
4852scan:
4853 iter->sg_pos = sg;
4854 iter->sg_idx = idx;
4855
4856 mutex_unlock(&iter->lock);
4857
4858 if (unlikely(n < idx)) /* insertion completed by another thread */
4859 goto lookup;
4860
4861 /* In case we failed to insert the entry into the radixtree, we need
4862 * to look beyond the current sg.
4863 */
4864 while (idx + count <= n) {
4865 idx += count;
4866 sg = ____sg_next(sg);
4867 count = __sg_page_count(sg);
4868 }
4869
4870 *offset = n - idx;
4871 return sg;
4872
4873lookup:
4874 rcu_read_lock();
4875
4876 sg = radix_tree_lookup(&iter->radix, n);
4877 GEM_BUG_ON(!sg);
4878
4879 /* If this index is in the middle of multi-page sg entry,
4880 * the radixtree will contain an exceptional entry that points
4881 * to the start of that range. We will return the pointer to
4882 * the base page and the offset of this page within the
4883 * sg entry's range.
4884 */
4885 *offset = 0;
4886 if (unlikely(radix_tree_exception(sg))) {
4887 unsigned long base =
4888 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4889
4890 sg = radix_tree_lookup(&iter->radix, base);
4891 GEM_BUG_ON(!sg);
4892
4893 *offset = n - base;
4894 }
4895
4896 rcu_read_unlock();
4897
4898 return sg;
4899}
4900
4901struct page *
4902i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4903{
4904 struct scatterlist *sg;
4905 unsigned int offset;
4906
4907 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4908
4909 sg = i915_gem_object_get_sg(obj, n, &offset);
4910 return nth_page(sg_page(sg), offset);
4911}
4912
4913/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4914struct page *
4915i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4916 unsigned int n)
4917{
4918 struct page *page;
4919
4920 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004921 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004922 set_page_dirty(page);
4923
4924 return page;
4925}
4926
4927dma_addr_t
4928i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4929 unsigned long n)
4930{
4931 struct scatterlist *sg;
4932 unsigned int offset;
4933
4934 sg = i915_gem_object_get_sg(obj, n, &offset);
4935 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4936}