blob: 54eeb8d00bc62a9f818aa9a833cbc15e7a1d9324 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05005 select ARCH_CLOCKSOURCE_DATA
Arnd Bergmannec80eb42018-01-16 14:48:14 +01006 select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC
Vladimir Murzinc7780ab2017-12-18 11:48:42 +01007 select ARCH_HAS_DEBUG_VIRTUAL if MMU
Dan Williams21266be2015-11-19 18:19:29 -08008 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07009 select ARCH_HAS_ELF_RANDOMIZE
Jinbum Parkee333552018-03-06 01:39:24 +010010 select ARCH_HAS_FORTIFY_SOURCE
Dmitry Vyukov75851722018-06-14 15:27:44 -070011 select ARCH_HAS_KCOV
Laurent Dufour3010a5e2018-06-07 17:06:08 -070012 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010013 select ARCH_HAS_PHYS_TO_DMA
Dmitry Vyukov75851722018-06-14 15:27:44 -070014 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080015 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
16 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000017 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010018 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080019 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040020 select ARCH_MIGHT_HAVE_PC_PARPORT
Laura Abbottad21fc42017-02-06 16:31:57 -080021 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
22 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020023 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010024 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010025 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010026 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010027 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010028 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010029 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010030 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig002e6742018-01-09 16:30:23 +010031 select DMA_DIRECT_OPS if !MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020032 select EDAC_SUPPORT
33 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070034 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010035 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010036 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010037 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010038 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020039 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010040 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010041 select GENERIC_IRQ_PROBE
42 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010043 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010044 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070045 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010046 select GENERIC_SMP_IDLE_THREAD
47 select GENERIC_STRNCPY_FROM_USER
48 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010049 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010050 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090051 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010052 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010053 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
54 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080055 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010056 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Kees Cook08626a62017-08-16 14:09:13 -070057 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Wade Farnsworth0693bf62012-04-04 16:19:47 +010058 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010059 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053060 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King171b3f02013-09-12 21:24:42 +010061 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010062 select HAVE_C_RECORDMCOUNT
63 select HAVE_DEBUG_KMEMLEAK
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010065 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010066 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010067 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070068 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010069 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
70 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
71 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020072 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010073 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010074 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
75 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010076 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010077 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070078 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010079 select HAVE_KERNEL_LZMA
80 select HAVE_KERNEL_LZO
81 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010082 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080083 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010084 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010085 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070086 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010087 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080088 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010089 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010090 select HAVE_PERF_REGS
91 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070092 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010093 select HAVE_REGS_AND_STACK_ACCESS_API
Mathieu Desnoyers9800b9d2018-06-02 08:43:55 -040094 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +090095 select HAVE_STACKPROTECTOR
Russell Kingb1b3f492012-10-06 17:12:25 +010096 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070097 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070098 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010099 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +0100100 select MODULES_USE_ELF_REL
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200101 select NEED_DMA_MAP_STATE
Santosh Shilimkar84f452b2013-06-30 00:28:46 -0400102 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +0100103 select OF_EARLY_FLATTREE if OF
104 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +0100105 select OLD_SIGACTION
106 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +0100107 select PERF_USE_VMALLOC
Jinbum Parkb26d07a2018-01-10 00:54:37 +0100108 select REFCOUNT_FULL
Russell Kingb1b3f492012-10-06 17:12:25 +0100109 select RTC_LIB
110 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +0100111 # Above selects are sorted alphabetically; please add new ones
112 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 help
114 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000115 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000117 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 Europe. There is an ARM Linux project with a web page at
119 <http://www.arm.linux.org.uk/>.
120
Russell King74facff2011-06-02 11:16:22 +0100121config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700122 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100123 bool
124
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200125config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200126 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100127 select ARM_HAS_SG_CHAIN
128 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200129
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900130if ARM_DMA_USE_IOMMU
131
132config ARM_DMA_IOMMU_ALIGNMENT
133 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
134 range 4 9
135 default 8
136 help
137 DMA mapping framework by default aligns all buffers to the smallest
138 PAGE_SIZE order which is greater than or equal to the requested buffer
139 size. This works well for buffers up to a few hundreds kilobytes, but
140 for larger buffers it just a waste of address space. Drivers which has
141 relatively small addressing window (like 64Mib) might run out of
142 virtual space with just a few allocations.
143
144 With this parameter you can specify the maximum PAGE_SIZE order for
145 DMA IOMMU buffers. Larger buffers will be aligned only to this
146 specified order. The order is expressed as a power of two multiplied
147 by the PAGE_SIZE.
148
149endif
150
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100151config MIGHT_HAVE_PCI
152 bool
153
Ralf Baechle75e71532007-02-09 17:08:58 +0000154config SYS_SUPPORTS_APM_EMULATION
155 bool
156
Linus Walleijbc581772009-09-15 17:30:37 +0100157config HAVE_TCM
158 bool
159 select GENERIC_ALLOCATOR
160
Russell Kinge119bff2010-01-10 17:23:29 +0000161config HAVE_PROC_CPU
162 bool
163
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700164config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000165 bool
Al Viro5ea81762007-02-11 15:41:31 +0000166
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167config EISA
168 bool
169 ---help---
170 The Extended Industry Standard Architecture (EISA) bus was
171 developed as an open alternative to the IBM MicroChannel bus.
172
173 The EISA bus provided some of the features of the IBM MicroChannel
174 bus while maintaining backward compatibility with cards made for
175 the older ISA bus. The EISA bus saw limited use between 1988 and
176 1995 when it was made obsolete by the PCI bus.
177
178 Say Y here if you are building a kernel for an EISA-based machine.
179
180 Otherwise, say N.
181
182config SBUS
183 bool
184
Russell Kingf16fb1e2007-04-28 09:59:37 +0100185config STACKTRACE_SUPPORT
186 bool
187 default y
188
189config LOCKDEP_SUPPORT
190 bool
191 default y
192
Russell King7ad1bcb2006-08-27 12:07:02 +0100193config TRACE_IRQFLAGS_SUPPORT
194 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100195 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100196
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197config RWSEM_XCHGADD_ALGORITHM
198 bool
Will Deacon8a874112014-05-02 17:06:19 +0100199 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
David Howellsf0d1b0b2006-12-08 02:37:49 -0800201config ARCH_HAS_ILOG2_U32
202 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800203
204config ARCH_HAS_ILOG2_U64
205 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800206
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100207config ARCH_HAS_BANDGAP
208 bool
209
Stefan Agnera5f4c562015-08-13 00:01:52 +0100210config FIX_EARLYCON_MEM
211 def_bool y if MMU
212
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800213config GENERIC_HWEIGHT
214 bool
215 default y
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217config GENERIC_CALIBRATE_DELAY
218 bool
219 default y
220
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100221config ARCH_MAY_HAVE_PC_FDC
222 bool
223
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800224config ZONE_DMA
225 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800226
David A. Longc7edc9e2014-03-07 11:23:04 -0500227config ARCH_SUPPORTS_UPROBES
228 def_bool y
229
Rob Herring58af4a22012-03-20 14:33:01 -0500230config ARCH_HAS_DMA_SET_COHERENT_MASK
231 bool
232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233config GENERIC_ISA_DMA
234 bool
235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236config FIQ
237 bool
238
Rob Herring13a50452012-02-07 09:28:22 -0600239config NEED_RET_TO_USER
240 bool
241
Al Viro034d2f52005-12-19 16:27:59 -0500242config ARCH_MTD_XIP
243 bool
244
Russell Kingdc21af92011-01-04 19:09:43 +0000245config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100246 bool "Patch physical to virtual translations at runtime" if EMBEDDED
247 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100248 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000249 help
Russell King111e9a52011-05-12 10:02:42 +0100250 Patch phys-to-virt and virt-to-phys translation functions at
251 boot and module load time according to the position of the
252 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000253
Russell King111e9a52011-05-12 10:02:42 +0100254 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100255 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000256
Russell Kingc1beced2011-08-10 10:23:45 +0100257 Only disable this option if you know that you do not require
258 this feature (eg, building a kernel for a single machine) and
259 you need to shrink the kernel to the minimal size.
260
Rob Herringc334bc12012-03-04 22:03:33 -0600261config NEED_MACH_IO_H
262 bool
263 help
264 Select this when mach/io.h is required to provide special
265 definitions for this platform. The need for mach/io.h should
266 be avoided when possible.
267
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400268config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400269 bool
Russell King111e9a52011-05-12 10:02:42 +0100270 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400271 Select this when mach/memory.h is required to provide special
272 definitions for this platform. The need for mach/memory.h should
273 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400274
275config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100276 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100277 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100278 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100279 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100280 ARCH_FOOTBRIDGE || \
281 ARCH_INTEGRATOR || \
282 ARCH_IOP13XX || \
283 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200284 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100285 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
286 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700287 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400288 help
289 Please provide the physical address corresponding to the
290 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000291
Simon Glass87e040b2011-08-16 23:44:26 +0100292config GENERIC_BUG
293 def_bool y
294 depends on BUG
295
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700296config PGTABLE_LEVELS
297 int
298 default 3 if ARM_LPAE
299 default 2
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301source "init/Kconfig"
302
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700303source "kernel/Kconfig.freezer"
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305menu "System Type"
306
Hyok S. Choi3c427972009-07-24 12:35:00 +0100307config MMU
308 bool "MMU-based Paged Memory Management Support"
309 default y
310 help
311 Select if you want MMU-based virtualised addressing space
312 support by paged memory management. If unsure, say 'Y'.
313
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800314config ARCH_MMAP_RND_BITS_MIN
315 default 8
316
317config ARCH_MMAP_RND_BITS_MAX
318 default 14 if PAGE_OFFSET=0x40000000
319 default 15 if PAGE_OFFSET=0x80000000
320 default 16
321
Russell Kingccf50e22010-03-15 19:03:06 +0000322#
323# The "ARM system type" choice list is ordered alphabetically by option
324# text. Please add new entries in the option alphabetic order.
325#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326choice
327 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100328 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100329 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Rob Herring387798b2012-09-06 13:41:12 -0500331config ARCH_MULTIPLATFORM
332 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100333 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700334 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500335 select ARM_PATCH_PHYS_VIRT
336 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200337 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600338 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600339 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100340 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500341 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530342 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600343 select SPARSE_IRQ
344 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600345
Stefan Agner9c77bc42015-05-20 00:03:51 +0200346config ARM_SINGLE_ARMV7M
347 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
348 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200349 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200350 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200351 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200352 select COMMON_CLK
353 select CPU_V7M
354 select GENERIC_CLOCKEVENTS
355 select NO_IOPORT_MAP
356 select SPARSE_IRQ
357 select USE_OF
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359config ARCH_EBSA110
360 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100361 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000362 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100363 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600364 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400365 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700366 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 help
368 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000369 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 Ethernet interface, two PCMCIA sockets, two serial ports and a
371 parallel port.
372
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000373config ARCH_EP93XX
374 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700375 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000376 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100377 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000378 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700379 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100380 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200381 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100382 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200383 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200384 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000385 help
386 This enables support for the Cirrus EP93xx series of CPUs.
387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388config ARCH_FOOTBRIDGE
389 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000390 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000392 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200393 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600394 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400395 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000396 help
397 Support for systems based on the DC21285 companion chip
398 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100400config ARCH_NETX
401 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100402 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100403 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000404 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100405 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000406 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100407 This enables support for systems based on the Hilscher NetX Soc
408
Russell King3b938be2007-05-12 11:25:44 +0100409config ARCH_IOP13XX
410 bool "IOP13xx-based"
411 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100412 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400413 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600414 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100415 select PCI
416 select PLAT_IOP
417 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000418 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100419 help
420 Support for Intel's IOP13XX (XScale) family of processors.
421
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100422config ARCH_IOP32X
423 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100424 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000425 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200426 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200427 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600428 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100429 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100430 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000431 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100432 Support for Intel's 80219 and IOP32X (XScale) family of
433 processors.
434
435config ARCH_IOP33X
436 bool "IOP33x-based"
437 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000438 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200439 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200440 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600441 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100442 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100443 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100444 help
445 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
Russell King3b938be2007-05-12 11:25:44 +0100447config ARCH_IXP4XX
448 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100449 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500450 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100451 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100452 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000453 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100454 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100455 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200456 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100457 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600458 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200459 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100460 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100461 help
Russell King3b938be2007-05-12 11:25:44 +0100462 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100463
Saeed Bisharaedabd382009-08-06 15:12:43 +0300464config ARCH_DOVE
465 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100466 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300467 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200468 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100469 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100470 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100471 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100472 select PINCTRL
473 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200474 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100475 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000476 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300477 help
478 Support for the Marvell Dove SoC 88AP510
479
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100480config ARCH_KS8695
481 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200482 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100483 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200484 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200485 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100486 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100487 help
488 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
489 System-on-Chip devices.
490
Russell King788c9702009-04-26 14:21:59 +0100491config ARCH_W90X900
492 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100493 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100494 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100495 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100496 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200497 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200498 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100499 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
500 At present, the w90x900 has been renamed nuc900, regarding
501 the ARM series product line, you can login the following
502 link address to know more.
503
504 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
505 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400506
Russell King93e22562012-10-12 14:20:52 +0100507config ARCH_LPC32XX
508 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100509 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000510 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200511 select CLKSRC_LPC32XX
512 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100513 select CPU_ARM926T
514 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200515 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300516 select MULTI_IRQ_HANDLER
517 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100518 select USE_OF
519 help
520 Support for the NXP LPC32XX family of processors
521
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700523 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100524 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100525 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100526 select ARM_CPU_SUSPEND if PM
527 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100528 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100529 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200530 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100531 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200532 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100533 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100534 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800535 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200536 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100537 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100538 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100539 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800540 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800541 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000542 help
eric miao2c8086a2007-09-11 19:13:17 -0700543 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
545config ARCH_RPC
546 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100547 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100549 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100550 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000551 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100552 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100553 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200554 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100555 select HAVE_PATA_PLATFORM
556 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600557 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400558 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700559 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 help
561 On the Acorn Risc-PC, Linux can support the internal IDE disk and
562 CD-ROM interface, serial and parallel port, and the floppy drive.
563
564config ARCH_SA1100
565 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100566 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100567 select ARCH_SPARSEMEM_ENABLE
568 select CLKDEV_LOOKUP
569 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200570 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200571 select TIMER_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100572 select CPU_FREQ
573 select CPU_SA1100
574 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200575 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200576 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100577 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100578 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100579 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400580 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100581 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000582 help
583 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900585config ARCH_S3C24XX
586 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100587 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100588 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200589 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800590 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900591 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200592 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900593 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900594 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100595 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900596 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600597 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900598 select SAMSUNG_ATAGS
Masahiro Yamadaea04d6b2017-11-27 11:19:23 +0900599 select USE_OF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900601 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
602 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
603 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
604 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900605
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100606config ARCH_DAVINCI
607 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100608 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100609 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100610 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700611 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100612 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100613 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200614 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100615 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530616 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100617 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100618 help
619 Support for TI's DaVinci platform.
620
Tony Lindgrena0694862013-01-11 11:24:20 -0800621config ARCH_OMAP1
622 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600623 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100624 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800625 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200626 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100627 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100628 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800629 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200630 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800631 select HAVE_IDE
632 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700633 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800634 select NEED_MACH_IO_H if PCCARD
635 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700636 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100637 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800638 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800639
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640endchoice
641
Rob Herring387798b2012-09-06 13:41:12 -0500642menu "Multiple platform selection"
643 depends on ARCH_MULTIPLATFORM
644
645comment "CPU Core family selection"
646
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100647config ARCH_MULTI_V4
648 bool "ARMv4 based platforms (FA526)"
649 depends on !ARCH_MULTI_V6_V7
650 select ARCH_MULTI_V4_V5
651 select CPU_FA526
652
Rob Herring387798b2012-09-06 13:41:12 -0500653config ARCH_MULTI_V4T
654 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500655 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100656 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200657 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
658 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
659 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500660
661config ARCH_MULTI_V5
662 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500663 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100664 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100665 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200666 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
667 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500668
669config ARCH_MULTI_V4_V5
670 bool
671
672config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800673 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500674 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600675 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500676
677config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800678 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500679 default y
680 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100681 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600682 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500683
684config ARCH_MULTI_V6_V7
685 bool
Rob Herring9352b052014-01-31 15:36:10 -0600686 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500687
688config ARCH_MULTI_CPU_AUTO
689 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
690 select ARCH_MULTI_V5
691
692endmenu
693
Rob Herring05e2a3d2013-12-05 10:04:54 -0600694config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900695 bool "Dummy Virtual Machine"
696 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600697 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600698 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500699 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100700 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000701 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600702 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600703 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600704
Russell Kingccf50e22010-03-15 19:03:06 +0000705#
706# This is sorted alphabetically by mach-* pathname. However, plat-*
707# Kconfigs may be included either alphabetically (according to the
708# plat- suffix) or along side the corresponding mach-* source.
709#
Andreas Färber6bb85362017-02-15 11:03:22 +0100710source "arch/arm/mach-actions/Kconfig"
711
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200712source "arch/arm/mach-alpine/Kconfig"
713
Lars Persson590b4602016-02-11 17:06:19 +0100714source "arch/arm/mach-artpec/Kconfig"
715
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100716source "arch/arm/mach-asm9260/Kconfig"
717
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100718source "arch/arm/mach-aspeed/Kconfig"
719
Russell King95b8f202010-01-14 11:43:54 +0000720source "arch/arm/mach-at91/Kconfig"
721
Anders Berg1d22924e2014-05-23 11:08:35 +0200722source "arch/arm/mach-axxia/Kconfig"
723
Christian Daudt8ac49e02012-11-19 09:46:10 -0800724source "arch/arm/mach-bcm/Kconfig"
725
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200726source "arch/arm/mach-berlin/Kconfig"
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728source "arch/arm/mach-clps711x/Kconfig"
729
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300730source "arch/arm/mach-cns3xxx/Kconfig"
731
Russell King95b8f202010-01-14 11:43:54 +0000732source "arch/arm/mach-davinci/Kconfig"
733
Baruch Siachdf8d7422015-01-14 10:40:30 +0200734source "arch/arm/mach-digicolor/Kconfig"
735
Russell King95b8f202010-01-14 11:43:54 +0000736source "arch/arm/mach-dove/Kconfig"
737
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000738source "arch/arm/mach-ep93xx/Kconfig"
739
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100740source "arch/arm/mach-exynos/Kconfig"
741source "arch/arm/plat-samsung/Kconfig"
742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743source "arch/arm/mach-footbridge/Kconfig"
744
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200745source "arch/arm/mach-gemini/Kconfig"
746
Rob Herring387798b2012-09-06 13:41:12 -0500747source "arch/arm/mach-highbank/Kconfig"
748
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800749source "arch/arm/mach-hisi/Kconfig"
750
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100751source "arch/arm/mach-imx/Kconfig"
752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753source "arch/arm/mach-integrator/Kconfig"
754
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100755source "arch/arm/mach-iop13xx/Kconfig"
756
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100757source "arch/arm/mach-iop32x/Kconfig"
758
759source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
761source "arch/arm/mach-ixp4xx/Kconfig"
762
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400763source "arch/arm/mach-keystone/Kconfig"
764
Russell King95b8f202010-01-14 11:43:54 +0000765source "arch/arm/mach-ks8695/Kconfig"
766
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100767source "arch/arm/mach-mediatek/Kconfig"
768
Carlo Caione3b8f5032014-09-10 22:16:59 +0200769source "arch/arm/mach-meson/Kconfig"
770
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100771source "arch/arm/mach-mmp/Kconfig"
772
Jonas Jensen17723fd32013-12-18 13:58:45 +0100773source "arch/arm/mach-moxart/Kconfig"
774
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200775source "arch/arm/mach-mv78xx0/Kconfig"
776
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100777source "arch/arm/mach-mvebu/Kconfig"
Matthias Bruggerf682a212014-05-13 01:06:13 +0200778
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800779source "arch/arm/mach-mxs/Kconfig"
780
Russell King95b8f202010-01-14 11:43:54 +0000781source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800782
Russell King95b8f202010-01-14 11:43:54 +0000783source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000784
Brendan Higgins7bffa142017-08-16 12:18:39 -0700785source "arch/arm/mach-npcm/Kconfig"
786
Daniel Tang9851ca52013-06-11 18:40:17 +1000787source "arch/arm/mach-nspire/Kconfig"
788
Tony Lindgrend48af152005-07-10 19:58:17 +0100789source "arch/arm/plat-omap/Kconfig"
790
791source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
Tony Lindgren1dbae812005-11-10 14:26:51 +0000793source "arch/arm/mach-omap2/Kconfig"
794
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400795source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400796
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100797source "arch/arm/mach-oxnas/Kconfig"
798
Rob Herring387798b2012-09-06 13:41:12 -0500799source "arch/arm/mach-picoxcell/Kconfig"
800
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100801source "arch/arm/mach-prima2/Kconfig"
802
Russell King95b8f202010-01-14 11:43:54 +0000803source "arch/arm/mach-pxa/Kconfig"
804source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600806source "arch/arm/mach-qcom/Kconfig"
807
Russell King95b8f202010-01-14 11:43:54 +0000808source "arch/arm/mach-realview/Kconfig"
809
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200810source "arch/arm/mach-rockchip/Kconfig"
811
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100812source "arch/arm/mach-s3c24xx/Kconfig"
813
814source "arch/arm/mach-s3c64xx/Kconfig"
815
816source "arch/arm/mach-s5pv210/Kconfig"
817
Russell King95b8f202010-01-14 11:43:54 +0000818source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300819
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100820source "arch/arm/mach-shmobile/Kconfig"
821
Rob Herring387798b2012-09-06 13:41:12 -0500822source "arch/arm/mach-socfpga/Kconfig"
823
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100824source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100825
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100826source "arch/arm/mach-sti/Kconfig"
827
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100828source "arch/arm/mach-stm32/Kconfig"
829
Maxime Ripard3b526342012-11-08 12:40:16 +0100830source "arch/arm/mach-sunxi/Kconfig"
831
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100832source "arch/arm/mach-tango/Kconfig"
833
Erik Gillingc5f80062010-01-21 16:53:02 -0800834source "arch/arm/mach-tegra/Kconfig"
835
Russell King95b8f202010-01-14 11:43:54 +0000836source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900838source "arch/arm/mach-uniphier/Kconfig"
839
Russell King95b8f202010-01-14 11:43:54 +0000840source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842source "arch/arm/mach-versatile/Kconfig"
843
Russell Kingceade892010-02-11 21:44:53 +0000844source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000845source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000846
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300847source "arch/arm/mach-vt8500/Kconfig"
848
wanzongshun7ec80dd2008-12-03 03:55:38 +0100849source "arch/arm/mach-w90x900/Kconfig"
850
Jun Nieacede512015-04-28 17:18:05 +0800851source "arch/arm/mach-zx/Kconfig"
852
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600853source "arch/arm/mach-zynq/Kconfig"
854
Stefan Agner499f1642015-05-21 00:35:44 +0200855# ARMv7-M architecture
856config ARCH_EFM32
857 bool "Energy Micro efm32"
858 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200859 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200860 help
861 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
862 processors.
863
864config ARCH_LPC18XX
865 bool "NXP LPC18xx/LPC43xx"
866 depends on ARM_SINGLE_ARMV7M
867 select ARCH_HAS_RESET_CONTROLLER
868 select ARM_AMBA
869 select CLKSRC_LPC32XX
870 select PINCTRL
871 help
872 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
873 high performance microcontrollers.
874
Vladimir Murzin18471192016-04-25 09:49:13 +0100875config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300876 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100877 depends on ARM_SINGLE_ARMV7M
878 select ARM_AMBA
879 select CLKSRC_MPS2
880 help
881 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
882 with a range of available cores like Cortex-M3/M4/M7.
883
884 Please, note that depends which Application Note is used memory map
885 for the platform may vary, so adjustment of RAM base might be needed.
886
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887# Definitions to make life easier
888config ARCH_ACORN
889 bool
890
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100891config PLAT_IOP
892 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700893 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100894
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400895config PLAT_ORION
896 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100897 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100898 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100899 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200900 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400901
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200902config PLAT_ORION_LEGACY
903 bool
904 select PLAT_ORION
905
Eric Miaobd5ce432009-01-20 12:06:01 +0800906config PLAT_PXA
907 bool
908
Russell Kingf4b8b312010-01-14 12:48:06 +0000909config PLAT_VERSATILE
910 bool
911
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900912source "arch/arm/firmware/Kconfig"
913
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914source arch/arm/mm/Kconfig
915
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100916config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100917 bool "Enable iWMMXt support"
918 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
919 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100920 help
921 Enable support for iWMMXt context switching at run time if
922 running on a CPU that supports it.
923
eric miao52108642010-12-13 09:42:34 +0100924config MULTI_IRQ_HANDLER
925 bool
926 help
927 Allow each machine to specify it's own IRQ handler at run time.
928
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100929if !MMU
930source "arch/arm/Kconfig-nommu"
931endif
932
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100933config PJ4B_ERRATA_4742
934 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
935 depends on CPU_PJ4B && MACH_ARMADA_370
936 default y
937 help
938 When coming out of either a Wait for Interrupt (WFI) or a Wait for
939 Event (WFE) IDLE states, a specific timing sensitivity exists between
940 the retiring WFI/WFE instructions and the newly issued subsequent
941 instructions. This sensitivity can result in a CPU hang scenario.
942 Workaround:
943 The software must insert either a Data Synchronization Barrier (DSB)
944 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
945 instruction
946
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100947config ARM_ERRATA_326103
948 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
949 depends on CPU_V6
950 help
951 Executing a SWP instruction to read-only memory does not set bit 11
952 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
953 treat the access as a read, preventing a COW from occurring and
954 causing the faulting task to livelock.
955
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100956config ARM_ERRATA_411920
957 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000958 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100959 help
960 Invalidation of the Instruction Cache operation can
961 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
962 It does not affect the MPCore. This option enables the ARM Ltd.
963 recommended workaround.
964
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100965config ARM_ERRATA_430973
966 bool "ARM errata: Stale prediction on replaced interworking branch"
967 depends on CPU_V7
968 help
969 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100970 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100971 interworking branch is replaced with another code sequence at the
972 same virtual address, whether due to self-modifying code or virtual
973 to physical address re-mapping, Cortex-A8 does not recover from the
974 stale interworking branch prediction. This results in Cortex-A8
975 executing the new code sequence in the incorrect ARM or Thumb state.
976 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
977 and also flushes the branch target cache at every context switch.
978 Note that setting specific bits in the ACTLR register may not be
979 available in non-secure mode.
980
Catalin Marinas855c5512009-04-30 17:06:15 +0100981config ARM_ERRATA_458693
982 bool "ARM errata: Processor deadlock when a false hazard is created"
983 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100984 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100985 help
986 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
987 erratum. For very specific sequences of memory operations, it is
988 possible for a hazard condition intended for a cache line to instead
989 be incorrectly associated with a different cache line. This false
990 hazard might then cause a processor deadlock. The workaround enables
991 the L1 caching of the NEON accesses and disables the PLD instruction
992 in the ACTLR register. Note that setting specific bits in the ACTLR
993 register may not be available in non-secure mode.
994
Catalin Marinas0516e462009-04-30 17:06:20 +0100995config ARM_ERRATA_460075
996 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
997 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100998 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100999 help
1000 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1001 erratum. Any asynchronous access to the L2 cache may encounter a
1002 situation in which recent store transactions to the L2 cache are lost
1003 and overwritten with stale memory contents from external memory. The
1004 workaround disables the write-allocate mode for the L2 cache via the
1005 ACTLR register. Note that setting specific bits in the ACTLR register
1006 may not be available in non-secure mode.
1007
Will Deacon9f050272010-09-14 09:51:43 +01001008config ARM_ERRATA_742230
1009 bool "ARM errata: DMB operation may be faulty"
1010 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001011 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001012 help
1013 This option enables the workaround for the 742230 Cortex-A9
1014 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1015 between two write operations may not ensure the correct visibility
1016 ordering of the two writes. This workaround sets a specific bit in
1017 the diagnostic register of the Cortex-A9 which causes the DMB
1018 instruction to behave as a DSB, ensuring the correct behaviour of
1019 the two writes.
1020
Will Deacona672e992010-09-14 09:53:02 +01001021config ARM_ERRATA_742231
1022 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1023 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001024 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001025 help
1026 This option enables the workaround for the 742231 Cortex-A9
1027 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1028 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1029 accessing some data located in the same cache line, may get corrupted
1030 data due to bad handling of the address hazard when the line gets
1031 replaced from one of the CPUs at the same time as another CPU is
1032 accessing it. This workaround sets specific bits in the diagnostic
1033 register of the Cortex-A9 which reduces the linefill issuing
1034 capabilities of the processor.
1035
Jon Medhurst69155792013-06-07 10:35:35 +01001036config ARM_ERRATA_643719
1037 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1038 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001039 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001040 help
1041 This option enables the workaround for the 643719 Cortex-A9 (prior to
1042 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1043 register returns zero when it should return one. The workaround
1044 corrects this value, ensuring cache maintenance operations which use
1045 it behave as intended and avoiding data corruption.
1046
Will Deaconcdf357f2010-08-05 11:20:51 +01001047config ARM_ERRATA_720789
1048 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001049 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001050 help
1051 This option enables the workaround for the 720789 Cortex-A9 (prior to
1052 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1053 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1054 As a consequence of this erratum, some TLB entries which should be
1055 invalidated are not, resulting in an incoherency in the system page
1056 tables. The workaround changes the TLB flushing routines to invalidate
1057 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001058
1059config ARM_ERRATA_743622
1060 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1061 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001062 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001063 help
1064 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001065 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001066 optimisation in the Cortex-A9 Store Buffer may lead to data
1067 corruption. This workaround sets a specific bit in the diagnostic
1068 register of the Cortex-A9 which disables the Store Buffer
1069 optimisation, preventing the defect from occurring. This has no
1070 visible impact on the overall performance or power consumption of the
1071 processor.
1072
Will Deacon9a27c272011-02-18 16:36:35 +01001073config ARM_ERRATA_751472
1074 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001075 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001076 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001077 help
1078 This option enables the workaround for the 751472 Cortex-A9 (prior
1079 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1080 completion of a following broadcasted operation if the second
1081 operation is received by a CPU before the ICIALLUIS has completed,
1082 potentially leading to corrupted entries in the cache or TLB.
1083
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001084config ARM_ERRATA_754322
1085 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1086 depends on CPU_V7
1087 help
1088 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1089 r3p*) erratum. A speculative memory access may cause a page table walk
1090 which starts prior to an ASID switch but completes afterwards. This
1091 can populate the micro-TLB with a stale entry which may be hit with
1092 the new ASID. This workaround places two dsb instructions in the mm
1093 switching code so that no page table walks can cross the ASID switch.
1094
Will Deacon5dab26a2011-03-04 12:38:54 +01001095config ARM_ERRATA_754327
1096 bool "ARM errata: no automatic Store Buffer drain"
1097 depends on CPU_V7 && SMP
1098 help
1099 This option enables the workaround for the 754327 Cortex-A9 (prior to
1100 r2p0) erratum. The Store Buffer does not have any automatic draining
1101 mechanism and therefore a livelock may occur if an external agent
1102 continuously polls a memory location waiting to observe an update.
1103 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1104 written polling loops from denying visibility of updates to memory.
1105
Catalin Marinas145e10e2011-08-15 11:04:41 +01001106config ARM_ERRATA_364296
1107 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001108 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001109 help
1110 This options enables the workaround for the 364296 ARM1136
1111 r0p2 erratum (possible cache data corruption with
1112 hit-under-miss enabled). It sets the undocumented bit 31 in
1113 the auxiliary control register and the FI bit in the control
1114 register, thus disabling hit-under-miss without putting the
1115 processor into full low interrupt latency mode. ARM11MPCore
1116 is not affected.
1117
Will Deaconf630c1b2011-09-15 11:45:15 +01001118config ARM_ERRATA_764369
1119 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1120 depends on CPU_V7 && SMP
1121 help
1122 This option enables the workaround for erratum 764369
1123 affecting Cortex-A9 MPCore with two or more processors (all
1124 current revisions). Under certain timing circumstances, a data
1125 cache line maintenance operation by MVA targeting an Inner
1126 Shareable memory region may fail to proceed up to either the
1127 Point of Coherency or to the Point of Unification of the
1128 system. This workaround adds a DSB instruction before the
1129 relevant cache maintenance functions and sets a specific bit
1130 in the diagnostic control register of the SCU.
1131
Simon Horman7253b852012-09-28 02:12:45 +01001132config ARM_ERRATA_775420
1133 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1134 depends on CPU_V7
1135 help
1136 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1137 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1138 operation aborts with MMU exception, it might cause the processor
1139 to deadlock. This workaround puts DSB before executing ISB if
1140 an abort may occur on cache maintenance.
1141
Catalin Marinas93dc6882013-03-26 23:35:04 +01001142config ARM_ERRATA_798181
1143 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1144 depends on CPU_V7 && SMP
1145 help
1146 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1147 adequately shooting down all use of the old entries. This
1148 option enables the Linux kernel workaround for this erratum
1149 which sends an IPI to the CPUs that are running the same ASID
1150 as the one being invalidated.
1151
Will Deacon84b65042013-08-20 17:29:55 +01001152config ARM_ERRATA_773022
1153 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1154 depends on CPU_V7
1155 help
1156 This option enables the workaround for the 773022 Cortex-A15
1157 (up to r0p4) erratum. In certain rare sequences of code, the
1158 loop buffer may deliver incorrect instructions. This
1159 workaround disables the loop buffer to avoid the erratum.
1160
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001161config ARM_ERRATA_818325_852422
1162 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1163 depends on CPU_V7
1164 help
1165 This option enables the workaround for:
1166 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1167 instruction might deadlock. Fixed in r0p1.
1168 - Cortex-A12 852422: Execution of a sequence of instructions might
1169 lead to either a data corruption or a CPU deadlock. Not fixed in
1170 any Cortex-A12 cores yet.
1171 This workaround for all both errata involves setting bit[12] of the
1172 Feature Register. This bit disables an optimisation applied to a
1173 sequence of 2 instructions that use opposing condition codes.
1174
Doug Anderson416bcf22016-04-07 00:26:05 +01001175config ARM_ERRATA_821420
1176 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1177 depends on CPU_V7
1178 help
1179 This option enables the workaround for the 821420 Cortex-A12
1180 (all revs) erratum. In very rare timing conditions, a sequence
1181 of VMOV to Core registers instructions, for which the second
1182 one is in the shadow of a branch or abort, can lead to a
1183 deadlock when the VMOV instructions are issued out-of-order.
1184
Doug Anderson9f6f9352016-04-07 00:27:26 +01001185config ARM_ERRATA_825619
1186 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1187 depends on CPU_V7
1188 help
1189 This option enables the workaround for the 825619 Cortex-A12
1190 (all revs) erratum. Within rare timing constraints, executing a
1191 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1192 and Device/Strongly-Ordered loads and stores might cause deadlock
1193
1194config ARM_ERRATA_852421
1195 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1196 depends on CPU_V7
1197 help
1198 This option enables the workaround for the 852421 Cortex-A17
1199 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1200 execution of a DMB ST instruction might fail to properly order
1201 stores from GroupA and stores from GroupB.
1202
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001203config ARM_ERRATA_852423
1204 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1205 depends on CPU_V7
1206 help
1207 This option enables the workaround for:
1208 - Cortex-A17 852423: Execution of a sequence of instructions might
1209 lead to either a data corruption or a CPU deadlock. Not fixed in
1210 any Cortex-A17 cores yet.
1211 This is identical to Cortex-A12 erratum 852422. It is a separate
1212 config option from the A12 erratum due to the way errata are checked
1213 for and handled.
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215endmenu
1216
1217source "arch/arm/common/Kconfig"
1218
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219menu "Bus support"
1220
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221config ISA
1222 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 help
1224 Find out whether you have ISA slots on your motherboard. ISA is the
1225 name of a bus system, i.e. the way the CPU talks to the other stuff
1226 inside your box. Other bus systems are PCI, EISA, MicroChannel
1227 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1228 newer boards don't support it. If you have ISA, say Y, otherwise N.
1229
Russell King065909b2006-01-04 15:44:16 +00001230# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231config ISA_DMA
1232 bool
Russell King065909b2006-01-04 15:44:16 +00001233 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Russell King065909b2006-01-04 15:44:16 +00001235# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001236config ISA_DMA_API
1237 bool
Al Viro5cae8412005-05-04 05:39:22 +01001238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001240 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 help
1242 Find out whether you have a PCI motherboard. PCI is the name of a
1243 bus system, i.e. the way the CPU talks to the other stuff inside
1244 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1245 VESA. If you have PCI, say Y, otherwise N.
1246
Anton Vorontsov52882172010-04-19 13:20:49 +01001247config PCI_DOMAINS
1248 bool
1249 depends on PCI
1250
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001251config PCI_DOMAINS_GENERIC
1252 def_bool PCI_DOMAINS
1253
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001254config PCI_NANOENGINE
1255 bool "BSE nanoEngine PCI support"
1256 depends on SA1100_NANOENGINE
1257 help
1258 Enable PCI on the BSE nanoEngine board.
1259
Matthew Wilcox36e23592007-07-10 10:54:40 -06001260config PCI_SYSCALL
1261 def_bool PCI
1262
Mike Rapoporta0113a92007-11-25 08:55:34 +01001263config PCI_HOST_ITE8152
1264 bool
1265 depends on PCI && MACH_ARMCORE
1266 default y
1267 select DMABOUNCE
1268
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269source "drivers/pci/Kconfig"
1270
1271source "drivers/pcmcia/Kconfig"
1272
1273endmenu
1274
1275menu "Kernel Features"
1276
Dave Martin3b556582011-12-07 15:38:04 +00001277config HAVE_SMP
1278 bool
1279 help
1280 This option should be selected by machines which have an SMP-
1281 capable CPU.
1282
1283 The only effect of this option is to make the SMP-related
1284 options available to the user for configuration.
1285
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001287 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001288 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001289 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001290 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001291 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001292 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 help
1294 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001295 a system with only one CPU, say N. If you have a system with more
1296 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
Robert Graffham4a474152014-01-23 15:55:29 -08001298 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001300 you say Y here, the kernel will run on many, but not all,
1301 uniprocessor machines. On a uniprocessor machine, the kernel
1302 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Paul Bolle395cf962011-08-15 02:02:26 +02001304 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Mauro Carvalho Chehabecf38672018-05-08 23:44:08 -03001305 <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001306 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
1308 If you don't know what to do here, say N.
1309
Russell Kingf00ec482010-09-04 10:47:48 +01001310config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001311 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001312 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001313 default y
1314 help
1315 SMP kernels contain instructions which fail on non-SMP processors.
1316 Enabling this option allows the kernel to modify itself to make
1317 these instructions safe. Disabling it allows about 1K of space
1318 savings.
1319
1320 If you don't know what to do here, say Y.
1321
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001322config ARM_CPU_TOPOLOGY
1323 bool "Support cpu topology definition"
1324 depends on SMP && CPU_V7
1325 default y
1326 help
1327 Support ARM cpu topology definition. The MPIDR register defines
1328 affinity between processors which is then used to describe the cpu
1329 topology of an ARM System.
1330
1331config SCHED_MC
1332 bool "Multi-core scheduler support"
1333 depends on ARM_CPU_TOPOLOGY
1334 help
1335 Multi-core scheduler support improves the CPU scheduler's decision
1336 making when dealing with multi-core CPU chips at a cost of slightly
1337 increased overhead in some places. If unsure say N here.
1338
1339config SCHED_SMT
1340 bool "SMT scheduler support"
1341 depends on ARM_CPU_TOPOLOGY
1342 help
1343 Improves the CPU scheduler's decision making when dealing with
1344 MultiThreading at a cost of slightly increased overhead in some
1345 places. If unsure say N here.
1346
Russell Kinga8cbcd92009-05-16 11:51:14 +01001347config HAVE_ARM_SCU
1348 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001349 help
1350 This option enables support for the ARM system coherency unit
1351
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001352config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001353 bool "Architected timer support"
1354 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001355 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001356 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001357 help
1358 This option enables support for the ARM architected timer
1359
Russell Kingf32f4ce2009-05-16 12:14:21 +01001360config HAVE_ARM_TWD
1361 bool
Daniel Lezcanobb0eb052017-05-26 19:34:11 +02001362 select TIMER_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001363 help
1364 This options enables support for the ARM timer and watchdog unit
1365
Nicolas Pitree8db2882012-04-12 02:45:22 -04001366config MCPM
1367 bool "Multi-Cluster Power Management"
1368 depends on CPU_V7 && SMP
1369 help
1370 This option provides the common power management infrastructure
1371 for (multi-)cluster based systems, such as big.LITTLE based
1372 systems.
1373
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001374config MCPM_QUAD_CLUSTER
1375 bool
1376 depends on MCPM
1377 help
1378 To avoid wasting resources unnecessarily, MCPM only supports up
1379 to 2 clusters by default.
1380 Platforms with 3 or 4 clusters that use MCPM must select this
1381 option to allow the additional clusters to be managed.
1382
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001383config BIG_LITTLE
1384 bool "big.LITTLE support (Experimental)"
1385 depends on CPU_V7 && SMP
1386 select MCPM
1387 help
1388 This option enables support selections for the big.LITTLE
1389 system architecture.
1390
1391config BL_SWITCHER
1392 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001393 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001394 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001395 help
1396 The big.LITTLE "switcher" provides the core functionality to
1397 transparently handle transition between a cluster of A15's
1398 and a cluster of A7's in a big.LITTLE system.
1399
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001400config BL_SWITCHER_DUMMY_IF
1401 tristate "Simple big.LITTLE switcher user interface"
1402 depends on BL_SWITCHER && DEBUG_KERNEL
1403 help
1404 This is a simple and dummy char dev interface to control
1405 the big.LITTLE switcher core code. It is meant for
1406 debugging purposes only.
1407
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001408choice
1409 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001410 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001411 default VMSPLIT_3G
1412 help
1413 Select the desired split between kernel and user memory.
1414
1415 If you are not absolutely sure what you are doing, leave this
1416 option alone!
1417
1418 config VMSPLIT_3G
1419 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001420 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001421 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001422 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001423 config VMSPLIT_2G
1424 bool "2G/2G user/kernel split"
1425 config VMSPLIT_1G
1426 bool "1G/3G user/kernel split"
1427endchoice
1428
1429config PAGE_OFFSET
1430 hex
Russell King006fa252014-02-26 19:40:46 +00001431 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001432 default 0x40000000 if VMSPLIT_1G
1433 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001434 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001435 default 0xC0000000
1436
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437config NR_CPUS
1438 int "Maximum number of CPUs (2-32)"
1439 range 2 32
1440 depends on SMP
1441 default "4"
1442
Russell Kinga054a812005-11-02 22:24:33 +00001443config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001444 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001445 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001446 help
1447 Say Y here to experiment with turning CPUs off and on. CPUs
1448 can be controlled through /sys/devices/system/cpu.
1449
Will Deacon2bdd4242012-12-12 19:20:52 +00001450config ARM_PSCI
1451 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001452 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001453 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001454 help
1455 Say Y here if you want Linux to communicate with system firmware
1456 implementing the PSCI specification for CPU-centric power
1457 management operations described in ARM document number ARM DEN
1458 0022A ("Power State Coordination Interface System Software on
1459 ARM processors").
1460
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001461# The GPIO number here must be sorted by descending number. In case of
1462# a multiplatform kernel, we just want the highest value required by the
1463# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001464config ARCH_NR_GPIO
1465 int
Marek Vasut139358b2017-05-09 08:20:03 -05001466 default 2048 if ARCH_SOCFPGA
Geert Uytterhoevend9be9ce2018-04-20 15:28:27 +02001467 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
Gregory Fongb35d2e52015-05-28 19:14:10 -07001468 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001469 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1470 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001471 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001472 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001473 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001474 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001475 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001476 default 0
1477 help
1478 Maximum number of GPIOs in the system.
1479
1480 If unsure, leave the default value.
1481
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001482source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Russell Kingc9218b12013-04-27 23:31:10 +01001484config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001485 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001486 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001487 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001488 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001489
1490choice
Russell King47d84682013-09-10 23:47:55 +01001491 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001492 prompt "Timer frequency"
1493
1494config HZ_100
1495 bool "100 Hz"
1496
1497config HZ_200
1498 bool "200 Hz"
1499
1500config HZ_250
1501 bool "250 Hz"
1502
1503config HZ_300
1504 bool "300 Hz"
1505
1506config HZ_500
1507 bool "500 Hz"
1508
1509config HZ_1000
1510 bool "1000 Hz"
1511
1512endchoice
1513
1514config HZ
1515 int
Russell King47d84682013-09-10 23:47:55 +01001516 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001517 default 100 if HZ_100
1518 default 200 if HZ_200
1519 default 250 if HZ_250
1520 default 300 if HZ_300
1521 default 500 if HZ_500
1522 default 1000
1523
1524config SCHED_HRTICK
1525 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001526
Catalin Marinas16c79652009-07-24 12:33:02 +01001527config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001528 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001529 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001530 default y if CPU_THUMBONLY
Arnd Bergmann89bace62011-06-10 14:12:21 +00001531 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001532 help
1533 By enabling this option, the kernel will be compiled in
Nicolas Pitre75fea302017-11-29 07:52:52 +01001534 Thumb-2 mode.
Catalin Marinas16c79652009-07-24 12:33:02 +01001535
1536 If unsure, say N.
1537
Dave Martin6f685c52011-03-03 11:41:12 +01001538config THUMB2_AVOID_R_ARM_THM_JUMP11
1539 bool "Work around buggy Thumb-2 short branch relocations in gas"
1540 depends on THUMB2_KERNEL && MODULES
1541 default y
1542 help
1543 Various binutils versions can resolve Thumb-2 branches to
1544 locally-defined, preemptible global symbols as short-range "b.n"
1545 branch instructions.
1546
1547 This is a problem, because there's no guarantee the final
1548 destination of the symbol, or any candidate locations for a
1549 trampoline, are within range of the branch. For this reason, the
1550 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1551 relocation in modules at all, and it makes little sense to add
1552 support.
1553
1554 The symptom is that the kernel fails with an "unsupported
1555 relocation" error when loading some modules.
1556
1557 Until fixed tools are available, passing
1558 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1559 code which hits this problem, at the cost of a bit of extra runtime
1560 stack usage in some cases.
1561
1562 The problem is described in more detail at:
1563 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1564
1565 Only Thumb-2 kernels are affected.
1566
1567 Unless you are sure your tools don't have this problem, say Y.
1568
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001569config ARM_PATCH_IDIV
1570 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1571 depends on CPU_32v7 && !XIP_KERNEL
1572 default y
1573 help
1574 The ARM compiler inserts calls to __aeabi_idiv() and
1575 __aeabi_uidiv() when it needs to perform division on signed
1576 and unsigned integers. Some v7 CPUs have support for the sdiv
1577 and udiv instructions that can be used to implement those
1578 functions.
1579
1580 Enabling this option allows the kernel to modify itself to
1581 replace the first two instructions of these library functions
1582 with the sdiv or udiv plus "bx lr" instructions when the CPU
1583 it is running on supports them. Typically this will be faster
1584 and less power intensive than running the original library
1585 code to do integer division.
1586
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001587config AEABI
Russell King49460972017-06-14 10:25:18 +01001588 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
1589 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001590 help
1591 This option allows for the kernel to be compiled using the latest
1592 ARM ABI (aka EABI). This is only useful if you are using a user
1593 space environment that is also compiled with EABI.
1594
1595 Since there are major incompatibilities between the legacy ABI and
1596 EABI, especially with regard to structure member alignment, this
1597 option also changes the kernel syscall calling convention to
1598 disambiguate both ABIs and allow for backward compatibility support
1599 (selected with CONFIG_OABI_COMPAT).
1600
1601 To use this you need GCC version 4.0.0 or later.
1602
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001603config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001604 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001605 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001606 help
1607 This option preserves the old syscall interface along with the
1608 new (ARM EABI) one. It also provides a compatibility layer to
1609 intercept syscalls that have structure arguments which layout
1610 in memory differs between the legacy ABI and the new ARM EABI
1611 (only for non "thumb" binaries). This option adds a tiny
1612 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001613
1614 The seccomp filter system will not be available when this is
1615 selected, since there is no way yet to sensibly distinguish
1616 between calling conventions during filtering.
1617
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001618 If you know you'll be using only pure EABI user space then you
1619 can say N here. If this option is not selected and you attempt
1620 to execute a legacy ABI binary then the result will be
1621 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001622 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001623
Mel Gormaneb335752009-05-13 17:34:48 +01001624config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001625 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001626
Russell King05944d72006-11-30 20:43:51 +00001627config ARCH_SPARSEMEM_ENABLE
1628 bool
1629
Russell King07a2f732008-10-01 21:39:58 +01001630config ARCH_SPARSEMEM_DEFAULT
1631 def_bool ARCH_SPARSEMEM_ENABLE
1632
Russell King05944d72006-11-30 20:43:51 +00001633config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001634 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001635
Will Deacon7b7bf492011-05-19 13:21:14 +01001636config HAVE_ARCH_PFN_VALID
1637 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1638
Kirill A. Shutemove5855132017-06-06 14:31:20 +03001639config HAVE_GENERIC_GUP
Steve Capperb8cd51a2014-10-09 15:29:20 -07001640 def_bool y
1641 depends on ARM_LPAE
1642
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001643config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001644 bool "High Memory Support"
1645 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001646 help
1647 The address space of ARM processors is only 4 Gigabytes large
1648 and it has to accommodate user address space, kernel address
1649 space as well as some memory mapped IO. That means that, if you
1650 have a large amount of physical memory and/or IO, not all of the
1651 memory can be "permanently mapped" by the kernel. The physical
1652 memory that is not permanently mapped is called "high memory".
1653
1654 Depending on the selected kernel/user memory split, minimum
1655 vmalloc space and actual amount of RAM, you may not need this
1656 option which should result in a slightly faster kernel.
1657
1658 If unsure, say n.
1659
Russell King65cec8e2009-08-17 20:02:06 +01001660config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001661 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001662 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001663 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001664 help
1665 The VM uses one page of physical memory for each page table.
1666 For systems with a lot of processes, this can use a lot of
1667 precious low memory, eventually leading to low memory being
1668 consumed by page tables. Setting this option will allow
1669 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001670
Russell Kinga5e090a2015-08-19 20:40:41 +01001671config CPU_SW_DOMAIN_PAN
1672 bool "Enable use of CPU domains to implement privileged no-access"
1673 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001674 default y
1675 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001676 Increase kernel security by ensuring that normal kernel accesses
1677 are unable to access userspace addresses. This can help prevent
1678 use-after-free bugs becoming an exploitable privilege escalation
1679 by ensuring that magic values (such as LIST_POISON) will always
1680 fault when dereferenced.
1681
1682 CPUs with low-vector mappings use a best-efforts implementation.
1683 Their lower 1MB needs to remain accessible for the vectors, but
1684 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
1686config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001687 def_bool y
1688 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001689
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001690config SYS_SUPPORTS_HUGETLBFS
1691 def_bool y
1692 depends on ARM_LPAE
1693
Catalin Marinas8d962502012-07-25 14:39:26 +01001694config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1695 def_bool y
1696 depends on ARM_LPAE
1697
Steven Capper4bfab202013-07-26 14:58:22 +01001698config ARCH_WANT_GENERAL_HUGETLB
1699 def_bool y
1700
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001701config ARM_MODULE_PLTS
1702 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1703 depends on MODULES
Anders Roxelle7229f72018-03-26 14:54:25 +01001704 default y
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001705 help
1706 Allocate PLTs when loading modules so that jumps and calls whose
1707 targets are too far away for their relative offsets to be encoded
1708 in the instructions themselves can be bounced via veneers in the
1709 module's PLT. This allows modules to be allocated in the generic
1710 vmalloc area after the dedicated module memory area has been
1711 exhausted. The modules will use slightly more memory, but after
1712 rounding up to page size, the actual memory footprint is usually
1713 the same.
1714
Anders Roxelle7229f72018-03-26 14:54:25 +01001715 Disabling this is usually safe for small single-platform
1716 configurations. If unsure, say y.
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001717
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718source "mm/Kconfig"
1719
Magnus Dammc1b2d972010-07-05 10:00:11 +01001720config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001721 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001722 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001723 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001724 default "11"
1725 help
1726 The kernel memory allocator divides physically contiguous memory
1727 blocks into "zones", where each zone is a power of two number of
1728 pages. This option selects the largest power of two that the kernel
1729 keeps in the memory allocator. If you need to allocate very large
1730 blocks of physically contiguous memory, then you may need to
1731 increase this value.
1732
1733 This config option is actually maximum order plus one. For example,
1734 a value of 11 means that the largest free memory block is 2^10 pages.
1735
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736config ALIGNMENT_TRAP
1737 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001738 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001740 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001742 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1744 address divisible by 4. On 32-bit ARM processors, these non-aligned
1745 fetch/store instructions will be emulated in software if you say
1746 here, which has a severe performance impact. This is necessary for
1747 correct operation of some network protocols. With an IP-only
1748 configuration it is safe to say N, otherwise say Y.
1749
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001750config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001751 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1752 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001753 default y if CPU_FEROCEON
1754 help
1755 Implement faster copy_to_user and clear_user methods for CPU
1756 cores where a 8-word STM instruction give significantly higher
1757 memory write throughput than a sequence of individual 32bit stores.
1758
1759 A possible side effect is a slight increase in scheduling latency
1760 between threads sharing the same address space if they invoke
1761 such copy operations with large buffers.
1762
1763 However, if the CPU data cache is using a write-allocate mode,
1764 this option is unlikely to provide any performance gain.
1765
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001766config SECCOMP
1767 bool
1768 prompt "Enable seccomp to safely compute untrusted bytecode"
1769 ---help---
1770 This kernel feature is useful for number crunching applications
1771 that may need to compute untrusted bytecode during their
1772 execution. By using pipes or other transports made available to
1773 the process as file descriptors supporting the read/write
1774 syscalls, it's possible to isolate those applications in
1775 their own address space using seccomp. Once seccomp is
1776 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1777 and the task is only allowed to execute a few safe syscalls
1778 defined by each seccomp mode.
1779
Stefano Stabellini02c24332015-11-23 10:32:57 +00001780config PARAVIRT
1781 bool "Enable paravirtualization code"
1782 help
1783 This changes the kernel so it can modify itself when it is run
1784 under a hypervisor, potentially improving performance significantly
1785 over full virtualization.
1786
1787config PARAVIRT_TIME_ACCOUNTING
1788 bool "Paravirtual steal time accounting"
1789 select PARAVIRT
1790 default n
1791 help
1792 Select this option to enable fine granularity task steal time
1793 accounting. Time spent executing other tasks in parallel with
1794 the current vCPU is discounted from the vCPU power. To account for
1795 that, there can be a small performance impact.
1796
1797 If in doubt, say N here.
1798
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001799config XEN_DOM0
1800 def_bool y
1801 depends on XEN
1802
1803config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001804 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001805 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001806 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001807 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001808 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001809 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001810 select ARM_PSCI
Christoph Hellwigf21254c2018-04-03 16:43:51 +02001811 select SWIOTLB
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001812 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001813 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001814 help
1815 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1816
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817endmenu
1818
1819menu "Boot options"
1820
Grant Likely9eb8f672011-04-28 14:27:20 -06001821config USE_OF
1822 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001823 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001824 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001825 help
1826 Include support for flattened device tree machine descriptions.
1827
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001828config ATAGS
1829 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1830 default y
1831 help
1832 This is the traditional way of passing data to the kernel at boot
1833 time. If you are solely relying on the flattened device tree (or
1834 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1835 to remove ATAGS support from your kernel binary. If unsure,
1836 leave this to y.
1837
1838config DEPRECATED_PARAM_STRUCT
1839 bool "Provide old way to pass kernel parameters"
1840 depends on ATAGS
1841 help
1842 This was deprecated in 2001 and announced to live on for 5 years.
1843 Some old boot loaders still use this way.
1844
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845# Compressed boot loader in ROM. Yes, we really want to ask about
1846# TEXT and BSS so we preserve their values in the config files.
1847config ZBOOT_ROM_TEXT
1848 hex "Compressed ROM boot loader base address"
1849 default "0"
1850 help
1851 The physical address at which the ROM-able zImage is to be
1852 placed in the target. Platforms which normally make use of
1853 ROM-able zImage formats normally set this to a suitable
1854 value in their defconfig file.
1855
1856 If ZBOOT_ROM is not enabled, this has no effect.
1857
1858config ZBOOT_ROM_BSS
1859 hex "Compressed ROM boot loader BSS address"
1860 default "0"
1861 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001862 The base address of an area of read/write memory in the target
1863 for the ROM-able zImage which must be available while the
1864 decompressor is running. It must be large enough to hold the
1865 entire decompressed kernel plus an additional 128 KiB.
1866 Platforms which normally make use of ROM-able zImage formats
1867 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
1869 If ZBOOT_ROM is not enabled, this has no effect.
1870
1871config ZBOOT_ROM
1872 bool "Compressed boot loader in ROM/flash"
1873 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001874 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 help
1876 Say Y here if you intend to execute your compressed kernel image
1877 (zImage) directly from ROM or flash. If unsure, say N.
1878
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001879config ARM_APPENDED_DTB
1880 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001881 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001882 help
1883 With this option, the boot code will look for a device tree binary
1884 (DTB) appended to zImage
1885 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1886
1887 This is meant as a backward compatibility convenience for those
1888 systems with a bootloader that can't be upgraded to accommodate
1889 the documented boot protocol using a device tree.
1890
1891 Beware that there is very little in terms of protection against
1892 this option being confused by leftover garbage in memory that might
1893 look like a DTB header after a reboot if no actual DTB is appended
1894 to zImage. Do not leave this option active in a production kernel
1895 if you don't intend to always append a DTB. Proper passing of the
1896 location into r2 of a bootloader provided DTB is always preferable
1897 to this option.
1898
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001899config ARM_ATAG_DTB_COMPAT
1900 bool "Supplement the appended DTB with traditional ATAG information"
1901 depends on ARM_APPENDED_DTB
1902 help
1903 Some old bootloaders can't be updated to a DTB capable one, yet
1904 they provide ATAGs with memory configuration, the ramdisk address,
1905 the kernel cmdline string, etc. Such information is dynamically
1906 provided by the bootloader and can't always be stored in a static
1907 DTB. To allow a device tree enabled kernel to be used with such
1908 bootloaders, this option allows zImage to extract the information
1909 from the ATAG list and store it at run time into the appended DTB.
1910
Genoud Richardd0f34a12012-06-26 16:37:59 +01001911choice
1912 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1913 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1914
1915config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1916 bool "Use bootloader kernel arguments if available"
1917 help
1918 Uses the command-line options passed by the boot loader instead of
1919 the device tree bootargs property. If the boot loader doesn't provide
1920 any, the device tree bootargs property will be used.
1921
1922config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1923 bool "Extend with bootloader kernel arguments"
1924 help
1925 The command-line arguments provided by the boot loader will be
1926 appended to the the device tree bootargs property.
1927
1928endchoice
1929
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930config CMDLINE
1931 string "Default kernel command string"
1932 default ""
1933 help
1934 On some architectures (EBSA110 and CATS), there is currently no way
1935 for the boot loader to pass arguments to the kernel. For these
1936 architectures, you should supply some command-line options at build
1937 time by entering them here. As a minimum, you should specify the
1938 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1939
Victor Boivie4394c122011-05-04 17:07:55 +01001940choice
1941 prompt "Kernel command line type" if CMDLINE != ""
1942 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001943 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001944
1945config CMDLINE_FROM_BOOTLOADER
1946 bool "Use bootloader kernel arguments if available"
1947 help
1948 Uses the command-line options passed by the boot loader. If
1949 the boot loader doesn't provide any, the default kernel command
1950 string provided in CMDLINE will be used.
1951
1952config CMDLINE_EXTEND
1953 bool "Extend bootloader kernel arguments"
1954 help
1955 The command-line arguments provided by the boot loader will be
1956 appended to the default kernel command string.
1957
Alexander Holler92d20402010-02-16 19:04:53 +01001958config CMDLINE_FORCE
1959 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001960 help
1961 Always use the default kernel command string, even if the boot
1962 loader passes other arguments to the kernel.
1963 This is useful if you cannot or don't want to change the
1964 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001965endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001966
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967config XIP_KERNEL
1968 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001969 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 help
1971 Execute-In-Place allows the kernel to run from non-volatile storage
1972 directly addressable by the CPU, such as NOR flash. This saves RAM
1973 space since the text section of the kernel is not loaded from flash
1974 to RAM. Read-write sections, such as the data section and stack,
1975 are still copied to RAM. The XIP kernel is not compressed since
1976 it has to run directly from flash, so it will take more space to
1977 store it. The flash address used to link the kernel object files,
1978 and for storing it, is configuration dependent. Therefore, if you
1979 say Y here, you must know the proper physical address where to
1980 store the kernel image depending on your own flash memory usage.
1981
1982 Also note that the make target becomes "make xipImage" rather than
1983 "make zImage" or "make Image". The final kernel binary to put in
1984 ROM memory will be arch/arm/boot/xipImage.
1985
1986 If unsure, say N.
1987
1988config XIP_PHYS_ADDR
1989 hex "XIP Kernel Physical Location"
1990 depends on XIP_KERNEL
1991 default "0x00080000"
1992 help
1993 This is the physical address in your flash memory the kernel will
1994 be linked for and stored to. This address is dependent on your
1995 own flash usage.
1996
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04001997config XIP_DEFLATED_DATA
1998 bool "Store kernel .data section compressed in ROM"
1999 depends on XIP_KERNEL
2000 select ZLIB_INFLATE
2001 help
2002 Before the kernel is actually executed, its .data section has to be
2003 copied to RAM from ROM. This option allows for storing that data
2004 in compressed form and decompressed to RAM rather than merely being
2005 copied, saving some precious ROM space. A possible drawback is a
2006 slightly longer boot delay.
2007
Richard Purdiec587e4a2007-02-06 21:29:00 +01002008config KEXEC
2009 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002010 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002011 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002012 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002013 help
2014 kexec is a system call that implements the ability to shutdown your
2015 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002016 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002017 you can start any kernel with it, not just Linux.
2018
2019 It is an ongoing process to be certain the hardware in a machine
2020 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002021 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002022
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002023config ATAGS_PROC
2024 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002025 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002026 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002027 help
2028 Should the atags used to boot the kernel be exported in an "atags"
2029 file in procfs. Useful with kexec.
2030
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002031config CRASH_DUMP
2032 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002033 help
2034 Generate crash dump after being started by kexec. This should
2035 be normally only set in special crash dump kernels which are
2036 loaded in the main kernel with kexec-tools into a specially
2037 reserved region and then later executed after a crash by
2038 kdump/kexec. The crash dump kernel must be compiled to a
2039 memory address not used by the main kernel
2040
2041 For more details see Documentation/kdump/kdump.txt
2042
Eric Miaoe69edc792010-07-05 15:56:50 +02002043config AUTO_ZRELADDR
2044 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002045 help
2046 ZRELADDR is the physical address where the decompressed kernel
2047 image will be placed. If AUTO_ZRELADDR is selected, the address
2048 will be determined at run-time by masking the current IP with
2049 0xf8000000. This assumes the zImage being placed in the first 128MB
2050 from start of memory.
2051
Roy Franz81a0bc32015-09-23 20:17:54 -07002052config EFI_STUB
2053 bool
2054
2055config EFI
2056 bool "UEFI runtime support"
2057 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2058 select UCS2_STRING
2059 select EFI_PARAMS_FROM_FDT
2060 select EFI_STUB
2061 select EFI_ARMSTUB
2062 select EFI_RUNTIME_WRAPPERS
2063 ---help---
2064 This option provides support for runtime services provided
2065 by UEFI firmware (such as non-volatile variables, realtime
2066 clock, and platform reset). A UEFI stub is also provided to
2067 allow the kernel to be booted as an EFI application. This
2068 is only useful for kernels that may run on systems that have
2069 UEFI firmware.
2070
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00002071config DMI
2072 bool "Enable support for SMBIOS (DMI) tables"
2073 depends on EFI
2074 default y
2075 help
2076 This enables SMBIOS/DMI feature for systems.
2077
2078 This option is only useful on systems that have UEFI firmware.
2079 However, even with this option, the resultant kernel should
2080 continue to boot on existing non-UEFI platforms.
2081
2082 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2083 i.e., the the practice of identifying the platform via DMI to
2084 decide whether certain workarounds for buggy hardware and/or
2085 firmware need to be enabled. This would require the DMI subsystem
2086 to be enabled much earlier than we do on ARM, which is non-trivial.
2087
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088endmenu
2089
Russell Kingac9d7ef2008-08-18 17:26:00 +01002090menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
Russell Kingac9d7ef2008-08-18 17:26:00 +01002094source "drivers/cpuidle/Kconfig"
2095
2096endmenu
2097
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098menu "Floating point emulation"
2099
2100comment "At least one emulation must be selected"
2101
2102config FPE_NWFPE
2103 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002104 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 ---help---
2106 Say Y to include the NWFPE floating point emulator in the kernel.
2107 This is necessary to run most binaries. Linux does not currently
2108 support floating point hardware so you need to say Y here even if
2109 your machine has an FPA or floating point co-processor podule.
2110
2111 You may say N here if you are going to load the Acorn FPEmulator
2112 early in the bootup.
2113
2114config FPE_NWFPE_XP
2115 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002116 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 help
2118 Say Y to include 80-bit support in the kernel floating-point
2119 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2120 Note that gcc does not generate 80-bit operations by default,
2121 so in most cases this option only enlarges the size of the
2122 floating point emulator without any good reason.
2123
2124 You almost surely want to say N here.
2125
2126config FPE_FASTFPE
2127 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002128 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 ---help---
2130 Say Y here to include the FAST floating point emulator in the kernel.
2131 This is an experimental much faster emulator which now also has full
2132 precision for the mantissa. It does not support any exceptions.
2133 It is very simple, and approximately 3-6 times faster than NWFPE.
2134
2135 It should be sufficient for most programs. It may be not suitable
2136 for scientific calculations, but you have to check this for yourself.
2137 If you do not feel you need a faster FP emulation you should better
2138 choose NWFPE.
2139
2140config VFP
2141 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002142 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 help
2144 Say Y to include VFP support code in the kernel. This is needed
2145 if your hardware includes a VFP unit.
2146
2147 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2148 release notes and additional status information.
2149
2150 Say N if your target does not have VFP hardware.
2151
Catalin Marinas25ebee02007-09-25 15:22:24 +01002152config VFPv3
2153 bool
2154 depends on VFP
2155 default y if CPU_V7
2156
Catalin Marinasb5872db2008-01-10 19:16:17 +01002157config NEON
2158 bool "Advanced SIMD (NEON) Extension support"
2159 depends on VFPv3 && CPU_V7
2160 help
2161 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2162 Extension.
2163
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002164config KERNEL_MODE_NEON
2165 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002166 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002167 help
2168 Say Y to include support for NEON in kernel mode.
2169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170endmenu
2171
2172menu "Userspace binary formats"
2173
2174source "fs/Kconfig.binfmt"
2175
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176endmenu
2177
2178menu "Power management options"
2179
Russell Kingeceab4a2005-11-15 11:31:41 +00002180source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181
Johannes Bergf4cb5702007-12-08 02:14:00 +01002182config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002183 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002184 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002185 def_bool y
2186
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002187config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002188 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002189 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002190
Sebastian Capella603fb422014-03-25 01:20:29 +01002191config ARCH_HIBERNATION_POSSIBLE
2192 bool
2193 depends on MMU
2194 default y if ARCH_SUSPEND_POSSIBLE
2195
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196endmenu
2197
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002198source "net/Kconfig"
2199
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002200source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
Kumar Gala916f7432015-02-26 15:49:09 -06002202source "drivers/firmware/Kconfig"
2203
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204source "fs/Kconfig"
2205
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206source "arch/arm/Kconfig.debug"
2207
2208source "security/Kconfig"
2209
2210source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002211if CRYPTO
2212source "arch/arm/crypto/Kconfig"
2213endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
2215source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002216
2217source "arch/arm/kvm/Kconfig"