blob: f74a8ded515f22b9985b8d48b370a45c34e9d88e [file] [log] [blame]
Shawn Guo7d740f82011-09-06 13:53:26 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Shawn Guo8888f652014-06-15 20:36:50 +080013#include <dt-bindings/clock/imx6qdl-clock.h>
Lucas Stach07134a32014-03-05 14:25:50 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15
Shawn Guo36dffd82013-04-07 10:49:34 +080016#include "skeleton.dtsi"
Shawn Guo7d740f82011-09-06 13:53:26 +080017
18/ {
19 aliases {
Marek Vasut22970072014-02-28 12:58:41 +010020 ethernet0 = &fec;
Lothar Waßmann5f8fbc22013-12-12 14:27:57 +010021 can0 = &can1;
22 can1 = &can2;
Shawn Guo5230f8f2012-08-05 14:01:28 +080023 gpio0 = &gpio1;
24 gpio1 = &gpio2;
25 gpio2 = &gpio3;
26 gpio3 = &gpio4;
27 gpio4 = &gpio5;
28 gpio5 = &gpio6;
29 gpio6 = &gpio7;
Sascha Hauer80fa0582013-06-25 15:51:57 +020030 i2c0 = &i2c1;
31 i2c1 = &i2c2;
32 i2c2 = &i2c3;
Sascha Hauerfb06d652014-01-16 13:44:20 +010033 mmc0 = &usdhc1;
34 mmc1 = &usdhc2;
35 mmc2 = &usdhc3;
36 mmc3 = &usdhc4;
Sascha Hauer80fa0582013-06-25 15:51:57 +020037 serial0 = &uart1;
38 serial1 = &uart2;
39 serial2 = &uart3;
40 serial3 = &uart4;
41 serial4 = &uart5;
42 spi0 = &ecspi1;
43 spi1 = &ecspi2;
44 spi2 = &ecspi3;
45 spi3 = &ecspi4;
Peter Chen8189c512013-12-20 15:52:05 +080046 usbphy0 = &usbphy1;
47 usbphy1 = &usbphy2;
Shawn Guo7d740f82011-09-06 13:53:26 +080048 };
49
Shawn Guo7d740f82011-09-06 13:53:26 +080050 intc: interrupt-controller@00a01000 {
51 compatible = "arm,cortex-a9-gic";
52 #interrupt-cells = <3>;
Shawn Guo7d740f82011-09-06 13:53:26 +080053 interrupt-controller;
54 reg = <0x00a01000 0x1000>,
55 <0x00a00100 0x100>;
Marc Zyngierb923ff62015-02-23 17:45:18 +000056 interrupt-parent = <&intc>;
Shawn Guo7d740f82011-09-06 13:53:26 +080057 };
58
59 clocks {
60 #address-cells = <1>;
61 #size-cells = <0>;
62
63 ckil {
64 compatible = "fsl,imx-ckil", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080065 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080066 clock-frequency = <32768>;
67 };
68
69 ckih1 {
70 compatible = "fsl,imx-ckih1", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080071 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080072 clock-frequency = <0>;
73 };
74
75 osc {
76 compatible = "fsl,imx-osc", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080077 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080078 clock-frequency = <24000000>;
79 };
80 };
81
82 soc {
83 #address-cells = <1>;
84 #size-cells = <1>;
85 compatible = "simple-bus";
Marc Zyngierb923ff62015-02-23 17:45:18 +000086 interrupt-parent = <&gpc>;
Shawn Guo7d740f82011-09-06 13:53:26 +080087 ranges;
88
Shawn Guof30fb032013-02-25 21:56:56 +080089 dma_apbh: dma-apbh@00110000 {
Huang Shijiee5d0f9f2012-06-06 21:22:57 -040090 compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
91 reg = <0x00110000 0x2000>;
Troy Kisky275c08b2013-11-14 14:02:13 -070092 interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
93 <0 13 IRQ_TYPE_LEVEL_HIGH>,
94 <0 13 IRQ_TYPE_LEVEL_HIGH>,
95 <0 13 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guof30fb032013-02-25 21:56:56 +080096 interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
97 #dma-cells = <1>;
98 dma-channels = <4>;
Shawn Guo8888f652014-06-15 20:36:50 +080099 clocks = <&clks IMX6QDL_CLK_APBH_DMA>;
Huang Shijiee5d0f9f2012-06-06 21:22:57 -0400100 };
101
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800102 gpmi: gpmi-nand@00112000 {
Shawn Guo0e87e042012-08-22 21:36:28 +0800103 compatible = "fsl,imx6q-gpmi-nand";
104 #address-cells = <1>;
105 #size-cells = <1>;
106 reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
107 reg-names = "gpmi-nand", "bch";
Troy Kisky275c08b2013-11-14 14:02:13 -0700108 interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoc7aa12a2013-07-16 17:13:00 +0800109 interrupt-names = "bch";
Shawn Guo8888f652014-06-15 20:36:50 +0800110 clocks = <&clks IMX6QDL_CLK_GPMI_IO>,
111 <&clks IMX6QDL_CLK_GPMI_APB>,
112 <&clks IMX6QDL_CLK_GPMI_BCH>,
113 <&clks IMX6QDL_CLK_GPMI_BCH_APB>,
114 <&clks IMX6QDL_CLK_PER1_BCH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800115 clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
116 "gpmi_bch_apb", "per1_bch";
Shawn Guof30fb032013-02-25 21:56:56 +0800117 dmas = <&dma_apbh 0>;
118 dma-names = "rx-tx";
Shawn Guo0e87e042012-08-22 21:36:28 +0800119 status = "disabled";
Huang Shijiecf922fa2012-07-01 23:38:46 -0400120 };
121
Shawn Guo7d740f82011-09-06 13:53:26 +0800122 timer@00a00600 {
Marc Zyngier58458e02012-01-10 19:44:19 +0000123 compatible = "arm,cortex-a9-twd-timer";
124 reg = <0x00a00600 0x20>;
125 interrupts = <1 13 0xf01>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000126 interrupt-parent = <&intc>;
Shawn Guo8888f652014-06-15 20:36:50 +0800127 clocks = <&clks IMX6QDL_CLK_TWD>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800128 };
129
130 L2: l2-cache@00a02000 {
131 compatible = "arm,pl310-cache";
132 reg = <0x00a02000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700133 interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800134 cache-unified;
135 cache-level = <2>;
Dirk Behme5a5ca562013-04-26 10:13:55 +0200136 arm,tag-latency = <4 2 3>;
137 arm,data-latency = <4 2 3>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800138 };
139
Sean Cross3a572912013-09-26 10:51:09 +0800140 pcie: pcie@0x01000000 {
141 compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
Lucas Stachfcd17302014-08-07 19:39:41 +0200142 reg = <0x01ffc000 0x04000>,
143 <0x01f00000 0x80000>;
144 reg-names = "dbi", "config";
Sean Cross3a572912013-09-26 10:51:09 +0800145 #address-cells = <3>;
146 #size-cells = <2>;
147 device_type = "pci";
148 ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 /* configuration space */
149 0x81000000 0 0 0x01f80000 0 0x00010000 /* downstream I/O */
150 0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
151 num-lanes = <1>;
Lucas Stach92a7eb72014-04-30 13:58:15 +0800152 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
153 interrupt-names = "msi";
Lucas Stach07134a32014-03-05 14:25:50 +0100154 #interrupt-cells = <1>;
155 interrupt-map-mask = <0 0 0 0x7>;
156 interrupt-map = <0 0 0 1 &intc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
157 <0 0 0 2 &intc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
158 <0 0 0 3 &intc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
159 <0 0 0 4 &intc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800160 clocks = <&clks IMX6QDL_CLK_PCIE_AXI>,
161 <&clks IMX6QDL_CLK_LVDS1_GATE>,
162 <&clks IMX6QDL_CLK_PCIE_REF_125M>;
Lucas Stach92a7eb72014-04-30 13:58:15 +0800163 clock-names = "pcie", "pcie_bus", "pcie_phy";
Sean Cross3a572912013-09-26 10:51:09 +0800164 status = "disabled";
165 };
166
Dirk Behme218abe62013-02-15 15:10:01 +0100167 pmu {
168 compatible = "arm,cortex-a9-pmu";
Troy Kisky275c08b2013-11-14 14:02:13 -0700169 interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
Dirk Behme218abe62013-02-15 15:10:01 +0100170 };
171
Shawn Guo7d740f82011-09-06 13:53:26 +0800172 aips-bus@02000000 { /* AIPS1 */
173 compatible = "fsl,aips-bus", "simple-bus";
174 #address-cells = <1>;
175 #size-cells = <1>;
176 reg = <0x02000000 0x100000>;
177 ranges;
178
179 spba-bus@02000000 {
180 compatible = "fsl,spba-bus", "simple-bus";
181 #address-cells = <1>;
182 #size-cells = <1>;
183 reg = <0x02000000 0x40000>;
184 ranges;
185
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100186 spdif: spdif@02004000 {
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300187 compatible = "fsl,imx35-spdif";
Shawn Guo7d740f82011-09-06 13:53:26 +0800188 reg = <0x02004000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700189 interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300190 dmas = <&sdma 14 18 0>,
191 <&sdma 15 18 0>;
192 dma-names = "rx", "tx";
Shawn Guo8888f652014-06-15 20:36:50 +0800193 clocks = <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_OSC>,
194 <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_DUMMY>,
195 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_DUMMY>,
196 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_DUMMY>,
197 <&clks IMX6QDL_CLK_DUMMY>;
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300198 clock-names = "core", "rxtx0",
199 "rxtx1", "rxtx2",
200 "rxtx3", "rxtx4",
201 "rxtx5", "rxtx6",
202 "rxtx7";
203 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800204 };
205
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100206 ecspi1: ecspi@02008000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800207 #address-cells = <1>;
208 #size-cells = <0>;
209 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
210 reg = <0x02008000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700211 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800212 clocks = <&clks IMX6QDL_CLK_ECSPI1>,
213 <&clks IMX6QDL_CLK_ECSPI1>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800214 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800215 dmas = <&sdma 3 7 1>, <&sdma 4 7 2>;
216 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800217 status = "disabled";
218 };
219
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100220 ecspi2: ecspi@0200c000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800221 #address-cells = <1>;
222 #size-cells = <0>;
223 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
224 reg = <0x0200c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700225 interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800226 clocks = <&clks IMX6QDL_CLK_ECSPI2>,
227 <&clks IMX6QDL_CLK_ECSPI2>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800228 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800229 dmas = <&sdma 5 7 1>, <&sdma 6 7 2>;
230 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800231 status = "disabled";
232 };
233
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100234 ecspi3: ecspi@02010000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800235 #address-cells = <1>;
236 #size-cells = <0>;
237 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
238 reg = <0x02010000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700239 interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800240 clocks = <&clks IMX6QDL_CLK_ECSPI3>,
241 <&clks IMX6QDL_CLK_ECSPI3>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800242 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800243 dmas = <&sdma 7 7 1>, <&sdma 8 7 2>;
244 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800245 status = "disabled";
246 };
247
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100248 ecspi4: ecspi@02014000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800249 #address-cells = <1>;
250 #size-cells = <0>;
251 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
252 reg = <0x02014000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700253 interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800254 clocks = <&clks IMX6QDL_CLK_ECSPI4>,
255 <&clks IMX6QDL_CLK_ECSPI4>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800256 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800257 dmas = <&sdma 9 7 1>, <&sdma 10 7 2>;
258 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800259 status = "disabled";
260 };
261
Shawn Guo0c456cf2012-04-02 14:39:26 +0800262 uart1: serial@02020000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800263 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
264 reg = <0x02020000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700265 interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800266 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
267 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800268 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800269 dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
270 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800271 status = "disabled";
272 };
273
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100274 esai: esai@02024000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800275 reg = <0x02024000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700276 interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800277 };
278
Richard Zhaob1a5da82012-05-02 10:29:10 +0800279 ssi1: ssi@02028000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400280 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100281 compatible = "fsl,imx6q-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300282 "fsl,imx51-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800283 reg = <0x02028000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700284 interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang935632e2014-09-09 17:13:26 +0800285 clocks = <&clks IMX6QDL_CLK_SSI1_IPG>,
286 <&clks IMX6QDL_CLK_SSI1>;
287 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800288 dmas = <&sdma 37 1 0>,
289 <&sdma 38 1 0>;
290 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800291 fsl,fifo-depth = <15>;
Richard Zhaob1a5da82012-05-02 10:29:10 +0800292 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800293 };
294
Richard Zhaob1a5da82012-05-02 10:29:10 +0800295 ssi2: ssi@0202c000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400296 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100297 compatible = "fsl,imx6q-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300298 "fsl,imx51-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800299 reg = <0x0202c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700300 interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang935632e2014-09-09 17:13:26 +0800301 clocks = <&clks IMX6QDL_CLK_SSI2_IPG>,
302 <&clks IMX6QDL_CLK_SSI2>;
303 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800304 dmas = <&sdma 41 1 0>,
305 <&sdma 42 1 0>;
306 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800307 fsl,fifo-depth = <15>;
Richard Zhaob1a5da82012-05-02 10:29:10 +0800308 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800309 };
310
Richard Zhaob1a5da82012-05-02 10:29:10 +0800311 ssi3: ssi@02030000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400312 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100313 compatible = "fsl,imx6q-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300314 "fsl,imx51-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800315 reg = <0x02030000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700316 interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang935632e2014-09-09 17:13:26 +0800317 clocks = <&clks IMX6QDL_CLK_SSI3_IPG>,
318 <&clks IMX6QDL_CLK_SSI3>;
319 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800320 dmas = <&sdma 45 1 0>,
321 <&sdma 46 1 0>;
322 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800323 fsl,fifo-depth = <15>;
Richard Zhaob1a5da82012-05-02 10:29:10 +0800324 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800325 };
326
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100327 asrc: asrc@02034000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800328 reg = <0x02034000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700329 interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800330 };
331
332 spba@0203c000 {
333 reg = <0x0203c000 0x4000>;
334 };
335 };
336
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100337 vpu: vpu@02040000 {
Philipp Zabela04a0b62014-11-11 19:12:47 -0200338 compatible = "cnm,coda960";
Shawn Guo7d740f82011-09-06 13:53:26 +0800339 reg = <0x02040000 0x3c000>;
Philipp Zabelb2faf1a2014-11-28 16:23:46 +0100340 interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>,
341 <0 3 IRQ_TYPE_LEVEL_HIGH>;
Philipp Zabela04a0b62014-11-11 19:12:47 -0200342 interrupt-names = "bit", "jpeg";
343 clocks = <&clks IMX6QDL_CLK_VPU_AXI>,
Fabio Estevamc9997ba2014-12-16 11:02:41 -0200344 <&clks IMX6QDL_CLK_MMDC_CH0_AXI>;
345 clock-names = "per", "ahb";
Philipp Zabela04a0b62014-11-11 19:12:47 -0200346 resets = <&src 1>;
347 iram = <&ocram>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800348 };
349
350 aipstz@0207c000 { /* AIPSTZ1 */
351 reg = <0x0207c000 0x4000>;
352 };
353
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100354 pwm1: pwm@02080000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100355 #pwm-cells = <2>;
356 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800357 reg = <0x02080000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700358 interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800359 clocks = <&clks IMX6QDL_CLK_IPG>,
360 <&clks IMX6QDL_CLK_PWM1>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100361 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100362 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800363 };
364
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100365 pwm2: pwm@02084000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100366 #pwm-cells = <2>;
367 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800368 reg = <0x02084000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700369 interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800370 clocks = <&clks IMX6QDL_CLK_IPG>,
371 <&clks IMX6QDL_CLK_PWM2>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100372 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100373 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800374 };
375
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100376 pwm3: pwm@02088000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100377 #pwm-cells = <2>;
378 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800379 reg = <0x02088000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700380 interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800381 clocks = <&clks IMX6QDL_CLK_IPG>,
382 <&clks IMX6QDL_CLK_PWM3>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100383 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100384 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800385 };
386
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100387 pwm4: pwm@0208c000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100388 #pwm-cells = <2>;
389 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800390 reg = <0x0208c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700391 interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800392 clocks = <&clks IMX6QDL_CLK_IPG>,
393 <&clks IMX6QDL_CLK_PWM4>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100394 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100395 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800396 };
397
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100398 can1: flexcan@02090000 {
Sascha Hauer0f225212013-06-25 15:51:46 +0200399 compatible = "fsl,imx6q-flexcan";
Shawn Guo7d740f82011-09-06 13:53:26 +0800400 reg = <0x02090000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700401 interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800402 clocks = <&clks IMX6QDL_CLK_CAN1_IPG>,
403 <&clks IMX6QDL_CLK_CAN1_SERIAL>;
Sascha Hauer0f225212013-06-25 15:51:46 +0200404 clock-names = "ipg", "per";
Tim Harveya1135332013-10-22 21:51:27 -0700405 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800406 };
407
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100408 can2: flexcan@02094000 {
Sascha Hauer0f225212013-06-25 15:51:46 +0200409 compatible = "fsl,imx6q-flexcan";
Shawn Guo7d740f82011-09-06 13:53:26 +0800410 reg = <0x02094000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700411 interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800412 clocks = <&clks IMX6QDL_CLK_CAN2_IPG>,
413 <&clks IMX6QDL_CLK_CAN2_SERIAL>;
Sascha Hauer0f225212013-06-25 15:51:46 +0200414 clock-names = "ipg", "per";
Tim Harveya1135332013-10-22 21:51:27 -0700415 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800416 };
417
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100418 gpt: gpt@02098000 {
Sascha Hauer97b108f2013-06-25 15:51:47 +0200419 compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
Shawn Guo7d740f82011-09-06 13:53:26 +0800420 reg = <0x02098000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700421 interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800422 clocks = <&clks IMX6QDL_CLK_GPT_IPG>,
Anson Huang2b2244a2014-09-11 11:29:41 +0800423 <&clks IMX6QDL_CLK_GPT_IPG_PER>,
424 <&clks IMX6QDL_CLK_GPT_3M>;
425 clock-names = "ipg", "per", "osc_per";
Shawn Guo7d740f82011-09-06 13:53:26 +0800426 };
427
Richard Zhao4d191862011-12-14 09:26:44 +0800428 gpio1: gpio@0209c000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200429 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800430 reg = <0x0209c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700431 interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
432 <0 67 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800433 gpio-controller;
434 #gpio-cells = <2>;
435 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800436 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800437 };
438
Richard Zhao4d191862011-12-14 09:26:44 +0800439 gpio2: gpio@020a0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200440 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800441 reg = <0x020a0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700442 interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
443 <0 69 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800444 gpio-controller;
445 #gpio-cells = <2>;
446 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800447 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800448 };
449
Richard Zhao4d191862011-12-14 09:26:44 +0800450 gpio3: gpio@020a4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200451 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800452 reg = <0x020a4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700453 interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
454 <0 71 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800455 gpio-controller;
456 #gpio-cells = <2>;
457 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800458 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800459 };
460
Richard Zhao4d191862011-12-14 09:26:44 +0800461 gpio4: gpio@020a8000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200462 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800463 reg = <0x020a8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700464 interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
465 <0 73 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800466 gpio-controller;
467 #gpio-cells = <2>;
468 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800469 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800470 };
471
Richard Zhao4d191862011-12-14 09:26:44 +0800472 gpio5: gpio@020ac000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200473 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800474 reg = <0x020ac000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700475 interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
476 <0 75 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800477 gpio-controller;
478 #gpio-cells = <2>;
479 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800480 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800481 };
482
Richard Zhao4d191862011-12-14 09:26:44 +0800483 gpio6: gpio@020b0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200484 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800485 reg = <0x020b0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700486 interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>,
487 <0 77 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800488 gpio-controller;
489 #gpio-cells = <2>;
490 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800491 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800492 };
493
Richard Zhao4d191862011-12-14 09:26:44 +0800494 gpio7: gpio@020b4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200495 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800496 reg = <0x020b4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700497 interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>,
498 <0 79 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800499 gpio-controller;
500 #gpio-cells = <2>;
501 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800502 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800503 };
504
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100505 kpp: kpp@020b8000 {
Lothar Waßmann36d3a8f2014-06-06 13:02:59 +0200506 compatible = "fsl,imx6q-kpp", "fsl,imx21-kpp";
Shawn Guo7d740f82011-09-06 13:53:26 +0800507 reg = <0x020b8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700508 interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800509 clocks = <&clks IMX6QDL_CLK_IPG>;
Fabio Estevam1b6f2362014-06-24 21:13:44 -0300510 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800511 };
512
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100513 wdog1: wdog@020bc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800514 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
515 reg = <0x020bc000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700516 interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800517 clocks = <&clks IMX6QDL_CLK_DUMMY>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800518 };
519
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100520 wdog2: wdog@020c0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800521 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
522 reg = <0x020c0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700523 interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800524 clocks = <&clks IMX6QDL_CLK_DUMMY>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800525 status = "disabled";
526 };
527
Shawn Guo0e87e042012-08-22 21:36:28 +0800528 clks: ccm@020c4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800529 compatible = "fsl,imx6q-ccm";
530 reg = <0x020c4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700531 interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
532 <0 88 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800533 #clock-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800534 };
535
Dong Aishengbaa64152012-09-05 10:57:15 +0800536 anatop: anatop@020c8000 {
537 compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
Shawn Guo7d740f82011-09-06 13:53:26 +0800538 reg = <0x020c8000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700539 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
540 <0 54 IRQ_TYPE_LEVEL_HIGH>,
541 <0 127 IRQ_TYPE_LEVEL_HIGH>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800542
543 regulator-1p1@110 {
544 compatible = "fsl,anatop-regulator";
545 regulator-name = "vdd1p1";
546 regulator-min-microvolt = <800000>;
547 regulator-max-microvolt = <1375000>;
548 regulator-always-on;
549 anatop-reg-offset = <0x110>;
550 anatop-vol-bit-shift = <8>;
551 anatop-vol-bit-width = <5>;
552 anatop-min-bit-val = <4>;
553 anatop-min-voltage = <800000>;
554 anatop-max-voltage = <1375000>;
555 };
556
557 regulator-3p0@120 {
558 compatible = "fsl,anatop-regulator";
559 regulator-name = "vdd3p0";
560 regulator-min-microvolt = <2800000>;
561 regulator-max-microvolt = <3150000>;
562 regulator-always-on;
563 anatop-reg-offset = <0x120>;
564 anatop-vol-bit-shift = <8>;
565 anatop-vol-bit-width = <5>;
566 anatop-min-bit-val = <0>;
567 anatop-min-voltage = <2625000>;
568 anatop-max-voltage = <3400000>;
569 };
570
571 regulator-2p5@130 {
572 compatible = "fsl,anatop-regulator";
573 regulator-name = "vdd2p5";
574 regulator-min-microvolt = <2000000>;
575 regulator-max-microvolt = <2750000>;
576 regulator-always-on;
577 anatop-reg-offset = <0x130>;
578 anatop-vol-bit-shift = <8>;
579 anatop-vol-bit-width = <5>;
580 anatop-min-bit-val = <0>;
581 anatop-min-voltage = <2000000>;
582 anatop-max-voltage = <2750000>;
583 };
584
Shawn Guo96574a62013-01-08 14:25:14 +0800585 reg_arm: regulator-vddcore@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800586 compatible = "fsl,anatop-regulator";
Fabio Estevam118c98a2013-12-19 21:08:52 -0200587 regulator-name = "vddarm";
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800588 regulator-min-microvolt = <725000>;
589 regulator-max-microvolt = <1450000>;
590 regulator-always-on;
591 anatop-reg-offset = <0x140>;
592 anatop-vol-bit-shift = <0>;
593 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500594 anatop-delay-reg-offset = <0x170>;
595 anatop-delay-bit-shift = <24>;
596 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800597 anatop-min-bit-val = <1>;
598 anatop-min-voltage = <725000>;
599 anatop-max-voltage = <1450000>;
600 };
601
Shawn Guo96574a62013-01-08 14:25:14 +0800602 reg_pu: regulator-vddpu@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800603 compatible = "fsl,anatop-regulator";
604 regulator-name = "vddpu";
605 regulator-min-microvolt = <725000>;
606 regulator-max-microvolt = <1450000>;
Philipp Zabel40130d32015-02-23 18:40:15 +0100607 regulator-enable-ramp-delay = <150>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800608 anatop-reg-offset = <0x140>;
609 anatop-vol-bit-shift = <9>;
610 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500611 anatop-delay-reg-offset = <0x170>;
612 anatop-delay-bit-shift = <26>;
613 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800614 anatop-min-bit-val = <1>;
615 anatop-min-voltage = <725000>;
616 anatop-max-voltage = <1450000>;
617 };
618
Shawn Guo96574a62013-01-08 14:25:14 +0800619 reg_soc: regulator-vddsoc@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800620 compatible = "fsl,anatop-regulator";
621 regulator-name = "vddsoc";
622 regulator-min-microvolt = <725000>;
623 regulator-max-microvolt = <1450000>;
624 regulator-always-on;
625 anatop-reg-offset = <0x140>;
626 anatop-vol-bit-shift = <18>;
627 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500628 anatop-delay-reg-offset = <0x170>;
629 anatop-delay-bit-shift = <28>;
630 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800631 anatop-min-bit-val = <1>;
632 anatop-min-voltage = <725000>;
633 anatop-max-voltage = <1450000>;
634 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800635 };
636
Shawn Guo3fe63732013-07-16 21:16:36 +0800637 tempmon: tempmon {
638 compatible = "fsl,imx6q-tempmon";
Troy Kisky275c08b2013-11-14 14:02:13 -0700639 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo3fe63732013-07-16 21:16:36 +0800640 fsl,tempmon = <&anatop>;
641 fsl,tempmon-data = <&ocotp>;
Shawn Guo8888f652014-06-15 20:36:50 +0800642 clocks = <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
Shawn Guo3fe63732013-07-16 21:16:36 +0800643 };
644
Richard Zhao74bd88f2012-07-12 14:21:41 +0800645 usbphy1: usbphy@020c9000 {
646 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
Shawn Guo7d740f82011-09-06 13:53:26 +0800647 reg = <0x020c9000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700648 interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800649 clocks = <&clks IMX6QDL_CLK_USBPHY1>;
Peter Chen76a38852013-12-20 15:52:01 +0800650 fsl,anatop = <&anatop>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800651 };
652
Richard Zhao74bd88f2012-07-12 14:21:41 +0800653 usbphy2: usbphy@020ca000 {
654 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
Shawn Guo7d740f82011-09-06 13:53:26 +0800655 reg = <0x020ca000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700656 interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800657 clocks = <&clks IMX6QDL_CLK_USBPHY2>;
Peter Chen76a38852013-12-20 15:52:01 +0800658 fsl,anatop = <&anatop>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800659 };
660
661 snvs@020cc000 {
Shawn Guoc9250382012-07-02 20:13:03 +0800662 compatible = "fsl,sec-v4.0-mon", "simple-bus";
663 #address-cells = <1>;
664 #size-cells = <1>;
665 ranges = <0 0x020cc000 0x4000>;
666
Markus Pargmannb1df6492015-02-20 17:04:09 +0100667 snvs_rtc: snvs-rtc-lp@34 {
Shawn Guoc9250382012-07-02 20:13:03 +0800668 compatible = "fsl,sec-v4.0-mon-rtc-lp";
669 reg = <0x34 0x58>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700670 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
671 <0 20 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoc9250382012-07-02 20:13:03 +0800672 };
Robin Gong422b0672014-11-12 16:20:37 +0800673
674 snvs_poweroff: snvs-poweroff@38 {
675 compatible = "fsl,sec-v4.0-poweroff";
676 reg = <0x38 0x4>;
677 status = "disabled";
678 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800679 };
680
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100681 epit1: epit@020d0000 { /* EPIT1 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800682 reg = <0x020d0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700683 interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800684 };
685
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100686 epit2: epit@020d4000 { /* EPIT2 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800687 reg = <0x020d4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700688 interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800689 };
690
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100691 src: src@020d8000 {
Philipp Zabelbd3d9242013-03-28 17:35:22 +0100692 compatible = "fsl,imx6q-src", "fsl,imx51-src";
Shawn Guo7d740f82011-09-06 13:53:26 +0800693 reg = <0x020d8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700694 interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
695 <0 96 IRQ_TYPE_LEVEL_HIGH>;
Philipp Zabel09ebf362013-03-28 17:35:20 +0100696 #reset-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800697 };
698
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100699 gpc: gpc@020dc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800700 compatible = "fsl,imx6q-gpc";
701 reg = <0x020dc000 0x4000>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000702 interrupt-controller;
703 #interrupt-cells = <3>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700704 interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>,
705 <0 90 IRQ_TYPE_LEVEL_HIGH>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000706 interrupt-parent = <&intc>;
Philipp Zabel729c8882015-02-23 18:40:13 +0100707 pu-supply = <&reg_pu>;
708 clocks = <&clks IMX6QDL_CLK_GPU3D_CORE>,
709 <&clks IMX6QDL_CLK_GPU3D_SHADER>,
710 <&clks IMX6QDL_CLK_GPU2D_CORE>,
711 <&clks IMX6QDL_CLK_GPU2D_AXI>,
712 <&clks IMX6QDL_CLK_OPENVG_AXI>,
713 <&clks IMX6QDL_CLK_VPU_AXI>;
714 #power-domain-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800715 };
716
Dong Aishengdf37e0c2012-09-05 10:57:14 +0800717 gpr: iomuxc-gpr@020e0000 {
718 compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
719 reg = <0x020e0000 0x38>;
720 };
721
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800722 iomuxc: iomuxc@020e0000 {
723 compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
724 reg = <0x020e0000 0x4000>;
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800725 };
726
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100727 ldb: ldb@020e0008 {
728 #address-cells = <1>;
729 #size-cells = <0>;
730 compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
731 gpr = <&gpr>;
732 status = "disabled";
733
734 lvds-channel@0 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100735 #address-cells = <1>;
736 #size-cells = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100737 reg = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100738 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100739
740 port@0 {
741 reg = <0>;
742
743 lvds0_mux_0: endpoint {
744 remote-endpoint = <&ipu1_di0_lvds0>;
745 };
746 };
747
748 port@1 {
749 reg = <1>;
750
751 lvds0_mux_1: endpoint {
752 remote-endpoint = <&ipu1_di1_lvds0>;
753 };
754 };
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100755 };
756
757 lvds-channel@1 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100758 #address-cells = <1>;
759 #size-cells = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100760 reg = <1>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100761 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100762
763 port@0 {
764 reg = <0>;
765
766 lvds1_mux_0: endpoint {
767 remote-endpoint = <&ipu1_di0_lvds1>;
768 };
769 };
770
771 port@1 {
772 reg = <1>;
773
774 lvds1_mux_1: endpoint {
775 remote-endpoint = <&ipu1_di1_lvds1>;
776 };
777 };
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100778 };
779 };
780
Russell King04cec1a2013-10-16 10:19:00 +0100781 hdmi: hdmi@0120000 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100782 #address-cells = <1>;
783 #size-cells = <0>;
Russell King04cec1a2013-10-16 10:19:00 +0100784 reg = <0x00120000 0x9000>;
785 interrupts = <0 115 0x04>;
786 gpr = <&gpr>;
Shawn Guo8888f652014-06-15 20:36:50 +0800787 clocks = <&clks IMX6QDL_CLK_HDMI_IAHB>,
788 <&clks IMX6QDL_CLK_HDMI_ISFR>;
Russell King04cec1a2013-10-16 10:19:00 +0100789 clock-names = "iahb", "isfr";
790 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100791
792 port@0 {
793 reg = <0>;
794
795 hdmi_mux_0: endpoint {
796 remote-endpoint = <&ipu1_di0_hdmi>;
797 };
798 };
799
800 port@1 {
801 reg = <1>;
802
803 hdmi_mux_1: endpoint {
804 remote-endpoint = <&ipu1_di1_hdmi>;
805 };
806 };
Russell King04cec1a2013-10-16 10:19:00 +0100807 };
808
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100809 dcic1: dcic@020e4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800810 reg = <0x020e4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700811 interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800812 };
813
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100814 dcic2: dcic@020e8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800815 reg = <0x020e8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700816 interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800817 };
818
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100819 sdma: sdma@020ec000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800820 compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
821 reg = <0x020ec000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700822 interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800823 clocks = <&clks IMX6QDL_CLK_SDMA>,
824 <&clks IMX6QDL_CLK_SDMA>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800825 clock-names = "ipg", "ahb";
Huang Shijiefb72bb22013-07-02 10:15:29 +0800826 #dma-cells = <3>;
Fabio Estevamd6b9c592013-01-17 12:13:25 -0200827 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
Shawn Guo7d740f82011-09-06 13:53:26 +0800828 };
829 };
830
831 aips-bus@02100000 { /* AIPS2 */
832 compatible = "fsl,aips-bus", "simple-bus";
833 #address-cells = <1>;
834 #size-cells = <1>;
835 reg = <0x02100000 0x100000>;
836 ranges;
837
838 caam@02100000 {
839 reg = <0x02100000 0x40000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700840 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>,
841 <0 106 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800842 };
843
844 aipstz@0217c000 { /* AIPSTZ2 */
845 reg = <0x0217c000 0x4000>;
846 };
847
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100848 usbotg: usb@02184000 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800849 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
850 reg = <0x02184000 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700851 interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800852 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800853 fsl,usbphy = <&usbphy1>;
Richard Zhao28342c62012-09-14 14:42:45 +0800854 fsl,usbmisc = <&usbmisc 0>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800855 status = "disabled";
856 };
857
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100858 usbh1: usb@02184200 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800859 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
860 reg = <0x02184200 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700861 interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800862 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800863 fsl,usbphy = <&usbphy2>;
Richard Zhao28342c62012-09-14 14:42:45 +0800864 fsl,usbmisc = <&usbmisc 1>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500865 dr_mode = "host";
Richard Zhao74bd88f2012-07-12 14:21:41 +0800866 status = "disabled";
867 };
868
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100869 usbh2: usb@02184400 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800870 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
871 reg = <0x02184400 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700872 interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800873 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao28342c62012-09-14 14:42:45 +0800874 fsl,usbmisc = <&usbmisc 2>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500875 dr_mode = "host";
Richard Zhao74bd88f2012-07-12 14:21:41 +0800876 status = "disabled";
877 };
878
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100879 usbh3: usb@02184600 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800880 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
881 reg = <0x02184600 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700882 interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800883 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao28342c62012-09-14 14:42:45 +0800884 fsl,usbmisc = <&usbmisc 3>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500885 dr_mode = "host";
Richard Zhao74bd88f2012-07-12 14:21:41 +0800886 status = "disabled";
887 };
888
Shawn Guo60984bd2013-04-28 09:59:54 +0800889 usbmisc: usbmisc@02184800 {
Richard Zhao28342c62012-09-14 14:42:45 +0800890 #index-cells = <1>;
891 compatible = "fsl,imx6q-usbmisc";
892 reg = <0x02184800 0x200>;
Shawn Guo8888f652014-06-15 20:36:50 +0800893 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao28342c62012-09-14 14:42:45 +0800894 };
895
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100896 fec: ethernet@02188000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800897 compatible = "fsl,imx6q-fec";
898 reg = <0x02188000 0x4000>;
Troy Kisky454cf8f2013-12-20 11:47:10 -0700899 interrupts-extended =
900 <&intc 0 118 IRQ_TYPE_LEVEL_HIGH>,
901 <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800902 clocks = <&clks IMX6QDL_CLK_ENET>,
903 <&clks IMX6QDL_CLK_ENET>,
904 <&clks IMX6QDL_CLK_ENET_REF>;
Frank Li76298382012-10-30 18:24:57 +0000905 clock-names = "ipg", "ahb", "ptp";
Shawn Guo7d740f82011-09-06 13:53:26 +0800906 status = "disabled";
907 };
908
909 mlb@0218c000 {
910 reg = <0x0218c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700911 interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>,
912 <0 117 IRQ_TYPE_LEVEL_HIGH>,
913 <0 126 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800914 };
915
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100916 usdhc1: usdhc@02190000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800917 compatible = "fsl,imx6q-usdhc";
918 reg = <0x02190000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700919 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800920 clocks = <&clks IMX6QDL_CLK_USDHC1>,
921 <&clks IMX6QDL_CLK_USDHC1>,
922 <&clks IMX6QDL_CLK_USDHC1>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800923 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200924 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800925 status = "disabled";
926 };
927
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100928 usdhc2: usdhc@02194000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800929 compatible = "fsl,imx6q-usdhc";
930 reg = <0x02194000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700931 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800932 clocks = <&clks IMX6QDL_CLK_USDHC2>,
933 <&clks IMX6QDL_CLK_USDHC2>,
934 <&clks IMX6QDL_CLK_USDHC2>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800935 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200936 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800937 status = "disabled";
938 };
939
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100940 usdhc3: usdhc@02198000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800941 compatible = "fsl,imx6q-usdhc";
942 reg = <0x02198000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700943 interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800944 clocks = <&clks IMX6QDL_CLK_USDHC3>,
945 <&clks IMX6QDL_CLK_USDHC3>,
946 <&clks IMX6QDL_CLK_USDHC3>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800947 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200948 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800949 status = "disabled";
950 };
951
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100952 usdhc4: usdhc@0219c000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800953 compatible = "fsl,imx6q-usdhc";
954 reg = <0x0219c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700955 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800956 clocks = <&clks IMX6QDL_CLK_USDHC4>,
957 <&clks IMX6QDL_CLK_USDHC4>,
958 <&clks IMX6QDL_CLK_USDHC4>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800959 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200960 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800961 status = "disabled";
962 };
963
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100964 i2c1: i2c@021a0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800965 #address-cells = <1>;
966 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800967 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +0800968 reg = <0x021a0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700969 interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800970 clocks = <&clks IMX6QDL_CLK_I2C1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800971 status = "disabled";
972 };
973
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100974 i2c2: i2c@021a4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800975 #address-cells = <1>;
976 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800977 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +0800978 reg = <0x021a4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700979 interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800980 clocks = <&clks IMX6QDL_CLK_I2C2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800981 status = "disabled";
982 };
983
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100984 i2c3: i2c@021a8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800985 #address-cells = <1>;
986 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800987 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +0800988 reg = <0x021a8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700989 interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800990 clocks = <&clks IMX6QDL_CLK_I2C3>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800991 status = "disabled";
992 };
993
994 romcp@021ac000 {
995 reg = <0x021ac000 0x4000>;
996 };
997
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100998 mmdc0: mmdc@021b0000 { /* MMDC0 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800999 compatible = "fsl,imx6q-mmdc";
1000 reg = <0x021b0000 0x4000>;
1001 };
1002
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001003 mmdc1: mmdc@021b4000 { /* MMDC1 */
Shawn Guo7d740f82011-09-06 13:53:26 +08001004 reg = <0x021b4000 0x4000>;
1005 };
1006
Huang Shijie05e3f8e2013-05-28 14:20:09 +08001007 weim: weim@021b8000 {
1008 compatible = "fsl,imx6q-weim";
Shawn Guo7d740f82011-09-06 13:53:26 +08001009 reg = <0x021b8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001010 interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001011 clocks = <&clks IMX6QDL_CLK_EIM_SLOW>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001012 };
1013
Shawn Guo3fe63732013-07-16 21:16:36 +08001014 ocotp: ocotp@021bc000 {
1015 compatible = "fsl,imx6q-ocotp", "syscon";
Shawn Guo7d740f82011-09-06 13:53:26 +08001016 reg = <0x021bc000 0x4000>;
1017 };
1018
Shawn Guo7d740f82011-09-06 13:53:26 +08001019 tzasc@021d0000 { /* TZASC1 */
1020 reg = <0x021d0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001021 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001022 };
1023
1024 tzasc@021d4000 { /* TZASC2 */
1025 reg = <0x021d4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001026 interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001027 };
1028
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001029 audmux: audmux@021d8000 {
Richard Zhaof965cd52012-05-02 10:32:26 +08001030 compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
Shawn Guo7d740f82011-09-06 13:53:26 +08001031 reg = <0x021d8000 0x4000>;
Richard Zhaof965cd52012-05-02 10:32:26 +08001032 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +08001033 };
1034
Troy Kisky5e0c7cd2013-11-14 14:02:08 -07001035 mipi_csi: mipi@021dc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001036 reg = <0x021dc000 0x4000>;
1037 };
1038
Philipp Zabel4520e692014-03-05 10:21:01 +01001039 mipi_dsi: mipi@021e0000 {
1040 #address-cells = <1>;
1041 #size-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001042 reg = <0x021e0000 0x4000>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001043 status = "disabled";
1044
Liu Ying70c26522015-02-12 14:01:31 +08001045 ports {
1046 #address-cells = <1>;
1047 #size-cells = <0>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001048
Liu Ying70c26522015-02-12 14:01:31 +08001049 port@0 {
1050 reg = <0>;
1051
1052 mipi_mux_0: endpoint {
1053 remote-endpoint = <&ipu1_di0_mipi>;
1054 };
Philipp Zabel4520e692014-03-05 10:21:01 +01001055 };
Philipp Zabel4520e692014-03-05 10:21:01 +01001056
Liu Ying70c26522015-02-12 14:01:31 +08001057 port@1 {
1058 reg = <1>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001059
Liu Ying70c26522015-02-12 14:01:31 +08001060 mipi_mux_1: endpoint {
1061 remote-endpoint = <&ipu1_di1_mipi>;
1062 };
Philipp Zabel4520e692014-03-05 10:21:01 +01001063 };
1064 };
Shawn Guo7d740f82011-09-06 13:53:26 +08001065 };
1066
1067 vdoa@021e4000 {
1068 reg = <0x021e4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001069 interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001070 };
1071
Shawn Guo0c456cf2012-04-02 14:39:26 +08001072 uart2: serial@021e8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001073 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1074 reg = <0x021e8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001075 interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001076 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1077 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001078 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001079 dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
1080 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001081 status = "disabled";
1082 };
1083
Shawn Guo0c456cf2012-04-02 14:39:26 +08001084 uart3: serial@021ec000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001085 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1086 reg = <0x021ec000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001087 interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001088 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1089 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001090 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001091 dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
1092 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001093 status = "disabled";
1094 };
1095
Shawn Guo0c456cf2012-04-02 14:39:26 +08001096 uart4: serial@021f0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001097 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1098 reg = <0x021f0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001099 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001100 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1101 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001102 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001103 dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
1104 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001105 status = "disabled";
1106 };
1107
Shawn Guo0c456cf2012-04-02 14:39:26 +08001108 uart5: serial@021f4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001109 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1110 reg = <0x021f4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001111 interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001112 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1113 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001114 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001115 dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
1116 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001117 status = "disabled";
1118 };
1119 };
Sascha Hauer91660d72012-11-12 15:52:21 +01001120
1121 ipu1: ipu@02400000 {
Philipp Zabel4520e692014-03-05 10:21:01 +01001122 #address-cells = <1>;
1123 #size-cells = <0>;
Sascha Hauer91660d72012-11-12 15:52:21 +01001124 compatible = "fsl,imx6q-ipu";
1125 reg = <0x02400000 0x400000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001126 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>,
1127 <0 5 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001128 clocks = <&clks IMX6QDL_CLK_IPU1>,
1129 <&clks IMX6QDL_CLK_IPU1_DI0>,
1130 <&clks IMX6QDL_CLK_IPU1_DI1>;
Sascha Hauer91660d72012-11-12 15:52:21 +01001131 clock-names = "bus", "di0", "di1";
Philipp Zabel09ebf362013-03-28 17:35:20 +01001132 resets = <&src 2>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001133
Philipp Zabelc0470c32014-05-27 17:26:37 +02001134 ipu1_csi0: port@0 {
1135 reg = <0>;
1136 };
1137
1138 ipu1_csi1: port@1 {
1139 reg = <1>;
1140 };
1141
Philipp Zabel4520e692014-03-05 10:21:01 +01001142 ipu1_di0: port@2 {
1143 #address-cells = <1>;
1144 #size-cells = <0>;
1145 reg = <2>;
1146
1147 ipu1_di0_disp0: endpoint@0 {
1148 };
1149
1150 ipu1_di0_hdmi: endpoint@1 {
1151 remote-endpoint = <&hdmi_mux_0>;
1152 };
1153
1154 ipu1_di0_mipi: endpoint@2 {
1155 remote-endpoint = <&mipi_mux_0>;
1156 };
1157
1158 ipu1_di0_lvds0: endpoint@3 {
1159 remote-endpoint = <&lvds0_mux_0>;
1160 };
1161
1162 ipu1_di0_lvds1: endpoint@4 {
1163 remote-endpoint = <&lvds1_mux_0>;
1164 };
1165 };
1166
1167 ipu1_di1: port@3 {
1168 #address-cells = <1>;
1169 #size-cells = <0>;
1170 reg = <3>;
1171
1172 ipu1_di0_disp1: endpoint@0 {
1173 };
1174
1175 ipu1_di1_hdmi: endpoint@1 {
1176 remote-endpoint = <&hdmi_mux_1>;
1177 };
1178
1179 ipu1_di1_mipi: endpoint@2 {
1180 remote-endpoint = <&mipi_mux_1>;
1181 };
1182
1183 ipu1_di1_lvds0: endpoint@3 {
1184 remote-endpoint = <&lvds0_mux_1>;
1185 };
1186
1187 ipu1_di1_lvds1: endpoint@4 {
1188 remote-endpoint = <&lvds1_mux_1>;
1189 };
1190 };
Sascha Hauer91660d72012-11-12 15:52:21 +01001191 };
Shawn Guo7d740f82011-09-06 13:53:26 +08001192 };
1193};