blob: 850de57069bec0effcadd4a55c6b1abead242314 [file] [log] [blame]
Daniel Vetter0a10c852010-03-11 21:19:14 +00001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
Alex Deucherabf1dc62012-07-17 14:02:36 -040043/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000053static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
Alex Deucherabf1dc62012-07-17 14:02:36 -040060/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000070static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
Alex Deucherabf1dc62012-07-17 14:02:36 -040077/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000085static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
Samuel Li65337e62013-04-05 17:50:53 -0400125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
Alex Deucher6e2c3c02013-04-03 19:28:32 -0400129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
Daniel Vetter0a10c852010-03-11 21:19:14 +0000134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
Alex Deucherabf1dc62012-07-17 14:02:36 -0400141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
Daniel Vetter0a10c852010-03-11 21:19:14 +0000149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
Christian König76a0df82013-08-13 11:56:50 +0200175
176static struct radeon_asic_ring r100_gfx_ring = {
177 .ib_execute = &r100_ring_ib_execute,
178 .emit_fence = &r100_fence_ring_emit,
179 .emit_semaphore = &r100_semaphore_ring_emit,
180 .cs_parse = &r100_cs_parse,
181 .ring_start = &r100_ring_start,
182 .ring_test = &r100_ring_test,
183 .ib_test = &r100_ib_test,
184 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherea31bf62013-12-09 19:44:30 -0500185 .get_rptr = &r100_gfx_get_rptr,
186 .get_wptr = &r100_gfx_get_wptr,
187 .set_wptr = &r100_gfx_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +0200188};
189
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000190static struct radeon_asic r100_asic = {
191 .init = &r100_init,
192 .fini = &r100_fini,
193 .suspend = &r100_suspend,
194 .resume = &r100_resume,
195 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000196 .asic_reset = &r100_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900197 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500198 .gui_idle = &r100_gui_idle,
199 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500200 .gart = {
201 .tlb_flush = &r100_pci_gart_tlb_flush,
202 .set_page = &r100_pci_gart_set_page,
203 },
Christian König4c87bc22011-10-19 19:02:21 +0200204 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200205 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200206 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500207 .irq = {
208 .set = &r100_irq_set,
209 .process = &r100_irq_process,
210 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500211 .display = {
212 .bandwidth_update = &r100_bandwidth_update,
213 .get_vblank_counter = &r100_get_vblank_counter,
214 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400215 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400216 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500217 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500218 .copy = {
219 .blit = &r100_copy_blit,
220 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
221 .dma = NULL,
222 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
223 .copy = &r100_copy_blit,
224 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
225 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500226 .surface = {
227 .set_reg = r100_set_surface_reg,
228 .clear_reg = r100_clear_surface_reg,
229 },
Alex Deucher901ea572012-02-23 17:53:39 -0500230 .hpd = {
231 .init = &r100_hpd_init,
232 .fini = &r100_hpd_fini,
233 .sense = &r100_hpd_sense,
234 .set_polarity = &r100_hpd_set_polarity,
235 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500236 .pm = {
237 .misc = &r100_pm_misc,
238 .prepare = &r100_pm_prepare,
239 .finish = &r100_pm_finish,
240 .init_profile = &r100_pm_init_profile,
241 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500242 .get_engine_clock = &radeon_legacy_get_engine_clock,
243 .set_engine_clock = &radeon_legacy_set_engine_clock,
244 .get_memory_clock = &radeon_legacy_get_memory_clock,
245 .set_memory_clock = NULL,
246 .get_pcie_lanes = NULL,
247 .set_pcie_lanes = NULL,
248 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500249 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500250 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500251 .page_flip = &r100_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200252 .page_flip_pending = &r100_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500253 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000254};
255
256static struct radeon_asic r200_asic = {
257 .init = &r100_init,
258 .fini = &r100_fini,
259 .suspend = &r100_suspend,
260 .resume = &r100_resume,
261 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000262 .asic_reset = &r100_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900263 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500264 .gui_idle = &r100_gui_idle,
265 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500266 .gart = {
267 .tlb_flush = &r100_pci_gart_tlb_flush,
268 .set_page = &r100_pci_gart_set_page,
269 },
Christian König4c87bc22011-10-19 19:02:21 +0200270 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200271 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200272 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500273 .irq = {
274 .set = &r100_irq_set,
275 .process = &r100_irq_process,
276 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500277 .display = {
278 .bandwidth_update = &r100_bandwidth_update,
279 .get_vblank_counter = &r100_get_vblank_counter,
280 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400281 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400282 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500283 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500284 .copy = {
285 .blit = &r100_copy_blit,
286 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
287 .dma = &r200_copy_dma,
288 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
289 .copy = &r100_copy_blit,
290 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
291 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500292 .surface = {
293 .set_reg = r100_set_surface_reg,
294 .clear_reg = r100_clear_surface_reg,
295 },
Alex Deucher901ea572012-02-23 17:53:39 -0500296 .hpd = {
297 .init = &r100_hpd_init,
298 .fini = &r100_hpd_fini,
299 .sense = &r100_hpd_sense,
300 .set_polarity = &r100_hpd_set_polarity,
301 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500302 .pm = {
303 .misc = &r100_pm_misc,
304 .prepare = &r100_pm_prepare,
305 .finish = &r100_pm_finish,
306 .init_profile = &r100_pm_init_profile,
307 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500308 .get_engine_clock = &radeon_legacy_get_engine_clock,
309 .set_engine_clock = &radeon_legacy_set_engine_clock,
310 .get_memory_clock = &radeon_legacy_get_memory_clock,
311 .set_memory_clock = NULL,
312 .get_pcie_lanes = NULL,
313 .set_pcie_lanes = NULL,
314 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500315 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500316 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500317 .page_flip = &r100_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200318 .page_flip_pending = &r100_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500319 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000320};
321
Christian König76a0df82013-08-13 11:56:50 +0200322static struct radeon_asic_ring r300_gfx_ring = {
323 .ib_execute = &r100_ring_ib_execute,
324 .emit_fence = &r300_fence_ring_emit,
325 .emit_semaphore = &r100_semaphore_ring_emit,
326 .cs_parse = &r300_cs_parse,
327 .ring_start = &r300_ring_start,
328 .ring_test = &r100_ring_test,
329 .ib_test = &r100_ib_test,
330 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherea31bf62013-12-09 19:44:30 -0500331 .get_rptr = &r100_gfx_get_rptr,
332 .get_wptr = &r100_gfx_get_wptr,
333 .set_wptr = &r100_gfx_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +0200334};
335
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000336static struct radeon_asic r300_asic = {
337 .init = &r300_init,
338 .fini = &r300_fini,
339 .suspend = &r300_suspend,
340 .resume = &r300_resume,
341 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000342 .asic_reset = &r300_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900343 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500344 .gui_idle = &r100_gui_idle,
345 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500346 .gart = {
347 .tlb_flush = &r100_pci_gart_tlb_flush,
348 .set_page = &r100_pci_gart_set_page,
349 },
Christian König4c87bc22011-10-19 19:02:21 +0200350 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200351 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200352 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500353 .irq = {
354 .set = &r100_irq_set,
355 .process = &r100_irq_process,
356 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500357 .display = {
358 .bandwidth_update = &r100_bandwidth_update,
359 .get_vblank_counter = &r100_get_vblank_counter,
360 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400361 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400362 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500363 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500364 .copy = {
365 .blit = &r100_copy_blit,
366 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
367 .dma = &r200_copy_dma,
368 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
369 .copy = &r100_copy_blit,
370 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
371 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500372 .surface = {
373 .set_reg = r100_set_surface_reg,
374 .clear_reg = r100_clear_surface_reg,
375 },
Alex Deucher901ea572012-02-23 17:53:39 -0500376 .hpd = {
377 .init = &r100_hpd_init,
378 .fini = &r100_hpd_fini,
379 .sense = &r100_hpd_sense,
380 .set_polarity = &r100_hpd_set_polarity,
381 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500382 .pm = {
383 .misc = &r100_pm_misc,
384 .prepare = &r100_pm_prepare,
385 .finish = &r100_pm_finish,
386 .init_profile = &r100_pm_init_profile,
387 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500388 .get_engine_clock = &radeon_legacy_get_engine_clock,
389 .set_engine_clock = &radeon_legacy_set_engine_clock,
390 .get_memory_clock = &radeon_legacy_get_memory_clock,
391 .set_memory_clock = NULL,
392 .get_pcie_lanes = &rv370_get_pcie_lanes,
393 .set_pcie_lanes = &rv370_set_pcie_lanes,
394 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500395 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500396 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500397 .page_flip = &r100_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200398 .page_flip_pending = &r100_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500399 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000400};
401
402static struct radeon_asic r300_asic_pcie = {
403 .init = &r300_init,
404 .fini = &r300_fini,
405 .suspend = &r300_suspend,
406 .resume = &r300_resume,
407 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000408 .asic_reset = &r300_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900409 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500410 .gui_idle = &r100_gui_idle,
411 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500412 .gart = {
413 .tlb_flush = &rv370_pcie_gart_tlb_flush,
414 .set_page = &rv370_pcie_gart_set_page,
415 },
Christian König4c87bc22011-10-19 19:02:21 +0200416 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200417 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200418 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500419 .irq = {
420 .set = &r100_irq_set,
421 .process = &r100_irq_process,
422 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500423 .display = {
424 .bandwidth_update = &r100_bandwidth_update,
425 .get_vblank_counter = &r100_get_vblank_counter,
426 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400427 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400428 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500429 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500430 .copy = {
431 .blit = &r100_copy_blit,
432 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
433 .dma = &r200_copy_dma,
434 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
435 .copy = &r100_copy_blit,
436 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
437 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500438 .surface = {
439 .set_reg = r100_set_surface_reg,
440 .clear_reg = r100_clear_surface_reg,
441 },
Alex Deucher901ea572012-02-23 17:53:39 -0500442 .hpd = {
443 .init = &r100_hpd_init,
444 .fini = &r100_hpd_fini,
445 .sense = &r100_hpd_sense,
446 .set_polarity = &r100_hpd_set_polarity,
447 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500448 .pm = {
449 .misc = &r100_pm_misc,
450 .prepare = &r100_pm_prepare,
451 .finish = &r100_pm_finish,
452 .init_profile = &r100_pm_init_profile,
453 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500454 .get_engine_clock = &radeon_legacy_get_engine_clock,
455 .set_engine_clock = &radeon_legacy_set_engine_clock,
456 .get_memory_clock = &radeon_legacy_get_memory_clock,
457 .set_memory_clock = NULL,
458 .get_pcie_lanes = &rv370_get_pcie_lanes,
459 .set_pcie_lanes = &rv370_set_pcie_lanes,
460 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500461 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500462 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500463 .page_flip = &r100_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200464 .page_flip_pending = &r100_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500465 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000466};
467
468static struct radeon_asic r420_asic = {
469 .init = &r420_init,
470 .fini = &r420_fini,
471 .suspend = &r420_suspend,
472 .resume = &r420_resume,
473 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000474 .asic_reset = &r300_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900475 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500476 .gui_idle = &r100_gui_idle,
477 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500478 .gart = {
479 .tlb_flush = &rv370_pcie_gart_tlb_flush,
480 .set_page = &rv370_pcie_gart_set_page,
481 },
Christian König4c87bc22011-10-19 19:02:21 +0200482 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200483 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200484 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500485 .irq = {
486 .set = &r100_irq_set,
487 .process = &r100_irq_process,
488 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500489 .display = {
490 .bandwidth_update = &r100_bandwidth_update,
491 .get_vblank_counter = &r100_get_vblank_counter,
492 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400493 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400494 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500495 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500496 .copy = {
497 .blit = &r100_copy_blit,
498 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
499 .dma = &r200_copy_dma,
500 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
501 .copy = &r100_copy_blit,
502 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
503 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500504 .surface = {
505 .set_reg = r100_set_surface_reg,
506 .clear_reg = r100_clear_surface_reg,
507 },
Alex Deucher901ea572012-02-23 17:53:39 -0500508 .hpd = {
509 .init = &r100_hpd_init,
510 .fini = &r100_hpd_fini,
511 .sense = &r100_hpd_sense,
512 .set_polarity = &r100_hpd_set_polarity,
513 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500514 .pm = {
515 .misc = &r100_pm_misc,
516 .prepare = &r100_pm_prepare,
517 .finish = &r100_pm_finish,
518 .init_profile = &r420_pm_init_profile,
519 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500520 .get_engine_clock = &radeon_atom_get_engine_clock,
521 .set_engine_clock = &radeon_atom_set_engine_clock,
522 .get_memory_clock = &radeon_atom_get_memory_clock,
523 .set_memory_clock = &radeon_atom_set_memory_clock,
524 .get_pcie_lanes = &rv370_get_pcie_lanes,
525 .set_pcie_lanes = &rv370_set_pcie_lanes,
526 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500527 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500528 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500529 .page_flip = &r100_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200530 .page_flip_pending = &r100_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500531 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000532};
533
534static struct radeon_asic rs400_asic = {
535 .init = &rs400_init,
536 .fini = &rs400_fini,
537 .suspend = &rs400_suspend,
538 .resume = &rs400_resume,
539 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000540 .asic_reset = &r300_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900541 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500542 .gui_idle = &r100_gui_idle,
543 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500544 .gart = {
545 .tlb_flush = &rs400_gart_tlb_flush,
546 .set_page = &rs400_gart_set_page,
547 },
Christian König4c87bc22011-10-19 19:02:21 +0200548 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200549 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200550 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500551 .irq = {
552 .set = &r100_irq_set,
553 .process = &r100_irq_process,
554 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500555 .display = {
556 .bandwidth_update = &r100_bandwidth_update,
557 .get_vblank_counter = &r100_get_vblank_counter,
558 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400559 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400560 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500561 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500562 .copy = {
563 .blit = &r100_copy_blit,
564 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
565 .dma = &r200_copy_dma,
566 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
567 .copy = &r100_copy_blit,
568 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
569 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500570 .surface = {
571 .set_reg = r100_set_surface_reg,
572 .clear_reg = r100_clear_surface_reg,
573 },
Alex Deucher901ea572012-02-23 17:53:39 -0500574 .hpd = {
575 .init = &r100_hpd_init,
576 .fini = &r100_hpd_fini,
577 .sense = &r100_hpd_sense,
578 .set_polarity = &r100_hpd_set_polarity,
579 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500580 .pm = {
581 .misc = &r100_pm_misc,
582 .prepare = &r100_pm_prepare,
583 .finish = &r100_pm_finish,
584 .init_profile = &r100_pm_init_profile,
585 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500586 .get_engine_clock = &radeon_legacy_get_engine_clock,
587 .set_engine_clock = &radeon_legacy_set_engine_clock,
588 .get_memory_clock = &radeon_legacy_get_memory_clock,
589 .set_memory_clock = NULL,
590 .get_pcie_lanes = NULL,
591 .set_pcie_lanes = NULL,
592 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500593 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500594 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500595 .page_flip = &r100_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200596 .page_flip_pending = &r100_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500597 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000598};
599
600static struct radeon_asic rs600_asic = {
601 .init = &rs600_init,
602 .fini = &rs600_fini,
603 .suspend = &rs600_suspend,
604 .resume = &rs600_resume,
605 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000606 .asic_reset = &rs600_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900607 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500608 .gui_idle = &r100_gui_idle,
609 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500610 .gart = {
611 .tlb_flush = &rs600_gart_tlb_flush,
612 .set_page = &rs600_gart_set_page,
613 },
Christian König4c87bc22011-10-19 19:02:21 +0200614 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200615 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200616 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500617 .irq = {
618 .set = &rs600_irq_set,
619 .process = &rs600_irq_process,
620 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500621 .display = {
622 .bandwidth_update = &rs600_bandwidth_update,
623 .get_vblank_counter = &rs600_get_vblank_counter,
624 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400625 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400626 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400627 .hdmi_enable = &r600_hdmi_enable,
628 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500629 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500630 .copy = {
631 .blit = &r100_copy_blit,
632 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
633 .dma = &r200_copy_dma,
634 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
635 .copy = &r100_copy_blit,
636 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
637 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500638 .surface = {
639 .set_reg = r100_set_surface_reg,
640 .clear_reg = r100_clear_surface_reg,
641 },
Alex Deucher901ea572012-02-23 17:53:39 -0500642 .hpd = {
643 .init = &rs600_hpd_init,
644 .fini = &rs600_hpd_fini,
645 .sense = &rs600_hpd_sense,
646 .set_polarity = &rs600_hpd_set_polarity,
647 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500648 .pm = {
649 .misc = &rs600_pm_misc,
650 .prepare = &rs600_pm_prepare,
651 .finish = &rs600_pm_finish,
652 .init_profile = &r420_pm_init_profile,
653 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500654 .get_engine_clock = &radeon_atom_get_engine_clock,
655 .set_engine_clock = &radeon_atom_set_engine_clock,
656 .get_memory_clock = &radeon_atom_get_memory_clock,
657 .set_memory_clock = &radeon_atom_set_memory_clock,
658 .get_pcie_lanes = NULL,
659 .set_pcie_lanes = NULL,
660 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500661 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500662 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500663 .page_flip = &rs600_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200664 .page_flip_pending = &rs600_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500665 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000666};
667
668static struct radeon_asic rs690_asic = {
669 .init = &rs690_init,
670 .fini = &rs690_fini,
671 .suspend = &rs690_suspend,
672 .resume = &rs690_resume,
673 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000674 .asic_reset = &rs600_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900675 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500676 .gui_idle = &r100_gui_idle,
677 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500678 .gart = {
679 .tlb_flush = &rs400_gart_tlb_flush,
680 .set_page = &rs400_gart_set_page,
681 },
Christian König4c87bc22011-10-19 19:02:21 +0200682 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200683 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200684 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500685 .irq = {
686 .set = &rs600_irq_set,
687 .process = &rs600_irq_process,
688 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500689 .display = {
690 .get_vblank_counter = &rs600_get_vblank_counter,
691 .bandwidth_update = &rs690_bandwidth_update,
692 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400693 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400694 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400695 .hdmi_enable = &r600_hdmi_enable,
696 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500697 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500698 .copy = {
699 .blit = &r100_copy_blit,
700 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
701 .dma = &r200_copy_dma,
702 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
703 .copy = &r200_copy_dma,
704 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
705 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500706 .surface = {
707 .set_reg = r100_set_surface_reg,
708 .clear_reg = r100_clear_surface_reg,
709 },
Alex Deucher901ea572012-02-23 17:53:39 -0500710 .hpd = {
711 .init = &rs600_hpd_init,
712 .fini = &rs600_hpd_fini,
713 .sense = &rs600_hpd_sense,
714 .set_polarity = &rs600_hpd_set_polarity,
715 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500716 .pm = {
717 .misc = &rs600_pm_misc,
718 .prepare = &rs600_pm_prepare,
719 .finish = &rs600_pm_finish,
720 .init_profile = &r420_pm_init_profile,
721 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500722 .get_engine_clock = &radeon_atom_get_engine_clock,
723 .set_engine_clock = &radeon_atom_set_engine_clock,
724 .get_memory_clock = &radeon_atom_get_memory_clock,
725 .set_memory_clock = &radeon_atom_set_memory_clock,
726 .get_pcie_lanes = NULL,
727 .set_pcie_lanes = NULL,
728 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500729 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500730 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500731 .page_flip = &rs600_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200732 .page_flip_pending = &rs600_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500733 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000734};
735
736static struct radeon_asic rv515_asic = {
737 .init = &rv515_init,
738 .fini = &rv515_fini,
739 .suspend = &rv515_suspend,
740 .resume = &rv515_resume,
741 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000742 .asic_reset = &rs600_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900743 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500744 .gui_idle = &r100_gui_idle,
745 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500746 .gart = {
747 .tlb_flush = &rv370_pcie_gart_tlb_flush,
748 .set_page = &rv370_pcie_gart_set_page,
749 },
Christian König4c87bc22011-10-19 19:02:21 +0200750 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200751 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200752 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500753 .irq = {
754 .set = &rs600_irq_set,
755 .process = &rs600_irq_process,
756 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500757 .display = {
758 .get_vblank_counter = &rs600_get_vblank_counter,
759 .bandwidth_update = &rv515_bandwidth_update,
760 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400761 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400762 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500763 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500764 .copy = {
765 .blit = &r100_copy_blit,
766 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
767 .dma = &r200_copy_dma,
768 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
769 .copy = &r100_copy_blit,
770 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
771 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500772 .surface = {
773 .set_reg = r100_set_surface_reg,
774 .clear_reg = r100_clear_surface_reg,
775 },
Alex Deucher901ea572012-02-23 17:53:39 -0500776 .hpd = {
777 .init = &rs600_hpd_init,
778 .fini = &rs600_hpd_fini,
779 .sense = &rs600_hpd_sense,
780 .set_polarity = &rs600_hpd_set_polarity,
781 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500782 .pm = {
783 .misc = &rs600_pm_misc,
784 .prepare = &rs600_pm_prepare,
785 .finish = &rs600_pm_finish,
786 .init_profile = &r420_pm_init_profile,
787 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500788 .get_engine_clock = &radeon_atom_get_engine_clock,
789 .set_engine_clock = &radeon_atom_set_engine_clock,
790 .get_memory_clock = &radeon_atom_get_memory_clock,
791 .set_memory_clock = &radeon_atom_set_memory_clock,
792 .get_pcie_lanes = &rv370_get_pcie_lanes,
793 .set_pcie_lanes = &rv370_set_pcie_lanes,
794 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500795 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500796 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500797 .page_flip = &rs600_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200798 .page_flip_pending = &rs600_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500799 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000800};
801
802static struct radeon_asic r520_asic = {
803 .init = &r520_init,
804 .fini = &rv515_fini,
805 .suspend = &rv515_suspend,
806 .resume = &r520_resume,
807 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000808 .asic_reset = &rs600_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900809 .mmio_hdp_flush = NULL,
Alex Deucher54e88e02012-02-23 18:10:29 -0500810 .gui_idle = &r100_gui_idle,
811 .mc_wait_for_idle = &r520_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500812 .gart = {
813 .tlb_flush = &rv370_pcie_gart_tlb_flush,
814 .set_page = &rv370_pcie_gart_set_page,
815 },
Christian König4c87bc22011-10-19 19:02:21 +0200816 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200817 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200818 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500819 .irq = {
820 .set = &rs600_irq_set,
821 .process = &rs600_irq_process,
822 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500823 .display = {
824 .bandwidth_update = &rv515_bandwidth_update,
825 .get_vblank_counter = &rs600_get_vblank_counter,
826 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400827 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400828 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500829 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500830 .copy = {
831 .blit = &r100_copy_blit,
832 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
833 .dma = &r200_copy_dma,
834 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
835 .copy = &r100_copy_blit,
836 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
837 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500838 .surface = {
839 .set_reg = r100_set_surface_reg,
840 .clear_reg = r100_clear_surface_reg,
841 },
Alex Deucher901ea572012-02-23 17:53:39 -0500842 .hpd = {
843 .init = &rs600_hpd_init,
844 .fini = &rs600_hpd_fini,
845 .sense = &rs600_hpd_sense,
846 .set_polarity = &rs600_hpd_set_polarity,
847 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500848 .pm = {
849 .misc = &rs600_pm_misc,
850 .prepare = &rs600_pm_prepare,
851 .finish = &rs600_pm_finish,
852 .init_profile = &r420_pm_init_profile,
853 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500854 .get_engine_clock = &radeon_atom_get_engine_clock,
855 .set_engine_clock = &radeon_atom_set_engine_clock,
856 .get_memory_clock = &radeon_atom_get_memory_clock,
857 .set_memory_clock = &radeon_atom_set_memory_clock,
858 .get_pcie_lanes = &rv370_get_pcie_lanes,
859 .set_pcie_lanes = &rv370_set_pcie_lanes,
860 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500861 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500862 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500863 .page_flip = &rs600_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200864 .page_flip_pending = &rs600_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500865 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000866};
867
Christian König76a0df82013-08-13 11:56:50 +0200868static struct radeon_asic_ring r600_gfx_ring = {
869 .ib_execute = &r600_ring_ib_execute,
870 .emit_fence = &r600_fence_ring_emit,
871 .emit_semaphore = &r600_semaphore_ring_emit,
872 .cs_parse = &r600_cs_parse,
873 .ring_test = &r600_ring_test,
874 .ib_test = &r600_ib_test,
875 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherea31bf62013-12-09 19:44:30 -0500876 .get_rptr = &r600_gfx_get_rptr,
877 .get_wptr = &r600_gfx_get_wptr,
878 .set_wptr = &r600_gfx_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +0200879};
880
881static struct radeon_asic_ring r600_dma_ring = {
882 .ib_execute = &r600_dma_ring_ib_execute,
883 .emit_fence = &r600_dma_fence_ring_emit,
884 .emit_semaphore = &r600_dma_semaphore_ring_emit,
885 .cs_parse = &r600_dma_cs_parse,
886 .ring_test = &r600_dma_ring_test,
887 .ib_test = &r600_dma_ib_test,
888 .is_lockup = &r600_dma_is_lockup,
Christian König2e1e6da2013-08-13 11:56:52 +0200889 .get_rptr = &r600_dma_get_rptr,
890 .get_wptr = &r600_dma_get_wptr,
891 .set_wptr = &r600_dma_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +0200892};
893
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000894static struct radeon_asic r600_asic = {
895 .init = &r600_init,
896 .fini = &r600_fini,
897 .suspend = &r600_suspend,
898 .resume = &r600_resume,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000899 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000900 .asic_reset = &r600_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900901 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucher54e88e02012-02-23 18:10:29 -0500902 .gui_idle = &r600_gui_idle,
903 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -0500904 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -0500905 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500906 .gart = {
907 .tlb_flush = &r600_pcie_gart_tlb_flush,
908 .set_page = &rs600_gart_set_page,
909 },
Christian König4c87bc22011-10-19 19:02:21 +0200910 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200911 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
912 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
Christian König4c87bc22011-10-19 19:02:21 +0200913 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500914 .irq = {
915 .set = &r600_irq_set,
916 .process = &r600_irq_process,
917 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500918 .display = {
919 .bandwidth_update = &rv515_bandwidth_update,
920 .get_vblank_counter = &rs600_get_vblank_counter,
921 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400922 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400923 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400924 .hdmi_enable = &r600_hdmi_enable,
925 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500926 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500927 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -0400928 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -0500929 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -0400930 .dma = &r600_copy_dma,
931 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbfea6a62013-07-11 14:53:34 -0400932 .copy = &r600_copy_cpdma,
Alex Deucheraeea40c2013-07-11 14:20:11 -0400933 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -0500934 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500935 .surface = {
936 .set_reg = r600_set_surface_reg,
937 .clear_reg = r600_clear_surface_reg,
938 },
Alex Deucher901ea572012-02-23 17:53:39 -0500939 .hpd = {
940 .init = &r600_hpd_init,
941 .fini = &r600_hpd_fini,
942 .sense = &r600_hpd_sense,
943 .set_polarity = &r600_hpd_set_polarity,
944 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500945 .pm = {
946 .misc = &r600_pm_misc,
947 .prepare = &rs600_pm_prepare,
948 .finish = &rs600_pm_finish,
949 .init_profile = &r600_pm_init_profile,
950 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500951 .get_engine_clock = &radeon_atom_get_engine_clock,
952 .set_engine_clock = &radeon_atom_set_engine_clock,
953 .get_memory_clock = &radeon_atom_get_memory_clock,
954 .set_memory_clock = &radeon_atom_set_memory_clock,
955 .get_pcie_lanes = &r600_get_pcie_lanes,
956 .set_pcie_lanes = &r600_set_pcie_lanes,
957 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -0400958 .get_temperature = &rv6xx_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -0500959 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500960 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -0500961 .page_flip = &rs600_page_flip,
Christian König157fa142014-05-27 16:49:20 +0200962 .page_flip_pending = &rs600_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -0500963 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000964};
965
Christian König856754c2013-04-16 22:11:22 +0200966static struct radeon_asic_ring rv6xx_uvd_ring = {
967 .ib_execute = &uvd_v1_0_ib_execute,
968 .emit_fence = &uvd_v1_0_fence_emit,
969 .emit_semaphore = &uvd_v1_0_semaphore_emit,
970 .cs_parse = &radeon_uvd_cs_parse,
971 .ring_test = &uvd_v1_0_ring_test,
972 .ib_test = &uvd_v1_0_ib_test,
973 .is_lockup = &radeon_ring_test_lockup,
974 .get_rptr = &uvd_v1_0_get_rptr,
975 .get_wptr = &uvd_v1_0_get_wptr,
976 .set_wptr = &uvd_v1_0_set_wptr,
977};
978
Alex Deucherca361b62013-06-21 14:42:08 -0400979static struct radeon_asic rv6xx_asic = {
980 .init = &r600_init,
981 .fini = &r600_fini,
982 .suspend = &r600_suspend,
983 .resume = &r600_resume,
984 .vga_set_state = &r600_vga_set_state,
985 .asic_reset = &r600_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +0900986 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucherca361b62013-06-21 14:42:08 -0400987 .gui_idle = &r600_gui_idle,
988 .mc_wait_for_idle = &r600_mc_wait_for_idle,
989 .get_xclk = &r600_get_xclk,
990 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
991 .gart = {
992 .tlb_flush = &r600_pcie_gart_tlb_flush,
993 .set_page = &rs600_gart_set_page,
994 },
995 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200996 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
997 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
Christian König856754c2013-04-16 22:11:22 +0200998 [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
Alex Deucherca361b62013-06-21 14:42:08 -0400999 },
1000 .irq = {
1001 .set = &r600_irq_set,
1002 .process = &r600_irq_process,
1003 },
1004 .display = {
1005 .bandwidth_update = &rv515_bandwidth_update,
1006 .get_vblank_counter = &rs600_get_vblank_counter,
1007 .wait_for_vblank = &avivo_wait_for_vblank,
1008 .set_backlight_level = &atombios_set_backlight_level,
1009 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucher99d79aa2013-09-23 15:47:08 -04001010 .hdmi_enable = &r600_hdmi_enable,
1011 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherca361b62013-06-21 14:42:08 -04001012 },
1013 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001014 .blit = &r600_copy_cpdma,
Alex Deucherca361b62013-06-21 14:42:08 -04001015 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1016 .dma = &r600_copy_dma,
1017 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbfea6a62013-07-11 14:53:34 -04001018 .copy = &r600_copy_cpdma,
Alex Deucheraeea40c2013-07-11 14:20:11 -04001019 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherca361b62013-06-21 14:42:08 -04001020 },
1021 .surface = {
1022 .set_reg = r600_set_surface_reg,
1023 .clear_reg = r600_clear_surface_reg,
1024 },
1025 .hpd = {
1026 .init = &r600_hpd_init,
1027 .fini = &r600_hpd_fini,
1028 .sense = &r600_hpd_sense,
1029 .set_polarity = &r600_hpd_set_polarity,
1030 },
1031 .pm = {
1032 .misc = &r600_pm_misc,
1033 .prepare = &rs600_pm_prepare,
1034 .finish = &rs600_pm_finish,
1035 .init_profile = &r600_pm_init_profile,
1036 .get_dynpm_state = &r600_pm_get_dynpm_state,
1037 .get_engine_clock = &radeon_atom_get_engine_clock,
1038 .set_engine_clock = &radeon_atom_set_engine_clock,
1039 .get_memory_clock = &radeon_atom_get_memory_clock,
1040 .set_memory_clock = &radeon_atom_set_memory_clock,
1041 .get_pcie_lanes = &r600_get_pcie_lanes,
1042 .set_pcie_lanes = &r600_set_pcie_lanes,
1043 .set_clock_gating = NULL,
1044 .get_temperature = &rv6xx_get_temp,
Alex Deucher1b9ba702013-09-05 09:52:37 -04001045 .set_uvd_clocks = &r600_set_uvd_clocks,
Alex Deucherca361b62013-06-21 14:42:08 -04001046 },
Alex Deucher4a6369e2013-04-12 14:04:10 -04001047 .dpm = {
1048 .init = &rv6xx_dpm_init,
1049 .setup_asic = &rv6xx_setup_asic,
1050 .enable = &rv6xx_dpm_enable,
Alex Deuchera4643ba2013-12-19 12:18:13 -05001051 .late_enable = &r600_dpm_late_enable,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001052 .disable = &rv6xx_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001053 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001054 .set_power_state = &rv6xx_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001055 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001056 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1057 .fini = &rv6xx_dpm_fini,
1058 .get_sclk = &rv6xx_dpm_get_sclk,
1059 .get_mclk = &rv6xx_dpm_get_mclk,
1060 .print_power_state = &rv6xx_dpm_print_power_state,
Alex Deucher242916a2013-06-28 14:20:53 -04001061 .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
Alex Deucherf4f85a82013-07-25 20:07:25 -04001062 .force_performance_level = &rv6xx_dpm_force_performance_level,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001063 },
Alex Deucherca361b62013-06-21 14:42:08 -04001064 .pflip = {
Alex Deucherca361b62013-06-21 14:42:08 -04001065 .page_flip = &rs600_page_flip,
Christian König157fa142014-05-27 16:49:20 +02001066 .page_flip_pending = &rs600_page_flip_pending,
Alex Deucherca361b62013-06-21 14:42:08 -04001067 },
1068};
1069
Alex Deucherf47299c2010-03-16 20:54:38 -04001070static struct radeon_asic rs780_asic = {
1071 .init = &r600_init,
1072 .fini = &r600_fini,
1073 .suspend = &r600_suspend,
1074 .resume = &r600_resume,
Alex Deucherf47299c2010-03-16 20:54:38 -04001075 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001076 .asic_reset = &r600_asic_reset,
Michel Dänzer124764f2014-07-31 18:43:48 +09001077 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucher54e88e02012-02-23 18:10:29 -05001078 .gui_idle = &r600_gui_idle,
1079 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001080 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001081 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001082 .gart = {
1083 .tlb_flush = &r600_pcie_gart_tlb_flush,
1084 .set_page = &rs600_gart_set_page,
1085 },
Christian König4c87bc22011-10-19 19:02:21 +02001086 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001087 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1088 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
Christian König856754c2013-04-16 22:11:22 +02001089 [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001090 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001091 .irq = {
1092 .set = &r600_irq_set,
1093 .process = &r600_irq_process,
1094 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001095 .display = {
1096 .bandwidth_update = &rs690_bandwidth_update,
1097 .get_vblank_counter = &rs600_get_vblank_counter,
1098 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001099 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001100 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001101 .hdmi_enable = &r600_hdmi_enable,
1102 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001103 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001104 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001105 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001106 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -04001107 .dma = &r600_copy_dma,
1108 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbfea6a62013-07-11 14:53:34 -04001109 .copy = &r600_copy_cpdma,
Alex Deucheraeea40c2013-07-11 14:20:11 -04001110 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001111 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001112 .surface = {
1113 .set_reg = r600_set_surface_reg,
1114 .clear_reg = r600_clear_surface_reg,
1115 },
Alex Deucher901ea572012-02-23 17:53:39 -05001116 .hpd = {
1117 .init = &r600_hpd_init,
1118 .fini = &r600_hpd_fini,
1119 .sense = &r600_hpd_sense,
1120 .set_polarity = &r600_hpd_set_polarity,
1121 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001122 .pm = {
1123 .misc = &r600_pm_misc,
1124 .prepare = &rs600_pm_prepare,
1125 .finish = &rs600_pm_finish,
1126 .init_profile = &rs780_pm_init_profile,
1127 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001128 .get_engine_clock = &radeon_atom_get_engine_clock,
1129 .set_engine_clock = &radeon_atom_set_engine_clock,
1130 .get_memory_clock = NULL,
1131 .set_memory_clock = NULL,
1132 .get_pcie_lanes = NULL,
1133 .set_pcie_lanes = NULL,
1134 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001135 .get_temperature = &rv6xx_get_temp,
Alex Deucher1b9ba702013-09-05 09:52:37 -04001136 .set_uvd_clocks = &r600_set_uvd_clocks,
Alex Deuchera02fa392012-02-23 17:53:41 -05001137 },
Alex Deucher9d670062013-04-12 13:59:22 -04001138 .dpm = {
1139 .init = &rs780_dpm_init,
1140 .setup_asic = &rs780_dpm_setup_asic,
1141 .enable = &rs780_dpm_enable,
Alex Deuchera4643ba2013-12-19 12:18:13 -05001142 .late_enable = &r600_dpm_late_enable,
Alex Deucher9d670062013-04-12 13:59:22 -04001143 .disable = &rs780_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001144 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher9d670062013-04-12 13:59:22 -04001145 .set_power_state = &rs780_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001146 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher9d670062013-04-12 13:59:22 -04001147 .display_configuration_changed = &rs780_dpm_display_configuration_changed,
1148 .fini = &rs780_dpm_fini,
1149 .get_sclk = &rs780_dpm_get_sclk,
1150 .get_mclk = &rs780_dpm_get_mclk,
1151 .print_power_state = &rs780_dpm_print_power_state,
Alex Deucher444bddc2013-07-02 13:05:23 -04001152 .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
Anthoine Bourgeois63580c32013-09-03 13:52:19 -04001153 .force_performance_level = &rs780_dpm_force_performance_level,
Alex Deucher9d670062013-04-12 13:59:22 -04001154 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001155 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -05001156 .page_flip = &rs600_page_flip,
Christian König157fa142014-05-27 16:49:20 +02001157 .page_flip_pending = &rs600_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -05001158 },
Alex Deucherf47299c2010-03-16 20:54:38 -04001159};
1160
Christian König76a0df82013-08-13 11:56:50 +02001161static struct radeon_asic_ring rv770_uvd_ring = {
Christian Könige409b122013-08-13 11:56:53 +02001162 .ib_execute = &uvd_v1_0_ib_execute,
1163 .emit_fence = &uvd_v2_2_fence_emit,
1164 .emit_semaphore = &uvd_v1_0_semaphore_emit,
Christian König76a0df82013-08-13 11:56:50 +02001165 .cs_parse = &radeon_uvd_cs_parse,
Christian Könige409b122013-08-13 11:56:53 +02001166 .ring_test = &uvd_v1_0_ring_test,
1167 .ib_test = &uvd_v1_0_ib_test,
Christian König76a0df82013-08-13 11:56:50 +02001168 .is_lockup = &radeon_ring_test_lockup,
Christian Könige409b122013-08-13 11:56:53 +02001169 .get_rptr = &uvd_v1_0_get_rptr,
1170 .get_wptr = &uvd_v1_0_get_wptr,
1171 .set_wptr = &uvd_v1_0_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001172};
1173
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001174static struct radeon_asic rv770_asic = {
1175 .init = &rv770_init,
1176 .fini = &rv770_fini,
1177 .suspend = &rv770_suspend,
1178 .resume = &rv770_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001179 .asic_reset = &r600_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001180 .vga_set_state = &r600_vga_set_state,
Michel Dänzer124764f2014-07-31 18:43:48 +09001181 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucher54e88e02012-02-23 18:10:29 -05001182 .gui_idle = &r600_gui_idle,
1183 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001184 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001185 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001186 .gart = {
1187 .tlb_flush = &r600_pcie_gart_tlb_flush,
1188 .set_page = &rs600_gart_set_page,
1189 },
Christian König4c87bc22011-10-19 19:02:21 +02001190 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001191 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1192 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1193 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001194 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001195 .irq = {
1196 .set = &r600_irq_set,
1197 .process = &r600_irq_process,
1198 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001199 .display = {
1200 .bandwidth_update = &rv515_bandwidth_update,
1201 .get_vblank_counter = &rs600_get_vblank_counter,
1202 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001203 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001204 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001205 .hdmi_enable = &r600_hdmi_enable,
Rafał Miłecki8f33a152014-05-16 11:36:24 +02001206 .hdmi_setmode = &dce3_1_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001207 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001208 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001209 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001210 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001211 .dma = &rv770_copy_dma,
Alex Deucher4d756582012-09-27 15:08:35 -04001212 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001213 .copy = &rv770_copy_dma,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001214 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001215 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001216 .surface = {
1217 .set_reg = r600_set_surface_reg,
1218 .clear_reg = r600_clear_surface_reg,
1219 },
Alex Deucher901ea572012-02-23 17:53:39 -05001220 .hpd = {
1221 .init = &r600_hpd_init,
1222 .fini = &r600_hpd_fini,
1223 .sense = &r600_hpd_sense,
1224 .set_polarity = &r600_hpd_set_polarity,
1225 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001226 .pm = {
1227 .misc = &rv770_pm_misc,
1228 .prepare = &rs600_pm_prepare,
1229 .finish = &rs600_pm_finish,
1230 .init_profile = &r600_pm_init_profile,
1231 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001232 .get_engine_clock = &radeon_atom_get_engine_clock,
1233 .set_engine_clock = &radeon_atom_set_engine_clock,
1234 .get_memory_clock = &radeon_atom_get_memory_clock,
1235 .set_memory_clock = &radeon_atom_set_memory_clock,
1236 .get_pcie_lanes = &r600_get_pcie_lanes,
1237 .set_pcie_lanes = &r600_set_pcie_lanes,
1238 .set_clock_gating = &radeon_atom_set_clock_gating,
Christian Königef0e6e62013-04-08 12:41:35 +02001239 .set_uvd_clocks = &rv770_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001240 .get_temperature = &rv770_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001241 },
Alex Deucher66229b22013-06-26 00:11:19 -04001242 .dpm = {
1243 .init = &rv770_dpm_init,
1244 .setup_asic = &rv770_dpm_setup_asic,
1245 .enable = &rv770_dpm_enable,
Alex Deuchera3f11242013-12-19 13:48:36 -05001246 .late_enable = &rv770_dpm_late_enable,
Alex Deucher66229b22013-06-26 00:11:19 -04001247 .disable = &rv770_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001248 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher66229b22013-06-26 00:11:19 -04001249 .set_power_state = &rv770_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001250 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher66229b22013-06-26 00:11:19 -04001251 .display_configuration_changed = &rv770_dpm_display_configuration_changed,
1252 .fini = &rv770_dpm_fini,
1253 .get_sclk = &rv770_dpm_get_sclk,
1254 .get_mclk = &rv770_dpm_get_mclk,
1255 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001256 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher8b5e6b72013-07-02 18:40:35 -04001257 .force_performance_level = &rv770_dpm_force_performance_level,
Alex Deucherb06195d2013-07-08 11:49:48 -04001258 .vblank_too_short = &rv770_dpm_vblank_too_short,
Alex Deucher66229b22013-06-26 00:11:19 -04001259 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001260 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -05001261 .page_flip = &rv770_page_flip,
Christian König157fa142014-05-27 16:49:20 +02001262 .page_flip_pending = &rv770_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -05001263 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001264};
1265
Christian König76a0df82013-08-13 11:56:50 +02001266static struct radeon_asic_ring evergreen_gfx_ring = {
1267 .ib_execute = &evergreen_ring_ib_execute,
1268 .emit_fence = &r600_fence_ring_emit,
1269 .emit_semaphore = &r600_semaphore_ring_emit,
1270 .cs_parse = &evergreen_cs_parse,
1271 .ring_test = &r600_ring_test,
1272 .ib_test = &r600_ib_test,
1273 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherea31bf62013-12-09 19:44:30 -05001274 .get_rptr = &r600_gfx_get_rptr,
1275 .get_wptr = &r600_gfx_get_wptr,
1276 .set_wptr = &r600_gfx_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001277};
1278
1279static struct radeon_asic_ring evergreen_dma_ring = {
1280 .ib_execute = &evergreen_dma_ring_ib_execute,
1281 .emit_fence = &evergreen_dma_fence_ring_emit,
1282 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1283 .cs_parse = &evergreen_dma_cs_parse,
1284 .ring_test = &r600_dma_ring_test,
1285 .ib_test = &r600_dma_ib_test,
1286 .is_lockup = &evergreen_dma_is_lockup,
Christian König2e1e6da2013-08-13 11:56:52 +02001287 .get_rptr = &r600_dma_get_rptr,
1288 .get_wptr = &r600_dma_get_wptr,
1289 .set_wptr = &r600_dma_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001290};
1291
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001292static struct radeon_asic evergreen_asic = {
1293 .init = &evergreen_init,
1294 .fini = &evergreen_fini,
1295 .suspend = &evergreen_suspend,
1296 .resume = &evergreen_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001297 .asic_reset = &evergreen_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001298 .vga_set_state = &r600_vga_set_state,
Michel Dänzer124764f2014-07-31 18:43:48 +09001299 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucher54e88e02012-02-23 18:10:29 -05001300 .gui_idle = &r600_gui_idle,
1301 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001302 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001303 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001304 .gart = {
1305 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1306 .set_page = &rs600_gart_set_page,
1307 },
Christian König4c87bc22011-10-19 19:02:21 +02001308 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001309 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1310 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1311 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001312 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001313 .irq = {
1314 .set = &evergreen_irq_set,
1315 .process = &evergreen_irq_process,
1316 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001317 .display = {
1318 .bandwidth_update = &evergreen_bandwidth_update,
1319 .get_vblank_counter = &evergreen_get_vblank_counter,
1320 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001321 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001322 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001323 .hdmi_enable = &evergreen_hdmi_enable,
1324 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001325 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001326 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001327 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001328 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001329 .dma = &evergreen_copy_dma,
1330 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001331 .copy = &evergreen_copy_dma,
1332 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001333 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001334 .surface = {
1335 .set_reg = r600_set_surface_reg,
1336 .clear_reg = r600_clear_surface_reg,
1337 },
Alex Deucher901ea572012-02-23 17:53:39 -05001338 .hpd = {
1339 .init = &evergreen_hpd_init,
1340 .fini = &evergreen_hpd_fini,
1341 .sense = &evergreen_hpd_sense,
1342 .set_polarity = &evergreen_hpd_set_polarity,
1343 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001344 .pm = {
1345 .misc = &evergreen_pm_misc,
1346 .prepare = &evergreen_pm_prepare,
1347 .finish = &evergreen_pm_finish,
1348 .init_profile = &r600_pm_init_profile,
1349 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001350 .get_engine_clock = &radeon_atom_get_engine_clock,
1351 .set_engine_clock = &radeon_atom_set_engine_clock,
1352 .get_memory_clock = &radeon_atom_get_memory_clock,
1353 .set_memory_clock = &radeon_atom_set_memory_clock,
1354 .get_pcie_lanes = &r600_get_pcie_lanes,
1355 .set_pcie_lanes = &r600_set_pcie_lanes,
1356 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001357 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001358 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001359 },
Alex Deucherdc50ba72013-06-26 00:33:35 -04001360 .dpm = {
1361 .init = &cypress_dpm_init,
1362 .setup_asic = &cypress_dpm_setup_asic,
1363 .enable = &cypress_dpm_enable,
Alex Deuchera3f11242013-12-19 13:48:36 -05001364 .late_enable = &rv770_dpm_late_enable,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001365 .disable = &cypress_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001366 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001367 .set_power_state = &cypress_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001368 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001369 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1370 .fini = &cypress_dpm_fini,
1371 .get_sclk = &rv770_dpm_get_sclk,
1372 .get_mclk = &rv770_dpm_get_mclk,
1373 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001374 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher8b5e6b72013-07-02 18:40:35 -04001375 .force_performance_level = &rv770_dpm_force_performance_level,
Alex Deucherd0b54bd2013-07-08 11:56:09 -04001376 .vblank_too_short = &cypress_dpm_vblank_too_short,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001377 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001378 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -05001379 .page_flip = &evergreen_page_flip,
Christian König157fa142014-05-27 16:49:20 +02001380 .page_flip_pending = &evergreen_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -05001381 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001382};
1383
Alex Deucher958261d2010-11-22 17:56:30 -05001384static struct radeon_asic sumo_asic = {
1385 .init = &evergreen_init,
1386 .fini = &evergreen_fini,
1387 .suspend = &evergreen_suspend,
1388 .resume = &evergreen_resume,
Alex Deucher958261d2010-11-22 17:56:30 -05001389 .asic_reset = &evergreen_asic_reset,
1390 .vga_set_state = &r600_vga_set_state,
Michel Dänzer124764f2014-07-31 18:43:48 +09001391 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucher54e88e02012-02-23 18:10:29 -05001392 .gui_idle = &r600_gui_idle,
1393 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001394 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001395 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001396 .gart = {
1397 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1398 .set_page = &rs600_gart_set_page,
1399 },
Christian König4c87bc22011-10-19 19:02:21 +02001400 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001401 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1402 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1403 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001404 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001405 .irq = {
1406 .set = &evergreen_irq_set,
1407 .process = &evergreen_irq_process,
1408 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001409 .display = {
1410 .bandwidth_update = &evergreen_bandwidth_update,
1411 .get_vblank_counter = &evergreen_get_vblank_counter,
1412 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001413 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001414 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001415 .hdmi_enable = &evergreen_hdmi_enable,
1416 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001417 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001418 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001419 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001420 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001421 .dma = &evergreen_copy_dma,
1422 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001423 .copy = &evergreen_copy_dma,
1424 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001425 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001426 .surface = {
1427 .set_reg = r600_set_surface_reg,
1428 .clear_reg = r600_clear_surface_reg,
1429 },
Alex Deucher901ea572012-02-23 17:53:39 -05001430 .hpd = {
1431 .init = &evergreen_hpd_init,
1432 .fini = &evergreen_hpd_fini,
1433 .sense = &evergreen_hpd_sense,
1434 .set_polarity = &evergreen_hpd_set_polarity,
1435 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001436 .pm = {
1437 .misc = &evergreen_pm_misc,
1438 .prepare = &evergreen_pm_prepare,
1439 .finish = &evergreen_pm_finish,
1440 .init_profile = &sumo_pm_init_profile,
1441 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001442 .get_engine_clock = &radeon_atom_get_engine_clock,
1443 .set_engine_clock = &radeon_atom_set_engine_clock,
1444 .get_memory_clock = NULL,
1445 .set_memory_clock = NULL,
1446 .get_pcie_lanes = NULL,
1447 .set_pcie_lanes = NULL,
1448 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001449 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001450 .get_temperature = &sumo_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001451 },
Alex Deucher80ea2c12013-04-12 14:56:21 -04001452 .dpm = {
1453 .init = &sumo_dpm_init,
1454 .setup_asic = &sumo_dpm_setup_asic,
1455 .enable = &sumo_dpm_enable,
Alex Deucher14ec9fa2013-12-19 11:56:52 -05001456 .late_enable = &sumo_dpm_late_enable,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001457 .disable = &sumo_dpm_disable,
Alex Deucher422a56b2013-06-25 15:40:21 -04001458 .pre_set_power_state = &sumo_dpm_pre_set_power_state,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001459 .set_power_state = &sumo_dpm_set_power_state,
Alex Deucher422a56b2013-06-25 15:40:21 -04001460 .post_set_power_state = &sumo_dpm_post_set_power_state,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001461 .display_configuration_changed = &sumo_dpm_display_configuration_changed,
1462 .fini = &sumo_dpm_fini,
1463 .get_sclk = &sumo_dpm_get_sclk,
1464 .get_mclk = &sumo_dpm_get_mclk,
1465 .print_power_state = &sumo_dpm_print_power_state,
Alex Deucherfb701602013-06-28 10:47:56 -04001466 .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
Alex Deucher5d5e5592013-07-02 18:50:09 -04001467 .force_performance_level = &sumo_dpm_force_performance_level,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001468 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001469 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -05001470 .page_flip = &evergreen_page_flip,
Christian König157fa142014-05-27 16:49:20 +02001471 .page_flip_pending = &evergreen_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -05001472 },
Alex Deucher958261d2010-11-22 17:56:30 -05001473};
1474
Alex Deuchera43b7662011-01-06 21:19:33 -05001475static struct radeon_asic btc_asic = {
1476 .init = &evergreen_init,
1477 .fini = &evergreen_fini,
1478 .suspend = &evergreen_suspend,
1479 .resume = &evergreen_resume,
Alex Deuchera43b7662011-01-06 21:19:33 -05001480 .asic_reset = &evergreen_asic_reset,
1481 .vga_set_state = &r600_vga_set_state,
Michel Dänzer124764f2014-07-31 18:43:48 +09001482 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucher54e88e02012-02-23 18:10:29 -05001483 .gui_idle = &r600_gui_idle,
1484 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001485 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001486 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001487 .gart = {
1488 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1489 .set_page = &rs600_gart_set_page,
1490 },
Christian König4c87bc22011-10-19 19:02:21 +02001491 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001492 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1493 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1494 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001495 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001496 .irq = {
1497 .set = &evergreen_irq_set,
1498 .process = &evergreen_irq_process,
1499 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001500 .display = {
1501 .bandwidth_update = &evergreen_bandwidth_update,
1502 .get_vblank_counter = &evergreen_get_vblank_counter,
1503 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001504 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001505 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001506 .hdmi_enable = &evergreen_hdmi_enable,
1507 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001508 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001509 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001510 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001511 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001512 .dma = &evergreen_copy_dma,
1513 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001514 .copy = &evergreen_copy_dma,
1515 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001516 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001517 .surface = {
1518 .set_reg = r600_set_surface_reg,
1519 .clear_reg = r600_clear_surface_reg,
1520 },
Alex Deucher901ea572012-02-23 17:53:39 -05001521 .hpd = {
1522 .init = &evergreen_hpd_init,
1523 .fini = &evergreen_hpd_fini,
1524 .sense = &evergreen_hpd_sense,
1525 .set_polarity = &evergreen_hpd_set_polarity,
1526 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001527 .pm = {
1528 .misc = &evergreen_pm_misc,
1529 .prepare = &evergreen_pm_prepare,
1530 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001531 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001532 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001533 .get_engine_clock = &radeon_atom_get_engine_clock,
1534 .set_engine_clock = &radeon_atom_set_engine_clock,
1535 .get_memory_clock = &radeon_atom_get_memory_clock,
1536 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001537 .get_pcie_lanes = &r600_get_pcie_lanes,
1538 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001539 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001540 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001541 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001542 },
Alex Deucher6596afd2013-06-26 00:15:24 -04001543 .dpm = {
1544 .init = &btc_dpm_init,
1545 .setup_asic = &btc_dpm_setup_asic,
1546 .enable = &btc_dpm_enable,
Alex Deuchera3f11242013-12-19 13:48:36 -05001547 .late_enable = &rv770_dpm_late_enable,
Alex Deucher6596afd2013-06-26 00:15:24 -04001548 .disable = &btc_dpm_disable,
Alex Deuchere8a95392013-01-16 14:17:23 -05001549 .pre_set_power_state = &btc_dpm_pre_set_power_state,
Alex Deucher6596afd2013-06-26 00:15:24 -04001550 .set_power_state = &btc_dpm_set_power_state,
Alex Deuchere8a95392013-01-16 14:17:23 -05001551 .post_set_power_state = &btc_dpm_post_set_power_state,
Alex Deucher6596afd2013-06-26 00:15:24 -04001552 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1553 .fini = &btc_dpm_fini,
Alex Deuchere8a95392013-01-16 14:17:23 -05001554 .get_sclk = &btc_dpm_get_sclk,
1555 .get_mclk = &btc_dpm_get_mclk,
Alex Deucher6596afd2013-06-26 00:15:24 -04001556 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucher9f3f63f2014-01-30 11:19:22 -05001557 .debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
Alex Deucher8b5e6b72013-07-02 18:40:35 -04001558 .force_performance_level = &rv770_dpm_force_performance_level,
Alex Deuchera84301c2013-07-08 12:03:55 -04001559 .vblank_too_short = &btc_dpm_vblank_too_short,
Alex Deucher6596afd2013-06-26 00:15:24 -04001560 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001561 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -05001562 .page_flip = &evergreen_page_flip,
Christian König157fa142014-05-27 16:49:20 +02001563 .page_flip_pending = &evergreen_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -05001564 },
Alex Deuchera43b7662011-01-06 21:19:33 -05001565};
1566
Christian König76a0df82013-08-13 11:56:50 +02001567static struct radeon_asic_ring cayman_gfx_ring = {
1568 .ib_execute = &cayman_ring_ib_execute,
1569 .ib_parse = &evergreen_ib_parse,
1570 .emit_fence = &cayman_fence_ring_emit,
1571 .emit_semaphore = &r600_semaphore_ring_emit,
1572 .cs_parse = &evergreen_cs_parse,
1573 .ring_test = &r600_ring_test,
1574 .ib_test = &r600_ib_test,
1575 .is_lockup = &cayman_gfx_is_lockup,
1576 .vm_flush = &cayman_vm_flush,
Alex Deucherea31bf62013-12-09 19:44:30 -05001577 .get_rptr = &cayman_gfx_get_rptr,
1578 .get_wptr = &cayman_gfx_get_wptr,
1579 .set_wptr = &cayman_gfx_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001580};
1581
1582static struct radeon_asic_ring cayman_dma_ring = {
1583 .ib_execute = &cayman_dma_ring_ib_execute,
1584 .ib_parse = &evergreen_dma_ib_parse,
1585 .emit_fence = &evergreen_dma_fence_ring_emit,
1586 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1587 .cs_parse = &evergreen_dma_cs_parse,
1588 .ring_test = &r600_dma_ring_test,
1589 .ib_test = &r600_dma_ib_test,
1590 .is_lockup = &cayman_dma_is_lockup,
1591 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherea31bf62013-12-09 19:44:30 -05001592 .get_rptr = &cayman_dma_get_rptr,
1593 .get_wptr = &cayman_dma_get_wptr,
1594 .set_wptr = &cayman_dma_set_wptr
Christian König76a0df82013-08-13 11:56:50 +02001595};
1596
1597static struct radeon_asic_ring cayman_uvd_ring = {
Christian Könige409b122013-08-13 11:56:53 +02001598 .ib_execute = &uvd_v1_0_ib_execute,
1599 .emit_fence = &uvd_v2_2_fence_emit,
1600 .emit_semaphore = &uvd_v3_1_semaphore_emit,
Christian König76a0df82013-08-13 11:56:50 +02001601 .cs_parse = &radeon_uvd_cs_parse,
Christian Könige409b122013-08-13 11:56:53 +02001602 .ring_test = &uvd_v1_0_ring_test,
1603 .ib_test = &uvd_v1_0_ib_test,
Christian König76a0df82013-08-13 11:56:50 +02001604 .is_lockup = &radeon_ring_test_lockup,
Christian Könige409b122013-08-13 11:56:53 +02001605 .get_rptr = &uvd_v1_0_get_rptr,
1606 .get_wptr = &uvd_v1_0_get_wptr,
1607 .set_wptr = &uvd_v1_0_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001608};
1609
Alex Deuchere3487622011-03-02 20:07:36 -05001610static struct radeon_asic cayman_asic = {
1611 .init = &cayman_init,
1612 .fini = &cayman_fini,
1613 .suspend = &cayman_suspend,
1614 .resume = &cayman_resume,
Alex Deuchere3487622011-03-02 20:07:36 -05001615 .asic_reset = &cayman_asic_reset,
1616 .vga_set_state = &r600_vga_set_state,
Michel Dänzer124764f2014-07-31 18:43:48 +09001617 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucher54e88e02012-02-23 18:10:29 -05001618 .gui_idle = &r600_gui_idle,
1619 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001620 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001621 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001622 .gart = {
1623 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1624 .set_page = &rs600_gart_set_page,
1625 },
Christian König05b07142012-08-06 20:21:10 +02001626 .vm = {
1627 .init = &cayman_vm_init,
1628 .fini = &cayman_vm_fini,
Christian König03f62ab2014-07-30 21:05:17 +02001629 .copy_pages = &cayman_dma_vm_copy_pages,
1630 .write_pages = &cayman_dma_vm_write_pages,
1631 .set_pages = &cayman_dma_vm_set_pages,
1632 .pad_ib = &cayman_dma_vm_pad_ib,
Christian König05b07142012-08-06 20:21:10 +02001633 },
Christian König4c87bc22011-10-19 19:02:21 +02001634 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001635 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1636 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1637 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1638 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1639 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1640 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001641 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001642 .irq = {
1643 .set = &evergreen_irq_set,
1644 .process = &evergreen_irq_process,
1645 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001646 .display = {
1647 .bandwidth_update = &evergreen_bandwidth_update,
1648 .get_vblank_counter = &evergreen_get_vblank_counter,
1649 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001650 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001651 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001652 .hdmi_enable = &evergreen_hdmi_enable,
1653 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001654 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001655 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001656 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001657 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001658 .dma = &evergreen_copy_dma,
1659 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001660 .copy = &evergreen_copy_dma,
1661 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001662 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001663 .surface = {
1664 .set_reg = r600_set_surface_reg,
1665 .clear_reg = r600_clear_surface_reg,
1666 },
Alex Deucher901ea572012-02-23 17:53:39 -05001667 .hpd = {
1668 .init = &evergreen_hpd_init,
1669 .fini = &evergreen_hpd_fini,
1670 .sense = &evergreen_hpd_sense,
1671 .set_polarity = &evergreen_hpd_set_polarity,
1672 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001673 .pm = {
1674 .misc = &evergreen_pm_misc,
1675 .prepare = &evergreen_pm_prepare,
1676 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001677 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001678 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001679 .get_engine_clock = &radeon_atom_get_engine_clock,
1680 .set_engine_clock = &radeon_atom_set_engine_clock,
1681 .get_memory_clock = &radeon_atom_get_memory_clock,
1682 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001683 .get_pcie_lanes = &r600_get_pcie_lanes,
1684 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001685 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001686 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001687 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001688 },
Alex Deucher69e0b572013-04-12 16:42:42 -04001689 .dpm = {
1690 .init = &ni_dpm_init,
1691 .setup_asic = &ni_dpm_setup_asic,
1692 .enable = &ni_dpm_enable,
Alex Deuchera3f11242013-12-19 13:48:36 -05001693 .late_enable = &rv770_dpm_late_enable,
Alex Deucher69e0b572013-04-12 16:42:42 -04001694 .disable = &ni_dpm_disable,
Alex Deucherfee3d742013-01-16 14:35:39 -05001695 .pre_set_power_state = &ni_dpm_pre_set_power_state,
Alex Deucher69e0b572013-04-12 16:42:42 -04001696 .set_power_state = &ni_dpm_set_power_state,
Alex Deucherfee3d742013-01-16 14:35:39 -05001697 .post_set_power_state = &ni_dpm_post_set_power_state,
Alex Deucher69e0b572013-04-12 16:42:42 -04001698 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1699 .fini = &ni_dpm_fini,
1700 .get_sclk = &ni_dpm_get_sclk,
1701 .get_mclk = &ni_dpm_get_mclk,
1702 .print_power_state = &ni_dpm_print_power_state,
Alex Deucherbdf0c4f2013-06-28 17:49:02 -04001703 .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
Alex Deucher170a47f2013-07-02 18:43:53 -04001704 .force_performance_level = &ni_dpm_force_performance_level,
Alex Deucher76ad73e2013-07-08 12:09:41 -04001705 .vblank_too_short = &ni_dpm_vblank_too_short,
Alex Deucher69e0b572013-04-12 16:42:42 -04001706 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001707 .pflip = {
Alex Deucher0f9e0062012-02-23 17:53:40 -05001708 .page_flip = &evergreen_page_flip,
Christian König157fa142014-05-27 16:49:20 +02001709 .page_flip_pending = &evergreen_page_flip_pending,
Alex Deucher0f9e0062012-02-23 17:53:40 -05001710 },
Alex Deuchere3487622011-03-02 20:07:36 -05001711};
1712
Alex Deucherbe63fe82012-03-20 17:18:40 -04001713static struct radeon_asic trinity_asic = {
1714 .init = &cayman_init,
1715 .fini = &cayman_fini,
1716 .suspend = &cayman_suspend,
1717 .resume = &cayman_resume,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001718 .asic_reset = &cayman_asic_reset,
1719 .vga_set_state = &r600_vga_set_state,
Michel Dänzer124764f2014-07-31 18:43:48 +09001720 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001721 .gui_idle = &r600_gui_idle,
1722 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001723 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001724 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001725 .gart = {
1726 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1727 .set_page = &rs600_gart_set_page,
1728 },
Christian König05b07142012-08-06 20:21:10 +02001729 .vm = {
1730 .init = &cayman_vm_init,
1731 .fini = &cayman_vm_fini,
Christian König03f62ab2014-07-30 21:05:17 +02001732 .copy_pages = &cayman_dma_vm_copy_pages,
1733 .write_pages = &cayman_dma_vm_write_pages,
1734 .set_pages = &cayman_dma_vm_set_pages,
1735 .pad_ib = &cayman_dma_vm_pad_ib,
Christian König05b07142012-08-06 20:21:10 +02001736 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04001737 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001738 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1739 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1740 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1741 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1742 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1743 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001744 },
1745 .irq = {
1746 .set = &evergreen_irq_set,
1747 .process = &evergreen_irq_process,
1748 },
1749 .display = {
1750 .bandwidth_update = &dce6_bandwidth_update,
1751 .get_vblank_counter = &evergreen_get_vblank_counter,
1752 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001753 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001754 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherb5306022013-07-31 16:51:33 -04001755 .hdmi_enable = &evergreen_hdmi_enable,
1756 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001757 },
1758 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001759 .blit = &r600_copy_cpdma,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001760 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001761 .dma = &evergreen_copy_dma,
1762 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001763 .copy = &evergreen_copy_dma,
1764 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001765 },
1766 .surface = {
1767 .set_reg = r600_set_surface_reg,
1768 .clear_reg = r600_clear_surface_reg,
1769 },
1770 .hpd = {
1771 .init = &evergreen_hpd_init,
1772 .fini = &evergreen_hpd_fini,
1773 .sense = &evergreen_hpd_sense,
1774 .set_polarity = &evergreen_hpd_set_polarity,
1775 },
1776 .pm = {
1777 .misc = &evergreen_pm_misc,
1778 .prepare = &evergreen_pm_prepare,
1779 .finish = &evergreen_pm_finish,
1780 .init_profile = &sumo_pm_init_profile,
1781 .get_dynpm_state = &r600_pm_get_dynpm_state,
1782 .get_engine_clock = &radeon_atom_get_engine_clock,
1783 .set_engine_clock = &radeon_atom_set_engine_clock,
1784 .get_memory_clock = NULL,
1785 .set_memory_clock = NULL,
1786 .get_pcie_lanes = NULL,
1787 .set_pcie_lanes = NULL,
1788 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001789 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher29a15222012-12-14 11:57:36 -05001790 .get_temperature = &tn_get_temp,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001791 },
Alex Deucherd70229f2013-04-12 16:40:41 -04001792 .dpm = {
1793 .init = &trinity_dpm_init,
1794 .setup_asic = &trinity_dpm_setup_asic,
1795 .enable = &trinity_dpm_enable,
Alex Deucherbda44c12013-12-19 12:03:35 -05001796 .late_enable = &trinity_dpm_late_enable,
Alex Deucherd70229f2013-04-12 16:40:41 -04001797 .disable = &trinity_dpm_disable,
Alex Deuchera284c482013-01-16 13:53:40 -05001798 .pre_set_power_state = &trinity_dpm_pre_set_power_state,
Alex Deucherd70229f2013-04-12 16:40:41 -04001799 .set_power_state = &trinity_dpm_set_power_state,
Alex Deuchera284c482013-01-16 13:53:40 -05001800 .post_set_power_state = &trinity_dpm_post_set_power_state,
Alex Deucherd70229f2013-04-12 16:40:41 -04001801 .display_configuration_changed = &trinity_dpm_display_configuration_changed,
1802 .fini = &trinity_dpm_fini,
1803 .get_sclk = &trinity_dpm_get_sclk,
1804 .get_mclk = &trinity_dpm_get_mclk,
1805 .print_power_state = &trinity_dpm_print_power_state,
Alex Deucher490ab932013-06-28 12:01:38 -04001806 .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
Alex Deucher9b5de592013-07-02 18:52:10 -04001807 .force_performance_level = &trinity_dpm_force_performance_level,
Alex Deucher11877062013-09-09 19:19:52 -04001808 .enable_bapm = &trinity_dpm_enable_bapm,
Alex Deucherd70229f2013-04-12 16:40:41 -04001809 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04001810 .pflip = {
Alex Deucherbe63fe82012-03-20 17:18:40 -04001811 .page_flip = &evergreen_page_flip,
Christian König157fa142014-05-27 16:49:20 +02001812 .page_flip_pending = &evergreen_page_flip_pending,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001813 },
1814};
1815
Christian König76a0df82013-08-13 11:56:50 +02001816static struct radeon_asic_ring si_gfx_ring = {
1817 .ib_execute = &si_ring_ib_execute,
1818 .ib_parse = &si_ib_parse,
1819 .emit_fence = &si_fence_ring_emit,
1820 .emit_semaphore = &r600_semaphore_ring_emit,
1821 .cs_parse = NULL,
1822 .ring_test = &r600_ring_test,
1823 .ib_test = &r600_ib_test,
1824 .is_lockup = &si_gfx_is_lockup,
1825 .vm_flush = &si_vm_flush,
Alex Deucherea31bf62013-12-09 19:44:30 -05001826 .get_rptr = &cayman_gfx_get_rptr,
1827 .get_wptr = &cayman_gfx_get_wptr,
1828 .set_wptr = &cayman_gfx_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001829};
1830
1831static struct radeon_asic_ring si_dma_ring = {
1832 .ib_execute = &cayman_dma_ring_ib_execute,
1833 .ib_parse = &evergreen_dma_ib_parse,
1834 .emit_fence = &evergreen_dma_fence_ring_emit,
1835 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1836 .cs_parse = NULL,
1837 .ring_test = &r600_dma_ring_test,
1838 .ib_test = &r600_dma_ib_test,
1839 .is_lockup = &si_dma_is_lockup,
1840 .vm_flush = &si_dma_vm_flush,
Alex Deucherea31bf62013-12-09 19:44:30 -05001841 .get_rptr = &cayman_dma_get_rptr,
1842 .get_wptr = &cayman_dma_get_wptr,
1843 .set_wptr = &cayman_dma_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001844};
1845
Alex Deucher02779c02012-03-20 17:18:25 -04001846static struct radeon_asic si_asic = {
1847 .init = &si_init,
1848 .fini = &si_fini,
1849 .suspend = &si_suspend,
1850 .resume = &si_resume,
Alex Deucher02779c02012-03-20 17:18:25 -04001851 .asic_reset = &si_asic_reset,
1852 .vga_set_state = &r600_vga_set_state,
Michel Dänzer124764f2014-07-31 18:43:48 +09001853 .mmio_hdp_flush = r600_mmio_hdp_flush,
Alex Deucher02779c02012-03-20 17:18:25 -04001854 .gui_idle = &r600_gui_idle,
1855 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001856 .get_xclk = &si_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001857 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
Alex Deucher02779c02012-03-20 17:18:25 -04001858 .gart = {
1859 .tlb_flush = &si_pcie_gart_tlb_flush,
1860 .set_page = &rs600_gart_set_page,
1861 },
Christian König05b07142012-08-06 20:21:10 +02001862 .vm = {
1863 .init = &si_vm_init,
1864 .fini = &si_vm_fini,
Christian König03f62ab2014-07-30 21:05:17 +02001865 .copy_pages = &si_dma_vm_copy_pages,
1866 .write_pages = &si_dma_vm_write_pages,
1867 .set_pages = &si_dma_vm_set_pages,
1868 .pad_ib = &cayman_dma_vm_pad_ib,
Christian König05b07142012-08-06 20:21:10 +02001869 },
Alex Deucher02779c02012-03-20 17:18:25 -04001870 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001871 [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
1872 [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
1873 [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
1874 [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
1875 [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
1876 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Alex Deucher02779c02012-03-20 17:18:25 -04001877 },
1878 .irq = {
1879 .set = &si_irq_set,
1880 .process = &si_irq_process,
1881 },
1882 .display = {
1883 .bandwidth_update = &dce6_bandwidth_update,
1884 .get_vblank_counter = &evergreen_get_vblank_counter,
1885 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001886 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001887 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherb5306022013-07-31 16:51:33 -04001888 .hdmi_enable = &evergreen_hdmi_enable,
1889 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucher02779c02012-03-20 17:18:25 -04001890 },
1891 .copy = {
Alex Deucher5c722732013-10-01 16:17:14 -04001892 .blit = &r600_copy_cpdma,
Alex Deucher02779c02012-03-20 17:18:25 -04001893 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001894 .dma = &si_copy_dma,
1895 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001896 .copy = &si_copy_dma,
1897 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher02779c02012-03-20 17:18:25 -04001898 },
1899 .surface = {
1900 .set_reg = r600_set_surface_reg,
1901 .clear_reg = r600_clear_surface_reg,
1902 },
1903 .hpd = {
1904 .init = &evergreen_hpd_init,
1905 .fini = &evergreen_hpd_fini,
1906 .sense = &evergreen_hpd_sense,
1907 .set_polarity = &evergreen_hpd_set_polarity,
1908 },
1909 .pm = {
1910 .misc = &evergreen_pm_misc,
1911 .prepare = &evergreen_pm_prepare,
1912 .finish = &evergreen_pm_finish,
1913 .init_profile = &sumo_pm_init_profile,
1914 .get_dynpm_state = &r600_pm_get_dynpm_state,
1915 .get_engine_clock = &radeon_atom_get_engine_clock,
1916 .set_engine_clock = &radeon_atom_set_engine_clock,
1917 .get_memory_clock = &radeon_atom_get_memory_clock,
1918 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001919 .get_pcie_lanes = &r600_get_pcie_lanes,
1920 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher02779c02012-03-20 17:18:25 -04001921 .set_clock_gating = NULL,
Christian König2539eb02013-04-08 12:41:34 +02001922 .set_uvd_clocks = &si_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001923 .get_temperature = &si_get_temp,
Alex Deucher02779c02012-03-20 17:18:25 -04001924 },
Alex Deuchera9e61412013-06-25 17:56:16 -04001925 .dpm = {
1926 .init = &si_dpm_init,
1927 .setup_asic = &si_dpm_setup_asic,
1928 .enable = &si_dpm_enable,
Alex Deucher963c1152013-12-19 13:54:35 -05001929 .late_enable = &si_dpm_late_enable,
Alex Deuchera9e61412013-06-25 17:56:16 -04001930 .disable = &si_dpm_disable,
1931 .pre_set_power_state = &si_dpm_pre_set_power_state,
1932 .set_power_state = &si_dpm_set_power_state,
1933 .post_set_power_state = &si_dpm_post_set_power_state,
1934 .display_configuration_changed = &si_dpm_display_configuration_changed,
1935 .fini = &si_dpm_fini,
1936 .get_sclk = &ni_dpm_get_sclk,
1937 .get_mclk = &ni_dpm_get_mclk,
1938 .print_power_state = &ni_dpm_print_power_state,
Alex Deucher79821282013-06-28 18:02:19 -04001939 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
Alex Deuchera160a6a2013-07-02 18:46:28 -04001940 .force_performance_level = &si_dpm_force_performance_level,
Alex Deucherf4dec312013-07-08 12:15:11 -04001941 .vblank_too_short = &ni_dpm_vblank_too_short,
Alex Deuchera9e61412013-06-25 17:56:16 -04001942 },
Alex Deucher02779c02012-03-20 17:18:25 -04001943 .pflip = {
Alex Deucher02779c02012-03-20 17:18:25 -04001944 .page_flip = &evergreen_page_flip,
Christian König157fa142014-05-27 16:49:20 +02001945 .page_flip_pending = &evergreen_page_flip_pending,
Alex Deucher02779c02012-03-20 17:18:25 -04001946 },
1947};
1948
Christian König76a0df82013-08-13 11:56:50 +02001949static struct radeon_asic_ring ci_gfx_ring = {
1950 .ib_execute = &cik_ring_ib_execute,
1951 .ib_parse = &cik_ib_parse,
1952 .emit_fence = &cik_fence_gfx_ring_emit,
1953 .emit_semaphore = &cik_semaphore_ring_emit,
1954 .cs_parse = NULL,
1955 .ring_test = &cik_ring_test,
1956 .ib_test = &cik_ib_test,
1957 .is_lockup = &cik_gfx_is_lockup,
1958 .vm_flush = &cik_vm_flush,
Alex Deucherea31bf62013-12-09 19:44:30 -05001959 .get_rptr = &cik_gfx_get_rptr,
1960 .get_wptr = &cik_gfx_get_wptr,
1961 .set_wptr = &cik_gfx_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001962};
1963
1964static struct radeon_asic_ring ci_cp_ring = {
1965 .ib_execute = &cik_ring_ib_execute,
1966 .ib_parse = &cik_ib_parse,
1967 .emit_fence = &cik_fence_compute_ring_emit,
1968 .emit_semaphore = &cik_semaphore_ring_emit,
1969 .cs_parse = NULL,
1970 .ring_test = &cik_ring_test,
1971 .ib_test = &cik_ib_test,
1972 .is_lockup = &cik_gfx_is_lockup,
1973 .vm_flush = &cik_vm_flush,
Alex Deucherea31bf62013-12-09 19:44:30 -05001974 .get_rptr = &cik_compute_get_rptr,
1975 .get_wptr = &cik_compute_get_wptr,
1976 .set_wptr = &cik_compute_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001977};
1978
1979static struct radeon_asic_ring ci_dma_ring = {
1980 .ib_execute = &cik_sdma_ring_ib_execute,
1981 .ib_parse = &cik_ib_parse,
1982 .emit_fence = &cik_sdma_fence_ring_emit,
1983 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
1984 .cs_parse = NULL,
1985 .ring_test = &cik_sdma_ring_test,
1986 .ib_test = &cik_sdma_ib_test,
1987 .is_lockup = &cik_sdma_is_lockup,
1988 .vm_flush = &cik_dma_vm_flush,
Alex Deucherea31bf62013-12-09 19:44:30 -05001989 .get_rptr = &cik_sdma_get_rptr,
1990 .get_wptr = &cik_sdma_get_wptr,
1991 .set_wptr = &cik_sdma_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001992};
1993
Christian Königd93f7932013-05-23 12:10:04 +02001994static struct radeon_asic_ring ci_vce_ring = {
1995 .ib_execute = &radeon_vce_ib_execute,
1996 .emit_fence = &radeon_vce_fence_emit,
1997 .emit_semaphore = &radeon_vce_semaphore_emit,
1998 .cs_parse = &radeon_vce_cs_parse,
1999 .ring_test = &radeon_vce_ring_test,
2000 .ib_test = &radeon_vce_ib_test,
2001 .is_lockup = &radeon_ring_test_lockup,
2002 .get_rptr = &vce_v1_0_get_rptr,
2003 .get_wptr = &vce_v1_0_get_wptr,
2004 .set_wptr = &vce_v1_0_set_wptr,
2005};
2006
Alex Deucher0672e272013-04-09 16:22:31 -04002007static struct radeon_asic ci_asic = {
2008 .init = &cik_init,
2009 .fini = &cik_fini,
2010 .suspend = &cik_suspend,
2011 .resume = &cik_resume,
2012 .asic_reset = &cik_asic_reset,
2013 .vga_set_state = &r600_vga_set_state,
Michel Dänzer72a99872014-07-31 18:43:49 +09002014 .mmio_hdp_flush = &r600_mmio_hdp_flush,
Alex Deucher0672e272013-04-09 16:22:31 -04002015 .gui_idle = &r600_gui_idle,
2016 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2017 .get_xclk = &cik_get_xclk,
2018 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2019 .gart = {
2020 .tlb_flush = &cik_pcie_gart_tlb_flush,
2021 .set_page = &rs600_gart_set_page,
2022 },
2023 .vm = {
2024 .init = &cik_vm_init,
2025 .fini = &cik_vm_fini,
Christian König03f62ab2014-07-30 21:05:17 +02002026 .copy_pages = &cik_sdma_vm_copy_pages,
2027 .write_pages = &cik_sdma_vm_write_pages,
2028 .set_pages = &cik_sdma_vm_set_pages,
2029 .pad_ib = &cik_sdma_vm_pad_ib,
Alex Deucher0672e272013-04-09 16:22:31 -04002030 },
2031 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02002032 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2033 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2034 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2035 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2036 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2037 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Christian Königd93f7932013-05-23 12:10:04 +02002038 [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2039 [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
Alex Deucher0672e272013-04-09 16:22:31 -04002040 },
2041 .irq = {
2042 .set = &cik_irq_set,
2043 .process = &cik_irq_process,
2044 },
2045 .display = {
2046 .bandwidth_update = &dce8_bandwidth_update,
2047 .get_vblank_counter = &evergreen_get_vblank_counter,
2048 .wait_for_vblank = &dce4_wait_for_vblank,
Samuel Li7272c9d2013-11-19 15:04:45 -05002049 .set_backlight_level = &atombios_set_backlight_level,
2050 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherb5306022013-07-31 16:51:33 -04002051 .hdmi_enable = &evergreen_hdmi_enable,
2052 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucher0672e272013-04-09 16:22:31 -04002053 },
2054 .copy = {
Alex Deucher78196782013-12-09 17:38:51 -05002055 .blit = &cik_copy_cpdma,
Alex Deucher0672e272013-04-09 16:22:31 -04002056 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2057 .dma = &cik_copy_dma,
2058 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Christian Königb5be1a82014-06-04 15:29:58 +02002059 .copy = &cik_copy_dma,
2060 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher0672e272013-04-09 16:22:31 -04002061 },
2062 .surface = {
2063 .set_reg = r600_set_surface_reg,
2064 .clear_reg = r600_clear_surface_reg,
2065 },
2066 .hpd = {
2067 .init = &evergreen_hpd_init,
2068 .fini = &evergreen_hpd_fini,
2069 .sense = &evergreen_hpd_sense,
2070 .set_polarity = &evergreen_hpd_set_polarity,
2071 },
2072 .pm = {
2073 .misc = &evergreen_pm_misc,
2074 .prepare = &evergreen_pm_prepare,
2075 .finish = &evergreen_pm_finish,
2076 .init_profile = &sumo_pm_init_profile,
2077 .get_dynpm_state = &r600_pm_get_dynpm_state,
2078 .get_engine_clock = &radeon_atom_get_engine_clock,
2079 .set_engine_clock = &radeon_atom_set_engine_clock,
2080 .get_memory_clock = &radeon_atom_get_memory_clock,
2081 .set_memory_clock = &radeon_atom_set_memory_clock,
2082 .get_pcie_lanes = NULL,
2083 .set_pcie_lanes = NULL,
2084 .set_clock_gating = NULL,
2085 .set_uvd_clocks = &cik_set_uvd_clocks,
Alex Deucher5ad6bf92013-08-22 17:09:06 -04002086 .set_vce_clocks = &cik_set_vce_clocks,
Alex Deucher286d9cc2013-06-21 15:50:47 -04002087 .get_temperature = &ci_get_temp,
Alex Deucher0672e272013-04-09 16:22:31 -04002088 },
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04002089 .dpm = {
2090 .init = &ci_dpm_init,
2091 .setup_asic = &ci_dpm_setup_asic,
2092 .enable = &ci_dpm_enable,
Alex Deucher90208422013-12-19 13:59:46 -05002093 .late_enable = &ci_dpm_late_enable,
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04002094 .disable = &ci_dpm_disable,
2095 .pre_set_power_state = &ci_dpm_pre_set_power_state,
2096 .set_power_state = &ci_dpm_set_power_state,
2097 .post_set_power_state = &ci_dpm_post_set_power_state,
2098 .display_configuration_changed = &ci_dpm_display_configuration_changed,
2099 .fini = &ci_dpm_fini,
2100 .get_sclk = &ci_dpm_get_sclk,
2101 .get_mclk = &ci_dpm_get_mclk,
2102 .print_power_state = &ci_dpm_print_power_state,
Alex Deucher94b4adc2013-07-15 17:34:33 -04002103 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
Alex Deucher89536fd2013-07-15 18:14:24 -04002104 .force_performance_level = &ci_dpm_force_performance_level,
Alex Deucher54961312013-07-15 18:24:31 -04002105 .vblank_too_short = &ci_dpm_vblank_too_short,
Alex Deucher942bdf72013-08-09 10:05:24 -04002106 .powergate_uvd = &ci_dpm_powergate_uvd,
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04002107 },
Alex Deucher0672e272013-04-09 16:22:31 -04002108 .pflip = {
Alex Deucher0672e272013-04-09 16:22:31 -04002109 .page_flip = &evergreen_page_flip,
Christian König157fa142014-05-27 16:49:20 +02002110 .page_flip_pending = &evergreen_page_flip_pending,
Alex Deucher0672e272013-04-09 16:22:31 -04002111 },
2112};
2113
2114static struct radeon_asic kv_asic = {
2115 .init = &cik_init,
2116 .fini = &cik_fini,
2117 .suspend = &cik_suspend,
2118 .resume = &cik_resume,
2119 .asic_reset = &cik_asic_reset,
2120 .vga_set_state = &r600_vga_set_state,
Michel Dänzer72a99872014-07-31 18:43:49 +09002121 .mmio_hdp_flush = &r600_mmio_hdp_flush,
Alex Deucher0672e272013-04-09 16:22:31 -04002122 .gui_idle = &r600_gui_idle,
2123 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2124 .get_xclk = &cik_get_xclk,
2125 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2126 .gart = {
2127 .tlb_flush = &cik_pcie_gart_tlb_flush,
2128 .set_page = &rs600_gart_set_page,
2129 },
2130 .vm = {
2131 .init = &cik_vm_init,
2132 .fini = &cik_vm_fini,
Christian König03f62ab2014-07-30 21:05:17 +02002133 .copy_pages = &cik_sdma_vm_copy_pages,
2134 .write_pages = &cik_sdma_vm_write_pages,
2135 .set_pages = &cik_sdma_vm_set_pages,
2136 .pad_ib = &cik_sdma_vm_pad_ib,
Alex Deucher0672e272013-04-09 16:22:31 -04002137 },
2138 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02002139 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2140 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2141 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2142 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2143 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2144 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Christian Königd93f7932013-05-23 12:10:04 +02002145 [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2146 [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
Alex Deucher0672e272013-04-09 16:22:31 -04002147 },
2148 .irq = {
2149 .set = &cik_irq_set,
2150 .process = &cik_irq_process,
2151 },
2152 .display = {
2153 .bandwidth_update = &dce8_bandwidth_update,
2154 .get_vblank_counter = &evergreen_get_vblank_counter,
2155 .wait_for_vblank = &dce4_wait_for_vblank,
Samuel Li7272c9d2013-11-19 15:04:45 -05002156 .set_backlight_level = &atombios_set_backlight_level,
2157 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherb5306022013-07-31 16:51:33 -04002158 .hdmi_enable = &evergreen_hdmi_enable,
2159 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucher0672e272013-04-09 16:22:31 -04002160 },
2161 .copy = {
Alex Deucher78196782013-12-09 17:38:51 -05002162 .blit = &cik_copy_cpdma,
Alex Deucher0672e272013-04-09 16:22:31 -04002163 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2164 .dma = &cik_copy_dma,
2165 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2166 .copy = &cik_copy_dma,
2167 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2168 },
2169 .surface = {
2170 .set_reg = r600_set_surface_reg,
2171 .clear_reg = r600_clear_surface_reg,
2172 },
2173 .hpd = {
2174 .init = &evergreen_hpd_init,
2175 .fini = &evergreen_hpd_fini,
2176 .sense = &evergreen_hpd_sense,
2177 .set_polarity = &evergreen_hpd_set_polarity,
2178 },
2179 .pm = {
2180 .misc = &evergreen_pm_misc,
2181 .prepare = &evergreen_pm_prepare,
2182 .finish = &evergreen_pm_finish,
2183 .init_profile = &sumo_pm_init_profile,
2184 .get_dynpm_state = &r600_pm_get_dynpm_state,
2185 .get_engine_clock = &radeon_atom_get_engine_clock,
2186 .set_engine_clock = &radeon_atom_set_engine_clock,
2187 .get_memory_clock = &radeon_atom_get_memory_clock,
2188 .set_memory_clock = &radeon_atom_set_memory_clock,
2189 .get_pcie_lanes = NULL,
2190 .set_pcie_lanes = NULL,
2191 .set_clock_gating = NULL,
2192 .set_uvd_clocks = &cik_set_uvd_clocks,
Alex Deucher5ad6bf92013-08-22 17:09:06 -04002193 .set_vce_clocks = &cik_set_vce_clocks,
Alex Deucher286d9cc2013-06-21 15:50:47 -04002194 .get_temperature = &kv_get_temp,
Alex Deucher0672e272013-04-09 16:22:31 -04002195 },
Alex Deucher41a524a2013-08-14 01:01:40 -04002196 .dpm = {
2197 .init = &kv_dpm_init,
2198 .setup_asic = &kv_dpm_setup_asic,
2199 .enable = &kv_dpm_enable,
Alex Deucherd8852c32013-12-19 14:03:36 -05002200 .late_enable = &kv_dpm_late_enable,
Alex Deucher41a524a2013-08-14 01:01:40 -04002201 .disable = &kv_dpm_disable,
2202 .pre_set_power_state = &kv_dpm_pre_set_power_state,
2203 .set_power_state = &kv_dpm_set_power_state,
2204 .post_set_power_state = &kv_dpm_post_set_power_state,
2205 .display_configuration_changed = &kv_dpm_display_configuration_changed,
2206 .fini = &kv_dpm_fini,
2207 .get_sclk = &kv_dpm_get_sclk,
2208 .get_mclk = &kv_dpm_get_mclk,
2209 .print_power_state = &kv_dpm_print_power_state,
Alex Deucherae3e40e2013-07-18 16:39:53 -04002210 .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
Alex Deucher2b4c8022013-07-18 16:48:46 -04002211 .force_performance_level = &kv_dpm_force_performance_level,
Alex Deucher77df5082013-08-09 10:02:40 -04002212 .powergate_uvd = &kv_dpm_powergate_uvd,
Alex Deucherb7a5ae92013-09-09 19:33:08 -04002213 .enable_bapm = &kv_dpm_enable_bapm,
Alex Deucher41a524a2013-08-14 01:01:40 -04002214 },
Alex Deucher0672e272013-04-09 16:22:31 -04002215 .pflip = {
Alex Deucher0672e272013-04-09 16:22:31 -04002216 .page_flip = &evergreen_page_flip,
Christian König157fa142014-05-27 16:49:20 +02002217 .page_flip_pending = &evergreen_page_flip_pending,
Alex Deucher0672e272013-04-09 16:22:31 -04002218 },
2219};
2220
Alex Deucherabf1dc62012-07-17 14:02:36 -04002221/**
2222 * radeon_asic_init - register asic specific callbacks
2223 *
2224 * @rdev: radeon device pointer
2225 *
2226 * Registers the appropriate asic specific callbacks for each
2227 * chip family. Also sets other asics specific info like the number
2228 * of crtcs and the register aperture accessors (all asics).
2229 * Returns 0 for success.
2230 */
Daniel Vetter0a10c852010-03-11 21:19:14 +00002231int radeon_asic_init(struct radeon_device *rdev)
2232{
2233 radeon_register_accessor_init(rdev);
Alex Deucherba7e05e2011-06-16 18:14:22 +00002234
2235 /* set the number of crtcs */
2236 if (rdev->flags & RADEON_SINGLE_CRTC)
2237 rdev->num_crtc = 1;
2238 else
2239 rdev->num_crtc = 2;
2240
Alex Deucher948bee32013-05-14 12:08:35 -04002241 rdev->has_uvd = false;
2242
Daniel Vetter0a10c852010-03-11 21:19:14 +00002243 switch (rdev->family) {
2244 case CHIP_R100:
2245 case CHIP_RV100:
2246 case CHIP_RS100:
2247 case CHIP_RV200:
2248 case CHIP_RS200:
2249 rdev->asic = &r100_asic;
2250 break;
2251 case CHIP_R200:
2252 case CHIP_RV250:
2253 case CHIP_RS300:
2254 case CHIP_RV280:
2255 rdev->asic = &r200_asic;
2256 break;
2257 case CHIP_R300:
2258 case CHIP_R350:
2259 case CHIP_RV350:
2260 case CHIP_RV380:
2261 if (rdev->flags & RADEON_IS_PCIE)
2262 rdev->asic = &r300_asic_pcie;
2263 else
2264 rdev->asic = &r300_asic;
2265 break;
2266 case CHIP_R420:
2267 case CHIP_R423:
2268 case CHIP_RV410:
2269 rdev->asic = &r420_asic;
Alex Deucher07bb0842010-06-22 21:58:26 -04002270 /* handle macs */
2271 if (rdev->bios == NULL) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002272 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2273 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2274 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2275 rdev->asic->pm.set_memory_clock = NULL;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002276 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
Alex Deucher07bb0842010-06-22 21:58:26 -04002277 }
Daniel Vetter0a10c852010-03-11 21:19:14 +00002278 break;
2279 case CHIP_RS400:
2280 case CHIP_RS480:
2281 rdev->asic = &rs400_asic;
2282 break;
2283 case CHIP_RS600:
2284 rdev->asic = &rs600_asic;
2285 break;
2286 case CHIP_RS690:
2287 case CHIP_RS740:
2288 rdev->asic = &rs690_asic;
2289 break;
2290 case CHIP_RV515:
2291 rdev->asic = &rv515_asic;
2292 break;
2293 case CHIP_R520:
2294 case CHIP_RV530:
2295 case CHIP_RV560:
2296 case CHIP_RV570:
2297 case CHIP_R580:
2298 rdev->asic = &r520_asic;
2299 break;
2300 case CHIP_R600:
Alex Deucherca361b62013-06-21 14:42:08 -04002301 rdev->asic = &r600_asic;
2302 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002303 case CHIP_RV610:
2304 case CHIP_RV630:
2305 case CHIP_RV620:
2306 case CHIP_RV635:
2307 case CHIP_RV670:
Alex Deucherca361b62013-06-21 14:42:08 -04002308 rdev->asic = &rv6xx_asic;
2309 rdev->has_uvd = true;
Alex Deucherf47299c2010-03-16 20:54:38 -04002310 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002311 case CHIP_RS780:
2312 case CHIP_RS880:
Alex Deucherf47299c2010-03-16 20:54:38 -04002313 rdev->asic = &rs780_asic;
Alex Deucherbdc99722014-08-26 13:11:36 -04002314 /* 760G/780V/880V don't have UVD */
2315 if ((rdev->pdev->device == 0x9616)||
2316 (rdev->pdev->device == 0x9611)||
2317 (rdev->pdev->device == 0x9613)||
2318 (rdev->pdev->device == 0x9711)||
2319 (rdev->pdev->device == 0x9713))
2320 rdev->has_uvd = false;
2321 else
2322 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002323 break;
2324 case CHIP_RV770:
2325 case CHIP_RV730:
2326 case CHIP_RV710:
2327 case CHIP_RV740:
2328 rdev->asic = &rv770_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002329 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002330 break;
2331 case CHIP_CEDAR:
2332 case CHIP_REDWOOD:
2333 case CHIP_JUNIPER:
2334 case CHIP_CYPRESS:
2335 case CHIP_HEMLOCK:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002336 /* set num crtcs */
2337 if (rdev->family == CHIP_CEDAR)
2338 rdev->num_crtc = 4;
2339 else
2340 rdev->num_crtc = 6;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002341 rdev->asic = &evergreen_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002342 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002343 break;
Alex Deucher958261d2010-11-22 17:56:30 -05002344 case CHIP_PALM:
Alex Deucher89da5a32011-05-31 15:42:47 -04002345 case CHIP_SUMO:
2346 case CHIP_SUMO2:
Alex Deucher958261d2010-11-22 17:56:30 -05002347 rdev->asic = &sumo_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002348 rdev->has_uvd = true;
Alex Deucher958261d2010-11-22 17:56:30 -05002349 break;
Alex Deuchera43b7662011-01-06 21:19:33 -05002350 case CHIP_BARTS:
2351 case CHIP_TURKS:
2352 case CHIP_CAICOS:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002353 /* set num crtcs */
2354 if (rdev->family == CHIP_CAICOS)
2355 rdev->num_crtc = 4;
2356 else
2357 rdev->num_crtc = 6;
Alex Deuchera43b7662011-01-06 21:19:33 -05002358 rdev->asic = &btc_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002359 rdev->has_uvd = true;
Alex Deuchera43b7662011-01-06 21:19:33 -05002360 break;
Alex Deuchere3487622011-03-02 20:07:36 -05002361 case CHIP_CAYMAN:
2362 rdev->asic = &cayman_asic;
Alex Deucherba7e05e2011-06-16 18:14:22 +00002363 /* set num crtcs */
2364 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002365 rdev->has_uvd = true;
Alex Deuchere3487622011-03-02 20:07:36 -05002366 break;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002367 case CHIP_ARUBA:
2368 rdev->asic = &trinity_asic;
2369 /* set num crtcs */
2370 rdev->num_crtc = 4;
Alex Deucher948bee32013-05-14 12:08:35 -04002371 rdev->has_uvd = true;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002372 break;
Alex Deucher02779c02012-03-20 17:18:25 -04002373 case CHIP_TAHITI:
2374 case CHIP_PITCAIRN:
2375 case CHIP_VERDE:
Alex Deuchere737a142012-08-30 14:00:03 -04002376 case CHIP_OLAND:
Alex Deucher86a45ca2012-07-26 19:04:20 -04002377 case CHIP_HAINAN:
Alex Deucher02779c02012-03-20 17:18:25 -04002378 rdev->asic = &si_asic;
2379 /* set num crtcs */
Alex Deucher86a45ca2012-07-26 19:04:20 -04002380 if (rdev->family == CHIP_HAINAN)
2381 rdev->num_crtc = 0;
2382 else if (rdev->family == CHIP_OLAND)
Alex Deuchere737a142012-08-30 14:00:03 -04002383 rdev->num_crtc = 2;
2384 else
2385 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002386 if (rdev->family == CHIP_HAINAN)
2387 rdev->has_uvd = false;
2388 else
2389 rdev->has_uvd = true;
Alex Deucher0116e1e2013-08-08 18:00:10 -04002390 switch (rdev->family) {
2391 case CHIP_TAHITI:
2392 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002393 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002394 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002395 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002396 RADEON_CG_SUPPORT_GFX_CGLS |
2397 RADEON_CG_SUPPORT_GFX_CGTS |
2398 RADEON_CG_SUPPORT_GFX_CP_LS |
2399 RADEON_CG_SUPPORT_MC_MGCG |
2400 RADEON_CG_SUPPORT_SDMA_MGCG |
2401 RADEON_CG_SUPPORT_BIF_LS |
2402 RADEON_CG_SUPPORT_VCE_MGCG |
2403 RADEON_CG_SUPPORT_UVD_MGCG |
2404 RADEON_CG_SUPPORT_HDP_LS |
2405 RADEON_CG_SUPPORT_HDP_MGCG;
2406 rdev->pg_flags = 0;
2407 break;
2408 case CHIP_PITCAIRN:
2409 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002410 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002411 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002412 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002413 RADEON_CG_SUPPORT_GFX_CGLS |
2414 RADEON_CG_SUPPORT_GFX_CGTS |
2415 RADEON_CG_SUPPORT_GFX_CP_LS |
2416 RADEON_CG_SUPPORT_GFX_RLC_LS |
2417 RADEON_CG_SUPPORT_MC_LS |
2418 RADEON_CG_SUPPORT_MC_MGCG |
2419 RADEON_CG_SUPPORT_SDMA_MGCG |
2420 RADEON_CG_SUPPORT_BIF_LS |
2421 RADEON_CG_SUPPORT_VCE_MGCG |
2422 RADEON_CG_SUPPORT_UVD_MGCG |
2423 RADEON_CG_SUPPORT_HDP_LS |
2424 RADEON_CG_SUPPORT_HDP_MGCG;
2425 rdev->pg_flags = 0;
2426 break;
2427 case CHIP_VERDE:
2428 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002429 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002430 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002431 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002432 RADEON_CG_SUPPORT_GFX_CGLS |
2433 RADEON_CG_SUPPORT_GFX_CGTS |
2434 RADEON_CG_SUPPORT_GFX_CP_LS |
2435 RADEON_CG_SUPPORT_GFX_RLC_LS |
2436 RADEON_CG_SUPPORT_MC_LS |
2437 RADEON_CG_SUPPORT_MC_MGCG |
2438 RADEON_CG_SUPPORT_SDMA_MGCG |
2439 RADEON_CG_SUPPORT_BIF_LS |
2440 RADEON_CG_SUPPORT_VCE_MGCG |
2441 RADEON_CG_SUPPORT_UVD_MGCG |
2442 RADEON_CG_SUPPORT_HDP_LS |
2443 RADEON_CG_SUPPORT_HDP_MGCG;
Alex Deucherca6ebb32013-08-13 13:18:37 -04002444 rdev->pg_flags = 0 |
Alex Deucher2b19d172013-09-04 16:58:29 -04002445 /*RADEON_PG_SUPPORT_GFX_PG | */
Alex Deucherca6ebb32013-08-13 13:18:37 -04002446 RADEON_PG_SUPPORT_SDMA;
Alex Deucher0116e1e2013-08-08 18:00:10 -04002447 break;
2448 case CHIP_OLAND:
2449 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002450 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002451 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002452 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002453 RADEON_CG_SUPPORT_GFX_CGLS |
2454 RADEON_CG_SUPPORT_GFX_CGTS |
2455 RADEON_CG_SUPPORT_GFX_CP_LS |
2456 RADEON_CG_SUPPORT_GFX_RLC_LS |
2457 RADEON_CG_SUPPORT_MC_LS |
2458 RADEON_CG_SUPPORT_MC_MGCG |
2459 RADEON_CG_SUPPORT_SDMA_MGCG |
2460 RADEON_CG_SUPPORT_BIF_LS |
2461 RADEON_CG_SUPPORT_UVD_MGCG |
2462 RADEON_CG_SUPPORT_HDP_LS |
2463 RADEON_CG_SUPPORT_HDP_MGCG;
2464 rdev->pg_flags = 0;
2465 break;
2466 case CHIP_HAINAN:
2467 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002468 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002469 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002470 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002471 RADEON_CG_SUPPORT_GFX_CGLS |
2472 RADEON_CG_SUPPORT_GFX_CGTS |
2473 RADEON_CG_SUPPORT_GFX_CP_LS |
2474 RADEON_CG_SUPPORT_GFX_RLC_LS |
2475 RADEON_CG_SUPPORT_MC_LS |
2476 RADEON_CG_SUPPORT_MC_MGCG |
2477 RADEON_CG_SUPPORT_SDMA_MGCG |
2478 RADEON_CG_SUPPORT_BIF_LS |
2479 RADEON_CG_SUPPORT_HDP_LS |
2480 RADEON_CG_SUPPORT_HDP_MGCG;
2481 rdev->pg_flags = 0;
2482 break;
2483 default:
2484 rdev->cg_flags = 0;
2485 rdev->pg_flags = 0;
2486 break;
2487 }
Alex Deucher02779c02012-03-20 17:18:25 -04002488 break;
Alex Deucher0672e272013-04-09 16:22:31 -04002489 case CHIP_BONAIRE:
Alex Deucher41971b32013-08-19 18:02:26 -04002490 case CHIP_HAWAII:
Alex Deucher0672e272013-04-09 16:22:31 -04002491 rdev->asic = &ci_asic;
2492 rdev->num_crtc = 6;
Alex Deucher22c775c2013-07-23 09:41:05 -04002493 rdev->has_uvd = true;
Alex Deucher41971b32013-08-19 18:02:26 -04002494 if (rdev->family == CHIP_BONAIRE) {
2495 rdev->cg_flags =
2496 RADEON_CG_SUPPORT_GFX_MGCG |
2497 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deucher69609482014-06-26 18:36:24 -04002498 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher41971b32013-08-19 18:02:26 -04002499 RADEON_CG_SUPPORT_GFX_CGLS |
2500 RADEON_CG_SUPPORT_GFX_CGTS |
2501 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2502 RADEON_CG_SUPPORT_GFX_CP_LS |
2503 RADEON_CG_SUPPORT_MC_LS |
2504 RADEON_CG_SUPPORT_MC_MGCG |
2505 RADEON_CG_SUPPORT_SDMA_MGCG |
2506 RADEON_CG_SUPPORT_SDMA_LS |
2507 RADEON_CG_SUPPORT_BIF_LS |
2508 RADEON_CG_SUPPORT_VCE_MGCG |
2509 RADEON_CG_SUPPORT_UVD_MGCG |
2510 RADEON_CG_SUPPORT_HDP_LS |
2511 RADEON_CG_SUPPORT_HDP_MGCG;
2512 rdev->pg_flags = 0;
2513 } else {
2514 rdev->cg_flags =
2515 RADEON_CG_SUPPORT_GFX_MGCG |
2516 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deucher69609482014-06-26 18:36:24 -04002517 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher41971b32013-08-19 18:02:26 -04002518 RADEON_CG_SUPPORT_GFX_CGLS |
2519 RADEON_CG_SUPPORT_GFX_CGTS |
2520 RADEON_CG_SUPPORT_GFX_CP_LS |
2521 RADEON_CG_SUPPORT_MC_LS |
2522 RADEON_CG_SUPPORT_MC_MGCG |
2523 RADEON_CG_SUPPORT_SDMA_MGCG |
2524 RADEON_CG_SUPPORT_SDMA_LS |
2525 RADEON_CG_SUPPORT_BIF_LS |
2526 RADEON_CG_SUPPORT_VCE_MGCG |
2527 RADEON_CG_SUPPORT_UVD_MGCG |
2528 RADEON_CG_SUPPORT_HDP_LS |
2529 RADEON_CG_SUPPORT_HDP_MGCG;
2530 rdev->pg_flags = 0;
2531 }
Alex Deucher0672e272013-04-09 16:22:31 -04002532 break;
2533 case CHIP_KAVERI:
2534 case CHIP_KABINI:
Samuel Lib0a9f222014-04-30 18:40:48 -04002535 case CHIP_MULLINS:
Alex Deucher0672e272013-04-09 16:22:31 -04002536 rdev->asic = &kv_asic;
2537 /* set num crtcs */
Alex Deucher473359b2013-08-09 11:18:39 -04002538 if (rdev->family == CHIP_KAVERI) {
Alex Deucher0672e272013-04-09 16:22:31 -04002539 rdev->num_crtc = 4;
Alex Deucher473359b2013-08-09 11:18:39 -04002540 rdev->cg_flags =
Alex Deucher773dc102013-08-14 18:58:43 -04002541 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher473359b2013-08-09 11:18:39 -04002542 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deucher69609482014-06-26 18:36:24 -04002543 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher473359b2013-08-09 11:18:39 -04002544 RADEON_CG_SUPPORT_GFX_CGLS |
2545 RADEON_CG_SUPPORT_GFX_CGTS |
2546 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2547 RADEON_CG_SUPPORT_GFX_CP_LS |
2548 RADEON_CG_SUPPORT_SDMA_MGCG |
2549 RADEON_CG_SUPPORT_SDMA_LS |
2550 RADEON_CG_SUPPORT_BIF_LS |
2551 RADEON_CG_SUPPORT_VCE_MGCG |
2552 RADEON_CG_SUPPORT_UVD_MGCG |
2553 RADEON_CG_SUPPORT_HDP_LS |
2554 RADEON_CG_SUPPORT_HDP_MGCG;
2555 rdev->pg_flags = 0;
Alex Deucher2b19d172013-09-04 16:58:29 -04002556 /*RADEON_PG_SUPPORT_GFX_PG |
Alex Deucher473359b2013-08-09 11:18:39 -04002557 RADEON_PG_SUPPORT_GFX_SMG |
2558 RADEON_PG_SUPPORT_GFX_DMG |
2559 RADEON_PG_SUPPORT_UVD |
2560 RADEON_PG_SUPPORT_VCE |
2561 RADEON_PG_SUPPORT_CP |
2562 RADEON_PG_SUPPORT_GDS |
2563 RADEON_PG_SUPPORT_RLC_SMU_HS |
2564 RADEON_PG_SUPPORT_ACP |
2565 RADEON_PG_SUPPORT_SAMU;*/
2566 } else {
Alex Deucher0672e272013-04-09 16:22:31 -04002567 rdev->num_crtc = 2;
Alex Deucher473359b2013-08-09 11:18:39 -04002568 rdev->cg_flags =
Alex Deucher773dc102013-08-14 18:58:43 -04002569 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher473359b2013-08-09 11:18:39 -04002570 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deucher69609482014-06-26 18:36:24 -04002571 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher473359b2013-08-09 11:18:39 -04002572 RADEON_CG_SUPPORT_GFX_CGLS |
2573 RADEON_CG_SUPPORT_GFX_CGTS |
2574 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2575 RADEON_CG_SUPPORT_GFX_CP_LS |
2576 RADEON_CG_SUPPORT_SDMA_MGCG |
2577 RADEON_CG_SUPPORT_SDMA_LS |
2578 RADEON_CG_SUPPORT_BIF_LS |
2579 RADEON_CG_SUPPORT_VCE_MGCG |
2580 RADEON_CG_SUPPORT_UVD_MGCG |
2581 RADEON_CG_SUPPORT_HDP_LS |
2582 RADEON_CG_SUPPORT_HDP_MGCG;
2583 rdev->pg_flags = 0;
Alex Deucher2b19d172013-09-04 16:58:29 -04002584 /*RADEON_PG_SUPPORT_GFX_PG |
Alex Deucher473359b2013-08-09 11:18:39 -04002585 RADEON_PG_SUPPORT_GFX_SMG |
2586 RADEON_PG_SUPPORT_UVD |
2587 RADEON_PG_SUPPORT_VCE |
2588 RADEON_PG_SUPPORT_CP |
2589 RADEON_PG_SUPPORT_GDS |
2590 RADEON_PG_SUPPORT_RLC_SMU_HS |
2591 RADEON_PG_SUPPORT_SAMU;*/
2592 }
Alex Deucher22c775c2013-07-23 09:41:05 -04002593 rdev->has_uvd = true;
Alex Deucher0672e272013-04-09 16:22:31 -04002594 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002595 default:
2596 /* FIXME: not supported yet */
2597 return -EINVAL;
2598 }
2599
2600 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002601 rdev->asic->pm.get_memory_clock = NULL;
2602 rdev->asic->pm.set_memory_clock = NULL;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002603 }
2604
Daniel Vetter0a10c852010-03-11 21:19:14 +00002605 return 0;
2606}
2607