blob: 66d420212d9a517aa2958c655784e7fb035bce32 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020063static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020064#ifdef CONFIG_SND_HDA_PATCH_LOADER
65static char *patch[SNDRV_CARDS];
66#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010067#ifdef CONFIG_SND_HDA_INPUT_BEEP
68static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
69 CONFIG_SND_HDA_INPUT_BEEP_MODE};
70#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010074module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(enable, bool, NULL, 0444);
77MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
78module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010080module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020081MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020082 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020083module_param_array(bdl_pos_adj, int, NULL, 0644);
84MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010086MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010087module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010088MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010089module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020090MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
91 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010092module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010093MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020094#ifdef CONFIG_SND_HDA_PATCH_LOADER
95module_param_array(patch, charp, NULL, 0444);
96MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
97#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010098#ifdef CONFIG_SND_HDA_INPUT_BEEP
99module_param_array(beep_mode, int, NULL, 0444);
100MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
101 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
102#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100103
Takashi Iwaidee1b662007-08-13 16:10:30 +0200104#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100105static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
106module_param(power_save, int, 0644);
107MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
108 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Takashi Iwaidee1b662007-08-13 16:10:30 +0200110/* reset the HD-audio controller in power save mode.
111 * this may give more power-saving, but will take longer time to
112 * wake up.
113 */
114static int power_save_controller = 1;
115module_param(power_save_controller, bool, 0644);
116MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
117#endif
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119MODULE_LICENSE("GPL");
120MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
121 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700122 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200123 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100124 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100125 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100126 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700127 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800128 "{Intel, CPT},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100129 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200130 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200131 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200132 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200133 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200134 "{ATI, RS780},"
135 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100136 "{ATI, RV630},"
137 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100138 "{ATI, RV670},"
139 "{ATI, RV635},"
140 "{ATI, RV620},"
141 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200142 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200143 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200144 "{SiS, SIS966},"
145 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146MODULE_DESCRIPTION("Intel HDA driver");
147
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200148#ifdef CONFIG_SND_VERBOSE_PRINTK
149#define SFX /* nop */
150#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200152#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200153
154/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 * registers
156 */
157#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200158#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
159#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
160#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
161#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
162#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163#define ICH6_REG_VMIN 0x02
164#define ICH6_REG_VMAJ 0x03
165#define ICH6_REG_OUTPAY 0x04
166#define ICH6_REG_INPAY 0x06
167#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200168#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200169#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
170#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define ICH6_REG_WAKEEN 0x0c
172#define ICH6_REG_STATESTS 0x0e
173#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200174#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define ICH6_REG_INTCTL 0x20
176#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200177#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178#define ICH6_REG_SYNC 0x34
179#define ICH6_REG_CORBLBASE 0x40
180#define ICH6_REG_CORBUBASE 0x44
181#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200182#define ICH6_REG_CORBRP 0x4a
183#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200185#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
186#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200188#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189#define ICH6_REG_CORBSIZE 0x4e
190
191#define ICH6_REG_RIRBLBASE 0x50
192#define ICH6_REG_RIRBUBASE 0x54
193#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200194#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define ICH6_REG_RINTCNT 0x5a
196#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200197#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
198#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
199#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200201#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
202#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define ICH6_REG_RIRBSIZE 0x5e
204
205#define ICH6_REG_IC 0x60
206#define ICH6_REG_IR 0x64
207#define ICH6_REG_IRS 0x68
208#define ICH6_IRS_VALID (1<<1)
209#define ICH6_IRS_BUSY (1<<0)
210
211#define ICH6_REG_DPLBASE 0x70
212#define ICH6_REG_DPUBASE 0x74
213#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
214
215/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
216enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
217
218/* stream register offsets from stream base */
219#define ICH6_REG_SD_CTL 0x00
220#define ICH6_REG_SD_STS 0x03
221#define ICH6_REG_SD_LPIB 0x04
222#define ICH6_REG_SD_CBL 0x08
223#define ICH6_REG_SD_LVI 0x0c
224#define ICH6_REG_SD_FIFOW 0x0e
225#define ICH6_REG_SD_FIFOSIZE 0x10
226#define ICH6_REG_SD_FORMAT 0x12
227#define ICH6_REG_SD_BDLPL 0x18
228#define ICH6_REG_SD_BDLPU 0x1c
229
230/* PCI space */
231#define ICH6_PCIREG_TCSEL 0x44
232
233/*
234 * other constants
235 */
236
237/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200238/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200239#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200240#define ICH6_NUM_PLAYBACK 4
241
242/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200243#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200244#define ULI_NUM_PLAYBACK 6
245
Felix Kuehling778b6e12006-05-17 11:22:21 +0200246/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200247#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200248#define ATIHDMI_NUM_PLAYBACK 1
249
Kailang Yangf2690022008-05-27 11:44:55 +0200250/* TERA has 4 playback and 3 capture */
251#define TERA_NUM_CAPTURE 3
252#define TERA_NUM_PLAYBACK 4
253
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200254/* this number is statically defined for simplicity */
255#define MAX_AZX_DEV 16
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100258#define BDL_SIZE 4096
259#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
260#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261/* max buffer size - no h/w limit, you can increase as you like */
262#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264/* RIRB int mask: overrun[2], response[0] */
265#define RIRB_INT_RESPONSE 0x01
266#define RIRB_INT_OVERRUN 0x04
267#define RIRB_INT_MASK 0x05
268
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200269/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800270#define AZX_MAX_CODECS 8
271#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800272#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274/* SD_CTL bits */
275#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
276#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100277#define SD_CTL_STRIPE (3 << 16) /* stripe control */
278#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
279#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
281#define SD_CTL_STREAM_TAG_SHIFT 20
282
283/* SD_CTL and SD_STS */
284#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
285#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
286#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200287#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
288 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290/* SD_STS */
291#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
292
293/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200294#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
295#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
296#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298/* below are so far hardcoded - should read registers in future */
299#define ICH6_MAX_CORB_ENTRIES 256
300#define ICH6_MAX_RIRB_ENTRIES 256
301
Takashi Iwaic74db862005-05-12 14:26:27 +0200302/* position fix mode */
303enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200304 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200305 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200306 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200307};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Frederick Lif5d40b32005-05-12 14:55:20 +0200309/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200310#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
311#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
312
Vinod Gda3fca22005-09-13 18:49:12 +0200313/* Defines for Nvidia HDA support */
314#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
315#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700316#define NVIDIA_HDA_ISTRM_COH 0x4d
317#define NVIDIA_HDA_OSTRM_COH 0x4c
318#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200319
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100320/* Defines for Intel SCH HDA snoop control */
321#define INTEL_SCH_HDA_DEVC 0x78
322#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
323
Joseph Chan0e153472008-08-26 14:38:03 +0200324/* Define IN stream 0 FIFO size offset in VIA controller */
325#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
326/* Define VIA HD Audio Device ID*/
327#define VIA_HDAC_DEVICE_ID 0x3288
328
Yang, Libinc4da29c2008-11-13 11:07:07 +0100329/* HD Audio class code */
330#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 */
334
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100335struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100336 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200337 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200340 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200341 unsigned int frags; /* number for period in the play buffer */
342 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200343 unsigned long start_wallclk; /* start + minimum wallclk */
344 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Takashi Iwaid01ce992007-07-27 16:52:19 +0200348 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200351 struct snd_pcm_substream *substream; /* assigned substream,
352 * set in PCM open
353 */
354 unsigned int format_val; /* format value to be set in the
355 * controller and the codec
356 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 unsigned char stream_tag; /* assigned stream */
358 unsigned char index; /* stream index */
Wu Fengguangef18bed2009-12-25 13:14:27 +0800359 int device; /* last device number assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Pavel Machek927fc862006-08-31 17:03:43 +0200361 unsigned int opened :1;
362 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200363 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200364 /*
365 * For VIA:
366 * A flag to ensure DMA position is 0
367 * when link position is not greater than FIFO size
368 */
369 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
372/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100373struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 u32 *buf; /* CORB/RIRB buffer
375 * Each CORB entry is 4byte, RIRB is 8byte
376 */
377 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
378 /* for RIRB */
379 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800380 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
381 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382};
383
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100384struct azx {
385 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200387 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200389 /* chip type specific */
390 int driver_type;
391 int playback_streams;
392 int playback_index_offset;
393 int capture_streams;
394 int capture_index_offset;
395 int num_streams;
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 /* pci resources */
398 unsigned long addr;
399 void __iomem *remap_addr;
400 int irq;
401
402 /* locks */
403 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100404 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200406 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100407 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409 /* PCM */
Takashi Iwaic8936222010-01-28 17:08:53 +0100410 struct snd_pcm *pcm[HDA_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 /* HD codec */
413 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100414 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100416 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
418 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100419 struct azx_rb corb;
420 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100422 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 struct snd_dma_buffer rb;
424 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200425
426 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200427 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200428 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200429 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200430 unsigned int initialized :1;
431 unsigned int single_cmd :1;
432 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200433 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200434 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200435 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100436 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200437
438 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800439 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200440
441 /* for pending irqs */
442 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100443
444 /* reboot notifier (for mysterious hangup problem at power-down) */
445 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446};
447
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200448/* driver types */
449enum {
450 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800451 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100452 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200453 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200454 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200455 AZX_DRIVER_VIA,
456 AZX_DRIVER_SIS,
457 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200458 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200459 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100460 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200461 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200462};
463
464static char *driver_short_names[] __devinitdata = {
465 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800466 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100467 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200468 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200469 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200470 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
471 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200472 [AZX_DRIVER_ULI] = "HDA ULI M5461",
473 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200474 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100475 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200476};
477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478/*
479 * macros for easy use
480 */
481#define azx_writel(chip,reg,value) \
482 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
483#define azx_readl(chip,reg) \
484 readl((chip)->remap_addr + ICH6_REG_##reg)
485#define azx_writew(chip,reg,value) \
486 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
487#define azx_readw(chip,reg) \
488 readw((chip)->remap_addr + ICH6_REG_##reg)
489#define azx_writeb(chip,reg,value) \
490 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
491#define azx_readb(chip,reg) \
492 readb((chip)->remap_addr + ICH6_REG_##reg)
493
494#define azx_sd_writel(dev,reg,value) \
495 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
496#define azx_sd_readl(dev,reg) \
497 readl((dev)->sd_addr + ICH6_REG_##reg)
498#define azx_sd_writew(dev,reg,value) \
499 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
500#define azx_sd_readw(dev,reg) \
501 readw((dev)->sd_addr + ICH6_REG_##reg)
502#define azx_sd_writeb(dev,reg,value) \
503 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
504#define azx_sd_readb(dev,reg) \
505 readb((dev)->sd_addr + ICH6_REG_##reg)
506
507/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100508#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200510static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200511static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512/*
513 * Interface for HD codec
514 */
515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516/*
517 * CORB / RIRB interface
518 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100519static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520{
521 int err;
522
523 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200524 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
525 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 PAGE_SIZE, &chip->rb);
527 if (err < 0) {
528 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
529 return err;
530 }
531 return 0;
532}
533
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100534static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800536 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 /* CORB set up */
538 chip->corb.addr = chip->rb.addr;
539 chip->corb.buf = (u32 *)chip->rb.area;
540 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200541 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 /* set the corb size to 256 entries (ULI requires explicitly) */
544 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 /* set the corb write pointer to 0 */
546 azx_writew(chip, CORBWP, 0);
547 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200548 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200550 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 /* RIRB set up */
553 chip->rirb.addr = chip->rb.addr + 2048;
554 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800555 chip->rirb.wp = chip->rirb.rp = 0;
556 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200558 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200560 /* set the rirb size to 256 entries (ULI requires explicitly) */
561 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200563 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 /* set N=1, get RIRB response interrupt for new entry */
565 azx_writew(chip, RINTCNT, 1);
566 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800568 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569}
570
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100571static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800573 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 /* disable ringbuffer DMAs */
575 azx_writeb(chip, RIRBCTL, 0);
576 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800577 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578}
579
Wu Fengguangdeadff12009-08-01 18:45:16 +0800580static unsigned int azx_command_addr(u32 cmd)
581{
582 unsigned int addr = cmd >> 28;
583
584 if (addr >= AZX_MAX_CODECS) {
585 snd_BUG();
586 addr = 0;
587 }
588
589 return addr;
590}
591
592static unsigned int azx_response_addr(u32 res)
593{
594 unsigned int addr = res & 0xf;
595
596 if (addr >= AZX_MAX_CODECS) {
597 snd_BUG();
598 addr = 0;
599 }
600
601 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602}
603
604/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100605static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100607 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800608 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Wu Fengguangc32649f2009-08-01 18:48:12 +0800611 spin_lock_irq(&chip->reg_lock);
612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 /* add command to corb */
614 wp = azx_readb(chip, CORBWP);
615 wp++;
616 wp %= ICH6_MAX_CORB_ENTRIES;
617
Wu Fengguangdeadff12009-08-01 18:45:16 +0800618 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 chip->corb.buf[wp] = cpu_to_le32(val);
620 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 spin_unlock_irq(&chip->reg_lock);
623
624 return 0;
625}
626
627#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
628
629/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100630static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631{
632 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800633 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 u32 res, res_ex;
635
636 wp = azx_readb(chip, RIRBWP);
637 if (wp == chip->rirb.wp)
638 return;
639 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 while (chip->rirb.rp != wp) {
642 chip->rirb.rp++;
643 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
644
645 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
646 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
647 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800648 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
650 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800651 else if (chip->rirb.cmds[addr]) {
652 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100653 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800654 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800655 } else
656 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
657 "last cmd=%#08x\n",
658 res, res_ex,
659 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 }
661}
662
663/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800664static unsigned int azx_rirb_get_response(struct hda_bus *bus,
665 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100667 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200668 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200669 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200671 again:
672 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100673 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200674 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200675 spin_lock_irq(&chip->reg_lock);
676 azx_update_rirb(chip);
677 spin_unlock_irq(&chip->reg_lock);
678 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800679 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100680 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100681 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200682
683 if (!do_poll)
684 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800685 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100686 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100687 if (time_after(jiffies, timeout))
688 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100689 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100690 msleep(2); /* temporary workaround */
691 else {
692 udelay(10);
693 cond_resched();
694 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100695 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200696
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200697 if (!chip->polling_mode && chip->poll_count < 2) {
698 snd_printdd(SFX "azx_get_response timeout, "
699 "polling the codec once: last cmd=0x%08x\n",
700 chip->last_cmd[addr]);
701 do_poll = 1;
702 chip->poll_count++;
703 goto again;
704 }
705
706
Takashi Iwai23c4a882009-10-30 13:21:49 +0100707 if (!chip->polling_mode) {
708 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
709 "switching to polling mode: last cmd=0x%08x\n",
710 chip->last_cmd[addr]);
711 chip->polling_mode = 1;
712 goto again;
713 }
714
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200715 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200716 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800717 "disabling MSI: last cmd=0x%08x\n",
718 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200719 free_irq(chip->irq, chip);
720 chip->irq = -1;
721 pci_disable_msi(chip->pci);
722 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100723 if (azx_acquire_irq(chip, 1) < 0) {
724 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200725 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100726 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200727 goto again;
728 }
729
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100730 if (chip->probing) {
731 /* If this critical timeout happens during the codec probing
732 * phase, this is likely an access to a non-existing codec
733 * slot. Better to return an error and reset the system.
734 */
735 return -1;
736 }
737
Takashi Iwai8dd78332009-06-02 01:16:07 +0200738 /* a fatal communication error; need either to reset or to fallback
739 * to the single_cmd mode
740 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100741 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200742 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200743 bus->response_reset = 1;
744 return -1; /* give a chance to retry */
745 }
746
747 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
748 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800749 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200750 chip->single_cmd = 1;
751 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100752 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200753 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100754 /* disable unsolicited responses */
755 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200756 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759/*
760 * Use the single immediate command instead of CORB/RIRB for simplicity
761 *
762 * Note: according to Intel, this is not preferred use. The command was
763 * intended for the BIOS only, and may get confused with unsolicited
764 * responses. So, we shouldn't use it for normal operation from the
765 * driver.
766 * I left the codes, however, for debugging/testing purposes.
767 */
768
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200769/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800770static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200771{
772 int timeout = 50;
773
774 while (timeout--) {
775 /* check IRV busy bit */
776 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
777 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800778 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200779 return 0;
780 }
781 udelay(1);
782 }
783 if (printk_ratelimit())
784 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
785 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800786 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200787 return -EIO;
788}
789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100791static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100793 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800794 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 int timeout = 50;
796
Takashi Iwai8dd78332009-06-02 01:16:07 +0200797 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 while (timeout--) {
799 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200800 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200802 azx_writew(chip, IRS, azx_readw(chip, IRS) |
803 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200805 azx_writew(chip, IRS, azx_readw(chip, IRS) |
806 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800807 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 }
809 udelay(1);
810 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100811 if (printk_ratelimit())
812 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
813 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 return -EIO;
815}
816
817/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800818static unsigned int azx_single_get_response(struct hda_bus *bus,
819 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100821 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800822 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823}
824
Takashi Iwai111d3af2006-02-16 18:17:58 +0100825/*
826 * The below are the main callbacks from hda_codec.
827 *
828 * They are just the skeleton to call sub-callbacks according to the
829 * current setting of chip->single_cmd.
830 */
831
832/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100833static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100834{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100835 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200836
Wu Fengguangfeb27342009-08-01 19:17:14 +0800837 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100838 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100839 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100840 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100841 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100842}
843
844/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800845static unsigned int azx_get_response(struct hda_bus *bus,
846 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100847{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100848 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100849 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800850 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100851 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800852 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100853}
854
Takashi Iwaicb53c622007-08-10 17:21:45 +0200855#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100856static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200857#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100860static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861{
862 int count;
863
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100864 if (!full_reset)
865 goto __skip;
866
Danny Tholene8a7f132007-09-11 21:41:56 +0200867 /* clear STATESTS */
868 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
869
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 /* reset controller */
871 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
872
873 count = 50;
874 while (azx_readb(chip, GCTL) && --count)
875 msleep(1);
876
877 /* delay for >= 100us for codec PLL to settle per spec
878 * Rev 0.9 section 5.5.1
879 */
880 msleep(1);
881
882 /* Bring controller out of reset */
883 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
884
885 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200886 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 msleep(1);
888
Pavel Machek927fc862006-08-31 17:03:43 +0200889 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 msleep(1);
891
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100892 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200894 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200895 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 return -EBUSY;
897 }
898
Matt41e2fce2005-07-04 17:49:55 +0200899 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +0100900 if (!chip->single_cmd)
901 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
902 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200903
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200905 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200907 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 }
909
910 return 0;
911}
912
913
914/*
915 * Lowlevel interface
916 */
917
918/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100919static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920{
921 /* enable controller CIE and GIE */
922 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
923 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
924}
925
926/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100927static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928{
929 int i;
930
931 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200932 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100933 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 azx_sd_writeb(azx_dev, SD_CTL,
935 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
936 }
937
938 /* disable SIE for all streams */
939 azx_writeb(chip, INTCTL, 0);
940
941 /* disable controller CIE and GIE */
942 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
943 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
944}
945
946/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100947static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948{
949 int i;
950
951 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200952 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100953 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
955 }
956
957 /* clear STATESTS */
958 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
959
960 /* clear rirb status */
961 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
962
963 /* clear int status */
964 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
965}
966
967/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100968static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969{
Joseph Chan0e153472008-08-26 14:38:03 +0200970 /*
971 * Before stream start, initialize parameter
972 */
973 azx_dev->insufficient = 1;
974
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800976 azx_writel(chip, INTCTL,
977 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 /* set DMA start and interrupt mask */
979 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
980 SD_CTL_DMA_START | SD_INT_MASK);
981}
982
Takashi Iwai1dddab42009-03-18 15:15:37 +0100983/* stop DMA */
984static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
987 ~(SD_CTL_DMA_START | SD_INT_MASK));
988 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100989}
990
991/* stop a stream */
992static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
993{
994 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800996 azx_writel(chip, INTCTL,
997 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998}
999
1000
1001/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001002 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001004static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001006 if (chip->initialized)
1007 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
1009 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001010 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011
1012 /* initialize interrupts */
1013 azx_int_clear(chip);
1014 azx_int_enable(chip);
1015
1016 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001017 if (!chip->single_cmd)
1018 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001020 /* program the position buffer */
1021 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001022 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001023
Takashi Iwaicb53c622007-08-10 17:21:45 +02001024 chip->initialized = 1;
1025}
1026
1027/*
1028 * initialize the PCI registers
1029 */
1030/* update bits in a PCI register byte */
1031static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1032 unsigned char mask, unsigned char val)
1033{
1034 unsigned char data;
1035
1036 pci_read_config_byte(pci, reg, &data);
1037 data &= ~mask;
1038 data |= (val & mask);
1039 pci_write_config_byte(pci, reg, data);
1040}
1041
1042static void azx_init_pci(struct azx *chip)
1043{
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001044 unsigned short snoop;
1045
Takashi Iwaicb53c622007-08-10 17:21:45 +02001046 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1047 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1048 * Ensuring these bits are 0 clears playback static on some HD Audio
1049 * codecs
1050 */
1051 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1052
Vinod Gda3fca22005-09-13 18:49:12 +02001053 switch (chip->driver_type) {
1054 case AZX_DRIVER_ATI:
1055 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001056 update_pci_byte(chip->pci,
1057 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
1058 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +02001059 break;
1060 case AZX_DRIVER_NVIDIA:
1061 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001062 update_pci_byte(chip->pci,
1063 NVIDIA_HDA_TRANSREG_ADDR,
1064 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001065 update_pci_byte(chip->pci,
1066 NVIDIA_HDA_ISTRM_COH,
1067 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1068 update_pci_byte(chip->pci,
1069 NVIDIA_HDA_OSTRM_COH,
1070 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +02001071 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001072 case AZX_DRIVER_SCH:
Seth Heasley32679f92010-02-22 17:31:09 -08001073 case AZX_DRIVER_PCH:
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001074 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
1075 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001076 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001077 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
1078 pci_read_config_word(chip->pci,
1079 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001080 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
1081 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001082 ? "Failed" : "OK");
1083 }
1084 break;
1085
Vinod Gda3fca22005-09-13 18:49:12 +02001086 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087}
1088
1089
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001090static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092/*
1093 * interrupt handler
1094 */
David Howells7d12e782006-10-05 14:55:46 +01001095static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001097 struct azx *chip = dev_id;
1098 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001100 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001101 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
1103 spin_lock(&chip->reg_lock);
1104
1105 status = azx_readl(chip, INTSTS);
1106 if (status == 0) {
1107 spin_unlock(&chip->reg_lock);
1108 return IRQ_NONE;
1109 }
1110
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001111 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 azx_dev = &chip->azx_dev[i];
1113 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001114 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001116 if (!azx_dev->substream || !azx_dev->running ||
1117 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001118 continue;
1119 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001120 ok = azx_position_ok(chip, azx_dev);
1121 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001122 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 spin_unlock(&chip->reg_lock);
1124 snd_pcm_period_elapsed(azx_dev->substream);
1125 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001126 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001127 /* bogus IRQ, process it later */
1128 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001129 queue_work(chip->bus->workq,
1130 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 }
1132 }
1133 }
1134
1135 /* clear rirb int */
1136 status = azx_readb(chip, RIRBSTS);
1137 if (status & RIRB_INT_MASK) {
Takashi Iwai817408612009-05-26 15:22:00 +02001138 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 azx_update_rirb(chip);
1140 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1141 }
1142
1143#if 0
1144 /* clear state status int */
1145 if (azx_readb(chip, STATESTS) & 0x04)
1146 azx_writeb(chip, STATESTS, 0x04);
1147#endif
1148 spin_unlock(&chip->reg_lock);
1149
1150 return IRQ_HANDLED;
1151}
1152
1153
1154/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001155 * set up a BDL entry
1156 */
1157static int setup_bdle(struct snd_pcm_substream *substream,
1158 struct azx_dev *azx_dev, u32 **bdlp,
1159 int ofs, int size, int with_ioc)
1160{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001161 u32 *bdl = *bdlp;
1162
1163 while (size > 0) {
1164 dma_addr_t addr;
1165 int chunk;
1166
1167 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1168 return -EINVAL;
1169
Takashi Iwai77a23f22008-08-21 13:00:13 +02001170 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001171 /* program the address field of the BDL entry */
1172 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001173 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001174 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001175 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001176 bdl[2] = cpu_to_le32(chunk);
1177 /* program the IOC to enable interrupt
1178 * only when the whole fragment is processed
1179 */
1180 size -= chunk;
1181 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1182 bdl += 4;
1183 azx_dev->frags++;
1184 ofs += chunk;
1185 }
1186 *bdlp = bdl;
1187 return ofs;
1188}
1189
1190/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 * set up BDL entries
1192 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001193static int azx_setup_periods(struct azx *chip,
1194 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001195 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001197 u32 *bdl;
1198 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001199 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
1201 /* reset BDL address */
1202 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1203 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1204
Takashi Iwai97b71c92009-03-18 15:09:13 +01001205 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001206 periods = azx_dev->bufsize / period_bytes;
1207
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001209 bdl = (u32 *)azx_dev->bdl.area;
1210 ofs = 0;
1211 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001212 pos_adj = bdl_pos_adj[chip->dev_index];
1213 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001214 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001215 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001216 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001217 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001218 pos_adj = pos_align;
1219 else
1220 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1221 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001222 pos_adj = frames_to_bytes(runtime, pos_adj);
1223 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001224 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001225 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001226 pos_adj = 0;
1227 } else {
1228 ofs = setup_bdle(substream, azx_dev,
1229 &bdl, ofs, pos_adj, 1);
1230 if (ofs < 0)
1231 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001232 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001233 } else
1234 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001235 for (i = 0; i < periods; i++) {
1236 if (i == periods - 1 && pos_adj)
1237 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1238 period_bytes - pos_adj, 0);
1239 else
1240 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1241 period_bytes, 1);
1242 if (ofs < 0)
1243 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001245 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001246
1247 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001248 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001249 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001250 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251}
1252
Takashi Iwai1dddab42009-03-18 15:15:37 +01001253/* reset stream */
1254static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255{
1256 unsigned char val;
1257 int timeout;
1258
Takashi Iwai1dddab42009-03-18 15:15:37 +01001259 azx_stream_clear(chip, azx_dev);
1260
Takashi Iwaid01ce992007-07-27 16:52:19 +02001261 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1262 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 udelay(3);
1264 timeout = 300;
1265 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1266 --timeout)
1267 ;
1268 val &= ~SD_CTL_STREAM_RESET;
1269 azx_sd_writeb(azx_dev, SD_CTL, val);
1270 udelay(3);
1271
1272 timeout = 300;
1273 /* waiting for hardware to report that the stream is out of reset */
1274 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1275 --timeout)
1276 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001277
1278 /* reset first position - may not be synced with hw at this time */
1279 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001280}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Takashi Iwai1dddab42009-03-18 15:15:37 +01001282/*
1283 * set up the SD for streaming
1284 */
1285static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1286{
1287 /* make sure the run bit is zero for SD */
1288 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 /* program the stream_tag */
1290 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001291 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1293
1294 /* program the length of samples in cyclic buffer */
1295 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1296
1297 /* program the stream format */
1298 /* this value needs to be the same as the one programmed */
1299 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1300
1301 /* program the stream LVI (last valid index) of the BDL */
1302 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1303
1304 /* program the BDL address */
1305 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001306 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001308 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001310 /* enable the position buffer */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001311 if (chip->position_fix[0] == POS_FIX_POSBUF ||
1312 chip->position_fix[0] == POS_FIX_AUTO ||
1313 chip->position_fix[1] == POS_FIX_POSBUF ||
1314 chip->position_fix[1] == POS_FIX_AUTO ||
Joseph Chan0e153472008-08-26 14:38:03 +02001315 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001316 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1317 azx_writel(chip, DPLBASE,
1318 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1319 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001320
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001322 azx_sd_writel(azx_dev, SD_CTL,
1323 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
1325 return 0;
1326}
1327
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001328/*
1329 * Probe the given codec address
1330 */
1331static int probe_codec(struct azx *chip, int addr)
1332{
1333 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1334 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1335 unsigned int res;
1336
Wu Fengguanga678cde2009-08-01 18:46:46 +08001337 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001338 chip->probing = 1;
1339 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001340 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001341 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001342 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001343 if (res == -1)
1344 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001345 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001346 return 0;
1347}
1348
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001349static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1350 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001351static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
Takashi Iwai8dd78332009-06-02 01:16:07 +02001353static void azx_bus_reset(struct hda_bus *bus)
1354{
1355 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001356
1357 bus->in_reset = 1;
1358 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001359 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001360#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001361 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001362 int i;
1363
Takashi Iwaic8936222010-01-28 17:08:53 +01001364 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai8dd78332009-06-02 01:16:07 +02001365 snd_pcm_suspend_all(chip->pcm[i]);
1366 snd_hda_suspend(chip->bus);
1367 snd_hda_resume(chip->bus);
1368 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001369#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001370 bus->in_reset = 0;
1371}
1372
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373/*
1374 * Codec initialization
1375 */
1376
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001377/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1378static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001379 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001380 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001381};
1382
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001383static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384{
1385 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001386 int c, codecs, err;
1387 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
1389 memset(&bus_temp, 0, sizeof(bus_temp));
1390 bus_temp.private_data = chip;
1391 bus_temp.modelname = model;
1392 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001393 bus_temp.ops.command = azx_send_cmd;
1394 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001395 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001396 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001397#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001398 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001399 bus_temp.ops.pm_notify = azx_power_notify;
1400#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
Takashi Iwaid01ce992007-07-27 16:52:19 +02001402 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1403 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 return err;
1405
Wei Nidc9c8e22008-09-26 13:55:56 +08001406 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1407 chip->bus->needs_damn_long_delay = 1;
1408
Takashi Iwai34c25352008-10-28 11:38:58 +01001409 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001410 max_slots = azx_max_codecs[chip->driver_type];
1411 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001412 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001413
1414 /* First try to probe all given codec slots */
1415 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001416 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001417 if (probe_codec(chip, c) < 0) {
1418 /* Some BIOSen give you wrong codec addresses
1419 * that don't exist
1420 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001421 snd_printk(KERN_WARNING SFX
1422 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001423 "disabling it...\n", c);
1424 chip->codec_mask &= ~(1 << c);
1425 /* More badly, accessing to a non-existing
1426 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001427 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001428 * Thus if an error occurs during probing,
1429 * better to reset the controller chip to
1430 * get back to the sanity state.
1431 */
1432 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001433 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001434 }
1435 }
1436 }
1437
1438 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001439 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001440 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001441 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001442 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 if (err < 0)
1444 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001445 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001447 }
1448 }
1449 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1451 return -ENXIO;
1452 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001453 return 0;
1454}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001456/* configure each codec instance */
1457static int __devinit azx_codec_configure(struct azx *chip)
1458{
1459 struct hda_codec *codec;
1460 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1461 snd_hda_codec_configure(codec);
1462 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 return 0;
1464}
1465
1466
1467/*
1468 * PCM support
1469 */
1470
1471/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001472static inline struct azx_dev *
1473azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001475 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001476 struct azx_dev *res = NULL;
1477
1478 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001479 dev = chip->playback_index_offset;
1480 nums = chip->playback_streams;
1481 } else {
1482 dev = chip->capture_index_offset;
1483 nums = chip->capture_streams;
1484 }
1485 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001486 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001487 res = &chip->azx_dev[dev];
1488 if (res->device == substream->pcm->device)
1489 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001491 if (res) {
1492 res->opened = 1;
1493 res->device = substream->pcm->device;
1494 }
1495 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496}
1497
1498/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001499static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500{
1501 azx_dev->opened = 0;
1502}
1503
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001504static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001505 .info = (SNDRV_PCM_INFO_MMAP |
1506 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1508 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001509 /* No full-resume yet implemented */
1510 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001511 SNDRV_PCM_INFO_PAUSE |
1512 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1514 .rates = SNDRV_PCM_RATE_48000,
1515 .rate_min = 48000,
1516 .rate_max = 48000,
1517 .channels_min = 2,
1518 .channels_max = 2,
1519 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1520 .period_bytes_min = 128,
1521 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1522 .periods_min = 2,
1523 .periods_max = AZX_MAX_FRAG,
1524 .fifo_size = 0,
1525};
1526
1527struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001528 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 struct hda_codec *codec;
1530 struct hda_pcm_stream *hinfo[2];
1531};
1532
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001533static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534{
1535 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1536 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001537 struct azx *chip = apcm->chip;
1538 struct azx_dev *azx_dev;
1539 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 unsigned long flags;
1541 int err;
1542
Ingo Molnar62932df2006-01-16 16:34:20 +01001543 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001544 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001546 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 return -EBUSY;
1548 }
1549 runtime->hw = azx_pcm_hw;
1550 runtime->hw.channels_min = hinfo->channels_min;
1551 runtime->hw.channels_max = hinfo->channels_max;
1552 runtime->hw.formats = hinfo->formats;
1553 runtime->hw.rates = hinfo->rates;
1554 snd_pcm_limit_hw_rates(runtime);
1555 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001556 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1557 128);
1558 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1559 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001560 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001561 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1562 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001564 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001565 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 return err;
1567 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001568 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001569 /* sanity check */
1570 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1571 snd_BUG_ON(!runtime->hw.channels_max) ||
1572 snd_BUG_ON(!runtime->hw.formats) ||
1573 snd_BUG_ON(!runtime->hw.rates)) {
1574 azx_release_device(azx_dev);
1575 hinfo->ops.close(hinfo, apcm->codec, substream);
1576 snd_hda_power_down(apcm->codec);
1577 mutex_unlock(&chip->open_mutex);
1578 return -EINVAL;
1579 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 spin_lock_irqsave(&chip->reg_lock, flags);
1581 azx_dev->substream = substream;
1582 azx_dev->running = 0;
1583 spin_unlock_irqrestore(&chip->reg_lock, flags);
1584
1585 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001586 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001587 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 return 0;
1589}
1590
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001591static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592{
1593 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1594 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001595 struct azx *chip = apcm->chip;
1596 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 unsigned long flags;
1598
Ingo Molnar62932df2006-01-16 16:34:20 +01001599 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 spin_lock_irqsave(&chip->reg_lock, flags);
1601 azx_dev->substream = NULL;
1602 azx_dev->running = 0;
1603 spin_unlock_irqrestore(&chip->reg_lock, flags);
1604 azx_release_device(azx_dev);
1605 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001606 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001607 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 return 0;
1609}
1610
Takashi Iwaid01ce992007-07-27 16:52:19 +02001611static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1612 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001614 struct azx_dev *azx_dev = get_azx_dev(substream);
1615
1616 azx_dev->bufsize = 0;
1617 azx_dev->period_bytes = 0;
1618 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001619 return snd_pcm_lib_malloc_pages(substream,
1620 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621}
1622
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001623static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624{
1625 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001626 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1628
1629 /* reset BDL address */
1630 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1631 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1632 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001633 azx_dev->bufsize = 0;
1634 azx_dev->period_bytes = 0;
1635 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
1637 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1638
1639 return snd_pcm_lib_free_pages(substream);
1640}
1641
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001642static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643{
1644 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001645 struct azx *chip = apcm->chip;
1646 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001648 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001649 unsigned int bufsize, period_bytes, format_val;
1650 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001652 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001653 format_val = snd_hda_calc_stream_format(runtime->rate,
1654 runtime->channels,
1655 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001656 hinfo->maxbps,
1657 apcm->codec->spdif_ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001658 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001659 snd_printk(KERN_ERR SFX
1660 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 runtime->rate, runtime->channels, runtime->format);
1662 return -EINVAL;
1663 }
1664
Takashi Iwai97b71c92009-03-18 15:09:13 +01001665 bufsize = snd_pcm_lib_buffer_bytes(substream);
1666 period_bytes = snd_pcm_lib_period_bytes(substream);
1667
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001668 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001669 bufsize, format_val);
1670
1671 if (bufsize != azx_dev->bufsize ||
1672 period_bytes != azx_dev->period_bytes ||
1673 format_val != azx_dev->format_val) {
1674 azx_dev->bufsize = bufsize;
1675 azx_dev->period_bytes = period_bytes;
1676 azx_dev->format_val = format_val;
1677 err = azx_setup_periods(chip, substream, azx_dev);
1678 if (err < 0)
1679 return err;
1680 }
1681
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001682 /* wallclk has 24Mhz clock source */
1683 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1684 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 azx_setup_controller(chip, azx_dev);
1686 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1687 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1688 else
1689 azx_dev->fifo_size = 0;
1690
1691 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1692 azx_dev->format_val, substream);
1693}
1694
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001695static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696{
1697 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001698 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001699 struct azx_dev *azx_dev;
1700 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001701 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001702 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001705 case SNDRV_PCM_TRIGGER_START:
1706 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1708 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001709 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 break;
1711 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001712 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001714 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 break;
1716 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001717 return -EINVAL;
1718 }
1719
1720 snd_pcm_group_for_each_entry(s, substream) {
1721 if (s->pcm->card != substream->pcm->card)
1722 continue;
1723 azx_dev = get_azx_dev(s);
1724 sbits |= 1 << azx_dev->index;
1725 nsync++;
1726 snd_pcm_trigger_done(s, substream);
1727 }
1728
1729 spin_lock(&chip->reg_lock);
1730 if (nsync > 1) {
1731 /* first, set SYNC bits of corresponding streams */
1732 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1733 }
1734 snd_pcm_group_for_each_entry(s, substream) {
1735 if (s->pcm->card != substream->pcm->card)
1736 continue;
1737 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001738 if (start) {
1739 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1740 if (!rstart)
1741 azx_dev->start_wallclk -=
1742 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001743 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001744 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001745 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001746 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001747 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 }
1749 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001750 if (start) {
1751 if (nsync == 1)
1752 return 0;
1753 /* wait until all FIFOs get ready */
1754 for (timeout = 5000; timeout; timeout--) {
1755 nwait = 0;
1756 snd_pcm_group_for_each_entry(s, substream) {
1757 if (s->pcm->card != substream->pcm->card)
1758 continue;
1759 azx_dev = get_azx_dev(s);
1760 if (!(azx_sd_readb(azx_dev, SD_STS) &
1761 SD_STS_FIFO_READY))
1762 nwait++;
1763 }
1764 if (!nwait)
1765 break;
1766 cpu_relax();
1767 }
1768 } else {
1769 /* wait until all RUN bits are cleared */
1770 for (timeout = 5000; timeout; timeout--) {
1771 nwait = 0;
1772 snd_pcm_group_for_each_entry(s, substream) {
1773 if (s->pcm->card != substream->pcm->card)
1774 continue;
1775 azx_dev = get_azx_dev(s);
1776 if (azx_sd_readb(azx_dev, SD_CTL) &
1777 SD_CTL_DMA_START)
1778 nwait++;
1779 }
1780 if (!nwait)
1781 break;
1782 cpu_relax();
1783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001785 if (nsync > 1) {
1786 spin_lock(&chip->reg_lock);
1787 /* reset SYNC bits */
1788 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1789 spin_unlock(&chip->reg_lock);
1790 }
1791 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792}
1793
Joseph Chan0e153472008-08-26 14:38:03 +02001794/* get the current DMA position with correction on VIA chips */
1795static unsigned int azx_via_get_position(struct azx *chip,
1796 struct azx_dev *azx_dev)
1797{
1798 unsigned int link_pos, mini_pos, bound_pos;
1799 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1800 unsigned int fifo_size;
1801
1802 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1803 if (azx_dev->index >= 4) {
1804 /* Playback, no problem using link position */
1805 return link_pos;
1806 }
1807
1808 /* Capture */
1809 /* For new chipset,
1810 * use mod to get the DMA position just like old chipset
1811 */
1812 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1813 mod_dma_pos %= azx_dev->period_bytes;
1814
1815 /* azx_dev->fifo_size can't get FIFO size of in stream.
1816 * Get from base address + offset.
1817 */
1818 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1819
1820 if (azx_dev->insufficient) {
1821 /* Link position never gather than FIFO size */
1822 if (link_pos <= fifo_size)
1823 return 0;
1824
1825 azx_dev->insufficient = 0;
1826 }
1827
1828 if (link_pos <= fifo_size)
1829 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1830 else
1831 mini_pos = link_pos - fifo_size;
1832
1833 /* Find nearest previous boudary */
1834 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1835 mod_link_pos = link_pos % azx_dev->period_bytes;
1836 if (mod_link_pos >= fifo_size)
1837 bound_pos = link_pos - mod_link_pos;
1838 else if (mod_dma_pos >= mod_mini_pos)
1839 bound_pos = mini_pos - mod_mini_pos;
1840 else {
1841 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1842 if (bound_pos >= azx_dev->bufsize)
1843 bound_pos = 0;
1844 }
1845
1846 /* Calculate real DMA position we want */
1847 return bound_pos + mod_dma_pos;
1848}
1849
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001850static unsigned int azx_get_position(struct azx *chip,
1851 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853 unsigned int pos;
1854
Joseph Chan0e153472008-08-26 14:38:03 +02001855 if (chip->via_dmapos_patch)
1856 pos = azx_via_get_position(chip, azx_dev);
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001857 else {
1858 int stream = azx_dev->substream->stream;
1859 if (chip->position_fix[stream] == POS_FIX_POSBUF ||
1860 chip->position_fix[stream] == POS_FIX_AUTO) {
1861 /* use the position buffer */
1862 pos = le32_to_cpu(*azx_dev->posbuf);
1863 } else {
1864 /* read LPIB */
1865 pos = azx_sd_readl(azx_dev, SD_LPIB);
1866 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001867 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 if (pos >= azx_dev->bufsize)
1869 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001870 return pos;
1871}
1872
1873static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1874{
1875 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1876 struct azx *chip = apcm->chip;
1877 struct azx_dev *azx_dev = get_azx_dev(substream);
1878 return bytes_to_frames(substream->runtime,
1879 azx_get_position(chip, azx_dev));
1880}
1881
1882/*
1883 * Check whether the current DMA position is acceptable for updating
1884 * periods. Returns non-zero if it's OK.
1885 *
1886 * Many HD-audio controllers appear pretty inaccurate about
1887 * the update-IRQ timing. The IRQ is issued before actually the
1888 * data is processed. So, we need to process it afterwords in a
1889 * workqueue.
1890 */
1891static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1892{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001893 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001894 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001895 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001896
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02001897 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
1898 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001899 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001900
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001901 stream = azx_dev->substream->stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001902 pos = azx_get_position(chip, azx_dev);
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001903 if (chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001904 if (!pos) {
1905 printk(KERN_WARNING
1906 "hda-intel: Invalid position buffer, "
1907 "using LPIB read method instead.\n");
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001908 chip->position_fix[stream] = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001909 pos = azx_get_position(chip, azx_dev);
1910 } else
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001911 chip->position_fix[stream] = POS_FIX_POSBUF;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001912 }
1913
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01001914 if (WARN_ONCE(!azx_dev->period_bytes,
1915 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02001916 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02001917 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02001918 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1919 /* NG - it's below the first next period boundary */
1920 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02001921 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001922 return 1; /* OK, it's fine */
1923}
1924
1925/*
1926 * The work for pending PCM period updates.
1927 */
1928static void azx_irq_pending_work(struct work_struct *work)
1929{
1930 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001931 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001932
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001933 if (!chip->irq_pending_warned) {
1934 printk(KERN_WARNING
1935 "hda-intel: IRQ timing workaround is activated "
1936 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1937 chip->card->number);
1938 chip->irq_pending_warned = 1;
1939 }
1940
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001941 for (;;) {
1942 pending = 0;
1943 spin_lock_irq(&chip->reg_lock);
1944 for (i = 0; i < chip->num_streams; i++) {
1945 struct azx_dev *azx_dev = &chip->azx_dev[i];
1946 if (!azx_dev->irq_pending ||
1947 !azx_dev->substream ||
1948 !azx_dev->running)
1949 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001950 ok = azx_position_ok(chip, azx_dev);
1951 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001952 azx_dev->irq_pending = 0;
1953 spin_unlock(&chip->reg_lock);
1954 snd_pcm_period_elapsed(azx_dev->substream);
1955 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001956 } else if (ok < 0) {
1957 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001958 } else
1959 pending++;
1960 }
1961 spin_unlock_irq(&chip->reg_lock);
1962 if (!pending)
1963 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02001964 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001965 }
1966}
1967
1968/* clear irq_pending flags and assure no on-going workq */
1969static void azx_clear_irq_pending(struct azx *chip)
1970{
1971 int i;
1972
1973 spin_lock_irq(&chip->reg_lock);
1974 for (i = 0; i < chip->num_streams; i++)
1975 chip->azx_dev[i].irq_pending = 0;
1976 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977}
1978
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001979static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 .open = azx_pcm_open,
1981 .close = azx_pcm_close,
1982 .ioctl = snd_pcm_lib_ioctl,
1983 .hw_params = azx_pcm_hw_params,
1984 .hw_free = azx_pcm_hw_free,
1985 .prepare = azx_pcm_prepare,
1986 .trigger = azx_pcm_trigger,
1987 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001988 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989};
1990
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001991static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992{
Takashi Iwai176d5332008-07-30 15:01:44 +02001993 struct azx_pcm *apcm = pcm->private_data;
1994 if (apcm) {
1995 apcm->chip->pcm[pcm->device] = NULL;
1996 kfree(apcm);
1997 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998}
1999
Takashi Iwai176d5332008-07-30 15:01:44 +02002000static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002001azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2002 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002004 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002005 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002007 int pcm_dev = cpcm->device;
2008 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009
Takashi Iwaic8936222010-01-28 17:08:53 +01002010 if (pcm_dev >= HDA_MAX_PCMS) {
Takashi Iwai176d5332008-07-30 15:01:44 +02002011 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
2012 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02002013 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02002014 }
2015 if (chip->pcm[pcm_dev]) {
2016 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2017 return -EBUSY;
2018 }
2019 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2020 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2021 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 &pcm);
2023 if (err < 0)
2024 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002025 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002026 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 if (apcm == NULL)
2028 return -ENOMEM;
2029 apcm->chip = chip;
2030 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 pcm->private_data = apcm;
2032 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002033 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2034 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2035 chip->pcm[pcm_dev] = pcm;
2036 cpcm->pcm = pcm;
2037 for (s = 0; s < 2; s++) {
2038 apcm->hinfo[s] = &cpcm->stream[s];
2039 if (cpcm->stream[s].substreams)
2040 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2041 }
2042 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002043 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02002045 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046 return 0;
2047}
2048
2049/*
2050 * mixer creation - all stuff is implemented in hda module
2051 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002052static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053{
2054 return snd_hda_build_controls(chip->bus);
2055}
2056
2057
2058/*
2059 * initialize SD streams
2060 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002061static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062{
2063 int i;
2064
2065 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002066 * assign the starting bdl address to each stream (device)
2067 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002069 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002070 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002071 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2073 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2074 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2075 azx_dev->sd_int_sta_mask = 1 << i;
2076 /* stream tag: must be non-zero and unique */
2077 azx_dev->index = i;
2078 azx_dev->stream_tag = i + 1;
2079 }
2080
2081 return 0;
2082}
2083
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002084static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2085{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002086 if (request_irq(chip->pci->irq, azx_interrupt,
2087 chip->msi ? 0 : IRQF_SHARED,
Maxim Levitsky94928372010-02-04 22:26:37 +02002088 "hda_intel", chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002089 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2090 "disabling device\n", chip->pci->irq);
2091 if (do_disconnect)
2092 snd_card_disconnect(chip->card);
2093 return -1;
2094 }
2095 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002096 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002097 return 0;
2098}
2099
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100
Takashi Iwaicb53c622007-08-10 17:21:45 +02002101static void azx_stop_chip(struct azx *chip)
2102{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002103 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002104 return;
2105
2106 /* disable interrupts */
2107 azx_int_disable(chip);
2108 azx_int_clear(chip);
2109
2110 /* disable CORB/RIRB */
2111 azx_free_cmd_io(chip);
2112
2113 /* disable position buffer */
2114 azx_writel(chip, DPLBASE, 0);
2115 azx_writel(chip, DPUBASE, 0);
2116
2117 chip->initialized = 0;
2118}
2119
2120#ifdef CONFIG_SND_HDA_POWER_SAVE
2121/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002122static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002123{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002124 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002125 struct hda_codec *c;
2126 int power_on = 0;
2127
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002128 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002129 if (c->power_on) {
2130 power_on = 1;
2131 break;
2132 }
2133 }
2134 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002135 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002136 else if (chip->running && power_save_controller &&
2137 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002138 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002139}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002140#endif /* CONFIG_SND_HDA_POWER_SAVE */
2141
2142#ifdef CONFIG_PM
2143/*
2144 * power management
2145 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002146
2147static int snd_hda_codecs_inuse(struct hda_bus *bus)
2148{
2149 struct hda_codec *codec;
2150
2151 list_for_each_entry(codec, &bus->codec_list, list) {
2152 if (snd_hda_codec_needs_resume(codec))
2153 return 1;
2154 }
2155 return 0;
2156}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002157
Takashi Iwai421a1252005-11-17 16:11:09 +01002158static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159{
Takashi Iwai421a1252005-11-17 16:11:09 +01002160 struct snd_card *card = pci_get_drvdata(pci);
2161 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 int i;
2163
Takashi Iwai421a1252005-11-17 16:11:09 +01002164 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002165 azx_clear_irq_pending(chip);
Takashi Iwaic8936222010-01-28 17:08:53 +01002166 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002167 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002168 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002169 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002170 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002171 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002172 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002173 chip->irq = -1;
2174 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002175 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002176 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002177 pci_disable_device(pci);
2178 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002179 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 return 0;
2181}
2182
Takashi Iwai421a1252005-11-17 16:11:09 +01002183static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184{
Takashi Iwai421a1252005-11-17 16:11:09 +01002185 struct snd_card *card = pci_get_drvdata(pci);
2186 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002188 pci_set_power_state(pci, PCI_D0);
2189 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002190 if (pci_enable_device(pci) < 0) {
2191 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2192 "disabling device\n");
2193 snd_card_disconnect(card);
2194 return -EIO;
2195 }
2196 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002197 if (chip->msi)
2198 if (pci_enable_msi(pci) < 0)
2199 chip->msi = 0;
2200 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002201 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002202 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002203
2204 if (snd_hda_codecs_inuse(chip->bus))
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002205 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002206
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002208 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 return 0;
2210}
2211#endif /* CONFIG_PM */
2212
2213
2214/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002215 * reboot notifier for hang-up problem at power-down
2216 */
2217static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2218{
2219 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002220 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002221 azx_stop_chip(chip);
2222 return NOTIFY_OK;
2223}
2224
2225static void azx_notifier_register(struct azx *chip)
2226{
2227 chip->reboot_notifier.notifier_call = azx_halt;
2228 register_reboot_notifier(&chip->reboot_notifier);
2229}
2230
2231static void azx_notifier_unregister(struct azx *chip)
2232{
2233 if (chip->reboot_notifier.notifier_call)
2234 unregister_reboot_notifier(&chip->reboot_notifier);
2235}
2236
2237/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 * destructor
2239 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002240static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002242 int i;
2243
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002244 azx_notifier_unregister(chip);
2245
Takashi Iwaice43fba2005-05-30 20:33:44 +02002246 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002247 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002248 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002250 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 }
2252
Jeff Garzikf000fd82008-04-22 13:50:34 +02002253 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002255 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002256 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002257 if (chip->remap_addr)
2258 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002260 if (chip->azx_dev) {
2261 for (i = 0; i < chip->num_streams; i++)
2262 if (chip->azx_dev[i].bdl.area)
2263 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 if (chip->rb.area)
2266 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 if (chip->posbuf.area)
2268 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269 pci_release_regions(chip->pci);
2270 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002271 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 kfree(chip);
2273
2274 return 0;
2275}
2276
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002277static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278{
2279 return azx_free(device->device_data);
2280}
2281
2282/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002283 * white/black-listing for position_fix
2284 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002285static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Daniel T Chen7a68be92010-05-22 12:05:41 -04002286 SND_PCI_QUIRK(0x1025, 0x009f, "Acer Aspire 5110", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002287 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2288 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Daniel T Chen9919c762010-03-03 18:24:26 -05002289 SND_PCI_QUIRK(0x1028, 0x01f6, "Dell Latitude 131L", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002290 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002291 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002292 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002293 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002294 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
Daniel T Chen4e0938d2010-05-22 13:12:22 -04002295 SND_PCI_QUIRK(0x1106, 0x3288, "ASUS M2V-MX SE", POS_FIX_LPIB),
2296 SND_PCI_QUIRK(0x1179, 0xff10, "Toshiba A100-259", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002297 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002298 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002299 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Daniel T Chen0321b692010-03-05 09:04:49 -05002300 SND_PCI_QUIRK(0x1565, 0x820f, "Biostar Microtech", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002301 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002302 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002303 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Daniel T Chen572c0e32010-03-14 23:44:03 -04002304 SND_PCI_QUIRK(0x8086, 0xd601, "eMachines T5212", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002305 {}
2306};
2307
2308static int __devinit check_position_fix(struct azx *chip, int fix)
2309{
2310 const struct snd_pci_quirk *q;
2311
Takashi Iwaic673ba12009-03-17 07:49:14 +01002312 switch (fix) {
2313 case POS_FIX_LPIB:
2314 case POS_FIX_POSBUF:
2315 return fix;
2316 }
2317
2318 /* Check VIA/ATI HD Audio Controller exist */
2319 switch (chip->driver_type) {
2320 case AZX_DRIVER_VIA:
2321 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002322 chip->via_dmapos_patch = 1;
2323 /* Use link position directly, avoid any transfer problem. */
2324 return POS_FIX_LPIB;
2325 }
2326 chip->via_dmapos_patch = 0;
2327
Takashi Iwaic673ba12009-03-17 07:49:14 +01002328 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2329 if (q) {
2330 printk(KERN_INFO
2331 "hda_intel: position_fix set to %d "
2332 "for device %04x:%04x\n",
2333 q->value, q->subvendor, q->subdevice);
2334 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002335 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002336 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002337}
2338
2339/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002340 * black-lists for probe_mask
2341 */
2342static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2343 /* Thinkpad often breaks the controller communication when accessing
2344 * to the non-working (or non-existing) modem codec slot.
2345 */
2346 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2347 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2348 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002349 /* broken BIOS */
2350 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002351 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2352 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002353 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002354 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002355 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002356 {}
2357};
2358
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002359#define AZX_FORCE_CODEC_MASK 0x100
2360
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002361static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002362{
2363 const struct snd_pci_quirk *q;
2364
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002365 chip->codec_probe_mask = probe_mask[dev];
2366 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002367 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2368 if (q) {
2369 printk(KERN_INFO
2370 "hda_intel: probe_mask set to 0x%x "
2371 "for device %04x:%04x\n",
2372 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002373 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002374 }
2375 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002376
2377 /* check forced option */
2378 if (chip->codec_probe_mask != -1 &&
2379 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2380 chip->codec_mask = chip->codec_probe_mask & 0xff;
2381 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2382 chip->codec_mask);
2383 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002384}
2385
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002386/*
Takashi Iwai716238552009-09-28 13:14:04 +02002387 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002388 */
Takashi Iwai716238552009-09-28 13:14:04 +02002389static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002390 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002391 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002392 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002393 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002394 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002395 {}
2396};
2397
2398static void __devinit check_msi(struct azx *chip)
2399{
2400 const struct snd_pci_quirk *q;
2401
Takashi Iwai716238552009-09-28 13:14:04 +02002402 if (enable_msi >= 0) {
2403 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002404 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002405 }
2406 chip->msi = 1; /* enable MSI as default */
2407 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002408 if (q) {
2409 printk(KERN_INFO
2410 "hda_intel: msi for device %04x:%04x set to %d\n",
2411 q->subvendor, q->subdevice, q->value);
2412 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002413 return;
2414 }
2415
2416 /* NVidia chipsets seem to cause troubles with MSI */
2417 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
2418 printk(KERN_INFO "hda_intel: Disable MSI for Nvidia chipset\n");
2419 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002420 }
2421}
2422
Takashi Iwai669ba272007-08-17 09:17:36 +02002423
2424/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425 * constructor
2426 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002427static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002428 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002429 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002431 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002432 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002433 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002434 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 .dev_free = azx_dev_free,
2436 };
2437
2438 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002439
Pavel Machek927fc862006-08-31 17:03:43 +02002440 err = pci_enable_device(pci);
2441 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 return err;
2443
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002444 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002445 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2447 pci_disable_device(pci);
2448 return -ENOMEM;
2449 }
2450
2451 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002452 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453 chip->card = card;
2454 chip->pci = pci;
2455 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002456 chip->driver_type = driver_type;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002457 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002458 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002459 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002461 chip->position_fix[0] = chip->position_fix[1] =
2462 check_position_fix(chip, position_fix[dev]);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002463 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002464
Takashi Iwai27346162006-01-12 18:28:44 +01002465 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002466
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002467 if (bdl_pos_adj[dev] < 0) {
2468 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002469 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002470 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002471 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002472 break;
2473 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002474 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002475 break;
2476 }
2477 }
2478
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002479#if BITS_PER_LONG != 64
2480 /* Fix up base address on ULI M5461 */
2481 if (chip->driver_type == AZX_DRIVER_ULI) {
2482 u16 tmp3;
2483 pci_read_config_word(pci, 0x40, &tmp3);
2484 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2485 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2486 }
2487#endif
2488
Pavel Machek927fc862006-08-31 17:03:43 +02002489 err = pci_request_regions(pci, "ICH HD audio");
2490 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491 kfree(chip);
2492 pci_disable_device(pci);
2493 return err;
2494 }
2495
Pavel Machek927fc862006-08-31 17:03:43 +02002496 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002497 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 if (chip->remap_addr == NULL) {
2499 snd_printk(KERN_ERR SFX "ioremap error\n");
2500 err = -ENXIO;
2501 goto errout;
2502 }
2503
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002504 if (chip->msi)
2505 if (pci_enable_msi(pci) < 0)
2506 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002507
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002508 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509 err = -EBUSY;
2510 goto errout;
2511 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512
2513 pci_set_master(pci);
2514 synchronize_irq(chip->irq);
2515
Tobin Davisbcd72002008-01-15 11:23:55 +01002516 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002517 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002518
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002519 /* disable SB600 64bit support for safety */
2520 if ((chip->driver_type == AZX_DRIVER_ATI) ||
2521 (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
2522 struct pci_dev *p_smbus;
2523 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2524 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2525 NULL);
2526 if (p_smbus) {
2527 if (p_smbus->revision < 0x30)
2528 gcap &= ~ICH6_GCAP_64OK;
2529 pci_dev_put(p_smbus);
2530 }
2531 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002532
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002533 /* disable 64bit DMA address for Teradici */
2534 /* it does not work with device 6549:1200 subsys e4a2:040b */
2535 if (chip->driver_type == AZX_DRIVER_TERA)
2536 gcap &= ~ICH6_GCAP_64OK;
2537
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002538 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002539 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002540 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002541 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002542 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2543 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002544 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002545
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002546 /* read number of streams from GCAP register instead of using
2547 * hardcoded value
2548 */
2549 chip->capture_streams = (gcap >> 8) & 0x0f;
2550 chip->playback_streams = (gcap >> 12) & 0x0f;
2551 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002552 /* gcap didn't give any info, switching to old method */
2553
2554 switch (chip->driver_type) {
2555 case AZX_DRIVER_ULI:
2556 chip->playback_streams = ULI_NUM_PLAYBACK;
2557 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002558 break;
2559 case AZX_DRIVER_ATIHDMI:
2560 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2561 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002562 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002563 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002564 default:
2565 chip->playback_streams = ICH6_NUM_PLAYBACK;
2566 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002567 break;
2568 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002569 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002570 chip->capture_index_offset = 0;
2571 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002572 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002573 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2574 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002575 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002576 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002577 goto errout;
2578 }
2579
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002580 for (i = 0; i < chip->num_streams; i++) {
2581 /* allocate memory for the BDL for each stream */
2582 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2583 snd_dma_pci_data(chip->pci),
2584 BDL_SIZE, &chip->azx_dev[i].bdl);
2585 if (err < 0) {
2586 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2587 goto errout;
2588 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002590 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002591 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2592 snd_dma_pci_data(chip->pci),
2593 chip->num_streams * 8, &chip->posbuf);
2594 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002595 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2596 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02002599 err = azx_alloc_cmd_io(chip);
2600 if (err < 0)
2601 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602
2603 /* initialize streams */
2604 azx_init_stream(chip);
2605
2606 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002607 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002608 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609
2610 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002611 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612 snd_printk(KERN_ERR SFX "no codecs found!\n");
2613 err = -ENODEV;
2614 goto errout;
2615 }
2616
Takashi Iwaid01ce992007-07-27 16:52:19 +02002617 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2618 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2620 goto errout;
2621 }
2622
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002623 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002624 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2625 sizeof(card->shortname));
2626 snprintf(card->longname, sizeof(card->longname),
2627 "%s at 0x%lx irq %i",
2628 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002629
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630 *rchip = chip;
2631 return 0;
2632
2633 errout:
2634 azx_free(chip);
2635 return err;
2636}
2637
Takashi Iwaicb53c622007-08-10 17:21:45 +02002638static void power_down_all_codecs(struct azx *chip)
2639{
2640#ifdef CONFIG_SND_HDA_POWER_SAVE
2641 /* The codecs were powered up in snd_hda_codec_new().
2642 * Now all initialization done, so turn them down if possible
2643 */
2644 struct hda_codec *codec;
2645 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2646 snd_hda_power_down(codec);
2647 }
2648#endif
2649}
2650
Takashi Iwaid01ce992007-07-27 16:52:19 +02002651static int __devinit azx_probe(struct pci_dev *pci,
2652 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002654 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002655 struct snd_card *card;
2656 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002657 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002659 if (dev >= SNDRV_CARDS)
2660 return -ENODEV;
2661 if (!enable[dev]) {
2662 dev++;
2663 return -ENOENT;
2664 }
2665
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002666 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2667 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002669 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 }
2671
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002672 /* set this here since it's referred in snd_hda_load_patch() */
2673 snd_card_set_dev(card, &pci->dev);
2674
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002675 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002676 if (err < 0)
2677 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002678 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002680#ifdef CONFIG_SND_HDA_INPUT_BEEP
2681 chip->beep_mode = beep_mode[dev];
2682#endif
2683
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002685 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002686 if (err < 0)
2687 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002688#ifdef CONFIG_SND_HDA_PATCH_LOADER
2689 if (patch[dev]) {
2690 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2691 patch[dev]);
2692 err = snd_hda_load_patch(chip->bus, patch[dev]);
2693 if (err < 0)
2694 goto out_free;
2695 }
2696#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002697 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002698 err = azx_codec_configure(chip);
2699 if (err < 0)
2700 goto out_free;
2701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702
2703 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002704 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002705 if (err < 0)
2706 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707
2708 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002709 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002710 if (err < 0)
2711 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712
Takashi Iwaid01ce992007-07-27 16:52:19 +02002713 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002714 if (err < 0)
2715 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716
2717 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002718 chip->running = 1;
2719 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002720 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002722 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002723 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002724out_free:
2725 snd_card_free(card);
2726 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727}
2728
2729static void __devexit azx_remove(struct pci_dev *pci)
2730{
2731 snd_card_free(pci_get_drvdata(pci));
2732 pci_set_drvdata(pci, NULL);
2733}
2734
2735/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02002736static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002737 /* ICH 6..10 */
2738 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2739 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2740 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2741 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002742 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002743 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2744 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2745 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2746 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002747 /* PCH */
2748 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Vitaliy Kulikovc602c8a2010-03-15 09:01:26 +01002749 { PCI_DEVICE(0x8086, 0x3b57), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002750 /* CPT */
Seth Heasley32679f92010-02-22 17:31:09 -08002751 { PCI_DEVICE(0x8086, 0x1c20), .driver_data = AZX_DRIVER_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002752 /* SCH */
2753 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2754 /* ATI SB 450/600 */
2755 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2756 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2757 /* ATI HDMI */
2758 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2759 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2760 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002761 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002762 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2763 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2764 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2765 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2766 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2767 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2768 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2769 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2770 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2771 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2772 /* VIA VT8251/VT8237A */
2773 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2774 /* SIS966 */
2775 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2776 /* ULI M5461 */
2777 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2778 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002779 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2780 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2781 .class_mask = 0xffffff,
2782 .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002783 /* Teradici */
2784 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002785 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002786#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2787 /* the following entry conflicts with snd-ctxfi driver,
2788 * as ctxfi driver mutates from HD-audio to native mode with
2789 * a special command sequence.
2790 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002791 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2792 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2793 .class_mask = 0xffffff,
2794 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002795#else
2796 /* this entry seems still valid -- i.e. without emu20kx chip */
2797 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2798#endif
Andiry Brienza9176b672009-07-17 11:32:32 +08002799 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002800 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2801 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2802 .class_mask = 0xffffff,
2803 .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002804 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2805 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2806 .class_mask = 0xffffff,
2807 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808 { 0, }
2809};
2810MODULE_DEVICE_TABLE(pci, azx_ids);
2811
2812/* pci_driver definition */
2813static struct pci_driver driver = {
2814 .name = "HDA Intel",
2815 .id_table = azx_ids,
2816 .probe = azx_probe,
2817 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002818#ifdef CONFIG_PM
2819 .suspend = azx_suspend,
2820 .resume = azx_resume,
2821#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002822};
2823
2824static int __init alsa_card_azx_init(void)
2825{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002826 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002827}
2828
2829static void __exit alsa_card_azx_exit(void)
2830{
2831 pci_unregister_driver(&driver);
2832}
2833
2834module_init(alsa_card_azx_init)
2835module_exit(alsa_card_azx_exit)