blob: f958d8d54d159ccdc957d13cacbfb92973e15db4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020047#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080048#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050049#include <linux/clocksource.h>
50#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010051#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050052
Takashi Iwai27fe48d92011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
Laura Abbott7f80f512017-05-08 15:58:35 -070056#include <asm/set_memory.h>
Guneshwor Singh50279d92016-08-04 15:46:03 +053057#include <asm/cpufeature.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Mengdong Lin98d8fc62015-05-19 22:29:30 +080061#include <sound/hdaudio.h>
62#include <sound/hda_i915.h>
Takashi Iwai91219472012-04-26 12:13:25 +020063#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020064#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020065#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include "hda_codec.h"
Dylan Reid05e84872014-02-28 15:41:22 -080067#include "hda_controller.h"
Imre Deak347de1f2015-01-08 17:54:15 +020068#include "hda_intel.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Libin Yang785d8c42015-05-12 09:43:22 +080070#define CREATE_TRACE_POINTS
71#include "hda_intel_trace.h"
72
Takashi Iwaib6050ef2014-06-26 16:50:16 +020073/* position fix mode */
74enum {
75 POS_FIX_AUTO,
76 POS_FIX_LPIB,
77 POS_FIX_POSBUF,
78 POS_FIX_VIACOMBO,
79 POS_FIX_COMBO,
Takashi Iwaif87e7f22017-03-29 08:46:00 +020080 POS_FIX_SKL,
Takashi Iwaib6050ef2014-06-26 16:50:16 +020081};
82
Takashi Iwai9a34af42014-06-26 17:19:20 +020083/* Defines for ATI HD Audio support in SB450 south bridge */
84#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
85#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
86
87/* Defines for Nvidia HDA support */
88#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
89#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
90#define NVIDIA_HDA_ISTRM_COH 0x4d
91#define NVIDIA_HDA_OSTRM_COH 0x4c
92#define NVIDIA_HDA_ENABLE_COHBIT 0x01
93
94/* Defines for Intel SCH HDA snoop control */
Libin Yang66394842016-01-29 20:39:09 +080095#define INTEL_HDA_CGCTL 0x48
96#define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
Takashi Iwai9a34af42014-06-26 17:19:20 +020097#define INTEL_SCH_HDA_DEVC 0x78
98#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
99
100/* Define IN stream 0 FIFO size offset in VIA controller */
101#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
102/* Define VIA HD Audio Device ID*/
103#define VIA_HDAC_DEVICE_ID 0x3288
104
Takashi Iwai33124922014-06-26 17:28:06 +0200105/* max number of SDs */
106/* ICH, ATI and VIA have 4 playback and 4 capture */
107#define ICH6_NUM_CAPTURE 4
108#define ICH6_NUM_PLAYBACK 4
109
110/* ULI has 6 playback and 5 capture */
111#define ULI_NUM_CAPTURE 5
112#define ULI_NUM_PLAYBACK 6
113
114/* ATI HDMI may have up to 8 playbacks and 0 capture */
115#define ATIHDMI_NUM_CAPTURE 0
116#define ATIHDMI_NUM_PLAYBACK 8
117
118/* TERA has 4 playback and 3 capture */
119#define TERA_NUM_CAPTURE 3
120#define TERA_NUM_PLAYBACK 4
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100123static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
124static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +1030125static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100126static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +0200127static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +0200128static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100129static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100130static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +0200131static int jackpoll_ms[SNDRV_CARDS];
Takashi Iwai41438f12017-01-12 17:13:21 +0100132static int single_cmd = -1;
Takashi Iwai716238552009-09-28 13:14:04 +0200133static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200134#ifdef CONFIG_SND_HDA_PATCH_LOADER
135static char *patch[SNDRV_CARDS];
136#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100137#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200138static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100139 CONFIG_SND_HDA_INPUT_BEEP_MODE};
140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100142module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100144module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100146module_param_array(enable, bool, NULL, 0444);
147MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
148module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100150module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +0200151MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200152 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
Takashi Iwai555e2192008-06-10 17:53:34 +0200153module_param_array(bdl_pos_adj, int, NULL, 0644);
154MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100155module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100156MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100157module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100158MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200159module_param_array(jackpoll_ms, int, NULL, 0444);
160MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai41438f12017-01-12 17:13:21 +0100161module_param(single_cmd, bint, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200162MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
163 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100164module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100165MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200166#ifdef CONFIG_SND_HDA_PATCH_LOADER
167module_param_array(patch, charp, NULL, 0444);
168MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
169#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100170#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200171module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100172MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200173 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100174#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100175
Takashi Iwai83012a72012-08-24 18:38:08 +0200176#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200177static int param_set_xint(const char *val, const struct kernel_param *kp);
Luis R. Rodriguez9c278472015-05-27 11:09:38 +0930178static const struct kernel_param_ops param_ops_xint = {
Takashi Iwai65fcd412012-08-14 17:13:32 +0200179 .set = param_set_xint,
180 .get = param_get_int,
181};
182#define param_check_xint param_check_int
183
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100184static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200185module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100186MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
187 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Takashi Iwaidee1b662007-08-13 16:10:30 +0200189/* reset the HD-audio controller in power save mode.
190 * this may give more power-saving, but will take longer time to
191 * wake up.
192 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200193static bool power_save_controller = 1;
194module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200195MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Dylan Reide62a42a2014-02-28 15:41:19 -0800196#else
Takashi Iwaibb573922015-02-20 09:26:04 +0100197#define power_save 0
Takashi Iwai83012a72012-08-24 18:38:08 +0200198#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200199
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100200static int align_buffer_size = -1;
201module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500202MODULE_PARM_DESC(align_buffer_size,
203 "Force buffer and period sizes to be multiple of 128 bytes.");
204
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200205#ifdef CONFIG_X86
Takashi Iwai7c732012014-11-25 12:54:16 +0100206static int hda_snoop = -1;
207module_param_named(snoop, hda_snoop, bint, 0444);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200208MODULE_PARM_DESC(snoop, "Enable/disable snooping");
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200209#else
210#define hda_snoop true
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200211#endif
212
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214MODULE_LICENSE("GPL");
215MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
216 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700217 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200218 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100219 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100220 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100221 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700222 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800223 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700224 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800225 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700226 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800227 "{Intel, WPT_LP},"
James Ralstonc8b00fd2014-10-13 15:22:03 -0700228 "{Intel, SPT},"
Devin Rylesb4565912014-11-07 18:02:47 -0500229 "{Intel, SPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800230 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700231 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100232 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200233 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200234 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200235 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200236 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200237 "{ATI, RS780},"
238 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100239 "{ATI, RV630},"
240 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100241 "{ATI, RV670},"
242 "{ATI, RV635},"
243 "{ATI, RV620},"
244 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200245 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200246 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200247 "{SiS, SIS966},"
248 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249MODULE_DESCRIPTION("Intel HDA driver");
250
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200251#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
Takashi Iwaif8f1bec2014-02-06 18:14:03 +0100252#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200253#define SUPPORT_VGA_SWITCHEROO
254#endif
255#endif
256
257
Takashi Iwaicb53c622007-08-10 17:21:45 +0200258/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200261/* driver types */
262enum {
263 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800264 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100265 AZX_DRIVER_SCH,
Takashi Iwaia4b47932017-06-14 07:26:00 +0200266 AZX_DRIVER_SKL,
Takashi Iwaifab12852013-11-05 17:54:05 +0100267 AZX_DRIVER_HDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200269 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800270 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200271 AZX_DRIVER_VIA,
272 AZX_DRIVER_SIS,
273 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200274 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200275 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200276 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200277 AZX_DRIVER_CTHDA,
Takashi Iwaic563f472014-08-06 14:27:42 +0200278 AZX_DRIVER_CMEDIA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100279 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200280 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200281};
282
Takashi Iwai37e661e2014-11-25 11:28:07 +0100283#define azx_get_snoop_type(chip) \
284 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
285#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
286
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100287/* quirks for old Intel chipsets */
288#define AZX_DCAPS_INTEL_ICH \
Takashi Iwai103884a2014-12-03 09:56:20 +0100289 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100290
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100291/* quirks for Intel PCH */
Takashi Iwai66032492015-12-01 16:49:35 +0100292#define AZX_DCAPS_INTEL_PCH_BASE \
Takashi Iwai103884a2014-12-03 09:56:20 +0100293 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaibcb337d2015-12-17 08:31:45 +0100294 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100295
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200296/* PCH up to IVB; no runtime PM; bind with i915 gfx */
Takashi Iwai66032492015-12-01 16:49:35 +0100297#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200298 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
Takashi Iwai9477c582011-05-25 09:11:37 +0200299
Takashi Iwai55913112015-12-10 13:03:29 +0100300/* PCH for HSW/BDW; with runtime PM */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200301/* no i915 binding for this as HSW/BDW has another controller for HDMI */
Takashi Iwai66032492015-12-01 16:49:35 +0100302#define AZX_DCAPS_INTEL_PCH \
303 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
304
305/* HSW HDMI */
Takashi Iwai33499a12013-11-05 17:34:46 +0100306#define AZX_DCAPS_INTEL_HASWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100307 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200308 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
309 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwai33499a12013-11-05 17:34:46 +0100310
Libin Yang54a04052014-06-09 15:28:59 +0800311/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
312#define AZX_DCAPS_INTEL_BROADWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100313 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200314 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
315 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
Libin Yang54a04052014-06-09 15:28:59 +0800316
Mengdong Lin40cc2392015-04-21 13:12:23 +0800317#define AZX_DCAPS_INTEL_BAYTRAIL \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200318 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT |\
319 AZX_DCAPS_I915_POWERWELL)
Mengdong Lin40cc2392015-04-21 13:12:23 +0800320
Libin Yang2d846c72015-04-07 20:32:20 +0800321#define AZX_DCAPS_INTEL_BRASWELL \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200322 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
323 AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL)
Libin Yang2d846c72015-04-07 20:32:20 +0800324
Libin Yangd6795822014-12-19 08:44:31 +0800325#define AZX_DCAPS_INTEL_SKYLAKE \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200326 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
327 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
Libin Yang2d846c72015-04-07 20:32:20 +0800328 AZX_DCAPS_I915_POWERWELL)
Libin Yangd6795822014-12-19 08:44:31 +0800329
Lu, Hanc87693d2015-11-19 23:25:12 +0800330#define AZX_DCAPS_INTEL_BROXTON \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200331 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
332 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
Lu, Hanc87693d2015-11-19 23:25:12 +0800333 AZX_DCAPS_I915_POWERWELL)
334
Takashi Iwai9477c582011-05-25 09:11:37 +0200335/* quirks for ATI SB / AMD Hudson */
336#define AZX_DCAPS_PRESET_ATI_SB \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100337 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
338 AZX_DCAPS_SNOOP_TYPE(ATI))
Takashi Iwai9477c582011-05-25 09:11:37 +0200339
340/* quirks for ATI/AMD HDMI */
341#define AZX_DCAPS_PRESET_ATI_HDMI \
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +1100342 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
343 AZX_DCAPS_NO_MSI64)
Takashi Iwai9477c582011-05-25 09:11:37 +0200344
Takashi Iwai37e661e2014-11-25 11:28:07 +0100345/* quirks for ATI HDMI with snoop off */
346#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
347 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
348
Takashi Iwai9477c582011-05-25 09:11:37 +0200349/* quirks for Nvidia */
350#define AZX_DCAPS_PRESET_NVIDIA \
Ard Biesheuvel3ab75112016-10-17 17:23:59 +0100351 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100352 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
Takashi Iwai9477c582011-05-25 09:11:37 +0200353
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200354#define AZX_DCAPS_PRESET_CTHDA \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100355 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaicadd16e2015-10-27 14:21:51 +0100356 AZX_DCAPS_NO_64BIT |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100357 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200358
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200359/*
Lukas Wunner2b760d82015-09-04 20:49:36 +0200360 * vga_switcheroo support
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200361 */
362#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200363#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
364#else
365#define use_vga_switcheroo(chip) 0
366#endif
367
Libin Yang03b135c2015-06-03 09:30:15 +0800368#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
369 ((pci)->device == 0x0c0c) || \
370 ((pci)->device == 0x0d0c) || \
371 ((pci)->device == 0x160c))
372
Takashi Iwai7e31a012016-02-22 15:18:13 +0100373#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
Lu, Han7c23b7c2015-12-07 15:59:13 +0800374
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100375static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200376 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800377 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100378 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwaia4b47932017-06-14 07:26:00 +0200379 [AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
Takashi Iwaifab12852013-11-05 17:54:05 +0100380 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200382 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800383 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200384 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
385 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200386 [AZX_DRIVER_ULI] = "HDA ULI M5461",
387 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200388 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200389 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200390 [AZX_DRIVER_CTHDA] = "HDA Creative",
Takashi Iwaic563f472014-08-06 14:27:42 +0200391 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100392 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200393};
394
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200395#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100396static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200397{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100398 int pages;
399
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200400 if (azx_snoop(chip))
401 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100402 if (!dmab || !dmab->area || !dmab->bytes)
403 return;
404
405#ifdef CONFIG_SND_DMA_SGBUF
406 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
407 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +0100408 if (chip->driver_type == AZX_DRIVER_CMEDIA)
409 return; /* deal with only CORB/RIRB buffers */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200410 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100411 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200412 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100413 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
414 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200415 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100416#endif
417
418 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
419 if (on)
420 set_memory_wc((unsigned long)dmab->area, pages);
421 else
422 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200423}
424
425static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
426 bool on)
427{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100428 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200429}
430static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100431 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200432{
433 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100434 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200435 azx_dev->wc_marked = on;
436 }
437}
438#else
439/* NOP for other archs */
440static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
441 bool on)
442{
443}
444static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100445 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200446{
447}
448#endif
449
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200450static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100451
Takashi Iwaicb53c622007-08-10 17:21:45 +0200452/*
453 * initialize the PCI registers
454 */
455/* update bits in a PCI register byte */
456static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
457 unsigned char mask, unsigned char val)
458{
459 unsigned char data;
460
461 pci_read_config_byte(pci, reg, &data);
462 data &= ~mask;
463 data |= (val & mask);
464 pci_write_config_byte(pci, reg, data);
465}
466
467static void azx_init_pci(struct azx *chip)
468{
Takashi Iwai37e661e2014-11-25 11:28:07 +0100469 int snoop_type = azx_get_snoop_type(chip);
470
Takashi Iwaicb53c622007-08-10 17:21:45 +0200471 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
472 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
473 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +0100474 * codecs.
475 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +0200476 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -0700477 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100478 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200479 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200480 }
Takashi Iwaicb53c622007-08-10 17:21:45 +0200481
Takashi Iwai9477c582011-05-25 09:11:37 +0200482 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
483 * we need to enable snoop.
484 */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100485 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100486 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
487 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200488 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200489 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
490 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200491 }
492
493 /* For NVIDIA HDA, enable snoop */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100494 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100495 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
496 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200497 update_pci_byte(chip->pci,
498 NVIDIA_HDA_TRANSREG_ADDR,
499 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700500 update_pci_byte(chip->pci,
501 NVIDIA_HDA_ISTRM_COH,
502 0x01, NVIDIA_HDA_ENABLE_COHBIT);
503 update_pci_byte(chip->pci,
504 NVIDIA_HDA_OSTRM_COH,
505 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +0200506 }
507
508 /* Enable SCH/PCH snoop if needed */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100509 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200510 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100511 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200512 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
513 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
514 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
515 if (!azx_snoop(chip))
516 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
517 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100518 pci_read_config_word(chip->pci,
519 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100520 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100521 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
522 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
523 "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +0200524 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525}
526
Lu, Han7c23b7c2015-12-07 15:59:13 +0800527/*
528 * In BXT-P A0, HD-Audio DMA requests is later than expected,
529 * and makes an audio stream sensitive to system latencies when
530 * 24/32 bits are playing.
531 * Adjusting threshold of DMA fifo to force the DMA request
532 * sooner to improve latency tolerance at the expense of power.
533 */
534static void bxt_reduce_dma_latency(struct azx *chip)
535{
536 u32 val;
537
Takashi Iwai70eafad2017-03-29 08:39:19 +0200538 val = azx_readl(chip, VS_EM4L);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800539 val &= (0x3 << 20);
Takashi Iwai70eafad2017-03-29 08:39:19 +0200540 azx_writel(chip, VS_EM4L, val);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800541}
542
Libin Yang1f9d3d92017-04-06 19:18:21 +0800543/*
544 * ML_LCAP bits:
545 * bit 0: 6 MHz Supported
546 * bit 1: 12 MHz Supported
547 * bit 2: 24 MHz Supported
548 * bit 3: 48 MHz Supported
549 * bit 4: 96 MHz Supported
550 * bit 5: 192 MHz Supported
551 */
552static int intel_get_lctl_scf(struct azx *chip)
553{
554 struct hdac_bus *bus = azx_bus(chip);
555 static int preferred_bits[] = { 2, 3, 1, 4, 5 };
556 u32 val, t;
557 int i;
558
559 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
560
561 for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
562 t = preferred_bits[i];
563 if (val & (1 << t))
564 return t;
565 }
566
567 dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
568 return 0;
569}
570
571static int intel_ml_lctl_set_power(struct azx *chip, int state)
572{
573 struct hdac_bus *bus = azx_bus(chip);
574 u32 val;
575 int timeout;
576
577 /*
578 * the codecs are sharing the first link setting by default
579 * If other links are enabled for stream, they need similar fix
580 */
581 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
582 val &= ~AZX_MLCTL_SPA;
583 val |= state << AZX_MLCTL_SPA_SHIFT;
584 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
585 /* wait for CPA */
586 timeout = 50;
587 while (timeout) {
588 if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
589 AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
590 return 0;
591 timeout--;
592 udelay(10);
593 }
594
595 return -1;
596}
597
598static void intel_init_lctl(struct azx *chip)
599{
600 struct hdac_bus *bus = azx_bus(chip);
601 u32 val;
602 int ret;
603
604 /* 0. check lctl register value is correct or not */
605 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
606 /* if SCF is already set, let's use it */
607 if ((val & ML_LCTL_SCF_MASK) != 0)
608 return;
609
610 /*
611 * Before operating on SPA, CPA must match SPA.
612 * Any deviation may result in undefined behavior.
613 */
614 if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
615 ((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
616 return;
617
618 /* 1. turn link down: set SPA to 0 and wait CPA to 0 */
619 ret = intel_ml_lctl_set_power(chip, 0);
620 udelay(100);
621 if (ret)
622 goto set_spa;
623
624 /* 2. update SCF to select a properly audio clock*/
625 val &= ~ML_LCTL_SCF_MASK;
626 val |= intel_get_lctl_scf(chip);
627 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
628
629set_spa:
630 /* 4. turn link up: set SPA to 1 and wait CPA to 1 */
631 intel_ml_lctl_set_power(chip, 1);
632 udelay(100);
633}
634
Lu, Han0a673522015-05-05 09:05:48 +0800635static void hda_intel_init_chip(struct azx *chip, bool full_reset)
636{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800637 struct hdac_bus *bus = azx_bus(chip);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800638 struct pci_dev *pci = chip->pci;
Libin Yang66394842016-01-29 20:39:09 +0800639 u32 val;
Lu, Han0a673522015-05-05 09:05:48 +0800640
641 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800642 snd_hdac_set_codec_wakeup(bus, true);
Takashi Iwaia4b47932017-06-14 07:26:00 +0200643 if (chip->driver_type == AZX_DRIVER_SKL) {
Libin Yang66394842016-01-29 20:39:09 +0800644 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
645 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
646 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
647 }
Lu, Han0a673522015-05-05 09:05:48 +0800648 azx_init_chip(chip, full_reset);
Takashi Iwaia4b47932017-06-14 07:26:00 +0200649 if (chip->driver_type == AZX_DRIVER_SKL) {
Libin Yang66394842016-01-29 20:39:09 +0800650 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
651 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
652 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
653 }
Lu, Han0a673522015-05-05 09:05:48 +0800654 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800655 snd_hdac_set_codec_wakeup(bus, false);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800656
657 /* reduce dma latency to avoid noise */
Takashi Iwai7e31a012016-02-22 15:18:13 +0100658 if (IS_BXT(pci))
Lu, Han7c23b7c2015-12-07 15:59:13 +0800659 bxt_reduce_dma_latency(chip);
Libin Yang1f9d3d92017-04-06 19:18:21 +0800660
661 if (bus->mlcap != NULL)
662 intel_init_lctl(chip);
Lu, Han0a673522015-05-05 09:05:48 +0800663}
664
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200665/* calculate runtime delay from LPIB */
666static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
667 unsigned int pos)
668{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200669 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200670 int stream = substream->stream;
671 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
672 int delay;
673
674 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
675 delay = pos - lpib_pos;
676 else
677 delay = lpib_pos - pos;
678 if (delay < 0) {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200679 if (delay >= azx_dev->core.delay_negative_threshold)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200680 delay = 0;
681 else
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200682 delay += azx_dev->core.bufsize;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200683 }
684
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200685 if (delay >= azx_dev->core.period_bytes) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200686 dev_info(chip->card->dev,
687 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200688 delay, azx_dev->core.period_bytes);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200689 delay = 0;
690 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
691 chip->get_delay[stream] = NULL;
692 }
693
694 return bytes_to_frames(substream->runtime, delay);
695}
696
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200697static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
698
Dylan Reid7ca954a2014-02-28 15:41:28 -0800699/* called from IRQ */
700static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
701{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200702 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800703 int ok;
704
705 ok = azx_position_ok(chip, azx_dev);
706 if (ok == 1) {
707 azx_dev->irq_pending = 0;
708 return ok;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100709 } else if (ok == 0) {
Dylan Reid7ca954a2014-02-28 15:41:28 -0800710 /* bogus IRQ, process it later */
711 azx_dev->irq_pending = 1;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100712 schedule_work(&hda->irq_pending_work);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800713 }
714 return 0;
715}
716
Mengdong Lin17eccb22015-04-29 17:43:29 +0800717/* Enable/disable i915 display power for the link */
718static int azx_intel_link_power(struct azx *chip, bool enable)
719{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800720 struct hdac_bus *bus = azx_bus(chip);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800721
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800722 return snd_hdac_display_power(bus, enable);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800723}
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725/*
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200726 * Check whether the current DMA position is acceptable for updating
727 * periods. Returns non-zero if it's OK.
728 *
729 * Many HD-audio controllers appear pretty inaccurate about
730 * the update-IRQ timing. The IRQ is issued before actually the
731 * data is processed. So, we need to process it afterwords in a
732 * workqueue.
733 */
734static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
735{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200736 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200737 int stream = substream->stream;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200738 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200739 unsigned int pos;
740
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200741 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
742 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200743 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200744
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200745 if (chip->get_position[stream])
746 pos = chip->get_position[stream](chip, azx_dev);
747 else { /* use the position buffer as default */
748 pos = azx_get_pos_posbuf(chip, azx_dev);
749 if (!pos || pos == (u32)-1) {
750 dev_info(chip->card->dev,
751 "Invalid position buffer, using LPIB read method instead.\n");
752 chip->get_position[stream] = azx_get_pos_lpib;
Takashi Iwaiccc98862015-04-14 22:06:53 +0200753 if (chip->get_position[0] == azx_get_pos_lpib &&
754 chip->get_position[1] == azx_get_pos_lpib)
755 azx_bus(chip)->use_posbuf = false;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200756 pos = azx_get_pos_lpib(chip, azx_dev);
757 chip->get_delay[stream] = NULL;
758 } else {
759 chip->get_position[stream] = azx_get_pos_posbuf;
760 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
761 chip->get_delay[stream] = azx_get_delay_from_lpib;
762 }
763 }
764
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200765 if (pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200766 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200767
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200768 if (WARN_ONCE(!azx_dev->core.period_bytes,
Takashi Iwaid6d8bf52010-02-12 18:17:06 +0100769 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200770 return -1; /* this shouldn't happen! */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200771 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
772 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200773 /* NG - it's below the first next period boundary */
Takashi Iwai4f0189b2015-12-10 16:44:08 +0100774 return chip->bdl_pos_adj ? 0 : -1;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200775 azx_dev->core.start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200776 return 1; /* OK, it's fine */
777}
778
779/*
780 * The work for pending PCM period updates.
781 */
782static void azx_irq_pending_work(struct work_struct *work)
783{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200784 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
785 struct azx *chip = &hda->chip;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200786 struct hdac_bus *bus = azx_bus(chip);
787 struct hdac_stream *s;
788 int pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200789
Takashi Iwai9a34af42014-06-26 17:19:20 +0200790 if (!hda->irq_pending_warned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100791 dev_info(chip->card->dev,
792 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
793 chip->card->number);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200794 hda->irq_pending_warned = 1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200795 }
796
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200797 for (;;) {
798 pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200799 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200800 list_for_each_entry(s, &bus->stream_list, list) {
801 struct azx_dev *azx_dev = stream_to_azx_dev(s);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200802 if (!azx_dev->irq_pending ||
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200803 !s->substream ||
804 !s->running)
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200805 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200806 ok = azx_position_ok(chip, azx_dev);
807 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200808 azx_dev->irq_pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200809 spin_unlock(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200810 snd_pcm_period_elapsed(s->substream);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200811 spin_lock(&bus->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200812 } else if (ok < 0) {
813 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200814 } else
815 pending++;
816 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200817 spin_unlock_irq(&bus->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200818 if (!pending)
819 return;
Takashi Iwai08af4952010-08-03 14:39:04 +0200820 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200821 }
822}
823
824/* clear irq_pending flags and assure no on-going workq */
825static void azx_clear_irq_pending(struct azx *chip)
826{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200827 struct hdac_bus *bus = azx_bus(chip);
828 struct hdac_stream *s;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200829
Takashi Iwaia41d1222015-04-14 22:13:18 +0200830 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200831 list_for_each_entry(s, &bus->stream_list, list) {
832 struct azx_dev *azx_dev = stream_to_azx_dev(s);
833 azx_dev->irq_pending = 0;
834 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200835 spin_unlock_irq(&bus->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836}
837
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200838static int azx_acquire_irq(struct azx *chip, int do_disconnect)
839{
Takashi Iwaia41d1222015-04-14 22:13:18 +0200840 struct hdac_bus *bus = azx_bus(chip);
841
Takashi Iwai437a5a42006-11-21 12:14:23 +0100842 if (request_irq(chip->pci->irq, azx_interrupt,
843 chip->msi ? 0 : IRQF_SHARED,
Heiner Kallweitde653602015-12-22 19:09:05 +0100844 chip->card->irq_descr, chip)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100845 dev_err(chip->card->dev,
846 "unable to grab IRQ %d, disabling device\n",
847 chip->pci->irq);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200848 if (do_disconnect)
849 snd_card_disconnect(chip->card);
850 return -1;
851 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200852 bus->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +0100853 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200854 return 0;
855}
856
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200857/* get the current DMA position with correction on VIA chips */
858static unsigned int azx_via_get_position(struct azx *chip,
859 struct azx_dev *azx_dev)
860{
861 unsigned int link_pos, mini_pos, bound_pos;
862 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
863 unsigned int fifo_size;
864
Takashi Iwai1604eee2015-04-16 12:14:17 +0200865 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200866 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200867 /* Playback, no problem using link position */
868 return link_pos;
869 }
870
871 /* Capture */
872 /* For new chipset,
873 * use mod to get the DMA position just like old chipset
874 */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200875 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
876 mod_dma_pos %= azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200877
878 /* azx_dev->fifo_size can't get FIFO size of in stream.
879 * Get from base address + offset.
880 */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200881 fifo_size = readw(azx_bus(chip)->remap_addr +
882 VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200883
884 if (azx_dev->insufficient) {
885 /* Link position never gather than FIFO size */
886 if (link_pos <= fifo_size)
887 return 0;
888
889 azx_dev->insufficient = 0;
890 }
891
892 if (link_pos <= fifo_size)
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200893 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200894 else
895 mini_pos = link_pos - fifo_size;
896
897 /* Find nearest previous boudary */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200898 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
899 mod_link_pos = link_pos % azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200900 if (mod_link_pos >= fifo_size)
901 bound_pos = link_pos - mod_link_pos;
902 else if (mod_dma_pos >= mod_mini_pos)
903 bound_pos = mini_pos - mod_mini_pos;
904 else {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200905 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
906 if (bound_pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200907 bound_pos = 0;
908 }
909
910 /* Calculate real DMA position we want */
911 return bound_pos + mod_dma_pos;
912}
913
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200914static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
915 struct azx_dev *azx_dev)
916{
917 return _snd_hdac_chip_readl(azx_bus(chip),
918 AZX_REG_VS_SDXDPIB_XBASE +
919 (AZX_REG_VS_SDXDPIB_XINTERVAL *
920 azx_dev->core.index));
921}
922
923/* get the current DMA position with correction on SKL+ chips */
924static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
925{
926 /* DPIB register gives a more accurate position for playback */
927 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
928 return azx_skl_get_dpib_pos(chip, azx_dev);
929
930 /* For capture, we need to read posbuf, but it requires a delay
931 * for the possible boundary overlap; the read of DPIB fetches the
932 * actual posbuf
933 */
934 udelay(20);
935 azx_skl_get_dpib_pos(chip, azx_dev);
936 return azx_get_pos_posbuf(chip, azx_dev);
937}
938
Takashi Iwai83012a72012-08-24 18:38:08 +0200939#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200940static DEFINE_MUTEX(card_list_lock);
941static LIST_HEAD(card_list);
942
943static void azx_add_card_list(struct azx *chip)
944{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200945 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200946 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200947 list_add(&hda->list, &card_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200948 mutex_unlock(&card_list_lock);
949}
950
951static void azx_del_card_list(struct azx *chip)
952{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200953 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200954 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200955 list_del_init(&hda->list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200956 mutex_unlock(&card_list_lock);
957}
958
959/* trigger power-save check at writing parameter */
960static int param_set_xint(const char *val, const struct kernel_param *kp)
961{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200962 struct hda_intel *hda;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200963 struct azx *chip;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200964 int prev = power_save;
965 int ret = param_set_int(val, kp);
966
967 if (ret || prev == power_save)
968 return ret;
969
970 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200971 list_for_each_entry(hda, &card_list, list) {
972 chip = &hda->chip;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200973 if (!hda->probe_continued || chip->disabled)
Takashi Iwai65fcd412012-08-14 17:13:32 +0200974 continue;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200975 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200976 }
977 mutex_unlock(&card_list_lock);
978 return 0;
979}
980#else
981#define azx_add_card_list(chip) /* NOP */
982#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +0200983#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100984
Takashi Iwai7ccbde52012-08-14 18:10:09 +0200985#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100986/*
987 * power management
988 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200989static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200991 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200992 struct azx *chip;
993 struct hda_intel *hda;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200994 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200996 if (!card)
997 return 0;
998
999 chip = card->private_data;
1000 hda = container_of(chip, struct hda_intel, chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001001 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001002 return 0;
1003
Takashi Iwaia41d1222015-04-14 22:13:18 +02001004 bus = azx_bus(chip);
Takashi Iwai421a1252005-11-17 16:11:09 +01001005 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001006 azx_clear_irq_pending(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001007 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04001008 azx_enter_link_reset(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001009 if (bus->irq >= 0) {
1010 free_irq(bus->irq, chip);
1011 bus->irq = -1;
Takashi Iwai30b35392006-10-11 18:52:53 +02001012 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001013
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001014 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001015 pci_disable_msi(chip->pci);
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02001016 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin795614d2015-04-29 17:43:36 +08001017 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001018 snd_hdac_display_power(bus, false);
Libin Yang785d8c42015-05-12 09:43:22 +08001019
1020 trace_azx_suspend(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 return 0;
1022}
1023
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001024static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001026 struct pci_dev *pci = to_pci_dev(dev);
1027 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001028 struct azx *chip;
1029 struct hda_intel *hda;
Takashi Iwaia52ff342016-08-04 22:38:36 +02001030 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001032 if (!card)
1033 return 0;
1034
1035 chip = card->private_data;
1036 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001037 bus = azx_bus(chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001038 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001039 return 0;
1040
Takashi Iwaia52ff342016-08-04 22:38:36 +02001041 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1042 snd_hdac_display_power(bus, true);
1043 if (hda->need_i915_power)
1044 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001045 }
Takashi Iwaia52ff342016-08-04 22:38:36 +02001046
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001047 if (chip->msi)
1048 if (pci_enable_msi(pci) < 0)
1049 chip->msi = 0;
1050 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001051 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001052 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001053
Lu, Han0a673522015-05-05 09:05:48 +08001054 hda_intel_init_chip(chip, true);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001055
Takashi Iwaia52ff342016-08-04 22:38:36 +02001056 /* power down again for link-controlled chips */
1057 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1058 !hda->need_i915_power)
1059 snd_hdac_display_power(bus, false);
1060
Takashi Iwai421a1252005-11-17 16:11:09 +01001061 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Libin Yang785d8c42015-05-12 09:43:22 +08001062
1063 trace_azx_resume(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 return 0;
1065}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001066#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
1067
Xiong Zhang3e6db332015-12-18 13:29:18 +08001068#ifdef CONFIG_PM_SLEEP
1069/* put codec down to D3 at hibernation for Intel SKL+;
1070 * otherwise BIOS may still access the codec and screw up the driver
1071 */
Xiong Zhang3e6db332015-12-18 13:29:18 +08001072static int azx_freeze_noirq(struct device *dev)
1073{
Takashi Iwaia4b47932017-06-14 07:26:00 +02001074 struct snd_card *card = dev_get_drvdata(dev);
1075 struct azx *chip = card->private_data;
Xiong Zhang3e6db332015-12-18 13:29:18 +08001076 struct pci_dev *pci = to_pci_dev(dev);
1077
Takashi Iwaia4b47932017-06-14 07:26:00 +02001078 if (chip->driver_type == AZX_DRIVER_SKL)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001079 pci_set_power_state(pci, PCI_D3hot);
1080
1081 return 0;
1082}
1083
1084static int azx_thaw_noirq(struct device *dev)
1085{
Takashi Iwaia4b47932017-06-14 07:26:00 +02001086 struct snd_card *card = dev_get_drvdata(dev);
1087 struct azx *chip = card->private_data;
Xiong Zhang3e6db332015-12-18 13:29:18 +08001088 struct pci_dev *pci = to_pci_dev(dev);
1089
Takashi Iwaia4b47932017-06-14 07:26:00 +02001090 if (chip->driver_type == AZX_DRIVER_SKL)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001091 pci_set_power_state(pci, PCI_D0);
1092
1093 return 0;
1094}
1095#endif /* CONFIG_PM_SLEEP */
1096
Rafael J. Wysocki641d3342014-12-13 00:42:18 +01001097#ifdef CONFIG_PM
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001098static int azx_runtime_suspend(struct device *dev)
1099{
1100 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001101 struct azx *chip;
1102 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001103
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001104 if (!card)
1105 return 0;
1106
1107 chip = card->private_data;
1108 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001109 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001110 return 0;
1111
Takashi Iwai364aa712015-02-19 16:51:17 +01001112 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001113 return 0;
1114
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001115 /* enable controller wake up event */
1116 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
1117 STATESTS_INT_MASK);
1118
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001119 azx_stop_chip(chip);
Takashi Iwai873ce8a2013-11-26 11:58:40 +01001120 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001121 azx_clear_irq_pending(chip);
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02001122 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin795614d2015-04-29 17:43:36 +08001123 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001124 snd_hdac_display_power(azx_bus(chip), false);
Mengdong Line4d9e512014-07-03 17:02:23 +08001125
Libin Yang785d8c42015-05-12 09:43:22 +08001126 trace_azx_runtime_suspend(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001127 return 0;
1128}
1129
1130static int azx_runtime_resume(struct device *dev)
1131{
1132 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001133 struct azx *chip;
1134 struct hda_intel *hda;
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001135 struct hdac_bus *bus;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001136 struct hda_codec *codec;
1137 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001138
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001139 if (!card)
1140 return 0;
1141
1142 chip = card->private_data;
1143 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001144 bus = azx_bus(chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001145 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001146 return 0;
1147
Takashi Iwai364aa712015-02-19 16:51:17 +01001148 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001149 return 0;
1150
David Henningsson033ea342015-07-16 10:39:24 +02001151 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Takashi Iwaia52ff342016-08-04 22:38:36 +02001152 snd_hdac_display_power(bus, true);
1153 if (hda->need_i915_power)
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001154 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001155 }
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001156
1157 /* Read STATESTS before controller reset */
1158 status = azx_readw(chip, STATESTS);
1159
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001160 azx_init_pci(chip);
Lu, Han0a673522015-05-05 09:05:48 +08001161 hda_intel_init_chip(chip, true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001162
Takashi Iwaia41d1222015-04-14 22:13:18 +02001163 if (status) {
1164 list_for_each_codec(codec, &chip->bus)
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001165 if (status & (1 << codec->addr))
Takashi Iwai2f35c632015-02-27 22:43:26 +01001166 schedule_delayed_work(&codec->jackpoll_work,
1167 codec->jackpoll_interval);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001168 }
1169
1170 /* disable controller Wake Up event*/
1171 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1172 ~STATESTS_INT_MASK);
1173
Takashi Iwaia52ff342016-08-04 22:38:36 +02001174 /* power down again for link-controlled chips */
1175 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1176 !hda->need_i915_power)
1177 snd_hdac_display_power(bus, false);
1178
Libin Yang785d8c42015-05-12 09:43:22 +08001179 trace_azx_runtime_resume(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001180 return 0;
1181}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001182
1183static int azx_runtime_idle(struct device *dev)
1184{
1185 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001186 struct azx *chip;
1187 struct hda_intel *hda;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001188
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001189 if (!card)
1190 return 0;
1191
1192 chip = card->private_data;
1193 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001194 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001195 return 0;
1196
Takashi Iwai55ed9cd2015-02-19 17:35:32 +01001197 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
U. Artie Eoff342e8442015-07-28 13:29:56 -07001198 azx_bus(chip)->codec_powered || !chip->running)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001199 return -EBUSY;
1200
1201 return 0;
1202}
1203
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001204static const struct dev_pm_ops azx_pm = {
1205 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001206#ifdef CONFIG_PM_SLEEP
1207 .freeze_noirq = azx_freeze_noirq,
1208 .thaw_noirq = azx_thaw_noirq,
1209#endif
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001210 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001211};
1212
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001213#define AZX_PM_OPS &azx_pm
1214#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001215#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001216#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
1218
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001219static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001220
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001221#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05001222static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001223
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001224static void azx_vs_set_state(struct pci_dev *pci,
1225 enum vga_switcheroo_state state)
1226{
1227 struct snd_card *card = pci_get_drvdata(pci);
1228 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001229 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001230 bool disabled;
1231
Takashi Iwai9a34af42014-06-26 17:19:20 +02001232 wait_for_completion(&hda->probe_wait);
1233 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001234 return;
1235
1236 disabled = (state == VGA_SWITCHEROO_OFF);
1237 if (chip->disabled == disabled)
1238 return;
1239
Takashi Iwaia41d1222015-04-14 22:13:18 +02001240 if (!hda->probe_continued) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001241 chip->disabled = disabled;
1242 if (!disabled) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001243 dev_info(chip->card->dev,
1244 "Start delayed initialization\n");
Takashi Iwai5c906802013-05-30 22:07:09 +08001245 if (azx_probe_continue(chip) < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001246 dev_err(chip->card->dev, "initialization error\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001247 hda->init_failed = true;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001248 }
1249 }
1250 } else {
Lukas Wunner2b760d82015-09-04 20:49:36 +02001251 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
Takashi Iwai4e76a882014-02-25 12:21:03 +01001252 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001253 if (disabled) {
Dylan Reid89287562014-02-28 15:41:15 -08001254 pm_runtime_put_sync_suspend(card->dev);
1255 azx_suspend(card->dev);
Lukas Wunner2b760d82015-09-04 20:49:36 +02001256 /* when we get suspended by vga_switcheroo we end up in D3cold,
Dave Airlie246efa42013-07-29 15:19:29 +10001257 * however we have no ACPI handle, so pci/acpi can't put us there,
1258 * put ourselves there */
1259 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001260 chip->disabled = true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001261 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwai4e76a882014-02-25 12:21:03 +01001262 dev_warn(chip->card->dev,
1263 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001264 } else {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001265 snd_hda_unlock_devices(&chip->bus);
Dylan Reid89287562014-02-28 15:41:15 -08001266 pm_runtime_get_noresume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001267 chip->disabled = false;
Dylan Reid89287562014-02-28 15:41:15 -08001268 azx_resume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001269 }
1270 }
1271}
1272
1273static bool azx_vs_can_switch(struct pci_dev *pci)
1274{
1275 struct snd_card *card = pci_get_drvdata(pci);
1276 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001277 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001278
Takashi Iwai9a34af42014-06-26 17:19:20 +02001279 wait_for_completion(&hda->probe_wait);
1280 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001281 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001282 if (chip->disabled || !hda->probe_continued)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001283 return true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001284 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001285 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001286 snd_hda_unlock_devices(&chip->bus);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001287 return true;
1288}
1289
Bill Pembertone23e7a12012-12-06 12:35:10 -05001290static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001291{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001292 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001293 struct pci_dev *p = get_bound_vga(chip->pci);
1294 if (p) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001295 dev_info(chip->card->dev,
Lukas Wunner2b760d82015-09-04 20:49:36 +02001296 "Handle vga_switcheroo audio client\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001297 hda->use_vga_switcheroo = 1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001298 pci_dev_put(p);
1299 }
1300}
1301
1302static const struct vga_switcheroo_client_ops azx_vs_ops = {
1303 .set_gpu_state = azx_vs_set_state,
1304 .can_switch = azx_vs_can_switch,
1305};
1306
Bill Pembertone23e7a12012-12-06 12:35:10 -05001307static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001308{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001309 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai128960a2012-10-12 17:28:18 +02001310 int err;
1311
Takashi Iwai9a34af42014-06-26 17:19:20 +02001312 if (!hda->use_vga_switcheroo)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001313 return 0;
1314 /* FIXME: currently only handling DIS controller
1315 * is there any machine with two switchable HDMI audio controllers?
1316 */
Takashi Iwai128960a2012-10-12 17:28:18 +02001317 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Lukas Wunner21b45672015-08-27 16:43:43 +02001318 VGA_SWITCHEROO_DIS);
Takashi Iwai128960a2012-10-12 17:28:18 +02001319 if (err < 0)
1320 return err;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001321 hda->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10001322
1323 /* register as an optimus hdmi audio power domain */
Dylan Reid89287562014-02-28 15:41:15 -08001324 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
Takashi Iwai9a34af42014-06-26 17:19:20 +02001325 &hda->hdmi_pm_domain);
Takashi Iwai128960a2012-10-12 17:28:18 +02001326 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001327}
1328#else
1329#define init_vga_switcheroo(chip) /* NOP */
1330#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001331#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001332#endif /* SUPPORT_VGA_SWITCHER */
1333
Takashi Iwai0cbf0092008-10-29 16:18:25 +01001334/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 * destructor
1336 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001337static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001339 struct pci_dev *pci = chip->pci;
Mengdong Lina07187c2014-06-26 18:45:16 +08001340 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001341 struct hdac_bus *bus = azx_bus(chip);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001342
Takashi Iwai364aa712015-02-19 16:51:17 +01001343 if (azx_has_pm_runtime(chip) && chip->running)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001344 pm_runtime_get_noresume(&pci->dev);
1345
Takashi Iwai65fcd412012-08-14 17:13:32 +02001346 azx_del_card_list(chip);
1347
Takashi Iwai9a34af42014-06-26 17:19:20 +02001348 hda->init_failed = 1; /* to be sure */
1349 complete_all(&hda->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01001350
Takashi Iwai9a34af42014-06-26 17:19:20 +02001351 if (use_vga_switcheroo(hda)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001352 if (chip->disabled && hda->probe_continued)
1353 snd_hda_unlock_devices(&chip->bus);
Peter Wuab58d8c2016-07-11 19:51:06 +02001354 if (hda->vga_switcheroo_registered) {
Takashi Iwai128960a2012-10-12 17:28:18 +02001355 vga_switcheroo_unregister_client(chip->pci);
Peter Wuab58d8c2016-07-11 19:51:06 +02001356 vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
1357 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001358 }
1359
Takashi Iwaia41d1222015-04-14 22:13:18 +02001360 if (bus->chip_init) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001361 azx_clear_irq_pending(chip);
Takashi Iwai7833c3f2015-04-14 18:13:13 +02001362 azx_stop_all_streams(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001363 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 }
1365
Takashi Iwaia41d1222015-04-14 22:13:18 +02001366 if (bus->irq >= 0)
1367 free_irq(bus->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001368 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001369 pci_disable_msi(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001370 iounmap(bus->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Dylan Reid67908992014-02-28 15:41:23 -08001372 azx_free_stream_pages(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001373 azx_free_streams(chip);
1374 snd_hdac_bus_exit(bus);
1375
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001376 if (chip->region_requested)
1377 pci_release_regions(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 pci_disable_device(chip->pci);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001380#ifdef CONFIG_SND_HDA_PATCH_LOADER
Markus Elfringf0acd282014-11-17 10:44:33 +01001381 release_firmware(chip->fw);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001382#endif
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001383
Wang Xingchao99a20082013-05-30 22:07:10 +08001384 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Mengdong Lin795614d2015-04-29 17:43:36 +08001385 if (hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001386 snd_hdac_display_power(bus, false);
Wang Xingchao99a20082013-05-30 22:07:10 +08001387 }
Takashi Iwaifc182822017-07-04 16:04:38 +02001388 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
Takashi Iwaifcc88d92017-06-28 12:54:53 +02001389 snd_hdac_i915_exit(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001390 kfree(hda);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
1392 return 0;
1393}
1394
Takashi Iwaia41d1222015-04-14 22:13:18 +02001395static int azx_dev_disconnect(struct snd_device *device)
1396{
1397 struct azx *chip = device->device_data;
1398
1399 chip->bus.shutdown = 1;
1400 return 0;
1401}
1402
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001403static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404{
1405 return azx_free(device->device_data);
1406}
1407
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001408#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409/*
Lukas Wunner2b760d82015-09-04 20:49:36 +02001410 * Check of disabled HDMI controller by vga_switcheroo
Takashi Iwai91219472012-04-26 12:13:25 +02001411 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001412static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001413{
1414 struct pci_dev *p;
1415
1416 /* check only discrete GPU */
1417 switch (pci->vendor) {
1418 case PCI_VENDOR_ID_ATI:
1419 case PCI_VENDOR_ID_AMD:
1420 case PCI_VENDOR_ID_NVIDIA:
1421 if (pci->devfn == 1) {
1422 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1423 pci->bus->number, 0);
1424 if (p) {
1425 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
1426 return p;
1427 pci_dev_put(p);
1428 }
1429 }
1430 break;
1431 }
1432 return NULL;
1433}
1434
Bill Pembertone23e7a12012-12-06 12:35:10 -05001435static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001436{
1437 bool vga_inactive = false;
1438 struct pci_dev *p = get_bound_vga(pci);
1439
1440 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02001441 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02001442 vga_inactive = true;
1443 pci_dev_put(p);
1444 }
1445 return vga_inactive;
1446}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001447#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02001448
1449/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001450 * white/black-listing for position_fix
1451 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001452static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001453 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1454 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01001455 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001456 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04001457 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04001458 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04001459 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01001460 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04001461 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04001462 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01001463 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02001464 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04001465 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04001466 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001467 {}
1468};
1469
Bill Pembertone23e7a12012-12-06 12:35:10 -05001470static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01001471{
1472 const struct snd_pci_quirk *q;
1473
Takashi Iwaic673ba12009-03-17 07:49:14 +01001474 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02001475 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001476 case POS_FIX_LPIB:
1477 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02001478 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001479 case POS_FIX_COMBO:
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001480 case POS_FIX_SKL:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001481 return fix;
1482 }
1483
Takashi Iwaic673ba12009-03-17 07:49:14 +01001484 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1485 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001486 dev_info(chip->card->dev,
1487 "position_fix set to %d for device %04x:%04x\n",
1488 q->value, q->subvendor, q->subdevice);
Takashi Iwaic673ba12009-03-17 07:49:14 +01001489 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01001490 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02001491
1492 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai26f05712015-12-17 08:29:53 +01001493 if (chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001494 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02001495 return POS_FIX_VIACOMBO;
1496 }
Takashi Iwai9477c582011-05-25 09:11:37 +02001497 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001498 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
Takashi Iwai9477c582011-05-25 09:11:37 +02001499 return POS_FIX_LPIB;
1500 }
Takashi Iwaia4b47932017-06-14 07:26:00 +02001501 if (chip->driver_type == AZX_DRIVER_SKL) {
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001502 dev_dbg(chip->card->dev, "Using SKL position fix\n");
1503 return POS_FIX_SKL;
1504 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01001505 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01001506}
1507
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001508static void assign_position_fix(struct azx *chip, int fix)
1509{
1510 static azx_get_pos_callback_t callbacks[] = {
1511 [POS_FIX_AUTO] = NULL,
1512 [POS_FIX_LPIB] = azx_get_pos_lpib,
1513 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1514 [POS_FIX_VIACOMBO] = azx_via_get_position,
1515 [POS_FIX_COMBO] = azx_get_pos_lpib,
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001516 [POS_FIX_SKL] = azx_get_pos_skl,
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001517 };
1518
1519 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1520
1521 /* combo mode uses LPIB only for playback */
1522 if (fix == POS_FIX_COMBO)
1523 chip->get_position[1] = NULL;
1524
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001525 if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001526 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1527 chip->get_delay[0] = chip->get_delay[1] =
1528 azx_get_delay_from_lpib;
1529 }
1530
1531}
1532
Takashi Iwai3372a152007-02-01 15:46:50 +01001533/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001534 * black-lists for probe_mask
1535 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001536static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02001537 /* Thinkpad often breaks the controller communication when accessing
1538 * to the non-working (or non-existing) modem codec slot.
1539 */
1540 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1541 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1542 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01001543 /* broken BIOS */
1544 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01001545 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1546 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001547 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03001548 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001549 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02001550 /* WinFast VP200 H (Teradici) user reported broken communication */
1551 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02001552 {}
1553};
1554
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001555#define AZX_FORCE_CODEC_MASK 0x100
1556
Bill Pembertone23e7a12012-12-06 12:35:10 -05001557static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001558{
1559 const struct snd_pci_quirk *q;
1560
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001561 chip->codec_probe_mask = probe_mask[dev];
1562 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001563 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1564 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001565 dev_info(chip->card->dev,
1566 "probe_mask set to 0x%x for device %04x:%04x\n",
1567 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001568 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001569 }
1570 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001571
1572 /* check forced option */
1573 if (chip->codec_probe_mask != -1 &&
1574 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001575 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001576 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001577 (int)azx_bus(chip)->codec_mask);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001578 }
Takashi Iwai669ba272007-08-17 09:17:36 +02001579}
1580
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001581/*
Takashi Iwai716238552009-09-28 13:14:04 +02001582 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001583 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001584static struct snd_pci_quirk msi_black_list[] = {
David Henningsson693e0cb2013-12-12 09:52:03 +01001585 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1586 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1587 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1588 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
Takashi Iwai9dc83982009-12-22 08:15:01 +01001589 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01001590 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01001591 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02001592 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01001593 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02001594 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001595 {}
1596};
1597
Bill Pembertone23e7a12012-12-06 12:35:10 -05001598static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001599{
1600 const struct snd_pci_quirk *q;
1601
Takashi Iwai716238552009-09-28 13:14:04 +02001602 if (enable_msi >= 0) {
1603 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001604 return;
Takashi Iwai716238552009-09-28 13:14:04 +02001605 }
1606 chip->msi = 1; /* enable MSI as default */
1607 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001608 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001609 dev_info(chip->card->dev,
1610 "msi for device %04x:%04x set to %d\n",
1611 q->subvendor, q->subdevice, q->value);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001612 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001613 return;
1614 }
1615
1616 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02001617 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001618 dev_info(chip->card->dev, "Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001619 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001620 }
1621}
1622
Takashi Iwaia1585d72011-12-14 09:27:04 +01001623/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001624static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01001625{
Takashi Iwai7c732012014-11-25 12:54:16 +01001626 int snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001627
Takashi Iwai7c732012014-11-25 12:54:16 +01001628 if (snoop >= 0) {
1629 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1630 snoop ? "snoop" : "non-snoop");
1631 chip->snoop = snoop;
1632 return;
1633 }
1634
1635 snoop = true;
Takashi Iwai37e661e2014-11-25 11:28:07 +01001636 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1637 chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwaia1585d72011-12-14 09:27:04 +01001638 /* force to non-snoop mode for a new VIA controller
1639 * when BIOS is set
1640 */
Takashi Iwai7c732012014-11-25 12:54:16 +01001641 u8 val;
1642 pci_read_config_byte(chip->pci, 0x42, &val);
1643 if (!(val & 0x80) && chip->pci->revision == 0x30)
1644 snoop = false;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001645 }
1646
Takashi Iwai37e661e2014-11-25 11:28:07 +01001647 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1648 snoop = false;
1649
Takashi Iwai7c732012014-11-25 12:54:16 +01001650 chip->snoop = snoop;
1651 if (!snoop)
1652 dev_info(chip->card->dev, "Force to non-snoop mode\n");
Takashi Iwaia1585d72011-12-14 09:27:04 +01001653}
Takashi Iwai669ba272007-08-17 09:17:36 +02001654
Wang Xingchao99a20082013-05-30 22:07:10 +08001655static void azx_probe_work(struct work_struct *work)
1656{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001657 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1658 azx_probe_continue(&hda->chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08001659}
Wang Xingchao99a20082013-05-30 22:07:10 +08001660
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001661static int default_bdl_pos_adj(struct azx *chip)
1662{
Takashi Iwai2cf721d2015-12-10 16:49:36 +01001663 /* some exceptions: Atoms seem problematic with value 1 */
1664 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1665 switch (chip->pci->device) {
1666 case 0x0f04: /* Baytrail */
1667 case 0x2284: /* Braswell */
1668 return 32;
1669 }
1670 }
1671
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001672 switch (chip->driver_type) {
1673 case AZX_DRIVER_ICH:
1674 case AZX_DRIVER_PCH:
1675 return 1;
1676 default:
1677 return 32;
1678 }
1679}
1680
Takashi Iwai669ba272007-08-17 09:17:36 +02001681/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682 * constructor
1683 */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001684static const struct hdac_io_ops pci_hda_io_ops;
1685static const struct hda_controller_ops pci_hda_ops;
1686
Bill Pembertone23e7a12012-12-06 12:35:10 -05001687static int azx_create(struct snd_card *card, struct pci_dev *pci,
1688 int dev, unsigned int driver_caps,
1689 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001691 static struct snd_device_ops ops = {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001692 .dev_disconnect = azx_dev_disconnect,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 .dev_free = azx_dev_free,
1694 };
Mengdong Lina07187c2014-06-26 18:45:16 +08001695 struct hda_intel *hda;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001696 struct azx *chip;
1697 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
1699 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001700
Pavel Machek927fc862006-08-31 17:03:43 +02001701 err = pci_enable_device(pci);
1702 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 return err;
1704
Mengdong Lina07187c2014-06-26 18:45:16 +08001705 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1706 if (!hda) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 pci_disable_device(pci);
1708 return -ENOMEM;
1709 }
1710
Mengdong Lina07187c2014-06-26 18:45:16 +08001711 chip = &hda->chip;
Ingo Molnar62932df2006-01-16 16:34:20 +01001712 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 chip->card = card;
1714 chip->pci = pci;
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001715 chip->ops = &pci_hda_ops;
Takashi Iwai9477c582011-05-25 09:11:37 +02001716 chip->driver_caps = driver_caps;
1717 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001718 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02001719 chip->dev_index = dev;
Dylan Reid749ee282014-02-28 15:41:18 -08001720 chip->jackpoll_ms = jackpoll_ms;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001721 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001722 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1723 INIT_LIST_HEAD(&hda->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001724 init_vga_switcheroo(chip);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001725 init_completion(&hda->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001727 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001728
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001729 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001730
Takashi Iwai41438f12017-01-12 17:13:21 +01001731 if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1732 chip->fallback_to_single_cmd = 1;
1733 else /* explicitly set to single_cmd or not */
1734 chip->single_cmd = single_cmd;
1735
Takashi Iwaia1585d72011-12-14 09:27:04 +01001736 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02001737
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001738 if (bdl_pos_adj[dev] < 0)
1739 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1740 else
1741 chip->bdl_pos_adj = bdl_pos_adj[dev];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02001742
Takashi Iwaia41d1222015-04-14 22:13:18 +02001743 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
1744 if (err < 0) {
1745 kfree(hda);
1746 pci_disable_device(pci);
1747 return err;
1748 }
1749
Takashi Iwai7d9a1802015-12-17 08:23:39 +01001750 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1751 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1752 chip->bus.needs_damn_long_delay = 1;
1753 }
1754
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001755 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1756 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001757 dev_err(card->dev, "Error creating device [card]!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001758 azx_free(chip);
1759 return err;
1760 }
1761
Wang Xingchao99a20082013-05-30 22:07:10 +08001762 /* continue probing in work context as may trigger request module */
Takashi Iwai9a34af42014-06-26 17:19:20 +02001763 INIT_WORK(&hda->probe_work, azx_probe_work);
Wang Xingchao99a20082013-05-30 22:07:10 +08001764
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001765 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08001766
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001767 return 0;
1768}
1769
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001770static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001771{
1772 int dev = chip->dev_index;
1773 struct pci_dev *pci = chip->pci;
1774 struct snd_card *card = chip->card;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001775 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001776 int err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001777 unsigned short gcap;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001778 unsigned int dma_bits = 64;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001779
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001780#if BITS_PER_LONG != 64
1781 /* Fix up base address on ULI M5461 */
1782 if (chip->driver_type == AZX_DRIVER_ULI) {
1783 u16 tmp3;
1784 pci_read_config_word(pci, 0x40, &tmp3);
1785 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1786 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1787 }
1788#endif
1789
Pavel Machek927fc862006-08-31 17:03:43 +02001790 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001791 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001793 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
Takashi Iwaia41d1222015-04-14 22:13:18 +02001795 bus->addr = pci_resource_start(pci, 0);
1796 bus->remap_addr = pci_ioremap_bar(pci, 0);
1797 if (bus->remap_addr == NULL) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001798 dev_err(card->dev, "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001799 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 }
1801
Takashi Iwaia4b47932017-06-14 07:26:00 +02001802 if (chip->driver_type == AZX_DRIVER_SKL)
Guneshwor Singh50279d92016-08-04 15:46:03 +05301803 snd_hdac_bus_parse_capabilities(bus);
1804
1805 /*
1806 * Some Intel CPUs has always running timer (ART) feature and
1807 * controller may have Global time sync reporting capability, so
1808 * check both of these before declaring synchronized time reporting
1809 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1810 */
1811 chip->gts_present = false;
1812
1813#ifdef CONFIG_X86
1814 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1815 chip->gts_present = true;
1816#endif
1817
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001818 if (chip->msi) {
1819 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1820 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1821 pci->no_64bit_msi = true;
1822 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001823 if (pci_enable_msi(pci) < 0)
1824 chip->msi = 0;
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001825 }
Stephen Hemminger7376d012006-08-21 19:17:46 +02001826
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001827 if (azx_acquire_irq(chip, 0) < 0)
1828 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
1830 pci_set_master(pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001831 synchronize_irq(bus->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
Tobin Davisbcd72002008-01-15 11:23:55 +01001833 gcap = azx_readw(chip, GCAP);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001834 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01001835
Takashi Iwai413cbf42014-10-01 10:30:53 +02001836 /* AMD devices support 40 or 48bit DMA, take the safe one */
1837 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1838 dma_bits = 40;
1839
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001840 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02001841 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001842 struct pci_dev *p_smbus;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001843 dma_bits = 40;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001844 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1845 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1846 NULL);
1847 if (p_smbus) {
1848 if (p_smbus->revision < 0x30)
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001849 gcap &= ~AZX_GCAP_64OK;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001850 pci_dev_put(p_smbus);
1851 }
1852 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01001853
Ard Biesheuvel3ab75112016-10-17 17:23:59 +01001854 /* NVidia hardware normally only supports up to 40 bits of DMA */
1855 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1856 dma_bits = 40;
1857
Takashi Iwai9477c582011-05-25 09:11:37 +02001858 /* disable 64bit DMA address on some devices */
1859 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001860 dev_dbg(card->dev, "Disabling 64bit DMA\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001861 gcap &= ~AZX_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02001862 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01001863
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001864 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001865 if (align_buffer_size >= 0)
1866 chip->align_buffer_size = !!align_buffer_size;
1867 else {
Takashi Iwai103884a2014-12-03 09:56:20 +01001868 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001869 chip->align_buffer_size = 0;
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001870 else
1871 chip->align_buffer_size = 1;
1872 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001873
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001874 /* allow 64bit DMA address if supported by H/W */
Takashi Iwai413cbf42014-10-01 10:30:53 +02001875 if (!(gcap & AZX_GCAP_64OK))
1876 dma_bits = 32;
Quentin Lambert412b9792015-04-15 16:10:17 +02001877 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1878 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
Takashi Iwai413cbf42014-10-01 10:30:53 +02001879 } else {
Quentin Lambert412b9792015-04-15 16:10:17 +02001880 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1881 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01001882 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001883
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001884 /* read number of streams from GCAP register instead of using
1885 * hardcoded value
1886 */
1887 chip->capture_streams = (gcap >> 8) & 0x0f;
1888 chip->playback_streams = (gcap >> 12) & 0x0f;
1889 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01001890 /* gcap didn't give any info, switching to old method */
1891
1892 switch (chip->driver_type) {
1893 case AZX_DRIVER_ULI:
1894 chip->playback_streams = ULI_NUM_PLAYBACK;
1895 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001896 break;
1897 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08001898 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01001899 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1900 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001901 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01001902 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01001903 default:
1904 chip->playback_streams = ICH6_NUM_PLAYBACK;
1905 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001906 break;
1907 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001908 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001909 chip->capture_index_offset = 0;
1910 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001911 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001912
Jaroslav Kyseladf56c3d2017-02-15 17:09:43 +01001913 /* sanity check for the SDxCTL.STRM field overflow */
1914 if (chip->num_streams > 15 &&
1915 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1916 dev_warn(chip->card->dev, "number of I/O streams is %d, "
1917 "forcing separate stream tags", chip->num_streams);
1918 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1919 }
1920
Takashi Iwaia41d1222015-04-14 22:13:18 +02001921 /* initialize streams */
1922 err = azx_init_streams(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001923 if (err < 0)
1924 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 err = azx_alloc_stream_pages(chip);
1927 if (err < 0)
1928 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001931 azx_init_pci(chip);
Mengdong Line4d9e512014-07-03 17:02:23 +08001932
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001933 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1934 snd_hdac_i915_set_bclk(bus);
Mengdong Line4d9e512014-07-03 17:02:23 +08001935
Lu, Han0a673522015-05-05 09:05:48 +08001936 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
1938 /* codec detection */
Takashi Iwaia41d1222015-04-14 22:13:18 +02001939 if (!azx_bus(chip)->codec_mask) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001940 dev_err(card->dev, "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001941 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 }
1943
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001944 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02001945 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1946 sizeof(card->shortname));
1947 snprintf(card->longname, sizeof(card->longname),
1948 "%s at 0x%lx irq %i",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001949 card->shortname, bus->addr, bus->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001950
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952}
1953
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001954#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001955/* callback from request_firmware_nowait() */
1956static void azx_firmware_cb(const struct firmware *fw, void *context)
1957{
1958 struct snd_card *card = context;
1959 struct azx *chip = card->private_data;
1960 struct pci_dev *pci = chip->pci;
1961
1962 if (!fw) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001963 dev_err(card->dev, "Cannot load firmware, aborting\n");
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001964 goto error;
1965 }
1966
1967 chip->fw = fw;
1968 if (!chip->disabled) {
1969 /* continue probing */
1970 if (azx_probe_continue(chip))
1971 goto error;
1972 }
1973 return; /* OK */
1974
1975 error:
1976 snd_card_free(card);
1977 pci_set_drvdata(pci, NULL);
1978}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001979#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001980
Dylan Reid40830812014-02-28 15:41:13 -08001981/*
1982 * HDA controller ops.
1983 */
1984
1985/* PCI register access. */
Dylan Reiddb291e32014-03-02 20:44:01 -08001986static void pci_azx_writel(u32 value, u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001987{
1988 writel(value, addr);
1989}
1990
Dylan Reiddb291e32014-03-02 20:44:01 -08001991static u32 pci_azx_readl(u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001992{
1993 return readl(addr);
1994}
1995
Dylan Reiddb291e32014-03-02 20:44:01 -08001996static void pci_azx_writew(u16 value, u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001997{
1998 writew(value, addr);
1999}
2000
Dylan Reiddb291e32014-03-02 20:44:01 -08002001static u16 pci_azx_readw(u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002002{
2003 return readw(addr);
2004}
2005
Dylan Reiddb291e32014-03-02 20:44:01 -08002006static void pci_azx_writeb(u8 value, u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002007{
2008 writeb(value, addr);
2009}
2010
Dylan Reiddb291e32014-03-02 20:44:01 -08002011static u8 pci_azx_readb(u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002012{
2013 return readb(addr);
2014}
2015
Dylan Reidf46ea602014-02-28 15:41:16 -08002016static int disable_msi_reset_irq(struct azx *chip)
2017{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002018 struct hdac_bus *bus = azx_bus(chip);
Dylan Reidf46ea602014-02-28 15:41:16 -08002019 int err;
2020
Takashi Iwaia41d1222015-04-14 22:13:18 +02002021 free_irq(bus->irq, chip);
2022 bus->irq = -1;
Dylan Reidf46ea602014-02-28 15:41:16 -08002023 pci_disable_msi(chip->pci);
2024 chip->msi = 0;
2025 err = azx_acquire_irq(chip, 1);
2026 if (err < 0)
2027 return err;
2028
2029 return 0;
2030}
2031
Dylan Reidb419b352014-02-28 15:41:20 -08002032/* DMA page allocation helpers. */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002033static int dma_alloc_pages(struct hdac_bus *bus,
Dylan Reidb419b352014-02-28 15:41:20 -08002034 int type,
2035 size_t size,
2036 struct snd_dma_buffer *buf)
2037{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002038 struct azx *chip = bus_to_azx(bus);
Dylan Reidb419b352014-02-28 15:41:20 -08002039 int err;
2040
2041 err = snd_dma_alloc_pages(type,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002042 bus->dev,
Dylan Reidb419b352014-02-28 15:41:20 -08002043 size, buf);
2044 if (err < 0)
2045 return err;
2046 mark_pages_wc(chip, buf, true);
2047 return 0;
2048}
2049
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002050static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
Dylan Reidb419b352014-02-28 15:41:20 -08002051{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002052 struct azx *chip = bus_to_azx(bus);
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002053
Dylan Reidb419b352014-02-28 15:41:20 -08002054 mark_pages_wc(chip, buf, false);
2055 snd_dma_free_pages(buf);
2056}
2057
2058static int substream_alloc_pages(struct azx *chip,
2059 struct snd_pcm_substream *substream,
2060 size_t size)
2061{
2062 struct azx_dev *azx_dev = get_azx_dev(substream);
2063 int ret;
2064
2065 mark_runtime_wc(chip, azx_dev, substream, false);
Dylan Reidb419b352014-02-28 15:41:20 -08002066 ret = snd_pcm_lib_malloc_pages(substream, size);
2067 if (ret < 0)
2068 return ret;
2069 mark_runtime_wc(chip, azx_dev, substream, true);
2070 return 0;
2071}
2072
2073static int substream_free_pages(struct azx *chip,
2074 struct snd_pcm_substream *substream)
2075{
2076 struct azx_dev *azx_dev = get_azx_dev(substream);
2077 mark_runtime_wc(chip, azx_dev, substream, false);
2078 return snd_pcm_lib_free_pages(substream);
2079}
2080
Dylan Reid8769b272014-02-28 15:41:21 -08002081static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
2082 struct vm_area_struct *area)
2083{
2084#ifdef CONFIG_X86
2085 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2086 struct azx *chip = apcm->chip;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +01002087 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
Dylan Reid8769b272014-02-28 15:41:21 -08002088 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2089#endif
2090}
2091
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002092static const struct hdac_io_ops pci_hda_io_ops = {
Dylan Reid778bde62014-03-02 20:44:00 -08002093 .reg_writel = pci_azx_writel,
2094 .reg_readl = pci_azx_readl,
2095 .reg_writew = pci_azx_writew,
2096 .reg_readw = pci_azx_readw,
2097 .reg_writeb = pci_azx_writeb,
2098 .reg_readb = pci_azx_readb,
Dylan Reidb419b352014-02-28 15:41:20 -08002099 .dma_alloc_pages = dma_alloc_pages,
2100 .dma_free_pages = dma_free_pages,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002101};
2102
2103static const struct hda_controller_ops pci_hda_ops = {
2104 .disable_msi_reset_irq = disable_msi_reset_irq,
Dylan Reidb419b352014-02-28 15:41:20 -08002105 .substream_alloc_pages = substream_alloc_pages,
2106 .substream_free_pages = substream_free_pages,
Dylan Reid8769b272014-02-28 15:41:21 -08002107 .pcm_mmap_prepare = pcm_mmap_prepare,
Dylan Reid7ca954a2014-02-28 15:41:28 -08002108 .position_check = azx_position_check,
Mengdong Lin17eccb22015-04-29 17:43:29 +08002109 .link_power = azx_intel_link_power,
Dylan Reid40830812014-02-28 15:41:13 -08002110};
2111
Bill Pembertone23e7a12012-12-06 12:35:10 -05002112static int azx_probe(struct pci_dev *pci,
2113 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002115 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002116 struct snd_card *card;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002117 struct hda_intel *hda;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002118 struct azx *chip;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002119 bool schedule_probe;
Pavel Machek927fc862006-08-31 17:03:43 +02002120 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002122 if (dev >= SNDRV_CARDS)
2123 return -ENODEV;
2124 if (!enable[dev]) {
2125 dev++;
2126 return -ENOENT;
2127 }
2128
Takashi Iwai60c57722014-01-29 14:20:19 +01002129 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2130 0, &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002131 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002132 dev_err(&pci->dev, "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002133 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 }
2135
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002136 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002137 if (err < 0)
2138 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002139 card->private_data = chip;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002140 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002141
2142 pci_set_drvdata(pci, card);
2143
2144 err = register_vga_switcheroo(chip);
2145 if (err < 0) {
Lukas Wunner2b760d82015-09-04 20:49:36 +02002146 dev_err(card->dev, "Error registering vga_switcheroo client\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002147 goto out_free;
2148 }
2149
2150 if (check_hdmi_disabled(pci)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002151 dev_info(card->dev, "VGA controller is disabled\n");
2152 dev_info(card->dev, "Delaying initialization\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002153 chip->disabled = true;
2154 }
2155
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002156 schedule_probe = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157
Takashi Iwai4918cda2012-08-09 12:33:28 +02002158#ifdef CONFIG_SND_HDA_PATCH_LOADER
2159 if (patch[dev] && *patch[dev]) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002160 dev_info(card->dev, "Applying patch firmware '%s'\n",
2161 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02002162 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2163 &pci->dev, GFP_KERNEL, card,
2164 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002165 if (err < 0)
2166 goto out_free;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002167 schedule_probe = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02002168 }
2169#endif /* CONFIG_SND_HDA_PATCH_LOADER */
2170
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002171#ifndef CONFIG_SND_HDA_I915
Takashi Iwai6ee8eeb2015-12-09 07:13:48 +01002172 if (CONTROLLER_IN_GPU(pci))
2173 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
Wang Xingchao99a20082013-05-30 22:07:10 +08002174#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08002175
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002176 if (schedule_probe)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002177 schedule_work(&hda->probe_work);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002178
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002179 dev++;
Takashi Iwai88d071f2013-12-02 11:12:28 +01002180 if (chip->disabled)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002181 complete_all(&hda->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002182 return 0;
2183
2184out_free:
2185 snd_card_free(card);
2186 return err;
2187}
2188
Dylan Reide62a42a2014-02-28 15:41:19 -08002189/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2190static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2191 [AZX_DRIVER_NVIDIA] = 8,
2192 [AZX_DRIVER_TERA] = 1,
2193};
2194
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002195static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002196{
Takashi Iwai9a34af42014-06-26 17:19:20 +02002197 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002198 struct hdac_bus *bus = azx_bus(chip);
Wang Xingchaoc67e2222013-05-30 22:07:08 +08002199 struct pci_dev *pci = chip->pci;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002200 int dev = chip->dev_index;
2201 int err;
2202
Takashi Iwaia41d1222015-04-14 22:13:18 +02002203 hda->probe_continued = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002204
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002205 /* bind with i915 if needed */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02002206 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002207 err = snd_hdac_i915_init(bus);
Takashi Iwai535115b2015-06-12 07:53:58 +02002208 if (err < 0) {
2209 /* if the controller is bound only with HDMI/DP
2210 * (for HSW and BDW), we need to abort the probe;
2211 * for other chips, still continue probing as other
2212 * codecs can be on the same link.
2213 */
Takashi Iwaibed2e982016-01-20 15:00:26 +01002214 if (CONTROLLER_IN_GPU(pci)) {
2215 dev_err(chip->card->dev,
2216 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
Takashi Iwai535115b2015-06-12 07:53:58 +02002217 goto out_free;
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002218 } else {
2219 /* don't bother any longer */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02002220 chip->driver_caps &=
2221 ~(AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL);
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002222 }
Takashi Iwai535115b2015-06-12 07:53:58 +02002223 }
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002224 }
2225
2226 /* Request display power well for the HDA controller or codec. For
2227 * Haswell/Broadwell, both the display HDA controller and codec need
2228 * this power. For other platforms, like Baytrail/Braswell, only the
2229 * display codec needs the power and it can be released after probe.
2230 */
2231 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
2232 /* HSW/BDW controllers need this power */
2233 if (CONTROLLER_IN_GPU(pci))
2234 hda->need_i915_power = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002235
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002236 err = snd_hdac_display_power(bus, true);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002237 if (err < 0) {
2238 dev_err(chip->card->dev,
2239 "Cannot turn on display power on i915\n");
Mengdong Lin795614d2015-04-29 17:43:36 +08002240 goto i915_power_fail;
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002241 }
Wang Xingchao99a20082013-05-30 22:07:10 +08002242 }
2243
Takashi Iwai5c906802013-05-30 22:07:09 +08002244 err = azx_first_init(chip);
2245 if (err < 0)
2246 goto out_free;
2247
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002248#ifdef CONFIG_SND_HDA_INPUT_BEEP
2249 chip->beep_mode = beep_mode[dev];
2250#endif
2251
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 /* create codec instances */
Takashi Iwai96d2bd62015-02-19 18:12:22 +01002253 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2254 if (err < 0)
2255 goto out_free;
2256
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002257#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02002258 if (chip->fw) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02002259 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
Takashi Iwai4918cda2012-08-09 12:33:28 +02002260 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002261 if (err < 0)
2262 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002263#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02002264 release_firmware(chip->fw); /* no longer needed */
2265 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002266#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002267 }
2268#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002269 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002270 err = azx_codec_configure(chip);
2271 if (err < 0)
2272 goto out_free;
2273 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002275 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002276 if (err < 0)
2277 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278
Takashi Iwaicb53c622007-08-10 17:21:45 +02002279 chip->running = 1;
Takashi Iwai65fcd412012-08-14 17:13:32 +02002280 azx_add_card_list(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02002281 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai364aa712015-02-19 16:51:17 +01002282 if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
Ville Syrjälä30ff5952016-02-26 19:39:57 +02002283 pm_runtime_put_autosuspend(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002285out_free:
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02002286 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin795614d2015-04-29 17:43:36 +08002287 && !hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002288 snd_hdac_display_power(bus, false);
Mengdong Lin795614d2015-04-29 17:43:36 +08002289
2290i915_power_fail:
Takashi Iwai88d071f2013-12-02 11:12:28 +01002291 if (err < 0)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002292 hda->init_failed = 1;
2293 complete_all(&hda->probe_wait);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002294 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295}
2296
Bill Pembertone23e7a12012-12-06 12:35:10 -05002297static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298{
Takashi Iwai91219472012-04-26 12:13:25 +02002299 struct snd_card *card = pci_get_drvdata(pci);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002300 struct azx *chip;
2301 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002302
Takashi Iwai991f86d2016-01-20 17:19:02 +01002303 if (card) {
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002304 /* cancel the pending probing work */
Takashi Iwai991f86d2016-01-20 17:19:02 +01002305 chip = card->private_data;
2306 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002307 /* FIXME: below is an ugly workaround.
2308 * Both device_release_driver() and driver_probe_device()
2309 * take *both* the device's and its parent's lock before
2310 * calling the remove() and probe() callbacks. The codec
2311 * probe takes the locks of both the codec itself and its
2312 * parent, i.e. the PCI controller dev. Meanwhile, when
2313 * the PCI controller is unbound, it takes its lock, too
2314 * ==> ouch, a deadlock!
2315 * As a workaround, we unlock temporarily here the controller
2316 * device during cancel_work_sync() call.
2317 */
2318 device_unlock(&pci->dev);
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002319 cancel_work_sync(&hda->probe_work);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002320 device_lock(&pci->dev);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002321
Takashi Iwai91219472012-04-26 12:13:25 +02002322 snd_card_free(card);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002323 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324}
2325
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002326static void azx_shutdown(struct pci_dev *pci)
2327{
2328 struct snd_card *card = pci_get_drvdata(pci);
2329 struct azx *chip;
2330
2331 if (!card)
2332 return;
2333 chip = card->private_data;
2334 if (chip && chip->running)
2335 azx_stop_chip(chip);
2336}
2337
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338/* PCI IDs */
Benoit Taine6f51f6c2014-05-22 17:08:54 +02002339static const struct pci_device_id azx_ids[] = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002340 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002341 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002342 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07002343 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002344 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002345 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002346 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002347 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaide5d0ad2015-02-25 07:53:31 +01002348 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08002349 /* Lynx Point */
2350 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002351 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai77f07802014-05-23 09:02:44 +02002352 /* 9 Series */
2353 { PCI_DEVICE(0x8086, 0x8ca0),
2354 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08002355 /* Wellsburg */
2356 { PCI_DEVICE(0x8086, 0x8d20),
2357 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2358 { PCI_DEVICE(0x8086, 0x8d21),
2359 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002360 /* Lewisburg */
2361 { PCI_DEVICE(0x8086, 0xa1f0),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002362 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002363 { PCI_DEVICE(0x8086, 0xa270),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002364 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
James Ralston144dad92012-08-09 09:38:59 -07002365 /* Lynx Point-LP */
2366 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002367 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07002368 /* Lynx Point-LP */
2369 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002370 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08002371 /* Wildcat Point-LP */
2372 { PCI_DEVICE(0x8086, 0x9ca0),
2373 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralstonc8b00fd2014-10-13 15:22:03 -07002374 /* Sunrise Point */
2375 { PCI_DEVICE(0x8086, 0xa170),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002376 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Devin Rylesb4565912014-11-07 18:02:47 -05002377 /* Sunrise Point-LP */
2378 { PCI_DEVICE(0x8086, 0x9d70),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002379 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302380 /* Kabylake */
2381 { PCI_DEVICE(0x8086, 0xa171),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002382 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302383 /* Kabylake-LP */
2384 { PCI_DEVICE(0x8086, 0x9d71),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002385 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul68581072016-06-29 10:27:52 +05302386 /* Kabylake-H */
2387 { PCI_DEVICE(0x8086, 0xa2f0),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002388 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Megha Deye79b0002017-06-14 09:51:56 +05302389 /* Coffelake */
2390 { PCI_DEVICE(0x8086, 0xa348),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002391 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
Guneshwor Singh2357f6f2017-08-05 14:05:46 +05302392 /* Cannonlake */
2393 { PCI_DEVICE(0x8086, 0x9dc8),
2394 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
Lu, Hanc87693d2015-11-19 23:25:12 +08002395 /* Broxton-P(Apollolake) */
2396 { PCI_DEVICE(0x8086, 0x5a98),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002397 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
Lu, Han9859a972016-04-20 10:08:43 +08002398 /* Broxton-T */
2399 { PCI_DEVICE(0x8086, 0x1a98),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002400 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
Vinod Koul44b46d72017-02-25 04:12:40 +05302401 /* Gemini-Lake */
2402 { PCI_DEVICE(0x8086, 0x3198),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002403 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002404 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08002405 { PCI_DEVICE(0x8086, 0x0a0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002406 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002407 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002408 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08002409 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002410 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Mengdong Lin862d7612014-01-08 15:55:14 -05002411 /* Broadwell */
2412 { PCI_DEVICE(0x8086, 0x160c),
Libin Yang54a04052014-06-09 15:28:59 +08002413 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05002414 /* 5 Series/3400 */
2415 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01002416 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002417 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02002418 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwai66032492015-12-01 16:49:35 +01002419 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002420 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00002421 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwai66032492015-12-01 16:49:35 +01002422 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08002423 /* BayTrail */
2424 { PCI_DEVICE(0x8086, 0x0f04),
Mengdong Lin40cc2392015-04-21 13:12:23 +08002425 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
Libin Yangf31b2ff2014-08-04 09:22:44 +08002426 /* Braswell */
2427 { PCI_DEVICE(0x8086, 0x2284),
Libin Yang2d846c72015-04-07 20:32:20 +08002428 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002429 /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002430 { PCI_DEVICE(0x8086, 0x2668),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002431 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2432 /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002433 { PCI_DEVICE(0x8086, 0x27d8),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002434 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2435 /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002436 { PCI_DEVICE(0x8086, 0x269a),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002437 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2438 /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002439 { PCI_DEVICE(0x8086, 0x284b),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002440 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2441 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002442 { PCI_DEVICE(0x8086, 0x293e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002443 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2444 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002445 { PCI_DEVICE(0x8086, 0x293f),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002446 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2447 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002448 { PCI_DEVICE(0x8086, 0x3a3e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002449 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2450 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002451 { PCI_DEVICE(0x8086, 0x3a6e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002452 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
Takashi Iwaib6864532010-09-15 10:17:26 +02002453 /* Generic Intel */
2454 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2455 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2456 .class_mask = 0xffffff,
Takashi Iwai103884a2014-12-03 09:56:20 +01002457 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02002458 /* ATI SB 450/600/700/800/900 */
2459 { PCI_DEVICE(0x1002, 0x437b),
2460 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2461 { PCI_DEVICE(0x1002, 0x4383),
2462 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2463 /* AMD Hudson */
2464 { PCI_DEVICE(0x1022, 0x780d),
2465 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01002466 /* ATI HDMI */
Maruthi Srinivas Bayyavarapufd483312016-08-03 16:46:39 +05302467 { PCI_DEVICE(0x1002, 0x0002),
2468 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Alex Deucher650474f2015-06-24 14:37:18 -04002469 { PCI_DEVICE(0x1002, 0x1308),
2470 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302471 { PCI_DEVICE(0x1002, 0x157a),
2472 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Awais Belald716fb02016-07-12 15:21:28 +05002473 { PCI_DEVICE(0x1002, 0x15b3),
2474 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002475 { PCI_DEVICE(0x1002, 0x793b),
2476 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2477 { PCI_DEVICE(0x1002, 0x7919),
2478 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2479 { PCI_DEVICE(0x1002, 0x960f),
2480 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2481 { PCI_DEVICE(0x1002, 0x970f),
2482 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Alex Deucher650474f2015-06-24 14:37:18 -04002483 { PCI_DEVICE(0x1002, 0x9840),
2484 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002485 { PCI_DEVICE(0x1002, 0xaa00),
2486 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2487 { PCI_DEVICE(0x1002, 0xaa08),
2488 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2489 { PCI_DEVICE(0x1002, 0xaa10),
2490 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2491 { PCI_DEVICE(0x1002, 0xaa18),
2492 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2493 { PCI_DEVICE(0x1002, 0xaa20),
2494 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2495 { PCI_DEVICE(0x1002, 0xaa28),
2496 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2497 { PCI_DEVICE(0x1002, 0xaa30),
2498 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2499 { PCI_DEVICE(0x1002, 0xaa38),
2500 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2501 { PCI_DEVICE(0x1002, 0xaa40),
2502 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2503 { PCI_DEVICE(0x1002, 0xaa48),
2504 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Clemens Ladischbbaa0d62013-11-05 09:27:10 +01002505 { PCI_DEVICE(0x1002, 0xaa50),
2506 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2507 { PCI_DEVICE(0x1002, 0xaa58),
2508 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2509 { PCI_DEVICE(0x1002, 0xaa60),
2510 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2511 { PCI_DEVICE(0x1002, 0xaa68),
2512 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2513 { PCI_DEVICE(0x1002, 0xaa80),
2514 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2515 { PCI_DEVICE(0x1002, 0xaa88),
2516 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2517 { PCI_DEVICE(0x1002, 0xaa90),
2518 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2519 { PCI_DEVICE(0x1002, 0xaa98),
2520 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08002521 { PCI_DEVICE(0x1002, 0x9902),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002522 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002523 { PCI_DEVICE(0x1002, 0xaaa0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002524 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002525 { PCI_DEVICE(0x1002, 0xaaa8),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002526 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002527 { PCI_DEVICE(0x1002, 0xaab0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002528 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302529 { PCI_DEVICE(0x1002, 0xaac0),
2530 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai0fa372b2015-05-27 16:17:19 +02002531 { PCI_DEVICE(0x1002, 0xaac8),
2532 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302533 { PCI_DEVICE(0x1002, 0xaad8),
2534 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2535 { PCI_DEVICE(0x1002, 0xaae8),
2536 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu8eb22212016-03-31 18:10:03 +05302537 { PCI_DEVICE(0x1002, 0xaae0),
2538 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2539 { PCI_DEVICE(0x1002, 0xaaf0),
2540 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai87218e92008-02-21 08:13:11 +01002541 /* VIA VT8251/VT8237A */
Takashi Iwai26f05712015-12-17 08:29:53 +01002542 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08002543 /* VIA GFX VT7122/VX900 */
2544 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2545 /* VIA GFX VT6122/VX11 */
2546 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01002547 /* SIS966 */
2548 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2549 /* ULI M5461 */
2550 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2551 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002552 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2553 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2554 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002555 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002556 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02002557 { PCI_DEVICE(0x6549, 0x1200),
2558 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07002559 { PCI_DEVICE(0x6549, 0x2200),
2560 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002561 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02002562 /* CTHDA chips */
2563 { PCI_DEVICE(0x1102, 0x0010),
2564 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2565 { PCI_DEVICE(0x1102, 0x0012),
2566 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai8eeaa2f2014-02-10 09:48:47 +01002567#if !IS_ENABLED(CONFIG_SND_CTXFI)
Takashi Iwai313f6e22009-05-18 12:40:52 +02002568 /* the following entry conflicts with snd-ctxfi driver,
2569 * as ctxfi driver mutates from HD-audio to native mode with
2570 * a special command sequence.
2571 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002572 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2573 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2574 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002575 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002576 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002577#else
2578 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02002579 { PCI_DEVICE(0x1102, 0x0009),
2580 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002581 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002582#endif
Takashi Iwaic563f472014-08-06 14:27:42 +02002583 /* CM8888 */
2584 { PCI_DEVICE(0x13f6, 0x5011),
2585 .driver_data = AZX_DRIVER_CMEDIA |
Takashi Iwai37e661e2014-11-25 11:28:07 +01002586 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03002587 /* Vortex86MX */
2588 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01002589 /* VMware HDAudio */
2590 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002591 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002592 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2593 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2594 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002595 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08002596 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2597 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2598 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002599 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600 { 0, }
2601};
2602MODULE_DEVICE_TABLE(pci, azx_ids);
2603
2604/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002605static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02002606 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607 .id_table = azx_ids,
2608 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05002609 .remove = azx_remove,
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002610 .shutdown = azx_shutdown,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002611 .driver = {
2612 .pm = AZX_PM_OPS,
2613 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614};
2615
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002616module_pci_driver(azx_driver);