Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1 | /* |
Sujith Manoharan | 5b68138 | 2011-05-17 13:36:18 +0530 | [diff] [blame] | 2 | * Copyright (c) 2008-2011 Atheros Communications Inc. |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 18 | #include <linux/slab.h> |
Paul Gortmaker | 9d9779e | 2011-07-03 15:21:01 -0400 | [diff] [blame] | 19 | #include <linux/module.h> |
Felix Fietkau | 09d8e31 | 2013-11-18 20:14:43 +0100 | [diff] [blame] | 20 | #include <linux/time.h> |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 21 | #include <linux/bitops.h> |
Felix Fietkau | 5ca06eb | 2014-10-25 17:19:35 +0200 | [diff] [blame] | 22 | #include <linux/etherdevice.h> |
Miaoqing Pan | 61b559d | 2015-04-01 10:19:57 +0800 | [diff] [blame] | 23 | #include <linux/gpio.h> |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 24 | #include <asm/unaligned.h> |
| 25 | |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 26 | #include "hw.h" |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 27 | #include "hw-ops.h" |
Luis R. Rodriguez | b622a72 | 2010-04-15 17:39:28 -0400 | [diff] [blame] | 28 | #include "ar9003_mac.h" |
Sujith Manoharan | f4701b5 | 2012-02-22 12:41:18 +0530 | [diff] [blame] | 29 | #include "ar9003_mci.h" |
Sujith Manoharan | 362cd03 | 2012-09-16 08:06:36 +0530 | [diff] [blame] | 30 | #include "ar9003_phy.h" |
Ben Greear | 462e58f | 2012-04-12 10:04:00 -0700 | [diff] [blame] | 31 | #include "ath9k.h" |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 32 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 33 | static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 34 | |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 35 | MODULE_AUTHOR("Atheros Communications"); |
| 36 | MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards."); |
| 37 | MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards"); |
| 38 | MODULE_LICENSE("Dual BSD/GPL"); |
| 39 | |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 40 | static void ath9k_hw_set_clockrate(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 41 | { |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 42 | struct ath_common *common = ath9k_hw_common(ah); |
Felix Fietkau | e4744ec | 2013-10-11 23:31:01 +0200 | [diff] [blame] | 43 | struct ath9k_channel *chan = ah->curchan; |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 44 | unsigned int clockrate; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 45 | |
Felix Fietkau | 087b6ff | 2011-07-09 11:12:49 +0700 | [diff] [blame] | 46 | /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */ |
| 47 | if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) |
| 48 | clockrate = 117; |
Felix Fietkau | e4744ec | 2013-10-11 23:31:01 +0200 | [diff] [blame] | 49 | else if (!chan) /* should really check for CCK instead */ |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 50 | clockrate = ATH9K_CLOCK_RATE_CCK; |
Felix Fietkau | e4744ec | 2013-10-11 23:31:01 +0200 | [diff] [blame] | 51 | else if (IS_CHAN_2GHZ(chan)) |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 52 | clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM; |
| 53 | else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK) |
| 54 | clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM; |
Vasanthakumar Thiagarajan | e555372 | 2010-04-26 15:04:33 -0400 | [diff] [blame] | 55 | else |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 56 | clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM; |
| 57 | |
Michal Nazarewicz | beae416 | 2013-11-29 18:06:46 +0100 | [diff] [blame] | 58 | if (chan) { |
| 59 | if (IS_CHAN_HT40(chan)) |
| 60 | clockrate *= 2; |
Felix Fietkau | e4744ec | 2013-10-11 23:31:01 +0200 | [diff] [blame] | 61 | if (IS_CHAN_HALF_RATE(chan)) |
Felix Fietkau | 906c720 | 2011-07-09 11:12:48 +0700 | [diff] [blame] | 62 | clockrate /= 2; |
Felix Fietkau | e4744ec | 2013-10-11 23:31:01 +0200 | [diff] [blame] | 63 | if (IS_CHAN_QUARTER_RATE(chan)) |
Felix Fietkau | 906c720 | 2011-07-09 11:12:48 +0700 | [diff] [blame] | 64 | clockrate /= 4; |
| 65 | } |
| 66 | |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 67 | common->clockrate = clockrate; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 68 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 69 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 70 | static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 71 | { |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 72 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 73 | |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 74 | return usecs * common->clockrate; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 75 | } |
| 76 | |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 77 | bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 78 | { |
| 79 | int i; |
| 80 | |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 81 | BUG_ON(timeout < AH_TIME_QUANTUM); |
| 82 | |
| 83 | for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 84 | if ((REG_READ(ah, reg) & mask) == val) |
| 85 | return true; |
| 86 | |
| 87 | udelay(AH_TIME_QUANTUM); |
| 88 | } |
Sujith | 04bd463 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 89 | |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 90 | ath_dbg(ath9k_hw_common(ah), ANY, |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 91 | "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n", |
| 92 | timeout, reg, REG_READ(ah, reg), mask, val); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 93 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 94 | return false; |
| 95 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 96 | EXPORT_SYMBOL(ath9k_hw_wait); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 97 | |
Felix Fietkau | 7c5adc8 | 2012-04-19 21:18:26 +0200 | [diff] [blame] | 98 | void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan, |
| 99 | int hw_delay) |
| 100 | { |
Felix Fietkau | 1a5e632 | 2013-10-11 23:30:54 +0200 | [diff] [blame] | 101 | hw_delay /= 10; |
Felix Fietkau | 7c5adc8 | 2012-04-19 21:18:26 +0200 | [diff] [blame] | 102 | |
| 103 | if (IS_CHAN_HALF_RATE(chan)) |
| 104 | hw_delay *= 2; |
| 105 | else if (IS_CHAN_QUARTER_RATE(chan)) |
| 106 | hw_delay *= 4; |
| 107 | |
| 108 | udelay(hw_delay + BASE_ACTIVATE_DELAY); |
| 109 | } |
| 110 | |
Felix Fietkau | 0166b4b | 2013-01-20 18:51:55 +0100 | [diff] [blame] | 111 | void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array, |
Felix Fietkau | a9b6b25 | 2011-03-23 20:57:27 +0100 | [diff] [blame] | 112 | int column, unsigned int *writecnt) |
| 113 | { |
| 114 | int r; |
| 115 | |
| 116 | ENABLE_REGWRITE_BUFFER(ah); |
| 117 | for (r = 0; r < array->ia_rows; r++) { |
| 118 | REG_WRITE(ah, INI_RA(array, r, 0), |
| 119 | INI_RA(array, r, column)); |
| 120 | DO_DELAY(*writecnt); |
| 121 | } |
| 122 | REGWRITE_BUFFER_FLUSH(ah); |
| 123 | } |
| 124 | |
Oleksij Rempel | a57cb45 | 2015-03-22 19:29:51 +0100 | [diff] [blame] | 125 | void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size) |
| 126 | { |
| 127 | u32 *tmp_reg_list, *tmp_data; |
| 128 | int i; |
| 129 | |
| 130 | tmp_reg_list = kmalloc(size * sizeof(u32), GFP_KERNEL); |
| 131 | if (!tmp_reg_list) { |
| 132 | dev_err(ah->dev, "%s: tmp_reg_list: alloc filed\n", __func__); |
| 133 | return; |
| 134 | } |
| 135 | |
| 136 | tmp_data = kmalloc(size * sizeof(u32), GFP_KERNEL); |
| 137 | if (!tmp_data) { |
| 138 | dev_err(ah->dev, "%s tmp_data: alloc filed\n", __func__); |
| 139 | goto error_tmp_data; |
| 140 | } |
| 141 | |
| 142 | for (i = 0; i < size; i++) |
| 143 | tmp_reg_list[i] = array[i][0]; |
| 144 | |
| 145 | REG_READ_MULTI(ah, tmp_reg_list, tmp_data, size); |
| 146 | |
| 147 | for (i = 0; i < size; i++) |
| 148 | array[i][1] = tmp_data[i]; |
| 149 | |
| 150 | kfree(tmp_data); |
| 151 | error_tmp_data: |
| 152 | kfree(tmp_reg_list); |
| 153 | } |
| 154 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 155 | u32 ath9k_hw_reverse_bits(u32 val, u32 n) |
| 156 | { |
| 157 | u32 retval; |
| 158 | int i; |
| 159 | |
| 160 | for (i = 0, retval = 0; i < n; i++) { |
| 161 | retval = (retval << 1) | (val & 1); |
| 162 | val >>= 1; |
| 163 | } |
| 164 | return retval; |
| 165 | } |
| 166 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 167 | u16 ath9k_hw_computetxtime(struct ath_hw *ah, |
Felix Fietkau | 545750d | 2009-11-23 22:21:01 +0100 | [diff] [blame] | 168 | u8 phy, int kbps, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 169 | u32 frameLen, u16 rateix, |
| 170 | bool shortPreamble) |
| 171 | { |
| 172 | u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 173 | |
| 174 | if (kbps == 0) |
| 175 | return 0; |
| 176 | |
Felix Fietkau | 545750d | 2009-11-23 22:21:01 +0100 | [diff] [blame] | 177 | switch (phy) { |
Sujith | 46d14a5 | 2008-11-18 09:08:13 +0530 | [diff] [blame] | 178 | case WLAN_RC_PHY_CCK: |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 179 | phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS; |
Felix Fietkau | 545750d | 2009-11-23 22:21:01 +0100 | [diff] [blame] | 180 | if (shortPreamble) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 181 | phyTime >>= 1; |
| 182 | numBits = frameLen << 3; |
| 183 | txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps); |
| 184 | break; |
Sujith | 46d14a5 | 2008-11-18 09:08:13 +0530 | [diff] [blame] | 185 | case WLAN_RC_PHY_OFDM: |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 186 | if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 187 | bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000; |
| 188 | numBits = OFDM_PLCP_BITS + (frameLen << 3); |
| 189 | numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol); |
| 190 | txTime = OFDM_SIFS_TIME_QUARTER |
| 191 | + OFDM_PREAMBLE_TIME_QUARTER |
| 192 | + (numSymbols * OFDM_SYMBOL_TIME_QUARTER); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 193 | } else if (ah->curchan && |
| 194 | IS_CHAN_HALF_RATE(ah->curchan)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 195 | bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000; |
| 196 | numBits = OFDM_PLCP_BITS + (frameLen << 3); |
| 197 | numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol); |
| 198 | txTime = OFDM_SIFS_TIME_HALF + |
| 199 | OFDM_PREAMBLE_TIME_HALF |
| 200 | + (numSymbols * OFDM_SYMBOL_TIME_HALF); |
| 201 | } else { |
| 202 | bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000; |
| 203 | numBits = OFDM_PLCP_BITS + (frameLen << 3); |
| 204 | numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol); |
| 205 | txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME |
| 206 | + (numSymbols * OFDM_SYMBOL_TIME); |
| 207 | } |
| 208 | break; |
| 209 | default: |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 210 | ath_err(ath9k_hw_common(ah), |
| 211 | "Unknown phy %u (rate ix %u)\n", phy, rateix); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 212 | txTime = 0; |
| 213 | break; |
| 214 | } |
| 215 | |
| 216 | return txTime; |
| 217 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 218 | EXPORT_SYMBOL(ath9k_hw_computetxtime); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 219 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 220 | void ath9k_hw_get_channel_centers(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 221 | struct ath9k_channel *chan, |
| 222 | struct chan_centers *centers) |
| 223 | { |
| 224 | int8_t extoff; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 225 | |
| 226 | if (!IS_CHAN_HT40(chan)) { |
| 227 | centers->ctl_center = centers->ext_center = |
| 228 | centers->synth_center = chan->channel; |
| 229 | return; |
| 230 | } |
| 231 | |
Felix Fietkau | 8896934 | 2013-10-11 23:30:53 +0200 | [diff] [blame] | 232 | if (IS_CHAN_HT40PLUS(chan)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 233 | centers->synth_center = |
| 234 | chan->channel + HT40_CHANNEL_CENTER_SHIFT; |
| 235 | extoff = 1; |
| 236 | } else { |
| 237 | centers->synth_center = |
| 238 | chan->channel - HT40_CHANNEL_CENTER_SHIFT; |
| 239 | extoff = -1; |
| 240 | } |
| 241 | |
| 242 | centers->ctl_center = |
| 243 | centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT); |
Luis R. Rodriguez | 6420014 | 2009-09-13 22:05:04 -0700 | [diff] [blame] | 244 | /* 25 MHz spacing is supported by hw but not on upper layers */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 245 | centers->ext_center = |
Luis R. Rodriguez | 6420014 | 2009-09-13 22:05:04 -0700 | [diff] [blame] | 246 | centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 247 | } |
| 248 | |
| 249 | /******************/ |
| 250 | /* Chip Revisions */ |
| 251 | /******************/ |
| 252 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 253 | static void ath9k_hw_read_revisions(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 254 | { |
| 255 | u32 val; |
| 256 | |
Felix Fietkau | 09c74f7 | 2014-09-27 22:49:43 +0200 | [diff] [blame] | 257 | if (ah->get_mac_revision) |
| 258 | ah->hw_version.macRev = ah->get_mac_revision(); |
| 259 | |
Vasanthakumar Thiagarajan | ecb1d38 | 2011-04-19 19:29:18 +0530 | [diff] [blame] | 260 | switch (ah->hw_version.devid) { |
| 261 | case AR5416_AR9100_DEVID: |
| 262 | ah->hw_version.macVersion = AR_SREV_VERSION_9100; |
| 263 | break; |
Gabor Juhos | 3762561 | 2011-06-21 11:23:23 +0200 | [diff] [blame] | 264 | case AR9300_DEVID_AR9330: |
| 265 | ah->hw_version.macVersion = AR_SREV_VERSION_9330; |
Felix Fietkau | 09c74f7 | 2014-09-27 22:49:43 +0200 | [diff] [blame] | 266 | if (!ah->get_mac_revision) { |
Gabor Juhos | 3762561 | 2011-06-21 11:23:23 +0200 | [diff] [blame] | 267 | val = REG_READ(ah, AR_SREV); |
| 268 | ah->hw_version.macRev = MS(val, AR_SREV_REVISION2); |
| 269 | } |
| 270 | return; |
Vasanthakumar Thiagarajan | ecb1d38 | 2011-04-19 19:29:18 +0530 | [diff] [blame] | 271 | case AR9300_DEVID_AR9340: |
| 272 | ah->hw_version.macVersion = AR_SREV_VERSION_9340; |
Vasanthakumar Thiagarajan | ecb1d38 | 2011-04-19 19:29:18 +0530 | [diff] [blame] | 273 | return; |
Gabor Juhos | 813831d | 2012-07-03 19:13:17 +0200 | [diff] [blame] | 274 | case AR9300_DEVID_QCA955X: |
| 275 | ah->hw_version.macVersion = AR_SREV_VERSION_9550; |
| 276 | return; |
Sujith Manoharan | e6b1e46 | 2013-12-31 08:11:59 +0530 | [diff] [blame] | 277 | case AR9300_DEVID_AR953X: |
| 278 | ah->hw_version.macVersion = AR_SREV_VERSION_9531; |
| 279 | return; |
Miaoqing Pan | 2131fab | 2014-12-19 06:33:56 +0530 | [diff] [blame] | 280 | case AR9300_DEVID_QCA956X: |
| 281 | ah->hw_version.macVersion = AR_SREV_VERSION_9561; |
Felix Fietkau | 7865598 | 2015-06-21 19:47:46 +0200 | [diff] [blame] | 282 | return; |
Vasanthakumar Thiagarajan | ecb1d38 | 2011-04-19 19:29:18 +0530 | [diff] [blame] | 283 | } |
| 284 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 285 | val = REG_READ(ah, AR_SREV) & AR_SREV_ID; |
| 286 | |
| 287 | if (val == 0xFF) { |
| 288 | val = REG_READ(ah, AR_SREV); |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 289 | ah->hw_version.macVersion = |
| 290 | (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S; |
| 291 | ah->hw_version.macRev = MS(val, AR_SREV_REVISION2); |
Mohammed Shafi Shajakhan | 76ed94b | 2011-09-30 11:31:28 +0530 | [diff] [blame] | 292 | |
Sujith Manoharan | 77fac46 | 2012-09-11 20:09:18 +0530 | [diff] [blame] | 293 | if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) |
Mohammed Shafi Shajakhan | 76ed94b | 2011-09-30 11:31:28 +0530 | [diff] [blame] | 294 | ah->is_pciexpress = true; |
| 295 | else |
| 296 | ah->is_pciexpress = (val & |
| 297 | AR_SREV_TYPE2_HOST_MODE) ? 0 : 1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 298 | } else { |
| 299 | if (!AR_SREV_9100(ah)) |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 300 | ah->hw_version.macVersion = MS(val, AR_SREV_VERSION); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 301 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 302 | ah->hw_version.macRev = val & AR_SREV_REVISION; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 303 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 304 | if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 305 | ah->is_pciexpress = true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 306 | } |
| 307 | } |
| 308 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 309 | /************************************/ |
| 310 | /* HW Attach, Detach, Init Routines */ |
| 311 | /************************************/ |
| 312 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 313 | static void ath9k_hw_disablepcie(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 314 | { |
Felix Fietkau | 040b74f | 2010-12-12 00:51:07 +0100 | [diff] [blame] | 315 | if (!AR_SREV_5416(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 316 | return; |
| 317 | |
| 318 | REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00); |
| 319 | REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924); |
| 320 | REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029); |
| 321 | REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824); |
| 322 | REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579); |
| 323 | REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000); |
| 324 | REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40); |
| 325 | REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554); |
| 326 | REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007); |
| 327 | |
| 328 | REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000); |
| 329 | } |
| 330 | |
Senthil Balasubramanian | 1f3f061 | 2010-04-15 17:38:29 -0400 | [diff] [blame] | 331 | /* This should work for all families including legacy */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 332 | static bool ath9k_hw_chip_test(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 333 | { |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 334 | struct ath_common *common = ath9k_hw_common(ah); |
Senthil Balasubramanian | 1f3f061 | 2010-04-15 17:38:29 -0400 | [diff] [blame] | 335 | u32 regAddr[2] = { AR_STA_ID0 }; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 336 | u32 regHold[2]; |
Joe Perches | 07b2fa5 | 2010-11-20 18:38:53 -0800 | [diff] [blame] | 337 | static const u32 patternData[4] = { |
| 338 | 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999 |
| 339 | }; |
Senthil Balasubramanian | 1f3f061 | 2010-04-15 17:38:29 -0400 | [diff] [blame] | 340 | int i, j, loop_max; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 341 | |
Senthil Balasubramanian | 1f3f061 | 2010-04-15 17:38:29 -0400 | [diff] [blame] | 342 | if (!AR_SREV_9300_20_OR_LATER(ah)) { |
| 343 | loop_max = 2; |
| 344 | regAddr[1] = AR_PHY_BASE + (8 << 2); |
| 345 | } else |
| 346 | loop_max = 1; |
| 347 | |
| 348 | for (i = 0; i < loop_max; i++) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 349 | u32 addr = regAddr[i]; |
| 350 | u32 wrData, rdData; |
| 351 | |
| 352 | regHold[i] = REG_READ(ah, addr); |
| 353 | for (j = 0; j < 0x100; j++) { |
| 354 | wrData = (j << 16) | j; |
| 355 | REG_WRITE(ah, addr, wrData); |
| 356 | rdData = REG_READ(ah, addr); |
| 357 | if (rdData != wrData) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 358 | ath_err(common, |
| 359 | "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n", |
| 360 | addr, wrData, rdData); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 361 | return false; |
| 362 | } |
| 363 | } |
| 364 | for (j = 0; j < 4; j++) { |
| 365 | wrData = patternData[j]; |
| 366 | REG_WRITE(ah, addr, wrData); |
| 367 | rdData = REG_READ(ah, addr); |
| 368 | if (wrData != rdData) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 369 | ath_err(common, |
| 370 | "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n", |
| 371 | addr, wrData, rdData); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 372 | return false; |
| 373 | } |
| 374 | } |
| 375 | REG_WRITE(ah, regAddr[i], regHold[i]); |
| 376 | } |
| 377 | udelay(100); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 378 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 379 | return true; |
| 380 | } |
| 381 | |
Luis R. Rodriguez | b8b0f37 | 2009-08-03 12:24:43 -0700 | [diff] [blame] | 382 | static void ath9k_hw_init_config(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 383 | { |
Sujith Manoharan | f57cf93 | 2013-12-28 09:47:12 +0530 | [diff] [blame] | 384 | struct ath_common *common = ath9k_hw_common(ah); |
| 385 | |
Felix Fietkau | 689e756 | 2012-04-12 22:35:56 +0200 | [diff] [blame] | 386 | ah->config.dma_beacon_response_time = 1; |
| 387 | ah->config.sw_beacon_response_time = 6; |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 388 | ah->config.cwm_ignore_extcca = false; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 389 | ah->config.analog_shiftreg = 1; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 390 | |
Sujith | 0ce024c | 2009-12-14 14:57:00 +0530 | [diff] [blame] | 391 | ah->config.rx_intr_mitigation = true; |
Luis R. Rodriguez | 6158425 | 2009-03-12 18:18:49 -0400 | [diff] [blame] | 392 | |
Sujith Manoharan | a64e1a4 | 2014-01-23 08:20:30 +0530 | [diff] [blame] | 393 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 394 | ah->config.rimt_last = 500; |
| 395 | ah->config.rimt_first = 2000; |
| 396 | } else { |
| 397 | ah->config.rimt_last = 250; |
| 398 | ah->config.rimt_first = 700; |
| 399 | } |
| 400 | |
Sujith Manoharan | 656cd75 | 2015-03-09 14:20:08 +0530 | [diff] [blame] | 401 | if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) |
| 402 | ah->config.pll_pwrsave = 7; |
| 403 | |
Luis R. Rodriguez | 6158425 | 2009-03-12 18:18:49 -0400 | [diff] [blame] | 404 | /* |
| 405 | * We need this for PCI devices only (Cardbus, PCI, miniPCI) |
| 406 | * _and_ if on non-uniprocessor systems (Multiprocessor/HT). |
| 407 | * This means we use it for all AR5416 devices, and the few |
| 408 | * minor PCI AR9280 devices out there. |
| 409 | * |
| 410 | * Serialization is required because these devices do not handle |
| 411 | * well the case of two concurrent reads/writes due to the latency |
| 412 | * involved. During one read/write another read/write can be issued |
| 413 | * on another CPU while the previous read/write may still be working |
| 414 | * on our hardware, if we hit this case the hardware poops in a loop. |
| 415 | * We prevent this by serializing reads and writes. |
| 416 | * |
| 417 | * This issue is not present on PCI-Express devices or pre-AR5416 |
| 418 | * devices (legacy, 802.11abg). |
| 419 | */ |
| 420 | if (num_possible_cpus() > 1) |
David S. Miller | 2d6a5e9 | 2009-03-17 15:01:30 -0700 | [diff] [blame] | 421 | ah->config.serialize_regmode = SER_REG_MODE_AUTO; |
Sujith Manoharan | f57cf93 | 2013-12-28 09:47:12 +0530 | [diff] [blame] | 422 | |
| 423 | if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) { |
| 424 | if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI || |
| 425 | ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) && |
| 426 | !ah->is_pciexpress)) { |
| 427 | ah->config.serialize_regmode = SER_REG_MODE_ON; |
| 428 | } else { |
| 429 | ah->config.serialize_regmode = SER_REG_MODE_OFF; |
| 430 | } |
| 431 | } |
| 432 | |
| 433 | ath_dbg(common, RESET, "serialize_regmode is %d\n", |
| 434 | ah->config.serialize_regmode); |
| 435 | |
| 436 | if (AR_SREV_9285(ah) || AR_SREV_9271(ah)) |
| 437 | ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1; |
| 438 | else |
| 439 | ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 440 | } |
| 441 | |
Luis R. Rodriguez | 50aca25 | 2009-08-03 12:24:42 -0700 | [diff] [blame] | 442 | static void ath9k_hw_init_defaults(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 443 | { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 444 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
| 445 | |
| 446 | regulatory->country_code = CTRY_DEFAULT; |
| 447 | regulatory->power_limit = MAX_RATE_POWER; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 448 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 449 | ah->hw_version.magic = AR5416_MAGIC; |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 450 | ah->hw_version.subvendorid = 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 451 | |
Sujith Manoharan | f57cf93 | 2013-12-28 09:47:12 +0530 | [diff] [blame] | 452 | ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE | |
| 453 | AR_STA_ID1_MCAST_KSRCH; |
Felix Fietkau | f171760 | 2011-03-19 13:55:41 +0100 | [diff] [blame] | 454 | if (AR_SREV_9100(ah)) |
| 455 | ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX; |
Sujith Manoharan | f57cf93 | 2013-12-28 09:47:12 +0530 | [diff] [blame] | 456 | |
Benjamin Berg | 11b0ac2 | 2016-07-04 14:37:24 +0200 | [diff] [blame] | 457 | ah->slottime = 9; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 458 | ah->globaltxtimeout = (u32) -1; |
Gabor Juhos | cbdec97 | 2009-07-24 17:27:22 +0200 | [diff] [blame] | 459 | ah->power_mode = ATH9K_PM_UNDEFINED; |
Felix Fietkau | 8efa7a8 | 2012-03-14 16:40:23 +0100 | [diff] [blame] | 460 | ah->htc_reset_init = true; |
Sujith Manoharan | f57cf93 | 2013-12-28 09:47:12 +0530 | [diff] [blame] | 461 | |
Felix Fietkau | c09396e | 2015-03-15 08:07:04 +0100 | [diff] [blame] | 462 | ah->tpc_enabled = false; |
Lorenzo Bianconi | a9abe30 | 2014-12-19 00:18:12 +0100 | [diff] [blame] | 463 | |
Sujith Manoharan | f57cf93 | 2013-12-28 09:47:12 +0530 | [diff] [blame] | 464 | ah->ani_function = ATH9K_ANI_ALL; |
| 465 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 466 | ah->ani_function &= ~ATH9K_ANI_MRC_CCK; |
| 467 | |
| 468 | if (AR_SREV_9285(ah) || AR_SREV_9271(ah)) |
| 469 | ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S); |
| 470 | else |
| 471 | ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 472 | } |
| 473 | |
Martin Blumenstingl | d323cb7 | 2016-06-23 16:57:12 +0200 | [diff] [blame] | 474 | static void ath9k_hw_init_macaddr(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 475 | { |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 476 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 477 | int i; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 478 | u16 eeval; |
Joe Perches | 07b2fa5 | 2010-11-20 18:38:53 -0800 | [diff] [blame] | 479 | static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 480 | |
Martin Blumenstingl | 0cefa97 | 2016-06-23 16:57:11 +0200 | [diff] [blame] | 481 | /* MAC address may already be loaded via ath9k_platform_data */ |
| 482 | if (is_valid_ether_addr(common->macaddr)) |
Martin Blumenstingl | d323cb7 | 2016-06-23 16:57:12 +0200 | [diff] [blame] | 483 | return; |
Martin Blumenstingl | 0cefa97 | 2016-06-23 16:57:11 +0200 | [diff] [blame] | 484 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 485 | for (i = 0; i < 3; i++) { |
Luis R. Rodriguez | 4910167 | 2010-04-15 17:39:13 -0400 | [diff] [blame] | 486 | eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]); |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 487 | common->macaddr[2 * i] = eeval >> 8; |
| 488 | common->macaddr[2 * i + 1] = eeval & 0xff; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 489 | } |
Felix Fietkau | 5ca06eb | 2014-10-25 17:19:35 +0200 | [diff] [blame] | 490 | |
Martin Blumenstingl | 0cefa97 | 2016-06-23 16:57:11 +0200 | [diff] [blame] | 491 | if (is_valid_ether_addr(common->macaddr)) |
Martin Blumenstingl | d323cb7 | 2016-06-23 16:57:12 +0200 | [diff] [blame] | 492 | return; |
Martin Blumenstingl | 0cefa97 | 2016-06-23 16:57:11 +0200 | [diff] [blame] | 493 | |
| 494 | ath_err(common, "eeprom contains invalid mac address: %pM\n", |
| 495 | common->macaddr); |
| 496 | |
| 497 | random_ether_addr(common->macaddr); |
| 498 | ath_err(common, "random mac address will be used: %pM\n", |
| 499 | common->macaddr); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 500 | |
Martin Blumenstingl | d323cb7 | 2016-06-23 16:57:12 +0200 | [diff] [blame] | 501 | return; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 502 | } |
| 503 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 504 | static int ath9k_hw_post_init(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 505 | { |
Sujith Manoharan | 6cae913d | 2011-01-04 13:16:37 +0530 | [diff] [blame] | 506 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 507 | int ecode; |
| 508 | |
Sujith Manoharan | 6cae913d | 2011-01-04 13:16:37 +0530 | [diff] [blame] | 509 | if (common->bus_ops->ath_bus_type != ATH_USB) { |
Sujith | 527d485 | 2010-03-17 14:25:16 +0530 | [diff] [blame] | 510 | if (!ath9k_hw_chip_test(ah)) |
| 511 | return -ENODEV; |
| 512 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 513 | |
Luis R. Rodriguez | ebd5a14 | 2010-04-15 17:39:18 -0400 | [diff] [blame] | 514 | if (!AR_SREV_9300_20_OR_LATER(ah)) { |
| 515 | ecode = ar9002_hw_rf_claim(ah); |
| 516 | if (ecode != 0) |
| 517 | return ecode; |
| 518 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 519 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 520 | ecode = ath9k_hw_eeprom_init(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 521 | if (ecode != 0) |
| 522 | return ecode; |
Sujith | 7d01b22 | 2009-03-13 08:55:55 +0530 | [diff] [blame] | 523 | |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 524 | ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n", |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 525 | ah->eep_ops->get_eeprom_ver(ah), |
| 526 | ah->eep_ops->get_eeprom_rev(ah)); |
Sujith | 7d01b22 | 2009-03-13 08:55:55 +0530 | [diff] [blame] | 527 | |
Sujith Manoharan | e323300 | 2013-06-03 09:19:26 +0530 | [diff] [blame] | 528 | ath9k_hw_ani_init(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 529 | |
Sujith Manoharan | d3b371c | 2013-09-03 10:28:55 +0530 | [diff] [blame] | 530 | /* |
| 531 | * EEPROM needs to be initialized before we do this. |
| 532 | * This is required for regulatory compliance. |
| 533 | */ |
Sujith Manoharan | 0c7c2bb | 2013-12-06 16:28:50 +0530 | [diff] [blame] | 534 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
Sujith Manoharan | d3b371c | 2013-09-03 10:28:55 +0530 | [diff] [blame] | 535 | u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0); |
| 536 | if ((regdmn & 0xF0) == CTL_FCC) { |
Sujith Manoharan | 0c7c2bb | 2013-12-06 16:28:50 +0530 | [diff] [blame] | 537 | ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ; |
| 538 | ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ; |
Sujith Manoharan | d3b371c | 2013-09-03 10:28:55 +0530 | [diff] [blame] | 539 | } |
| 540 | } |
| 541 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 542 | return 0; |
| 543 | } |
| 544 | |
Felix Fietkau | c1b976d | 2012-12-12 13:14:23 +0100 | [diff] [blame] | 545 | static int ath9k_hw_attach_ops(struct ath_hw *ah) |
Luis R. Rodriguez | ee2bb46 | 2009-08-03 12:24:39 -0700 | [diff] [blame] | 546 | { |
Felix Fietkau | c1b976d | 2012-12-12 13:14:23 +0100 | [diff] [blame] | 547 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 548 | return ar9002_hw_attach_ops(ah); |
| 549 | |
| 550 | ar9003_hw_attach_ops(ah); |
| 551 | return 0; |
Luis R. Rodriguez | ee2bb46 | 2009-08-03 12:24:39 -0700 | [diff] [blame] | 552 | } |
| 553 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 554 | /* Called for all hardware families */ |
| 555 | static int __ath9k_hw_init(struct ath_hw *ah) |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 556 | { |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 557 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 558 | int r = 0; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 559 | |
Senthil Balasubramanian | ac45c12 | 2010-12-22 21:14:20 +0530 | [diff] [blame] | 560 | ath9k_hw_read_revisions(ah); |
| 561 | |
Sujith Manoharan | de82582 | 2013-12-28 09:47:11 +0530 | [diff] [blame] | 562 | switch (ah->hw_version.macVersion) { |
| 563 | case AR_SREV_VERSION_5416_PCI: |
| 564 | case AR_SREV_VERSION_5416_PCIE: |
| 565 | case AR_SREV_VERSION_9160: |
| 566 | case AR_SREV_VERSION_9100: |
| 567 | case AR_SREV_VERSION_9280: |
| 568 | case AR_SREV_VERSION_9285: |
| 569 | case AR_SREV_VERSION_9287: |
| 570 | case AR_SREV_VERSION_9271: |
| 571 | case AR_SREV_VERSION_9300: |
| 572 | case AR_SREV_VERSION_9330: |
| 573 | case AR_SREV_VERSION_9485: |
| 574 | case AR_SREV_VERSION_9340: |
| 575 | case AR_SREV_VERSION_9462: |
| 576 | case AR_SREV_VERSION_9550: |
| 577 | case AR_SREV_VERSION_9565: |
Sujith Manoharan | e6b1e46 | 2013-12-31 08:11:59 +0530 | [diff] [blame] | 578 | case AR_SREV_VERSION_9531: |
Miaoqing Pan | 2131fab | 2014-12-19 06:33:56 +0530 | [diff] [blame] | 579 | case AR_SREV_VERSION_9561: |
Sujith Manoharan | de82582 | 2013-12-28 09:47:11 +0530 | [diff] [blame] | 580 | break; |
| 581 | default: |
| 582 | ath_err(common, |
| 583 | "Mac Chip Rev 0x%02x.%x is not supported by this driver\n", |
| 584 | ah->hw_version.macVersion, ah->hw_version.macRev); |
| 585 | return -EOPNOTSUPP; |
| 586 | } |
| 587 | |
Senthil Balasubramanian | 0a8d7cb | 2010-12-22 19:17:18 +0530 | [diff] [blame] | 588 | /* |
| 589 | * Read back AR_WA into a permanent copy and set bits 14 and 17. |
| 590 | * We need to do this to avoid RMW of this register. We cannot |
| 591 | * read the reg when chip is asleep. |
| 592 | */ |
Sujith Manoharan | 27251e0 | 2013-08-27 11:34:39 +0530 | [diff] [blame] | 593 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 594 | ah->WARegVal = REG_READ(ah, AR_WA); |
| 595 | ah->WARegVal |= (AR_WA_D3_L1_DISABLE | |
| 596 | AR_WA_ASPM_TIMER_BASED_DISABLE); |
| 597 | } |
Senthil Balasubramanian | 0a8d7cb | 2010-12-22 19:17:18 +0530 | [diff] [blame] | 598 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 599 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 600 | ath_err(common, "Couldn't reset chip\n"); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 601 | return -EIO; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 602 | } |
| 603 | |
Sujith Manoharan | a4a2954 | 2012-09-10 09:20:03 +0530 | [diff] [blame] | 604 | if (AR_SREV_9565(ah)) { |
| 605 | ah->WARegVal |= AR_WA_BIT22; |
| 606 | REG_WRITE(ah, AR_WA, ah->WARegVal); |
| 607 | } |
| 608 | |
Luis R. Rodriguez | bab1f62 | 2010-04-15 17:38:20 -0400 | [diff] [blame] | 609 | ath9k_hw_init_defaults(ah); |
| 610 | ath9k_hw_init_config(ah); |
| 611 | |
Felix Fietkau | c1b976d | 2012-12-12 13:14:23 +0100 | [diff] [blame] | 612 | r = ath9k_hw_attach_ops(ah); |
| 613 | if (r) |
| 614 | return r; |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 615 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 616 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 617 | ath_err(common, "Couldn't wakeup chip\n"); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 618 | return -EIO; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 619 | } |
| 620 | |
Gabor Juhos | 2c8e593 | 2011-06-21 11:23:21 +0200 | [diff] [blame] | 621 | if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) || |
Gabor Juhos | c95b584 | 2012-07-03 19:13:20 +0200 | [diff] [blame] | 622 | AR_SREV_9330(ah) || AR_SREV_9550(ah)) |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 623 | ah->is_pciexpress = false; |
| 624 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 625 | ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID); |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 626 | ath9k_hw_init_cal_settings(ah); |
| 627 | |
Stanislaw Gruszka | 69ce674 | 2011-08-05 13:10:34 +0200 | [diff] [blame] | 628 | if (!ah->is_pciexpress) |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 629 | ath9k_hw_disablepcie(ah); |
| 630 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 631 | r = ath9k_hw_post_init(ah); |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 632 | if (r) |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 633 | return r; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 634 | |
| 635 | ath9k_hw_init_mode_gain_regs(ah); |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 636 | r = ath9k_hw_fill_cap_info(ah); |
| 637 | if (r) |
| 638 | return r; |
| 639 | |
Martin Blumenstingl | d323cb7 | 2016-06-23 16:57:12 +0200 | [diff] [blame] | 640 | ath9k_hw_init_macaddr(ah); |
Sujith Manoharan | 4598702 | 2013-12-24 10:44:18 +0530 | [diff] [blame] | 641 | ath9k_hw_init_hang_checks(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 642 | |
Luis R. Rodriguez | 211f585 | 2009-10-06 21:19:07 -0400 | [diff] [blame] | 643 | common->state = ATH_HW_INITIALIZED; |
| 644 | |
Luis R. Rodriguez | 4f3acf8 | 2009-08-03 12:24:36 -0700 | [diff] [blame] | 645 | return 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 646 | } |
| 647 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 648 | int ath9k_hw_init(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 649 | { |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 650 | int ret; |
| 651 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 652 | |
Sujith Manoharan | 77fac46 | 2012-09-11 20:09:18 +0530 | [diff] [blame] | 653 | /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */ |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 654 | switch (ah->hw_version.devid) { |
| 655 | case AR5416_DEVID_PCI: |
| 656 | case AR5416_DEVID_PCIE: |
| 657 | case AR5416_AR9100_DEVID: |
| 658 | case AR9160_DEVID_PCI: |
| 659 | case AR9280_DEVID_PCI: |
| 660 | case AR9280_DEVID_PCIE: |
| 661 | case AR9285_DEVID_PCIE: |
Senthil Balasubramanian | db3cc53 | 2010-04-15 17:38:18 -0400 | [diff] [blame] | 662 | case AR9287_DEVID_PCI: |
| 663 | case AR9287_DEVID_PCIE: |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 664 | case AR2427_DEVID_PCIE: |
Senthil Balasubramanian | db3cc53 | 2010-04-15 17:38:18 -0400 | [diff] [blame] | 665 | case AR9300_DEVID_PCIE: |
Vasanthakumar Thiagarajan | 3050c91 | 2010-12-06 04:27:36 -0800 | [diff] [blame] | 666 | case AR9300_DEVID_AR9485_PCIE: |
Gabor Juhos | 999a7a8 | 2011-06-21 11:23:52 +0200 | [diff] [blame] | 667 | case AR9300_DEVID_AR9330: |
Vasanthakumar Thiagarajan | bca0468 | 2011-04-19 19:29:20 +0530 | [diff] [blame] | 668 | case AR9300_DEVID_AR9340: |
Gabor Juhos | 2b943a3 | 2012-07-03 19:13:34 +0200 | [diff] [blame] | 669 | case AR9300_DEVID_QCA955X: |
Luis R. Rodriguez | 5a63ef0 | 2011-08-24 15:36:08 -0700 | [diff] [blame] | 670 | case AR9300_DEVID_AR9580: |
Rajkumar Manoharan | 423e38e | 2011-10-13 11:00:44 +0530 | [diff] [blame] | 671 | case AR9300_DEVID_AR9462: |
Mohammed Shafi Shajakhan | d4e5979 | 2012-08-02 11:58:50 +0530 | [diff] [blame] | 672 | case AR9485_DEVID_AR1111: |
Sujith Manoharan | 77fac46 | 2012-09-11 20:09:18 +0530 | [diff] [blame] | 673 | case AR9300_DEVID_AR9565: |
Sujith Manoharan | e6b1e46 | 2013-12-31 08:11:59 +0530 | [diff] [blame] | 674 | case AR9300_DEVID_AR953X: |
Miaoqing Pan | 2131fab | 2014-12-19 06:33:56 +0530 | [diff] [blame] | 675 | case AR9300_DEVID_QCA956X: |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 676 | break; |
| 677 | default: |
| 678 | if (common->bus_ops->ath_bus_type == ATH_USB) |
| 679 | break; |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 680 | ath_err(common, "Hardware device ID 0x%04x not supported\n", |
| 681 | ah->hw_version.devid); |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 682 | return -EOPNOTSUPP; |
| 683 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 684 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 685 | ret = __ath9k_hw_init(ah); |
| 686 | if (ret) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 687 | ath_err(common, |
| 688 | "Unable to initialize hardware; initialization status: %d\n", |
| 689 | ret); |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 690 | return ret; |
| 691 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 692 | |
Lorenzo Bianconi | c774d57 | 2014-09-16 02:13:09 +0200 | [diff] [blame] | 693 | ath_dynack_init(ah); |
| 694 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 695 | return 0; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 696 | } |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 697 | EXPORT_SYMBOL(ath9k_hw_init); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 698 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 699 | static void ath9k_hw_init_qos(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 700 | { |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 701 | ENABLE_REGWRITE_BUFFER(ah); |
| 702 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 703 | REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa); |
| 704 | REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210); |
| 705 | |
| 706 | REG_WRITE(ah, AR_QOS_NO_ACK, |
| 707 | SM(2, AR_QOS_NO_ACK_TWO_BIT) | |
| 708 | SM(5, AR_QOS_NO_ACK_BIT_OFF) | |
| 709 | SM(0, AR_QOS_NO_ACK_BYTE_OFF)); |
| 710 | |
| 711 | REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL); |
| 712 | REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF); |
| 713 | REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF); |
| 714 | REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF); |
| 715 | REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 716 | |
| 717 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 718 | } |
| 719 | |
Senthil Balasubramanian | b84628e | 2011-04-22 11:32:12 +0530 | [diff] [blame] | 720 | u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah) |
Vivek Natarajan | b141581 | 2011-01-27 14:45:07 +0530 | [diff] [blame] | 721 | { |
Mohammed Shafi Shajakhan | f18e3c6 | 2012-06-18 13:13:30 +0530 | [diff] [blame] | 722 | struct ath_common *common = ath9k_hw_common(ah); |
| 723 | int i = 0; |
| 724 | |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 725 | REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK); |
| 726 | udelay(100); |
| 727 | REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK); |
| 728 | |
Mohammed Shafi Shajakhan | f18e3c6 | 2012-06-18 13:13:30 +0530 | [diff] [blame] | 729 | while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) { |
| 730 | |
Vivek Natarajan | b141581 | 2011-01-27 14:45:07 +0530 | [diff] [blame] | 731 | udelay(100); |
Vivek Natarajan | b141581 | 2011-01-27 14:45:07 +0530 | [diff] [blame] | 732 | |
Mohammed Shafi Shajakhan | f18e3c6 | 2012-06-18 13:13:30 +0530 | [diff] [blame] | 733 | if (WARN_ON_ONCE(i >= 100)) { |
| 734 | ath_err(common, "PLL4 meaurement not done\n"); |
| 735 | break; |
| 736 | } |
| 737 | |
| 738 | i++; |
| 739 | } |
| 740 | |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 741 | return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3; |
Vivek Natarajan | b141581 | 2011-01-27 14:45:07 +0530 | [diff] [blame] | 742 | } |
| 743 | EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc); |
| 744 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 745 | static void ath9k_hw_init_pll(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 746 | struct ath9k_channel *chan) |
| 747 | { |
Vasanthakumar Thiagarajan | d09b17f | 2010-12-06 04:27:44 -0800 | [diff] [blame] | 748 | u32 pll; |
| 749 | |
Felix Fietkau | 5fb9b1b | 2014-09-29 20:45:42 +0200 | [diff] [blame] | 750 | pll = ath9k_hw_compute_pll_control(ah, chan); |
| 751 | |
Sujith Manoharan | a4a2954 | 2012-09-10 09:20:03 +0530 | [diff] [blame] | 752 | if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) { |
Vasanthakumar Thiagarajan | 3dfd7f6 | 2011-04-11 16:39:40 +0530 | [diff] [blame] | 753 | /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */ |
| 754 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, |
| 755 | AR_CH0_BB_DPLL2_PLL_PWD, 0x1); |
| 756 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, |
| 757 | AR_CH0_DPLL2_KD, 0x40); |
| 758 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, |
| 759 | AR_CH0_DPLL2_KI, 0x4); |
Vivek Natarajan | 22983c3 | 2011-01-27 14:45:09 +0530 | [diff] [blame] | 760 | |
Vasanthakumar Thiagarajan | 3dfd7f6 | 2011-04-11 16:39:40 +0530 | [diff] [blame] | 761 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1, |
| 762 | AR_CH0_BB_DPLL1_REFDIV, 0x5); |
| 763 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1, |
| 764 | AR_CH0_BB_DPLL1_NINI, 0x58); |
| 765 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1, |
| 766 | AR_CH0_BB_DPLL1_NFRAC, 0x0); |
| 767 | |
| 768 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, |
| 769 | AR_CH0_BB_DPLL2_OUTDIV, 0x1); |
| 770 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, |
| 771 | AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1); |
| 772 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, |
| 773 | AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1); |
| 774 | |
| 775 | /* program BB PLL phase_shift to 0x6 */ |
| 776 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3, |
| 777 | AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6); |
| 778 | |
| 779 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, |
| 780 | AR_CH0_BB_DPLL2_PLL_PWD, 0x0); |
Vivek Natarajan | 75e0351 | 2011-03-10 11:05:42 +0530 | [diff] [blame] | 781 | udelay(1000); |
Gabor Juhos | a5415d6 | 2011-06-21 11:23:29 +0200 | [diff] [blame] | 782 | } else if (AR_SREV_9330(ah)) { |
| 783 | u32 ddr_dpll2, pll_control2, kd; |
| 784 | |
| 785 | if (ah->is_clk_25mhz) { |
| 786 | ddr_dpll2 = 0x18e82f01; |
| 787 | pll_control2 = 0xe04a3d; |
| 788 | kd = 0x1d; |
| 789 | } else { |
| 790 | ddr_dpll2 = 0x19e82f01; |
| 791 | pll_control2 = 0x886666; |
| 792 | kd = 0x3d; |
| 793 | } |
| 794 | |
| 795 | /* program DDR PLL ki and kd value */ |
| 796 | REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2); |
| 797 | |
| 798 | /* program DDR PLL phase_shift */ |
| 799 | REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3, |
| 800 | AR_CH0_DPLL3_PHASE_SHIFT, 0x1); |
| 801 | |
Felix Fietkau | 5fb9b1b | 2014-09-29 20:45:42 +0200 | [diff] [blame] | 802 | REG_WRITE(ah, AR_RTC_PLL_CONTROL, |
| 803 | pll | AR_RTC_9300_PLL_BYPASS); |
Gabor Juhos | a5415d6 | 2011-06-21 11:23:29 +0200 | [diff] [blame] | 804 | udelay(1000); |
| 805 | |
| 806 | /* program refdiv, nint, frac to RTC register */ |
| 807 | REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2); |
| 808 | |
| 809 | /* program BB PLL kd and ki value */ |
| 810 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd); |
| 811 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06); |
| 812 | |
| 813 | /* program BB PLL phase_shift */ |
| 814 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3, |
| 815 | AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1); |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 816 | } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) || |
| 817 | AR_SREV_9561(ah)) { |
Vasanthakumar Thiagarajan | 0b488ac | 2011-04-20 10:26:15 +0530 | [diff] [blame] | 818 | u32 regval, pll2_divint, pll2_divfrac, refdiv; |
| 819 | |
Felix Fietkau | 5fb9b1b | 2014-09-29 20:45:42 +0200 | [diff] [blame] | 820 | REG_WRITE(ah, AR_RTC_PLL_CONTROL, |
| 821 | pll | AR_RTC_9300_SOC_PLL_BYPASS); |
Vasanthakumar Thiagarajan | 0b488ac | 2011-04-20 10:26:15 +0530 | [diff] [blame] | 822 | udelay(1000); |
| 823 | |
| 824 | REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16); |
| 825 | udelay(100); |
| 826 | |
| 827 | if (ah->is_clk_25mhz) { |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 828 | if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) { |
Sujith Manoharan | 2c32305 | 2013-12-31 08:12:02 +0530 | [diff] [blame] | 829 | pll2_divint = 0x1c; |
| 830 | pll2_divfrac = 0xa3d2; |
| 831 | refdiv = 1; |
| 832 | } else { |
| 833 | pll2_divint = 0x54; |
| 834 | pll2_divfrac = 0x1eb85; |
| 835 | refdiv = 3; |
| 836 | } |
Vasanthakumar Thiagarajan | 0b488ac | 2011-04-20 10:26:15 +0530 | [diff] [blame] | 837 | } else { |
Gabor Juhos | fc05a31 | 2012-07-03 19:13:31 +0200 | [diff] [blame] | 838 | if (AR_SREV_9340(ah)) { |
| 839 | pll2_divint = 88; |
| 840 | pll2_divfrac = 0; |
| 841 | refdiv = 5; |
| 842 | } else { |
| 843 | pll2_divint = 0x11; |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 844 | pll2_divfrac = (AR_SREV_9531(ah) || |
| 845 | AR_SREV_9561(ah)) ? |
| 846 | 0x26665 : 0x26666; |
Gabor Juhos | fc05a31 | 2012-07-03 19:13:31 +0200 | [diff] [blame] | 847 | refdiv = 1; |
| 848 | } |
Vasanthakumar Thiagarajan | 0b488ac | 2011-04-20 10:26:15 +0530 | [diff] [blame] | 849 | } |
| 850 | |
| 851 | regval = REG_READ(ah, AR_PHY_PLL_MODE); |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 852 | if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) |
Sujith Manoharan | 2c32305 | 2013-12-31 08:12:02 +0530 | [diff] [blame] | 853 | regval |= (0x1 << 22); |
| 854 | else |
| 855 | regval |= (0x1 << 16); |
Vasanthakumar Thiagarajan | 0b488ac | 2011-04-20 10:26:15 +0530 | [diff] [blame] | 856 | REG_WRITE(ah, AR_PHY_PLL_MODE, regval); |
| 857 | udelay(100); |
| 858 | |
| 859 | REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) | |
| 860 | (pll2_divint << 18) | pll2_divfrac); |
| 861 | udelay(100); |
| 862 | |
| 863 | regval = REG_READ(ah, AR_PHY_PLL_MODE); |
Gabor Juhos | fc05a31 | 2012-07-03 19:13:31 +0200 | [diff] [blame] | 864 | if (AR_SREV_9340(ah)) |
Sujith Manoharan | 2c32305 | 2013-12-31 08:12:02 +0530 | [diff] [blame] | 865 | regval = (regval & 0x80071fff) | |
| 866 | (0x1 << 30) | |
| 867 | (0x1 << 13) | |
| 868 | (0x4 << 26) | |
| 869 | (0x18 << 19); |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 870 | else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) { |
Sujith Manoharan | 2c32305 | 2013-12-31 08:12:02 +0530 | [diff] [blame] | 871 | regval = (regval & 0x01c00fff) | |
| 872 | (0x1 << 31) | |
| 873 | (0x2 << 29) | |
| 874 | (0xa << 25) | |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 875 | (0x1 << 19); |
| 876 | |
| 877 | if (AR_SREV_9531(ah)) |
| 878 | regval |= (0x6 << 12); |
| 879 | } else |
Sujith Manoharan | 2c32305 | 2013-12-31 08:12:02 +0530 | [diff] [blame] | 880 | regval = (regval & 0x80071fff) | |
| 881 | (0x3 << 30) | |
| 882 | (0x1 << 13) | |
| 883 | (0x4 << 26) | |
| 884 | (0x60 << 19); |
Vasanthakumar Thiagarajan | 0b488ac | 2011-04-20 10:26:15 +0530 | [diff] [blame] | 885 | REG_WRITE(ah, AR_PHY_PLL_MODE, regval); |
Sujith Manoharan | 2c32305 | 2013-12-31 08:12:02 +0530 | [diff] [blame] | 886 | |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 887 | if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) |
Sujith Manoharan | 2c32305 | 2013-12-31 08:12:02 +0530 | [diff] [blame] | 888 | REG_WRITE(ah, AR_PHY_PLL_MODE, |
| 889 | REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff); |
| 890 | else |
| 891 | REG_WRITE(ah, AR_PHY_PLL_MODE, |
| 892 | REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff); |
| 893 | |
Vasanthakumar Thiagarajan | 0b488ac | 2011-04-20 10:26:15 +0530 | [diff] [blame] | 894 | udelay(1000); |
Vivek Natarajan | 22983c3 | 2011-01-27 14:45:09 +0530 | [diff] [blame] | 895 | } |
Vasanthakumar Thiagarajan | d09b17f | 2010-12-06 04:27:44 -0800 | [diff] [blame] | 896 | |
Sujith Manoharan | 8565f8b | 2012-09-10 09:20:29 +0530 | [diff] [blame] | 897 | if (AR_SREV_9565(ah)) |
| 898 | pll |= 0x40000; |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 899 | REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 900 | |
Gabor Juhos | fc05a31 | 2012-07-03 19:13:31 +0200 | [diff] [blame] | 901 | if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) || |
| 902 | AR_SREV_9550(ah)) |
Vasanthakumar Thiagarajan | 3dfd7f6 | 2011-04-11 16:39:40 +0530 | [diff] [blame] | 903 | udelay(1000); |
| 904 | |
Luis R. Rodriguez | c75724d | 2009-10-19 02:33:34 -0400 | [diff] [blame] | 905 | /* Switch the core clock for ar9271 to 117Mhz */ |
| 906 | if (AR_SREV_9271(ah)) { |
Sujith | 25e2ab1 | 2010-03-17 14:25:22 +0530 | [diff] [blame] | 907 | udelay(500); |
| 908 | REG_WRITE(ah, 0x50040, 0x304); |
Luis R. Rodriguez | c75724d | 2009-10-19 02:33:34 -0400 | [diff] [blame] | 909 | } |
| 910 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 911 | udelay(RTC_PLL_SETTLE_DELAY); |
| 912 | |
| 913 | REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK); |
| 914 | } |
| 915 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 916 | static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah, |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 917 | enum nl80211_iftype opmode) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 918 | { |
Vasanthakumar Thiagarajan | 79d1d2b | 2011-04-19 19:29:19 +0530 | [diff] [blame] | 919 | u32 sync_default = AR_INTR_SYNC_DEFAULT; |
Pavel Roskin | 152d530 | 2010-03-31 18:05:37 -0400 | [diff] [blame] | 920 | u32 imr_reg = AR_IMR_TXERR | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 921 | AR_IMR_TXURN | |
| 922 | AR_IMR_RXERR | |
| 923 | AR_IMR_RXORN | |
| 924 | AR_IMR_BCNMISC; |
| 925 | |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 926 | if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) || |
| 927 | AR_SREV_9561(ah)) |
Vasanthakumar Thiagarajan | 79d1d2b | 2011-04-19 19:29:19 +0530 | [diff] [blame] | 928 | sync_default &= ~AR_INTR_SYNC_HOST1_FATAL; |
| 929 | |
Vasanthakumar Thiagarajan | 6686024 | 2010-04-15 17:39:07 -0400 | [diff] [blame] | 930 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 931 | imr_reg |= AR_IMR_RXOK_HP; |
| 932 | if (ah->config.rx_intr_mitigation) |
| 933 | imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR; |
| 934 | else |
| 935 | imr_reg |= AR_IMR_RXOK_LP; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 936 | |
Vasanthakumar Thiagarajan | 6686024 | 2010-04-15 17:39:07 -0400 | [diff] [blame] | 937 | } else { |
| 938 | if (ah->config.rx_intr_mitigation) |
| 939 | imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR; |
| 940 | else |
| 941 | imr_reg |= AR_IMR_RXOK; |
| 942 | } |
| 943 | |
| 944 | if (ah->config.tx_intr_mitigation) |
| 945 | imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR; |
| 946 | else |
| 947 | imr_reg |= AR_IMR_TXOK; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 948 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 949 | ENABLE_REGWRITE_BUFFER(ah); |
| 950 | |
Pavel Roskin | 152d530 | 2010-03-31 18:05:37 -0400 | [diff] [blame] | 951 | REG_WRITE(ah, AR_IMR, imr_reg); |
Pavel Roskin | 74bad5c | 2010-02-23 18:15:27 -0500 | [diff] [blame] | 952 | ah->imrs2_reg |= AR_IMR_S2_GTT; |
| 953 | REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 954 | |
| 955 | if (!AR_SREV_9100(ah)) { |
| 956 | REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF); |
Vasanthakumar Thiagarajan | 79d1d2b | 2011-04-19 19:29:19 +0530 | [diff] [blame] | 957 | REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 958 | REG_WRITE(ah, AR_INTR_SYNC_MASK, 0); |
| 959 | } |
Vasanthakumar Thiagarajan | 6686024 | 2010-04-15 17:39:07 -0400 | [diff] [blame] | 960 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 961 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 962 | |
Vasanthakumar Thiagarajan | 6686024 | 2010-04-15 17:39:07 -0400 | [diff] [blame] | 963 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 964 | REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0); |
| 965 | REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0); |
| 966 | REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0); |
| 967 | REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0); |
| 968 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 969 | } |
| 970 | |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 971 | static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us) |
| 972 | { |
| 973 | u32 val = ath9k_hw_mac_to_clks(ah, us - 2); |
| 974 | val = min(val, (u32) 0xFFFF); |
| 975 | REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val); |
| 976 | } |
| 977 | |
Lorenzo Bianconi | 8e15e09 | 2014-09-16 02:13:07 +0200 | [diff] [blame] | 978 | void ath9k_hw_setslottime(struct ath_hw *ah, u32 us) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 979 | { |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 980 | u32 val = ath9k_hw_mac_to_clks(ah, us); |
| 981 | val = min(val, (u32) 0xFFFF); |
| 982 | REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 983 | } |
| 984 | |
Lorenzo Bianconi | 8e15e09 | 2014-09-16 02:13:07 +0200 | [diff] [blame] | 985 | void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 986 | { |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 987 | u32 val = ath9k_hw_mac_to_clks(ah, us); |
| 988 | val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK)); |
| 989 | REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val); |
| 990 | } |
| 991 | |
Lorenzo Bianconi | 8e15e09 | 2014-09-16 02:13:07 +0200 | [diff] [blame] | 992 | void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us) |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 993 | { |
| 994 | u32 val = ath9k_hw_mac_to_clks(ah, us); |
| 995 | val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS)); |
| 996 | REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 997 | } |
| 998 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 999 | static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1000 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1001 | if (tu > 0xFFFF) { |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 1002 | ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n", |
| 1003 | tu); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1004 | ah->globaltxtimeout = (u32) -1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1005 | return false; |
| 1006 | } else { |
| 1007 | REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1008 | ah->globaltxtimeout = tu; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1009 | return true; |
| 1010 | } |
| 1011 | } |
| 1012 | |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1013 | void ath9k_hw_init_global_settings(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1014 | { |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1015 | struct ath_common *common = ath9k_hw_common(ah); |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1016 | const struct ath9k_channel *chan = ah->curchan; |
Felix Fietkau | e115b7e | 2012-04-19 21:18:23 +0200 | [diff] [blame] | 1017 | int acktimeout, ctstimeout, ack_offset = 0; |
Felix Fietkau | e239d85 | 2010-01-15 02:34:58 +0100 | [diff] [blame] | 1018 | int slottime; |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1019 | int sifstime; |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1020 | int rx_lat = 0, tx_lat = 0, eifs = 0; |
| 1021 | u32 reg; |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1022 | |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 1023 | ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n", |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1024 | ah->misc_mode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1025 | |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1026 | if (!chan) |
| 1027 | return; |
| 1028 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1029 | if (ah->misc_mode != 0) |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1030 | REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode); |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1031 | |
Rajkumar Manoharan | 81a91d5 | 2011-08-31 10:47:30 +0530 | [diff] [blame] | 1032 | if (IS_CHAN_A_FAST_CLOCK(ah, chan)) |
| 1033 | rx_lat = 41; |
| 1034 | else |
| 1035 | rx_lat = 37; |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1036 | tx_lat = 54; |
| 1037 | |
Felix Fietkau | e88e486 | 2012-04-19 21:18:22 +0200 | [diff] [blame] | 1038 | if (IS_CHAN_5GHZ(chan)) |
| 1039 | sifstime = 16; |
| 1040 | else |
| 1041 | sifstime = 10; |
| 1042 | |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1043 | if (IS_CHAN_HALF_RATE(chan)) { |
| 1044 | eifs = 175; |
| 1045 | rx_lat *= 2; |
| 1046 | tx_lat *= 2; |
| 1047 | if (IS_CHAN_A_FAST_CLOCK(ah, chan)) |
| 1048 | tx_lat += 11; |
| 1049 | |
Simon Wunderlich | 92367fe7 | 2013-08-14 08:01:30 +0200 | [diff] [blame] | 1050 | sifstime = 32; |
Felix Fietkau | e115b7e | 2012-04-19 21:18:23 +0200 | [diff] [blame] | 1051 | ack_offset = 16; |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1052 | slottime = 13; |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1053 | } else if (IS_CHAN_QUARTER_RATE(chan)) { |
| 1054 | eifs = 340; |
Rajkumar Manoharan | 81a91d5 | 2011-08-31 10:47:30 +0530 | [diff] [blame] | 1055 | rx_lat = (rx_lat * 4) - 1; |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1056 | tx_lat *= 4; |
| 1057 | if (IS_CHAN_A_FAST_CLOCK(ah, chan)) |
| 1058 | tx_lat += 22; |
| 1059 | |
Simon Wunderlich | 92367fe7 | 2013-08-14 08:01:30 +0200 | [diff] [blame] | 1060 | sifstime = 64; |
Felix Fietkau | e115b7e | 2012-04-19 21:18:23 +0200 | [diff] [blame] | 1061 | ack_offset = 32; |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1062 | slottime = 21; |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1063 | } else { |
Rajkumar Manoharan | a7be039 | 2011-08-27 12:13:21 +0530 | [diff] [blame] | 1064 | if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) { |
| 1065 | eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO; |
| 1066 | reg = AR_USEC_ASYNC_FIFO; |
| 1067 | } else { |
| 1068 | eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/ |
| 1069 | common->clockrate; |
| 1070 | reg = REG_READ(ah, AR_USEC); |
| 1071 | } |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1072 | rx_lat = MS(reg, AR_USEC_RX_LAT); |
| 1073 | tx_lat = MS(reg, AR_USEC_TX_LAT); |
| 1074 | |
| 1075 | slottime = ah->slottime; |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1076 | } |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1077 | |
Felix Fietkau | e239d85 | 2010-01-15 02:34:58 +0100 | [diff] [blame] | 1078 | /* As defined by IEEE 802.11-2007 17.3.8.6 */ |
Mathias Kretschmer | f77f823 | 2013-04-22 22:34:41 +0200 | [diff] [blame] | 1079 | slottime += 3 * ah->coverage_class; |
| 1080 | acktimeout = slottime + sifstime + ack_offset; |
Felix Fietkau | adb5066 | 2011-08-28 01:52:10 +0200 | [diff] [blame] | 1081 | ctstimeout = acktimeout; |
Felix Fietkau | 42c4568 | 2010-02-11 18:07:19 +0100 | [diff] [blame] | 1082 | |
| 1083 | /* |
| 1084 | * Workaround for early ACK timeouts, add an offset to match the |
Felix Fietkau | 55a2bb4 | 2012-02-05 21:15:18 +0100 | [diff] [blame] | 1085 | * initval's 64us ack timeout value. Use 48us for the CTS timeout. |
Felix Fietkau | 42c4568 | 2010-02-11 18:07:19 +0100 | [diff] [blame] | 1086 | * This was initially only meant to work around an issue with delayed |
| 1087 | * BA frames in some implementations, but it has been found to fix ACK |
| 1088 | * timeout issues in other cases as well. |
| 1089 | */ |
Felix Fietkau | e4744ec | 2013-10-11 23:31:01 +0200 | [diff] [blame] | 1090 | if (IS_CHAN_2GHZ(chan) && |
Felix Fietkau | e115b7e | 2012-04-19 21:18:23 +0200 | [diff] [blame] | 1091 | !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) { |
Felix Fietkau | 42c4568 | 2010-02-11 18:07:19 +0100 | [diff] [blame] | 1092 | acktimeout += 64 - sifstime - ah->slottime; |
Felix Fietkau | 55a2bb4 | 2012-02-05 21:15:18 +0100 | [diff] [blame] | 1093 | ctstimeout += 48 - sifstime - ah->slottime; |
| 1094 | } |
| 1095 | |
Lorenzo Bianconi | 7aefa8a | 2014-09-16 02:13:11 +0200 | [diff] [blame] | 1096 | if (ah->dynack.enabled) { |
| 1097 | acktimeout = ah->dynack.ackto; |
| 1098 | ctstimeout = acktimeout; |
| 1099 | slottime = (acktimeout - 3) / 2; |
| 1100 | } else { |
| 1101 | ah->dynack.ackto = acktimeout; |
| 1102 | } |
| 1103 | |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1104 | ath9k_hw_set_sifs_time(ah, sifstime); |
| 1105 | ath9k_hw_setslottime(ah, slottime); |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1106 | ath9k_hw_set_ack_timeout(ah, acktimeout); |
Felix Fietkau | adb5066 | 2011-08-28 01:52:10 +0200 | [diff] [blame] | 1107 | ath9k_hw_set_cts_timeout(ah, ctstimeout); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1108 | if (ah->globaltxtimeout != (u32) -1) |
| 1109 | ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout); |
Felix Fietkau | b6ba41b | 2011-07-09 11:12:50 +0700 | [diff] [blame] | 1110 | |
| 1111 | REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs)); |
| 1112 | REG_RMW(ah, AR_USEC, |
| 1113 | (common->clockrate - 1) | |
| 1114 | SM(rx_lat, AR_USEC_RX_LAT) | |
| 1115 | SM(tx_lat, AR_USEC_TX_LAT), |
| 1116 | AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC); |
| 1117 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1118 | } |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1119 | EXPORT_SYMBOL(ath9k_hw_init_global_settings); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1120 | |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 1121 | void ath9k_hw_deinit(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1122 | { |
Luis R. Rodriguez | 211f585 | 2009-10-06 21:19:07 -0400 | [diff] [blame] | 1123 | struct ath_common *common = ath9k_hw_common(ah); |
| 1124 | |
Sujith | 736b3a2 | 2010-03-17 14:25:24 +0530 | [diff] [blame] | 1125 | if (common->state < ATH_HW_INITIALIZED) |
Felix Fietkau | c1b976d | 2012-12-12 13:14:23 +0100 | [diff] [blame] | 1126 | return; |
Luis R. Rodriguez | 211f585 | 2009-10-06 21:19:07 -0400 | [diff] [blame] | 1127 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 1128 | ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1129 | } |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 1130 | EXPORT_SYMBOL(ath9k_hw_deinit); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1131 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1132 | /*******/ |
| 1133 | /* INI */ |
| 1134 | /*******/ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1135 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1136 | u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan) |
Bob Copeland | 3a702e4 | 2009-03-30 22:30:29 -0400 | [diff] [blame] | 1137 | { |
| 1138 | u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band); |
| 1139 | |
Felix Fietkau | 6b21fd2 | 2013-10-11 23:30:56 +0200 | [diff] [blame] | 1140 | if (IS_CHAN_2GHZ(chan)) |
Bob Copeland | 3a702e4 | 2009-03-30 22:30:29 -0400 | [diff] [blame] | 1141 | ctl |= CTL_11G; |
| 1142 | else |
| 1143 | ctl |= CTL_11A; |
| 1144 | |
| 1145 | return ctl; |
| 1146 | } |
| 1147 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1148 | /****************************************/ |
| 1149 | /* Reset and Channel Switching Routines */ |
| 1150 | /****************************************/ |
| 1151 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1152 | static inline void ath9k_hw_set_dma(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1153 | { |
Felix Fietkau | 57b3222 | 2010-04-15 17:39:22 -0400 | [diff] [blame] | 1154 | struct ath_common *common = ath9k_hw_common(ah); |
Felix Fietkau | 86c157b | 2013-05-23 12:20:56 +0200 | [diff] [blame] | 1155 | int txbuf_size; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1156 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1157 | ENABLE_REGWRITE_BUFFER(ah); |
| 1158 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1159 | /* |
| 1160 | * set AHB_MODE not to do cacheline prefetches |
| 1161 | */ |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1162 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 1163 | REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1164 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1165 | /* |
| 1166 | * let mac dma reads be in 128 byte chunks |
| 1167 | */ |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1168 | REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1169 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1170 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1171 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1172 | /* |
| 1173 | * Restore TX Trigger Level to its pre-reset value. |
| 1174 | * The initial value depends on whether aggregation is enabled, and is |
| 1175 | * adjusted whenever underruns are detected. |
| 1176 | */ |
Felix Fietkau | 57b3222 | 2010-04-15 17:39:22 -0400 | [diff] [blame] | 1177 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 1178 | REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1179 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1180 | ENABLE_REGWRITE_BUFFER(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1181 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1182 | /* |
| 1183 | * let mac dma writes be in 128 byte chunks |
| 1184 | */ |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1185 | REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1186 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1187 | /* |
| 1188 | * Setup receive FIFO threshold to hold off TX activities |
| 1189 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1190 | REG_WRITE(ah, AR_RXFIFO_CFG, 0x200); |
| 1191 | |
Felix Fietkau | 57b3222 | 2010-04-15 17:39:22 -0400 | [diff] [blame] | 1192 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 1193 | REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1); |
| 1194 | REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1); |
| 1195 | |
| 1196 | ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - |
| 1197 | ah->caps.rx_status_len); |
| 1198 | } |
| 1199 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1200 | /* |
| 1201 | * reduce the number of usable entries in PCU TXBUF to avoid |
| 1202 | * wrap around issues. |
| 1203 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1204 | if (AR_SREV_9285(ah)) { |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1205 | /* For AR9285 the number of Fifos are reduced to half. |
| 1206 | * So set the usable tx buf size also to half to |
| 1207 | * avoid data/delimiter underruns |
| 1208 | */ |
Felix Fietkau | 86c157b | 2013-05-23 12:20:56 +0200 | [diff] [blame] | 1209 | txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE; |
| 1210 | } else if (AR_SREV_9340_13_OR_LATER(ah)) { |
| 1211 | /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */ |
| 1212 | txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE; |
| 1213 | } else { |
| 1214 | txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1215 | } |
Vasanthakumar Thiagarajan | 744d402 | 2010-04-15 17:39:27 -0400 | [diff] [blame] | 1216 | |
Felix Fietkau | 86c157b | 2013-05-23 12:20:56 +0200 | [diff] [blame] | 1217 | if (!AR_SREV_9271(ah)) |
| 1218 | REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size); |
| 1219 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1220 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1221 | |
Vasanthakumar Thiagarajan | 744d402 | 2010-04-15 17:39:27 -0400 | [diff] [blame] | 1222 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 1223 | ath9k_hw_reset_txstatus_ring(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1224 | } |
| 1225 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1226 | static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1227 | { |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1228 | u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC; |
| 1229 | u32 set = AR_STA_ID1_KSRCH_MODE; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1230 | |
Oleksij Rempel | 7b37e0d | 2015-03-22 19:29:57 +0100 | [diff] [blame] | 1231 | ENABLE_REG_RMW_BUFFER(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1232 | switch (opmode) { |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1233 | case NL80211_IFTYPE_ADHOC: |
Felix Fietkau | 83322eb | 2014-09-27 22:49:44 +0200 | [diff] [blame] | 1234 | if (!AR_SREV_9340_13(ah)) { |
| 1235 | set |= AR_STA_ID1_ADHOC; |
| 1236 | REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION); |
| 1237 | break; |
| 1238 | } |
| 1239 | /* fall through */ |
Jan Kaisrlik | 862a336 | 2015-09-17 14:03:46 +0200 | [diff] [blame] | 1240 | case NL80211_IFTYPE_OCB: |
Thomas Pedersen | 2664d66 | 2013-05-08 10:16:48 -0700 | [diff] [blame] | 1241 | case NL80211_IFTYPE_MESH_POINT: |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1242 | case NL80211_IFTYPE_AP: |
| 1243 | set |= AR_STA_ID1_STA_AP; |
| 1244 | /* fall through */ |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1245 | case NL80211_IFTYPE_STATION: |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1246 | REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1247 | break; |
Rajkumar Manoharan | 5f841b4 | 2010-10-27 18:31:15 +0530 | [diff] [blame] | 1248 | default: |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1249 | if (!ah->is_monitoring) |
| 1250 | set = 0; |
Rajkumar Manoharan | 5f841b4 | 2010-10-27 18:31:15 +0530 | [diff] [blame] | 1251 | break; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1252 | } |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1253 | REG_RMW(ah, AR_STA_ID1, set, mask); |
Oleksij Rempel | 7b37e0d | 2015-03-22 19:29:57 +0100 | [diff] [blame] | 1254 | REG_RMW_BUFFER_FLUSH(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1255 | } |
| 1256 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1257 | void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, |
| 1258 | u32 *coef_mantissa, u32 *coef_exponent) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1259 | { |
| 1260 | u32 coef_exp, coef_man; |
| 1261 | |
| 1262 | for (coef_exp = 31; coef_exp > 0; coef_exp--) |
| 1263 | if ((coef_scaled >> coef_exp) & 0x1) |
| 1264 | break; |
| 1265 | |
| 1266 | coef_exp = 14 - (coef_exp - COEF_SCALE_S); |
| 1267 | |
| 1268 | coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1)); |
| 1269 | |
| 1270 | *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp); |
| 1271 | *coef_exponent = coef_exp - 16; |
| 1272 | } |
| 1273 | |
Sujith Manoharan | d7df7a5 | 2013-12-18 09:53:27 +0530 | [diff] [blame] | 1274 | /* AR9330 WAR: |
| 1275 | * call external reset function to reset WMAC if: |
| 1276 | * - doing a cold reset |
| 1277 | * - we have pending frames in the TX queues. |
| 1278 | */ |
| 1279 | static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type) |
| 1280 | { |
| 1281 | int i, npend = 0; |
| 1282 | |
| 1283 | for (i = 0; i < AR_NUM_QCU; i++) { |
| 1284 | npend = ath9k_hw_numtxpending(ah, i); |
| 1285 | if (npend) |
| 1286 | break; |
| 1287 | } |
| 1288 | |
| 1289 | if (ah->external_reset && |
| 1290 | (npend || type == ATH9K_RESET_COLD)) { |
| 1291 | int reset_err = 0; |
| 1292 | |
| 1293 | ath_dbg(ath9k_hw_common(ah), RESET, |
| 1294 | "reset MAC via external reset\n"); |
| 1295 | |
| 1296 | reset_err = ah->external_reset(); |
| 1297 | if (reset_err) { |
| 1298 | ath_err(ath9k_hw_common(ah), |
| 1299 | "External reset failed, err=%d\n", |
| 1300 | reset_err); |
| 1301 | return false; |
| 1302 | } |
| 1303 | |
| 1304 | REG_WRITE(ah, AR_RTC_RESET, 1); |
| 1305 | } |
| 1306 | |
| 1307 | return true; |
| 1308 | } |
| 1309 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1310 | static bool ath9k_hw_set_reset(struct ath_hw *ah, int type) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1311 | { |
| 1312 | u32 rst_flags; |
| 1313 | u32 tmpReg; |
| 1314 | |
Sujith | 7076849 | 2009-02-16 13:23:12 +0530 | [diff] [blame] | 1315 | if (AR_SREV_9100(ah)) { |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1316 | REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK, |
| 1317 | AR_RTC_DERIVED_CLK_PERIOD, 1); |
Sujith | 7076849 | 2009-02-16 13:23:12 +0530 | [diff] [blame] | 1318 | (void)REG_READ(ah, AR_RTC_DERIVED_CLK); |
| 1319 | } |
| 1320 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1321 | ENABLE_REGWRITE_BUFFER(ah); |
| 1322 | |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1323 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 1324 | REG_WRITE(ah, AR_WA, ah->WARegVal); |
| 1325 | udelay(10); |
| 1326 | } |
| 1327 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1328 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN | |
| 1329 | AR_RTC_FORCE_WAKE_ON_INT); |
| 1330 | |
| 1331 | if (AR_SREV_9100(ah)) { |
| 1332 | rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD | |
| 1333 | AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET; |
| 1334 | } else { |
| 1335 | tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE); |
Felix Fietkau | a37a991 | 2013-05-23 12:20:55 +0200 | [diff] [blame] | 1336 | if (AR_SREV_9340(ah)) |
| 1337 | tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT; |
| 1338 | else |
| 1339 | tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT | |
| 1340 | AR_INTR_SYNC_RADM_CPL_TIMEOUT; |
| 1341 | |
| 1342 | if (tmpReg) { |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1343 | u32 val; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1344 | REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0); |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1345 | |
| 1346 | val = AR_RC_HOSTIF; |
| 1347 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 1348 | val |= AR_RC_AHB; |
| 1349 | REG_WRITE(ah, AR_RC, val); |
| 1350 | |
| 1351 | } else if (!AR_SREV_9300_20_OR_LATER(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1352 | REG_WRITE(ah, AR_RC, AR_RC_AHB); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1353 | |
| 1354 | rst_flags = AR_RTC_RC_MAC_WARM; |
| 1355 | if (type == ATH9K_RESET_COLD) |
| 1356 | rst_flags |= AR_RTC_RC_MAC_COLD; |
| 1357 | } |
| 1358 | |
Gabor Juhos | 7d95847c | 2011-06-21 11:23:51 +0200 | [diff] [blame] | 1359 | if (AR_SREV_9330(ah)) { |
Sujith Manoharan | d7df7a5 | 2013-12-18 09:53:27 +0530 | [diff] [blame] | 1360 | if (!ath9k_hw_ar9330_reset_war(ah, type)) |
| 1361 | return false; |
Gabor Juhos | 7d95847c | 2011-06-21 11:23:51 +0200 | [diff] [blame] | 1362 | } |
| 1363 | |
Rajkumar Manoharan | 3863495 | 2012-06-11 12:19:32 +0530 | [diff] [blame] | 1364 | if (ath9k_hw_mci_is_enabled(ah)) |
Rajkumar Manoharan | 506847a | 2012-06-12 20:18:16 +0530 | [diff] [blame] | 1365 | ar9003_mci_check_gpm_offset(ah); |
Rajkumar Manoharan | 3863495 | 2012-06-11 12:19:32 +0530 | [diff] [blame] | 1366 | |
Miaoqing Pan | 466b0f0 | 2016-01-18 09:33:50 +0800 | [diff] [blame] | 1367 | /* DMA HALT added to resolve ar9300 and ar9580 bus error during |
| 1368 | * RTC_RC reg read |
| 1369 | */ |
| 1370 | if (AR_SREV_9300(ah) || AR_SREV_9580(ah)) { |
| 1371 | REG_SET_BIT(ah, AR_CFG, AR_CFG_HALT_REQ); |
| 1372 | ath9k_hw_wait(ah, AR_CFG, AR_CFG_HALT_ACK, AR_CFG_HALT_ACK, |
| 1373 | 20 * AH_WAIT_TIMEOUT); |
| 1374 | REG_CLR_BIT(ah, AR_CFG, AR_CFG_HALT_REQ); |
| 1375 | } |
| 1376 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1377 | REG_WRITE(ah, AR_RTC_RC, rst_flags); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1378 | |
| 1379 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1380 | |
Sujith Manoharan | 4dc78c43 | 2013-12-18 09:53:26 +0530 | [diff] [blame] | 1381 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 1382 | udelay(50); |
| 1383 | else if (AR_SREV_9100(ah)) |
Sujith Manoharan | 3683a07 | 2014-02-04 08:37:52 +0530 | [diff] [blame] | 1384 | mdelay(10); |
Sujith Manoharan | 4dc78c43 | 2013-12-18 09:53:26 +0530 | [diff] [blame] | 1385 | else |
| 1386 | udelay(100); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1387 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1388 | REG_WRITE(ah, AR_RTC_RC, 0); |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 1389 | if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) { |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 1390 | ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1391 | return false; |
| 1392 | } |
| 1393 | |
| 1394 | if (!AR_SREV_9100(ah)) |
| 1395 | REG_WRITE(ah, AR_RC, 0); |
| 1396 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1397 | if (AR_SREV_9100(ah)) |
| 1398 | udelay(50); |
| 1399 | |
| 1400 | return true; |
| 1401 | } |
| 1402 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1403 | static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1404 | { |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1405 | ENABLE_REGWRITE_BUFFER(ah); |
| 1406 | |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1407 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 1408 | REG_WRITE(ah, AR_WA, ah->WARegVal); |
| 1409 | udelay(10); |
| 1410 | } |
| 1411 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1412 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN | |
| 1413 | AR_RTC_FORCE_WAKE_ON_INT); |
| 1414 | |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1415 | if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah)) |
Vasanthakumar Thiagarajan | 1c29ce6 | 2009-08-31 17:48:36 +0530 | [diff] [blame] | 1416 | REG_WRITE(ah, AR_RC, AR_RC_AHB); |
| 1417 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1418 | REG_WRITE(ah, AR_RTC_RESET, 0); |
Vasanthakumar Thiagarajan | 1c29ce6 | 2009-08-31 17:48:36 +0530 | [diff] [blame] | 1419 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1420 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1421 | |
Sujith Manoharan | afe3653 | 2013-12-18 09:53:25 +0530 | [diff] [blame] | 1422 | udelay(2); |
Senthil Balasubramanian | 84e2169 | 2010-04-15 17:38:30 -0400 | [diff] [blame] | 1423 | |
| 1424 | if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah)) |
Vasanthakumar Thiagarajan | 1c29ce6 | 2009-08-31 17:48:36 +0530 | [diff] [blame] | 1425 | REG_WRITE(ah, AR_RC, 0); |
| 1426 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1427 | REG_WRITE(ah, AR_RTC_RESET, 1); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1428 | |
| 1429 | if (!ath9k_hw_wait(ah, |
| 1430 | AR_RTC_STATUS, |
| 1431 | AR_RTC_STATUS_M, |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 1432 | AR_RTC_STATUS_ON, |
| 1433 | AH_WAIT_TIMEOUT)) { |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 1434 | ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1435 | return false; |
| 1436 | } |
| 1437 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1438 | return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM); |
| 1439 | } |
| 1440 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1441 | static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1442 | { |
Mohammed Shafi Shajakhan | 7a9233f | 2011-11-30 10:41:25 +0530 | [diff] [blame] | 1443 | bool ret = false; |
Senthil Balasubramanian | 2577c6e | 2011-09-13 22:38:18 +0530 | [diff] [blame] | 1444 | |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1445 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 1446 | REG_WRITE(ah, AR_WA, ah->WARegVal); |
| 1447 | udelay(10); |
| 1448 | } |
| 1449 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1450 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, |
| 1451 | AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT); |
| 1452 | |
Felix Fietkau | ceb26a6 | 2012-10-03 21:07:51 +0200 | [diff] [blame] | 1453 | if (!ah->reset_power_on) |
| 1454 | type = ATH9K_RESET_POWER_ON; |
| 1455 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1456 | switch (type) { |
| 1457 | case ATH9K_RESET_POWER_ON: |
Mohammed Shafi Shajakhan | 7a9233f | 2011-11-30 10:41:25 +0530 | [diff] [blame] | 1458 | ret = ath9k_hw_set_reset_power_on(ah); |
Sujith Manoharan | da8fb12 | 2012-11-17 21:20:50 +0530 | [diff] [blame] | 1459 | if (ret) |
Felix Fietkau | ceb26a6 | 2012-10-03 21:07:51 +0200 | [diff] [blame] | 1460 | ah->reset_power_on = true; |
Mohammed Shafi Shajakhan | 7a9233f | 2011-11-30 10:41:25 +0530 | [diff] [blame] | 1461 | break; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1462 | case ATH9K_RESET_WARM: |
| 1463 | case ATH9K_RESET_COLD: |
Mohammed Shafi Shajakhan | 7a9233f | 2011-11-30 10:41:25 +0530 | [diff] [blame] | 1464 | ret = ath9k_hw_set_reset(ah, type); |
| 1465 | break; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1466 | default: |
Mohammed Shafi Shajakhan | 7a9233f | 2011-11-30 10:41:25 +0530 | [diff] [blame] | 1467 | break; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1468 | } |
Mohammed Shafi Shajakhan | 7a9233f | 2011-11-30 10:41:25 +0530 | [diff] [blame] | 1469 | |
Mohammed Shafi Shajakhan | 7a9233f | 2011-11-30 10:41:25 +0530 | [diff] [blame] | 1470 | return ret; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1471 | } |
| 1472 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1473 | static bool ath9k_hw_chip_reset(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1474 | struct ath9k_channel *chan) |
| 1475 | { |
Felix Fietkau | 9c083af | 2012-03-03 15:17:02 +0100 | [diff] [blame] | 1476 | int reset_type = ATH9K_RESET_WARM; |
| 1477 | |
| 1478 | if (AR_SREV_9280(ah)) { |
| 1479 | if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) |
| 1480 | reset_type = ATH9K_RESET_POWER_ON; |
| 1481 | else |
| 1482 | reset_type = ATH9K_RESET_COLD; |
Felix Fietkau | 3412f2f0 | 2013-02-25 20:51:07 +0100 | [diff] [blame] | 1483 | } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) || |
| 1484 | (REG_READ(ah, AR_CR) & AR_CR_RXE)) |
| 1485 | reset_type = ATH9K_RESET_COLD; |
Felix Fietkau | 9c083af | 2012-03-03 15:17:02 +0100 | [diff] [blame] | 1486 | |
| 1487 | if (!ath9k_hw_set_reset_reg(ah, reset_type)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1488 | return false; |
| 1489 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 1490 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1491 | return false; |
| 1492 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1493 | ah->chip_fullsleep = false; |
Felix Fietkau | bfc441a | 2012-05-24 14:32:22 +0200 | [diff] [blame] | 1494 | |
| 1495 | if (AR_SREV_9330(ah)) |
| 1496 | ar9003_hw_internal_regulator_apply(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1497 | ath9k_hw_init_pll(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1498 | |
| 1499 | return true; |
| 1500 | } |
| 1501 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1502 | static bool ath9k_hw_channel_change(struct ath_hw *ah, |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 1503 | struct ath9k_channel *chan) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1504 | { |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 1505 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith Manoharan | b840cff | 2013-07-16 12:03:19 +0530 | [diff] [blame] | 1506 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
| 1507 | bool band_switch = false, mode_diff = false; |
Sujith Manoharan | 70e89a7 | 2013-07-16 12:03:22 +0530 | [diff] [blame] | 1508 | u8 ini_reloaded = 0; |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1509 | u32 qnum; |
Luis R. Rodriguez | 0a3b7ba | 2009-10-19 02:33:40 -0400 | [diff] [blame] | 1510 | int r; |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 1511 | |
Sujith Manoharan | b840cff | 2013-07-16 12:03:19 +0530 | [diff] [blame] | 1512 | if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) { |
Felix Fietkau | af02efb | 2013-11-18 20:14:44 +0100 | [diff] [blame] | 1513 | u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags; |
| 1514 | band_switch = !!(flags_diff & CHANNEL_5GHZ); |
| 1515 | mode_diff = !!(flags_diff & ~CHANNEL_HT); |
Sujith Manoharan | b840cff | 2013-07-16 12:03:19 +0530 | [diff] [blame] | 1516 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1517 | |
| 1518 | for (qnum = 0; qnum < AR_NUM_QCU; qnum++) { |
| 1519 | if (ath9k_hw_numtxpending(ah, qnum)) { |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 1520 | ath_dbg(common, QUEUE, |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1521 | "Transmit frames pending on queue %d\n", qnum); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1522 | return false; |
| 1523 | } |
| 1524 | } |
| 1525 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1526 | if (!ath9k_hw_rfbus_req(ah)) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 1527 | ath_err(common, "Could not kill baseband RX\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1528 | return false; |
| 1529 | } |
| 1530 | |
Sujith Manoharan | b840cff | 2013-07-16 12:03:19 +0530 | [diff] [blame] | 1531 | if (band_switch || mode_diff) { |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 1532 | ath9k_hw_mark_phy_inactive(ah); |
| 1533 | udelay(5); |
| 1534 | |
Sujith Manoharan | 5f35c0f | 2013-07-16 12:03:20 +0530 | [diff] [blame] | 1535 | if (band_switch) |
| 1536 | ath9k_hw_init_pll(ah, chan); |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 1537 | |
| 1538 | if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) { |
| 1539 | ath_err(common, "Failed to do fast channel change\n"); |
| 1540 | return false; |
| 1541 | } |
| 1542 | } |
| 1543 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1544 | ath9k_hw_set_channel_regs(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1545 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1546 | r = ath9k_hw_rf_set_freq(ah, chan); |
Luis R. Rodriguez | 0a3b7ba | 2009-10-19 02:33:40 -0400 | [diff] [blame] | 1547 | if (r) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 1548 | ath_err(common, "Failed to set channel\n"); |
Luis R. Rodriguez | 0a3b7ba | 2009-10-19 02:33:40 -0400 | [diff] [blame] | 1549 | return false; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1550 | } |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 1551 | ath9k_hw_set_clockrate(ah); |
Gabor Juhos | 64ea57d | 2012-04-15 20:38:05 +0200 | [diff] [blame] | 1552 | ath9k_hw_apply_txpower(ah, chan, false); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1553 | |
Felix Fietkau | 81c507a | 2013-10-11 23:30:55 +0200 | [diff] [blame] | 1554 | ath9k_hw_set_delta_slope(ah, chan); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1555 | ath9k_hw_spur_mitigate_freq(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1556 | |
Sujith Manoharan | 70e89a7 | 2013-07-16 12:03:22 +0530 | [diff] [blame] | 1557 | if (band_switch || ini_reloaded) |
| 1558 | ah->eep_ops->set_board_values(ah, chan); |
| 1559 | |
| 1560 | ath9k_hw_init_bb(ah, chan); |
| 1561 | ath9k_hw_rfbus_done(ah); |
| 1562 | |
| 1563 | if (band_switch || ini_reloaded) { |
Rajkumar Manoharan | a126ff5 | 2011-10-13 11:00:42 +0530 | [diff] [blame] | 1564 | ah->ah_flags |= AH_FASTCC; |
Sujith Manoharan | 70e89a7 | 2013-07-16 12:03:22 +0530 | [diff] [blame] | 1565 | ath9k_hw_init_cal(ah, chan); |
Rajkumar Manoharan | a126ff5 | 2011-10-13 11:00:42 +0530 | [diff] [blame] | 1566 | ah->ah_flags &= ~AH_FASTCC; |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 1567 | } |
| 1568 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1569 | return true; |
| 1570 | } |
| 1571 | |
Felix Fietkau | 691680b | 2011-03-19 13:55:38 +0100 | [diff] [blame] | 1572 | static void ath9k_hw_apply_gpio_override(struct ath_hw *ah) |
| 1573 | { |
| 1574 | u32 gpio_mask = ah->gpio_mask; |
| 1575 | int i; |
| 1576 | |
| 1577 | for (i = 0; gpio_mask; i++, gpio_mask >>= 1) { |
| 1578 | if (!(gpio_mask & 1)) |
| 1579 | continue; |
| 1580 | |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 1581 | ath9k_hw_gpio_request_out(ah, i, NULL, |
| 1582 | AR_GPIO_OUTPUT_MUX_AS_OUTPUT); |
Felix Fietkau | 691680b | 2011-03-19 13:55:38 +0100 | [diff] [blame] | 1583 | ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i))); |
Miaoqing Pan | db22219 | 2016-03-07 10:38:16 +0800 | [diff] [blame] | 1584 | ath9k_hw_gpio_free(ah, i); |
Felix Fietkau | 691680b | 2011-03-19 13:55:38 +0100 | [diff] [blame] | 1585 | } |
| 1586 | } |
| 1587 | |
Sujith Manoharan | 1e516ca | 2013-09-11 21:30:27 +0530 | [diff] [blame] | 1588 | void ath9k_hw_check_nav(struct ath_hw *ah) |
| 1589 | { |
| 1590 | struct ath_common *common = ath9k_hw_common(ah); |
| 1591 | u32 val; |
| 1592 | |
| 1593 | val = REG_READ(ah, AR_NAV); |
| 1594 | if (val != 0xdeadbeef && val > 0x7fff) { |
| 1595 | ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val); |
| 1596 | REG_WRITE(ah, AR_NAV, 0); |
| 1597 | } |
| 1598 | } |
| 1599 | EXPORT_SYMBOL(ath9k_hw_check_nav); |
| 1600 | |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1601 | bool ath9k_hw_check_alive(struct ath_hw *ah) |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1602 | { |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1603 | int count = 50; |
Felix Fietkau | d31a36a | 2014-02-24 22:26:05 +0100 | [diff] [blame] | 1604 | u32 reg, last_val; |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1605 | |
Rajkumar Manoharan | 01e1891 | 2012-03-15 05:34:27 +0530 | [diff] [blame] | 1606 | if (AR_SREV_9300(ah)) |
| 1607 | return !ath9k_hw_detect_mac_hang(ah); |
| 1608 | |
Felix Fietkau | e17f83e | 2010-09-22 12:34:53 +0200 | [diff] [blame] | 1609 | if (AR_SREV_9285_12_OR_LATER(ah)) |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1610 | return true; |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1611 | |
Felix Fietkau | d31a36a | 2014-02-24 22:26:05 +0100 | [diff] [blame] | 1612 | last_val = REG_READ(ah, AR_OBS_BUS_1); |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1613 | do { |
| 1614 | reg = REG_READ(ah, AR_OBS_BUS_1); |
Felix Fietkau | d31a36a | 2014-02-24 22:26:05 +0100 | [diff] [blame] | 1615 | if (reg != last_val) |
| 1616 | return true; |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1617 | |
Felix Fietkau | 105ff41 | 2014-03-09 09:51:16 +0100 | [diff] [blame] | 1618 | udelay(1); |
Felix Fietkau | d31a36a | 2014-02-24 22:26:05 +0100 | [diff] [blame] | 1619 | last_val = reg; |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1620 | if ((reg & 0x7E7FFFEF) == 0x00702400) |
| 1621 | continue; |
| 1622 | |
| 1623 | switch (reg & 0x7E000B00) { |
| 1624 | case 0x1E000000: |
| 1625 | case 0x52000B00: |
| 1626 | case 0x18000B00: |
| 1627 | continue; |
| 1628 | default: |
| 1629 | return true; |
| 1630 | } |
| 1631 | } while (count-- > 0); |
| 1632 | |
| 1633 | return false; |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1634 | } |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1635 | EXPORT_SYMBOL(ath9k_hw_check_alive); |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1636 | |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1637 | static void ath9k_hw_init_mfp(struct ath_hw *ah) |
| 1638 | { |
| 1639 | /* Setup MFP options for CCMP */ |
| 1640 | if (AR_SREV_9280_20_OR_LATER(ah)) { |
| 1641 | /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt |
| 1642 | * frames when constructing CCMP AAD. */ |
| 1643 | REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT, |
| 1644 | 0xc7ff); |
Chun-Yeow Yeoh | 60fc496 | 2014-11-16 03:05:41 +0800 | [diff] [blame] | 1645 | if (AR_SREV_9271(ah) || AR_DEVID_7010(ah)) |
| 1646 | ah->sw_mgmt_crypto_tx = true; |
| 1647 | else |
| 1648 | ah->sw_mgmt_crypto_tx = false; |
Chun-Yeow Yeoh | e6510b1 | 2014-11-16 03:05:40 +0800 | [diff] [blame] | 1649 | ah->sw_mgmt_crypto_rx = false; |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1650 | } else if (AR_SREV_9160_10_OR_LATER(ah)) { |
| 1651 | /* Disable hardware crypto for management frames */ |
| 1652 | REG_CLR_BIT(ah, AR_PCU_MISC_MODE2, |
| 1653 | AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE); |
| 1654 | REG_SET_BIT(ah, AR_PCU_MISC_MODE2, |
| 1655 | AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT); |
Chun-Yeow Yeoh | e6510b1 | 2014-11-16 03:05:40 +0800 | [diff] [blame] | 1656 | ah->sw_mgmt_crypto_tx = true; |
| 1657 | ah->sw_mgmt_crypto_rx = true; |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1658 | } else { |
Chun-Yeow Yeoh | e6510b1 | 2014-11-16 03:05:40 +0800 | [diff] [blame] | 1659 | ah->sw_mgmt_crypto_tx = true; |
| 1660 | ah->sw_mgmt_crypto_rx = true; |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1661 | } |
| 1662 | } |
| 1663 | |
| 1664 | static void ath9k_hw_reset_opmode(struct ath_hw *ah, |
| 1665 | u32 macStaId1, u32 saveDefAntenna) |
| 1666 | { |
| 1667 | struct ath_common *common = ath9k_hw_common(ah); |
| 1668 | |
| 1669 | ENABLE_REGWRITE_BUFFER(ah); |
| 1670 | |
Felix Fietkau | ecbbed3 | 2013-04-16 12:51:56 +0200 | [diff] [blame] | 1671 | REG_RMW(ah, AR_STA_ID1, macStaId1 |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1672 | | AR_STA_ID1_RTS_USE_DEF |
Felix Fietkau | ecbbed3 | 2013-04-16 12:51:56 +0200 | [diff] [blame] | 1673 | | ah->sta_id1_defaults, |
| 1674 | ~AR_STA_ID1_SADH_MASK); |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1675 | ath_hw_setbssidmask(common); |
| 1676 | REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna); |
| 1677 | ath9k_hw_write_associd(ah); |
| 1678 | REG_WRITE(ah, AR_ISR, ~0); |
| 1679 | REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR); |
| 1680 | |
| 1681 | REGWRITE_BUFFER_FLUSH(ah); |
| 1682 | |
| 1683 | ath9k_hw_set_operating_mode(ah, ah->opmode); |
| 1684 | } |
| 1685 | |
| 1686 | static void ath9k_hw_init_queues(struct ath_hw *ah) |
| 1687 | { |
| 1688 | int i; |
| 1689 | |
| 1690 | ENABLE_REGWRITE_BUFFER(ah); |
| 1691 | |
| 1692 | for (i = 0; i < AR_NUM_DCU; i++) |
| 1693 | REG_WRITE(ah, AR_DQCUMASK(i), 1 << i); |
| 1694 | |
| 1695 | REGWRITE_BUFFER_FLUSH(ah); |
| 1696 | |
| 1697 | ah->intr_txqs = 0; |
| 1698 | for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) |
| 1699 | ath9k_hw_resettxqueue(ah, i); |
| 1700 | } |
| 1701 | |
| 1702 | /* |
| 1703 | * For big endian systems turn on swapping for descriptors |
| 1704 | */ |
| 1705 | static void ath9k_hw_init_desc(struct ath_hw *ah) |
| 1706 | { |
| 1707 | struct ath_common *common = ath9k_hw_common(ah); |
| 1708 | |
| 1709 | if (AR_SREV_9100(ah)) { |
| 1710 | u32 mask; |
| 1711 | mask = REG_READ(ah, AR_CFG); |
| 1712 | if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) { |
| 1713 | ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n", |
| 1714 | mask); |
| 1715 | } else { |
| 1716 | mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB; |
| 1717 | REG_WRITE(ah, AR_CFG, mask); |
| 1718 | ath_dbg(common, RESET, "Setting CFG 0x%x\n", |
| 1719 | REG_READ(ah, AR_CFG)); |
| 1720 | } |
| 1721 | } else { |
| 1722 | if (common->bus_ops->ath_bus_type == ATH_USB) { |
| 1723 | /* Configure AR9271 target WLAN */ |
| 1724 | if (AR_SREV_9271(ah)) |
| 1725 | REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB); |
| 1726 | else |
| 1727 | REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD); |
| 1728 | } |
| 1729 | #ifdef __BIG_ENDIAN |
| 1730 | else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) || |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 1731 | AR_SREV_9550(ah) || AR_SREV_9531(ah) || |
| 1732 | AR_SREV_9561(ah)) |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1733 | REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0); |
| 1734 | else |
| 1735 | REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD); |
| 1736 | #endif |
| 1737 | } |
| 1738 | } |
| 1739 | |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1740 | /* |
| 1741 | * Fast channel change: |
| 1742 | * (Change synthesizer based on channel freq without resetting chip) |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1743 | */ |
| 1744 | static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan) |
| 1745 | { |
| 1746 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith Manoharan | b840cff | 2013-07-16 12:03:19 +0530 | [diff] [blame] | 1747 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1748 | int ret; |
| 1749 | |
| 1750 | if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI) |
| 1751 | goto fail; |
| 1752 | |
| 1753 | if (ah->chip_fullsleep) |
| 1754 | goto fail; |
| 1755 | |
| 1756 | if (!ah->curchan) |
| 1757 | goto fail; |
| 1758 | |
| 1759 | if (chan->channel == ah->curchan->channel) |
| 1760 | goto fail; |
| 1761 | |
Felix Fietkau | feb7bc9 | 2012-04-19 21:18:28 +0200 | [diff] [blame] | 1762 | if ((ah->curchan->channelFlags | chan->channelFlags) & |
| 1763 | (CHANNEL_HALF | CHANNEL_QUARTER)) |
| 1764 | goto fail; |
| 1765 | |
Sujith Manoharan | b840cff | 2013-07-16 12:03:19 +0530 | [diff] [blame] | 1766 | /* |
Felix Fietkau | 6b21fd2 | 2013-10-11 23:30:56 +0200 | [diff] [blame] | 1767 | * If cross-band fcc is not supoprted, bail out if channelFlags differ. |
Sujith Manoharan | b840cff | 2013-07-16 12:03:19 +0530 | [diff] [blame] | 1768 | */ |
Felix Fietkau | 6b21fd2 | 2013-10-11 23:30:56 +0200 | [diff] [blame] | 1769 | if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) && |
Felix Fietkau | af02efb | 2013-11-18 20:14:44 +0100 | [diff] [blame] | 1770 | ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT)) |
Felix Fietkau | 6b21fd2 | 2013-10-11 23:30:56 +0200 | [diff] [blame] | 1771 | goto fail; |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1772 | |
| 1773 | if (!ath9k_hw_check_alive(ah)) |
| 1774 | goto fail; |
| 1775 | |
| 1776 | /* |
| 1777 | * For AR9462, make sure that calibration data for |
| 1778 | * re-using are present. |
| 1779 | */ |
Sujith Manoharan | 8a90555 | 2012-05-04 13:23:59 +0530 | [diff] [blame] | 1780 | if (AR_SREV_9462(ah) && (ah->caldata && |
Sujith Manoharan | 4b9b42b | 2013-09-11 16:36:31 +0530 | [diff] [blame] | 1781 | (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) || |
| 1782 | !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) || |
| 1783 | !test_bit(RTT_DONE, &ah->caldata->cal_flags)))) |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1784 | goto fail; |
| 1785 | |
| 1786 | ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n", |
| 1787 | ah->curchan->channel, chan->channel); |
| 1788 | |
| 1789 | ret = ath9k_hw_channel_change(ah, chan); |
| 1790 | if (!ret) |
| 1791 | goto fail; |
| 1792 | |
Sujith Manoharan | 5955b2b | 2012-06-04 16:27:30 +0530 | [diff] [blame] | 1793 | if (ath9k_hw_mci_is_enabled(ah)) |
Rajkumar Manoharan | 1bde95fa | 2012-06-11 12:19:33 +0530 | [diff] [blame] | 1794 | ar9003_mci_2g5g_switch(ah, false); |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1795 | |
Rajkumar Manoharan | 8803331 | 2012-09-12 18:59:19 +0530 | [diff] [blame] | 1796 | ath9k_hw_loadnf(ah, ah->curchan); |
| 1797 | ath9k_hw_start_nfcal(ah, true); |
| 1798 | |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1799 | if (AR_SREV_9271(ah)) |
| 1800 | ar9002_hw_load_ani_reg(ah, chan); |
| 1801 | |
| 1802 | return 0; |
| 1803 | fail: |
| 1804 | return -EINVAL; |
| 1805 | } |
| 1806 | |
Felix Fietkau | 8d7e09d | 2014-06-11 16:18:01 +0530 | [diff] [blame] | 1807 | u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur) |
| 1808 | { |
| 1809 | struct timespec ts; |
| 1810 | s64 usec; |
| 1811 | |
| 1812 | if (!cur) { |
| 1813 | getrawmonotonic(&ts); |
| 1814 | cur = &ts; |
| 1815 | } |
| 1816 | |
| 1817 | usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000; |
| 1818 | usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000; |
| 1819 | |
| 1820 | return (u32) usec; |
| 1821 | } |
| 1822 | EXPORT_SYMBOL(ath9k_hw_get_tsf_offset); |
| 1823 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1824 | int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1825 | struct ath9k_hw_cal_data *caldata, bool fastcc) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1826 | { |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 1827 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1828 | u32 saveLedState; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1829 | u32 saveDefAntenna; |
| 1830 | u32 macStaId1; |
Benjamin Berg | bec9a94 | 2016-07-04 14:37:22 +0200 | [diff] [blame] | 1831 | struct timespec tsf_ts; |
| 1832 | u32 tsf_offset; |
Sujith | 46fe782 | 2009-09-17 09:25:25 +0530 | [diff] [blame] | 1833 | u64 tsf = 0; |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1834 | int r; |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1835 | bool start_mci_reset = false; |
Mohammed Shafi Shajakhan | 63d3296 | 2011-11-30 10:41:27 +0530 | [diff] [blame] | 1836 | bool save_fullsleep = ah->chip_fullsleep; |
| 1837 | |
Sujith Manoharan | 5955b2b | 2012-06-04 16:27:30 +0530 | [diff] [blame] | 1838 | if (ath9k_hw_mci_is_enabled(ah)) { |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 1839 | start_mci_reset = ar9003_mci_start_reset(ah, chan); |
| 1840 | if (start_mci_reset) |
| 1841 | return 0; |
Mohammed Shafi Shajakhan | 63d3296 | 2011-11-30 10:41:27 +0530 | [diff] [blame] | 1842 | } |
| 1843 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 1844 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1845 | return -EIO; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1846 | |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1847 | if (ah->curchan && !ah->chip_fullsleep) |
| 1848 | ath9k_hw_getnf(ah, ah->curchan); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1849 | |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 1850 | ah->caldata = caldata; |
Sujith Manoharan | fcb9a3d | 2013-03-04 12:42:52 +0530 | [diff] [blame] | 1851 | if (caldata && (chan->channel != caldata->channel || |
Felix Fietkau | 6b21fd2 | 2013-10-11 23:30:56 +0200 | [diff] [blame] | 1852 | chan->channelFlags != caldata->channelFlags)) { |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 1853 | /* Operating channel changed, reset channel calibration data */ |
| 1854 | memset(caldata, 0, sizeof(*caldata)); |
| 1855 | ath9k_init_nfcal_hist_buffer(ah, chan); |
Felix Fietkau | 51dea9b | 2012-08-27 17:00:07 +0200 | [diff] [blame] | 1856 | } else if (caldata) { |
Sujith Manoharan | 4b9b42b | 2013-09-11 16:36:31 +0530 | [diff] [blame] | 1857 | clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags); |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 1858 | } |
Lorenzo Bianconi | 5bc225a | 2013-10-11 14:09:54 +0200 | [diff] [blame] | 1859 | ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor); |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 1860 | |
Sujith Manoharan | caed657 | 2012-03-14 14:40:46 +0530 | [diff] [blame] | 1861 | if (fastcc) { |
| 1862 | r = ath9k_hw_do_fastcc(ah, chan); |
| 1863 | if (!r) |
| 1864 | return r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1865 | } |
| 1866 | |
Sujith Manoharan | 5955b2b | 2012-06-04 16:27:30 +0530 | [diff] [blame] | 1867 | if (ath9k_hw_mci_is_enabled(ah)) |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 1868 | ar9003_mci_stop_bt(ah, save_fullsleep); |
Mohammed Shafi Shajakhan | 63d3296 | 2011-11-30 10:41:27 +0530 | [diff] [blame] | 1869 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1870 | saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA); |
| 1871 | if (saveDefAntenna == 0) |
| 1872 | saveDefAntenna = 1; |
| 1873 | |
| 1874 | macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B; |
| 1875 | |
Felix Fietkau | 09d8e31 | 2013-11-18 20:14:43 +0100 | [diff] [blame] | 1876 | /* Save TSF before chip reset, a cold reset clears it */ |
Benjamin Berg | bec9a94 | 2016-07-04 14:37:22 +0200 | [diff] [blame] | 1877 | getrawmonotonic(&tsf_ts); |
Felix Fietkau | 09d8e31 | 2013-11-18 20:14:43 +0100 | [diff] [blame] | 1878 | tsf = ath9k_hw_gettsf64(ah); |
Sujith | 46fe782 | 2009-09-17 09:25:25 +0530 | [diff] [blame] | 1879 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1880 | saveLedState = REG_READ(ah, AR_CFG_LED) & |
| 1881 | (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL | |
| 1882 | AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW); |
| 1883 | |
| 1884 | ath9k_hw_mark_phy_inactive(ah); |
| 1885 | |
Vasanthakumar Thiagarajan | 45ef6a0b | 2010-12-15 07:30:53 -0800 | [diff] [blame] | 1886 | ah->paprd_table_write_done = false; |
| 1887 | |
Sujith | 05020d2 | 2010-03-17 14:25:23 +0530 | [diff] [blame] | 1888 | /* Only required on the first reset */ |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1889 | if (AR_SREV_9271(ah) && ah->htc_reset_init) { |
| 1890 | REG_WRITE(ah, |
| 1891 | AR9271_RESET_POWER_DOWN_CONTROL, |
| 1892 | AR9271_RADIO_RF_RST); |
| 1893 | udelay(50); |
| 1894 | } |
| 1895 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1896 | if (!ath9k_hw_chip_reset(ah, chan)) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 1897 | ath_err(common, "Chip reset failed\n"); |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1898 | return -EINVAL; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1899 | } |
| 1900 | |
Sujith | 05020d2 | 2010-03-17 14:25:23 +0530 | [diff] [blame] | 1901 | /* Only required on the first reset */ |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1902 | if (AR_SREV_9271(ah) && ah->htc_reset_init) { |
| 1903 | ah->htc_reset_init = false; |
| 1904 | REG_WRITE(ah, |
| 1905 | AR9271_RESET_POWER_DOWN_CONTROL, |
| 1906 | AR9271_GATE_MAC_CTL); |
| 1907 | udelay(50); |
| 1908 | } |
| 1909 | |
Sujith | 46fe782 | 2009-09-17 09:25:25 +0530 | [diff] [blame] | 1910 | /* Restore TSF */ |
Benjamin Berg | bec9a94 | 2016-07-04 14:37:22 +0200 | [diff] [blame] | 1911 | tsf_offset = ath9k_hw_get_tsf_offset(&tsf_ts, NULL); |
| 1912 | ath9k_hw_settsf64(ah, tsf + tsf_offset); |
Sujith | 46fe782 | 2009-09-17 09:25:25 +0530 | [diff] [blame] | 1913 | |
Felix Fietkau | 7a37081 | 2010-09-22 12:34:52 +0200 | [diff] [blame] | 1914 | if (AR_SREV_9280_20_OR_LATER(ah)) |
Vasanthakumar Thiagarajan | 369391d | 2009-01-21 19:24:13 +0530 | [diff] [blame] | 1915 | REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1916 | |
Sujith | e9141f7 | 2010-06-01 15:14:10 +0530 | [diff] [blame] | 1917 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 1918 | ar9002_hw_enable_async_fifo(ah); |
| 1919 | |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 1920 | r = ath9k_hw_process_ini(ah, chan); |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1921 | if (r) |
| 1922 | return r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1923 | |
Lorenzo Bianconi | 935d00c | 2013-12-12 18:10:16 +0100 | [diff] [blame] | 1924 | ath9k_hw_set_rfmode(ah, chan); |
| 1925 | |
Sujith Manoharan | 5955b2b | 2012-06-04 16:27:30 +0530 | [diff] [blame] | 1926 | if (ath9k_hw_mci_is_enabled(ah)) |
Mohammed Shafi Shajakhan | 63d3296 | 2011-11-30 10:41:27 +0530 | [diff] [blame] | 1927 | ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep); |
| 1928 | |
Felix Fietkau | f860d52 | 2010-06-30 02:07:48 +0200 | [diff] [blame] | 1929 | /* |
| 1930 | * Some AR91xx SoC devices frequently fail to accept TSF writes |
| 1931 | * right after the chip reset. When that happens, write a new |
Benjamin Berg | bec9a94 | 2016-07-04 14:37:22 +0200 | [diff] [blame] | 1932 | * value after the initvals have been applied. |
Felix Fietkau | f860d52 | 2010-06-30 02:07:48 +0200 | [diff] [blame] | 1933 | */ |
| 1934 | if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) { |
Benjamin Berg | bec9a94 | 2016-07-04 14:37:22 +0200 | [diff] [blame] | 1935 | tsf_offset = ath9k_hw_get_tsf_offset(&tsf_ts, NULL); |
| 1936 | ath9k_hw_settsf64(ah, tsf + tsf_offset); |
Felix Fietkau | f860d52 | 2010-06-30 02:07:48 +0200 | [diff] [blame] | 1937 | } |
| 1938 | |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1939 | ath9k_hw_init_mfp(ah); |
Jouni Malinen | 0ced0e1 | 2009-01-08 13:32:13 +0200 | [diff] [blame] | 1940 | |
Felix Fietkau | 81c507a | 2013-10-11 23:30:55 +0200 | [diff] [blame] | 1941 | ath9k_hw_set_delta_slope(ah, chan); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1942 | ath9k_hw_spur_mitigate_freq(ah, chan); |
Sujith | d650915 | 2009-03-13 08:56:05 +0530 | [diff] [blame] | 1943 | ah->eep_ops->set_board_values(ah, chan); |
Luis R. Rodriguez | a776582 | 2009-10-19 02:33:45 -0400 | [diff] [blame] | 1944 | |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1945 | ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna); |
Sujith Manoharan | 00e0003 | 2011-01-26 21:59:05 +0530 | [diff] [blame] | 1946 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1947 | r = ath9k_hw_rf_set_freq(ah, chan); |
Luis R. Rodriguez | 0a3b7ba | 2009-10-19 02:33:40 -0400 | [diff] [blame] | 1948 | if (r) |
| 1949 | return r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1950 | |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 1951 | ath9k_hw_set_clockrate(ah); |
| 1952 | |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 1953 | ath9k_hw_init_queues(ah); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1954 | ath9k_hw_init_interrupt_masks(ah, ah->opmode); |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 1955 | ath9k_hw_ani_cache_ini_regs(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1956 | ath9k_hw_init_qos(ah); |
| 1957 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1958 | if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT) |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 1959 | ath9k_hw_gpio_request_in(ah, ah->rfkill_gpio, "ath9k-rfkill"); |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1960 | |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1961 | ath9k_hw_init_global_settings(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1962 | |
Felix Fietkau | fe2b6af | 2011-07-09 11:12:51 +0700 | [diff] [blame] | 1963 | if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) { |
| 1964 | REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER, |
| 1965 | AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768); |
| 1966 | REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN, |
| 1967 | AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL); |
| 1968 | REG_SET_BIT(ah, AR_PCU_MISC_MODE2, |
| 1969 | AR_PCU_MISC_MODE2_ENABLE_AGGWEP); |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 1970 | } |
| 1971 | |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1972 | REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1973 | |
| 1974 | ath9k_hw_set_dma(ah); |
| 1975 | |
Rajkumar Manoharan | ed6ebd8 | 2012-06-11 12:19:34 +0530 | [diff] [blame] | 1976 | if (!ath9k_hw_mci_is_enabled(ah)) |
| 1977 | REG_WRITE(ah, AR_OBS, 8); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1978 | |
Oleksij Rempel | 7b37e0d | 2015-03-22 19:29:57 +0100 | [diff] [blame] | 1979 | ENABLE_REG_RMW_BUFFER(ah); |
Sujith | 0ce024c | 2009-12-14 14:57:00 +0530 | [diff] [blame] | 1980 | if (ah->config.rx_intr_mitigation) { |
Sujith Manoharan | a64e1a4 | 2014-01-23 08:20:30 +0530 | [diff] [blame] | 1981 | REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last); |
| 1982 | REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1983 | } |
| 1984 | |
Vasanthakumar Thiagarajan | 7f62a13 | 2010-04-15 17:39:19 -0400 | [diff] [blame] | 1985 | if (ah->config.tx_intr_mitigation) { |
| 1986 | REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300); |
| 1987 | REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750); |
| 1988 | } |
Oleksij Rempel | 7b37e0d | 2015-03-22 19:29:57 +0100 | [diff] [blame] | 1989 | REG_RMW_BUFFER_FLUSH(ah); |
Vasanthakumar Thiagarajan | 7f62a13 | 2010-04-15 17:39:19 -0400 | [diff] [blame] | 1990 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1991 | ath9k_hw_init_bb(ah, chan); |
| 1992 | |
Rajkumar Manoharan | 77a5a66 | 2011-10-13 11:00:37 +0530 | [diff] [blame] | 1993 | if (caldata) { |
Sujith Manoharan | 4b9b42b | 2013-09-11 16:36:31 +0530 | [diff] [blame] | 1994 | clear_bit(TXIQCAL_DONE, &caldata->cal_flags); |
| 1995 | clear_bit(TXCLCAL_DONE, &caldata->cal_flags); |
Rajkumar Manoharan | 77a5a66 | 2011-10-13 11:00:37 +0530 | [diff] [blame] | 1996 | } |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1997 | if (!ath9k_hw_init_cal(ah, chan)) |
Joe Perches | 6badaaf | 2009-06-28 09:26:32 -0700 | [diff] [blame] | 1998 | return -EIO; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1999 | |
Sujith Manoharan | 5955b2b | 2012-06-04 16:27:30 +0530 | [diff] [blame] | 2000 | if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata)) |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 2001 | return -EIO; |
Mohammed Shafi Shajakhan | 63d3296 | 2011-11-30 10:41:27 +0530 | [diff] [blame] | 2002 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2003 | ENABLE_REGWRITE_BUFFER(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2004 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 2005 | ath9k_hw_restore_chainmask(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2006 | REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ); |
| 2007 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2008 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2009 | |
Sujith Manoharan | f4c34af | 2014-11-16 06:11:03 +0530 | [diff] [blame] | 2010 | ath9k_hw_gen_timer_start_tsf2(ah); |
| 2011 | |
Sujith Manoharan | 15d2b58 | 2013-03-04 12:42:53 +0530 | [diff] [blame] | 2012 | ath9k_hw_init_desc(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2013 | |
Sujith Manoharan | dbccdd1 | 2012-02-22 17:55:47 +0530 | [diff] [blame] | 2014 | if (ath9k_hw_btcoex_is_enabled(ah)) |
Vasanthakumar Thiagarajan | 42cc41e | 2009-08-26 21:08:45 +0530 | [diff] [blame] | 2015 | ath9k_hw_btcoex_enable(ah); |
| 2016 | |
Sujith Manoharan | 5955b2b | 2012-06-04 16:27:30 +0530 | [diff] [blame] | 2017 | if (ath9k_hw_mci_is_enabled(ah)) |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 2018 | ar9003_mci_check_bt(ah); |
Mohammed Shafi Shajakhan | 63d3296 | 2011-11-30 10:41:27 +0530 | [diff] [blame] | 2019 | |
Felix Fietkau | 7b89fcc | 2014-10-25 17:19:32 +0200 | [diff] [blame] | 2020 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 2021 | ath9k_hw_loadnf(ah, chan); |
| 2022 | ath9k_hw_start_nfcal(ah, true); |
| 2023 | } |
Rajkumar Manoharan | 1fe860e | 2012-07-01 19:53:51 +0530 | [diff] [blame] | 2024 | |
Sujith Manoharan | a7abaf7 | 2013-12-24 10:44:21 +0530 | [diff] [blame] | 2025 | if (AR_SREV_9300_20_OR_LATER(ah)) |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 2026 | ar9003_hw_bb_watchdog_config(ah); |
Sujith Manoharan | a7abaf7 | 2013-12-24 10:44:21 +0530 | [diff] [blame] | 2027 | |
| 2028 | if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR) |
Rajkumar Manoharan | 51ac8cb | 2011-05-20 17:52:13 +0530 | [diff] [blame] | 2029 | ar9003_hw_disable_phy_restart(ah); |
Rajkumar Manoharan | 51ac8cb | 2011-05-20 17:52:13 +0530 | [diff] [blame] | 2030 | |
Felix Fietkau | 691680b | 2011-03-19 13:55:38 +0100 | [diff] [blame] | 2031 | ath9k_hw_apply_gpio_override(ah); |
| 2032 | |
Sujith Manoharan | 7bdea96 | 2013-08-04 14:22:00 +0530 | [diff] [blame] | 2033 | if (AR_SREV_9565(ah) && common->bt_ant_diversity) |
Sujith Manoharan | 362cd03 | 2012-09-16 08:06:36 +0530 | [diff] [blame] | 2034 | REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON); |
| 2035 | |
Lorenzo Bianconi | 4307b0f | 2014-09-11 23:50:54 +0200 | [diff] [blame] | 2036 | if (ah->hw->conf.radar_enabled) { |
| 2037 | /* set HW specific DFS configuration */ |
Lorenzo Bianconi | 7a0a260 | 2014-09-16 16:43:42 +0200 | [diff] [blame] | 2038 | ah->radar_conf.ext_channel = IS_CHAN_HT40(chan); |
Lorenzo Bianconi | 4307b0f | 2014-09-11 23:50:54 +0200 | [diff] [blame] | 2039 | ath9k_hw_set_radar_params(ah); |
| 2040 | } |
| 2041 | |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2042 | return 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2043 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2044 | EXPORT_SYMBOL(ath9k_hw_reset); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2045 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2046 | /******************************/ |
| 2047 | /* Power Management (Chipset) */ |
| 2048 | /******************************/ |
| 2049 | |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 2050 | /* |
| 2051 | * Notify Power Mgt is disabled in self-generated frames. |
| 2052 | * If requested, force chip to sleep. |
| 2053 | */ |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2054 | static void ath9k_set_power_sleep(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2055 | { |
| 2056 | REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); |
Senthil Balasubramanian | 2577c6e | 2011-09-13 22:38:18 +0530 | [diff] [blame] | 2057 | |
Sujith Manoharan | a4a2954 | 2012-09-10 09:20:03 +0530 | [diff] [blame] | 2058 | if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) { |
Rajkumar Manoharan | 153dccd | 2012-06-04 16:28:47 +0530 | [diff] [blame] | 2059 | REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff); |
| 2060 | REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff); |
| 2061 | REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff); |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2062 | /* xxx Required for WLAN only case ? */ |
| 2063 | REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0); |
| 2064 | udelay(100); |
| 2065 | } |
Senthil Balasubramanian | 2577c6e | 2011-09-13 22:38:18 +0530 | [diff] [blame] | 2066 | |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2067 | /* |
| 2068 | * Clear the RTC force wake bit to allow the |
| 2069 | * mac to go to sleep. |
| 2070 | */ |
| 2071 | REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN); |
Senthil Balasubramanian | 2577c6e | 2011-09-13 22:38:18 +0530 | [diff] [blame] | 2072 | |
Rajkumar Manoharan | 153dccd | 2012-06-04 16:28:47 +0530 | [diff] [blame] | 2073 | if (ath9k_hw_mci_is_enabled(ah)) |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2074 | udelay(100); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2075 | |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2076 | if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah)) |
| 2077 | REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF); |
| 2078 | |
| 2079 | /* Shutdown chip. Active low */ |
| 2080 | if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) { |
| 2081 | REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN); |
| 2082 | udelay(2); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2083 | } |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 2084 | |
| 2085 | /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */ |
Rafael J. Wysocki | a732281 | 2011-11-26 23:37:43 +0100 | [diff] [blame] | 2086 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 2087 | REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2088 | } |
| 2089 | |
Luis R. Rodriguez | bbd79af | 2010-04-15 17:38:16 -0400 | [diff] [blame] | 2090 | /* |
| 2091 | * Notify Power Management is enabled in self-generating |
| 2092 | * frames. If request, set power mode of chip to |
| 2093 | * auto/normal. Duration in units of 128us (1/8 TU). |
| 2094 | */ |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2095 | static void ath9k_set_power_network_sleep(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2096 | { |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2097 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Senthil Balasubramanian | 2577c6e | 2011-09-13 22:38:18 +0530 | [diff] [blame] | 2098 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2099 | REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2100 | |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2101 | if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) { |
| 2102 | /* Set WakeOnInterrupt bit; clear ForceWake bit */ |
| 2103 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, |
| 2104 | AR_RTC_FORCE_WAKE_ON_INT); |
| 2105 | } else { |
Senthil Balasubramanian | 2577c6e | 2011-09-13 22:38:18 +0530 | [diff] [blame] | 2106 | |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2107 | /* When chip goes into network sleep, it could be waken |
| 2108 | * up by MCI_INT interrupt caused by BT's HW messages |
| 2109 | * (LNA_xxx, CONT_xxx) which chould be in a very fast |
| 2110 | * rate (~100us). This will cause chip to leave and |
| 2111 | * re-enter network sleep mode frequently, which in |
| 2112 | * consequence will have WLAN MCI HW to generate lots of |
| 2113 | * SYS_WAKING and SYS_SLEEPING messages which will make |
| 2114 | * BT CPU to busy to process. |
| 2115 | */ |
Rajkumar Manoharan | 153dccd | 2012-06-04 16:28:47 +0530 | [diff] [blame] | 2116 | if (ath9k_hw_mci_is_enabled(ah)) |
| 2117 | REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN, |
| 2118 | AR_MCI_INTERRUPT_RX_HW_MSG_MASK); |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2119 | /* |
| 2120 | * Clear the RTC force wake bit to allow the |
| 2121 | * mac to go to sleep. |
| 2122 | */ |
Rajkumar Manoharan | 153dccd | 2012-06-04 16:28:47 +0530 | [diff] [blame] | 2123 | REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN); |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2124 | |
Rajkumar Manoharan | 153dccd | 2012-06-04 16:28:47 +0530 | [diff] [blame] | 2125 | if (ath9k_hw_mci_is_enabled(ah)) |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2126 | udelay(30); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2127 | } |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 2128 | |
| 2129 | /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */ |
| 2130 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 2131 | REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2132 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2133 | |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2134 | static bool ath9k_hw_set_power_awake(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2135 | { |
| 2136 | u32 val; |
| 2137 | int i; |
| 2138 | |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 2139 | /* Set Bits 14 and 17 of AR_WA before powering on the chip. */ |
| 2140 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 2141 | REG_WRITE(ah, AR_WA, ah->WARegVal); |
| 2142 | udelay(10); |
| 2143 | } |
| 2144 | |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2145 | if ((REG_READ(ah, AR_RTC_STATUS) & |
| 2146 | AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) { |
| 2147 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2148 | return false; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2149 | } |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2150 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 2151 | ath9k_hw_init_pll(ah, NULL); |
| 2152 | } |
| 2153 | if (AR_SREV_9100(ah)) |
| 2154 | REG_SET_BIT(ah, AR_RTC_RESET, |
| 2155 | AR_RTC_RESET_EN); |
| 2156 | |
| 2157 | REG_SET_BIT(ah, AR_RTC_FORCE_WAKE, |
| 2158 | AR_RTC_FORCE_WAKE_EN); |
Sujith Manoharan | 04575f2 | 2013-12-28 09:47:13 +0530 | [diff] [blame] | 2159 | if (AR_SREV_9100(ah)) |
Sujith Manoharan | 3683a07 | 2014-02-04 08:37:52 +0530 | [diff] [blame] | 2160 | mdelay(10); |
Sujith Manoharan | 04575f2 | 2013-12-28 09:47:13 +0530 | [diff] [blame] | 2161 | else |
| 2162 | udelay(50); |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2163 | |
| 2164 | for (i = POWER_UP_TIME / 50; i > 0; i--) { |
| 2165 | val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M; |
| 2166 | if (val == AR_RTC_STATUS_ON) |
| 2167 | break; |
| 2168 | udelay(50); |
| 2169 | REG_SET_BIT(ah, AR_RTC_FORCE_WAKE, |
| 2170 | AR_RTC_FORCE_WAKE_EN); |
| 2171 | } |
| 2172 | if (i == 0) { |
| 2173 | ath_err(ath9k_hw_common(ah), |
| 2174 | "Failed to wakeup in %uus\n", |
| 2175 | POWER_UP_TIME / 20); |
| 2176 | return false; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2177 | } |
| 2178 | |
Rajkumar Manoharan | cdbe408 | 2012-10-25 17:16:53 +0530 | [diff] [blame] | 2179 | if (ath9k_hw_mci_is_enabled(ah)) |
| 2180 | ar9003_mci_set_power_awake(ah); |
| 2181 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2182 | REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); |
| 2183 | |
| 2184 | return true; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2185 | } |
| 2186 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 2187 | bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2188 | { |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 2189 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2190 | int status = true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2191 | static const char *modes[] = { |
| 2192 | "AWAKE", |
| 2193 | "FULL-SLEEP", |
| 2194 | "NETWORK SLEEP", |
| 2195 | "UNDEFINED" |
| 2196 | }; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2197 | |
Gabor Juhos | cbdec97 | 2009-07-24 17:27:22 +0200 | [diff] [blame] | 2198 | if (ah->power_mode == mode) |
| 2199 | return status; |
| 2200 | |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 2201 | ath_dbg(common, RESET, "%s -> %s\n", |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 2202 | modes[ah->power_mode], modes[mode]); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2203 | |
| 2204 | switch (mode) { |
| 2205 | case ATH9K_PM_AWAKE: |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2206 | status = ath9k_hw_set_power_awake(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2207 | break; |
| 2208 | case ATH9K_PM_FULL_SLEEP: |
Sujith Manoharan | 5955b2b | 2012-06-04 16:27:30 +0530 | [diff] [blame] | 2209 | if (ath9k_hw_mci_is_enabled(ah)) |
Sujith Manoharan | d1ca8b8 | 2012-02-22 12:41:01 +0530 | [diff] [blame] | 2210 | ar9003_mci_set_full_sleep(ah); |
Mohammed Shafi Shajakhan | 1010911 | 2011-11-30 10:41:24 +0530 | [diff] [blame] | 2211 | |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2212 | ath9k_set_power_sleep(ah); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2213 | ah->chip_fullsleep = true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2214 | break; |
| 2215 | case ATH9K_PM_NETWORK_SLEEP: |
Sujith Manoharan | 31604cf | 2012-06-04 16:27:36 +0530 | [diff] [blame] | 2216 | ath9k_set_power_network_sleep(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2217 | break; |
| 2218 | default: |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 2219 | ath_err(common, "Unknown power mode %u\n", mode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2220 | return false; |
| 2221 | } |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2222 | ah->power_mode = mode; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2223 | |
Luis R. Rodriguez | 69f4aab | 2010-12-07 15:13:23 -0800 | [diff] [blame] | 2224 | /* |
| 2225 | * XXX: If this warning never comes up after a while then |
| 2226 | * simply keep the ATH_DBG_WARN_ON_ONCE() but make |
| 2227 | * ath9k_hw_setpower() return type void. |
| 2228 | */ |
Sujith Manoharan | 97dcec5 | 2010-12-20 08:02:42 +0530 | [diff] [blame] | 2229 | |
| 2230 | if (!(ah->ah_flags & AH_UNPLUGGED)) |
| 2231 | ATH_DBG_WARN_ON_ONCE(!status); |
Luis R. Rodriguez | 69f4aab | 2010-12-07 15:13:23 -0800 | [diff] [blame] | 2232 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2233 | return status; |
| 2234 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2235 | EXPORT_SYMBOL(ath9k_hw_setpower); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2236 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2237 | /*******************/ |
| 2238 | /* Beacon Handling */ |
| 2239 | /*******************/ |
| 2240 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2241 | void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2242 | { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2243 | int flags = 0; |
| 2244 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2245 | ENABLE_REGWRITE_BUFFER(ah); |
| 2246 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2247 | switch (ah->opmode) { |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 2248 | case NL80211_IFTYPE_ADHOC: |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2249 | REG_SET_BIT(ah, AR_TXCFG, |
| 2250 | AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY); |
Thomas Pedersen | 2664d66 | 2013-05-08 10:16:48 -0700 | [diff] [blame] | 2251 | case NL80211_IFTYPE_MESH_POINT: |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 2252 | case NL80211_IFTYPE_AP: |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 2253 | REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon); |
| 2254 | REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon - |
| 2255 | TU_TO_USEC(ah->config.dma_beacon_response_time)); |
| 2256 | REG_WRITE(ah, AR_NEXT_SWBA, next_beacon - |
| 2257 | TU_TO_USEC(ah->config.sw_beacon_response_time)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2258 | flags |= |
| 2259 | AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN; |
| 2260 | break; |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 2261 | default: |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 2262 | ath_dbg(ath9k_hw_common(ah), BEACON, |
| 2263 | "%s: unsupported opmode: %d\n", __func__, ah->opmode); |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 2264 | return; |
| 2265 | break; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2266 | } |
| 2267 | |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 2268 | REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period); |
| 2269 | REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period); |
| 2270 | REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2271 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2272 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2273 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2274 | REG_SET_BIT(ah, AR_TIMER_MODE, flags); |
| 2275 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2276 | EXPORT_SYMBOL(ath9k_hw_beaconinit); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2277 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2278 | void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2279 | const struct ath9k_beacon_state *bs) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2280 | { |
| 2281 | u32 nextTbtt, beaconintval, dtimperiod, beacontimeout; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2282 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 2283 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2284 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2285 | ENABLE_REGWRITE_BUFFER(ah); |
| 2286 | |
Felix Fietkau | 4ed1576 | 2013-12-14 18:03:44 +0100 | [diff] [blame] | 2287 | REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt); |
| 2288 | REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval); |
| 2289 | REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2290 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2291 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2292 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2293 | REG_RMW_FIELD(ah, AR_RSSI_THR, |
| 2294 | AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold); |
| 2295 | |
Rajkumar Manoharan | f29f5c0 | 2011-05-20 17:52:11 +0530 | [diff] [blame] | 2296 | beaconintval = bs->bs_intval; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2297 | |
| 2298 | if (bs->bs_sleepduration > beaconintval) |
| 2299 | beaconintval = bs->bs_sleepduration; |
| 2300 | |
| 2301 | dtimperiod = bs->bs_dtimperiod; |
| 2302 | if (bs->bs_sleepduration > dtimperiod) |
| 2303 | dtimperiod = bs->bs_sleepduration; |
| 2304 | |
| 2305 | if (beaconintval == dtimperiod) |
| 2306 | nextTbtt = bs->bs_nextdtim; |
| 2307 | else |
| 2308 | nextTbtt = bs->bs_nexttbtt; |
| 2309 | |
Janusz Dziedzic | 58bb9ca | 2015-11-27 09:37:06 +0100 | [diff] [blame] | 2310 | ath_dbg(common, BEACON, "next DTIM %u\n", bs->bs_nextdtim); |
| 2311 | ath_dbg(common, BEACON, "next beacon %u\n", nextTbtt); |
| 2312 | ath_dbg(common, BEACON, "beacon period %u\n", beaconintval); |
| 2313 | ath_dbg(common, BEACON, "DTIM period %u\n", dtimperiod); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2314 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2315 | ENABLE_REGWRITE_BUFFER(ah); |
| 2316 | |
Felix Fietkau | 4ed1576 | 2013-12-14 18:03:44 +0100 | [diff] [blame] | 2317 | REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP); |
| 2318 | REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2319 | |
| 2320 | REG_WRITE(ah, AR_SLEEP1, |
| 2321 | SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT) |
| 2322 | | AR_SLEEP1_ASSUME_DTIM); |
| 2323 | |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 2324 | if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2325 | beacontimeout = (BEACON_TIMEOUT_VAL << 3); |
| 2326 | else |
| 2327 | beacontimeout = MIN_BEACON_TIMEOUT_VAL; |
| 2328 | |
| 2329 | REG_WRITE(ah, AR_SLEEP2, |
| 2330 | SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT)); |
| 2331 | |
Felix Fietkau | 4ed1576 | 2013-12-14 18:03:44 +0100 | [diff] [blame] | 2332 | REG_WRITE(ah, AR_TIM_PERIOD, beaconintval); |
| 2333 | REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2334 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2335 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2336 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2337 | REG_SET_BIT(ah, AR_TIMER_MODE, |
| 2338 | AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN | |
| 2339 | AR_DTIM_TIMER_EN); |
| 2340 | |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 2341 | /* TSF Out of Range Threshold */ |
| 2342 | REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2343 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2344 | EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2345 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2346 | /*******************/ |
| 2347 | /* HW Capabilities */ |
| 2348 | /*******************/ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2349 | |
Felix Fietkau | 6054069 | 2011-07-19 08:46:44 +0200 | [diff] [blame] | 2350 | static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask) |
| 2351 | { |
| 2352 | eeprom_chainmask &= chip_chainmask; |
| 2353 | if (eeprom_chainmask) |
| 2354 | return eeprom_chainmask; |
| 2355 | else |
| 2356 | return chip_chainmask; |
| 2357 | } |
| 2358 | |
Zefir Kurtisi | 9a66af3 | 2011-12-14 20:16:33 -0800 | [diff] [blame] | 2359 | /** |
| 2360 | * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset |
| 2361 | * @ah: the atheros hardware data structure |
| 2362 | * |
| 2363 | * We enable DFS support upstream on chipsets which have passed a series |
| 2364 | * of tests. The testing requirements are going to be documented. Desired |
| 2365 | * test requirements are documented at: |
| 2366 | * |
| 2367 | * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs |
| 2368 | * |
| 2369 | * Once a new chipset gets properly tested an individual commit can be used |
| 2370 | * to document the testing for DFS for that chipset. |
| 2371 | */ |
| 2372 | static bool ath9k_hw_dfs_tested(struct ath_hw *ah) |
| 2373 | { |
| 2374 | |
| 2375 | switch (ah->hw_version.macVersion) { |
Zefir Kurtisi | 73e4937 | 2013-04-03 18:31:31 +0200 | [diff] [blame] | 2376 | /* for temporary testing DFS with 9280 */ |
| 2377 | case AR_SREV_VERSION_9280: |
Zefir Kurtisi | 9a66af3 | 2011-12-14 20:16:33 -0800 | [diff] [blame] | 2378 | /* AR9580 will likely be our first target to get testing on */ |
| 2379 | case AR_SREV_VERSION_9580: |
Zefir Kurtisi | 73e4937 | 2013-04-03 18:31:31 +0200 | [diff] [blame] | 2380 | return true; |
Zefir Kurtisi | 9a66af3 | 2011-12-14 20:16:33 -0800 | [diff] [blame] | 2381 | default: |
| 2382 | return false; |
| 2383 | } |
| 2384 | } |
| 2385 | |
Miaoqing Pan | a01ab81 | 2016-03-07 10:38:14 +0800 | [diff] [blame] | 2386 | static void ath9k_gpio_cap_init(struct ath_hw *ah) |
| 2387 | { |
| 2388 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
| 2389 | |
| 2390 | if (AR_SREV_9271(ah)) { |
| 2391 | pCap->num_gpio_pins = AR9271_NUM_GPIO; |
| 2392 | pCap->gpio_mask = AR9271_GPIO_MASK; |
| 2393 | } else if (AR_DEVID_7010(ah)) { |
| 2394 | pCap->num_gpio_pins = AR7010_NUM_GPIO; |
| 2395 | pCap->gpio_mask = AR7010_GPIO_MASK; |
| 2396 | } else if (AR_SREV_9287(ah)) { |
| 2397 | pCap->num_gpio_pins = AR9287_NUM_GPIO; |
| 2398 | pCap->gpio_mask = AR9287_GPIO_MASK; |
| 2399 | } else if (AR_SREV_9285(ah)) { |
| 2400 | pCap->num_gpio_pins = AR9285_NUM_GPIO; |
| 2401 | pCap->gpio_mask = AR9285_GPIO_MASK; |
| 2402 | } else if (AR_SREV_9280(ah)) { |
| 2403 | pCap->num_gpio_pins = AR9280_NUM_GPIO; |
| 2404 | pCap->gpio_mask = AR9280_GPIO_MASK; |
| 2405 | } else if (AR_SREV_9300(ah)) { |
| 2406 | pCap->num_gpio_pins = AR9300_NUM_GPIO; |
| 2407 | pCap->gpio_mask = AR9300_GPIO_MASK; |
| 2408 | } else if (AR_SREV_9330(ah)) { |
| 2409 | pCap->num_gpio_pins = AR9330_NUM_GPIO; |
| 2410 | pCap->gpio_mask = AR9330_GPIO_MASK; |
| 2411 | } else if (AR_SREV_9340(ah)) { |
| 2412 | pCap->num_gpio_pins = AR9340_NUM_GPIO; |
| 2413 | pCap->gpio_mask = AR9340_GPIO_MASK; |
| 2414 | } else if (AR_SREV_9462(ah)) { |
| 2415 | pCap->num_gpio_pins = AR9462_NUM_GPIO; |
| 2416 | pCap->gpio_mask = AR9462_GPIO_MASK; |
| 2417 | } else if (AR_SREV_9485(ah)) { |
| 2418 | pCap->num_gpio_pins = AR9485_NUM_GPIO; |
| 2419 | pCap->gpio_mask = AR9485_GPIO_MASK; |
| 2420 | } else if (AR_SREV_9531(ah)) { |
| 2421 | pCap->num_gpio_pins = AR9531_NUM_GPIO; |
| 2422 | pCap->gpio_mask = AR9531_GPIO_MASK; |
| 2423 | } else if (AR_SREV_9550(ah)) { |
| 2424 | pCap->num_gpio_pins = AR9550_NUM_GPIO; |
| 2425 | pCap->gpio_mask = AR9550_GPIO_MASK; |
| 2426 | } else if (AR_SREV_9561(ah)) { |
| 2427 | pCap->num_gpio_pins = AR9561_NUM_GPIO; |
| 2428 | pCap->gpio_mask = AR9561_GPIO_MASK; |
| 2429 | } else if (AR_SREV_9565(ah)) { |
| 2430 | pCap->num_gpio_pins = AR9565_NUM_GPIO; |
| 2431 | pCap->gpio_mask = AR9565_GPIO_MASK; |
| 2432 | } else if (AR_SREV_9580(ah)) { |
| 2433 | pCap->num_gpio_pins = AR9580_NUM_GPIO; |
| 2434 | pCap->gpio_mask = AR9580_GPIO_MASK; |
| 2435 | } else { |
| 2436 | pCap->num_gpio_pins = AR_NUM_GPIO; |
| 2437 | pCap->gpio_mask = AR_GPIO_MASK; |
| 2438 | } |
| 2439 | } |
| 2440 | |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 2441 | int ath9k_hw_fill_cap_info(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2442 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2443 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 2444 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 2445 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 2446 | |
Sujith Manoharan | 0ff2b5c | 2011-04-20 11:00:34 +0530 | [diff] [blame] | 2447 | u16 eeval; |
Vasanthakumar Thiagarajan | 47c80de | 2010-12-06 04:27:43 -0800 | [diff] [blame] | 2448 | u8 ant_div_ctl1, tx_chainmask, rx_chainmask; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2449 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 2450 | eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0); |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 2451 | regulatory->current_rd = eeval; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2452 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2453 | if (ah->opmode != NL80211_IFTYPE_AP && |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 2454 | ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 2455 | if (regulatory->current_rd == 0x64 || |
| 2456 | regulatory->current_rd == 0x65) |
| 2457 | regulatory->current_rd += 5; |
| 2458 | else if (regulatory->current_rd == 0x41) |
| 2459 | regulatory->current_rd = 0x43; |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 2460 | ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n", |
| 2461 | regulatory->current_rd); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2462 | } |
Sujith | dc2222a | 2008-08-14 13:26:55 +0530 | [diff] [blame] | 2463 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 2464 | eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE); |
Felix Fietkau | 3468968 | 2014-10-25 17:19:34 +0200 | [diff] [blame] | 2465 | |
| 2466 | if (eeval & AR5416_OPFLAGS_11A) { |
| 2467 | if (ah->disable_5ghz) |
| 2468 | ath_warn(common, "disabling 5GHz band\n"); |
| 2469 | else |
| 2470 | pCap->hw_caps |= ATH9K_HW_CAP_5GHZ; |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 2471 | } |
| 2472 | |
Felix Fietkau | 3468968 | 2014-10-25 17:19:34 +0200 | [diff] [blame] | 2473 | if (eeval & AR5416_OPFLAGS_11G) { |
| 2474 | if (ah->disable_2ghz) |
| 2475 | ath_warn(common, "disabling 2GHz band\n"); |
| 2476 | else |
| 2477 | pCap->hw_caps |= ATH9K_HW_CAP_2GHZ; |
| 2478 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2479 | |
Felix Fietkau | 3468968 | 2014-10-25 17:19:34 +0200 | [diff] [blame] | 2480 | if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) { |
| 2481 | ath_err(common, "both bands are disabled\n"); |
| 2482 | return -EINVAL; |
| 2483 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2484 | |
Miaoqing Pan | db7b542 | 2016-08-04 15:48:34 +0800 | [diff] [blame] | 2485 | ath9k_gpio_cap_init(ah); |
| 2486 | |
Sujith Manoharan | e41db61 | 2012-09-10 09:20:12 +0530 | [diff] [blame] | 2487 | if (AR_SREV_9485(ah) || |
| 2488 | AR_SREV_9285(ah) || |
| 2489 | AR_SREV_9330(ah) || |
| 2490 | AR_SREV_9565(ah)) |
Sujith Manoharan | ee79ccd | 2014-11-16 06:11:04 +0530 | [diff] [blame] | 2491 | pCap->chip_chainmask = 1; |
Felix Fietkau | 6054069 | 2011-07-19 08:46:44 +0200 | [diff] [blame] | 2492 | else if (!AR_SREV_9280_20_OR_LATER(ah)) |
Sujith Manoharan | ee79ccd | 2014-11-16 06:11:04 +0530 | [diff] [blame] | 2493 | pCap->chip_chainmask = 7; |
| 2494 | else if (!AR_SREV_9300_20_OR_LATER(ah) || |
| 2495 | AR_SREV_9340(ah) || |
| 2496 | AR_SREV_9462(ah) || |
| 2497 | AR_SREV_9531(ah)) |
| 2498 | pCap->chip_chainmask = 3; |
Felix Fietkau | 6054069 | 2011-07-19 08:46:44 +0200 | [diff] [blame] | 2499 | else |
Sujith Manoharan | ee79ccd | 2014-11-16 06:11:04 +0530 | [diff] [blame] | 2500 | pCap->chip_chainmask = 7; |
Felix Fietkau | 6054069 | 2011-07-19 08:46:44 +0200 | [diff] [blame] | 2501 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 2502 | pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK); |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 2503 | /* |
| 2504 | * For AR9271 we will temporarilly uses the rx chainmax as read from |
| 2505 | * the EEPROM. |
| 2506 | */ |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 2507 | if ((ah->hw_version.devid == AR5416_DEVID_PCI) && |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 2508 | !(eeval & AR5416_OPFLAGS_11A) && |
| 2509 | !(AR_SREV_9271(ah))) |
| 2510 | /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */ |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 2511 | pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7; |
Felix Fietkau | 598cdd5 | 2011-03-19 13:55:42 +0100 | [diff] [blame] | 2512 | else if (AR_SREV_9100(ah)) |
| 2513 | pCap->rx_chainmask = 0x7; |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 2514 | else |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 2515 | /* Use rx_chainmask from EEPROM. */ |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 2516 | pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2517 | |
Sujith Manoharan | ee79ccd | 2014-11-16 06:11:04 +0530 | [diff] [blame] | 2518 | pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask); |
| 2519 | pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask); |
Felix Fietkau | 82b2d33 | 2011-09-03 01:40:23 +0200 | [diff] [blame] | 2520 | ah->txchainmask = pCap->tx_chainmask; |
| 2521 | ah->rxchainmask = pCap->rx_chainmask; |
Felix Fietkau | 6054069 | 2011-07-19 08:46:44 +0200 | [diff] [blame] | 2522 | |
Felix Fietkau | 7a37081 | 2010-09-22 12:34:52 +0200 | [diff] [blame] | 2523 | ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2524 | |
Felix Fietkau | 02d2ebb | 2010-11-22 15:39:39 +0100 | [diff] [blame] | 2525 | /* enable key search for every frame in an aggregate */ |
| 2526 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 2527 | ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH; |
| 2528 | |
Bruno Randolf | ce2220d | 2010-09-17 11:36:25 +0900 | [diff] [blame] | 2529 | common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM; |
| 2530 | |
Felix Fietkau | 0db156e | 2011-03-23 20:57:29 +0100 | [diff] [blame] | 2531 | if (ah->hw_version.devid != AR2427_DEVID_PCIE) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2532 | pCap->hw_caps |= ATH9K_HW_CAP_HT; |
| 2533 | else |
| 2534 | pCap->hw_caps &= ~ATH9K_HW_CAP_HT; |
| 2535 | |
Mohammed Shafi Shajakhan | 1b2538b | 2011-12-07 16:51:39 +0530 | [diff] [blame] | 2536 | if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2537 | pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX; |
Mohammed Shafi Shajakhan | 1b2538b | 2011-12-07 16:51:39 +0530 | [diff] [blame] | 2538 | else |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2539 | pCap->rts_aggr_limit = (8 * 1024); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2540 | |
Johannes Berg | 74e1306 | 2013-07-03 20:55:38 +0200 | [diff] [blame] | 2541 | #ifdef CONFIG_ATH9K_RFKILL |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2542 | ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT); |
| 2543 | if (ah->rfsilent & EEP_RFSILENT_ENABLED) { |
| 2544 | ah->rfkill_gpio = |
| 2545 | MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL); |
| 2546 | ah->rfkill_polarity = |
| 2547 | MS(ah->rfsilent, EEP_RFSILENT_POLARITY); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2548 | |
| 2549 | pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT; |
| 2550 | } |
| 2551 | #endif |
Vasanthakumar Thiagarajan | d5d1154 | 2010-05-17 18:57:56 -0700 | [diff] [blame] | 2552 | if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah)) |
Vivek Natarajan | bde748a | 2010-04-05 14:48:05 +0530 | [diff] [blame] | 2553 | pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP; |
| 2554 | else |
| 2555 | pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2556 | |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 2557 | if (AR_SREV_9280(ah) || AR_SREV_9285(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2558 | pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS; |
| 2559 | else |
| 2560 | pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS; |
| 2561 | |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 2562 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
Vasanthakumar Thiagarajan | 784ad50 | 2010-12-06 04:27:40 -0800 | [diff] [blame] | 2563 | pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK; |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 2564 | if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && |
| 2565 | !AR_SREV_9561(ah) && !AR_SREV_9565(ah)) |
Vasanthakumar Thiagarajan | 784ad50 | 2010-12-06 04:27:40 -0800 | [diff] [blame] | 2566 | pCap->hw_caps |= ATH9K_HW_CAP_LDPC; |
| 2567 | |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 2568 | pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH; |
| 2569 | pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH; |
| 2570 | pCap->rx_status_len = sizeof(struct ar9003_rxs); |
Vasanthakumar Thiagarajan | 162c3be | 2010-04-15 17:38:41 -0400 | [diff] [blame] | 2571 | pCap->tx_desc_len = sizeof(struct ar9003_txc); |
Vasanthakumar Thiagarajan | 5088c2f | 2010-04-15 17:39:34 -0400 | [diff] [blame] | 2572 | pCap->txs_len = sizeof(struct ar9003_txs); |
Vasanthakumar Thiagarajan | 162c3be | 2010-04-15 17:38:41 -0400 | [diff] [blame] | 2573 | } else { |
| 2574 | pCap->tx_desc_len = sizeof(struct ath_desc); |
Felix Fietkau | a949b17 | 2011-07-09 11:12:47 +0700 | [diff] [blame] | 2575 | if (AR_SREV_9280_20(ah)) |
Felix Fietkau | 6b42e8d | 2010-04-26 15:04:35 -0400 | [diff] [blame] | 2576 | pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK; |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 2577 | } |
Vasanthakumar Thiagarajan | 1adf02f | 2010-04-15 17:38:24 -0400 | [diff] [blame] | 2578 | |
Vasanthakumar Thiagarajan | 6c84ce0 | 2010-04-15 17:39:16 -0400 | [diff] [blame] | 2579 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 2580 | pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED; |
| 2581 | |
Miaoqing Pan | ede6a5e | 2014-12-19 06:33:59 +0530 | [diff] [blame] | 2582 | if (AR_SREV_9561(ah)) |
| 2583 | ah->ent_mode = 0x3BDA000; |
| 2584 | else if (AR_SREV_9300_20_OR_LATER(ah)) |
Senthil Balasubramanian | 6ee63f5 | 2010-11-10 05:03:16 -0800 | [diff] [blame] | 2585 | ah->ent_mode = REG_READ(ah, AR_ENT_OTP); |
| 2586 | |
Felix Fietkau | a42acef | 2010-09-22 12:34:54 +0200 | [diff] [blame] | 2587 | if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah)) |
Vasanthakumar Thiagarajan | 6473d24 | 2010-05-13 18:42:38 -0700 | [diff] [blame] | 2588 | pCap->hw_caps |= ATH9K_HW_CAP_SGI_20; |
| 2589 | |
Sujith Manoharan | f85c337 | 2013-08-04 14:21:53 +0530 | [diff] [blame] | 2590 | if (AR_SREV_9285(ah)) { |
Vasanthakumar Thiagarajan | 754dc53 | 2010-09-02 01:34:41 -0700 | [diff] [blame] | 2591 | if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) { |
| 2592 | ant_div_ctl1 = |
| 2593 | ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1); |
Sujith Manoharan | f85c337 | 2013-08-04 14:21:53 +0530 | [diff] [blame] | 2594 | if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) { |
Vasanthakumar Thiagarajan | 754dc53 | 2010-09-02 01:34:41 -0700 | [diff] [blame] | 2595 | pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB; |
Sujith Manoharan | f85c337 | 2013-08-04 14:21:53 +0530 | [diff] [blame] | 2596 | ath_info(common, "Enable LNA combining\n"); |
| 2597 | } |
Vasanthakumar Thiagarajan | 754dc53 | 2010-09-02 01:34:41 -0700 | [diff] [blame] | 2598 | } |
Sujith Manoharan | f85c337 | 2013-08-04 14:21:53 +0530 | [diff] [blame] | 2599 | } |
| 2600 | |
Mohammed Shafi Shajakhan | ea066d5 | 2010-11-23 20:42:27 +0530 | [diff] [blame] | 2601 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 2602 | if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE)) |
| 2603 | pCap->hw_caps |= ATH9K_HW_CAP_APM; |
| 2604 | } |
| 2605 | |
Sujith Manoharan | 06236e5 | 2012-09-16 08:07:12 +0530 | [diff] [blame] | 2606 | if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) { |
Mohammed Shafi Shajakhan | 21d2c63 | 2011-05-13 20:29:31 +0530 | [diff] [blame] | 2607 | ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1); |
Sujith Manoharan | f85c337 | 2013-08-04 14:21:53 +0530 | [diff] [blame] | 2608 | if ((ant_div_ctl1 >> 0x6) == 0x3) { |
Mohammed Shafi Shajakhan | 21d2c63 | 2011-05-13 20:29:31 +0530 | [diff] [blame] | 2609 | pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB; |
Sujith Manoharan | f85c337 | 2013-08-04 14:21:53 +0530 | [diff] [blame] | 2610 | ath_info(common, "Enable LNA combining\n"); |
| 2611 | } |
Mohammed Shafi Shajakhan | 21d2c63 | 2011-05-13 20:29:31 +0530 | [diff] [blame] | 2612 | } |
Vasanthakumar Thiagarajan | 754dc53 | 2010-09-02 01:34:41 -0700 | [diff] [blame] | 2613 | |
Zefir Kurtisi | 9a66af3 | 2011-12-14 20:16:33 -0800 | [diff] [blame] | 2614 | if (ath9k_hw_dfs_tested(ah)) |
| 2615 | pCap->hw_caps |= ATH9K_HW_CAP_DFS; |
| 2616 | |
Vasanthakumar Thiagarajan | 47c80de | 2010-12-06 04:27:43 -0800 | [diff] [blame] | 2617 | tx_chainmask = pCap->tx_chainmask; |
| 2618 | rx_chainmask = pCap->rx_chainmask; |
| 2619 | while (tx_chainmask || rx_chainmask) { |
| 2620 | if (tx_chainmask & BIT(0)) |
| 2621 | pCap->max_txchains++; |
| 2622 | if (rx_chainmask & BIT(0)) |
| 2623 | pCap->max_rxchains++; |
| 2624 | |
| 2625 | tx_chainmask >>= 1; |
| 2626 | rx_chainmask >>= 1; |
| 2627 | } |
| 2628 | |
Sujith Manoharan | a4a2954 | 2012-09-10 09:20:03 +0530 | [diff] [blame] | 2629 | if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) { |
Mohammed Shafi Shajakhan | 3789d59 | 2012-03-09 12:01:55 +0530 | [diff] [blame] | 2630 | if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE)) |
| 2631 | pCap->hw_caps |= ATH9K_HW_CAP_MCI; |
| 2632 | |
Sujith Manoharan | 2b5e54e | 2013-06-24 18:18:46 +0530 | [diff] [blame] | 2633 | if (AR_SREV_9462_20_OR_LATER(ah)) |
Mohammed Shafi Shajakhan | 3789d59 | 2012-03-09 12:01:55 +0530 | [diff] [blame] | 2634 | pCap->hw_caps |= ATH9K_HW_CAP_RTT; |
Mohammed Shafi Shajakhan | 3789d59 | 2012-03-09 12:01:55 +0530 | [diff] [blame] | 2635 | } |
| 2636 | |
Sujith Manoharan | 0f21ee8 | 2012-12-10 07:22:37 +0530 | [diff] [blame] | 2637 | if (AR_SREV_9300_20_OR_LATER(ah) && |
| 2638 | ah->eep_ops->get_eeprom(ah, EEP_PAPRD)) |
| 2639 | pCap->hw_caps |= ATH9K_HW_CAP_PAPRD; |
| 2640 | |
Sujith Manoharan | 12a4442 | 2015-01-30 19:05:33 +0530 | [diff] [blame] | 2641 | #ifdef CONFIG_ATH9K_WOW |
| 2642 | if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah)) |
| 2643 | ah->wow.max_patterns = MAX_NUM_PATTERN; |
| 2644 | else |
| 2645 | ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY; |
| 2646 | #endif |
| 2647 | |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 2648 | return 0; |
Luis R. Rodriguez | 6f25542 | 2008-10-03 15:45:27 -0700 | [diff] [blame] | 2649 | } |
| 2650 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2651 | /****************************/ |
| 2652 | /* GPIO / RFKILL / Antennae */ |
| 2653 | /****************************/ |
| 2654 | |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2655 | static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah, u32 gpio, u32 type) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2656 | { |
| 2657 | int addr; |
| 2658 | u32 gpio_shift, tmp; |
| 2659 | |
| 2660 | if (gpio > 11) |
| 2661 | addr = AR_GPIO_OUTPUT_MUX3; |
| 2662 | else if (gpio > 5) |
| 2663 | addr = AR_GPIO_OUTPUT_MUX2; |
| 2664 | else |
| 2665 | addr = AR_GPIO_OUTPUT_MUX1; |
| 2666 | |
| 2667 | gpio_shift = (gpio % 6) * 5; |
| 2668 | |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2669 | if (AR_SREV_9280_20_OR_LATER(ah) || |
| 2670 | (addr != AR_GPIO_OUTPUT_MUX1)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2671 | REG_RMW(ah, addr, (type << gpio_shift), |
| 2672 | (0x1f << gpio_shift)); |
| 2673 | } else { |
| 2674 | tmp = REG_READ(ah, addr); |
| 2675 | tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0); |
| 2676 | tmp &= ~(0x1f << gpio_shift); |
| 2677 | tmp |= (type << gpio_shift); |
| 2678 | REG_WRITE(ah, addr, tmp); |
| 2679 | } |
| 2680 | } |
| 2681 | |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2682 | /* BSP should set the corresponding MUX register correctly. |
| 2683 | */ |
| 2684 | static void ath9k_hw_gpio_cfg_soc(struct ath_hw *ah, u32 gpio, bool out, |
| 2685 | const char *label) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2686 | { |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2687 | if (ah->caps.gpio_requested & BIT(gpio)) |
| 2688 | return; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2689 | |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2690 | /* may be requested by BSP, free anyway */ |
| 2691 | gpio_free(gpio); |
| 2692 | |
| 2693 | if (gpio_request_one(gpio, out ? GPIOF_OUT_INIT_LOW : GPIOF_IN, label)) |
| 2694 | return; |
| 2695 | |
| 2696 | ah->caps.gpio_requested |= BIT(gpio); |
| 2697 | } |
| 2698 | |
| 2699 | static void ath9k_hw_gpio_cfg_wmac(struct ath_hw *ah, u32 gpio, bool out, |
| 2700 | u32 ah_signal_type) |
| 2701 | { |
| 2702 | u32 gpio_set, gpio_shift = gpio; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2703 | |
Sujith | 88c1f4f | 2010-06-30 14:46:31 +0530 | [diff] [blame] | 2704 | if (AR_DEVID_7010(ah)) { |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2705 | gpio_set = out ? |
| 2706 | AR7010_GPIO_OE_AS_OUTPUT : AR7010_GPIO_OE_AS_INPUT; |
| 2707 | REG_RMW(ah, AR7010_GPIO_OE, gpio_set << gpio_shift, |
| 2708 | AR7010_GPIO_OE_MASK << gpio_shift); |
| 2709 | } else if (AR_SREV_SOC(ah)) { |
| 2710 | gpio_set = out ? 1 : 0; |
| 2711 | REG_RMW(ah, AR_GPIO_OE_OUT, gpio_set << gpio_shift, |
| 2712 | gpio_set << gpio_shift); |
| 2713 | } else { |
| 2714 | gpio_shift = gpio << 1; |
| 2715 | gpio_set = out ? |
| 2716 | AR_GPIO_OE_OUT_DRV_ALL : AR_GPIO_OE_OUT_DRV_NO; |
| 2717 | REG_RMW(ah, AR_GPIO_OE_OUT, gpio_set << gpio_shift, |
| 2718 | AR_GPIO_OE_OUT_DRV << gpio_shift); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2719 | |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2720 | if (out) |
| 2721 | ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type); |
| 2722 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2723 | } |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2724 | |
| 2725 | static void ath9k_hw_gpio_request(struct ath_hw *ah, u32 gpio, bool out, |
| 2726 | const char *label, u32 ah_signal_type) |
| 2727 | { |
| 2728 | WARN_ON(gpio >= ah->caps.num_gpio_pins); |
| 2729 | |
| 2730 | if (BIT(gpio) & ah->caps.gpio_mask) |
| 2731 | ath9k_hw_gpio_cfg_wmac(ah, gpio, out, ah_signal_type); |
| 2732 | else if (AR_SREV_SOC(ah)) |
| 2733 | ath9k_hw_gpio_cfg_soc(ah, gpio, out, label); |
| 2734 | else |
| 2735 | WARN_ON(1); |
| 2736 | } |
| 2737 | |
| 2738 | void ath9k_hw_gpio_request_in(struct ath_hw *ah, u32 gpio, const char *label) |
| 2739 | { |
| 2740 | ath9k_hw_gpio_request(ah, gpio, false, label, 0); |
| 2741 | } |
| 2742 | EXPORT_SYMBOL(ath9k_hw_gpio_request_in); |
| 2743 | |
| 2744 | void ath9k_hw_gpio_request_out(struct ath_hw *ah, u32 gpio, const char *label, |
| 2745 | u32 ah_signal_type) |
| 2746 | { |
| 2747 | ath9k_hw_gpio_request(ah, gpio, true, label, ah_signal_type); |
| 2748 | } |
| 2749 | EXPORT_SYMBOL(ath9k_hw_gpio_request_out); |
| 2750 | |
| 2751 | void ath9k_hw_gpio_free(struct ath_hw *ah, u32 gpio) |
| 2752 | { |
| 2753 | if (!AR_SREV_SOC(ah)) |
| 2754 | return; |
| 2755 | |
| 2756 | WARN_ON(gpio >= ah->caps.num_gpio_pins); |
| 2757 | |
| 2758 | if (ah->caps.gpio_requested & BIT(gpio)) { |
| 2759 | gpio_free(gpio); |
| 2760 | ah->caps.gpio_requested &= ~BIT(gpio); |
| 2761 | } |
| 2762 | } |
| 2763 | EXPORT_SYMBOL(ath9k_hw_gpio_free); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2764 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2765 | u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2766 | { |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2767 | u32 val = 0xffffffff; |
| 2768 | |
Senthil Balasubramanian | cb33c41 | 2008-12-24 18:03:58 +0530 | [diff] [blame] | 2769 | #define MS_REG_READ(x, y) \ |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2770 | (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & BIT(y)) |
Senthil Balasubramanian | cb33c41 | 2008-12-24 18:03:58 +0530 | [diff] [blame] | 2771 | |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2772 | WARN_ON(gpio >= ah->caps.num_gpio_pins); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2773 | |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2774 | if (BIT(gpio) & ah->caps.gpio_mask) { |
| 2775 | if (AR_SREV_9271(ah)) |
| 2776 | val = MS_REG_READ(AR9271, gpio); |
| 2777 | else if (AR_SREV_9287(ah)) |
| 2778 | val = MS_REG_READ(AR9287, gpio); |
| 2779 | else if (AR_SREV_9285(ah)) |
| 2780 | val = MS_REG_READ(AR9285, gpio); |
| 2781 | else if (AR_SREV_9280(ah)) |
| 2782 | val = MS_REG_READ(AR928X, gpio); |
| 2783 | else if (AR_DEVID_7010(ah)) |
| 2784 | val = REG_READ(ah, AR7010_GPIO_IN) & BIT(gpio); |
| 2785 | else if (AR_SREV_9300_20_OR_LATER(ah)) |
| 2786 | val = REG_READ(ah, AR_GPIO_IN) & BIT(gpio); |
| 2787 | else |
| 2788 | val = MS_REG_READ(AR, gpio); |
| 2789 | } else if (BIT(gpio) & ah->caps.gpio_requested) { |
| 2790 | val = gpio_get_value(gpio) & BIT(gpio); |
| 2791 | } else { |
| 2792 | WARN_ON(1); |
| 2793 | } |
| 2794 | |
| 2795 | return val; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2796 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2797 | EXPORT_SYMBOL(ath9k_hw_gpio_get); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2798 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2799 | void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2800 | { |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2801 | WARN_ON(gpio >= ah->caps.num_gpio_pins); |
Sujith | 88c1f4f | 2010-06-30 14:46:31 +0530 | [diff] [blame] | 2802 | |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2803 | if (AR_DEVID_7010(ah) || AR_SREV_9271(ah)) |
| 2804 | val = !val; |
Miaoqing Pan | 61b559d | 2015-04-01 10:19:57 +0800 | [diff] [blame] | 2805 | else |
Miaoqing Pan | b2d70d4 | 2016-03-07 10:38:15 +0800 | [diff] [blame] | 2806 | val = !!val; |
| 2807 | |
| 2808 | if (BIT(gpio) & ah->caps.gpio_mask) { |
| 2809 | u32 out_addr = AR_DEVID_7010(ah) ? |
| 2810 | AR7010_GPIO_OUT : AR_GPIO_IN_OUT; |
| 2811 | |
| 2812 | REG_RMW(ah, out_addr, val << gpio, BIT(gpio)); |
| 2813 | } else if (BIT(gpio) & ah->caps.gpio_requested) { |
| 2814 | gpio_set_value(gpio, val); |
| 2815 | } else { |
| 2816 | WARN_ON(1); |
| 2817 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2818 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2819 | EXPORT_SYMBOL(ath9k_hw_set_gpio); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2820 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2821 | void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2822 | { |
| 2823 | REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7)); |
| 2824 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2825 | EXPORT_SYMBOL(ath9k_hw_setantenna); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2826 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2827 | /*********************/ |
| 2828 | /* General Operation */ |
| 2829 | /*********************/ |
| 2830 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2831 | u32 ath9k_hw_getrxfilter(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2832 | { |
| 2833 | u32 bits = REG_READ(ah, AR_RX_FILTER); |
| 2834 | u32 phybits = REG_READ(ah, AR_PHY_ERR); |
| 2835 | |
| 2836 | if (phybits & AR_PHY_ERR_RADAR) |
| 2837 | bits |= ATH9K_RX_FILTER_PHYRADAR; |
| 2838 | if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING)) |
| 2839 | bits |= ATH9K_RX_FILTER_PHYERR; |
| 2840 | |
| 2841 | return bits; |
| 2842 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2843 | EXPORT_SYMBOL(ath9k_hw_getrxfilter); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2844 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2845 | void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2846 | { |
| 2847 | u32 phybits; |
| 2848 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2849 | ENABLE_REGWRITE_BUFFER(ah); |
| 2850 | |
Sujith | 7ea310b | 2009-09-03 12:08:43 +0530 | [diff] [blame] | 2851 | REG_WRITE(ah, AR_RX_FILTER, bits); |
| 2852 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2853 | phybits = 0; |
| 2854 | if (bits & ATH9K_RX_FILTER_PHYRADAR) |
| 2855 | phybits |= AR_PHY_ERR_RADAR; |
| 2856 | if (bits & ATH9K_RX_FILTER_PHYERR) |
| 2857 | phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING; |
| 2858 | REG_WRITE(ah, AR_PHY_ERR, phybits); |
| 2859 | |
| 2860 | if (phybits) |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 2861 | REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2862 | else |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 2863 | REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2864 | |
| 2865 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2866 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2867 | EXPORT_SYMBOL(ath9k_hw_setrxfilter); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2868 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2869 | bool ath9k_hw_phy_disable(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2870 | { |
Rajkumar Manoharan | 99922a4 | 2012-06-04 16:28:31 +0530 | [diff] [blame] | 2871 | if (ath9k_hw_mci_is_enabled(ah)) |
| 2872 | ar9003_mci_bt_gain_ctrl(ah); |
| 2873 | |
Senthil Balasubramanian | 63a75b9 | 2009-09-18 15:07:03 +0530 | [diff] [blame] | 2874 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM)) |
| 2875 | return false; |
| 2876 | |
| 2877 | ath9k_hw_init_pll(ah, NULL); |
Felix Fietkau | 8efa7a8 | 2012-03-14 16:40:23 +0100 | [diff] [blame] | 2878 | ah->htc_reset_init = true; |
Senthil Balasubramanian | 63a75b9 | 2009-09-18 15:07:03 +0530 | [diff] [blame] | 2879 | return true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2880 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2881 | EXPORT_SYMBOL(ath9k_hw_phy_disable); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2882 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2883 | bool ath9k_hw_disable(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2884 | { |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 2885 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2886 | return false; |
| 2887 | |
Senthil Balasubramanian | 63a75b9 | 2009-09-18 15:07:03 +0530 | [diff] [blame] | 2888 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD)) |
| 2889 | return false; |
| 2890 | |
| 2891 | ath9k_hw_init_pll(ah, NULL); |
| 2892 | return true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2893 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2894 | EXPORT_SYMBOL(ath9k_hw_disable); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2895 | |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2896 | static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2897 | { |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2898 | enum eeprom_param gain_param; |
Felix Fietkau | 9c204b4 | 2011-07-27 15:01:05 +0200 | [diff] [blame] | 2899 | |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2900 | if (IS_CHAN_2GHZ(chan)) |
| 2901 | gain_param = EEP_ANTENNA_GAIN_2G; |
| 2902 | else |
| 2903 | gain_param = EEP_ANTENNA_GAIN_5G; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2904 | |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2905 | return ah->eep_ops->get_eeprom(ah, gain_param); |
| 2906 | } |
| 2907 | |
Gabor Juhos | 64ea57d | 2012-04-15 20:38:05 +0200 | [diff] [blame] | 2908 | void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan, |
| 2909 | bool test) |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2910 | { |
| 2911 | struct ath_regulatory *reg = ath9k_hw_regulatory(ah); |
| 2912 | struct ieee80211_channel *channel; |
Zefir Kurtisi | 71f5137 | 2016-04-01 11:37:08 +0200 | [diff] [blame] | 2913 | int chan_pwr, new_pwr; |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2914 | |
| 2915 | if (!chan) |
| 2916 | return; |
| 2917 | |
| 2918 | channel = chan->chan; |
| 2919 | chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER); |
| 2920 | new_pwr = min_t(int, chan_pwr, reg->power_limit); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2921 | |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 2922 | ah->eep_ops->set_txpower(ah, chan, |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2923 | ath9k_regd_get_ctl(reg, chan), |
Zefir Kurtisi | 71f5137 | 2016-04-01 11:37:08 +0200 | [diff] [blame] | 2924 | get_antenna_gain(ah, chan), new_pwr, test); |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2925 | } |
| 2926 | |
| 2927 | void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test) |
| 2928 | { |
| 2929 | struct ath_regulatory *reg = ath9k_hw_regulatory(ah); |
| 2930 | struct ath9k_channel *chan = ah->curchan; |
| 2931 | struct ieee80211_channel *channel = chan->chan; |
| 2932 | |
Dan Carpenter | 48ef5c4 | 2011-10-17 10:28:23 +0300 | [diff] [blame] | 2933 | reg->power_limit = min_t(u32, limit, MAX_RATE_POWER); |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2934 | if (test) |
| 2935 | channel->max_power = MAX_RATE_POWER / 2; |
| 2936 | |
Gabor Juhos | 64ea57d | 2012-04-15 20:38:05 +0200 | [diff] [blame] | 2937 | ath9k_hw_apply_txpower(ah, chan, test); |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 2938 | |
| 2939 | if (test) |
| 2940 | channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2941 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2942 | EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2943 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2944 | void ath9k_hw_setopmode(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2945 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2946 | ath9k_hw_set_operating_mode(ah, ah->opmode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2947 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2948 | EXPORT_SYMBOL(ath9k_hw_setopmode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2949 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2950 | void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2951 | { |
| 2952 | REG_WRITE(ah, AR_MCAST_FIL0, filter0); |
| 2953 | REG_WRITE(ah, AR_MCAST_FIL1, filter1); |
| 2954 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2955 | EXPORT_SYMBOL(ath9k_hw_setmcastfilter); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2956 | |
Luis R. Rodriguez | f2b2143 | 2009-09-10 08:50:20 -0700 | [diff] [blame] | 2957 | void ath9k_hw_write_associd(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2958 | { |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 2959 | struct ath_common *common = ath9k_hw_common(ah); |
| 2960 | |
| 2961 | REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid)); |
| 2962 | REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) | |
| 2963 | ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S)); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2964 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2965 | EXPORT_SYMBOL(ath9k_hw_write_associd); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2966 | |
Benoit Papillault | 1c0fc65 | 2010-04-16 00:07:26 +0200 | [diff] [blame] | 2967 | #define ATH9K_MAX_TSF_READ 10 |
| 2968 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2969 | u64 ath9k_hw_gettsf64(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2970 | { |
Benoit Papillault | 1c0fc65 | 2010-04-16 00:07:26 +0200 | [diff] [blame] | 2971 | u32 tsf_lower, tsf_upper1, tsf_upper2; |
| 2972 | int i; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2973 | |
Benoit Papillault | 1c0fc65 | 2010-04-16 00:07:26 +0200 | [diff] [blame] | 2974 | tsf_upper1 = REG_READ(ah, AR_TSF_U32); |
| 2975 | for (i = 0; i < ATH9K_MAX_TSF_READ; i++) { |
| 2976 | tsf_lower = REG_READ(ah, AR_TSF_L32); |
| 2977 | tsf_upper2 = REG_READ(ah, AR_TSF_U32); |
| 2978 | if (tsf_upper2 == tsf_upper1) |
| 2979 | break; |
| 2980 | tsf_upper1 = tsf_upper2; |
| 2981 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2982 | |
Benoit Papillault | 1c0fc65 | 2010-04-16 00:07:26 +0200 | [diff] [blame] | 2983 | WARN_ON( i == ATH9K_MAX_TSF_READ ); |
| 2984 | |
| 2985 | return (((u64)tsf_upper1 << 32) | tsf_lower); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2986 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2987 | EXPORT_SYMBOL(ath9k_hw_gettsf64); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2988 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2989 | void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64) |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 2990 | { |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 2991 | REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff); |
Alina Friedrichsen | b9a1619 | 2009-03-02 23:28:38 +0100 | [diff] [blame] | 2992 | REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff); |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 2993 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2994 | EXPORT_SYMBOL(ath9k_hw_settsf64); |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 2995 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2996 | void ath9k_hw_reset_tsf(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2997 | { |
Gabor Juhos | f9b604f | 2009-06-21 00:02:15 +0200 | [diff] [blame] | 2998 | if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0, |
| 2999 | AH_TSF_WRITE_TIMEOUT)) |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 3000 | ath_dbg(ath9k_hw_common(ah), RESET, |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 3001 | "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n"); |
Gabor Juhos | f9b604f | 2009-06-21 00:02:15 +0200 | [diff] [blame] | 3002 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3003 | REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3004 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 3005 | EXPORT_SYMBOL(ath9k_hw_reset_tsf); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3006 | |
Sujith Manoharan | 60ca9f8 | 2012-07-17 17:15:37 +0530 | [diff] [blame] | 3007 | void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3008 | { |
Sujith Manoharan | 60ca9f8 | 2012-07-17 17:15:37 +0530 | [diff] [blame] | 3009 | if (set) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3010 | ah->misc_mode |= AR_PCU_TX_ADD_TSF; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3011 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3012 | ah->misc_mode &= ~AR_PCU_TX_ADD_TSF; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3013 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 3014 | EXPORT_SYMBOL(ath9k_hw_set_tsfadjust); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3015 | |
Felix Fietkau | e4744ec | 2013-10-11 23:31:01 +0200 | [diff] [blame] | 3016 | void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3017 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3018 | u32 macmode; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3019 | |
Felix Fietkau | e4744ec | 2013-10-11 23:31:01 +0200 | [diff] [blame] | 3020 | if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3021 | macmode = AR_2040_JOINED_RX_CLEAR; |
| 3022 | else |
| 3023 | macmode = 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3024 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3025 | REG_WRITE(ah, AR_2040_MODE, macmode); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3026 | } |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3027 | |
| 3028 | /* HW Generic timers configuration */ |
| 3029 | |
| 3030 | static const struct ath_gen_timer_configuration gen_tmr_configuration[] = |
| 3031 | { |
| 3032 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 3033 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 3034 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 3035 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 3036 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 3037 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 3038 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 3039 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 3040 | {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001}, |
| 3041 | {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4, |
| 3042 | AR_NDP2_TIMER_MODE, 0x0002}, |
| 3043 | {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4, |
| 3044 | AR_NDP2_TIMER_MODE, 0x0004}, |
| 3045 | {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4, |
| 3046 | AR_NDP2_TIMER_MODE, 0x0008}, |
| 3047 | {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4, |
| 3048 | AR_NDP2_TIMER_MODE, 0x0010}, |
| 3049 | {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4, |
| 3050 | AR_NDP2_TIMER_MODE, 0x0020}, |
| 3051 | {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4, |
| 3052 | AR_NDP2_TIMER_MODE, 0x0040}, |
| 3053 | {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4, |
| 3054 | AR_NDP2_TIMER_MODE, 0x0080} |
| 3055 | }; |
| 3056 | |
| 3057 | /* HW generic timer primitives */ |
| 3058 | |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 3059 | u32 ath9k_hw_gettsf32(struct ath_hw *ah) |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3060 | { |
| 3061 | return REG_READ(ah, AR_TSF_L32); |
| 3062 | } |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 3063 | EXPORT_SYMBOL(ath9k_hw_gettsf32); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3064 | |
Sujith Manoharan | f4c34af | 2014-11-16 06:11:03 +0530 | [diff] [blame] | 3065 | void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah) |
| 3066 | { |
| 3067 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 3068 | |
| 3069 | if (timer_table->tsf2_enabled) { |
| 3070 | REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN); |
| 3071 | REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE); |
| 3072 | } |
| 3073 | } |
| 3074 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3075 | struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, |
| 3076 | void (*trigger)(void *), |
| 3077 | void (*overflow)(void *), |
| 3078 | void *arg, |
| 3079 | u8 timer_index) |
| 3080 | { |
| 3081 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 3082 | struct ath_gen_timer *timer; |
| 3083 | |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3084 | if ((timer_index < AR_FIRST_NDP_TIMER) || |
Sujith Manoharan | f4c34af | 2014-11-16 06:11:03 +0530 | [diff] [blame] | 3085 | (timer_index >= ATH_MAX_GEN_TIMER)) |
| 3086 | return NULL; |
| 3087 | |
| 3088 | if ((timer_index > AR_FIRST_NDP_TIMER) && |
| 3089 | !AR_SREV_9300_20_OR_LATER(ah)) |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3090 | return NULL; |
| 3091 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3092 | timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL); |
Joe Perches | 14f8dc4 | 2013-02-07 11:46:27 +0000 | [diff] [blame] | 3093 | if (timer == NULL) |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3094 | return NULL; |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3095 | |
| 3096 | /* allocate a hardware generic timer slot */ |
| 3097 | timer_table->timers[timer_index] = timer; |
| 3098 | timer->index = timer_index; |
| 3099 | timer->trigger = trigger; |
| 3100 | timer->overflow = overflow; |
| 3101 | timer->arg = arg; |
| 3102 | |
Sujith Manoharan | f4c34af | 2014-11-16 06:11:03 +0530 | [diff] [blame] | 3103 | if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) { |
| 3104 | timer_table->tsf2_enabled = true; |
| 3105 | ath9k_hw_gen_timer_start_tsf2(ah); |
| 3106 | } |
| 3107 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3108 | return timer; |
| 3109 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 3110 | EXPORT_SYMBOL(ath_gen_timer_alloc); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3111 | |
Luis R. Rodriguez | cd9bf68 | 2009-09-13 02:08:34 -0700 | [diff] [blame] | 3112 | void ath9k_hw_gen_timer_start(struct ath_hw *ah, |
| 3113 | struct ath_gen_timer *timer, |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3114 | u32 timer_next, |
Luis R. Rodriguez | cd9bf68 | 2009-09-13 02:08:34 -0700 | [diff] [blame] | 3115 | u32 timer_period) |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3116 | { |
| 3117 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3118 | u32 mask = 0; |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3119 | |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3120 | timer_table->timer_mask |= BIT(timer->index); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3121 | |
| 3122 | /* |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3123 | * Program generic timer registers |
| 3124 | */ |
| 3125 | REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr, |
| 3126 | timer_next); |
| 3127 | REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr, |
| 3128 | timer_period); |
| 3129 | REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr, |
| 3130 | gen_tmr_configuration[timer->index].mode_mask); |
| 3131 | |
Sujith Manoharan | a4a2954 | 2012-09-10 09:20:03 +0530 | [diff] [blame] | 3132 | if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) { |
Senthil Balasubramanian | 2577c6e | 2011-09-13 22:38:18 +0530 | [diff] [blame] | 3133 | /* |
Rajkumar Manoharan | 423e38e | 2011-10-13 11:00:44 +0530 | [diff] [blame] | 3134 | * Starting from AR9462, each generic timer can select which tsf |
Senthil Balasubramanian | 2577c6e | 2011-09-13 22:38:18 +0530 | [diff] [blame] | 3135 | * to use. But we still follow the old rule, 0 - 7 use tsf and |
| 3136 | * 8 - 15 use tsf2. |
| 3137 | */ |
| 3138 | if ((timer->index < AR_GEN_TIMER_BANK_1_LEN)) |
| 3139 | REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL, |
| 3140 | (1 << timer->index)); |
| 3141 | else |
| 3142 | REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL, |
| 3143 | (1 << timer->index)); |
| 3144 | } |
| 3145 | |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3146 | if (timer->trigger) |
| 3147 | mask |= SM(AR_GENTMR_BIT(timer->index), |
| 3148 | AR_IMR_S5_GENTIMER_TRIG); |
| 3149 | if (timer->overflow) |
| 3150 | mask |= SM(AR_GENTMR_BIT(timer->index), |
| 3151 | AR_IMR_S5_GENTIMER_THRESH); |
| 3152 | |
| 3153 | REG_SET_BIT(ah, AR_IMR_S5, mask); |
| 3154 | |
| 3155 | if ((ah->imask & ATH9K_INT_GENTIMER) == 0) { |
| 3156 | ah->imask |= ATH9K_INT_GENTIMER; |
| 3157 | ath9k_hw_set_interrupts(ah); |
| 3158 | } |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3159 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 3160 | EXPORT_SYMBOL(ath9k_hw_gen_timer_start); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3161 | |
Luis R. Rodriguez | cd9bf68 | 2009-09-13 02:08:34 -0700 | [diff] [blame] | 3162 | void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer) |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3163 | { |
| 3164 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 3165 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3166 | /* Clear generic timer enable bits. */ |
| 3167 | REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr, |
| 3168 | gen_tmr_configuration[timer->index].mode_mask); |
| 3169 | |
Sujith Manoharan | b7f5976 | 2012-09-11 10:46:24 +0530 | [diff] [blame] | 3170 | if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) { |
| 3171 | /* |
| 3172 | * Need to switch back to TSF if it was using TSF2. |
| 3173 | */ |
| 3174 | if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) { |
| 3175 | REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL, |
| 3176 | (1 << timer->index)); |
| 3177 | } |
| 3178 | } |
| 3179 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3180 | /* Disable both trigger and thresh interrupt masks */ |
| 3181 | REG_CLR_BIT(ah, AR_IMR_S5, |
| 3182 | (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) | |
| 3183 | SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG))); |
| 3184 | |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3185 | timer_table->timer_mask &= ~BIT(timer->index); |
| 3186 | |
| 3187 | if (timer_table->timer_mask == 0) { |
| 3188 | ah->imask &= ~ATH9K_INT_GENTIMER; |
| 3189 | ath9k_hw_set_interrupts(ah); |
| 3190 | } |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3191 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 3192 | EXPORT_SYMBOL(ath9k_hw_gen_timer_stop); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3193 | |
| 3194 | void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer) |
| 3195 | { |
| 3196 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 3197 | |
| 3198 | /* free the hardware generic timer slot */ |
| 3199 | timer_table->timers[timer->index] = NULL; |
| 3200 | kfree(timer); |
| 3201 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 3202 | EXPORT_SYMBOL(ath_gen_timer_free); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3203 | |
| 3204 | /* |
| 3205 | * Generic Timer Interrupts handling |
| 3206 | */ |
| 3207 | void ath_gen_timer_isr(struct ath_hw *ah) |
| 3208 | { |
| 3209 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 3210 | struct ath_gen_timer *timer; |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3211 | unsigned long trigger_mask, thresh_mask; |
| 3212 | unsigned int index; |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3213 | |
| 3214 | /* get hardware generic timer interrupt status */ |
| 3215 | trigger_mask = ah->intr_gen_timer_trigger; |
| 3216 | thresh_mask = ah->intr_gen_timer_thresh; |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3217 | trigger_mask &= timer_table->timer_mask; |
| 3218 | thresh_mask &= timer_table->timer_mask; |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3219 | |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3220 | for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) { |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3221 | timer = timer_table->timers[index]; |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3222 | if (!timer) |
| 3223 | continue; |
| 3224 | if (!timer->overflow) |
| 3225 | continue; |
Felix Fietkau | a6a172b | 2013-12-20 16:18:45 +0100 | [diff] [blame] | 3226 | |
| 3227 | trigger_mask &= ~BIT(index); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3228 | timer->overflow(timer->arg); |
| 3229 | } |
| 3230 | |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3231 | for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) { |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3232 | timer = timer_table->timers[index]; |
Felix Fietkau | c67ce33 | 2013-12-14 18:03:38 +0100 | [diff] [blame] | 3233 | if (!timer) |
| 3234 | continue; |
| 3235 | if (!timer->trigger) |
| 3236 | continue; |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3237 | timer->trigger(timer->arg); |
| 3238 | } |
| 3239 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 3240 | EXPORT_SYMBOL(ath_gen_timer_isr); |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 3241 | |
Sujith | 05020d2 | 2010-03-17 14:25:23 +0530 | [diff] [blame] | 3242 | /********/ |
| 3243 | /* HTC */ |
| 3244 | /********/ |
| 3245 | |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 3246 | static struct { |
| 3247 | u32 version; |
| 3248 | const char * name; |
| 3249 | } ath_mac_bb_names[] = { |
| 3250 | /* Devices with external radios */ |
| 3251 | { AR_SREV_VERSION_5416_PCI, "5416" }, |
| 3252 | { AR_SREV_VERSION_5416_PCIE, "5418" }, |
| 3253 | { AR_SREV_VERSION_9100, "9100" }, |
| 3254 | { AR_SREV_VERSION_9160, "9160" }, |
| 3255 | /* Single-chip solutions */ |
| 3256 | { AR_SREV_VERSION_9280, "9280" }, |
| 3257 | { AR_SREV_VERSION_9285, "9285" }, |
Luis R. Rodriguez | 1115847 | 2009-10-27 12:59:35 -0400 | [diff] [blame] | 3258 | { AR_SREV_VERSION_9287, "9287" }, |
| 3259 | { AR_SREV_VERSION_9271, "9271" }, |
Luis R. Rodriguez | ec83903 | 2010-04-15 17:39:20 -0400 | [diff] [blame] | 3260 | { AR_SREV_VERSION_9300, "9300" }, |
Gabor Juhos | 2c8e593 | 2011-06-21 11:23:21 +0200 | [diff] [blame] | 3261 | { AR_SREV_VERSION_9330, "9330" }, |
Florian Fainelli | 397e5d5 | 2011-08-25 21:33:48 +0200 | [diff] [blame] | 3262 | { AR_SREV_VERSION_9340, "9340" }, |
Senthil Balasubramanian | 8f06ca2 | 2011-04-01 17:16:33 +0530 | [diff] [blame] | 3263 | { AR_SREV_VERSION_9485, "9485" }, |
Rajkumar Manoharan | 423e38e | 2011-10-13 11:00:44 +0530 | [diff] [blame] | 3264 | { AR_SREV_VERSION_9462, "9462" }, |
Gabor Juhos | 485124c | 2012-07-03 19:13:19 +0200 | [diff] [blame] | 3265 | { AR_SREV_VERSION_9550, "9550" }, |
Sujith Manoharan | 77fac46 | 2012-09-11 20:09:18 +0530 | [diff] [blame] | 3266 | { AR_SREV_VERSION_9565, "9565" }, |
Sujith Manoharan | c08148b | 2014-03-17 15:02:46 +0530 | [diff] [blame] | 3267 | { AR_SREV_VERSION_9531, "9531" }, |
Miaoqing Pan | 1165dd9 | 2015-08-12 14:20:46 +0800 | [diff] [blame] | 3268 | { AR_SREV_VERSION_9561, "9561" }, |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 3269 | }; |
| 3270 | |
| 3271 | /* For devices with external radios */ |
| 3272 | static struct { |
| 3273 | u16 version; |
| 3274 | const char * name; |
| 3275 | } ath_rf_names[] = { |
| 3276 | { 0, "5133" }, |
| 3277 | { AR_RAD5133_SREV_MAJOR, "5133" }, |
| 3278 | { AR_RAD5122_SREV_MAJOR, "5122" }, |
| 3279 | { AR_RAD2133_SREV_MAJOR, "2133" }, |
| 3280 | { AR_RAD2122_SREV_MAJOR, "2122" } |
| 3281 | }; |
| 3282 | |
| 3283 | /* |
| 3284 | * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown. |
| 3285 | */ |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 3286 | static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version) |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 3287 | { |
| 3288 | int i; |
| 3289 | |
| 3290 | for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) { |
| 3291 | if (ath_mac_bb_names[i].version == mac_bb_version) { |
| 3292 | return ath_mac_bb_names[i].name; |
| 3293 | } |
| 3294 | } |
| 3295 | |
| 3296 | return "????"; |
| 3297 | } |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 3298 | |
| 3299 | /* |
| 3300 | * Return the RF name. "????" is returned if the RF is unknown. |
| 3301 | * Used for devices with external radios. |
| 3302 | */ |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 3303 | static const char *ath9k_hw_rf_name(u16 rf_version) |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 3304 | { |
| 3305 | int i; |
| 3306 | |
| 3307 | for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) { |
| 3308 | if (ath_rf_names[i].version == rf_version) { |
| 3309 | return ath_rf_names[i].name; |
| 3310 | } |
| 3311 | } |
| 3312 | |
| 3313 | return "????"; |
| 3314 | } |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 3315 | |
| 3316 | void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len) |
| 3317 | { |
| 3318 | int used; |
| 3319 | |
| 3320 | /* chipsets >= AR9280 are single-chip */ |
Felix Fietkau | 7a37081 | 2010-09-22 12:34:52 +0200 | [diff] [blame] | 3321 | if (AR_SREV_9280_20_OR_LATER(ah)) { |
Zefir Kurtisi | 5e88ba6 | 2013-09-05 14:11:57 +0200 | [diff] [blame] | 3322 | used = scnprintf(hw_name, len, |
| 3323 | "Atheros AR%s Rev:%x", |
| 3324 | ath9k_hw_mac_bb_name(ah->hw_version.macVersion), |
| 3325 | ah->hw_version.macRev); |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 3326 | } |
| 3327 | else { |
Zefir Kurtisi | 5e88ba6 | 2013-09-05 14:11:57 +0200 | [diff] [blame] | 3328 | used = scnprintf(hw_name, len, |
| 3329 | "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x", |
| 3330 | ath9k_hw_mac_bb_name(ah->hw_version.macVersion), |
| 3331 | ah->hw_version.macRev, |
| 3332 | ath9k_hw_rf_name((ah->hw_version.analog5GhzRev |
| 3333 | & AR_RADIO_SREV_MAJOR)), |
| 3334 | ah->hw_version.phyRev); |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 3335 | } |
| 3336 | |
| 3337 | hw_name[used] = '\0'; |
| 3338 | } |
| 3339 | EXPORT_SYMBOL(ath9k_hw_name); |