blob: 182549f559049cfdbf08ae0594561c077a84522b [file] [log] [blame]
Alexander Shiyanf6544412012-08-06 19:42:32 +04001/*
Alexander Shiyan003236d2013-06-29 10:44:19 +04002 * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
Alexander Shiyanf6544412012-08-06 19:42:32 +04003 *
Alexander Shiyane97e1552014-02-07 18:16:04 +04004 * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyanf6544412012-08-06 19:42:32 +04005 *
6 * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
7 * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
8 * Based on max3107.c, by Aavamobile
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 */
15
Alexander Shiyan10d8b342013-06-29 10:44:17 +040016#include <linux/bitops.h>
Alexander Shiyand3a8a252014-02-10 22:18:31 +040017#include <linux/clk.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040018#include <linux/delay.h>
19#include <linux/device.h>
20#include <linux/gpio.h>
21#include <linux/module.h>
Alexander Shiyan58afc902014-02-10 22:18:36 +040022#include <linux/of.h>
23#include <linux/of_device.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040024#include <linux/regmap.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040025#include <linux/serial_core.h>
26#include <linux/serial.h>
27#include <linux/tty.h>
28#include <linux/tty_flip.h>
Greg Kroah-Hartman1456dad2014-02-13 15:18:57 -080029#include <linux/spi/spi.h>
Geert Uytterhoeven58dea352014-03-12 15:01:54 +010030#include <linux/uaccess.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040031
Alexander Shiyan10d8b342013-06-29 10:44:17 +040032#define MAX310X_NAME "max310x"
Alexander Shiyanf6544412012-08-06 19:42:32 +040033#define MAX310X_MAJOR 204
34#define MAX310X_MINOR 209
35
36/* MAX310X register definitions */
37#define MAX310X_RHR_REG (0x00) /* RX FIFO */
38#define MAX310X_THR_REG (0x00) /* TX FIFO */
39#define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
40#define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
41#define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
42#define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040043#define MAX310X_REG_05 (0x05)
44#define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
Alexander Shiyanf6544412012-08-06 19:42:32 +040045#define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
46#define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
47#define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
48#define MAX310X_MODE1_REG (0x09) /* MODE1 */
49#define MAX310X_MODE2_REG (0x0a) /* MODE2 */
50#define MAX310X_LCR_REG (0x0b) /* LCR */
51#define MAX310X_RXTO_REG (0x0c) /* RX timeout */
52#define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
53#define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
54#define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
55#define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
56#define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
57#define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
58#define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
59#define MAX310X_XON1_REG (0x14) /* XON1 character */
60#define MAX310X_XON2_REG (0x15) /* XON2 character */
61#define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
62#define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
63#define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
64#define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
65#define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
66#define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
67#define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
68#define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
69#define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040070#define MAX310X_REG_1F (0x1f)
71
72#define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
73
74#define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
75#define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
76
77/* Extended registers */
78#define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
Alexander Shiyanf6544412012-08-06 19:42:32 +040079
80/* IRQ register bits */
81#define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
82#define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
83#define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
84#define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
85#define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
86#define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
87#define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
88#define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
89
90/* LSR register bits */
91#define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
92#define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
93#define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
94#define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
95#define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
96#define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
97#define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
98
99/* Special character register bits */
100#define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
101#define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
102#define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
103#define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
104#define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
105#define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
106
107/* Status register bits */
108#define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
109#define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
110#define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
111#define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
112#define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
113#define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
114
115/* MODE1 register bits */
116#define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
117#define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
118#define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
119#define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
120#define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
121#define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
122#define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
123#define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
124
125/* MODE2 register bits */
126#define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
127#define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
128#define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
129#define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
130#define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
131#define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
132#define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
133#define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
134
135/* LCR register bits */
136#define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
137#define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
138 *
139 * Word length bits table:
140 * 00 -> 5 bit words
141 * 01 -> 6 bit words
142 * 10 -> 7 bit words
143 * 11 -> 8 bit words
144 */
145#define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
146 *
147 * STOP length bit table:
148 * 0 -> 1 stop bit
149 * 1 -> 1-1.5 stop bits if
150 * word length is 5,
151 * 2 stop bits otherwise
152 */
153#define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
154#define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
155#define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
156#define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
157#define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
158#define MAX310X_LCR_WORD_LEN_5 (0x00)
159#define MAX310X_LCR_WORD_LEN_6 (0x01)
160#define MAX310X_LCR_WORD_LEN_7 (0x02)
161#define MAX310X_LCR_WORD_LEN_8 (0x03)
162
163/* IRDA register bits */
164#define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
165#define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
Alexander Shiyanf6544412012-08-06 19:42:32 +0400166
167/* Flow control trigger level register masks */
168#define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
169#define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
170#define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
171#define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
172
173/* FIFO interrupt trigger level register masks */
174#define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
175#define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
176#define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
177#define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
178
179/* Flow control register bits */
180#define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
181#define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
182#define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
183 * are used in conjunction with
184 * XOFF2 for definition of
185 * special character */
186#define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
187#define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
188#define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
189 *
190 * SWFLOW bits 1 & 0 table:
191 * 00 -> no transmitter flow
192 * control
193 * 01 -> receiver compares
194 * XON2 and XOFF2
195 * and controls
196 * transmitter
197 * 10 -> receiver compares
198 * XON1 and XOFF1
199 * and controls
200 * transmitter
201 * 11 -> receiver compares
202 * XON1, XON2, XOFF1 and
203 * XOFF2 and controls
204 * transmitter
205 */
206#define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
207#define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
208 *
209 * SWFLOW bits 3 & 2 table:
210 * 00 -> no received flow
211 * control
212 * 01 -> transmitter generates
213 * XON2 and XOFF2
214 * 10 -> transmitter generates
215 * XON1 and XOFF1
216 * 11 -> transmitter generates
217 * XON1, XON2, XOFF1 and
218 * XOFF2
219 */
220
Alexander Shiyanf6544412012-08-06 19:42:32 +0400221/* PLL configuration register masks */
222#define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
223#define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
224
225/* Baud rate generator configuration register bits */
226#define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
227#define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
228
229/* Clock source register bits */
230#define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
231#define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
232#define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
233#define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
234#define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
235
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400236/* Global commands */
237#define MAX310X_EXTREG_ENBL (0xce)
238#define MAX310X_EXTREG_DSBL (0xcd)
239
Alexander Shiyanf6544412012-08-06 19:42:32 +0400240/* Misc definitions */
241#define MAX310X_FIFO_SIZE (128)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400242#define MAX310x_REV_MASK (0xfc)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400243
244/* MAX3107 specific */
245#define MAX3107_REV_ID (0xa0)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400246
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400247/* MAX3109 specific */
248#define MAX3109_REV_ID (0xc0)
249
Alexander Shiyan003236d2013-06-29 10:44:19 +0400250/* MAX14830 specific */
251#define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
252#define MAX14830_REV_ID (0xb0)
253
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400254struct max310x_devtype {
255 char name[9];
256 int nr;
257 int (*detect)(struct device *);
258 void (*power)(struct uart_port *, int);
259};
Alexander Shiyanf6544412012-08-06 19:42:32 +0400260
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400261struct max310x_one {
262 struct uart_port port;
263 struct work_struct tx_work;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400264 struct work_struct md_work;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400265};
266
267struct max310x_port {
268 struct uart_driver uart;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400269 struct max310x_devtype *devtype;
270 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400271 struct mutex mutex;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400272 struct clk *clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400273#ifdef CONFIG_GPIOLIB
274 struct gpio_chip gpio;
275#endif
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400276 struct max310x_one p[0];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400277};
278
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400279static u8 max310x_port_read(struct uart_port *port, u8 reg)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400280{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400281 struct max310x_port *s = dev_get_drvdata(port->dev);
282 unsigned int val = 0;
283
284 regmap_read(s->regmap, port->iobase + reg, &val);
285
286 return val;
287}
288
289static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
290{
291 struct max310x_port *s = dev_get_drvdata(port->dev);
292
293 regmap_write(s->regmap, port->iobase + reg, val);
294}
295
296static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
297{
298 struct max310x_port *s = dev_get_drvdata(port->dev);
299
300 regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
301}
302
303static int max3107_detect(struct device *dev)
304{
305 struct max310x_port *s = dev_get_drvdata(dev);
306 unsigned int val = 0;
307 int ret;
308
309 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
310 if (ret)
311 return ret;
312
313 if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
314 dev_err(dev,
315 "%s ID 0x%02x does not match\n", s->devtype->name, val);
316 return -ENODEV;
317 }
318
319 return 0;
320}
321
322static int max3108_detect(struct device *dev)
323{
324 struct max310x_port *s = dev_get_drvdata(dev);
325 unsigned int val = 0;
326 int ret;
327
328 /* MAX3108 have not REV ID register, we just check default value
329 * from clocksource register to make sure everything works.
330 */
331 ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
332 if (ret)
333 return ret;
334
335 if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
336 dev_err(dev, "%s not present\n", s->devtype->name);
337 return -ENODEV;
338 }
339
340 return 0;
341}
342
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400343static int max3109_detect(struct device *dev)
344{
345 struct max310x_port *s = dev_get_drvdata(dev);
346 unsigned int val = 0;
347 int ret;
348
Gregory Hermant32304d72014-09-30 08:59:17 +0200349 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
350 MAX310X_EXTREG_ENBL);
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400351 if (ret)
352 return ret;
353
Gregory Hermant32304d72014-09-30 08:59:17 +0200354 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
355 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400356 if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
357 dev_err(dev,
358 "%s ID 0x%02x does not match\n", s->devtype->name, val);
359 return -ENODEV;
360 }
361
362 return 0;
363}
364
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400365static void max310x_power(struct uart_port *port, int on)
366{
367 max310x_port_update(port, MAX310X_MODE1_REG,
368 MAX310X_MODE1_FORCESLEEP_BIT,
369 on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
370 if (on)
371 msleep(50);
372}
373
Alexander Shiyan003236d2013-06-29 10:44:19 +0400374static int max14830_detect(struct device *dev)
375{
376 struct max310x_port *s = dev_get_drvdata(dev);
377 unsigned int val = 0;
378 int ret;
379
380 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
381 MAX310X_EXTREG_ENBL);
382 if (ret)
383 return ret;
384
385 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
386 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
387 if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
388 dev_err(dev,
389 "%s ID 0x%02x does not match\n", s->devtype->name, val);
390 return -ENODEV;
391 }
392
393 return 0;
394}
395
396static void max14830_power(struct uart_port *port, int on)
397{
398 max310x_port_update(port, MAX310X_BRGCFG_REG,
399 MAX14830_BRGCFG_CLKDIS_BIT,
400 on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
401 if (on)
402 msleep(50);
403}
404
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400405static const struct max310x_devtype max3107_devtype = {
406 .name = "MAX3107",
407 .nr = 1,
408 .detect = max3107_detect,
409 .power = max310x_power,
410};
411
412static const struct max310x_devtype max3108_devtype = {
413 .name = "MAX3108",
414 .nr = 1,
415 .detect = max3108_detect,
416 .power = max310x_power,
417};
418
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400419static const struct max310x_devtype max3109_devtype = {
420 .name = "MAX3109",
421 .nr = 2,
422 .detect = max3109_detect,
423 .power = max310x_power,
424};
425
Alexander Shiyan003236d2013-06-29 10:44:19 +0400426static const struct max310x_devtype max14830_devtype = {
427 .name = "MAX14830",
428 .nr = 4,
429 .detect = max14830_detect,
430 .power = max14830_power,
431};
432
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400433static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
434{
435 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400436 case MAX310X_IRQSTS_REG:
437 case MAX310X_LSR_IRQSTS_REG:
438 case MAX310X_SPCHR_IRQSTS_REG:
439 case MAX310X_STS_IRQSTS_REG:
440 case MAX310X_TXFIFOLVL_REG:
441 case MAX310X_RXFIFOLVL_REG:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400442 return false;
443 default:
444 break;
445 }
446
447 return true;
448}
449
450static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
451{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400452 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400453 case MAX310X_RHR_REG:
454 case MAX310X_IRQSTS_REG:
455 case MAX310X_LSR_IRQSTS_REG:
456 case MAX310X_SPCHR_IRQSTS_REG:
457 case MAX310X_STS_IRQSTS_REG:
458 case MAX310X_TXFIFOLVL_REG:
459 case MAX310X_RXFIFOLVL_REG:
460 case MAX310X_GPIODATA_REG:
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400461 case MAX310X_BRGDIVLSB_REG:
462 case MAX310X_REG_05:
463 case MAX310X_REG_1F:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400464 return true;
465 default:
466 break;
467 }
468
469 return false;
470}
471
472static bool max310x_reg_precious(struct device *dev, unsigned int reg)
473{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400474 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400475 case MAX310X_RHR_REG:
476 case MAX310X_IRQSTS_REG:
477 case MAX310X_SPCHR_IRQSTS_REG:
478 case MAX310X_STS_IRQSTS_REG:
479 return true;
480 default:
481 break;
482 }
483
484 return false;
485}
486
Alexander Shiyane97e1552014-02-07 18:16:04 +0400487static int max310x_set_baud(struct uart_port *port, int baud)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400488{
Alexander Shiyane97e1552014-02-07 18:16:04 +0400489 unsigned int mode = 0, clk = port->uartclk, div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400490
Alexander Shiyane97e1552014-02-07 18:16:04 +0400491 /* Check for minimal value for divider */
492 if (div < 16)
493 div = 16;
494
495 if (clk % baud && (div / 16) < 0x8000) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400496 /* Mode x2 */
497 mode = MAX310X_BRGCFG_2XMODE_BIT;
Alexander Shiyane97e1552014-02-07 18:16:04 +0400498 clk = port->uartclk * 2;
499 div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400500
Alexander Shiyane97e1552014-02-07 18:16:04 +0400501 if (clk % baud && (div / 16) < 0x8000) {
502 /* Mode x4 */
503 mode = MAX310X_BRGCFG_4XMODE_BIT;
504 clk = port->uartclk * 4;
505 div = clk / baud;
506 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400507 }
508
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400509 max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
510 max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
511 max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
Alexander Shiyane97e1552014-02-07 18:16:04 +0400512
513 return DIV_ROUND_CLOSEST(clk, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400514}
515
Bill Pemberton9671f092012-11-19 13:21:50 -0500516static int max310x_update_best_err(unsigned long f, long *besterr)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400517{
518 /* Use baudrate 115200 for calculate error */
519 long err = f % (115200 * 16);
520
521 if ((*besterr < 0) || (*besterr > err)) {
522 *besterr = err;
523 return 0;
524 }
525
526 return 1;
527}
528
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400529static int max310x_set_ref_clk(struct max310x_port *s, unsigned long freq,
530 bool xtal)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400531{
532 unsigned int div, clksrc, pllcfg = 0;
533 long besterr = -1;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400534 unsigned long fdiv, fmul, bestfreq = freq;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400535
536 /* First, update error without PLL */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400537 max310x_update_best_err(freq, &besterr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400538
539 /* Try all possible PLL dividers */
540 for (div = 1; (div <= 63) && besterr; div++) {
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400541 fdiv = DIV_ROUND_CLOSEST(freq, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400542
543 /* Try multiplier 6 */
544 fmul = fdiv * 6;
545 if ((fdiv >= 500000) && (fdiv <= 800000))
546 if (!max310x_update_best_err(fmul, &besterr)) {
547 pllcfg = (0 << 6) | div;
548 bestfreq = fmul;
549 }
550 /* Try multiplier 48 */
551 fmul = fdiv * 48;
552 if ((fdiv >= 850000) && (fdiv <= 1200000))
553 if (!max310x_update_best_err(fmul, &besterr)) {
554 pllcfg = (1 << 6) | div;
555 bestfreq = fmul;
556 }
557 /* Try multiplier 96 */
558 fmul = fdiv * 96;
559 if ((fdiv >= 425000) && (fdiv <= 1000000))
560 if (!max310x_update_best_err(fmul, &besterr)) {
561 pllcfg = (2 << 6) | div;
562 bestfreq = fmul;
563 }
564 /* Try multiplier 144 */
565 fmul = fdiv * 144;
566 if ((fdiv >= 390000) && (fdiv <= 667000))
567 if (!max310x_update_best_err(fmul, &besterr)) {
568 pllcfg = (3 << 6) | div;
569 bestfreq = fmul;
570 }
571 }
572
573 /* Configure clock source */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400574 clksrc = xtal ? MAX310X_CLKSRC_CRYST_BIT : MAX310X_CLKSRC_EXTCLK_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400575
576 /* Configure PLL */
577 if (pllcfg) {
578 clksrc |= MAX310X_CLKSRC_PLL_BIT;
579 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
580 } else
581 clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
582
583 regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
584
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400585 /* Wait for crystal */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400586 if (pllcfg && xtal)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400587 msleep(10);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400588
589 return (int)bestfreq;
590}
591
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400592static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400593{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400594 unsigned int sts, ch, flag;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400595
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400596 if (unlikely(rxlen >= port->fifosize)) {
597 dev_warn_ratelimited(port->dev,
598 "Port %i: Possible RX FIFO overrun\n",
599 port->line);
600 port->icount.buf_overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400601 /* Ensure sanity of RX level */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400602 rxlen = port->fifosize;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400603 }
604
Alexander Shiyanf6544412012-08-06 19:42:32 +0400605 while (rxlen--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400606 ch = max310x_port_read(port, MAX310X_RHR_REG);
607 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400608
609 sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
610 MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
611
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400612 port->icount.rx++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400613 flag = TTY_NORMAL;
614
615 if (unlikely(sts)) {
616 if (sts & MAX310X_LSR_RXBRK_BIT) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400617 port->icount.brk++;
618 if (uart_handle_break(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400619 continue;
620 } else if (sts & MAX310X_LSR_RXPAR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400621 port->icount.parity++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400622 else if (sts & MAX310X_LSR_FRERR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400623 port->icount.frame++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400624 else if (sts & MAX310X_LSR_RXOVR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400625 port->icount.overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400626
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400627 sts &= port->read_status_mask;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400628 if (sts & MAX310X_LSR_RXBRK_BIT)
629 flag = TTY_BREAK;
630 else if (sts & MAX310X_LSR_RXPAR_BIT)
631 flag = TTY_PARITY;
632 else if (sts & MAX310X_LSR_FRERR_BIT)
633 flag = TTY_FRAME;
634 else if (sts & MAX310X_LSR_RXOVR_BIT)
635 flag = TTY_OVERRUN;
636 }
637
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400638 if (uart_handle_sysrq_char(port, ch))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400639 continue;
640
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400641 if (sts & port->ignore_status_mask)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400642 continue;
643
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400644 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400645 }
646
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400647 tty_flip_buffer_push(&port->state->port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400648}
649
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400650static void max310x_handle_tx(struct uart_port *port)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400651{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400652 struct circ_buf *xmit = &port->state->xmit;
653 unsigned int txlen, to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400654
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400655 if (unlikely(port->x_char)) {
656 max310x_port_write(port, MAX310X_THR_REG, port->x_char);
657 port->icount.tx++;
658 port->x_char = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400659 return;
660 }
661
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400662 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400663 return;
664
665 /* Get length of data pending in circular buffer */
666 to_send = uart_circ_chars_pending(xmit);
667 if (likely(to_send)) {
668 /* Limit to size of TX FIFO */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400669 txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
670 txlen = port->fifosize - txlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400671 to_send = (to_send > txlen) ? txlen : to_send;
672
Alexander Shiyanf6544412012-08-06 19:42:32 +0400673 /* Add data to send */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400674 port->icount.tx += to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400675 while (to_send--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400676 max310x_port_write(port, MAX310X_THR_REG,
677 xmit->buf[xmit->tail]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400678 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Joe Perchesfc8114722013-10-08 16:14:21 -0700679 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400680 }
681
682 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400683 uart_write_wakeup(port);
684}
685
686static void max310x_port_irq(struct max310x_port *s, int portno)
687{
688 struct uart_port *port = &s->p[portno].port;
689
690 do {
691 unsigned int ists, lsr, rxlen;
692
693 /* Read IRQ status & RX FIFO level */
694 ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
695 rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
696 if (!ists && !rxlen)
697 break;
698
699 if (ists & MAX310X_IRQ_CTS_BIT) {
700 lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
701 uart_handle_cts_change(port,
702 !!(lsr & MAX310X_LSR_CTS_BIT));
703 }
704 if (rxlen)
705 max310x_handle_rx(port, rxlen);
706 if (ists & MAX310X_IRQ_TXEMPTY_BIT) {
707 mutex_lock(&s->mutex);
708 max310x_handle_tx(port);
709 mutex_unlock(&s->mutex);
710 }
711 } while (1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400712}
713
714static irqreturn_t max310x_ist(int irq, void *dev_id)
715{
716 struct max310x_port *s = (struct max310x_port *)dev_id;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400717
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400718 if (s->uart.nr > 1) {
719 do {
720 unsigned int val = ~0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400721
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400722 WARN_ON_ONCE(regmap_read(s->regmap,
723 MAX310X_GLOBALIRQ_REG, &val));
724 val = ((1 << s->uart.nr) - 1) & ~val;
725 if (!val)
726 break;
727 max310x_port_irq(s, fls(val) - 1);
728 } while (1);
729 } else
730 max310x_port_irq(s, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400731
732 return IRQ_HANDLED;
733}
734
735static void max310x_wq_proc(struct work_struct *ws)
736{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400737 struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
738 struct max310x_port *s = dev_get_drvdata(one->port.dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400739
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400740 mutex_lock(&s->mutex);
741 max310x_handle_tx(&one->port);
742 mutex_unlock(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400743}
744
745static void max310x_start_tx(struct uart_port *port)
746{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400747 struct max310x_one *one = container_of(port, struct max310x_one, port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400748
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400749 if (!work_pending(&one->tx_work))
750 schedule_work(&one->tx_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400751}
752
753static unsigned int max310x_tx_empty(struct uart_port *port)
754{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400755 unsigned int lvl, sts;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400756
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400757 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
758 sts = max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400759
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400760 return ((sts & MAX310X_IRQ_TXEMPTY_BIT) && !lvl) ? TIOCSER_TEMT : 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400761}
762
763static unsigned int max310x_get_mctrl(struct uart_port *port)
764{
765 /* DCD and DSR are not wired and CTS/RTS is handled automatically
766 * so just indicate DSR and CAR asserted
767 */
768 return TIOCM_DSR | TIOCM_CAR;
769}
770
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400771static void max310x_md_proc(struct work_struct *ws)
772{
773 struct max310x_one *one = container_of(ws, struct max310x_one, md_work);
774
775 max310x_port_update(&one->port, MAX310X_MODE2_REG,
776 MAX310X_MODE2_LOOPBACK_BIT,
777 (one->port.mctrl & TIOCM_LOOP) ?
778 MAX310X_MODE2_LOOPBACK_BIT : 0);
779}
780
Alexander Shiyanf6544412012-08-06 19:42:32 +0400781static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
782{
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400783 struct max310x_one *one = container_of(port, struct max310x_one, port);
784
785 schedule_work(&one->md_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400786}
787
788static void max310x_break_ctl(struct uart_port *port, int break_state)
789{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400790 max310x_port_update(port, MAX310X_LCR_REG,
791 MAX310X_LCR_TXBREAK_BIT,
792 break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400793}
794
795static void max310x_set_termios(struct uart_port *port,
796 struct ktermios *termios,
797 struct ktermios *old)
798{
Alexander Shiyanf6544412012-08-06 19:42:32 +0400799 unsigned int lcr, flow = 0;
800 int baud;
801
Alexander Shiyanf6544412012-08-06 19:42:32 +0400802 /* Mask termios capabilities we don't support */
803 termios->c_cflag &= ~CMSPAR;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400804
805 /* Word size */
806 switch (termios->c_cflag & CSIZE) {
807 case CS5:
808 lcr = MAX310X_LCR_WORD_LEN_5;
809 break;
810 case CS6:
811 lcr = MAX310X_LCR_WORD_LEN_6;
812 break;
813 case CS7:
814 lcr = MAX310X_LCR_WORD_LEN_7;
815 break;
816 case CS8:
817 default:
818 lcr = MAX310X_LCR_WORD_LEN_8;
819 break;
820 }
821
822 /* Parity */
823 if (termios->c_cflag & PARENB) {
824 lcr |= MAX310X_LCR_PARITY_BIT;
825 if (!(termios->c_cflag & PARODD))
826 lcr |= MAX310X_LCR_EVENPARITY_BIT;
827 }
828
829 /* Stop bits */
830 if (termios->c_cflag & CSTOPB)
831 lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
832
833 /* Update LCR register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400834 max310x_port_write(port, MAX310X_LCR_REG, lcr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400835
836 /* Set read status mask */
837 port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
838 if (termios->c_iflag & INPCK)
839 port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
840 MAX310X_LSR_FRERR_BIT;
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400841 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400842 port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
843
844 /* Set status ignore mask */
845 port->ignore_status_mask = 0;
846 if (termios->c_iflag & IGNBRK)
847 port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
848 if (!(termios->c_cflag & CREAD))
849 port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
850 MAX310X_LSR_RXOVR_BIT |
851 MAX310X_LSR_FRERR_BIT |
852 MAX310X_LSR_RXBRK_BIT;
853
854 /* Configure flow control */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400855 max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
856 max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400857 if (termios->c_cflag & CRTSCTS)
858 flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
859 MAX310X_FLOWCTRL_AUTORTS_BIT;
860 if (termios->c_iflag & IXON)
861 flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
862 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
863 if (termios->c_iflag & IXOFF)
864 flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
865 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400866 max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400867
868 /* Get baud rate generator configuration */
869 baud = uart_get_baud_rate(port, termios, old,
870 port->uartclk / 16 / 0xffff,
871 port->uartclk / 4);
872
873 /* Setup baudrate generator */
Alexander Shiyane97e1552014-02-07 18:16:04 +0400874 baud = max310x_set_baud(port, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400875
876 /* Update timeout according to new baud rate */
877 uart_update_timeout(port, termios->c_cflag, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400878}
879
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100880static int max310x_rs485_config(struct uart_port *port,
881 struct serial_rs485 *rs485)
Alexander Shiyan55367c62014-02-10 22:18:34 +0400882{
Alexander Shiyan55367c62014-02-10 22:18:34 +0400883 unsigned int val;
884
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100885 if (rs485->delay_rts_before_send > 0x0f ||
886 rs485->delay_rts_after_send > 0x0f)
887 return -ERANGE;
888
889 val = (rs485->delay_rts_before_send << 4) |
890 rs485->delay_rts_after_send;
891 max310x_port_write(port, MAX310X_HDPIXDELAY_REG, val);
892 if (rs485->flags & SER_RS485_ENABLED) {
893 max310x_port_update(port, MAX310X_MODE1_REG,
894 MAX310X_MODE1_TRNSCVCTRL_BIT,
895 MAX310X_MODE1_TRNSCVCTRL_BIT);
896 max310x_port_update(port, MAX310X_MODE2_REG,
897 MAX310X_MODE2_ECHOSUPR_BIT,
898 MAX310X_MODE2_ECHOSUPR_BIT);
899 } else {
900 max310x_port_update(port, MAX310X_MODE1_REG,
901 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
902 max310x_port_update(port, MAX310X_MODE2_REG,
903 MAX310X_MODE2_ECHOSUPR_BIT, 0);
Alexander Shiyan55367c62014-02-10 22:18:34 +0400904 }
905
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100906 rs485->flags &= SER_RS485_RTS_ON_SEND | SER_RS485_ENABLED;
907 memset(rs485->padding, 0, sizeof(rs485->padding));
908 port->rs485 = *rs485;
909
910 return 0;
Alexander Shiyan55367c62014-02-10 22:18:34 +0400911}
912
Alexander Shiyanf6544412012-08-06 19:42:32 +0400913static int max310x_startup(struct uart_port *port)
914{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400915 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyan55367c62014-02-10 22:18:34 +0400916 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400917
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400918 s->devtype->power(port, 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400919
Alexander Shiyanf6544412012-08-06 19:42:32 +0400920 /* Configure MODE1 register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400921 max310x_port_update(port, MAX310X_MODE1_REG,
Alexander Shiyan55367c62014-02-10 22:18:34 +0400922 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400923
Alexander Shiyan55367c62014-02-10 22:18:34 +0400924 /* Configure MODE2 register & Reset FIFOs*/
925 val = MAX310X_MODE2_RXEMPTINV_BIT | MAX310X_MODE2_FIFORST_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400926 max310x_port_write(port, MAX310X_MODE2_REG, val);
927 max310x_port_update(port, MAX310X_MODE2_REG,
928 MAX310X_MODE2_FIFORST_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400929
930 /* Configure flow control levels */
931 /* Flow control halt level 96, resume level 48 */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400932 max310x_port_write(port, MAX310X_FLOWLVL_REG,
933 MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
Alexander Shiyanf6544412012-08-06 19:42:32 +0400934
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400935 /* Clear IRQ status register */
936 max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400937
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400938 /* Enable RX, TX, CTS change interrupts */
939 val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
940 max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400941
942 return 0;
943}
944
945static void max310x_shutdown(struct uart_port *port)
946{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400947 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400948
949 /* Disable all interrupts */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400950 max310x_port_write(port, MAX310X_IRQEN_REG, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400951
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400952 s->devtype->power(port, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400953}
954
955static const char *max310x_type(struct uart_port *port)
956{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400957 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400958
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400959 return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400960}
961
962static int max310x_request_port(struct uart_port *port)
963{
964 /* Do nothing */
965 return 0;
966}
967
Alexander Shiyanf6544412012-08-06 19:42:32 +0400968static void max310x_config_port(struct uart_port *port, int flags)
969{
970 if (flags & UART_CONFIG_TYPE)
971 port->type = PORT_MAX310X;
972}
973
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400974static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400975{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400976 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
977 return -EINVAL;
978 if (s->irq != port->irq)
979 return -EINVAL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400980
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400981 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400982}
983
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400984static void max310x_null_void(struct uart_port *port)
985{
986 /* Do nothing */
987}
988
989static const struct uart_ops max310x_ops = {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400990 .tx_empty = max310x_tx_empty,
991 .set_mctrl = max310x_set_mctrl,
992 .get_mctrl = max310x_get_mctrl,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400993 .stop_tx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +0400994 .start_tx = max310x_start_tx,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400995 .stop_rx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +0400996 .break_ctl = max310x_break_ctl,
997 .startup = max310x_startup,
998 .shutdown = max310x_shutdown,
999 .set_termios = max310x_set_termios,
1000 .type = max310x_type,
1001 .request_port = max310x_request_port,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001002 .release_port = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001003 .config_port = max310x_config_port,
1004 .verify_port = max310x_verify_port,
1005};
1006
Alexander Shiyanc2978292013-07-29 19:27:32 +04001007static int __maybe_unused max310x_suspend(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001008{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001009 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001010 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001011
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001012 for (i = 0; i < s->uart.nr; i++) {
1013 uart_suspend_port(&s->uart, &s->p[i].port);
1014 s->devtype->power(&s->p[i].port, 0);
1015 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001016
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001017 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001018}
1019
Alexander Shiyanc2978292013-07-29 19:27:32 +04001020static int __maybe_unused max310x_resume(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001021{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001022 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001023 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001024
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001025 for (i = 0; i < s->uart.nr; i++) {
1026 s->devtype->power(&s->p[i].port, 1);
1027 uart_resume_port(&s->uart, &s->p[i].port);
1028 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001029
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001030 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001031}
1032
Alexander Shiyan27027a72014-02-10 22:18:30 +04001033static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
1034
Alexander Shiyanf6544412012-08-06 19:42:32 +04001035#ifdef CONFIG_GPIOLIB
1036static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
1037{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001038 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001039 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001040 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001041
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001042 val = max310x_port_read(port, MAX310X_GPIODATA_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001043
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001044 return !!((val >> 4) & (1 << (offset % 4)));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001045}
1046
1047static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1048{
1049 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001050 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001051
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001052 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1053 value ? 1 << (offset % 4) : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001054}
1055
1056static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1057{
1058 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001059 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001060
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001061 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001062
1063 return 0;
1064}
1065
1066static int max310x_gpio_direction_output(struct gpio_chip *chip,
1067 unsigned offset, int value)
1068{
1069 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001070 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001071
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001072 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1073 value ? 1 << (offset % 4) : 0);
1074 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
1075 1 << (offset % 4));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001076
1077 return 0;
1078}
1079#endif
1080
Alexander Shiyan27027a72014-02-10 22:18:30 +04001081static int max310x_probe(struct device *dev, struct max310x_devtype *devtype,
Alexander Shiyan58afc902014-02-10 22:18:36 +04001082 struct regmap *regmap, int irq, unsigned long flags)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001083{
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001084 int i, ret, fmin, fmax, freq, uartclk;
1085 struct clk *clk_osc, *clk_xtal;
1086 struct max310x_port *s;
1087 bool xtal = false;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001088
Alexander Shiyan27027a72014-02-10 22:18:30 +04001089 if (IS_ERR(regmap))
1090 return PTR_ERR(regmap);
1091
Alexander Shiyanf6544412012-08-06 19:42:32 +04001092 /* Alloc port structure */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001093 s = devm_kzalloc(dev, sizeof(*s) +
1094 sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001095 if (!s) {
1096 dev_err(dev, "Error allocating port structure\n");
1097 return -ENOMEM;
1098 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001099
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001100 clk_osc = devm_clk_get(dev, "osc");
1101 clk_xtal = devm_clk_get(dev, "xtal");
1102 if (!IS_ERR(clk_osc)) {
1103 s->clk = clk_osc;
1104 fmin = 500000;
1105 fmax = 35000000;
1106 } else if (!IS_ERR(clk_xtal)) {
1107 s->clk = clk_xtal;
1108 fmin = 1000000;
1109 fmax = 4000000;
1110 xtal = true;
1111 } else if (PTR_ERR(clk_osc) == -EPROBE_DEFER ||
1112 PTR_ERR(clk_xtal) == -EPROBE_DEFER) {
1113 return -EPROBE_DEFER;
1114 } else {
1115 dev_err(dev, "Cannot get clock\n");
1116 return -EINVAL;
1117 }
1118
1119 ret = clk_prepare_enable(s->clk);
1120 if (ret)
1121 return ret;
1122
1123 freq = clk_get_rate(s->clk);
1124 /* Check frequency limits */
1125 if (freq < fmin || freq > fmax) {
1126 ret = -ERANGE;
1127 goto out_clk;
1128 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001129
Alexander Shiyan27027a72014-02-10 22:18:30 +04001130 s->regmap = regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001131 s->devtype = devtype;
1132 dev_set_drvdata(dev, s);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001133
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001134 /* Check device to ensure we are talking to what we expect */
1135 ret = devtype->detect(dev);
1136 if (ret)
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001137 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001138
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001139 for (i = 0; i < devtype->nr; i++) {
1140 unsigned int offs = i << 5;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001141
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001142 /* Reset port */
1143 regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
1144 MAX310X_MODE2_RST_BIT);
1145 /* Clear port reset */
1146 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001147
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001148 /* Wait for port startup */
1149 do {
1150 regmap_read(s->regmap,
1151 MAX310X_BRGDIVLSB_REG + offs, &ret);
1152 } while (ret != 0x01);
1153
1154 regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
1155 MAX310X_MODE1_AUTOSLEEP_BIT,
1156 MAX310X_MODE1_AUTOSLEEP_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001157 }
1158
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001159 uartclk = max310x_set_ref_clk(s, freq, xtal);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001160 dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
1161
Alexander Shiyanf6544412012-08-06 19:42:32 +04001162 /* Register UART driver */
1163 s->uart.owner = THIS_MODULE;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001164 s->uart.dev_name = "ttyMAX";
1165 s->uart.major = MAX310X_MAJOR;
1166 s->uart.minor = MAX310X_MINOR;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001167 s->uart.nr = devtype->nr;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001168 ret = uart_register_driver(&s->uart);
1169 if (ret) {
1170 dev_err(dev, "Registering UART driver failed\n");
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001171 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001172 }
1173
Alexander Shiyandba29a22014-02-10 22:18:32 +04001174#ifdef CONFIG_GPIOLIB
1175 /* Setup GPIO cotroller */
1176 s->gpio.owner = THIS_MODULE;
1177 s->gpio.dev = dev;
1178 s->gpio.label = dev_name(dev);
1179 s->gpio.direction_input = max310x_gpio_direction_input;
1180 s->gpio.get = max310x_gpio_get;
1181 s->gpio.direction_output= max310x_gpio_direction_output;
1182 s->gpio.set = max310x_gpio_set;
1183 s->gpio.base = -1;
1184 s->gpio.ngpio = devtype->nr * 4;
1185 s->gpio.can_sleep = 1;
1186 ret = gpiochip_add(&s->gpio);
1187 if (ret)
1188 goto out_uart;
1189#endif
1190
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001191 mutex_init(&s->mutex);
1192
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001193 for (i = 0; i < devtype->nr; i++) {
1194 /* Initialize port data */
1195 s->p[i].port.line = i;
1196 s->p[i].port.dev = dev;
1197 s->p[i].port.irq = irq;
1198 s->p[i].port.type = PORT_MAX310X;
1199 s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001200 s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001201 s->p[i].port.iotype = UPIO_PORT;
1202 s->p[i].port.iobase = i * 0x20;
1203 s->p[i].port.membase = (void __iomem *)~0;
1204 s->p[i].port.uartclk = uartclk;
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +01001205 s->p[i].port.rs485_config = max310x_rs485_config;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001206 s->p[i].port.ops = &max310x_ops;
1207 /* Disable all interrupts */
1208 max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
1209 /* Clear IRQ status register */
1210 max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
1211 /* Enable IRQ pin */
1212 max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
1213 MAX310X_MODE1_IRQSEL_BIT,
1214 MAX310X_MODE1_IRQSEL_BIT);
1215 /* Initialize queue for start TX */
1216 INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001217 /* Initialize queue for changing mode */
1218 INIT_WORK(&s->p[i].md_work, max310x_md_proc);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001219 /* Register port */
1220 uart_add_one_port(&s->uart, &s->p[i].port);
1221 /* Go to suspend mode */
1222 devtype->power(&s->p[i].port, 0);
1223 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001224
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001225 /* Setup interrupt */
1226 ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
Alexander Shiyan58afc902014-02-10 22:18:36 +04001227 IRQF_ONESHOT | flags, dev_name(dev), s);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001228 if (!ret)
1229 return 0;
1230
1231 dev_err(dev, "Unable to reguest IRQ %i\n", irq);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001232
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001233 mutex_destroy(&s->mutex);
1234
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001235#ifdef CONFIG_GPIOLIB
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001236 gpiochip_remove(&s->gpio);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001237
Alexander Shiyandba29a22014-02-10 22:18:32 +04001238out_uart:
Alexander Shiyand4f6b412014-02-13 22:08:29 +04001239#endif
Alexander Shiyandba29a22014-02-10 22:18:32 +04001240 uart_unregister_driver(&s->uart);
1241
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001242out_clk:
1243 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001244
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001245 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001246}
1247
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001248static int max310x_remove(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001249{
Alexander Shiyanf6544412012-08-06 19:42:32 +04001250 struct max310x_port *s = dev_get_drvdata(dev);
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001251 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001252
Alexander Shiyandba29a22014-02-10 22:18:32 +04001253#ifdef CONFIG_GPIOLIB
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001254 gpiochip_remove(&s->gpio);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001255#endif
1256
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001257 for (i = 0; i < s->uart.nr; i++) {
1258 cancel_work_sync(&s->p[i].tx_work);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001259 cancel_work_sync(&s->p[i].md_work);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001260 uart_remove_one_port(&s->uart, &s->p[i].port);
1261 s->devtype->power(&s->p[i].port, 0);
1262 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001263
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001264 mutex_destroy(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001265 uart_unregister_driver(&s->uart);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001266 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001267
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001268 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001269}
1270
Alexander Shiyan58afc902014-02-10 22:18:36 +04001271static const struct of_device_id __maybe_unused max310x_dt_ids[] = {
1272 { .compatible = "maxim,max3107", .data = &max3107_devtype, },
1273 { .compatible = "maxim,max3108", .data = &max3108_devtype, },
1274 { .compatible = "maxim,max3109", .data = &max3109_devtype, },
1275 { .compatible = "maxim,max14830", .data = &max14830_devtype },
1276 { }
1277};
1278MODULE_DEVICE_TABLE(of, max310x_dt_ids);
1279
Alexander Shiyan27027a72014-02-10 22:18:30 +04001280static struct regmap_config regcfg = {
1281 .reg_bits = 8,
1282 .val_bits = 8,
1283 .write_flag_mask = 0x80,
1284 .cache_type = REGCACHE_RBTREE,
1285 .writeable_reg = max310x_reg_writeable,
1286 .volatile_reg = max310x_reg_volatile,
1287 .precious_reg = max310x_reg_precious,
1288};
1289
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001290#ifdef CONFIG_SPI_MASTER
1291static int max310x_spi_probe(struct spi_device *spi)
1292{
Alexander Shiyan58afc902014-02-10 22:18:36 +04001293 struct max310x_devtype *devtype;
1294 unsigned long flags = 0;
Alexander Shiyan27027a72014-02-10 22:18:30 +04001295 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001296 int ret;
1297
1298 /* Setup SPI bus */
1299 spi->bits_per_word = 8;
1300 spi->mode = spi->mode ? : SPI_MODE_0;
1301 spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
1302 ret = spi_setup(spi);
Alexander Shiyan27027a72014-02-10 22:18:30 +04001303 if (ret)
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001304 return ret;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001305
Alexander Shiyan58afc902014-02-10 22:18:36 +04001306 if (spi->dev.of_node) {
1307 const struct of_device_id *of_id =
1308 of_match_device(max310x_dt_ids, &spi->dev);
1309
1310 devtype = (struct max310x_devtype *)of_id->data;
1311 } else {
1312 const struct spi_device_id *id_entry = spi_get_device_id(spi);
1313
1314 devtype = (struct max310x_devtype *)id_entry->driver_data;
1315 flags = IRQF_TRIGGER_FALLING;
1316 }
1317
Alexander Shiyan27027a72014-02-10 22:18:30 +04001318 regcfg.max_register = devtype->nr * 0x20 - 1;
1319 regmap = devm_regmap_init_spi(spi, &regcfg);
1320
Alexander Shiyan58afc902014-02-10 22:18:36 +04001321 return max310x_probe(&spi->dev, devtype, regmap, spi->irq, flags);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001322}
1323
1324static int max310x_spi_remove(struct spi_device *spi)
1325{
1326 return max310x_remove(&spi->dev);
1327}
1328
Alexander Shiyanf6544412012-08-06 19:42:32 +04001329static const struct spi_device_id max310x_id_table[] = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001330 { "max3107", (kernel_ulong_t)&max3107_devtype, },
1331 { "max3108", (kernel_ulong_t)&max3108_devtype, },
Alexander Shiyan21fc5092013-06-29 10:44:18 +04001332 { "max3109", (kernel_ulong_t)&max3109_devtype, },
Alexander Shiyan003236d2013-06-29 10:44:19 +04001333 { "max14830", (kernel_ulong_t)&max14830_devtype, },
Axel Lin1838b8c2012-11-04 23:34:18 +08001334 { }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001335};
1336MODULE_DEVICE_TABLE(spi, max310x_id_table);
1337
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001338static struct spi_driver max310x_uart_driver = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001339 .driver = {
Alexander Shiyan58afc902014-02-10 22:18:36 +04001340 .name = MAX310X_NAME,
1341 .owner = THIS_MODULE,
1342 .of_match_table = of_match_ptr(max310x_dt_ids),
1343 .pm = &max310x_pm_ops,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001344 },
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001345 .probe = max310x_spi_probe,
1346 .remove = max310x_spi_remove,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001347 .id_table = max310x_id_table,
1348};
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001349module_spi_driver(max310x_uart_driver);
1350#endif
Alexander Shiyanf6544412012-08-06 19:42:32 +04001351
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001352MODULE_LICENSE("GPL");
Alexander Shiyanf6544412012-08-06 19:42:32 +04001353MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1354MODULE_DESCRIPTION("MAX310X serial driver");