blob: a7fdc4344cefb0414f20930dd9d553d4f84d98f2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Allen Kayae21ee62009-10-07 10:27:17 -070013#include <linux/iommu.h>
Matt Domsch05843962009-11-02 11:51:24 -060014#include <acpi/acpi_hest.h>
Allen Kaydf0e97c2009-10-07 10:27:51 -070015#include <xen/xen.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090016#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
19#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21/* Ugh. Need to stop exporting this to modules. */
22LIST_HEAD(pci_root_buses);
23EXPORT_SYMBOL(pci_root_buses);
24
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080025
26static int find_anything(struct device *dev, void *data)
27{
28 return 1;
29}
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070031/*
32 * Some device drivers need know if pci is initiated.
33 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080034 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070035 */
36int no_pci_devices(void)
37{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080038 struct device *dev;
39 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070040
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080041 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
42 no_devices = (dev == NULL);
43 put_device(dev);
44 return no_devices;
45}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070046EXPORT_SYMBOL(no_pci_devices);
47
Linus Torvalds1da177e2005-04-16 15:20:36 -070048/*
49 * PCI Bus Class Devices
50 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040051static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070052 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040053 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070054 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 int ret;
Mike Travis588235b2009-01-04 05:18:02 -080057 const struct cpumask *cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Mike Travis588235b2009-01-04 05:18:02 -080059 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070060 ret = type?
Mike Travis588235b2009-01-04 05:18:02 -080061 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
62 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070063 buf[ret++] = '\n';
64 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 return ret;
66}
Mike Travis39106dc2008-04-08 11:43:03 -070067
68static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
69 struct device_attribute *attr,
70 char *buf)
71{
72 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
73}
74
75static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
76 struct device_attribute *attr,
77 char *buf)
78{
79 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
80}
81
82DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
83DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85/*
86 * PCI Bus Class
87 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040090 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
92 if (pci_bus->bridge)
93 put_device(pci_bus->bridge);
94 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
108/*
109 * Translate the low bits of the PCI base
110 * to the resource type
111 */
112static inline unsigned int pci_calc_resource_flags(unsigned int flags)
113{
114 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
115 return IORESOURCE_IO;
116
117 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
118 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
119
120 return IORESOURCE_MEM;
121}
122
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400123static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800124{
125 u64 size = mask & maxbase; /* Find the significant bits */
126 if (!size)
127 return 0;
128
129 /* Get the lowest of them to find the decode size, and
130 from that the extent. */
131 size = (size & ~(size-1)) - 1;
132
133 /* base == maxbase can be valid only if the BAR has
134 already been programmed with all 1s. */
135 if (base == maxbase && ((base | size) & mask) != mask)
136 return 0;
137
138 return size;
139}
140
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800142{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400143 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
144 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
145 return pci_bar_io;
146 }
147
148 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
149
Peter Chubbe3545972008-10-13 11:49:04 +1100150 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400151 return pci_bar_mem64;
152 return pci_bar_mem32;
153}
154
Yu Zhao0b400c72008-11-22 02:40:40 +0800155/**
156 * pci_read_base - read a PCI BAR
157 * @dev: the PCI device
158 * @type: type of the BAR
159 * @res: resource buffer to be filled in
160 * @pos: BAR position in the config space
161 *
162 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800164int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400165 struct resource *res, unsigned int pos)
166{
167 u32 l, sz, mask;
168
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200169 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170
171 res->name = pci_name(dev);
172
173 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200174 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175 pci_read_config_dword(dev, pos, &sz);
176 pci_write_config_dword(dev, pos, l);
177
178 /*
179 * All bits set in sz means the device isn't working properly.
180 * If the BAR isn't implemented, all bits must be 0. If it's a
181 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
182 * 1 must be clear.
183 */
184 if (!sz || sz == 0xffffffff)
185 goto fail;
186
187 /*
188 * I don't know how l can have all bits set. Copied from old code.
189 * Maybe it fixes a bug on some ancient platform.
190 */
191 if (l == 0xffffffff)
192 l = 0;
193
194 if (type == pci_bar_unknown) {
195 type = decode_bar(res, l);
196 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
197 if (type == pci_bar_io) {
198 l &= PCI_BASE_ADDRESS_IO_MASK;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700199 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200 } else {
201 l &= PCI_BASE_ADDRESS_MEM_MASK;
202 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
203 }
204 } else {
205 res->flags |= (l & IORESOURCE_ROM_ENABLE);
206 l &= PCI_ROM_ADDRESS_MASK;
207 mask = (u32)PCI_ROM_ADDRESS_MASK;
208 }
209
210 if (type == pci_bar_mem64) {
211 u64 l64 = l;
212 u64 sz64 = sz;
213 u64 mask64 = mask | (u64)~0 << 32;
214
215 pci_read_config_dword(dev, pos + 4, &l);
216 pci_write_config_dword(dev, pos + 4, ~0);
217 pci_read_config_dword(dev, pos + 4, &sz);
218 pci_write_config_dword(dev, pos + 4, l);
219
220 l64 |= ((u64)l << 32);
221 sz64 |= ((u64)sz << 32);
222
223 sz64 = pci_size(l64, sz64, mask64);
224
225 if (!sz64)
226 goto fail;
227
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400228 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 dev_err(&dev->dev, "can't handle 64-bit BAR\n");
230 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600231 }
232
233 res->flags |= IORESOURCE_MEM_64;
234 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400235 /* Address above 32-bit boundary; disable the BAR */
236 pci_write_config_dword(dev, pos, 0);
237 pci_write_config_dword(dev, pos + 4, 0);
238 res->start = 0;
239 res->end = sz64;
240 } else {
241 res->start = l64;
242 res->end = l64 + sz64;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600243 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600244 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245 }
246 } else {
247 sz = pci_size(l, sz, mask);
248
249 if (!sz)
250 goto fail;
251
252 res->start = l;
253 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200254
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600255 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400256 }
257
258 out:
259 return (type == pci_bar_mem64) ? 1 : 0;
260 fail:
261 res->flags = 0;
262 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800263}
264
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
266{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 for (pos = 0; pos < howmany; pos++) {
270 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400272 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400278 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
279 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
280 IORESOURCE_SIZEALIGN;
281 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 }
283}
284
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100285void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286{
287 struct pci_dev *dev = child->self;
288 u8 io_base_lo, io_limit_lo;
289 u16 mem_base_lo, mem_limit_lo;
290 unsigned long base, limit;
291 struct resource *res;
292 int i;
293
Kenji Kaneshige9fc39252009-05-26 16:06:48 +0900294 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 return;
296
297 if (dev->transparent) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600298 dev_info(&dev->dev, "transparent bridge\n");
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400299 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
300 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 }
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 res = child->resource[0];
304 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
305 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
306 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
307 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
308
309 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
310 u16 io_base_hi, io_limit_hi;
311 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
312 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
313 base |= (io_base_hi << 16);
314 limit |= (io_limit_hi << 16);
315 }
316
317 if (base <= limit) {
318 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500319 if (!res->start)
320 res->start = base;
321 if (!res->end)
322 res->end = limit + 0xfff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600323 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 }
325
326 res = child->resource[1];
327 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
328 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
329 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
330 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
331 if (base <= limit) {
332 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
333 res->start = base;
334 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600335 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 }
337
338 res = child->resource[2];
339 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
340 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
341 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
342 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
343
344 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
345 u32 mem_base_hi, mem_limit_hi;
346 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
347 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
348
349 /*
350 * Some bridges set the base > limit by default, and some
351 * (broken) BIOSes do not initialize them. If we find
352 * this, just assume they are not being used.
353 */
354 if (mem_base_hi <= mem_limit_hi) {
355#if BITS_PER_LONG == 64
356 base |= ((long) mem_base_hi) << 32;
357 limit |= ((long) mem_limit_hi) << 32;
358#else
359 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600360 dev_err(&dev->dev, "can't handle 64-bit "
361 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 return;
363 }
364#endif
365 }
366 }
367 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700368 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
369 IORESOURCE_MEM | IORESOURCE_PREFETCH;
370 if (res->flags & PCI_PREF_RANGE_TYPE_64)
371 res->flags |= IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 res->start = base;
373 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600374 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
376}
377
Sam Ravnborg96bde062007-03-26 21:53:30 -0800378static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
380 struct pci_bus *b;
381
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100382 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 INIT_LIST_HEAD(&b->node);
385 INIT_LIST_HEAD(&b->children);
386 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600387 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 }
389 return b;
390}
391
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700392static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
393 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
395 struct pci_bus *child;
396 int i;
397
398 /*
399 * Allocate a new bus, and inherit stuff from the parent..
400 */
401 child = pci_alloc_bus();
402 if (!child)
403 return NULL;
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 child->parent = parent;
406 child->ops = parent->ops;
407 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200408 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400410 /* initialize some portions of the bus device, but don't register it
411 * now as the parent is not properly set up yet. This device will get
412 * registered later in pci_bus_add_devices()
413 */
414 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100415 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417 /*
418 * Set up the primary, secondary and subordinate
419 * bus numbers.
420 */
421 child->number = child->secondary = busnr;
422 child->primary = parent->secondary;
423 child->subordinate = 0xff;
424
Yu Zhao3789fa82008-11-22 02:41:07 +0800425 if (!bridge)
426 return child;
427
428 child->self = bridge;
429 child->bridge = get_device(&bridge->dev);
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800432 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
434 child->resource[i]->name = child->name;
435 }
436 bridge->subordinate = child;
437
438 return child;
439}
440
Sam Ravnborg451124a2008-02-02 22:33:43 +0100441struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442{
443 struct pci_bus *child;
444
445 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700446 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800447 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800449 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700450 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 return child;
452}
453
Sam Ravnborg96bde062007-03-26 21:53:30 -0800454static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700455{
456 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700457
458 /* Attempts to fix that up are really dangerous unless
459 we're going to re-assign all bus numbers. */
460 if (!pcibios_assign_all_busses())
461 return;
462
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700463 while (parent->parent && parent->subordinate < max) {
464 parent->subordinate = max;
465 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
466 parent = parent->parent;
467 }
468}
469
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470/*
471 * If it's a bridge, configure it and scan the bus behind it.
472 * For CardBus bridges, we don't scan behind as the devices will
473 * be handled by the bridge driver itself.
474 *
475 * We need to process bridges in two passes -- first we scan those
476 * already configured by the BIOS and after we are done with all of
477 * them, we proceed to assigning numbers to the remaining buses in
478 * order to avoid overlaps between old and new bus numbers.
479 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100480int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481{
482 struct pci_bus *child;
483 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100484 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 u16 bctl;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100486 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
488 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
489
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600490 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
491 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100493 /* Check if setup is sensible at all */
494 if (!pass &&
495 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
496 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
497 broken = 1;
498 }
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 /* Disable MasterAbortMode during probing to avoid reporting
501 of bus errors (in some architectures) */
502 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
503 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
504 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
505
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100506 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 unsigned int cmax, busnr;
508 /*
509 * Bus already configured by firmware, process it in the first
510 * pass and just note the configuration.
511 */
512 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000513 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 busnr = (buses >> 8) & 0xFF;
515
516 /*
517 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600518 * don't re-add it. This can happen with the i450NX chipset.
519 *
520 * However, we continue to descend down the hierarchy and
521 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 */
Alex Chiang74710de2009-03-20 14:56:10 -0600523 child = pci_find_bus(pci_domain_nr(bus), busnr);
524 if (!child) {
525 child = pci_add_new_bus(bus, dev, busnr);
526 if (!child)
527 goto out;
528 child->primary = buses & 0xFF;
529 child->subordinate = (buses >> 16) & 0xFF;
530 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 }
532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 cmax = pci_scan_child_bus(child);
534 if (cmax > max)
535 max = cmax;
536 if (child->subordinate > max)
537 max = child->subordinate;
538 } else {
539 /*
540 * We need to assign a number to this bus which we always
541 * do in the second pass.
542 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700543 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100544 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700545 /* Temporarily disable forwarding of the
546 configuration cycles on all bridges in
547 this bus segment to avoid possible
548 conflicts in the second pass between two
549 bridges programmed with overlapping
550 bus ranges. */
551 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
552 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000553 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556 /* Clear errors */
557 pci_write_config_word(dev, PCI_STATUS, 0xffff);
558
Rajesh Shahcc574502005-04-28 00:25:47 -0700559 /* Prevent assigning a bus number that already exists.
560 * This can happen when a bridge is hot-plugged */
561 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000562 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700563 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 buses = (buses & 0xff000000)
565 | ((unsigned int)(child->primary) << 0)
566 | ((unsigned int)(child->secondary) << 8)
567 | ((unsigned int)(child->subordinate) << 16);
568
569 /*
570 * yenta.c forces a secondary latency timer of 176.
571 * Copy that behaviour here.
572 */
573 if (is_cardbus) {
574 buses &= ~0xff000000;
575 buses |= CARDBUS_LATENCY_TIMER << 24;
576 }
577
578 /*
579 * We need to blast all three values with a single write.
580 */
581 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
582
583 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700584 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700585 /*
586 * Adjust subordinate busnr in parent buses.
587 * We do this before scanning for children because
588 * some devices may not be detected if the bios
589 * was lazy.
590 */
591 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 /* Now we can scan all subordinate buses... */
593 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800594 /*
595 * now fix it up again since we have found
596 * the real value of max.
597 */
598 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 } else {
600 /*
601 * For CardBus bridges, we leave 4 bus numbers
602 * as cards with a PCI-to-PCI bridge can be
603 * inserted later.
604 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100605 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
606 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700607 if (pci_find_bus(pci_domain_nr(bus),
608 max+i+1))
609 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100610 while (parent->parent) {
611 if ((!pcibios_assign_all_busses()) &&
612 (parent->subordinate > max) &&
613 (parent->subordinate <= max+i)) {
614 j = 1;
615 }
616 parent = parent->parent;
617 }
618 if (j) {
619 /*
620 * Often, there are two cardbus bridges
621 * -- try to leave one valid bus number
622 * for each one.
623 */
624 i /= 2;
625 break;
626 }
627 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700628 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700629 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 }
631 /*
632 * Set the subordinate bus number to its real value.
633 */
634 child->subordinate = max;
635 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
636 }
637
Gary Hadecb3576f2008-02-08 14:00:52 -0800638 sprintf(child->name,
639 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
640 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200642 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100643 while (bus->parent) {
644 if ((child->subordinate > bus->subordinate) ||
645 (child->number > bus->subordinate) ||
646 (child->number < bus->number) ||
647 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800648 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200649 "hidden behind%s bridge #%02x (-#%02x)\n",
650 child->number, child->subordinate,
651 (bus->number > child->subordinate &&
652 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800653 "wholly" : "partially",
654 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200655 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100656 }
657 bus = bus->parent;
658 }
659
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000660out:
661 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 return max;
664}
665
666/*
667 * Read interrupt line and base address registers.
668 * The architecture-dependent code can tweak these, of course.
669 */
670static void pci_read_irq(struct pci_dev *dev)
671{
672 unsigned char irq;
673
674 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800675 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (irq)
677 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
678 dev->irq = irq;
679}
680
Yu Zhao480b93b2009-03-20 11:25:14 +0800681static void set_pcie_port_type(struct pci_dev *pdev)
682{
683 int pos;
684 u16 reg16;
685
686 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
687 if (!pos)
688 return;
689 pdev->is_pcie = 1;
690 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
691 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
692}
693
Eric W. Biederman28760482009-09-09 14:09:24 -0700694static void set_pcie_hotplug_bridge(struct pci_dev *pdev)
695{
696 int pos;
697 u16 reg16;
698 u32 reg32;
699
700 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
701 if (!pos)
702 return;
703 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
704 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
705 return;
706 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
707 if (reg32 & PCI_EXP_SLTCAP_HPC)
708 pdev->is_hotplug_bridge = 1;
709}
710
Matt Domsch05843962009-11-02 11:51:24 -0600711static void set_pci_aer_firmware_first(struct pci_dev *pdev)
712{
713 if (acpi_hest_firmware_first_pci(pdev))
714 pdev->aer_firmware_first = 1;
715}
716
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200717#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719/**
720 * pci_setup_device - fill in class and map information of a device
721 * @dev: the device structure to fill
722 *
723 * Initialize the device structure with information about the device's
724 * vendor,class,memory and IO-space addresses,IRQ lines etc.
725 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800726 * Returns 0 on success and negative if unknown type of device (not normal,
727 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800729int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
731 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800732 u8 hdr_type;
733 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500734 int pos = 0;
Yu Zhao480b93b2009-03-20 11:25:14 +0800735
736 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
737 return -EIO;
738
739 dev->sysdata = dev->bus->sysdata;
740 dev->dev.parent = dev->bus->bridge;
741 dev->dev.bus = &pci_bus_type;
742 dev->hdr_type = hdr_type & 0x7f;
743 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800744 dev->error_state = pci_channel_io_normal;
745 set_pcie_port_type(dev);
Matt Domsch05843962009-11-02 11:51:24 -0600746 set_pci_aer_firmware_first(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +0800747
748 list_for_each_entry(slot, &dev->bus->slots, list)
749 if (PCI_SLOT(dev->devfn) == slot->number)
750 dev->slot = slot;
751
752 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
753 set this higher, assuming the system even supports it. */
754 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700756 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
757 dev->bus->number, PCI_SLOT(dev->devfn),
758 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759
760 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700761 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 class >>= 8; /* upper 3 bytes */
763 dev->class = class;
764 class >>= 8;
765
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600766 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 dev->vendor, dev->device, class, dev->hdr_type);
768
Yu Zhao853346e2009-03-21 22:05:11 +0800769 /* need to have dev->class ready */
770 dev->cfg_size = pci_cfg_space_size(dev);
771
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700773 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775 /* Early fixups, before probing the BARs */
776 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800777 /* device class may be changed after fixup */
778 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779
780 switch (dev->hdr_type) { /* header type */
781 case PCI_HEADER_TYPE_NORMAL: /* standard header */
782 if (class == PCI_CLASS_BRIDGE_PCI)
783 goto bad;
784 pci_read_irq(dev);
785 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
786 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
787 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100788
789 /*
790 * Do the ugly legacy mode stuff here rather than broken chip
791 * quirk code. Legacy mode ATA controllers have fixed
792 * addresses. These are not always echoed in BAR0-3, and
793 * BAR0-3 in a few cases contain junk!
794 */
795 if (class == PCI_CLASS_STORAGE_IDE) {
796 u8 progif;
797 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
798 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800799 dev->resource[0].start = 0x1F0;
800 dev->resource[0].end = 0x1F7;
801 dev->resource[0].flags = LEGACY_IO_RESOURCE;
802 dev->resource[1].start = 0x3F6;
803 dev->resource[1].end = 0x3F6;
804 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100805 }
806 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800807 dev->resource[2].start = 0x170;
808 dev->resource[2].end = 0x177;
809 dev->resource[2].flags = LEGACY_IO_RESOURCE;
810 dev->resource[3].start = 0x376;
811 dev->resource[3].end = 0x376;
812 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100813 }
814 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 break;
816
817 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
818 if (class != PCI_CLASS_BRIDGE_PCI)
819 goto bad;
820 /* The PCI-to-PCI bridge spec requires that subtractive
821 decoding (i.e. transparent) bridge must have programming
822 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800823 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 dev->transparent = ((dev->class & 0xff) == 1);
825 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -0700826 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -0500827 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
828 if (pos) {
829 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
830 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
831 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 break;
833
834 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
835 if (class != PCI_CLASS_BRIDGE_CARDBUS)
836 goto bad;
837 pci_read_irq(dev);
838 pci_read_bases(dev, 1, 0);
839 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
840 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
841 break;
842
843 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600844 dev_err(&dev->dev, "unknown header type %02x, "
845 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +0800846 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
848 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600849 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
850 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 dev->class = PCI_CLASS_NOT_DEFINED;
852 }
853
854 /* We found a fine healthy device, go go go... */
855 return 0;
856}
857
Zhao, Yu201de562008-10-13 19:49:55 +0800858static void pci_release_capabilities(struct pci_dev *dev)
859{
860 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +0800861 pci_iov_release(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800862}
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864/**
865 * pci_release_dev - free a pci device structure when all users of it are finished.
866 * @dev: device that's been disconnected
867 *
868 * Will be called only by the device core when all users of this pci device are
869 * done.
870 */
871static void pci_release_dev(struct device *dev)
872{
873 struct pci_dev *pci_dev;
874
875 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800876 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 kfree(pci_dev);
878}
879
880/**
881 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700882 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 *
884 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
885 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
886 * access it. Maybe we don't have a way to generate extended config space
887 * accesses, or the device is behind a reverse Express bridge. So we try
888 * reading the dword at 0x100 which must either be 0 or a valid extended
889 * capability header.
890 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700891int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +0800894 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
Zhao, Yu557848c2008-10-13 19:18:07 +0800896 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 goto fail;
898 if (status == 0xffffffff)
899 goto fail;
900
901 return PCI_CFG_SPACE_EXP_SIZE;
902
903 fail:
904 return PCI_CFG_SPACE_SIZE;
905}
906
Yinghai Lu57741a72008-02-15 01:32:50 -0800907int pci_cfg_space_size(struct pci_dev *dev)
908{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700909 int pos;
910 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -0700911 u16 class;
912
913 class = dev->class >> 8;
914 if (class == PCI_CLASS_BRIDGE_HOST)
915 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700916
917 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
918 if (!pos) {
919 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
920 if (!pos)
921 goto fail;
922
923 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
924 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
925 goto fail;
926 }
927
928 return pci_cfg_space_size_ext(dev);
929
930 fail:
931 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800932}
933
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934static void pci_release_bus_bridge_dev(struct device *dev)
935{
936 kfree(dev);
937}
938
Michael Ellerman65891212007-04-05 17:19:08 +1000939struct pci_dev *alloc_pci_dev(void)
940{
941 struct pci_dev *dev;
942
943 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
944 if (!dev)
945 return NULL;
946
Michael Ellerman65891212007-04-05 17:19:08 +1000947 INIT_LIST_HEAD(&dev->bus_list);
948
949 return dev;
950}
951EXPORT_SYMBOL(alloc_pci_dev);
952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953/*
954 * Read the config data for a PCI device, sanity-check it
955 * and fill in the dev structure...
956 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700957static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958{
959 struct pci_dev *dev;
960 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 int delay = 1;
962
963 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
964 return NULL;
965
966 /* some broken boards return 0 or ~0 if a slot is empty: */
967 if (l == 0xffffffff || l == 0x00000000 ||
968 l == 0x0000ffff || l == 0xffff0000)
969 return NULL;
970
971 /* Configuration request Retry Status */
972 while (l == 0xffff0001) {
973 msleep(delay);
974 delay *= 2;
975 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
976 return NULL;
977 /* Card hasn't responded in 60 seconds? Must be stuck. */
978 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600979 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 "responding\n", pci_domain_nr(bus),
981 bus->number, PCI_SLOT(devfn),
982 PCI_FUNC(devfn));
983 return NULL;
984 }
985 }
986
Michael Ellermanbab41e92007-04-05 17:19:09 +1000987 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 if (!dev)
989 return NULL;
990
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 dev->vendor = l & 0xffff;
994 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
Yu Zhao480b93b2009-03-20 11:25:14 +0800996 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 kfree(dev);
998 return NULL;
999 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001000
1001 return dev;
1002}
1003
Zhao, Yu201de562008-10-13 19:49:55 +08001004static void pci_init_capabilities(struct pci_dev *dev)
1005{
1006 /* MSI/MSI-X list */
1007 pci_msi_init_pci_dev(dev);
1008
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001009 /* Buffers for saving PCIe and PCI-X capabilities */
1010 pci_allocate_cap_save_buffers(dev);
1011
Zhao, Yu201de562008-10-13 19:49:55 +08001012 /* Power Management */
1013 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001014 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001015
1016 /* Vital Product Data */
1017 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001018
1019 /* Alternative Routing-ID Forwarding */
1020 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001021
1022 /* Single Root I/O Virtualization */
1023 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001024
1025 /* Enable ACS P2P upstream forwarding */
Allen Kaydf0e97c2009-10-07 10:27:51 -07001026 if (iommu_found() || xen_initial_domain())
Allen Kayae21ee62009-10-07 10:27:17 -07001027 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001028}
1029
Sam Ravnborg96bde062007-03-26 21:53:30 -08001030void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001031{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 device_initialize(&dev->dev);
1033 dev->dev.release = pci_release_dev;
1034 pci_dev_get(dev);
1035
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001037 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 dev->dev.coherent_dma_mask = 0xffffffffull;
1039
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001040 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001041 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001042
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 /* Fix up broken headers */
1044 pci_fixup_device(pci_fixup_header, dev);
1045
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001046 /* Clear the state_saved flag. */
1047 dev->state_saved = false;
1048
Zhao, Yu201de562008-10-13 19:49:55 +08001049 /* Initialize various capabilities */
1050 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 /*
1053 * Add the device to our list of discovered devices
1054 * and the bus list for fixup functions, etc.
1055 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001056 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001058 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001059}
1060
Sam Ravnborg451124a2008-02-02 22:33:43 +01001061struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001062{
1063 struct pci_dev *dev;
1064
Trent Piepho90bdb312009-03-20 14:56:00 -06001065 dev = pci_get_slot(bus, devfn);
1066 if (dev) {
1067 pci_dev_put(dev);
1068 return dev;
1069 }
1070
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001071 dev = pci_scan_device(bus, devfn);
1072 if (!dev)
1073 return NULL;
1074
1075 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
1077 return dev;
1078}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001079EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
1081/**
1082 * pci_scan_slot - scan a PCI slot on a bus for devices.
1083 * @bus: PCI bus to scan
1084 * @devfn: slot number to scan (must have zero function.)
1085 *
1086 * Scan a PCI slot on the specified PCI bus for devices, adding
1087 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001088 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001089 *
1090 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001092int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093{
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001094 int fn, nr = 0;
1095 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001097 dev = pci_scan_single_device(bus, devfn);
1098 if (dev && !dev->is_added) /* new device? */
1099 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
Alex Chianga7db5042009-06-22 08:08:07 -06001101 if (dev && dev->multifunction) {
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001102 for (fn = 1; fn < 8; fn++) {
1103 dev = pci_scan_single_device(bus, devfn + fn);
1104 if (dev) {
1105 if (!dev->is_added)
1106 nr++;
1107 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 }
1110 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001111
Shaohua Li149e1632008-07-23 10:32:31 +08001112 /* only one slot has pcie device */
1113 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001114 pcie_aspm_init_link_state(bus->self);
1115
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 return nr;
1117}
1118
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001119unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120{
1121 unsigned int devfn, pass, max = bus->secondary;
1122 struct pci_dev *dev;
1123
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001124 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
1126 /* Go find them, Rover! */
1127 for (devfn = 0; devfn < 0x100; devfn += 8)
1128 pci_scan_slot(bus, devfn);
1129
Yu Zhaoa28724b2009-03-20 11:25:13 +08001130 /* Reserve buses for SR-IOV capability. */
1131 max += pci_iov_bus_range(bus);
1132
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 /*
1134 * After performing arch-dependent fixup of the bus, look behind
1135 * all PCI-to-PCI bridges on this bus.
1136 */
Alex Chiang74710de2009-03-20 14:56:10 -06001137 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001138 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001139 pcibios_fixup_bus(bus);
1140 if (pci_is_root_bus(bus))
1141 bus->is_added = 1;
1142 }
1143
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 for (pass=0; pass < 2; pass++)
1145 list_for_each_entry(dev, &bus->devices, bus_list) {
1146 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1147 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1148 max = pci_scan_bridge(bus, dev, max, pass);
1149 }
1150
1151 /*
1152 * We've scanned the bus and so we know all about what's on
1153 * the other side of any bridges that may be on this bus plus
1154 * any devices.
1155 *
1156 * Return how far we've got finding sub-buses.
1157 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001158 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 return max;
1160}
1161
Sam Ravnborg96bde062007-03-26 21:53:30 -08001162struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001163 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164{
1165 int error;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001166 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 struct device *dev;
1168
1169 b = pci_alloc_bus();
1170 if (!b)
1171 return NULL;
1172
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001173 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 if (!dev){
1175 kfree(b);
1176 return NULL;
1177 }
1178
1179 b->sysdata = sysdata;
1180 b->ops = ops;
1181
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001182 b2 = pci_find_bus(pci_domain_nr(b), bus);
1183 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001185 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 goto err_out;
1187 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001188
1189 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001191 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 dev->parent = parent;
1194 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001195 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 error = device_register(dev);
1197 if (error)
1198 goto dev_reg_err;
1199 b->bridge = get_device(dev);
1200
Yinghai Lu0d358f22008-02-19 03:20:41 -08001201 if (!parent)
1202 set_dev_node(b->bridge, pcibus_to_node(b));
1203
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001204 b->dev.class = &pcibus_class;
1205 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001206 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001207 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 if (error)
1209 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001210 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001212 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
1214 /* Create legacy_io and legacy_mem files for this bus */
1215 pci_create_legacy_files(b);
1216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 b->number = b->secondary = bus;
1218 b->resource[0] = &ioport_resource;
1219 b->resource[1] = &iomem_resource;
1220
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 return b;
1222
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001223dev_create_file_err:
1224 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225class_dev_reg_err:
1226 device_unregister(dev);
1227dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001228 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001230 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231err_out:
1232 kfree(dev);
1233 kfree(b);
1234 return NULL;
1235}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001236
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001237struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001238 int bus, struct pci_ops *ops, void *sysdata)
1239{
1240 struct pci_bus *b;
1241
1242 b = pci_create_bus(parent, bus, ops, sysdata);
1243 if (b)
1244 b->subordinate = pci_scan_child_bus(b);
1245 return b;
1246}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247EXPORT_SYMBOL(pci_scan_bus_parented);
1248
1249#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001250/**
1251 * pci_rescan_bus - scan a PCI bus for devices.
1252 * @bus: PCI bus to scan
1253 *
1254 * Scan a PCI bus and child buses for new devices, adds them,
1255 * and enables them.
1256 *
1257 * Returns the max number of subordinate bus discovered.
1258 */
Alex Chiang5446a6b2009-04-01 18:24:12 -06001259unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001260{
1261 unsigned int max;
1262 struct pci_dev *dev;
1263
1264 max = pci_scan_child_bus(bus);
1265
Alex Chiang705b1aa2009-03-20 14:56:31 -06001266 down_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001267 list_for_each_entry(dev, &bus->devices, bus_list)
1268 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1269 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1270 if (dev->subordinate)
1271 pci_bus_size_bridges(dev->subordinate);
Alex Chiang705b1aa2009-03-20 14:56:31 -06001272 up_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001273
1274 pci_bus_assign_resources(bus);
1275 pci_enable_bridges(bus);
1276 pci_bus_add_devices(bus);
1277
1278 return max;
1279}
1280EXPORT_SYMBOL_GPL(pci_rescan_bus);
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283EXPORT_SYMBOL(pci_scan_slot);
1284EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1286#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001287
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001288static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001289{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001290 const struct pci_dev *a = to_pci_dev(d_a);
1291 const struct pci_dev *b = to_pci_dev(d_b);
1292
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001293 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1294 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1295
1296 if (a->bus->number < b->bus->number) return -1;
1297 else if (a->bus->number > b->bus->number) return 1;
1298
1299 if (a->devfn < b->devfn) return -1;
1300 else if (a->devfn > b->devfn) return 1;
1301
1302 return 0;
1303}
1304
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001305void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001306{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001307 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001308}