blob: e2d2a2fdbe19c4cd825d41560f142de5a8df9332 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
2 * Copyright (C) 2003 - 2006 NetXen, Inc.
3 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
25 * NetXen,
26 * 3965 Freedom Circle, Fourth floor,
27 * Santa Clara, CA 95054
28 *
29 *
30 * Source file for NIC routines to access the Phantom hardware
31 *
32 */
33
34#include "netxen_nic.h"
35#include "netxen_nic_hw.h"
36#include "netxen_nic_phan_reg.h"
37
Mithlesh Thukral3176ff32007-04-20 07:52:37 -070038
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030039#include <net/ip.h>
40
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070041#define MASK(n) ((1ULL<<(n))-1)
42#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
43#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
44#define MS_WIN(addr) (addr & 0x0ffc0000)
45
46#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
47
48#define CRB_BLK(off) ((off >> 20) & 0x3f)
49#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
50#define CRB_WINDOW_2M (0x130060)
51#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
52#define CRB_INDIRECT_2M (0x1e0000UL)
53
54#define CRB_WIN_LOCK_TIMEOUT 100000000
55static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
56 {{{0, 0, 0, 0} } }, /* 0: PCI */
57 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
58 {1, 0x0110000, 0x0120000, 0x130000},
59 {1, 0x0120000, 0x0122000, 0x124000},
60 {1, 0x0130000, 0x0132000, 0x126000},
61 {1, 0x0140000, 0x0142000, 0x128000},
62 {1, 0x0150000, 0x0152000, 0x12a000},
63 {1, 0x0160000, 0x0170000, 0x110000},
64 {1, 0x0170000, 0x0172000, 0x12e000},
65 {0, 0x0000000, 0x0000000, 0x000000},
66 {0, 0x0000000, 0x0000000, 0x000000},
67 {0, 0x0000000, 0x0000000, 0x000000},
68 {0, 0x0000000, 0x0000000, 0x000000},
69 {0, 0x0000000, 0x0000000, 0x000000},
70 {0, 0x0000000, 0x0000000, 0x000000},
71 {1, 0x01e0000, 0x01e0800, 0x122000},
72 {0, 0x0000000, 0x0000000, 0x000000} } },
73 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
74 {{{0, 0, 0, 0} } }, /* 3: */
75 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
76 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
77 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
78 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
79 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
80 {0, 0x0000000, 0x0000000, 0x000000},
81 {0, 0x0000000, 0x0000000, 0x000000},
82 {0, 0x0000000, 0x0000000, 0x000000},
83 {0, 0x0000000, 0x0000000, 0x000000},
84 {0, 0x0000000, 0x0000000, 0x000000},
85 {0, 0x0000000, 0x0000000, 0x000000},
86 {0, 0x0000000, 0x0000000, 0x000000},
87 {0, 0x0000000, 0x0000000, 0x000000},
88 {0, 0x0000000, 0x0000000, 0x000000},
89 {0, 0x0000000, 0x0000000, 0x000000},
90 {0, 0x0000000, 0x0000000, 0x000000},
91 {0, 0x0000000, 0x0000000, 0x000000},
92 {0, 0x0000000, 0x0000000, 0x000000},
93 {0, 0x0000000, 0x0000000, 0x000000},
94 {1, 0x08f0000, 0x08f2000, 0x172000} } },
95 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
96 {0, 0x0000000, 0x0000000, 0x000000},
97 {0, 0x0000000, 0x0000000, 0x000000},
98 {0, 0x0000000, 0x0000000, 0x000000},
99 {0, 0x0000000, 0x0000000, 0x000000},
100 {0, 0x0000000, 0x0000000, 0x000000},
101 {0, 0x0000000, 0x0000000, 0x000000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {0, 0x0000000, 0x0000000, 0x000000},
108 {0, 0x0000000, 0x0000000, 0x000000},
109 {0, 0x0000000, 0x0000000, 0x000000},
110 {1, 0x09f0000, 0x09f2000, 0x176000} } },
111 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
112 {0, 0x0000000, 0x0000000, 0x000000},
113 {0, 0x0000000, 0x0000000, 0x000000},
114 {0, 0x0000000, 0x0000000, 0x000000},
115 {0, 0x0000000, 0x0000000, 0x000000},
116 {0, 0x0000000, 0x0000000, 0x000000},
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
127 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {0, 0x0000000, 0x0000000, 0x000000},
131 {0, 0x0000000, 0x0000000, 0x000000},
132 {0, 0x0000000, 0x0000000, 0x000000},
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
143 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
144 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
145 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
146 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
147 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
148 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
149 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
150 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
151 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
152 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
153 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
154 {{{0, 0, 0, 0} } }, /* 23: */
155 {{{0, 0, 0, 0} } }, /* 24: */
156 {{{0, 0, 0, 0} } }, /* 25: */
157 {{{0, 0, 0, 0} } }, /* 26: */
158 {{{0, 0, 0, 0} } }, /* 27: */
159 {{{0, 0, 0, 0} } }, /* 28: */
160 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
161 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
162 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
163 {{{0} } }, /* 32: PCI */
164 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
165 {1, 0x2110000, 0x2120000, 0x130000},
166 {1, 0x2120000, 0x2122000, 0x124000},
167 {1, 0x2130000, 0x2132000, 0x126000},
168 {1, 0x2140000, 0x2142000, 0x128000},
169 {1, 0x2150000, 0x2152000, 0x12a000},
170 {1, 0x2160000, 0x2170000, 0x110000},
171 {1, 0x2170000, 0x2172000, 0x12e000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {0, 0x0000000, 0x0000000, 0x000000},
179 {0, 0x0000000, 0x0000000, 0x000000} } },
180 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
181 {{{0} } }, /* 35: */
182 {{{0} } }, /* 36: */
183 {{{0} } }, /* 37: */
184 {{{0} } }, /* 38: */
185 {{{0} } }, /* 39: */
186 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
187 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
188 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
189 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
190 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
191 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
192 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
193 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
194 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
195 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
196 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
197 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
198 {{{0} } }, /* 52: */
199 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
200 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
201 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
202 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
203 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
204 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
205 {{{0} } }, /* 59: I2C0 */
206 {{{0} } }, /* 60: I2C1 */
207 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
208 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
209 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
210};
211
212/*
213 * top 12 bits of crb internal address (hub, agent)
214 */
215static unsigned crb_hub_agt[64] =
216{
217 0,
218 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
219 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
220 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
221 0,
222 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
223 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
224 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
225 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
226 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
227 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
228 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
229 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
230 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
231 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
232 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
233 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
234 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
235 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
236 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
237 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
238 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
239 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
240 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
241 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
242 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
243 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
244 0,
245 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
246 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
247 0,
248 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
249 0,
250 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
251 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
252 0,
253 0,
254 0,
255 0,
256 0,
257 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
258 0,
259 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
260 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
261 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
262 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
263 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
264 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
265 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
266 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
267 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
268 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
269 0,
270 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
271 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
272 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
273 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
274 0,
275 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
276 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
277 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
278 0,
279 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
280 0,
281};
282
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400283/* PCI Windowing for DDR regions. */
284
285#define ADDR_IN_RANGE(addr, low, high) \
286 (((addr) <= (high)) && ((addr) >= (low)))
287
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700288#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400289
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800290#define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
291#define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
292#define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
293#define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
294
295#define NETXEN_NIC_WINDOW_MARGIN 0x100000
296
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400297int netxen_nic_set_mac(struct net_device *netdev, void *p)
298{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700299 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400300 struct sockaddr *addr = p;
301
302 if (netif_running(netdev))
303 return -EBUSY;
304
305 if (!is_valid_ether_addr(addr->sa_data))
306 return -EADDRNOTAVAIL;
307
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400308 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
309
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700310 /* For P3, MAC addr is not set in NIU */
311 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
312 if (adapter->macaddr_set)
313 adapter->macaddr_set(adapter, addr->sa_data);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400314
315 return 0;
316}
317
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700318#define NETXEN_UNICAST_ADDR(port, index) \
319 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
320#define NETXEN_MCAST_ADDR(port, index) \
321 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
322#define MAC_HI(addr) \
323 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
324#define MAC_LO(addr) \
325 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
326
327static int
328netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
329{
330 u32 val = 0;
331 u16 port = adapter->physical_port;
332 u8 *addr = adapter->netdev->dev_addr;
333
334 if (adapter->mc_enabled)
335 return 0;
336
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700337 adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700338 val |= (1UL << (28+port));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700339 adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700340
341 /* add broadcast addr to filter */
342 val = 0xffffff;
343 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
344 netxen_crb_writelit_adapter(adapter,
345 NETXEN_UNICAST_ADDR(port, 0)+4, val);
346
347 /* add station addr to filter */
348 val = MAC_HI(addr);
349 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
350 val = MAC_LO(addr);
351 netxen_crb_writelit_adapter(adapter,
352 NETXEN_UNICAST_ADDR(port, 1)+4, val);
353
354 adapter->mc_enabled = 1;
355 return 0;
356}
357
358static int
359netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
360{
361 u32 val = 0;
362 u16 port = adapter->physical_port;
363 u8 *addr = adapter->netdev->dev_addr;
364
365 if (!adapter->mc_enabled)
366 return 0;
367
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700368 adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700369 val &= ~(1UL << (28+port));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700370 adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700371
372 val = MAC_HI(addr);
373 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
374 val = MAC_LO(addr);
375 netxen_crb_writelit_adapter(adapter,
376 NETXEN_UNICAST_ADDR(port, 0)+4, val);
377
378 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
379 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
380
381 adapter->mc_enabled = 0;
382 return 0;
383}
384
385static int
386netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
387 int index, u8 *addr)
388{
389 u32 hi = 0, lo = 0;
390 u16 port = adapter->physical_port;
391
392 lo = MAC_LO(addr);
393 hi = MAC_HI(addr);
394
395 netxen_crb_writelit_adapter(adapter,
396 NETXEN_MCAST_ADDR(port, index), hi);
397 netxen_crb_writelit_adapter(adapter,
398 NETXEN_MCAST_ADDR(port, index)+4, lo);
399
400 return 0;
401}
402
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700403void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400404{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700405 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400406 struct dev_mc_list *mc_ptr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700407 u8 null_addr[6];
408 int index = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400409
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700410 memset(null_addr, 0, 6);
411
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400412 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700413
414 adapter->set_promisc(adapter,
415 NETXEN_NIU_PROMISC_MODE);
416
417 /* Full promiscuous mode */
418 netxen_nic_disable_mcast_filter(adapter);
419
420 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400421 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700422
423 if (netdev->mc_count == 0) {
424 adapter->set_promisc(adapter,
425 NETXEN_NIU_NON_PROMISC_MODE);
426 netxen_nic_disable_mcast_filter(adapter);
427 return;
428 }
429
430 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
431 if (netdev->flags & IFF_ALLMULTI ||
432 netdev->mc_count > adapter->max_mc_count) {
433 netxen_nic_disable_mcast_filter(adapter);
434 return;
435 }
436
437 netxen_nic_enable_mcast_filter(adapter);
438
439 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
440 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
441
442 if (index != netdev->mc_count)
443 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
444 netxen_nic_driver_name, netdev->name);
445
446 /* Clear out remaining addresses */
447 for (; index < adapter->max_mc_count; index++)
448 netxen_nic_set_mcast_addr(adapter, index, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400449}
450
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700451static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
452 u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
453{
454 nx_mac_list_t *cur, *prev;
455
456 /* if in del_list, move it to adapter->mac_list */
457 for (cur = *del_list, prev = NULL; cur;) {
458 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
459 if (prev == NULL)
460 *del_list = cur->next;
461 else
462 prev->next = cur->next;
463 cur->next = adapter->mac_list;
464 adapter->mac_list = cur;
465 return 0;
466 }
467 prev = cur;
468 cur = cur->next;
469 }
470
471 /* make sure to add each mac address only once */
472 for (cur = adapter->mac_list; cur; cur = cur->next) {
473 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
474 return 0;
475 }
476 /* not in del_list, create new entry and add to add_list */
477 cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
478 if (cur == NULL) {
479 printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
480 "not work properly from now.\n", __func__);
481 return -1;
482 }
483
484 memcpy(cur->mac_addr, addr, ETH_ALEN);
485 cur->next = *add_list;
486 *add_list = cur;
487 return 0;
488}
489
490static int
491netxen_send_cmd_descs(struct netxen_adapter *adapter,
492 struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
493{
494 uint32_t i, producer;
495 struct netxen_cmd_buffer *pbuf;
496 struct cmd_desc_type0 *cmd_desc;
497
498 if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
499 printk(KERN_WARNING "%s: Too many command descriptors in a "
500 "request\n", __func__);
501 return -EINVAL;
502 }
503
504 i = 0;
505
506 producer = adapter->cmd_producer;
507 do {
508 cmd_desc = &cmd_desc_arr[i];
509
510 pbuf = &adapter->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700511 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700512 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700513
514 /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
515 memcpy(&adapter->ahw.cmd_desc_head[producer],
516 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
517
518 producer = get_next_index(producer,
519 adapter->max_tx_desc_count);
520 i++;
521
522 } while (i != nr_elements);
523
524 adapter->cmd_producer = producer;
525
526 /* write producer index to start the xmit */
527
528 netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
529
530 return 0;
531}
532
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700533static int nx_p3_sre_macaddr_change(struct net_device *dev,
534 u8 *addr, unsigned op)
535{
Wang Chen4cf16532008-11-12 23:38:14 -0800536 struct netxen_adapter *adapter = netdev_priv(dev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700537 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800538 nx_mac_req_t *mac_req;
539 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700540 int rv;
541
542 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800543 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
544
545 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
546 req.req_hdr = cpu_to_le64(word);
547
548 mac_req = (nx_mac_req_t *)&req.words[0];
549 mac_req->op = op;
550 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700551
552 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
553 if (rv != 0) {
554 printk(KERN_ERR "ERROR. Could not send mac update\n");
555 return rv;
556 }
557
558 return 0;
559}
560
561void netxen_p3_nic_set_multi(struct net_device *netdev)
562{
563 struct netxen_adapter *adapter = netdev_priv(netdev);
564 nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
565 struct dev_mc_list *mc_ptr;
566 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700567 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700568
569 del_list = adapter->mac_list;
570 adapter->mac_list = NULL;
571
572 nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700573 nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
574
575 if (netdev->flags & IFF_PROMISC) {
576 mode = VPORT_MISS_MODE_ACCEPT_ALL;
577 goto send_fw_cmd;
578 }
579
580 if ((netdev->flags & IFF_ALLMULTI) ||
581 (netdev->mc_count > adapter->max_mc_count)) {
582 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
583 goto send_fw_cmd;
584 }
585
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700586 if (netdev->mc_count > 0) {
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700587 for (mc_ptr = netdev->mc_list; mc_ptr;
588 mc_ptr = mc_ptr->next) {
589 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
590 &add_list, &del_list);
591 }
592 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700593
594send_fw_cmd:
595 adapter->set_promisc(adapter, mode);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700596 for (cur = del_list; cur;) {
597 nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
598 next = cur->next;
599 kfree(cur);
600 cur = next;
601 }
602 for (cur = add_list; cur;) {
603 nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
604 next = cur->next;
605 cur->next = adapter->mac_list;
606 adapter->mac_list = cur;
607 cur = next;
608 }
609}
610
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700611int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
612{
613 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800614 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700615
616 memset(&req, 0, sizeof(nx_nic_req_t));
617
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800618 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
619
620 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
621 ((u64)adapter->portnum << 16);
622 req.req_hdr = cpu_to_le64(word);
623
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700624 req.words[0] = cpu_to_le64(mode);
625
626 return netxen_send_cmd_descs(adapter,
627 (struct cmd_desc_type0 *)&req, 1);
628}
629
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800630void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
631{
632 nx_mac_list_t *cur, *next;
633
634 cur = adapter->mac_list;
635
636 while (cur) {
637 next = cur->next;
638 kfree(cur);
639 cur = next;
640 }
641}
642
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700643#define NETXEN_CONFIG_INTR_COALESCE 3
644
645/*
646 * Send the interrupt coalescing parameter set by ethtool to the card.
647 */
648int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
649{
650 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800651 u64 word;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700652 int rv;
653
654 memset(&req, 0, sizeof(nx_nic_req_t));
655
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800656 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
657
658 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
659 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700660
661 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
662
663 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
664 if (rv != 0) {
665 printk(KERN_ERR "ERROR. Could not send "
666 "interrupt coalescing parameters\n");
667 }
668
669 return rv;
670}
671
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400672/*
673 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
674 * @returns 0 on success, negative on failure
675 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700676
677#define MTU_FUDGE_FACTOR 100
678
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400679int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
680{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700681 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700682 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700683 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400684
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700685 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
686 max_mtu = P3_MAX_MTU;
687 else
688 max_mtu = P2_MAX_MTU;
689
690 if (mtu > max_mtu) {
691 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
692 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400693 return -EINVAL;
694 }
695
Amit S. Kale80922fb2006-12-04 09:18:00 -0800696 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700697 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400698
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700699 if (!rc)
700 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700701
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700702 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400703}
704
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400705int netxen_is_flash_supported(struct netxen_adapter *adapter)
706{
707 const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
708 int addr, val01, val02, i, j;
709
710 /* if the flash size less than 4Mb, make huge war cry and die */
711 for (j = 1; j < 4; j++) {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800712 addr = j * NETXEN_NIC_WINDOW_MARGIN;
Denis Chengff8ac602007-09-02 18:30:18 +0800713 for (i = 0; i < ARRAY_SIZE(locs); i++) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400714 if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
715 && netxen_rom_fast_read(adapter, (addr + locs[i]),
716 &val02) == 0) {
717 if (val01 == val02)
718 return -1;
719 } else
720 return -1;
721 }
722 }
723
724 return 0;
725}
726
727static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +0000728 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400729{
730 int i, addr;
Al Virof305f782007-12-22 19:44:00 +0000731 __le32 *ptr32;
732 u32 v;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400733
734 addr = base;
735 ptr32 = buf;
736 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +0000737 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400738 return -1;
Al Virof305f782007-12-22 19:44:00 +0000739 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400740 ptr32++;
741 addr += sizeof(u32);
742 }
743 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +0000744 __le32 local;
745 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400746 return -1;
Al Virof305f782007-12-22 19:44:00 +0000747 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400748 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
749 }
750
751 return 0;
752}
753
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700754int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400755{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700756 __le32 *pmac = (__le32 *) mac;
757 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400758
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700759 offset = NETXEN_USER_START +
760 offsetof(struct netxen_new_user_info, mac_addr) +
761 adapter->portnum * sizeof(u64);
762
763 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400764 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700765
Al Virof305f782007-12-22 19:44:00 +0000766 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700767
768 offset = NETXEN_USER_START_OLD +
769 offsetof(struct netxen_user_old_info, mac_addr) +
770 adapter->portnum * sizeof(u64);
771
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400772 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700773 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400774 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700775
Al Virof305f782007-12-22 19:44:00 +0000776 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400777 return -1;
778 }
779 return 0;
780}
781
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700782int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
783{
784 uint32_t crbaddr, mac_hi, mac_lo;
785 int pci_func = adapter->ahw.pci_func;
786
787 crbaddr = CRB_MAC_BLOCK_START +
788 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
789
790 adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
791 adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
792
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700793 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800794 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700795 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800796 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700797
798 return 0;
799}
800
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700801#define CRB_WIN_LOCK_TIMEOUT 100000000
802
803static int crb_win_lock(struct netxen_adapter *adapter)
804{
805 int done = 0, timeout = 0;
806
807 while (!done) {
808 /* acquire semaphore3 from PCI HW block */
809 adapter->hw_read_wx(adapter,
810 NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
811 if (done == 1)
812 break;
813 if (timeout >= CRB_WIN_LOCK_TIMEOUT)
814 return -1;
815 timeout++;
816 udelay(1);
817 }
818 netxen_crb_writelit_adapter(adapter,
819 NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
820 return 0;
821}
822
823static void crb_win_unlock(struct netxen_adapter *adapter)
824{
825 int val;
826
827 adapter->hw_read_wx(adapter,
828 NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
829}
830
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400831/*
832 * Changes the CRB window to the specified window.
833 */
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700834void
835netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400836{
837 void __iomem *offset;
838 u32 tmp;
839 int count = 0;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700840 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400841
842 if (adapter->curr_window == wndw)
843 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400844 /*
845 * Move the CRB window.
846 * We need to write to the "direct access" region of PCI
847 * to avoid a race condition where the window register has
848 * not been successfully written across CRB before the target
849 * register address is received by PCI. The direct region bypasses
850 * the CRB bus.
851 */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700852 offset = PCI_OFFSET_SECOND_RANGE(adapter,
853 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400854
855 if (wndw & 0x1)
856 wndw = NETXEN_WINDOW_ONE;
857
858 writel(wndw, offset);
859
860 /* MUST make sure window is set before we forge on... */
861 while ((tmp = readl(offset)) != wndw) {
862 printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
863 "registered properly: 0x%08x.\n",
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700864 netxen_nic_driver_name, __func__, tmp);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400865 mdelay(1);
866 if (count >= 10)
867 break;
868 count++;
869 }
870
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700871 if (wndw == NETXEN_WINDOW_ONE)
872 adapter->curr_window = 1;
873 else
874 adapter->curr_window = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400875}
876
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700877/*
878 * Return -1 if off is not valid,
879 * 1 if window access is needed. 'off' is set to offset from
880 * CRB space in 128M pci map
881 * 0 if no window access is needed. 'off' is set to 2M addr
882 * In: 'off' is offset from base in 128M pci map
883 */
884static int
885netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
886 ulong *off, int len)
887{
888 unsigned long end = *off + len;
889 crb_128M_2M_sub_block_map_t *m;
890
891
892 if (*off >= NETXEN_CRB_MAX)
893 return -1;
894
895 if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
896 *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
897 (ulong)adapter->ahw.pci_base0;
898 return 0;
899 }
900
901 if (*off < NETXEN_PCI_CRBSPACE)
902 return -1;
903
904 *off -= NETXEN_PCI_CRBSPACE;
905 end = *off + len;
906
907 /*
908 * Try direct map
909 */
910 m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
911
912 if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
913 *off = *off + m->start_2M - m->start_128M +
914 (ulong)adapter->ahw.pci_base0;
915 return 0;
916 }
917
918 /*
919 * Not in direct map, use crb window
920 */
921 return 1;
922}
923
924/*
925 * In: 'off' is offset from CRB space in 128M pci map
926 * Out: 'off' is 2M pci map addr
927 * side effect: lock crb window
928 */
929static void
930netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
931{
932 u32 win_read;
933
934 adapter->crb_win = CRB_HI(*off);
935 writel(adapter->crb_win, (void *)(CRB_WINDOW_2M +
936 adapter->ahw.pci_base0));
937 /*
938 * Read back value to make sure write has gone through before trying
939 * to use it.
940 */
941 win_read = readl((void *)(CRB_WINDOW_2M + adapter->ahw.pci_base0));
942 if (win_read != adapter->crb_win) {
943 printk(KERN_ERR "%s: Written crbwin (0x%x) != "
944 "Read crbwin (0x%x), off=0x%lx\n",
945 __func__, adapter->crb_win, win_read, *off);
946 }
947 *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
948 (ulong)adapter->ahw.pci_base0;
949}
950
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +0530951int netxen_load_firmware(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400952{
953 int i;
Linsys Contractor Mithlesh Thukrale0e20a12007-02-28 05:16:40 -0800954 u32 data, size = 0;
Dhananjay Phadke27c915a2009-01-14 20:49:00 -0800955 u32 flashaddr = NETXEN_BOOTLD_START;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400956
Dhananjay Phadke29566402008-07-21 19:44:04 -0700957 size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START)/4;
958
959 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
960 adapter->pci_write_normalize(adapter,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700961 NETXEN_ROMUSB_GLB_CAS_RST, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400962
963 for (i = 0; i < size; i++) {
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +0530964 if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0)
965 return -EIO;
966
Dhananjay Phadke27c915a2009-01-14 20:49:00 -0800967 adapter->pci_mem_write(adapter, flashaddr, &data, 4);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400968 flashaddr += 4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400969 }
Dhananjay Phadke29566402008-07-21 19:44:04 -0700970 msleep(1);
971
972 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
973 adapter->pci_write_normalize(adapter,
974 NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
975 else {
976 adapter->pci_write_normalize(adapter,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700977 NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
Dhananjay Phadke29566402008-07-21 19:44:04 -0700978 adapter->pci_write_normalize(adapter,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700979 NETXEN_ROMUSB_GLB_CAS_RST, 0);
Dhananjay Phadke29566402008-07-21 19:44:04 -0700980 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400981
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +0530982 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400983}
984
985int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700986netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
987 ulong off, void *data, int len)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400988{
989 void __iomem *addr;
990
991 if (ADDR_IN_WINDOW1(off)) {
992 addr = NETXEN_CRB_NORMALIZE(adapter, off);
993 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800994 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700995 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400996 }
997
998 DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
999 " data %llx len %d\n",
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001000 pci_base(adapter, off), off, addr,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001001 *(unsigned long long *)data, len);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001002 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001003 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001004 return 1;
1005 }
1006
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001007 switch (len) {
1008 case 1:
1009 writeb(*(u8 *) data, addr);
1010 break;
1011 case 2:
1012 writew(*(u16 *) data, addr);
1013 break;
1014 case 4:
1015 writel(*(u32 *) data, addr);
1016 break;
1017 case 8:
1018 writeq(*(u64 *) data, addr);
1019 break;
1020 default:
1021 DPRINTK(INFO,
1022 "writing data %lx to offset %llx, num words=%d\n",
1023 *(unsigned long *)data, off, (len >> 3));
1024
1025 netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
1026 (len >> 3));
1027 break;
1028 }
1029 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001030 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001031
1032 return 0;
1033}
1034
1035int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001036netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
1037 ulong off, void *data, int len)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001038{
1039 void __iomem *addr;
1040
1041 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1042 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1043 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001044 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001045 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001046 }
1047
1048 DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001049 pci_base(adapter, off), off, addr);
1050 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001051 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001052 return 1;
1053 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001054 switch (len) {
1055 case 1:
1056 *(u8 *) data = readb(addr);
1057 break;
1058 case 2:
1059 *(u16 *) data = readw(addr);
1060 break;
1061 case 4:
1062 *(u32 *) data = readl(addr);
1063 break;
1064 case 8:
1065 *(u64 *) data = readq(addr);
1066 break;
1067 default:
1068 netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
1069 (len >> 3));
1070 break;
1071 }
1072 DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
1073
1074 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001075 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1076
1077 return 0;
1078}
1079
1080int
1081netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
1082 ulong off, void *data, int len)
1083{
1084 unsigned long flags = 0;
1085 int rv;
1086
1087 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
1088
1089 if (rv == -1) {
1090 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1091 __func__, off);
1092 dump_stack();
1093 return -1;
1094 }
1095
1096 if (rv == 1) {
1097 write_lock_irqsave(&adapter->adapter_lock, flags);
1098 crb_win_lock(adapter);
1099 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
1100 }
1101
1102 DPRINTK(1, INFO, "write data %lx to offset %llx, len=%d\n",
1103 *(unsigned long *)data, off, len);
1104
1105 switch (len) {
1106 case 1:
1107 writeb(*(uint8_t *)data, (void *)off);
1108 break;
1109 case 2:
1110 writew(*(uint16_t *)data, (void *)off);
1111 break;
1112 case 4:
1113 writel(*(uint32_t *)data, (void *)off);
1114 break;
1115 case 8:
1116 writeq(*(uint64_t *)data, (void *)off);
1117 break;
1118 default:
1119 DPRINTK(1, INFO,
1120 "writing data %lx to offset %llx, num words=%d\n",
1121 *(unsigned long *)data, off, (len>>3));
1122 break;
1123 }
1124 if (rv == 1) {
1125 crb_win_unlock(adapter);
1126 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1127 }
1128
1129 return 0;
1130}
1131
1132int
1133netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
1134 ulong off, void *data, int len)
1135{
1136 unsigned long flags = 0;
1137 int rv;
1138
1139 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
1140
1141 if (rv == -1) {
1142 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1143 __func__, off);
1144 dump_stack();
1145 return -1;
1146 }
1147
1148 if (rv == 1) {
1149 write_lock_irqsave(&adapter->adapter_lock, flags);
1150 crb_win_lock(adapter);
1151 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
1152 }
1153
1154 DPRINTK(1, INFO, "read from offset %lx, len=%d\n", off, len);
1155
1156 switch (len) {
1157 case 1:
1158 *(uint8_t *)data = readb((void *)off);
1159 break;
1160 case 2:
1161 *(uint16_t *)data = readw((void *)off);
1162 break;
1163 case 4:
1164 *(uint32_t *)data = readl((void *)off);
1165 break;
1166 case 8:
1167 *(uint64_t *)data = readq((void *)off);
1168 break;
1169 default:
1170 break;
1171 }
1172
1173 DPRINTK(1, INFO, "read %lx\n", *(unsigned long *)data);
1174
1175 if (rv == 1) {
1176 crb_win_unlock(adapter);
1177 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1178 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001179
1180 return 0;
1181}
1182
1183void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001184{
1185 adapter->hw_write_wx(adapter, off, &val, 4);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001186}
1187
1188int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001189{
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001190 int val;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001191 adapter->hw_read_wx(adapter, off, &val, 4);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001192 return val;
1193}
1194
1195/* Change the window to 0, write and change back to window 1. */
1196void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
1197{
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001198 adapter->hw_write_wx(adapter, index, &value, 4);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001199}
1200
1201/* Change the window to 0, read and change back to window 1. */
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001202void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001203{
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001204 adapter->hw_read_wx(adapter, index, value, 4);
1205}
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001206
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001207void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
1208{
1209 adapter->hw_write_wx(adapter, index, &value, 4);
1210}
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001211
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001212void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
1213{
1214 adapter->hw_read_wx(adapter, index, value, 4);
1215}
1216
1217/*
1218 * check memory access boundary.
1219 * used by test agent. support ddr access only for now
1220 */
1221static unsigned long
1222netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
1223 unsigned long long addr, int size)
1224{
1225 if (!ADDR_IN_RANGE(addr,
1226 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1227 !ADDR_IN_RANGE(addr+size-1,
1228 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1229 ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
1230 return 0;
1231 }
1232
1233 return 1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001234}
1235
Jeff Garzik47906542007-11-23 21:23:36 -05001236static int netxen_pci_set_window_warning_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001237
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001238unsigned long
1239netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1240 unsigned long long addr)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001241{
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001242 void __iomem *offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001243 int window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001244 unsigned long long qdr_max;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001245 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001246
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001247 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1248 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1249 } else {
1250 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1251 }
1252
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001253 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1254 /* DDR network side */
1255 addr -= NETXEN_ADDR_DDR_NET;
1256 window = (addr >> 25) & 0x3ff;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001257 if (adapter->ahw.ddr_mn_window != window) {
1258 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001259 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1260 NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
1261 writel(window, offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001262 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001263 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001264 }
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001265 addr -= (window * NETXEN_WINDOW_ONE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001266 addr += NETXEN_PCI_DDR_NET;
1267 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1268 addr -= NETXEN_ADDR_OCM0;
1269 addr += NETXEN_PCI_OCM0;
1270 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1271 addr -= NETXEN_ADDR_OCM1;
1272 addr += NETXEN_PCI_OCM1;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001273 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001274 /* QDR network side */
1275 addr -= NETXEN_ADDR_QDR_NET;
1276 window = (addr >> 22) & 0x3f;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001277 if (adapter->ahw.qdr_sn_window != window) {
1278 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001279 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1280 NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
1281 writel((window << 22), offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001282 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001283 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001284 }
1285 addr -= (window * 0x400000);
1286 addr += NETXEN_PCI_QDR_NET;
1287 } else {
1288 /*
1289 * peg gdb frequently accesses memory that doesn't exist,
1290 * this limits the chit chat so debugging isn't slowed down.
1291 */
1292 if ((netxen_pci_set_window_warning_count++ < 8)
1293 || (netxen_pci_set_window_warning_count % 64 == 0))
1294 printk("%s: Warning:netxen_nic_pci_set_window()"
1295 " Unknown address range!\n",
1296 netxen_nic_driver_name);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001297 addr = -1UL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001298 }
1299 return addr;
1300}
1301
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001302/*
1303 * Note : only 32-bit writes!
1304 */
1305int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1306 u64 off, u32 data)
1307{
1308 writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
1309 return 0;
1310}
1311
1312u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
1313{
1314 return readl((void __iomem *)(pci_base_offset(adapter, off)));
1315}
1316
1317void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1318 u64 off, u32 data)
1319{
1320 writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
1321}
1322
1323u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
1324{
1325 return readl(NETXEN_CRB_NORMALIZE(adapter, off));
1326}
1327
1328unsigned long
1329netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1330 unsigned long long addr)
1331{
1332 int window;
1333 u32 win_read;
1334
1335 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1336 /* DDR network side */
1337 window = MN_WIN(addr);
1338 adapter->ahw.ddr_mn_window = window;
1339 adapter->hw_write_wx(adapter,
1340 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
1341 &window, 4);
1342 adapter->hw_read_wx(adapter,
1343 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
1344 &win_read, 4);
1345 if ((win_read << 17) != window) {
1346 printk(KERN_INFO "Written MNwin (0x%x) != "
1347 "Read MNwin (0x%x)\n", window, win_read);
1348 }
1349 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
1350 } else if (ADDR_IN_RANGE(addr,
1351 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1352 if ((addr & 0x00ff800) == 0xff800) {
1353 printk("%s: QM access not handled.\n", __func__);
1354 addr = -1UL;
1355 }
1356
1357 window = OCM_WIN(addr);
1358 adapter->ahw.ddr_mn_window = window;
1359 adapter->hw_write_wx(adapter,
1360 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
1361 &window, 4);
1362 adapter->hw_read_wx(adapter,
1363 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
1364 &win_read, 4);
1365 if ((win_read >> 7) != window) {
1366 printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
1367 "Read OCMwin (0x%x)\n",
1368 __func__, window, win_read);
1369 }
1370 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
1371
1372 } else if (ADDR_IN_RANGE(addr,
1373 NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
1374 /* QDR network side */
1375 window = MS_WIN(addr);
1376 adapter->ahw.qdr_sn_window = window;
1377 adapter->hw_write_wx(adapter,
1378 adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
1379 &window, 4);
1380 adapter->hw_read_wx(adapter,
1381 adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
1382 &win_read, 4);
1383 if (win_read != window) {
1384 printk(KERN_INFO "%s: Written MSwin (0x%x) != "
1385 "Read MSwin (0x%x)\n",
1386 __func__, window, win_read);
1387 }
1388 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
1389
1390 } else {
1391 /*
1392 * peg gdb frequently accesses memory that doesn't exist,
1393 * this limits the chit chat so debugging isn't slowed down.
1394 */
1395 if ((netxen_pci_set_window_warning_count++ < 8)
1396 || (netxen_pci_set_window_warning_count%64 == 0)) {
1397 printk("%s: Warning:%s Unknown address range!\n",
1398 __func__, netxen_nic_driver_name);
1399}
1400 addr = -1UL;
1401 }
1402 return addr;
1403}
1404
1405static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
1406 unsigned long long addr)
1407{
1408 int window;
1409 unsigned long long qdr_max;
1410
1411 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1412 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1413 else
1414 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1415
1416 if (ADDR_IN_RANGE(addr,
1417 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1418 /* DDR network side */
1419 BUG(); /* MN access can not come here */
1420 } else if (ADDR_IN_RANGE(addr,
1421 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1422 return 1;
1423 } else if (ADDR_IN_RANGE(addr,
1424 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1425 return 1;
1426 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
1427 /* QDR network side */
1428 window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
1429 if (adapter->ahw.qdr_sn_window == window)
1430 return 1;
1431 }
1432
1433 return 0;
1434}
1435
1436static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
1437 u64 off, void *data, int size)
1438{
1439 unsigned long flags;
1440 void *addr;
1441 int ret = 0;
1442 u64 start;
1443 uint8_t *mem_ptr = NULL;
1444 unsigned long mem_base;
1445 unsigned long mem_page;
1446
1447 write_lock_irqsave(&adapter->adapter_lock, flags);
1448
1449 /*
1450 * If attempting to access unknown address or straddle hw windows,
1451 * do not access.
1452 */
1453 start = adapter->pci_set_window(adapter, off);
1454 if ((start == -1UL) ||
1455 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1456 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1457 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001458 "offset is 0x%llx\n", netxen_nic_driver_name,
1459 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001460 return -1;
1461 }
1462
1463 addr = (void *)(pci_base_offset(adapter, start));
1464 if (!addr) {
1465 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1466 mem_base = pci_resource_start(adapter->pdev, 0);
1467 mem_page = start & PAGE_MASK;
1468 /* Map two pages whenever user tries to access addresses in two
1469 consecutive pages.
1470 */
1471 if (mem_page != ((start + size - 1) & PAGE_MASK))
1472 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
1473 else
1474 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001475 if (mem_ptr == NULL) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001476 *(uint8_t *)data = 0;
1477 return -1;
1478 }
1479 addr = mem_ptr;
1480 addr += start & (PAGE_SIZE - 1);
1481 write_lock_irqsave(&adapter->adapter_lock, flags);
1482 }
1483
1484 switch (size) {
1485 case 1:
1486 *(uint8_t *)data = readb(addr);
1487 break;
1488 case 2:
1489 *(uint16_t *)data = readw(addr);
1490 break;
1491 case 4:
1492 *(uint32_t *)data = readl(addr);
1493 break;
1494 case 8:
1495 *(uint64_t *)data = readq(addr);
1496 break;
1497 default:
1498 ret = -1;
1499 break;
1500 }
1501 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1502 DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
1503
1504 if (mem_ptr)
1505 iounmap(mem_ptr);
1506 return ret;
1507}
1508
1509static int
1510netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
1511 void *data, int size)
1512{
1513 unsigned long flags;
1514 void *addr;
1515 int ret = 0;
1516 u64 start;
1517 uint8_t *mem_ptr = NULL;
1518 unsigned long mem_base;
1519 unsigned long mem_page;
1520
1521 write_lock_irqsave(&adapter->adapter_lock, flags);
1522
1523 /*
1524 * If attempting to access unknown address or straddle hw windows,
1525 * do not access.
1526 */
1527 start = adapter->pci_set_window(adapter, off);
1528 if ((start == -1UL) ||
1529 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1530 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1531 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001532 "offset is 0x%llx\n", netxen_nic_driver_name,
1533 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001534 return -1;
1535 }
1536
1537 addr = (void *)(pci_base_offset(adapter, start));
1538 if (!addr) {
1539 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1540 mem_base = pci_resource_start(adapter->pdev, 0);
1541 mem_page = start & PAGE_MASK;
1542 /* Map two pages whenever user tries to access addresses in two
1543 * consecutive pages.
1544 */
1545 if (mem_page != ((start + size - 1) & PAGE_MASK))
1546 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
1547 else
1548 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001549 if (mem_ptr == NULL)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001550 return -1;
1551 addr = mem_ptr;
1552 addr += start & (PAGE_SIZE - 1);
1553 write_lock_irqsave(&adapter->adapter_lock, flags);
1554 }
1555
1556 switch (size) {
1557 case 1:
1558 writeb(*(uint8_t *)data, addr);
1559 break;
1560 case 2:
1561 writew(*(uint16_t *)data, addr);
1562 break;
1563 case 4:
1564 writel(*(uint32_t *)data, addr);
1565 break;
1566 case 8:
1567 writeq(*(uint64_t *)data, addr);
1568 break;
1569 default:
1570 ret = -1;
1571 break;
1572 }
1573 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1574 DPRINTK(1, INFO, "writing data %llx to offset %llx\n",
1575 *(unsigned long long *)data, start);
1576 if (mem_ptr)
1577 iounmap(mem_ptr);
1578 return ret;
1579}
1580
1581#define MAX_CTL_CHECK 1000
1582
1583int
1584netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1585 u64 off, void *data, int size)
1586{
1587 unsigned long flags, mem_crb;
1588 int i, j, ret = 0, loop, sz[2], off0;
1589 uint32_t temp;
1590 uint64_t off8, tmpw, word[2] = {0, 0};
1591
1592 /*
1593 * If not MN, go check for MS or invalid.
1594 */
1595 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1596 return netxen_nic_pci_mem_write_direct(adapter,
1597 off, data, size);
1598
1599 off8 = off & 0xfffffff8;
1600 off0 = off & 0x7;
1601 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1602 sz[1] = size - sz[0];
1603 loop = ((off0 + size - 1) >> 3) + 1;
1604 mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
1605
1606 if ((size != 8) || (off0 != 0)) {
1607 for (i = 0; i < loop; i++) {
1608 if (adapter->pci_mem_read(adapter,
1609 off8 + (i << 3), &word[i], 8))
1610 return -1;
1611 }
1612 }
1613
1614 switch (size) {
1615 case 1:
1616 tmpw = *((uint8_t *)data);
1617 break;
1618 case 2:
1619 tmpw = *((uint16_t *)data);
1620 break;
1621 case 4:
1622 tmpw = *((uint32_t *)data);
1623 break;
1624 case 8:
1625 default:
1626 tmpw = *((uint64_t *)data);
1627 break;
1628 }
1629 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1630 word[0] |= tmpw << (off0 * 8);
1631
1632 if (loop == 2) {
1633 word[1] &= ~(~0ULL << (sz[1] * 8));
1634 word[1] |= tmpw >> (sz[0] * 8);
1635 }
1636
1637 write_lock_irqsave(&adapter->adapter_lock, flags);
1638 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1639
1640 for (i = 0; i < loop; i++) {
1641 writel((uint32_t)(off8 + (i << 3)),
1642 (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
1643 writel(0,
1644 (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
1645 writel(word[i] & 0xffffffff,
1646 (void *)(mem_crb+MIU_TEST_AGT_WRDATA_LO));
1647 writel((word[i] >> 32) & 0xffffffff,
1648 (void *)(mem_crb+MIU_TEST_AGT_WRDATA_HI));
1649 writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
1650 (void *)(mem_crb+MIU_TEST_AGT_CTRL));
1651 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
1652 (void *)(mem_crb+MIU_TEST_AGT_CTRL));
1653
1654 for (j = 0; j < MAX_CTL_CHECK; j++) {
1655 temp = readl(
1656 (void *)(mem_crb+MIU_TEST_AGT_CTRL));
1657 if ((temp & MIU_TA_CTL_BUSY) == 0)
1658 break;
1659 }
1660
1661 if (j >= MAX_CTL_CHECK) {
1662 printk("%s: %s Fail to write through agent\n",
1663 __func__, netxen_nic_driver_name);
1664 ret = -1;
1665 break;
1666 }
1667 }
1668
1669 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1670 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1671 return ret;
1672}
1673
1674int
1675netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1676 u64 off, void *data, int size)
1677{
1678 unsigned long flags, mem_crb;
1679 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1680 uint32_t temp;
1681 uint64_t off8, val, word[2] = {0, 0};
1682
1683
1684 /*
1685 * If not MN, go check for MS or invalid.
1686 */
1687 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1688 return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
1689
1690 off8 = off & 0xfffffff8;
1691 off0[0] = off & 0x7;
1692 off0[1] = 0;
1693 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1694 sz[1] = size - sz[0];
1695 loop = ((off0[0] + size - 1) >> 3) + 1;
1696 mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
1697
1698 write_lock_irqsave(&adapter->adapter_lock, flags);
1699 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1700
1701 for (i = 0; i < loop; i++) {
1702 writel((uint32_t)(off8 + (i << 3)),
1703 (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
1704 writel(0,
1705 (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
1706 writel(MIU_TA_CTL_ENABLE,
1707 (void *)(mem_crb+MIU_TEST_AGT_CTRL));
1708 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
1709 (void *)(mem_crb+MIU_TEST_AGT_CTRL));
1710
1711 for (j = 0; j < MAX_CTL_CHECK; j++) {
1712 temp = readl(
1713 (void *)(mem_crb+MIU_TEST_AGT_CTRL));
1714 if ((temp & MIU_TA_CTL_BUSY) == 0)
1715 break;
1716 }
1717
1718 if (j >= MAX_CTL_CHECK) {
1719 printk(KERN_ERR "%s: %s Fail to read through agent\n",
1720 __func__, netxen_nic_driver_name);
1721 break;
1722 }
1723
1724 start = off0[i] >> 2;
1725 end = (off0[i] + sz[i] - 1) >> 2;
1726 for (k = start; k <= end; k++) {
1727 word[i] |= ((uint64_t) readl(
1728 (void *)(mem_crb +
1729 MIU_TEST_AGT_RDDATA(k))) << (32*k));
1730 }
1731 }
1732
1733 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1734 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1735
1736 if (j >= MAX_CTL_CHECK)
1737 return -1;
1738
1739 if (sz[0] == 8) {
1740 val = word[0];
1741 } else {
1742 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1743 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1744 }
1745
1746 switch (size) {
1747 case 1:
1748 *(uint8_t *)data = val;
1749 break;
1750 case 2:
1751 *(uint16_t *)data = val;
1752 break;
1753 case 4:
1754 *(uint32_t *)data = val;
1755 break;
1756 case 8:
1757 *(uint64_t *)data = val;
1758 break;
1759 }
1760 DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
1761 return 0;
1762}
1763
1764int
1765netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1766 u64 off, void *data, int size)
1767{
1768 int i, j, ret = 0, loop, sz[2], off0;
1769 uint32_t temp;
1770 uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1771
1772 /*
1773 * If not MN, go check for MS or invalid.
1774 */
1775 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1776 mem_crb = NETXEN_CRB_QDR_NET;
1777 else {
1778 mem_crb = NETXEN_CRB_DDR_NET;
1779 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1780 return netxen_nic_pci_mem_write_direct(adapter,
1781 off, data, size);
1782 }
1783
1784 off8 = off & 0xfffffff8;
1785 off0 = off & 0x7;
1786 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1787 sz[1] = size - sz[0];
1788 loop = ((off0 + size - 1) >> 3) + 1;
1789
1790 if ((size != 8) || (off0 != 0)) {
1791 for (i = 0; i < loop; i++) {
1792 if (adapter->pci_mem_read(adapter, off8 + (i << 3),
1793 &word[i], 8))
1794 return -1;
1795 }
1796 }
1797
1798 switch (size) {
1799 case 1:
1800 tmpw = *((uint8_t *)data);
1801 break;
1802 case 2:
1803 tmpw = *((uint16_t *)data);
1804 break;
1805 case 4:
1806 tmpw = *((uint32_t *)data);
1807 break;
1808 case 8:
1809 default:
1810 tmpw = *((uint64_t *)data);
1811 break;
1812 }
1813
1814 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1815 word[0] |= tmpw << (off0 * 8);
1816
1817 if (loop == 2) {
1818 word[1] &= ~(~0ULL << (sz[1] * 8));
1819 word[1] |= tmpw >> (sz[0] * 8);
1820 }
1821
1822 /*
1823 * don't lock here - write_wx gets the lock if each time
1824 * write_lock_irqsave(&adapter->adapter_lock, flags);
1825 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1826 */
1827
1828 for (i = 0; i < loop; i++) {
1829 temp = off8 + (i << 3);
1830 adapter->hw_write_wx(adapter,
1831 mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
1832 temp = 0;
1833 adapter->hw_write_wx(adapter,
1834 mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
1835 temp = word[i] & 0xffffffff;
1836 adapter->hw_write_wx(adapter,
1837 mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
1838 temp = (word[i] >> 32) & 0xffffffff;
1839 adapter->hw_write_wx(adapter,
1840 mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
1841 temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1842 adapter->hw_write_wx(adapter,
1843 mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
1844 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1845 adapter->hw_write_wx(adapter,
1846 mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
1847
1848 for (j = 0; j < MAX_CTL_CHECK; j++) {
1849 adapter->hw_read_wx(adapter,
1850 mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
1851 if ((temp & MIU_TA_CTL_BUSY) == 0)
1852 break;
1853 }
1854
1855 if (j >= MAX_CTL_CHECK) {
1856 printk(KERN_ERR "%s: Fail to write through agent\n",
1857 netxen_nic_driver_name);
1858 ret = -1;
1859 break;
1860 }
1861 }
1862
1863 /*
1864 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1865 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1866 */
1867 return ret;
1868}
1869
1870int
1871netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1872 u64 off, void *data, int size)
1873{
1874 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1875 uint32_t temp;
1876 uint64_t off8, val, mem_crb, word[2] = {0, 0};
1877
1878 /*
1879 * If not MN, go check for MS or invalid.
1880 */
1881
1882 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1883 mem_crb = NETXEN_CRB_QDR_NET;
1884 else {
1885 mem_crb = NETXEN_CRB_DDR_NET;
1886 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1887 return netxen_nic_pci_mem_read_direct(adapter,
1888 off, data, size);
1889 }
1890
1891 off8 = off & 0xfffffff8;
1892 off0[0] = off & 0x7;
1893 off0[1] = 0;
1894 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1895 sz[1] = size - sz[0];
1896 loop = ((off0[0] + size - 1) >> 3) + 1;
1897
1898 /*
1899 * don't lock here - write_wx gets the lock if each time
1900 * write_lock_irqsave(&adapter->adapter_lock, flags);
1901 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1902 */
1903
1904 for (i = 0; i < loop; i++) {
1905 temp = off8 + (i << 3);
1906 adapter->hw_write_wx(adapter,
1907 mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
1908 temp = 0;
1909 adapter->hw_write_wx(adapter,
1910 mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
1911 temp = MIU_TA_CTL_ENABLE;
1912 adapter->hw_write_wx(adapter,
1913 mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
1914 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
1915 adapter->hw_write_wx(adapter,
1916 mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
1917
1918 for (j = 0; j < MAX_CTL_CHECK; j++) {
1919 adapter->hw_read_wx(adapter,
1920 mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
1921 if ((temp & MIU_TA_CTL_BUSY) == 0)
1922 break;
1923 }
1924
1925 if (j >= MAX_CTL_CHECK) {
1926 printk(KERN_ERR "%s: Fail to read through agent\n",
1927 netxen_nic_driver_name);
1928 break;
1929 }
1930
1931 start = off0[i] >> 2;
1932 end = (off0[i] + sz[i] - 1) >> 2;
1933 for (k = start; k <= end; k++) {
1934 adapter->hw_read_wx(adapter,
1935 mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
1936 word[i] |= ((uint64_t)temp << (32 * k));
1937 }
1938 }
1939
1940 /*
1941 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1942 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1943 */
1944
1945 if (j >= MAX_CTL_CHECK)
1946 return -1;
1947
1948 if (sz[0] == 8) {
1949 val = word[0];
1950 } else {
1951 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1952 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1953 }
1954
1955 switch (size) {
1956 case 1:
1957 *(uint8_t *)data = val;
1958 break;
1959 case 2:
1960 *(uint16_t *)data = val;
1961 break;
1962 case 4:
1963 *(uint32_t *)data = val;
1964 break;
1965 case 8:
1966 *(uint64_t *)data = val;
1967 break;
1968 }
1969 DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
1970 return 0;
1971}
1972
1973/*
1974 * Note : only 32-bit writes!
1975 */
1976int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1977 u64 off, u32 data)
1978{
1979 adapter->hw_write_wx(adapter, off, &data, 4);
1980
1981 return 0;
1982}
1983
1984u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
1985{
1986 u32 temp;
1987 adapter->hw_read_wx(adapter, off, &temp, 4);
1988 return temp;
1989}
1990
1991void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1992 u64 off, u32 data)
1993{
1994 adapter->hw_write_wx(adapter, off, &data, 4);
1995}
1996
1997u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
1998{
1999 u32 temp;
2000 adapter->hw_read_wx(adapter, off, &temp, 4);
2001 return temp;
2002}
2003
Adrian Bunk993fb902007-11-05 18:07:31 +01002004#if 0
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07002005int
2006netxen_nic_erase_pxe(struct netxen_adapter *adapter)
2007{
Mithlesh Thukral0d047612007-06-07 04:36:36 -07002008 if (netxen_rom_fast_write(adapter, NETXEN_PXE_START, 0) == -1) {
Jeff Garzik47906542007-11-23 21:23:36 -05002009 printk(KERN_ERR "%s: erase pxe failed\n",
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07002010 netxen_nic_driver_name);
2011 return -1;
2012 }
2013 return 0;
2014}
Adrian Bunk993fb902007-11-05 18:07:31 +01002015#endif /* 0 */
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07002016
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002017int netxen_nic_get_board_info(struct netxen_adapter *adapter)
2018{
2019 int rv = 0;
Mithlesh Thukral0d047612007-06-07 04:36:36 -07002020 int addr = NETXEN_BRDCFG_START;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002021 struct netxen_board_info *boardinfo;
2022 int index;
2023 u32 *ptr32;
2024
2025 boardinfo = &adapter->ahw.boardcfg;
2026 ptr32 = (u32 *) boardinfo;
2027
2028 for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
2029 index++) {
2030 if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
2031 return -EIO;
2032 }
2033 ptr32++;
2034 addr += sizeof(u32);
2035 }
2036 if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
2037 printk("%s: ERROR reading %s board config."
2038 " Read %x, expected %x\n", netxen_nic_driver_name,
2039 netxen_nic_driver_name,
2040 boardinfo->magic, NETXEN_BDINFO_MAGIC);
2041 rv = -1;
2042 }
2043 if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
2044 printk("%s: Unknown board config version."
2045 " Read %x, expected %x\n", netxen_nic_driver_name,
2046 boardinfo->header_version, NETXEN_BDINFO_VERSION);
2047 rv = -1;
2048 }
2049
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002050 if (boardinfo->board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
2051 u32 gpio = netxen_nic_reg_read(adapter,
2052 NETXEN_ROMUSB_GLB_PAD_GPIO_I);
2053 if ((gpio & 0x8000) == 0)
2054 boardinfo->board_type = NETXEN_BRDTYPE_P3_10G_TP;
2055 }
2056
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002057 switch ((netxen_brdtype_t) boardinfo->board_type) {
2058 case NETXEN_BRDTYPE_P2_SB35_4G:
2059 adapter->ahw.board_type = NETXEN_NIC_GBE;
2060 break;
2061 case NETXEN_BRDTYPE_P2_SB31_10G:
2062 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
2063 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
2064 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002065 case NETXEN_BRDTYPE_P3_HMEZ:
2066 case NETXEN_BRDTYPE_P3_XG_LOM:
2067 case NETXEN_BRDTYPE_P3_10G_CX4:
2068 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
2069 case NETXEN_BRDTYPE_P3_IMEZ:
2070 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07002071 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
2072 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002073 case NETXEN_BRDTYPE_P3_10G_XFP:
2074 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002075 adapter->ahw.board_type = NETXEN_NIC_XGBE;
2076 break;
2077 case NETXEN_BRDTYPE_P1_BD:
2078 case NETXEN_BRDTYPE_P1_SB:
2079 case NETXEN_BRDTYPE_P1_SMAX:
2080 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002081 case NETXEN_BRDTYPE_P3_REF_QG:
2082 case NETXEN_BRDTYPE_P3_4_GB:
2083 case NETXEN_BRDTYPE_P3_4_GB_MM:
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002084 adapter->ahw.board_type = NETXEN_NIC_GBE;
2085 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002086 case NETXEN_BRDTYPE_P3_10G_TP:
2087 adapter->ahw.board_type = (adapter->portnum < 2) ?
2088 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
2089 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002090 default:
2091 printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
2092 boardinfo->board_type);
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07002093 rv = -ENODEV;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002094 break;
2095 }
2096
2097 return rv;
2098}
2099
2100/* NIU access sections */
2101
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002102int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002103{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07002104 new_mtu += MTU_FUDGE_FACTOR;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002105 netxen_nic_write_w0(adapter,
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07002106 NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
2107 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002108 return 0;
2109}
2110
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002111int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002112{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07002113 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07002114 if (adapter->physical_port == 0)
Jeff Garzik47906542007-11-23 21:23:36 -05002115 netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -07002116 new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05002117 else
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -07002118 netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
2119 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002120 return 0;
2121}
2122
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002123void
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002124netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
2125 unsigned long off, int data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002126{
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002127 adapter->hw_write_wx(adapter, off, &data, 4);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002128}
2129
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002130void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002131{
Al Viroa608ab9c2007-01-02 10:39:10 +00002132 __u32 status;
2133 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002134 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002135
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002136 if (!netif_carrier_ok(adapter->netdev)) {
2137 adapter->link_speed = 0;
2138 adapter->link_duplex = -1;
2139 adapter->link_autoneg = AUTONEG_ENABLE;
2140 return;
2141 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002142
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002143 if (adapter->ahw.board_type == NETXEN_NIC_GBE) {
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002144 adapter->hw_read_wx(adapter,
2145 NETXEN_PORT_MODE_ADDR, &port_mode, 4);
2146 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
2147 adapter->link_speed = SPEED_1000;
2148 adapter->link_duplex = DUPLEX_FULL;
2149 adapter->link_autoneg = AUTONEG_DISABLE;
2150 return;
2151 }
2152
Amit S. Kale80922fb2006-12-04 09:18:00 -08002153 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002154 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002155 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
2156 &status) == 0) {
2157 if (netxen_get_phy_link(status)) {
2158 switch (netxen_get_phy_speed(status)) {
2159 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002160 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002161 break;
2162 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002163 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002164 break;
2165 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002166 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002167 break;
2168 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002169 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002170 break;
2171 }
2172 switch (netxen_get_phy_duplex(status)) {
2173 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002174 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002175 break;
2176 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002177 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002178 break;
2179 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002180 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002181 break;
2182 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08002183 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002184 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002185 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08002186 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002187 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002188 } else
2189 goto link_down;
2190 } else {
2191 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002192 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002193 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002194 }
2195 }
2196}
2197
2198void netxen_nic_flash_print(struct netxen_adapter *adapter)
2199{
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002200 u32 fw_major = 0;
2201 u32 fw_minor = 0;
2202 u32 fw_build = 0;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002203 char brd_name[NETXEN_MAX_SHORT_NAME];
Harvey Harrison8d748492008-04-22 11:48:35 -07002204 char serial_num[32];
2205 int i, addr;
Mithlesh Thukral6d1495f2007-04-20 07:56:42 -07002206 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002207
2208 struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
Harvey Harrison8d748492008-04-22 11:48:35 -07002209
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002210 adapter->driver_mismatch = 0;
2211
2212 ptr32 = (u32 *)&serial_num;
2213 addr = NETXEN_USER_START +
2214 offsetof(struct netxen_new_user_info, serial_num);
2215 for (i = 0; i < 8; i++) {
2216 if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
2217 printk("%s: ERROR reading %s board userarea.\n",
2218 netxen_nic_driver_name,
2219 netxen_nic_driver_name);
2220 adapter->driver_mismatch = 1;
2221 return;
2222 }
2223 ptr32++;
2224 addr += sizeof(u32);
2225 }
2226
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002227 adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
2228 adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
2229 adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002230
Dhananjay Phadke29566402008-07-21 19:44:04 -07002231 adapter->fw_major = fw_major;
2232
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002233 if (adapter->portnum == 0) {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002234 get_brd_name_by_type(board_info->board_type, brd_name);
2235
Dhananjay Phadke11d89d62008-08-08 00:08:45 -07002236 printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
2237 brd_name, serial_num, adapter->ahw.revision_id);
2238 printk(KERN_INFO "NetXen Firmware version %d.%d.%d\n",
2239 fw_major, fw_minor, fw_build);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002240 }
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002241
Dhananjay Phadke58735562008-07-21 19:44:10 -07002242 if (NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build) <
2243 NETXEN_VERSION_CODE(3, 4, 216)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002244 adapter->driver_mismatch = 1;
Dhananjay Phadke58735562008-07-21 19:44:10 -07002245 printk(KERN_ERR "%s: firmware version %d.%d.%d unsupported\n",
2246 netxen_nic_driver_name,
2247 fw_major, fw_minor, fw_build);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002248 return;
2249 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002250}
2251