blob: 8eee6fbef7ad048fa487627803adb45891fcd3de [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
J Keerthy6c248942013-10-16 10:39:06 -050048 1000000 1060000
49 1500000 1250000
50 >;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060051
52 clocks = <&dpll_mpu_ck>;
53 clock-names = "cpu";
54
55 clock-latency = <300000>; /* From omap-cpufreq driver */
56
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040057 /* cooling options */
58 cooling-min-level = <0>;
59 cooling-max-level = <2>;
60 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053061 };
62 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010063 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053064 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010065 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053066 };
67 };
68
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040069 thermal-zones {
70 #include "omap4-cpu-thermal.dtsi"
71 #include "omap5-gpu-thermal.dtsi"
72 #include "omap5-core-thermal.dtsi"
73 };
74
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053075 timer {
76 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020077 /* PPI secure/nonsecure IRQ */
78 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
79 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
81 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053082 };
83
Nathan Lynch69a126c2014-03-19 10:45:53 -050084 pmu {
85 compatible = "arm,cortex-a15-pmu";
86 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
87 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
88 };
89
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053090 gic: interrupt-controller@48211000 {
91 compatible = "arm,cortex-a15-gic";
92 interrupt-controller;
93 #interrupt-cells = <3>;
94 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053095 <0x48212000 0x1000>,
96 <0x48214000 0x2000>,
97 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053098 };
99
R Sricharan6b5de092012-05-10 19:46:00 +0530100 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +0100101 * The soc node represents the soc top level view. It is used for IPs
R Sricharan6b5de092012-05-10 19:46:00 +0530102 * that are not memory mapped in the MPU view or for the MPU itself.
103 */
104 soc {
105 compatible = "ti,omap-infra";
106 mpu {
107 compatible = "ti,omap5-mpu";
108 ti,hwmods = "mpu";
109 };
110 };
111
112 /*
113 * XXX: Use a flat representation of the OMAP3 interconnect.
114 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100115 * Since it will not bring real advantage to represent that in DT for
R Sricharan6b5de092012-05-10 19:46:00 +0530116 * the moment, just use a fake OCP bus entry to represent the whole bus
117 * hierarchy.
118 */
119 ocp {
120 compatible = "ti,omap4-l3-noc", "simple-bus";
121 #address-cells = <1>;
122 #size-cells = <1>;
123 ranges;
124 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530125 reg = <0x44000000 0x2000>,
126 <0x44800000 0x3000>,
127 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200128 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
129 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530130
Tero Kristo85dc74e2013-07-18 17:09:29 +0300131 prm: prm@4ae06000 {
132 compatible = "ti,omap5-prm";
133 reg = <0x4ae06000 0x3000>;
134
135 prm_clocks: clocks {
136 #address-cells = <1>;
137 #size-cells = <0>;
138 };
139
140 prm_clockdomains: clockdomains {
141 };
142 };
143
144 cm_core_aon: cm_core_aon@4a004000 {
145 compatible = "ti,omap5-cm-core-aon";
146 reg = <0x4a004000 0x2000>;
147
148 cm_core_aon_clocks: clocks {
149 #address-cells = <1>;
150 #size-cells = <0>;
151 };
152
153 cm_core_aon_clockdomains: clockdomains {
154 };
155 };
156
157 scrm: scrm@4ae0a000 {
158 compatible = "ti,omap5-scrm";
159 reg = <0x4ae0a000 0x2000>;
160
161 scrm_clocks: clocks {
162 #address-cells = <1>;
163 #size-cells = <0>;
164 };
165
166 scrm_clockdomains: clockdomains {
167 };
168 };
169
170 cm_core: cm_core@4a008000 {
171 compatible = "ti,omap5-cm-core";
172 reg = <0x4a008000 0x3000>;
173
174 cm_core_clocks: clocks {
175 #address-cells = <1>;
176 #size-cells = <0>;
177 };
178
179 cm_core_clockdomains: clockdomains {
180 };
181 };
182
Jon Hunter3b3132f2012-11-01 09:12:23 -0500183 counter32k: counter@4ae04000 {
184 compatible = "ti,omap-counter32k";
185 reg = <0x4ae04000 0x40>;
186 ti,hwmods = "counter_32k";
187 };
188
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300189 omap5_pmx_core: pinmux@4a002840 {
190 compatible = "ti,omap4-padconf", "pinctrl-single";
191 reg = <0x4a002840 0x01b6>;
192 #address-cells = <1>;
193 #size-cells = <0>;
194 pinctrl-single,register-width = <16>;
195 pinctrl-single,function-mask = <0x7fff>;
196 };
197 omap5_pmx_wkup: pinmux@4ae0c840 {
198 compatible = "ti,omap4-padconf", "pinctrl-single";
199 reg = <0x4ae0c840 0x0038>;
200 #address-cells = <1>;
201 #size-cells = <0>;
202 pinctrl-single,register-width = <16>;
203 pinctrl-single,function-mask = <0x7fff>;
204 };
205
Balaji T Kcd042fe2014-02-19 20:26:40 +0530206 omap5_padconf_global: tisyscon@4a002da0 {
207 compatible = "syscon";
208 reg = <0x4A002da0 0xec>;
209 };
210
211 pbias_regulator: pbias_regulator {
212 compatible = "ti,pbias-omap";
213 reg = <0x60 0x4>;
214 syscon = <&omap5_padconf_global>;
215 pbias_mmc_reg: pbias_mmc_omap5 {
216 regulator-name = "pbias_mmc_omap5";
217 regulator-min-microvolt = <1800000>;
218 regulator-max-microvolt = <3000000>;
219 };
220 };
221
Jon Hunter2c2dc542012-04-26 13:47:59 -0500222 sdma: dma-controller@4a056000 {
223 compatible = "ti,omap4430-sdma";
224 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200225 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
226 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
227 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
228 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500229 #dma-cells = <1>;
230 #dma-channels = <32>;
231 #dma-requests = <127>;
232 };
233
R Sricharan6b5de092012-05-10 19:46:00 +0530234 gpio1: gpio@4ae10000 {
235 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200236 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200237 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530238 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500239 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530240 gpio-controller;
241 #gpio-cells = <2>;
242 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600243 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530244 };
245
246 gpio2: gpio@48055000 {
247 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200248 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200249 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530250 ti,hwmods = "gpio2";
251 gpio-controller;
252 #gpio-cells = <2>;
253 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600254 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530255 };
256
257 gpio3: gpio@48057000 {
258 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200259 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200260 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530261 ti,hwmods = "gpio3";
262 gpio-controller;
263 #gpio-cells = <2>;
264 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600265 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530266 };
267
268 gpio4: gpio@48059000 {
269 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200270 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200271 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530272 ti,hwmods = "gpio4";
273 gpio-controller;
274 #gpio-cells = <2>;
275 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600276 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530277 };
278
279 gpio5: gpio@4805b000 {
280 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200281 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200282 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530283 ti,hwmods = "gpio5";
284 gpio-controller;
285 #gpio-cells = <2>;
286 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600287 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530288 };
289
290 gpio6: gpio@4805d000 {
291 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200292 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200293 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530294 ti,hwmods = "gpio6";
295 gpio-controller;
296 #gpio-cells = <2>;
297 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600298 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530299 };
300
301 gpio7: gpio@48051000 {
302 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200303 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200304 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530305 ti,hwmods = "gpio7";
306 gpio-controller;
307 #gpio-cells = <2>;
308 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600309 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530310 };
311
312 gpio8: gpio@48053000 {
313 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200314 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200315 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530316 ti,hwmods = "gpio8";
317 gpio-controller;
318 #gpio-cells = <2>;
319 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600320 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530321 };
322
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600323 gpmc: gpmc@50000000 {
324 compatible = "ti,omap4430-gpmc";
325 reg = <0x50000000 0x1000>;
326 #address-cells = <2>;
327 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200328 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600329 gpmc,num-cs = <8>;
330 gpmc,num-waitpins = <4>;
331 ti,hwmods = "gpmc";
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100332 clocks = <&l3_iclk_div>;
333 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600334 };
335
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530336 i2c1: i2c@48070000 {
337 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200338 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200339 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530340 #address-cells = <1>;
341 #size-cells = <0>;
342 ti,hwmods = "i2c1";
343 };
344
345 i2c2: i2c@48072000 {
346 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200347 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200348 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530349 #address-cells = <1>;
350 #size-cells = <0>;
351 ti,hwmods = "i2c2";
352 };
353
354 i2c3: i2c@48060000 {
355 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200356 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200357 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530358 #address-cells = <1>;
359 #size-cells = <0>;
360 ti,hwmods = "i2c3";
361 };
362
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200363 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530364 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200365 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200366 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530367 #address-cells = <1>;
368 #size-cells = <0>;
369 ti,hwmods = "i2c4";
370 };
371
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200372 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530373 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200374 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200375 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530376 #address-cells = <1>;
377 #size-cells = <0>;
378 ti,hwmods = "i2c5";
379 };
380
Suman Annafe0e09e2013-10-10 16:15:34 -0500381 hwspinlock: spinlock@4a0f6000 {
382 compatible = "ti,omap4-hwspinlock";
383 reg = <0x4a0f6000 0x1000>;
384 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600385 #hwlock-cells = <1>;
Suman Annafe0e09e2013-10-10 16:15:34 -0500386 };
387
Felipe Balbi43286b12013-02-13 14:58:36 +0530388 mcspi1: spi@48098000 {
389 compatible = "ti,omap4-mcspi";
390 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200391 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530392 #address-cells = <1>;
393 #size-cells = <0>;
394 ti,hwmods = "mcspi1";
395 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500396 dmas = <&sdma 35>,
397 <&sdma 36>,
398 <&sdma 37>,
399 <&sdma 38>,
400 <&sdma 39>,
401 <&sdma 40>,
402 <&sdma 41>,
403 <&sdma 42>;
404 dma-names = "tx0", "rx0", "tx1", "rx1",
405 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530406 };
407
408 mcspi2: spi@4809a000 {
409 compatible = "ti,omap4-mcspi";
410 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200411 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530412 #address-cells = <1>;
413 #size-cells = <0>;
414 ti,hwmods = "mcspi2";
415 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500416 dmas = <&sdma 43>,
417 <&sdma 44>,
418 <&sdma 45>,
419 <&sdma 46>;
420 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530421 };
422
423 mcspi3: spi@480b8000 {
424 compatible = "ti,omap4-mcspi";
425 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200426 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530427 #address-cells = <1>;
428 #size-cells = <0>;
429 ti,hwmods = "mcspi3";
430 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500431 dmas = <&sdma 15>, <&sdma 16>;
432 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530433 };
434
435 mcspi4: spi@480ba000 {
436 compatible = "ti,omap4-mcspi";
437 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200438 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530439 #address-cells = <1>;
440 #size-cells = <0>;
441 ti,hwmods = "mcspi4";
442 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500443 dmas = <&sdma 70>, <&sdma 71>;
444 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530445 };
446
R Sricharan6b5de092012-05-10 19:46:00 +0530447 uart1: serial@4806a000 {
448 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200449 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200450 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530451 ti,hwmods = "uart1";
452 clock-frequency = <48000000>;
453 };
454
455 uart2: serial@4806c000 {
456 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200457 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200458 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530459 ti,hwmods = "uart2";
460 clock-frequency = <48000000>;
461 };
462
463 uart3: serial@48020000 {
464 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200465 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200466 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530467 ti,hwmods = "uart3";
468 clock-frequency = <48000000>;
469 };
470
471 uart4: serial@4806e000 {
472 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200473 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200474 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530475 ti,hwmods = "uart4";
476 clock-frequency = <48000000>;
477 };
478
479 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200480 compatible = "ti,omap4-uart";
481 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200482 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530483 ti,hwmods = "uart5";
484 clock-frequency = <48000000>;
485 };
486
487 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200488 compatible = "ti,omap4-uart";
489 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200490 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530491 ti,hwmods = "uart6";
492 clock-frequency = <48000000>;
493 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530494
495 mmc1: mmc@4809c000 {
496 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200497 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200498 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530499 ti,hwmods = "mmc1";
500 ti,dual-volt;
501 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500502 dmas = <&sdma 61>, <&sdma 62>;
503 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530504 pbias-supply = <&pbias_mmc_reg>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530505 };
506
507 mmc2: mmc@480b4000 {
508 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200509 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200510 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530511 ti,hwmods = "mmc2";
512 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500513 dmas = <&sdma 47>, <&sdma 48>;
514 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530515 };
516
517 mmc3: mmc@480ad000 {
518 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200519 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200520 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530521 ti,hwmods = "mmc3";
522 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500523 dmas = <&sdma 77>, <&sdma 78>;
524 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530525 };
526
527 mmc4: mmc@480d1000 {
528 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200529 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200530 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530531 ti,hwmods = "mmc4";
532 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500533 dmas = <&sdma 57>, <&sdma 58>;
534 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530535 };
536
537 mmc5: mmc@480d5000 {
538 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200539 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200540 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530541 ti,hwmods = "mmc5";
542 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500543 dmas = <&sdma 59>, <&sdma 60>;
544 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530545 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530546
Suman Anna2dcfa562014-03-05 18:24:19 -0600547 mmu_dsp: mmu@4a066000 {
548 compatible = "ti,omap4-iommu";
549 reg = <0x4a066000 0x100>;
550 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
551 ti,hwmods = "mmu_dsp";
552 };
553
554 mmu_ipu: mmu@55082000 {
555 compatible = "ti,omap4-iommu";
556 reg = <0x55082000 0x100>;
557 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
558 ti,hwmods = "mmu_ipu";
559 ti,iommu-bus-err-back;
560 };
561
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530562 keypad: keypad@4ae1c000 {
563 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530564 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530565 ti,hwmods = "kbd";
566 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300567
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300568 mcpdm: mcpdm@40132000 {
569 compatible = "ti,omap4-mcpdm";
570 reg = <0x40132000 0x7f>, /* MPU private access */
571 <0x49032000 0x7f>; /* L3 Interconnect */
572 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200573 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300574 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100575 dmas = <&sdma 65>,
576 <&sdma 66>;
577 dma-names = "up_link", "dn_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200578 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300579 };
580
581 dmic: dmic@4012e000 {
582 compatible = "ti,omap4-dmic";
583 reg = <0x4012e000 0x7f>, /* MPU private access */
584 <0x4902e000 0x7f>; /* L3 Interconnect */
585 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200586 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300587 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100588 dmas = <&sdma 67>;
589 dma-names = "up_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200590 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300591 };
592
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300593 mcbsp1: mcbsp@40122000 {
594 compatible = "ti,omap4-mcbsp";
595 reg = <0x40122000 0xff>, /* MPU private access */
596 <0x49022000 0xff>; /* L3 Interconnect */
597 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200598 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300599 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300600 ti,buffer-size = <128>;
601 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100602 dmas = <&sdma 33>,
603 <&sdma 34>;
604 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200605 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300606 };
607
608 mcbsp2: mcbsp@40124000 {
609 compatible = "ti,omap4-mcbsp";
610 reg = <0x40124000 0xff>, /* MPU private access */
611 <0x49024000 0xff>; /* L3 Interconnect */
612 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200613 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300614 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300615 ti,buffer-size = <128>;
616 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100617 dmas = <&sdma 17>,
618 <&sdma 18>;
619 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200620 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300621 };
622
623 mcbsp3: mcbsp@40126000 {
624 compatible = "ti,omap4-mcbsp";
625 reg = <0x40126000 0xff>, /* MPU private access */
626 <0x49026000 0xff>; /* L3 Interconnect */
627 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200628 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300629 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300630 ti,buffer-size = <128>;
631 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100632 dmas = <&sdma 19>,
633 <&sdma 20>;
634 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200635 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300636 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500637
Suman Anna84d89c32014-04-22 17:23:35 -0500638 mailbox: mailbox@4a0f4000 {
639 compatible = "ti,omap4-mailbox";
640 reg = <0x4a0f4000 0x200>;
641 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
642 ti,hwmods = "mailbox";
643 };
644
Jon Hunterdf692a92012-11-01 09:09:51 -0500645 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500646 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500647 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200648 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500649 ti,hwmods = "timer1";
650 ti,timer-alwon;
651 };
652
653 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500654 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500655 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200656 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500657 ti,hwmods = "timer2";
658 };
659
660 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500661 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500662 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200663 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500664 ti,hwmods = "timer3";
665 };
666
667 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500668 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500669 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200670 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500671 ti,hwmods = "timer4";
672 };
673
674 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500675 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500676 reg = <0x40138000 0x80>,
677 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200678 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500679 ti,hwmods = "timer5";
680 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500681 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500682 };
683
684 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500685 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500686 reg = <0x4013a000 0x80>,
687 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200688 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500689 ti,hwmods = "timer6";
690 ti,timer-dsp;
691 ti,timer-pwm;
692 };
693
694 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500695 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500696 reg = <0x4013c000 0x80>,
697 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200698 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500699 ti,hwmods = "timer7";
700 ti,timer-dsp;
701 };
702
703 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500704 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500705 reg = <0x4013e000 0x80>,
706 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200707 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500708 ti,hwmods = "timer8";
709 ti,timer-dsp;
710 ti,timer-pwm;
711 };
712
713 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500714 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500715 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200716 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500717 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500718 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500719 };
720
721 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500722 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500723 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200724 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500725 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500726 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500727 };
728
729 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500730 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500731 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200732 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500733 ti,hwmods = "timer11";
734 ti,timer-pwm;
735 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530736
Lokesh Vutla55452192013-02-27 11:54:45 +0530737 wdt2: wdt@4ae14000 {
738 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
739 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200740 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530741 ti,hwmods = "wd_timer2";
742 };
743
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530744 dmm@4e000000 {
745 compatible = "ti,omap5-dmm";
746 reg = <0x4e000000 0x800>;
747 interrupts = <0 113 0x4>;
748 ti,hwmods = "dmm";
749 };
750
Lee Jones8906d652013-07-22 11:52:37 +0100751 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530752 compatible = "ti,emif-4d5";
753 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530754 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530755 phy-type = <2>; /* DDR PHY type: Intelli PHY */
756 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200757 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530758 hw-caps-read-idle-ctrl;
759 hw-caps-ll-interface;
760 hw-caps-temp-alert;
761 };
762
Lee Jones8906d652013-07-22 11:52:37 +0100763 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530764 compatible = "ti,emif-4d5";
765 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530766 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530767 phy-type = <2>; /* DDR PHY type: Intelli PHY */
768 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200769 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530770 hw-caps-read-idle-ctrl;
771 hw-caps-ll-interface;
772 hw-caps-temp-alert;
773 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530774
Roger Quadrosb297c292013-10-03 18:12:37 +0300775 omap_control_usb2phy: control-phy@4a002300 {
776 compatible = "ti,control-phy-usb2";
777 reg = <0x4a002300 0x4>;
778 reg-names = "power";
779 };
780
781 omap_control_usb3phy: control-phy@4a002370 {
782 compatible = "ti,control-phy-pipe3";
783 reg = <0x4a002370 0x4>;
784 reg-names = "power";
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530785 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530786
Felipe Balbie3a412c2013-08-21 20:01:32 +0530787 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530788 compatible = "ti,dwc3";
789 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530790 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200791 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530792 #address-cells = <1>;
793 #size-cells = <1>;
794 utmi-mode = <2>;
795 ranges;
796 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300797 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530798 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200799 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530800 phys = <&usb2_phy>, <&usb3_phy>;
801 phy-names = "usb2-phy", "usb3-phy";
George Cherianc47ee6e2013-10-10 16:19:54 +0530802 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530803 tx-fifo-resize;
804 };
805 };
806
Felipe Balbib6731f72013-08-21 20:01:31 +0530807 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530808 compatible = "ti,omap-ocp2scp";
809 #address-cells = <1>;
810 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530811 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530812 ranges;
813 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530814 usb2_phy: usb2phy@4a084000 {
815 compatible = "ti,omap-usb2";
816 reg = <0x4a084000 0x7c>;
Roger Quadrosb297c292013-10-03 18:12:37 +0300817 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300818 clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
819 clock-names = "wkupclk", "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530820 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530821 };
822
823 usb3_phy: usb3phy@4a084400 {
824 compatible = "ti,omap-usb3";
825 reg = <0x4a084400 0x80>,
826 <0x4a084800 0x64>,
827 <0x4a084c00 0x40>;
828 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Roger Quadrosb297c292013-10-03 18:12:37 +0300829 ctrl-module = <&omap_control_usb3phy>;
Roger Quadrosada76572014-04-01 13:37:27 +0300830 clocks = <&usb_phy_cm_clk32k>,
831 <&sys_clkin>,
832 <&usb_otg_ss_refclk960m>;
833 clock-names = "wkupclk",
834 "sysclk",
835 "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530836 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530837 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530838 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530839
840 usbhstll: usbhstll@4a062000 {
841 compatible = "ti,usbhs-tll";
842 reg = <0x4a062000 0x1000>;
843 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
844 ti,hwmods = "usb_tll_hs";
845 };
846
847 usbhshost: usbhshost@4a064000 {
848 compatible = "ti,usbhs-host";
849 reg = <0x4a064000 0x800>;
850 ti,hwmods = "usb_host_hs";
851 #address-cells = <1>;
852 #size-cells = <1>;
853 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200854 clocks = <&l3init_60m_fclk>,
855 <&xclk60mhsp1_ck>,
856 <&xclk60mhsp2_ck>;
857 clock-names = "refclk_60m_int",
858 "refclk_60m_ext_p1",
859 "refclk_60m_ext_p2";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530860
861 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200862 compatible = "ti,ohci-omap3";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530863 reg = <0x4a064800 0x400>;
864 interrupt-parent = <&gic>;
865 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
866 };
867
868 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200869 compatible = "ti,ehci-omap";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530870 reg = <0x4a064c00 0x400>;
871 interrupt-parent = <&gic>;
872 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
873 };
874 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400875
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400876 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400877 reg = <0x4a0021e0 0xc
878 0x4a00232c 0xc
879 0x4a002380 0x2c
880 0x4a0023C0 0x3c>;
881 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
882 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400883
884 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400885 };
Balaji T K4f829522014-04-23 20:35:33 +0300886
887 omap_control_sata: control-phy@4a002374 {
888 compatible = "ti,control-phy-pipe3";
889 reg = <0x4a002374 0x4>;
890 reg-names = "power";
891 clocks = <&sys_clkin>;
892 clock-names = "sysclk";
893 };
894
895 /* OCP2SCP3 */
896 ocp2scp@4a090000 {
897 compatible = "ti,omap-ocp2scp";
898 #address-cells = <1>;
899 #size-cells = <1>;
900 reg = <0x4a090000 0x20>;
901 ranges;
902 ti,hwmods = "ocp2scp3";
903 sata_phy: phy@4a096000 {
904 compatible = "ti,phy-pipe3-sata";
905 reg = <0x4A096000 0x80>, /* phy_rx */
906 <0x4A096400 0x64>, /* phy_tx */
907 <0x4A096800 0x40>; /* pll_ctrl */
908 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
909 ctrl-module = <&omap_control_sata>;
910 clocks = <&sys_clkin>;
911 clock-names = "sysclk";
912 #phy-cells = <0>;
913 };
914 };
915
916 sata: sata@4a141100 {
917 compatible = "snps,dwc-ahci";
918 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
919 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
920 phys = <&sata_phy>;
921 phy-names = "sata-phy";
922 clocks = <&sata_ref_clk>;
923 ti,hwmods = "sata";
924 };
925
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200926 dss: dss@58000000 {
927 compatible = "ti,omap5-dss";
928 reg = <0x58000000 0x80>;
929 status = "disabled";
930 ti,hwmods = "dss_core";
931 clocks = <&dss_dss_clk>;
932 clock-names = "fck";
933 #address-cells = <1>;
934 #size-cells = <1>;
935 ranges;
936
937 dispc@58001000 {
938 compatible = "ti,omap5-dispc";
939 reg = <0x58001000 0x1000>;
940 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
941 ti,hwmods = "dss_dispc";
942 clocks = <&dss_dss_clk>;
943 clock-names = "fck";
944 };
945
946 dsi1: encoder@58004000 {
947 compatible = "ti,omap5-dsi";
948 reg = <0x58004000 0x200>,
949 <0x58004200 0x40>,
950 <0x58004300 0x40>;
951 reg-names = "proto", "phy", "pll";
952 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
953 status = "disabled";
954 ti,hwmods = "dss_dsi1";
955 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
956 clock-names = "fck", "sys_clk";
957 };
958
959 dsi2: encoder@58005000 {
960 compatible = "ti,omap5-dsi";
961 reg = <0x58009000 0x200>,
962 <0x58009200 0x40>,
963 <0x58009300 0x40>;
964 reg-names = "proto", "phy", "pll";
965 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
966 status = "disabled";
967 ti,hwmods = "dss_dsi2";
968 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
969 clock-names = "fck", "sys_clk";
970 };
971
972 hdmi: encoder@58060000 {
973 compatible = "ti,omap5-hdmi";
974 reg = <0x58040000 0x200>,
975 <0x58040200 0x80>,
976 <0x58040300 0x80>,
977 <0x58060000 0x19000>;
978 reg-names = "wp", "pll", "phy", "core";
979 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
980 status = "disabled";
981 ti,hwmods = "dss_hdmi";
982 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
983 clock-names = "fck", "sys_clk";
Jyri Sarha7d0fde32014-05-12 12:12:26 +0300984 dmas = <&sdma 76>;
985 dma-names = "audio_tx";
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200986 };
987 };
Andrii.Tseglytskyi07b9b3d2014-06-05 20:11:12 -0500988
989 abb_mpu: regulator-abb-mpu {
990 compatible = "ti,abb-v2";
991 regulator-name = "abb_mpu";
992 #address-cells = <0>;
993 #size-cells = <0>;
994 clocks = <&sys_clkin>;
995 ti,settling-time = <50>;
996 ti,clock-cycles = <16>;
997
998 reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
999 <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
1000 reg-names = "base-address", "int-address",
1001 "efuse-address", "ldo-address";
1002 ti,tranxdone-status-mask = <0x80>;
1003 /* LDOVBBMPU_MUX_CTRL */
1004 ti,ldovbb-override-mask = <0x400>;
1005 /* LDOVBBMPU_VSET_OUT */
1006 ti,ldovbb-vset-mask = <0x1F>;
1007
1008 /*
1009 * NOTE: only FBB mode used but actual vset will
1010 * determine final biasing
1011 */
1012 ti,abb_info = <
1013 /*uV ABB efuse rbb_m fbb_m vset_m*/
1014 1060000 0 0x0 0 0x02000000 0x01F00000
1015 1250000 0 0x4 0 0x02000000 0x01F00000
1016 >;
1017 };
1018
1019 abb_mm: regulator-abb-mm {
1020 compatible = "ti,abb-v2";
1021 regulator-name = "abb_mm";
1022 #address-cells = <0>;
1023 #size-cells = <0>;
1024 clocks = <&sys_clkin>;
1025 ti,settling-time = <50>;
1026 ti,clock-cycles = <16>;
1027
1028 reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
1029 <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
1030 reg-names = "base-address", "int-address",
1031 "efuse-address", "ldo-address";
1032 ti,tranxdone-status-mask = <0x80000000>;
1033 /* LDOVBBMM_MUX_CTRL */
1034 ti,ldovbb-override-mask = <0x400>;
1035 /* LDOVBBMM_VSET_OUT */
1036 ti,ldovbb-vset-mask = <0x1F>;
1037
1038 /*
1039 * NOTE: only FBB mode used but actual vset will
1040 * determine final biasing
1041 */
1042 ti,abb_info = <
1043 /*uV ABB efuse rbb_m fbb_m vset_m*/
1044 1025000 0 0x0 0 0x02000000 0x01F00000
1045 1120000 0 0x4 0 0x02000000 0x01F00000
1046 >;
1047 };
R Sricharan6b5de092012-05-10 19:46:00 +05301048 };
1049};
Tero Kristo85dc74e2013-07-18 17:09:29 +03001050
1051/include/ "omap54xx-clocks.dtsi"