blob: b98d81967f70bc60b25a837f07db06ebc4ba34b2 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080023#include <linux/dma-mapping.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020024#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020025#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/kernel.h>
Al Virofaa2fb42007-05-15 20:36:10 +010028#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010030#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/pci.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020032#include <linux/spinlock.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080033
Stefan Richterc26f0232007-08-20 21:40:30 +020034#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020035#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050036
Stefan Richterea8d0062008-03-01 02:42:56 +010037#ifdef CONFIG_PPC_PMAC
38#include <asm/pmac_feature.h>
39#endif
40
Kristian Høgsberged568912006-12-19 19:58:35 -050041#include "fw-ohci.h"
Stefan Richtera7fb60d2007-08-20 21:41:22 +020042#include "fw-transaction.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050043
Kristian Høgsberga77754a2007-05-07 20:33:35 -040044#define DESCRIPTOR_OUTPUT_MORE 0
45#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
46#define DESCRIPTOR_INPUT_MORE (2 << 12)
47#define DESCRIPTOR_INPUT_LAST (3 << 12)
48#define DESCRIPTOR_STATUS (1 << 11)
49#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
50#define DESCRIPTOR_PING (1 << 7)
51#define DESCRIPTOR_YY (1 << 6)
52#define DESCRIPTOR_NO_IRQ (0 << 4)
53#define DESCRIPTOR_IRQ_ERROR (1 << 4)
54#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
55#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
56#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050057
58struct descriptor {
59 __le16 req_count;
60 __le16 control;
61 __le32 data_address;
62 __le32 branch_address;
63 __le16 res_count;
64 __le16 transfer_status;
65} __attribute__((aligned(16)));
66
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -050067struct db_descriptor {
68 __le16 first_size;
69 __le16 control;
70 __le16 second_req_count;
71 __le16 first_req_count;
72 __le32 branch_address;
73 __le16 second_res_count;
74 __le16 first_res_count;
75 __le32 reserved0;
76 __le32 first_buffer;
77 __le32 second_buffer;
78 __le32 reserved1;
79} __attribute__((aligned(16)));
80
Kristian Høgsberga77754a2007-05-07 20:33:35 -040081#define CONTROL_SET(regs) (regs)
82#define CONTROL_CLEAR(regs) ((regs) + 4)
83#define COMMAND_PTR(regs) ((regs) + 12)
84#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050085
Kristian Høgsberg32b46092007-02-06 14:49:30 -050086struct ar_buffer {
87 struct descriptor descriptor;
88 struct ar_buffer *next;
89 __le32 data[0];
90};
91
Kristian Høgsberged568912006-12-19 19:58:35 -050092struct ar_context {
93 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050094 struct ar_buffer *current_buffer;
95 struct ar_buffer *last_buffer;
96 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050097 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050098 struct tasklet_struct tasklet;
99};
100
Kristian Høgsberg30200732007-02-16 17:34:39 -0500101struct context;
102
103typedef int (*descriptor_callback_t)(struct context *ctx,
104 struct descriptor *d,
105 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500106
107/*
108 * A buffer that contains a block of DMA-able coherent memory used for
109 * storing a portion of a DMA descriptor program.
110 */
111struct descriptor_buffer {
112 struct list_head list;
113 dma_addr_t buffer_bus;
114 size_t buffer_size;
115 size_t used;
116 struct descriptor buffer[0];
117};
118
Kristian Høgsberg30200732007-02-16 17:34:39 -0500119struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100120 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500121 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500122 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100123
David Moorefe5ca632008-01-06 17:21:41 -0500124 /*
125 * List of page-sized buffers for storing DMA descriptors.
126 * Head of list contains buffers in use and tail of list contains
127 * free buffers.
128 */
129 struct list_head buffer_list;
130
131 /*
132 * Pointer to a buffer inside buffer_list that contains the tail
133 * end of the current DMA program.
134 */
135 struct descriptor_buffer *buffer_tail;
136
137 /*
138 * The descriptor containing the branch address of the first
139 * descriptor that has not yet been filled by the device.
140 */
141 struct descriptor *last;
142
143 /*
144 * The last descriptor in the DMA program. It contains the branch
145 * address that must be updated upon appending a new descriptor.
146 */
147 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500148
149 descriptor_callback_t callback;
150
Stefan Richter373b2ed2007-03-04 14:45:18 +0100151 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500152};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500153
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400154#define IT_HEADER_SY(v) ((v) << 0)
155#define IT_HEADER_TCODE(v) ((v) << 4)
156#define IT_HEADER_CHANNEL(v) ((v) << 8)
157#define IT_HEADER_TAG(v) ((v) << 14)
158#define IT_HEADER_SPEED(v) ((v) << 16)
159#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500160
161struct iso_context {
162 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500164 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500165 void *header;
166 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500167};
168
169#define CONFIG_ROM_SIZE 1024
170
171struct fw_ohci {
172 struct fw_card card;
173
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500174 u32 version;
Kristian Høgsberged568912006-12-19 19:58:35 -0500175 __iomem char *registers;
176 dma_addr_t self_id_bus;
177 __le32 *self_id_cpu;
178 struct tasklet_struct bus_reset_tasklet;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500179 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500180 int generation;
181 int request_generation;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -0500182 u32 bus_seconds;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100183 bool old_uninorth;
Kristian Høgsberged568912006-12-19 19:58:35 -0500184
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400185 /*
186 * Spinlock for accessing fw_ohci data. Never call out of
187 * this driver with this lock held.
188 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500189 spinlock_t lock;
190 u32 self_id_buffer[512];
191
192 /* Config rom buffers */
193 __be32 *config_rom;
194 dma_addr_t config_rom_bus;
195 __be32 *next_config_rom;
196 dma_addr_t next_config_rom_bus;
197 u32 next_header;
198
199 struct ar_context ar_request_ctx;
200 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500201 struct context at_request_ctx;
202 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500203
204 u32 it_context_mask;
205 struct iso_context *it_context_list;
206 u32 ir_context_mask;
207 struct iso_context *ir_context_list;
208};
209
Adrian Bunk95688e92007-01-22 19:17:37 +0100210static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500211{
212 return container_of(card, struct fw_ohci, card);
213}
214
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500215#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
216#define IR_CONTEXT_BUFFER_FILL 0x80000000
217#define IR_CONTEXT_ISOCH_HEADER 0x40000000
218#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
219#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
220#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500221
222#define CONTEXT_RUN 0x8000
223#define CONTEXT_WAKE 0x1000
224#define CONTEXT_DEAD 0x0800
225#define CONTEXT_ACTIVE 0x0400
226
227#define OHCI1394_MAX_AT_REQ_RETRIES 0x2
228#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
229#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
230
231#define FW_OHCI_MAJOR 240
232#define OHCI1394_REGISTER_SIZE 0x800
233#define OHCI_LOOP_COUNT 500
234#define OHCI1394_PCI_HCI_Control 0x40
235#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500236#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500237#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500238
Kristian Høgsberged568912006-12-19 19:58:35 -0500239static char ohci_driver_name[] = KBUILD_MODNAME;
240
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100241#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
242
Stefan Richtera007bb82008-04-07 22:33:35 +0200243#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100244#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200245#define OHCI_PARAM_DEBUG_IRQS 4
246#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100247
248static int param_debug;
249module_param_named(debug, param_debug, int, 0644);
250MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100251 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200252 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
253 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
254 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100255 ", or a combination, or all = -1)");
256
257static void log_irqs(u32 evt)
258{
Stefan Richtera007bb82008-04-07 22:33:35 +0200259 if (likely(!(param_debug &
260 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100261 return;
262
Stefan Richtera007bb82008-04-07 22:33:35 +0200263 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
264 !(evt & OHCI1394_busReset))
265 return;
266
267 printk(KERN_DEBUG KBUILD_MODNAME ": IRQ "
268 "%08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100269 evt,
270 evt & OHCI1394_selfIDComplete ? " selfID" : "",
271 evt & OHCI1394_RQPkt ? " AR_req" : "",
272 evt & OHCI1394_RSPkt ? " AR_resp" : "",
273 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
274 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
275 evt & OHCI1394_isochRx ? " IR" : "",
276 evt & OHCI1394_isochTx ? " IT" : "",
277 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
278 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
279 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jarod Wilson75f78322008-04-03 17:18:23 -0400280 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Stefan Richtera007bb82008-04-07 22:33:35 +0200281 evt & OHCI1394_busReset ? " busReset" : "",
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100282 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
283 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
284 OHCI1394_respTxComplete | OHCI1394_isochRx |
285 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Jarod Wilson75f78322008-04-03 17:18:23 -0400286 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
Stefan Richtera007bb82008-04-07 22:33:35 +0200287 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100288 ? " ?" : "");
289}
290
291static const char *speed[] = {
292 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
293};
294static const char *power[] = {
295 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
296 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
297};
298static const char port[] = { '.', '-', 'p', 'c', };
299
300static char _p(u32 *s, int shift)
301{
302 return port[*s >> shift & 3];
303}
304
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200305static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100306{
307 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
308 return;
309
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200310 printk(KERN_DEBUG KBUILD_MODNAME ": %d selfIDs, generation %d, "
311 "local node ID %04x\n", self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100312
313 for (; self_id_count--; ++s)
314 if ((*s & 1 << 23) == 0)
315 printk(KERN_DEBUG "selfID 0: %08x, phy %d [%c%c%c] "
316 "%s gc=%d %s %s%s%s\n",
317 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
318 speed[*s >> 14 & 3], *s >> 16 & 63,
319 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
320 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
321 else
322 printk(KERN_DEBUG "selfID n: %08x, phy %d "
323 "[%c%c%c%c%c%c%c%c]\n",
324 *s, *s >> 24 & 63,
325 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
326 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
327}
328
329static const char *evts[] = {
330 [0x00] = "evt_no_status", [0x01] = "-reserved-",
331 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
332 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
333 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
334 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
335 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
336 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
337 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
338 [0x10] = "-reserved-", [0x11] = "ack_complete",
339 [0x12] = "ack_pending ", [0x13] = "-reserved-",
340 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
341 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
342 [0x18] = "-reserved-", [0x19] = "-reserved-",
343 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
344 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
345 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
346 [0x20] = "pending/cancelled",
347};
348static const char *tcodes[] = {
349 [0x0] = "QW req", [0x1] = "BW req",
350 [0x2] = "W resp", [0x3] = "-reserved-",
351 [0x4] = "QR req", [0x5] = "BR req",
352 [0x6] = "QR resp", [0x7] = "BR resp",
353 [0x8] = "cycle start", [0x9] = "Lk req",
354 [0xa] = "async stream packet", [0xb] = "Lk resp",
355 [0xc] = "-reserved-", [0xd] = "-reserved-",
356 [0xe] = "link internal", [0xf] = "-reserved-",
357};
358static const char *phys[] = {
359 [0x0] = "phy config packet", [0x1] = "link-on packet",
360 [0x2] = "self-id packet", [0x3] = "-reserved-",
361};
362
363static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
364{
365 int tcode = header[0] >> 4 & 0xf;
366 char specific[12];
367
368 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
369 return;
370
371 if (unlikely(evt >= ARRAY_SIZE(evts)))
372 evt = 0x1f;
373
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200374 if (evt == OHCI1394_evt_bus_reset) {
375 printk(KERN_DEBUG "A%c evt_bus_reset, generation %d\n",
376 dir, (header[2] >> 16) & 0xff);
377 return;
378 }
379
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100380 if (header[0] == ~header[1]) {
381 printk(KERN_DEBUG "A%c %s, %s, %08x\n",
382 dir, evts[evt], phys[header[0] >> 30 & 0x3],
383 header[0]);
384 return;
385 }
386
387 switch (tcode) {
388 case 0x0: case 0x6: case 0x8:
389 snprintf(specific, sizeof(specific), " = %08x",
390 be32_to_cpu((__force __be32)header[3]));
391 break;
392 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
393 snprintf(specific, sizeof(specific), " %x,%x",
394 header[3] >> 16, header[3] & 0xffff);
395 break;
396 default:
397 specific[0] = '\0';
398 }
399
400 switch (tcode) {
401 case 0xe: case 0xa:
402 printk(KERN_DEBUG "A%c %s, %s\n",
403 dir, evts[evt], tcodes[tcode]);
404 break;
405 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
406 printk(KERN_DEBUG "A%c spd %x tl %02x, "
407 "%04x -> %04x, %s, "
408 "%s, %04x%08x%s\n",
409 dir, speed, header[0] >> 10 & 0x3f,
410 header[1] >> 16, header[0] >> 16, evts[evt],
411 tcodes[tcode], header[1] & 0xffff, header[2], specific);
412 break;
413 default:
414 printk(KERN_DEBUG "A%c spd %x tl %02x, "
415 "%04x -> %04x, %s, "
416 "%s%s\n",
417 dir, speed, header[0] >> 10 & 0x3f,
418 header[1] >> 16, header[0] >> 16, evts[evt],
419 tcodes[tcode], specific);
420 }
421}
422
423#else
424
425#define log_irqs(evt)
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200426#define log_selfids(node_id, generation, self_id_count, sid)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100427#define log_ar_at_event(dir, speed, header, evt)
428
429#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
430
Adrian Bunk95688e92007-01-22 19:17:37 +0100431static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500432{
433 writel(data, ohci->registers + offset);
434}
435
Adrian Bunk95688e92007-01-22 19:17:37 +0100436static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500437{
438 return readl(ohci->registers + offset);
439}
440
Adrian Bunk95688e92007-01-22 19:17:37 +0100441static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500442{
443 /* Do a dummy read to flush writes. */
444 reg_read(ohci, OHCI1394_Version);
445}
446
447static int
448ohci_update_phy_reg(struct fw_card *card, int addr,
449 int clear_bits, int set_bits)
450{
451 struct fw_ohci *ohci = fw_ohci(card);
452 u32 val, old;
453
454 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200455 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500456 msleep(2);
457 val = reg_read(ohci, OHCI1394_PhyControl);
458 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
459 fw_error("failed to set phy reg bits.\n");
460 return -EBUSY;
461 }
462
463 old = OHCI1394_PhyControl_ReadData(val);
464 old = (old & ~clear_bits) | set_bits;
465 reg_write(ohci, OHCI1394_PhyControl,
466 OHCI1394_PhyControl_Write(addr, old));
467
468 return 0;
469}
470
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500471static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500472{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500473 struct device *dev = ctx->ohci->card.device;
474 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100475 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500476 size_t offset;
477
Jarod Wilsonbde17092008-03-12 17:43:26 -0400478 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500479 if (ab == NULL)
480 return -ENOMEM;
481
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400482 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400483 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
484 DESCRIPTOR_STATUS |
485 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500486 offset = offsetof(struct ar_buffer, data);
487 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
488 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
489 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
490 ab->descriptor.branch_address = 0;
491
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400492 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500493 ctx->last_buffer->next = ab;
494 ctx->last_buffer = ab;
495
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400496 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500497 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500498
499 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500500}
501
Stefan Richter11bf20a2008-03-01 02:47:15 +0100502#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
503#define cond_le32_to_cpu(v) \
504 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
505#else
506#define cond_le32_to_cpu(v) le32_to_cpu(v)
507#endif
508
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500509static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500510{
Kristian Høgsberged568912006-12-19 19:58:35 -0500511 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500512 struct fw_packet p;
513 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100514 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500515
Stefan Richter11bf20a2008-03-01 02:47:15 +0100516 p.header[0] = cond_le32_to_cpu(buffer[0]);
517 p.header[1] = cond_le32_to_cpu(buffer[1]);
518 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500519
520 tcode = (p.header[0] >> 4) & 0x0f;
521 switch (tcode) {
522 case TCODE_WRITE_QUADLET_REQUEST:
523 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500524 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500525 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500526 p.payload_length = 0;
527 break;
528
529 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100530 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500531 p.header_length = 16;
532 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500533 break;
534
535 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500536 case TCODE_READ_BLOCK_RESPONSE:
537 case TCODE_LOCK_REQUEST:
538 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100539 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500540 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500541 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500542 break;
543
544 case TCODE_WRITE_RESPONSE:
545 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500546 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500547 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500548 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500549 break;
550 }
551
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500552 p.payload = (void *) buffer + p.header_length;
553
554 /* FIXME: What to do about evt_* errors? */
555 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100556 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100557 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500558
Stefan Richter43286562008-03-11 21:22:26 +0100559 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500560 p.speed = (status >> 21) & 0x7;
561 p.timestamp = status & 0xffff;
562 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500563
Stefan Richter43286562008-03-11 21:22:26 +0100564 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100565
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400566 /*
567 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500568 * the new generation number when a bus reset happens (see
569 * section 8.4.2.3). This helps us determine when a request
570 * was received and make sure we send the response in the same
571 * generation. We only need this for requests; for responses
572 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400573 * request.
574 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500575
Stefan Richter43286562008-03-11 21:22:26 +0100576 if (evt == OHCI1394_evt_bus_reset)
Stefan Richter25df2872008-02-23 12:24:17 +0100577 ohci->request_generation = (p.header[2] >> 16) & 0xff;
Kristian Høgsberged568912006-12-19 19:58:35 -0500578 else if (ctx == &ohci->ar_request_ctx)
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500579 fw_core_handle_request(&ohci->card, &p);
Kristian Høgsberged568912006-12-19 19:58:35 -0500580 else
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500581 fw_core_handle_response(&ohci->card, &p);
Kristian Høgsberged568912006-12-19 19:58:35 -0500582
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500583 return buffer + length + 1;
584}
Kristian Høgsberged568912006-12-19 19:58:35 -0500585
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500586static void ar_context_tasklet(unsigned long data)
587{
588 struct ar_context *ctx = (struct ar_context *)data;
589 struct fw_ohci *ohci = ctx->ohci;
590 struct ar_buffer *ab;
591 struct descriptor *d;
592 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500593
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500594 ab = ctx->current_buffer;
595 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500596
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500597 if (d->res_count == 0) {
598 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400599 dma_addr_t start_bus;
600 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500601
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400602 /*
603 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500604 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400605 * reuse the page for reassembling the split packet.
606 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500607
608 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400609 start = buffer = ab;
610 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500611
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500612 ab = ab->next;
613 d = &ab->descriptor;
614 size = buffer + PAGE_SIZE - ctx->pointer;
615 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
616 memmove(buffer, ctx->pointer, size);
617 memcpy(buffer + size, ab->data, rest);
618 ctx->current_buffer = ab;
619 ctx->pointer = (void *) ab->data + rest;
620 end = buffer + size + rest;
621
622 while (buffer < end)
623 buffer = handle_ar_packet(ctx, buffer);
624
Jarod Wilsonbde17092008-03-12 17:43:26 -0400625 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400626 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500627 ar_context_add_page(ctx);
628 } else {
629 buffer = ctx->pointer;
630 ctx->pointer = end =
631 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
632
633 while (buffer < end)
634 buffer = handle_ar_packet(ctx, buffer);
635 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500636}
637
638static int
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500639ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500640{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500641 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500642
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500643 ctx->regs = regs;
644 ctx->ohci = ohci;
645 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500646 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
647
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500648 ar_context_add_page(ctx);
649 ar_context_add_page(ctx);
650 ctx->current_buffer = ab.next;
651 ctx->pointer = ctx->current_buffer->data;
652
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400653 return 0;
654}
655
656static void ar_context_run(struct ar_context *ctx)
657{
658 struct ar_buffer *ab = ctx->current_buffer;
659 dma_addr_t ab_bus;
660 size_t offset;
661
662 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200663 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400664
665 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400666 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500667 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500668}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100669
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500670static struct descriptor *
671find_branch_descriptor(struct descriptor *d, int z)
672{
673 int b, key;
674
675 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
676 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
677
678 /* figure out which descriptor the branch address goes in */
679 if (z == 2 && (b == 3 || key == 2))
680 return d;
681 else
682 return d + z - 1;
683}
684
Kristian Høgsberg30200732007-02-16 17:34:39 -0500685static void context_tasklet(unsigned long data)
686{
687 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500688 struct descriptor *d, *last;
689 u32 address;
690 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500691 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500692
David Moorefe5ca632008-01-06 17:21:41 -0500693 desc = list_entry(ctx->buffer_list.next,
694 struct descriptor_buffer, list);
695 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500696 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500697 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500698 address = le32_to_cpu(last->branch_address);
699 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500700 address &= ~0xf;
701
702 /* If the branch address points to a buffer outside of the
703 * current buffer, advance to the next buffer. */
704 if (address < desc->buffer_bus ||
705 address >= desc->buffer_bus + desc->used)
706 desc = list_entry(desc->list.next,
707 struct descriptor_buffer, list);
708 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500709 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500710
711 if (!ctx->callback(ctx, d, last))
712 break;
713
David Moorefe5ca632008-01-06 17:21:41 -0500714 if (old_desc != desc) {
715 /* If we've advanced to the next buffer, move the
716 * previous buffer to the free list. */
717 unsigned long flags;
718 old_desc->used = 0;
719 spin_lock_irqsave(&ctx->ohci->lock, flags);
720 list_move_tail(&old_desc->list, &ctx->buffer_list);
721 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
722 }
723 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500724 }
725}
726
David Moorefe5ca632008-01-06 17:21:41 -0500727/*
728 * Allocate a new buffer and add it to the list of free buffers for this
729 * context. Must be called with ohci->lock held.
730 */
731static int
732context_add_buffer(struct context *ctx)
733{
734 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100735 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500736 int offset;
737
738 /*
739 * 16MB of descriptors should be far more than enough for any DMA
740 * program. This will catch run-away userspace or DoS attacks.
741 */
742 if (ctx->total_allocation >= 16*1024*1024)
743 return -ENOMEM;
744
745 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
746 &bus_addr, GFP_ATOMIC);
747 if (!desc)
748 return -ENOMEM;
749
750 offset = (void *)&desc->buffer - (void *)desc;
751 desc->buffer_size = PAGE_SIZE - offset;
752 desc->buffer_bus = bus_addr + offset;
753 desc->used = 0;
754
755 list_add_tail(&desc->list, &ctx->buffer_list);
756 ctx->total_allocation += PAGE_SIZE;
757
758 return 0;
759}
760
Kristian Høgsberg30200732007-02-16 17:34:39 -0500761static int
762context_init(struct context *ctx, struct fw_ohci *ohci,
David Moorefe5ca632008-01-06 17:21:41 -0500763 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500764{
765 ctx->ohci = ohci;
766 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500767 ctx->total_allocation = 0;
768
769 INIT_LIST_HEAD(&ctx->buffer_list);
770 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500771 return -ENOMEM;
772
David Moorefe5ca632008-01-06 17:21:41 -0500773 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
774 struct descriptor_buffer, list);
775
Kristian Høgsberg30200732007-02-16 17:34:39 -0500776 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
777 ctx->callback = callback;
778
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400779 /*
780 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500781 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500782 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400783 */
David Moorefe5ca632008-01-06 17:21:41 -0500784 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
785 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
786 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
787 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
788 ctx->last = ctx->buffer_tail->buffer;
789 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500790
791 return 0;
792}
793
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500794static void
Kristian Høgsberg30200732007-02-16 17:34:39 -0500795context_release(struct context *ctx)
796{
797 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500798 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500799
David Moorefe5ca632008-01-06 17:21:41 -0500800 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
801 dma_free_coherent(card->device, PAGE_SIZE, desc,
802 desc->buffer_bus -
803 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500804}
805
David Moorefe5ca632008-01-06 17:21:41 -0500806/* Must be called with ohci->lock held */
Kristian Høgsberg30200732007-02-16 17:34:39 -0500807static struct descriptor *
808context_get_descriptors(struct context *ctx, int z, dma_addr_t *d_bus)
809{
David Moorefe5ca632008-01-06 17:21:41 -0500810 struct descriptor *d = NULL;
811 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500812
David Moorefe5ca632008-01-06 17:21:41 -0500813 if (z * sizeof(*d) > desc->buffer_size)
814 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500815
David Moorefe5ca632008-01-06 17:21:41 -0500816 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
817 /* No room for the descriptor in this buffer, so advance to the
818 * next one. */
819
820 if (desc->list.next == &ctx->buffer_list) {
821 /* If there is no free buffer next in the list,
822 * allocate one. */
823 if (context_add_buffer(ctx) < 0)
824 return NULL;
825 }
826 desc = list_entry(desc->list.next,
827 struct descriptor_buffer, list);
828 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500829 }
830
David Moorefe5ca632008-01-06 17:21:41 -0500831 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400832 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500833 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500834
835 return d;
836}
837
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500838static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500839{
840 struct fw_ohci *ohci = ctx->ohci;
841
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400842 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500843 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400844 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
845 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500846 flush_writes(ohci);
847}
848
849static void context_append(struct context *ctx,
850 struct descriptor *d, int z, int extra)
851{
852 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500853 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500854
David Moorefe5ca632008-01-06 17:21:41 -0500855 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500856
David Moorefe5ca632008-01-06 17:21:41 -0500857 desc->used += (z + extra) * sizeof(*d);
858 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
859 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500860
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400861 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500862 flush_writes(ctx->ohci);
863}
864
865static void context_stop(struct context *ctx)
866{
867 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500868 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500869
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400870 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500871 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500872
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500873 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400874 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500875 if ((reg & CONTEXT_ACTIVE) == 0)
876 break;
877
878 fw_notify("context_stop: still active (0x%08x)\n", reg);
Stefan Richterb980f5a2007-07-12 22:25:14 +0200879 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500880 }
Kristian Høgsberg30200732007-02-16 17:34:39 -0500881}
Kristian Høgsberged568912006-12-19 19:58:35 -0500882
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500883struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500884 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500885};
886
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400887/*
888 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500889 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400890 * generation handling and locking around packet queue manipulation.
891 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500892static int
893at_context_queue_packet(struct context *ctx, struct fw_packet *packet)
894{
Kristian Høgsberged568912006-12-19 19:58:35 -0500895 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200896 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500897 struct driver_data *driver_data;
898 struct descriptor *d, *last;
899 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500900 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500901 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500902
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500903 d = context_get_descriptors(ctx, 4, &d_bus);
904 if (d == NULL) {
905 packet->ack = RCODE_SEND_ERROR;
906 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500907 }
908
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400909 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500910 d[0].res_count = cpu_to_le16(packet->timestamp);
911
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400912 /*
913 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500914 * from the IEEE1394 layout, so shift the fields around
915 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400916 * which we need to prepend an extra quadlet.
917 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500918
919 header = (__le32 *) &d[1];
Kristian Høgsberged568912006-12-19 19:58:35 -0500920 if (packet->header_length > 8) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500921 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
922 (packet->speed << 16));
923 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
924 (packet->header[0] & 0xffff0000));
925 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500926
927 tcode = (packet->header[0] >> 4) & 0x0f;
928 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500929 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500930 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500931 header[3] = (__force __le32) packet->header[3];
932
933 d[0].req_count = cpu_to_le16(packet->header_length);
Kristian Høgsberged568912006-12-19 19:58:35 -0500934 } else {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500935 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
936 (packet->speed << 16));
937 header[1] = cpu_to_le32(packet->header[0]);
938 header[2] = cpu_to_le32(packet->header[1]);
939 d[0].req_count = cpu_to_le16(12);
Kristian Høgsberged568912006-12-19 19:58:35 -0500940 }
941
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500942 driver_data = (struct driver_data *) &d[3];
943 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -0400944 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500945
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500946 if (packet->payload_length > 0) {
947 payload_bus =
948 dma_map_single(ohci->card.device, packet->payload,
949 packet->payload_length, DMA_TO_DEVICE);
950 if (dma_mapping_error(payload_bus)) {
951 packet->ack = RCODE_SEND_ERROR;
952 return -1;
953 }
954
955 d[2].req_count = cpu_to_le16(packet->payload_length);
956 d[2].data_address = cpu_to_le32(payload_bus);
957 last = &d[2];
958 z = 3;
959 } else {
960 last = &d[0];
961 z = 2;
962 }
963
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400964 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
965 DESCRIPTOR_IRQ_ALWAYS |
966 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500967
Jarod Wilson76f73ca2008-04-07 22:32:33 +0200968 /*
969 * If the controller and packet generations don't match, we need to
970 * bail out and try again. If IntEvent.busReset is set, the AT context
971 * is halted, so appending to the context and trying to run it is
972 * futile. Most controllers do the right thing and just flush the AT
973 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
974 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
975 * up stalling out. So we just bail out in software and try again
976 * later, and everyone is happy.
977 * FIXME: Document how the locking works.
978 */
979 if (ohci->generation != packet->generation ||
980 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richterab88ca42007-08-29 19:40:28 +0200981 if (packet->payload_length > 0)
982 dma_unmap_single(ohci->card.device, payload_bus,
983 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500984 packet->ack = RCODE_GENERATION;
985 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500986 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500987
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500988 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -0500989
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500990 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400991 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -0400992 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500993 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -0500994
995 return 0;
996}
997
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500998static int handle_at_packet(struct context *context,
999 struct descriptor *d,
1000 struct descriptor *last)
1001{
1002 struct driver_data *driver_data;
1003 struct fw_packet *packet;
1004 struct fw_ohci *ohci = context->ohci;
1005 dma_addr_t payload_bus;
1006 int evt;
1007
1008 if (last->transfer_status == 0)
1009 /* This descriptor isn't done yet, stop iteration. */
1010 return 0;
1011
1012 driver_data = (struct driver_data *) &d[3];
1013 packet = driver_data->packet;
1014 if (packet == NULL)
1015 /* This packet was cancelled, just continue. */
1016 return 1;
1017
1018 payload_bus = le32_to_cpu(last->data_address);
1019 if (payload_bus != 0)
1020 dma_unmap_single(ohci->card.device, payload_bus,
1021 packet->payload_length, DMA_TO_DEVICE);
1022
1023 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1024 packet->timestamp = le16_to_cpu(last->res_count);
1025
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001026 log_ar_at_event('T', packet->speed, packet->header, evt);
1027
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001028 switch (evt) {
1029 case OHCI1394_evt_timeout:
1030 /* Async response transmit timed out. */
1031 packet->ack = RCODE_CANCELLED;
1032 break;
1033
1034 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001035 /*
1036 * The packet was flushed should give same error as
1037 * when we try to use a stale generation count.
1038 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001039 packet->ack = RCODE_GENERATION;
1040 break;
1041
1042 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001043 /*
1044 * Using a valid (current) generation count, but the
1045 * node is not on the bus or not sending acks.
1046 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001047 packet->ack = RCODE_NO_ACK;
1048 break;
1049
1050 case ACK_COMPLETE + 0x10:
1051 case ACK_PENDING + 0x10:
1052 case ACK_BUSY_X + 0x10:
1053 case ACK_BUSY_A + 0x10:
1054 case ACK_BUSY_B + 0x10:
1055 case ACK_DATA_ERROR + 0x10:
1056 case ACK_TYPE_ERROR + 0x10:
1057 packet->ack = evt - 0x10;
1058 break;
1059
1060 default:
1061 packet->ack = RCODE_SEND_ERROR;
1062 break;
1063 }
1064
1065 packet->callback(packet, &ohci->card, packet->ack);
1066
1067 return 1;
1068}
1069
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001070#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1071#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1072#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1073#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1074#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001075
1076static void
1077handle_local_rom(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
1078{
1079 struct fw_packet response;
1080 int tcode, length, i;
1081
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001082 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001083 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001084 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001085 else
1086 length = 4;
1087
1088 i = csr - CSR_CONFIG_ROM;
1089 if (i + length > CONFIG_ROM_SIZE) {
1090 fw_fill_response(&response, packet->header,
1091 RCODE_ADDRESS_ERROR, NULL, 0);
1092 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1093 fw_fill_response(&response, packet->header,
1094 RCODE_TYPE_ERROR, NULL, 0);
1095 } else {
1096 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1097 (void *) ohci->config_rom + i, length);
1098 }
1099
1100 fw_core_handle_response(&ohci->card, &response);
1101}
1102
1103static void
1104handle_local_lock(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
1105{
1106 struct fw_packet response;
1107 int tcode, length, ext_tcode, sel;
1108 __be32 *payload, lock_old;
1109 u32 lock_arg, lock_data;
1110
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001111 tcode = HEADER_GET_TCODE(packet->header[0]);
1112 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001113 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001114 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001115
1116 if (tcode == TCODE_LOCK_REQUEST &&
1117 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1118 lock_arg = be32_to_cpu(payload[0]);
1119 lock_data = be32_to_cpu(payload[1]);
1120 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1121 lock_arg = 0;
1122 lock_data = 0;
1123 } else {
1124 fw_fill_response(&response, packet->header,
1125 RCODE_TYPE_ERROR, NULL, 0);
1126 goto out;
1127 }
1128
1129 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1130 reg_write(ohci, OHCI1394_CSRData, lock_data);
1131 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1132 reg_write(ohci, OHCI1394_CSRControl, sel);
1133
1134 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1135 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1136 else
1137 fw_notify("swap not done yet\n");
1138
1139 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001140 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001141 out:
1142 fw_core_handle_response(&ohci->card, &response);
1143}
1144
1145static void
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001146handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001147{
1148 u64 offset;
1149 u32 csr;
1150
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001151 if (ctx == &ctx->ohci->at_request_ctx) {
1152 packet->ack = ACK_PENDING;
1153 packet->callback(packet, &ctx->ohci->card, packet->ack);
1154 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001155
1156 offset =
1157 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001158 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001159 packet->header[2];
1160 csr = offset - CSR_REGISTER_BASE;
1161
1162 /* Handle config rom reads. */
1163 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1164 handle_local_rom(ctx->ohci, packet, csr);
1165 else switch (csr) {
1166 case CSR_BUS_MANAGER_ID:
1167 case CSR_BANDWIDTH_AVAILABLE:
1168 case CSR_CHANNELS_AVAILABLE_HI:
1169 case CSR_CHANNELS_AVAILABLE_LO:
1170 handle_local_lock(ctx->ohci, packet, csr);
1171 break;
1172 default:
1173 if (ctx == &ctx->ohci->at_request_ctx)
1174 fw_core_handle_request(&ctx->ohci->card, packet);
1175 else
1176 fw_core_handle_response(&ctx->ohci->card, packet);
1177 break;
1178 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001179
1180 if (ctx == &ctx->ohci->at_response_ctx) {
1181 packet->ack = ACK_COMPLETE;
1182 packet->callback(packet, &ctx->ohci->card, packet->ack);
1183 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001184}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001185
Kristian Høgsberged568912006-12-19 19:58:35 -05001186static void
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001187at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001188{
Kristian Høgsberged568912006-12-19 19:58:35 -05001189 unsigned long flags;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001190 int retval;
Kristian Høgsberged568912006-12-19 19:58:35 -05001191
1192 spin_lock_irqsave(&ctx->ohci->lock, flags);
1193
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001194 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001195 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001196 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1197 handle_local_request(ctx, packet);
1198 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001199 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001200
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001201 retval = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001202 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1203
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001204 if (retval < 0)
1205 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001206
Kristian Høgsberged568912006-12-19 19:58:35 -05001207}
1208
1209static void bus_reset_tasklet(unsigned long data)
1210{
1211 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001212 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001213 int generation, new_generation;
1214 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001215 void *free_rom = NULL;
1216 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001217
1218 reg = reg_read(ohci, OHCI1394_NodeID);
1219 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001220 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001221 return;
1222 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001223 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1224 fw_notify("malconfigured bus\n");
1225 return;
1226 }
1227 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1228 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001229
Stefan Richterc8a9a492008-03-19 21:40:32 +01001230 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1231 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1232 fw_notify("inconsistent self IDs\n");
1233 return;
1234 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001235 /*
1236 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001237 * bytes in the self ID receive buffer. Since we also receive
1238 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001239 * bit extra to get the actual number of self IDs.
1240 */
Stefan Richterc8a9a492008-03-19 21:40:32 +01001241 self_id_count = (reg >> 3) & 0x3ff;
Stefan Richter016bf3d2008-03-19 22:05:02 +01001242 if (self_id_count == 0) {
1243 fw_notify("inconsistent self IDs\n");
1244 return;
1245 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001246 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001247 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001248
1249 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001250 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1251 fw_notify("inconsistent self IDs\n");
1252 return;
1253 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001254 ohci->self_id_buffer[j] =
1255 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001256 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001257 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001258
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001259 /*
1260 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001261 * problem we face is that a new bus reset can start while we
1262 * read out the self IDs from the DMA buffer. If this happens,
1263 * the DMA buffer will be overwritten with new self IDs and we
1264 * will read out inconsistent data. The OHCI specification
1265 * (section 11.2) recommends a technique similar to
1266 * linux/seqlock.h, where we remember the generation of the
1267 * self IDs in the buffer before reading them out and compare
1268 * it to the current generation after reading them out. If
1269 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001270 * of self IDs.
1271 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001272
1273 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1274 if (new_generation != generation) {
1275 fw_notify("recursive bus reset detected, "
1276 "discarding self ids\n");
1277 return;
1278 }
1279
1280 /* FIXME: Document how the locking works. */
1281 spin_lock_irqsave(&ohci->lock, flags);
1282
1283 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001284 context_stop(&ohci->at_request_ctx);
1285 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001286 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1287
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001288 /*
1289 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001290 * have to do it under the spinlock also. If a new config rom
1291 * was set up before this reset, the old one is now no longer
1292 * in use and we can free it. Update the config rom pointers
1293 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001294 * next_config_rom pointer so a new udpate can take place.
1295 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001296
1297 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001298 if (ohci->next_config_rom != ohci->config_rom) {
1299 free_rom = ohci->config_rom;
1300 free_rom_bus = ohci->config_rom_bus;
1301 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001302 ohci->config_rom = ohci->next_config_rom;
1303 ohci->config_rom_bus = ohci->next_config_rom_bus;
1304 ohci->next_config_rom = NULL;
1305
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001306 /*
1307 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001308 * config_rom registers. Writing the header quadlet
1309 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001310 * do that last.
1311 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001312 reg_write(ohci, OHCI1394_BusOptions,
1313 be32_to_cpu(ohci->config_rom[2]));
1314 ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
1315 reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
1316 }
1317
Stefan Richter080de8c2008-02-28 20:54:43 +01001318#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1319 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1320 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1321#endif
1322
Kristian Høgsberged568912006-12-19 19:58:35 -05001323 spin_unlock_irqrestore(&ohci->lock, flags);
1324
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001325 if (free_rom)
1326 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1327 free_rom, free_rom_bus);
1328
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001329 log_selfids(ohci->node_id, generation,
1330 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001331
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001332 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001333 self_id_count, ohci->self_id_buffer);
1334}
1335
1336static irqreturn_t irq_handler(int irq, void *data)
1337{
1338 struct fw_ohci *ohci = data;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001339 u32 event, iso_event, cycle_time;
Kristian Høgsberged568912006-12-19 19:58:35 -05001340 int i;
1341
1342 event = reg_read(ohci, OHCI1394_IntEventClear);
1343
Stefan Richtera5159582007-06-09 19:31:14 +02001344 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001345 return IRQ_NONE;
1346
Stefan Richtera007bb82008-04-07 22:33:35 +02001347 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1348 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001349 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001350
1351 if (event & OHCI1394_selfIDComplete)
1352 tasklet_schedule(&ohci->bus_reset_tasklet);
1353
1354 if (event & OHCI1394_RQPkt)
1355 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1356
1357 if (event & OHCI1394_RSPkt)
1358 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1359
1360 if (event & OHCI1394_reqTxComplete)
1361 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1362
1363 if (event & OHCI1394_respTxComplete)
1364 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1365
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001366 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001367 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1368
1369 while (iso_event) {
1370 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001371 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001372 iso_event &= ~(1 << i);
1373 }
1374
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001375 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001376 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1377
1378 while (iso_event) {
1379 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001380 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001381 iso_event &= ~(1 << i);
1382 }
1383
Jarod Wilson75f78322008-04-03 17:18:23 -04001384 if (unlikely(event & OHCI1394_regAccessFail))
1385 fw_error("Register access failure - "
1386 "please notify linux1394-devel@lists.sf.net\n");
1387
Stefan Richtere524f6162007-08-20 21:58:30 +02001388 if (unlikely(event & OHCI1394_postedWriteErr))
1389 fw_error("PCI posted write error\n");
1390
Stefan Richterbb9f2202007-12-22 22:14:52 +01001391 if (unlikely(event & OHCI1394_cycleTooLong)) {
1392 if (printk_ratelimit())
1393 fw_notify("isochronous cycle too long\n");
1394 reg_write(ohci, OHCI1394_LinkControlSet,
1395 OHCI1394_LinkControl_cycleMaster);
1396 }
1397
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001398 if (event & OHCI1394_cycle64Seconds) {
1399 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1400 if ((cycle_time & 0x80000000) == 0)
1401 ohci->bus_seconds++;
1402 }
1403
Kristian Høgsberged568912006-12-19 19:58:35 -05001404 return IRQ_HANDLED;
1405}
1406
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001407static int software_reset(struct fw_ohci *ohci)
1408{
1409 int i;
1410
1411 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1412
1413 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1414 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1415 OHCI1394_HCControl_softReset) == 0)
1416 return 0;
1417 msleep(1);
1418 }
1419
1420 return -EBUSY;
1421}
1422
Kristian Høgsberged568912006-12-19 19:58:35 -05001423static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
1424{
1425 struct fw_ohci *ohci = fw_ohci(card);
1426 struct pci_dev *dev = to_pci_dev(card->device);
Jarod Wilson02214722008-03-28 10:02:50 -04001427 u32 lps;
1428 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -05001429
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001430 if (software_reset(ohci)) {
1431 fw_error("Failed to reset ohci card.\n");
1432 return -EBUSY;
1433 }
1434
1435 /*
1436 * Now enable LPS, which we need in order to start accessing
1437 * most of the registers. In fact, on some cards (ALI M5251),
1438 * accessing registers in the SClk domain without LPS enabled
1439 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001440 * full link enabled. However, with some cards (well, at least
1441 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001442 */
1443 reg_write(ohci, OHCI1394_HCControlSet,
1444 OHCI1394_HCControl_LPS |
1445 OHCI1394_HCControl_postedWriteEnable);
1446 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001447
1448 for (lps = 0, i = 0; !lps && i < 3; i++) {
1449 msleep(50);
1450 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1451 OHCI1394_HCControl_LPS;
1452 }
1453
1454 if (!lps) {
1455 fw_error("Failed to set Link Power Status\n");
1456 return -EIO;
1457 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001458
1459 reg_write(ohci, OHCI1394_HCControlClear,
1460 OHCI1394_HCControl_noByteSwapData);
1461
1462 reg_write(ohci, OHCI1394_LinkControlSet,
1463 OHCI1394_LinkControl_rcvSelfID |
1464 OHCI1394_LinkControl_cycleTimerEnable |
1465 OHCI1394_LinkControl_cycleMaster);
1466
1467 reg_write(ohci, OHCI1394_ATRetries,
1468 OHCI1394_MAX_AT_REQ_RETRIES |
1469 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1470 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1471
1472 ar_context_run(&ohci->ar_request_ctx);
1473 ar_context_run(&ohci->ar_response_ctx);
1474
1475 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
1476 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1477 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1478 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1479 reg_write(ohci, OHCI1394_IntMaskSet,
1480 OHCI1394_selfIDComplete |
1481 OHCI1394_RQPkt | OHCI1394_RSPkt |
1482 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1483 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001484 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
Jarod Wilson75f78322008-04-03 17:18:23 -04001485 OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
1486 OHCI1394_masterIntEnable);
Stefan Richtera007bb82008-04-07 22:33:35 +02001487 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1488 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001489
1490 /* Activate link_on bit and contender bit in our self ID packets.*/
1491 if (ohci_update_phy_reg(card, 4, 0,
1492 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1493 return -EIO;
1494
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001495 /*
1496 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001497 * update mechanism described below in ohci_set_config_rom()
1498 * is not active. We have to update ConfigRomHeader and
1499 * BusOptions manually, and the write to ConfigROMmap takes
1500 * effect immediately. We tie this to the enabling of the
1501 * link, so we have a valid config rom before enabling - the
1502 * OHCI requires that ConfigROMhdr and BusOptions have valid
1503 * values before enabling.
1504 *
1505 * However, when the ConfigROMmap is written, some controllers
1506 * always read back quadlets 0 and 2 from the config rom to
1507 * the ConfigRomHeader and BusOptions registers on bus reset.
1508 * They shouldn't do that in this initial case where the link
1509 * isn't enabled. This means we have to use the same
1510 * workaround here, setting the bus header to 0 and then write
1511 * the right values in the bus reset tasklet.
1512 */
1513
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001514 if (config_rom) {
1515 ohci->next_config_rom =
1516 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1517 &ohci->next_config_rom_bus,
1518 GFP_KERNEL);
1519 if (ohci->next_config_rom == NULL)
1520 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001521
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001522 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1523 fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
1524 } else {
1525 /*
1526 * In the suspend case, config_rom is NULL, which
1527 * means that we just reuse the old config rom.
1528 */
1529 ohci->next_config_rom = ohci->config_rom;
1530 ohci->next_config_rom_bus = ohci->config_rom_bus;
1531 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001532
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001533 ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001534 ohci->next_config_rom[0] = 0;
1535 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001536 reg_write(ohci, OHCI1394_BusOptions,
1537 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001538 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1539
1540 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1541
1542 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001543 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001544 fw_error("Failed to allocate shared interrupt %d.\n",
1545 dev->irq);
1546 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1547 ohci->config_rom, ohci->config_rom_bus);
1548 return -EIO;
1549 }
1550
1551 reg_write(ohci, OHCI1394_HCControlSet,
1552 OHCI1394_HCControl_linkEnable |
1553 OHCI1394_HCControl_BIBimageValid);
1554 flush_writes(ohci);
1555
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001556 /*
1557 * We are ready to go, initiate bus reset to finish the
1558 * initialization.
1559 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001560
1561 fw_core_initiate_bus_reset(&ohci->card, 1);
1562
1563 return 0;
1564}
1565
1566static int
1567ohci_set_config_rom(struct fw_card *card, u32 *config_rom, size_t length)
1568{
1569 struct fw_ohci *ohci;
1570 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001571 int retval = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001572 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001573 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001574
1575 ohci = fw_ohci(card);
1576
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001577 /*
1578 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001579 * mechanism is a bit tricky, but easy enough to use. See
1580 * section 5.5.6 in the OHCI specification.
1581 *
1582 * The OHCI controller caches the new config rom address in a
1583 * shadow register (ConfigROMmapNext) and needs a bus reset
1584 * for the changes to take place. When the bus reset is
1585 * detected, the controller loads the new values for the
1586 * ConfigRomHeader and BusOptions registers from the specified
1587 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1588 * shadow register. All automatically and atomically.
1589 *
1590 * Now, there's a twist to this story. The automatic load of
1591 * ConfigRomHeader and BusOptions doesn't honor the
1592 * noByteSwapData bit, so with a be32 config rom, the
1593 * controller will load be32 values in to these registers
1594 * during the atomic update, even on litte endian
1595 * architectures. The workaround we use is to put a 0 in the
1596 * header quadlet; 0 is endian agnostic and means that the
1597 * config rom isn't ready yet. In the bus reset tasklet we
1598 * then set up the real values for the two registers.
1599 *
1600 * We use ohci->lock to avoid racing with the code that sets
1601 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1602 */
1603
1604 next_config_rom =
1605 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1606 &next_config_rom_bus, GFP_KERNEL);
1607 if (next_config_rom == NULL)
1608 return -ENOMEM;
1609
1610 spin_lock_irqsave(&ohci->lock, flags);
1611
1612 if (ohci->next_config_rom == NULL) {
1613 ohci->next_config_rom = next_config_rom;
1614 ohci->next_config_rom_bus = next_config_rom_bus;
1615
1616 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1617 fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
1618 length * 4);
1619
1620 ohci->next_header = config_rom[0];
1621 ohci->next_config_rom[0] = 0;
1622
1623 reg_write(ohci, OHCI1394_ConfigROMmap,
1624 ohci->next_config_rom_bus);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001625 retval = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001626 }
1627
1628 spin_unlock_irqrestore(&ohci->lock, flags);
1629
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001630 /*
1631 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001632 * effect. We clean up the old config rom memory and DMA
1633 * mappings in the bus reset tasklet, since the OHCI
1634 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001635 * takes effect.
1636 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001637 if (retval == 0)
1638 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001639 else
1640 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1641 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001642
1643 return retval;
1644}
1645
1646static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1647{
1648 struct fw_ohci *ohci = fw_ohci(card);
1649
1650 at_context_transmit(&ohci->at_request_ctx, packet);
1651}
1652
1653static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1654{
1655 struct fw_ohci *ohci = fw_ohci(card);
1656
1657 at_context_transmit(&ohci->at_response_ctx, packet);
1658}
1659
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001660static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1661{
1662 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001663 struct context *ctx = &ohci->at_request_ctx;
1664 struct driver_data *driver_data = packet->driver_data;
1665 int retval = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001666
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001667 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001668
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001669 if (packet->ack != 0)
1670 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001671
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001672 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001673 driver_data->packet = NULL;
1674 packet->ack = RCODE_CANCELLED;
1675 packet->callback(packet, &ohci->card, packet->ack);
1676 retval = 0;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001677
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001678 out:
1679 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001680
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001681 return retval;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001682}
1683
Kristian Høgsberged568912006-12-19 19:58:35 -05001684static int
1685ohci_enable_phys_dma(struct fw_card *card, int node_id, int generation)
1686{
Stefan Richter080de8c2008-02-28 20:54:43 +01001687#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1688 return 0;
1689#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001690 struct fw_ohci *ohci = fw_ohci(card);
1691 unsigned long flags;
Stefan Richter907293d2007-01-23 21:11:43 +01001692 int n, retval = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001693
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001694 /*
1695 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1696 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1697 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001698
1699 spin_lock_irqsave(&ohci->lock, flags);
1700
1701 if (ohci->generation != generation) {
1702 retval = -ESTALE;
1703 goto out;
1704 }
1705
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001706 /*
1707 * Note, if the node ID contains a non-local bus ID, physical DMA is
1708 * enabled for _all_ nodes on remote buses.
1709 */
Stefan Richter907293d2007-01-23 21:11:43 +01001710
1711 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1712 if (n < 32)
1713 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1714 else
1715 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1716
Kristian Høgsberged568912006-12-19 19:58:35 -05001717 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001718 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001719 spin_unlock_irqrestore(&ohci->lock, flags);
Kristian Høgsberged568912006-12-19 19:58:35 -05001720 return retval;
Stefan Richter080de8c2008-02-28 20:54:43 +01001721#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001722}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001723
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001724static u64
1725ohci_get_bus_time(struct fw_card *card)
1726{
1727 struct fw_ohci *ohci = fw_ohci(card);
1728 u32 cycle_time;
1729 u64 bus_time;
1730
1731 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1732 bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
1733
1734 return bus_time;
1735}
1736
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001737static int handle_ir_dualbuffer_packet(struct context *context,
1738 struct descriptor *d,
1739 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001740{
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001741 struct iso_context *ctx =
1742 container_of(context, struct iso_context, context);
1743 struct db_descriptor *db = (struct db_descriptor *) d;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001744 __le32 *ir_header;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001745 size_t header_length;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001746 void *p, *end;
1747 int i;
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001748
Stefan Richterefbf3902008-02-23 12:24:57 +01001749 if (db->first_res_count != 0 && db->second_res_count != 0) {
David Moore0642b652007-12-19 03:09:18 -05001750 if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
1751 /* This descriptor isn't done yet, stop iteration. */
1752 return 0;
1753 }
1754 ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
1755 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001756
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001757 header_length = le16_to_cpu(db->first_req_count) -
1758 le16_to_cpu(db->first_res_count);
1759
1760 i = ctx->header_length;
1761 p = db + 1;
1762 end = p + header_length;
1763 while (p < end && i + ctx->base.header_size <= PAGE_SIZE) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001764 /*
1765 * The iso header is byteswapped to little endian by
Kristian Høgsberg15536222007-04-10 18:11:16 -04001766 * the controller, but the remaining header quadlets
1767 * are big endian. We want to present all the headers
1768 * as big endian, so we have to swap the first
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001769 * quadlet.
1770 */
Kristian Høgsberg15536222007-04-10 18:11:16 -04001771 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1772 memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001773 i += ctx->base.header_size;
David Moore0642b652007-12-19 03:09:18 -05001774 ctx->excess_bytes +=
Stefan Richterefbf3902008-02-23 12:24:57 +01001775 (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001776 p += ctx->base.header_size + 4;
1777 }
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001778 ctx->header_length = i;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001779
David Moore0642b652007-12-19 03:09:18 -05001780 ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
1781 le16_to_cpu(db->second_res_count);
1782
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001783 if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001784 ir_header = (__le32 *) (db + 1);
1785 ctx->base.callback(&ctx->base,
1786 le32_to_cpu(ir_header[0]) & 0xffff,
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001787 ctx->header_length, ctx->header,
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001788 ctx->base.callback_data);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001789 ctx->header_length = 0;
1790 }
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001791
1792 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001793}
1794
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001795static int handle_ir_packet_per_buffer(struct context *context,
1796 struct descriptor *d,
1797 struct descriptor *last)
1798{
1799 struct iso_context *ctx =
1800 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001801 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001802 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001803 void *p;
1804 int i;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001805
David Moorebcee8932007-12-19 15:26:38 -05001806 for (pd = d; pd <= last; pd++) {
1807 if (pd->transfer_status)
1808 break;
1809 }
1810 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001811 /* Descriptor(s) not done yet, stop iteration */
1812 return 0;
1813
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001814 i = ctx->header_length;
David Moorebcee8932007-12-19 15:26:38 -05001815 p = last + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001816
David Moorebcee8932007-12-19 15:26:38 -05001817 if (ctx->base.header_size > 0 &&
1818 i + ctx->base.header_size <= PAGE_SIZE) {
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001819 /*
1820 * The iso header is byteswapped to little endian by
1821 * the controller, but the remaining header quadlets
1822 * are big endian. We want to present all the headers
1823 * as big endian, so we have to swap the first quadlet.
1824 */
1825 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1826 memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
David Moorebcee8932007-12-19 15:26:38 -05001827 ctx->header_length += ctx->base.header_size;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001828 }
1829
David Moorebcee8932007-12-19 15:26:38 -05001830 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1831 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001832 ctx->base.callback(&ctx->base,
1833 le32_to_cpu(ir_header[0]) & 0xffff,
1834 ctx->header_length, ctx->header,
1835 ctx->base.callback_data);
1836 ctx->header_length = 0;
1837 }
1838
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001839 return 1;
1840}
1841
Kristian Høgsberg30200732007-02-16 17:34:39 -05001842static int handle_it_packet(struct context *context,
1843 struct descriptor *d,
1844 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001845{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001846 struct iso_context *ctx =
1847 container_of(context, struct iso_context, context);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001848
Kristian Høgsberg30200732007-02-16 17:34:39 -05001849 if (last->transfer_status == 0)
1850 /* This descriptor isn't done yet, stop iteration. */
1851 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001852
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001853 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001854 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
1855 0, NULL, ctx->base.callback_data);
Kristian Høgsberged568912006-12-19 19:58:35 -05001856
Kristian Høgsberg30200732007-02-16 17:34:39 -05001857 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001858}
1859
Kristian Høgsberg30200732007-02-16 17:34:39 -05001860static struct fw_iso_context *
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001861ohci_allocate_iso_context(struct fw_card *card, int type, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001862{
1863 struct fw_ohci *ohci = fw_ohci(card);
1864 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001865 descriptor_callback_t callback;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001866 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001867 unsigned long flags;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001868 int index, retval = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001869
1870 if (type == FW_ISO_CONTEXT_TRANSMIT) {
1871 mask = &ohci->it_context_mask;
1872 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001873 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05001874 } else {
Stefan Richter373b2ed2007-03-04 14:45:18 +01001875 mask = &ohci->ir_context_mask;
1876 list = ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001877 if (ohci->version >= OHCI_VERSION_1_1)
1878 callback = handle_ir_dualbuffer_packet;
1879 else
1880 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05001881 }
1882
1883 spin_lock_irqsave(&ohci->lock, flags);
1884 index = ffs(*mask) - 1;
1885 if (index >= 0)
1886 *mask &= ~(1 << index);
1887 spin_unlock_irqrestore(&ohci->lock, flags);
1888
1889 if (index < 0)
1890 return ERR_PTR(-EBUSY);
1891
Stefan Richter373b2ed2007-03-04 14:45:18 +01001892 if (type == FW_ISO_CONTEXT_TRANSMIT)
1893 regs = OHCI1394_IsoXmitContextBase(index);
1894 else
1895 regs = OHCI1394_IsoRcvContextBase(index);
1896
Kristian Høgsberged568912006-12-19 19:58:35 -05001897 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001898 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001899 ctx->header_length = 0;
1900 ctx->header = (void *) __get_free_page(GFP_KERNEL);
1901 if (ctx->header == NULL)
1902 goto out;
1903
David Moorefe5ca632008-01-06 17:21:41 -05001904 retval = context_init(&ctx->context, ohci, regs, callback);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001905 if (retval < 0)
1906 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001907
1908 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001909
1910 out_with_header:
1911 free_page((unsigned long)ctx->header);
1912 out:
1913 spin_lock_irqsave(&ohci->lock, flags);
1914 *mask |= 1 << index;
1915 spin_unlock_irqrestore(&ohci->lock, flags);
1916
1917 return ERR_PTR(retval);
Kristian Høgsberged568912006-12-19 19:58:35 -05001918}
1919
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001920static int ohci_start_iso(struct fw_iso_context *base,
1921 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05001922{
Stefan Richter373b2ed2007-03-04 14:45:18 +01001923 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001924 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001925 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05001926 int index;
1927
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001928 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1929 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001930 match = 0;
1931 if (cycle >= 0)
1932 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001933 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05001934
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001935 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
1936 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001937 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001938 } else {
1939 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001940 control = IR_CONTEXT_ISOCH_HEADER;
1941 if (ohci->version >= OHCI_VERSION_1_1)
1942 control |= IR_CONTEXT_DUAL_BUFFER_MODE;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001943 match = (tags << 28) | (sync << 8) | ctx->base.channel;
1944 if (cycle >= 0) {
1945 match |= (cycle & 0x07fff) << 12;
1946 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
1947 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001948
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001949 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
1950 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001951 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001952 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001953 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001954
1955 return 0;
1956}
1957
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001958static int ohci_stop_iso(struct fw_iso_context *base)
1959{
1960 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001961 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001962 int index;
1963
1964 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1965 index = ctx - ohci->it_context_list;
1966 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
1967 } else {
1968 index = ctx - ohci->ir_context_list;
1969 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
1970 }
1971 flush_writes(ohci);
1972 context_stop(&ctx->context);
1973
1974 return 0;
1975}
1976
Kristian Høgsberged568912006-12-19 19:58:35 -05001977static void ohci_free_iso_context(struct fw_iso_context *base)
1978{
1979 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001980 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05001981 unsigned long flags;
1982 int index;
1983
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001984 ohci_stop_iso(base);
1985 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001986 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001987
Kristian Høgsberged568912006-12-19 19:58:35 -05001988 spin_lock_irqsave(&ohci->lock, flags);
1989
1990 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1991 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05001992 ohci->it_context_mask |= 1 << index;
1993 } else {
1994 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05001995 ohci->ir_context_mask |= 1 << index;
1996 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001997
1998 spin_unlock_irqrestore(&ohci->lock, flags);
1999}
2000
2001static int
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002002ohci_queue_iso_transmit(struct fw_iso_context *base,
2003 struct fw_iso_packet *packet,
2004 struct fw_iso_buffer *buffer,
2005 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002006{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002007 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002008 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002009 struct fw_iso_packet *p;
2010 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002011 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002012 u32 z, header_z, payload_z, irq;
2013 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002014 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002015
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002016 /*
2017 * FIXME: Cycle lost behavior should be configurable: lose
2018 * packet, retransmit or terminate..
2019 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002020
2021 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002022 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002023
2024 if (p->skip)
2025 z = 1;
2026 else
2027 z = 2;
2028 if (p->header_length > 0)
2029 z++;
2030
2031 /* Determine the first page the payload isn't contained in. */
2032 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2033 if (p->payload_length > 0)
2034 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2035 else
2036 payload_z = 0;
2037
2038 z += payload_z;
2039
2040 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002041 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002042
Kristian Høgsberg30200732007-02-16 17:34:39 -05002043 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2044 if (d == NULL)
2045 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002046
2047 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002048 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002049 d[0].req_count = cpu_to_le16(8);
2050
2051 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002052 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2053 IT_HEADER_TAG(p->tag) |
2054 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2055 IT_HEADER_CHANNEL(ctx->base.channel) |
2056 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002057 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002058 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002059 p->payload_length));
2060 }
2061
2062 if (p->header_length > 0) {
2063 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002064 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002065 memcpy(&d[z], p->header, p->header_length);
2066 }
2067
2068 pd = d + z - payload_z;
2069 payload_end_index = payload_index + p->payload_length;
2070 for (i = 0; i < payload_z; i++) {
2071 page = payload_index >> PAGE_SHIFT;
2072 offset = payload_index & ~PAGE_MASK;
2073 next_page_index = (page + 1) << PAGE_SHIFT;
2074 length =
2075 min(next_page_index, payload_end_index) - payload_index;
2076 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002077
2078 page_bus = page_private(buffer->pages[page]);
2079 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002080
2081 payload_index += length;
2082 }
2083
Kristian Høgsberged568912006-12-19 19:58:35 -05002084 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002085 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002086 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002087 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002088
Kristian Høgsberg30200732007-02-16 17:34:39 -05002089 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002090 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2091 DESCRIPTOR_STATUS |
2092 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002093 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002094
Kristian Høgsberg30200732007-02-16 17:34:39 -05002095 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002096
2097 return 0;
2098}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002099
Kristian Høgsberg98b6cbe2007-02-16 17:34:51 -05002100static int
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002101ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
2102 struct fw_iso_packet *packet,
2103 struct fw_iso_buffer *buffer,
2104 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002105{
2106 struct iso_context *ctx = container_of(base, struct iso_context, base);
2107 struct db_descriptor *db = NULL;
2108 struct descriptor *d;
2109 struct fw_iso_packet *p;
2110 dma_addr_t d_bus, page_bus;
2111 u32 z, header_z, length, rest;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002112 int page, offset, packet_count, header_size;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002113
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002114 /*
2115 * FIXME: Cycle lost behavior should be configurable: lose
2116 * packet, retransmit or terminate..
2117 */
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002118
2119 p = packet;
2120 z = 2;
2121
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002122 /*
2123 * The OHCI controller puts the status word in the header
2124 * buffer too, so we need 4 extra bytes per packet.
2125 */
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002126 packet_count = p->header_length / ctx->base.header_size;
2127 header_size = packet_count * (ctx->base.header_size + 4);
2128
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002129 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002130 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002131 page = payload >> PAGE_SHIFT;
2132 offset = payload & ~PAGE_MASK;
2133 rest = p->payload_length;
2134
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002135 /* FIXME: make packet-per-buffer/dual-buffer a context option */
2136 while (rest > 0) {
2137 d = context_get_descriptors(&ctx->context,
2138 z + header_z, &d_bus);
2139 if (d == NULL)
2140 return -ENOMEM;
2141
2142 db = (struct db_descriptor *) d;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002143 db->control = cpu_to_le16(DESCRIPTOR_STATUS |
2144 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002145 db->first_size = cpu_to_le16(ctx->base.header_size + 4);
David Moore0642b652007-12-19 03:09:18 -05002146 if (p->skip && rest == p->payload_length) {
2147 db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2148 db->first_req_count = db->first_size;
2149 } else {
2150 db->first_req_count = cpu_to_le16(header_size);
2151 }
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002152 db->first_res_count = db->first_req_count;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002153 db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
Stefan Richter373b2ed2007-03-04 14:45:18 +01002154
David Moore0642b652007-12-19 03:09:18 -05002155 if (p->skip && rest == p->payload_length)
2156 length = 4;
2157 else if (offset + rest < PAGE_SIZE)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002158 length = rest;
2159 else
2160 length = PAGE_SIZE - offset;
2161
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002162 db->second_req_count = cpu_to_le16(length);
2163 db->second_res_count = db->second_req_count;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002164 page_bus = page_private(buffer->pages[page]);
2165 db->second_buffer = cpu_to_le32(page_bus + offset);
2166
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002167 if (p->interrupt && length == rest)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002168 db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002169
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002170 context_append(&ctx->context, d, z, header_z);
2171 offset = (offset + length) & ~PAGE_MASK;
2172 rest -= length;
David Moore0642b652007-12-19 03:09:18 -05002173 if (offset == 0)
2174 page++;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002175 }
2176
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002177 return 0;
2178}
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002179
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002180static int
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002181ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2182 struct fw_iso_packet *packet,
2183 struct fw_iso_buffer *buffer,
2184 unsigned long payload)
2185{
2186 struct iso_context *ctx = container_of(base, struct iso_context, base);
2187 struct descriptor *d = NULL, *pd = NULL;
David Moorebcee8932007-12-19 15:26:38 -05002188 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002189 dma_addr_t d_bus, page_bus;
2190 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002191 int i, j, length;
2192 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002193
2194 /*
2195 * The OHCI controller puts the status word in the
2196 * buffer too, so we need 4 extra bytes per packet.
2197 */
2198 packet_count = p->header_length / ctx->base.header_size;
David Moorebcee8932007-12-19 15:26:38 -05002199 header_size = ctx->base.header_size + 4;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002200
2201 /* Get header size in number of descriptors. */
2202 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2203 page = payload >> PAGE_SHIFT;
2204 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002205 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002206
2207 for (i = 0; i < packet_count; i++) {
2208 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002209 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002210 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002211 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002212 if (d == NULL)
2213 return -ENOMEM;
2214
David Moorebcee8932007-12-19 15:26:38 -05002215 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2216 DESCRIPTOR_INPUT_MORE);
2217 if (p->skip && i == 0)
2218 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002219 d->req_count = cpu_to_le16(header_size);
2220 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002221 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002222 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2223
David Moorebcee8932007-12-19 15:26:38 -05002224 rest = payload_per_buffer;
2225 for (j = 1; j < z; j++) {
2226 pd = d + j;
2227 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2228 DESCRIPTOR_INPUT_MORE);
2229
2230 if (offset + rest < PAGE_SIZE)
2231 length = rest;
2232 else
2233 length = PAGE_SIZE - offset;
2234 pd->req_count = cpu_to_le16(length);
2235 pd->res_count = pd->req_count;
2236 pd->transfer_status = 0;
2237
2238 page_bus = page_private(buffer->pages[page]);
2239 pd->data_address = cpu_to_le32(page_bus + offset);
2240
2241 offset = (offset + length) & ~PAGE_MASK;
2242 rest -= length;
2243 if (offset == 0)
2244 page++;
2245 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002246 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2247 DESCRIPTOR_INPUT_LAST |
2248 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002249 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002250 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2251
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002252 context_append(&ctx->context, d, z, header_z);
2253 }
2254
2255 return 0;
2256}
2257
2258static int
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002259ohci_queue_iso(struct fw_iso_context *base,
2260 struct fw_iso_packet *packet,
2261 struct fw_iso_buffer *buffer,
2262 unsigned long payload)
2263{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002264 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002265 unsigned long flags;
2266 int retval;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002267
David Moorefe5ca632008-01-06 17:21:41 -05002268 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002269 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
David Moorefe5ca632008-01-06 17:21:41 -05002270 retval = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002271 else if (ctx->context.ohci->version >= OHCI_VERSION_1_1)
David Moorefe5ca632008-01-06 17:21:41 -05002272 retval = ohci_queue_iso_receive_dualbuffer(base, packet,
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002273 buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002274 else
David Moorefe5ca632008-01-06 17:21:41 -05002275 retval = ohci_queue_iso_receive_packet_per_buffer(base, packet,
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002276 buffer,
2277 payload);
David Moorefe5ca632008-01-06 17:21:41 -05002278 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2279
2280 return retval;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002281}
2282
Stefan Richter21ebcd12007-01-14 15:29:07 +01002283static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002284 .name = ohci_driver_name,
2285 .enable = ohci_enable,
2286 .update_phy_reg = ohci_update_phy_reg,
2287 .set_config_rom = ohci_set_config_rom,
2288 .send_request = ohci_send_request,
2289 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002290 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002291 .enable_phys_dma = ohci_enable_phys_dma,
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002292 .get_bus_time = ohci_get_bus_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002293
2294 .allocate_iso_context = ohci_allocate_iso_context,
2295 .free_iso_context = ohci_free_iso_context,
2296 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002297 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002298 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002299};
2300
Stefan Richter2ed0f182008-03-01 12:35:29 +01002301#ifdef CONFIG_PPC_PMAC
2302static void ohci_pmac_on(struct pci_dev *dev)
2303{
2304 if (machine_is(powermac)) {
2305 struct device_node *ofn = pci_device_to_OF_node(dev);
2306
2307 if (ofn) {
2308 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2309 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2310 }
2311 }
2312}
2313
2314static void ohci_pmac_off(struct pci_dev *dev)
2315{
2316 if (machine_is(powermac)) {
2317 struct device_node *ofn = pci_device_to_OF_node(dev);
2318
2319 if (ofn) {
2320 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2321 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2322 }
2323 }
2324}
2325#else
2326#define ohci_pmac_on(dev)
2327#define ohci_pmac_off(dev)
2328#endif /* CONFIG_PPC_PMAC */
2329
Kristian Høgsberged568912006-12-19 19:58:35 -05002330static int __devinit
2331pci_probe(struct pci_dev *dev, const struct pci_device_id *ent)
2332{
2333 struct fw_ohci *ohci;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002334 u32 bus_options, max_receive, link_speed;
Kristian Høgsberged568912006-12-19 19:58:35 -05002335 u64 guid;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002336 int err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002337 size_t size;
2338
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002339 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002340 if (ohci == NULL) {
2341 fw_error("Could not malloc fw_ohci data.\n");
2342 return -ENOMEM;
2343 }
2344
2345 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2346
Stefan Richter130d5492008-03-24 20:55:28 +01002347 ohci_pmac_on(dev);
2348
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002349 err = pci_enable_device(dev);
2350 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002351 fw_error("Failed to enable OHCI hardware.\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002352 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002353 }
2354
2355 pci_set_master(dev);
2356 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2357 pci_set_drvdata(dev, ohci);
2358
Stefan Richter11bf20a2008-03-01 02:47:15 +01002359#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2360 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2361 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2362#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002363 spin_lock_init(&ohci->lock);
2364
2365 tasklet_init(&ohci->bus_reset_tasklet,
2366 bus_reset_tasklet, (unsigned long)ohci);
2367
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002368 err = pci_request_region(dev, 0, ohci_driver_name);
2369 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002370 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002371 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002372 }
2373
2374 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2375 if (ohci->registers == NULL) {
2376 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002377 err = -ENXIO;
2378 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002379 }
2380
Kristian Høgsberged568912006-12-19 19:58:35 -05002381 ar_context_init(&ohci->ar_request_ctx, ohci,
2382 OHCI1394_AsReqRcvContextControlSet);
2383
2384 ar_context_init(&ohci->ar_response_ctx, ohci,
2385 OHCI1394_AsRspRcvContextControlSet);
2386
David Moorefe5ca632008-01-06 17:21:41 -05002387 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002388 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002389
David Moorefe5ca632008-01-06 17:21:41 -05002390 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002391 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002392
Kristian Høgsberged568912006-12-19 19:58:35 -05002393 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2394 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2395 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2396 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2397 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2398
2399 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2400 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2401 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2402 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2403 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2404
2405 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
2406 fw_error("Out of memory for it/ir contexts.\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002407 err = -ENOMEM;
2408 goto fail_registers;
Kristian Høgsberged568912006-12-19 19:58:35 -05002409 }
2410
2411 /* self-id dma buffer allocation */
2412 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2413 SELF_ID_BUF_SIZE,
2414 &ohci->self_id_bus,
2415 GFP_KERNEL);
2416 if (ohci->self_id_cpu == NULL) {
2417 fw_error("Out of memory for self ID buffer.\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002418 err = -ENOMEM;
2419 goto fail_registers;
Kristian Høgsberged568912006-12-19 19:58:35 -05002420 }
2421
Kristian Høgsberged568912006-12-19 19:58:35 -05002422 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2423 max_receive = (bus_options >> 12) & 0xf;
2424 link_speed = bus_options & 0x7;
2425 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2426 reg_read(ohci, OHCI1394_GUIDLo);
2427
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002428 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
2429 if (err < 0)
2430 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002431
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002432 ohci->version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Kristian Høgsberg500be722007-02-16 17:34:43 -05002433 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002434 dev->dev.bus_id, ohci->version >> 16, ohci->version & 0xff);
Kristian Høgsberged568912006-12-19 19:58:35 -05002435 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002436
2437 fail_self_id:
2438 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2439 ohci->self_id_cpu, ohci->self_id_bus);
2440 fail_registers:
2441 kfree(ohci->it_context_list);
2442 kfree(ohci->ir_context_list);
2443 pci_iounmap(dev, ohci->registers);
2444 fail_iomem:
2445 pci_release_region(dev, 0);
2446 fail_disable:
2447 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002448 fail_free:
2449 kfree(&ohci->card);
Stefan Richter130d5492008-03-24 20:55:28 +01002450 ohci_pmac_off(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002451
2452 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002453}
2454
2455static void pci_remove(struct pci_dev *dev)
2456{
2457 struct fw_ohci *ohci;
2458
2459 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002460 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2461 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002462 fw_core_remove_card(&ohci->card);
2463
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002464 /*
2465 * FIXME: Fail all pending packets here, now that the upper
2466 * layers can't queue any more.
2467 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002468
2469 software_reset(ohci);
2470 free_irq(dev->irq, ohci);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002471 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2472 ohci->self_id_cpu, ohci->self_id_bus);
2473 kfree(ohci->it_context_list);
2474 kfree(ohci->ir_context_list);
2475 pci_iounmap(dev, ohci->registers);
2476 pci_release_region(dev, 0);
2477 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002478 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002479 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002480
Kristian Høgsberged568912006-12-19 19:58:35 -05002481 fw_notify("Removed fw-ohci device.\n");
2482}
2483
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002484#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002485static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002486{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002487 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002488 int err;
2489
2490 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002491 free_irq(dev->irq, ohci);
2492 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002493 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002494 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002495 return err;
2496 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002497 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002498 if (err)
2499 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002500 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002501
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002502 return 0;
2503}
2504
Stefan Richter2ed0f182008-03-01 12:35:29 +01002505static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002506{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002507 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002508 int err;
2509
Stefan Richter2ed0f182008-03-01 12:35:29 +01002510 ohci_pmac_on(dev);
2511 pci_set_power_state(dev, PCI_D0);
2512 pci_restore_state(dev);
2513 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002514 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002515 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002516 return err;
2517 }
2518
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002519 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002520}
2521#endif
2522
Kristian Høgsberged568912006-12-19 19:58:35 -05002523static struct pci_device_id pci_table[] = {
2524 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2525 { }
2526};
2527
2528MODULE_DEVICE_TABLE(pci, pci_table);
2529
2530static struct pci_driver fw_ohci_pci_driver = {
2531 .name = ohci_driver_name,
2532 .id_table = pci_table,
2533 .probe = pci_probe,
2534 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002535#ifdef CONFIG_PM
2536 .resume = pci_resume,
2537 .suspend = pci_suspend,
2538#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002539};
2540
2541MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2542MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2543MODULE_LICENSE("GPL");
2544
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002545/* Provide a module alias so root-on-sbp2 initrds don't break. */
2546#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2547MODULE_ALIAS("ohci1394");
2548#endif
2549
Kristian Høgsberged568912006-12-19 19:58:35 -05002550static int __init fw_ohci_init(void)
2551{
2552 return pci_register_driver(&fw_ohci_pci_driver);
2553}
2554
2555static void __exit fw_ohci_cleanup(void)
2556{
2557 pci_unregister_driver(&fw_ohci_pci_driver);
2558}
2559
2560module_init(fw_ohci_init);
2561module_exit(fw_ohci_cleanup);