blob: f9e1dd48ac56a8e562dfd0962e72f600bb8b5882 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000042#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define DRV_NAME "forcedeth"
44
45#include <linux/module.h>
46#include <linux/types.h>
47#include <linux/pci.h>
48#include <linux/interrupt.h>
49#include <linux/netdevice.h>
50#include <linux/etherdevice.h>
51#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040052#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <linux/spinlock.h>
54#include <linux/ethtool.h>
55#include <linux/timer.h>
56#include <linux/skbuff.h>
57#include <linux/mii.h>
58#include <linux/random.h>
59#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020060#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080061#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090062#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#include <asm/irq.h>
65#include <asm/io.h>
66#include <asm/uaccess.h>
67#include <asm/system.h>
68
69#if 0
70#define dprintk printk
71#else
72#define dprintk(x...) do { } while (0)
73#endif
74
Stephen Hemmingerbea33482007-10-03 16:41:36 -070075#define TX_WORK_PER_LOOP 64
76#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78/*
79 * Hardware access:
80 */
81
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000082#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
83#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
84#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
85#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
86#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
87#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
88#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
89#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
90#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
91#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
92#define DEV_HAS_STATISTICS_V2 0x0000600 /* device supports hw statistics version 2 */
93#define DEV_HAS_STATISTICS_V3 0x0000e00 /* device supports hw statistics version 3 */
94#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
95#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
96#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
97#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
98#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
99#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
100#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
101#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
102#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
103#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
104#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
105#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
106#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum {
109 NvRegIrqStatus = 0x000,
110#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800111#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 NvRegIrqMask = 0x004,
113#define NVREG_IRQ_RX_ERROR 0x0001
114#define NVREG_IRQ_RX 0x0002
115#define NVREG_IRQ_RX_NOBUF 0x0004
116#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200117#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#define NVREG_IRQ_TIMER 0x0020
119#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500120#define NVREG_IRQ_RX_FORCED 0x0080
121#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800122#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500123#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400124#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500125#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
126#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500127#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 NvRegUnknownSetupReg6 = 0x008,
130#define NVREG_UNKSETUP6_VAL 3
131
132/*
133 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
134 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
135 */
136 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000137#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500138#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500139 NvRegMSIMap0 = 0x020,
140 NvRegMSIMap1 = 0x024,
141 NvRegMSIIrqMask = 0x030,
142#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400144#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#define NVREG_MISC1_HD 0x02
146#define NVREG_MISC1_FORCE 0x3b0f3c
147
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500148 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400149#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 NvRegTransmitterControl = 0x084,
151#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500152#define NVREG_XMITCTL_MGMT_ST 0x40000000
153#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
154#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
155#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
156#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
157#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
158#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
159#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
160#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500161#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800162#define NVREG_XMITCTL_DATA_START 0x00100000
163#define NVREG_XMITCTL_DATA_READY 0x00010000
164#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 NvRegTransmitterStatus = 0x088,
166#define NVREG_XMITSTAT_BUSY 0x01
167
168 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400169#define NVREG_PFF_PAUSE_RX 0x08
170#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define NVREG_PFF_PROMISC 0x80
172#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400173#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 NvRegOffloadConfig = 0x90,
176#define NVREG_OFFLOAD_HOMEPHY 0x601
177#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
178 NvRegReceiverControl = 0x094,
179#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500180#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 NvRegReceiverStatus = 0x98,
182#define NVREG_RCVSTAT_BUSY 0x01
183
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700184 NvRegSlotTime = 0x9c,
185#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
186#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
187#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
188#define NVREG_SLOTTIME_HALF 0x0000ff00
189#define NVREG_SLOTTIME_DEFAULT 0x00007f00
190#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400192 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500193#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
194#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
195#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
197#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
198#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400199 NvRegRxDeferral = 0xA4,
200#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 NvRegMacAddrA = 0xA8,
202 NvRegMacAddrB = 0xAC,
203 NvRegMulticastAddrA = 0xB0,
204#define NVREG_MCASTADDRA_FORCE 0x01
205 NvRegMulticastAddrB = 0xB4,
206 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500207#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500209#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 NvRegPhyInterface = 0xC0,
212#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700213 NvRegBackOffControl = 0xC4,
214#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
215#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
216#define NVREG_BKOFFCTRL_SELECT 24
217#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 NvRegTxRingPhysAddr = 0x100,
220 NvRegRxRingPhysAddr = 0x104,
221 NvRegRingSizes = 0x108,
222#define NVREG_RINGSZ_TXSHIFT 0
223#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400224 NvRegTransmitPoll = 0x10c,
225#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 NvRegLinkSpeed = 0x110,
227#define NVREG_LINKSPEED_FORCE 0x10000
228#define NVREG_LINKSPEED_10 1000
229#define NVREG_LINKSPEED_100 100
230#define NVREG_LINKSPEED_1000 50
231#define NVREG_LINKSPEED_MASK (0xFFF)
232 NvRegUnknownSetupReg5 = 0x130,
233#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400234 NvRegTxWatermark = 0x13c,
235#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
236#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
237#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 NvRegTxRxControl = 0x144,
239#define NVREG_TXRXCTL_KICK 0x0001
240#define NVREG_TXRXCTL_BIT1 0x0002
241#define NVREG_TXRXCTL_BIT2 0x0004
242#define NVREG_TXRXCTL_IDLE 0x0008
243#define NVREG_TXRXCTL_RESET 0x0010
244#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400245#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500246#define NVREG_TXRXCTL_DESC_2 0x002100
247#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500248#define NVREG_TXRXCTL_VLANSTRIP 0x00040
249#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500250 NvRegTxRingPhysAddrHigh = 0x148,
251 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400252 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500253#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
254#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
255#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
256#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400257 NvRegTxPauseFrameLimit = 0x174,
258#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 NvRegMIIStatus = 0x180,
260#define NVREG_MIISTAT_ERROR 0x0001
261#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500262#define NVREG_MIISTAT_MASK_RW 0x0007
263#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500264 NvRegMIIMask = 0x184,
265#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
267 NvRegAdapterControl = 0x188,
268#define NVREG_ADAPTCTL_START 0x02
269#define NVREG_ADAPTCTL_LINKUP 0x04
270#define NVREG_ADAPTCTL_PHYVALID 0x40000
271#define NVREG_ADAPTCTL_RUNNING 0x100000
272#define NVREG_ADAPTCTL_PHYSHIFT 24
273 NvRegMIISpeed = 0x18c,
274#define NVREG_MIISPEED_BIT8 (1<<8)
275#define NVREG_MIIDELAY 5
276 NvRegMIIControl = 0x190,
277#define NVREG_MIICTL_INUSE 0x08000
278#define NVREG_MIICTL_WRITE 0x00400
279#define NVREG_MIICTL_ADDRSHIFT 5
280 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400281 NvRegTxUnicast = 0x1a0,
282 NvRegTxMulticast = 0x1a4,
283 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 NvRegWakeUpFlags = 0x200,
285#define NVREG_WAKEUPFLAGS_VAL 0x7770
286#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
287#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
288#define NVREG_WAKEUPFLAGS_D3SHIFT 12
289#define NVREG_WAKEUPFLAGS_D2SHIFT 8
290#define NVREG_WAKEUPFLAGS_D1SHIFT 4
291#define NVREG_WAKEUPFLAGS_D0SHIFT 0
292#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
293#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
294#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
295#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
296
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800297 NvRegMgmtUnitGetVersion = 0x204,
298#define NVREG_MGMTUNITGETVERSION 0x01
299 NvRegMgmtUnitVersion = 0x208,
300#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 NvRegPowerCap = 0x268,
302#define NVREG_POWERCAP_D3SUPP (1<<30)
303#define NVREG_POWERCAP_D2SUPP (1<<26)
304#define NVREG_POWERCAP_D1SUPP (1<<25)
305 NvRegPowerState = 0x26c,
306#define NVREG_POWERSTATE_POWEREDUP 0x8000
307#define NVREG_POWERSTATE_VALID 0x0100
308#define NVREG_POWERSTATE_MASK 0x0003
309#define NVREG_POWERSTATE_D0 0x0000
310#define NVREG_POWERSTATE_D1 0x0001
311#define NVREG_POWERSTATE_D2 0x0002
312#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800313 NvRegMgmtUnitControl = 0x278,
314#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400315 NvRegTxCnt = 0x280,
316 NvRegTxZeroReXmt = 0x284,
317 NvRegTxOneReXmt = 0x288,
318 NvRegTxManyReXmt = 0x28c,
319 NvRegTxLateCol = 0x290,
320 NvRegTxUnderflow = 0x294,
321 NvRegTxLossCarrier = 0x298,
322 NvRegTxExcessDef = 0x29c,
323 NvRegTxRetryErr = 0x2a0,
324 NvRegRxFrameErr = 0x2a4,
325 NvRegRxExtraByte = 0x2a8,
326 NvRegRxLateCol = 0x2ac,
327 NvRegRxRunt = 0x2b0,
328 NvRegRxFrameTooLong = 0x2b4,
329 NvRegRxOverflow = 0x2b8,
330 NvRegRxFCSErr = 0x2bc,
331 NvRegRxFrameAlignErr = 0x2c0,
332 NvRegRxLenErr = 0x2c4,
333 NvRegRxUnicast = 0x2c8,
334 NvRegRxMulticast = 0x2cc,
335 NvRegRxBroadcast = 0x2d0,
336 NvRegTxDef = 0x2d4,
337 NvRegTxFrame = 0x2d8,
338 NvRegRxCnt = 0x2dc,
339 NvRegTxPause = 0x2e0,
340 NvRegRxPause = 0x2e4,
341 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500342 NvRegVlanControl = 0x300,
343#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500344 NvRegMSIXMap0 = 0x3e0,
345 NvRegMSIXMap1 = 0x3e4,
346 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400347
348 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400349#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400350#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400351#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000352#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353};
354
355/* Big endian: should work, but is untested */
356struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700357 __le32 buf;
358 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359};
360
Manfred Spraulee733622005-07-31 18:32:26 +0200361struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700362 __le32 bufhigh;
363 __le32 buflow;
364 __le32 txvlan;
365 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200366};
367
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700368union ring_type {
Manfred Spraulee733622005-07-31 18:32:26 +0200369 struct ring_desc* orig;
370 struct ring_desc_ex* ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700371};
Manfred Spraulee733622005-07-31 18:32:26 +0200372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define FLAG_MASK_V1 0xffff0000
374#define FLAG_MASK_V2 0xffffc000
375#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
376#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
377
378#define NV_TX_LASTPACKET (1<<16)
379#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700380#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200381#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382#define NV_TX_DEFERRED (1<<26)
383#define NV_TX_CARRIERLOST (1<<27)
384#define NV_TX_LATECOLLISION (1<<28)
385#define NV_TX_UNDERFLOW (1<<29)
386#define NV_TX_ERROR (1<<30)
387#define NV_TX_VALID (1<<31)
388
389#define NV_TX2_LASTPACKET (1<<29)
390#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700391#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200392#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#define NV_TX2_DEFERRED (1<<25)
394#define NV_TX2_CARRIERLOST (1<<26)
395#define NV_TX2_LATECOLLISION (1<<27)
396#define NV_TX2_UNDERFLOW (1<<28)
397/* error and valid are the same for both */
398#define NV_TX2_ERROR (1<<30)
399#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400400#define NV_TX2_TSO (1<<28)
401#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800402#define NV_TX2_TSO_MAX_SHIFT 14
403#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400404#define NV_TX2_CHECKSUM_L3 (1<<27)
405#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500407#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409#define NV_RX_DESCRIPTORVALID (1<<16)
410#define NV_RX_MISSEDFRAME (1<<17)
411#define NV_RX_SUBSTRACT1 (1<<18)
412#define NV_RX_ERROR1 (1<<23)
413#define NV_RX_ERROR2 (1<<24)
414#define NV_RX_ERROR3 (1<<25)
415#define NV_RX_ERROR4 (1<<26)
416#define NV_RX_CRCERR (1<<27)
417#define NV_RX_OVERFLOW (1<<28)
418#define NV_RX_FRAMINGERR (1<<29)
419#define NV_RX_ERROR (1<<30)
420#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400421#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500424#define NV_RX2_CHECKSUM_IP (0x10000000)
425#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
426#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define NV_RX2_DESCRIPTORVALID (1<<29)
428#define NV_RX2_SUBSTRACT1 (1<<25)
429#define NV_RX2_ERROR1 (1<<18)
430#define NV_RX2_ERROR2 (1<<19)
431#define NV_RX2_ERROR3 (1<<20)
432#define NV_RX2_ERROR4 (1<<21)
433#define NV_RX2_CRCERR (1<<22)
434#define NV_RX2_OVERFLOW (1<<23)
435#define NV_RX2_FRAMINGERR (1<<24)
436/* error and avail are the same for both */
437#define NV_RX2_ERROR (1<<30)
438#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400439#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500441#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
442#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444/* Miscelaneous hardware related defines: */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400445#define NV_PCI_REGSZ_VER1 0x270
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500446#define NV_PCI_REGSZ_VER2 0x2d4
447#define NV_PCI_REGSZ_VER3 0x604
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200448#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/* various timeout delays: all in usec */
451#define NV_TXRX_RESET_DELAY 4
452#define NV_TXSTOP_DELAY1 10
453#define NV_TXSTOP_DELAY1MAX 500000
454#define NV_TXSTOP_DELAY2 100
455#define NV_RXSTOP_DELAY1 10
456#define NV_RXSTOP_DELAY1MAX 500000
457#define NV_RXSTOP_DELAY2 100
458#define NV_SETUP5_DELAY 5
459#define NV_SETUP5_DELAYMAX 50000
460#define NV_POWERUP_DELAY 5
461#define NV_POWERUP_DELAYMAX 5000
462#define NV_MIIBUSY_DELAY 50
463#define NV_MIIPHY_DELAY 10
464#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400465#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467#define NV_WAKEUPPATTERNS 5
468#define NV_WAKEUPMASKENTRIES 4
469
470/* General driver defaults */
471#define NV_WATCHDOG_TIMEO (5*HZ)
472
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000473#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400474#define TX_RING_DEFAULT 256
475#define RX_RING_MIN 128
476#define TX_RING_MIN 64
477#define RING_MAX_DESC_VER_1 1024
478#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200481#define NV_RX_HEADERS (64)
482/* even more slack. */
483#define NV_RX_ALLOC_PAD (64)
484
485/* maximum mtu size */
486#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
487#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489#define OOM_REFILL (1+HZ/20)
490#define POLL_WAIT (1+HZ/100)
491#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400492#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400494/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400496 * The nic supports three different descriptor types:
497 * - DESC_VER_1: Original
498 * - DESC_VER_2: support for jumbo frames.
499 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400501#define DESC_VER_1 1
502#define DESC_VER_2 2
503#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400506#define PHY_OUI_MARVELL 0x5043
507#define PHY_OUI_CICADA 0x03f1
508#define PHY_OUI_VITESSE 0x01c1
509#define PHY_OUI_REALTEK 0x0732
510#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511#define PHYID1_OUI_MASK 0x03ff
512#define PHYID1_OUI_SHFT 6
513#define PHYID2_OUI_MASK 0xfc00
514#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400515#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400516#define PHY_MODEL_REALTEK_8211 0x0110
517#define PHY_REV_MASK 0x0001
518#define PHY_REV_REALTEK_8211B 0x0000
519#define PHY_REV_REALTEK_8211C 0x0001
520#define PHY_MODEL_REALTEK_8201 0x0200
521#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400522#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400523#define PHY_CICADA_INIT1 0x0f000
524#define PHY_CICADA_INIT2 0x0e00
525#define PHY_CICADA_INIT3 0x01000
526#define PHY_CICADA_INIT4 0x0200
527#define PHY_CICADA_INIT5 0x0004
528#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400529#define PHY_VITESSE_INIT_REG1 0x1f
530#define PHY_VITESSE_INIT_REG2 0x10
531#define PHY_VITESSE_INIT_REG3 0x11
532#define PHY_VITESSE_INIT_REG4 0x12
533#define PHY_VITESSE_INIT_MSK1 0xc
534#define PHY_VITESSE_INIT_MSK2 0x0180
535#define PHY_VITESSE_INIT1 0x52b5
536#define PHY_VITESSE_INIT2 0xaf8a
537#define PHY_VITESSE_INIT3 0x8
538#define PHY_VITESSE_INIT4 0x8f8a
539#define PHY_VITESSE_INIT5 0xaf86
540#define PHY_VITESSE_INIT6 0x8f86
541#define PHY_VITESSE_INIT7 0xaf82
542#define PHY_VITESSE_INIT8 0x0100
543#define PHY_VITESSE_INIT9 0x8f82
544#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400545#define PHY_REALTEK_INIT_REG1 0x1f
546#define PHY_REALTEK_INIT_REG2 0x19
547#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400548#define PHY_REALTEK_INIT_REG4 0x14
549#define PHY_REALTEK_INIT_REG5 0x18
550#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400551#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400552#define PHY_REALTEK_INIT1 0x0000
553#define PHY_REALTEK_INIT2 0x8e00
554#define PHY_REALTEK_INIT3 0x0001
555#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400556#define PHY_REALTEK_INIT5 0xfb54
557#define PHY_REALTEK_INIT6 0xf5c7
558#define PHY_REALTEK_INIT7 0x1000
559#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400560#define PHY_REALTEK_INIT9 0x0008
561#define PHY_REALTEK_INIT10 0x0005
562#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400563#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565#define PHY_GIGABIT 0x0100
566
567#define PHY_TIMEOUT 0x1
568#define PHY_ERROR 0x2
569
570#define PHY_100 0x1
571#define PHY_1000 0x2
572#define PHY_HALF 0x100
573
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400574#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
575#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
576#define NV_PAUSEFRAME_RX_ENABLE 0x0004
577#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400578#define NV_PAUSEFRAME_RX_REQ 0x0010
579#define NV_PAUSEFRAME_TX_REQ 0x0020
580#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500582/* MSI/MSI-X defines */
583#define NV_MSI_X_MAX_VECTORS 8
584#define NV_MSI_X_VECTORS_MASK 0x000f
585#define NV_MSI_CAPABLE 0x0010
586#define NV_MSI_X_CAPABLE 0x0020
587#define NV_MSI_ENABLED 0x0040
588#define NV_MSI_X_ENABLED 0x0080
589
590#define NV_MSI_X_VECTOR_ALL 0x0
591#define NV_MSI_X_VECTOR_RX 0x0
592#define NV_MSI_X_VECTOR_TX 0x1
593#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800595#define NV_MSI_PRIV_OFFSET 0x68
596#define NV_MSI_PRIV_VALUE 0xffffffff
597
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500598#define NV_RESTART_TX 0x1
599#define NV_RESTART_RX 0x2
600
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500601#define NV_TX_LIMIT_COUNT 16
602
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000603#define NV_DYNAMIC_THRESHOLD 4
604#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
605
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400606/* statistics */
607struct nv_ethtool_str {
608 char name[ETH_GSTRING_LEN];
609};
610
611static const struct nv_ethtool_str nv_estats_str[] = {
612 { "tx_bytes" },
613 { "tx_zero_rexmt" },
614 { "tx_one_rexmt" },
615 { "tx_many_rexmt" },
616 { "tx_late_collision" },
617 { "tx_fifo_errors" },
618 { "tx_carrier_errors" },
619 { "tx_excess_deferral" },
620 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400621 { "rx_frame_error" },
622 { "rx_extra_byte" },
623 { "rx_late_collision" },
624 { "rx_runt" },
625 { "rx_frame_too_long" },
626 { "rx_over_errors" },
627 { "rx_crc_errors" },
628 { "rx_frame_align_error" },
629 { "rx_length_error" },
630 { "rx_unicast" },
631 { "rx_multicast" },
632 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400633 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500634 { "rx_errors_total" },
635 { "tx_errors_total" },
636
637 /* version 2 stats */
638 { "tx_deferral" },
639 { "tx_packets" },
640 { "rx_bytes" },
641 { "tx_pause" },
642 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400643 { "rx_drop_frame" },
644
645 /* version 3 stats */
646 { "tx_unicast" },
647 { "tx_multicast" },
648 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400649};
650
651struct nv_ethtool_stats {
652 u64 tx_bytes;
653 u64 tx_zero_rexmt;
654 u64 tx_one_rexmt;
655 u64 tx_many_rexmt;
656 u64 tx_late_collision;
657 u64 tx_fifo_errors;
658 u64 tx_carrier_errors;
659 u64 tx_excess_deferral;
660 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400661 u64 rx_frame_error;
662 u64 rx_extra_byte;
663 u64 rx_late_collision;
664 u64 rx_runt;
665 u64 rx_frame_too_long;
666 u64 rx_over_errors;
667 u64 rx_crc_errors;
668 u64 rx_frame_align_error;
669 u64 rx_length_error;
670 u64 rx_unicast;
671 u64 rx_multicast;
672 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400673 u64 rx_packets;
674 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500675 u64 tx_errors_total;
676
677 /* version 2 stats */
678 u64 tx_deferral;
679 u64 tx_packets;
680 u64 rx_bytes;
681 u64 tx_pause;
682 u64 rx_pause;
683 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400684
685 /* version 3 stats */
686 u64 tx_unicast;
687 u64 tx_multicast;
688 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400689};
690
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400691#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
692#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500693#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
694
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400695/* diagnostics */
696#define NV_TEST_COUNT_BASE 3
697#define NV_TEST_COUNT_EXTENDED 4
698
699static const struct nv_ethtool_str nv_etests_str[] = {
700 { "link (online/offline)" },
701 { "register (offline) " },
702 { "interrupt (offline) " },
703 { "loopback (offline) " }
704};
705
706struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000707 __u32 reg;
708 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400709};
710
711static const struct register_test nv_registers_test[] = {
712 { NvRegUnknownSetupReg6, 0x01 },
713 { NvRegMisc1, 0x03c },
714 { NvRegOffloadConfig, 0x03ff },
715 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400716 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400717 { NvRegWakeUpFlags, 0x07777 },
718 { 0,0 }
719};
720
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500721struct nv_skb_map {
722 struct sk_buff *skb;
723 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000724 unsigned int dma_len:31;
725 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500726 struct ring_desc_ex *first_tx_desc;
727 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500728};
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730/*
731 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800732 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 * critical parts:
734 * - rx is (pseudo-) lockless: it relies on the single-threading provided
735 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700736 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800737 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700738 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 */
740
741/* in dev: base, irq */
742struct fe_priv {
743 spinlock_t lock;
744
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700745 struct net_device *dev;
746 struct napi_struct napi;
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* General data:
749 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400750 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 int in_shutdown;
752 u32 linkspeed;
753 int duplex;
754 int autoneg;
755 int fixed_mode;
756 int phyaddr;
757 int wolenabled;
758 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400759 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400760 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400762 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500763 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000764 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766 /* General data: RO fields */
767 dma_addr_t ring_addr;
768 struct pci_dev *pci_dev;
769 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000770 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 u32 irqmask;
772 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400773 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500774 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400775 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400776 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400777 u32 register_size;
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -0400778 int rx_csum;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500779 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800780 int mgmt_version;
781 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
783 void __iomem *base;
784
785 /* rx specific fields.
786 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
787 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500788 union ring_type get_rx, put_rx, first_rx, last_rx;
789 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
790 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
791 struct nv_skb_map *rx_skb;
792
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700793 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200795 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 struct timer_list oom_kick;
797 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400798 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500799 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400800 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
802 /* media detection workaround.
803 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
804 */
805 int need_linktimer;
806 unsigned long link_timeout;
807 /*
808 * tx specific fields.
809 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500810 union ring_type get_tx, put_tx, first_tx, last_tx;
811 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
812 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
813 struct nv_skb_map *tx_skb;
814
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700815 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400817 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500818 int tx_limit;
819 u32 tx_pkts_in_progress;
820 struct nv_skb_map *tx_change_owner;
821 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500822 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500823
824 /* vlan fields */
825 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500826
827 /* msi/msi-x fields */
828 u32 msi_flags;
829 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400830
831 /* flow control */
832 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200833
834 /* power saved state */
835 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800836
837 /* for different msi-x irq type */
838 char name_rx[IFNAMSIZ + 3]; /* -rx */
839 char name_tx[IFNAMSIZ + 3]; /* -tx */
840 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841};
842
843/*
844 * Maximum number of loops until we assume that a bit in the irq mask
845 * is stuck. Overridable with module param.
846 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000847static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500849/*
850 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400851 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500852 * Throughput Mode: Every tx and rx packet will generate an interrupt.
853 * CPU Mode: Interrupts are controlled by a timer.
854 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400855enum {
856 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000857 NV_OPTIMIZATION_MODE_CPU,
858 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400859};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000860static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500861
862/*
863 * Poll interval for timer irq
864 *
865 * This interval determines how frequent an interrupt is generated.
866 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
867 * Min = 0, and Max = 65535
868 */
869static int poll_interval = -1;
870
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500871/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400872 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500873 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400874enum {
875 NV_MSI_INT_DISABLED,
876 NV_MSI_INT_ENABLED
877};
878static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500879
880/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400881 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500882 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400883enum {
884 NV_MSIX_INT_DISABLED,
885 NV_MSIX_INT_ENABLED
886};
Yinghai Lu39482792009-02-06 01:31:12 -0800887static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400888
889/*
890 * DMA 64bit
891 */
892enum {
893 NV_DMA_64BIT_DISABLED,
894 NV_DMA_64BIT_ENABLED
895};
896static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500897
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400898/*
899 * Crossover Detection
900 * Realtek 8201 phy + some OEM boards do not work properly.
901 */
902enum {
903 NV_CROSSOVER_DETECTION_DISABLED,
904 NV_CROSSOVER_DETECTION_ENABLED
905};
906static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
907
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700908/*
909 * Power down phy when interface is down (persists through reboot;
910 * older Linux and other OSes may not power it up again)
911 */
912static int phy_power_down = 0;
913
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914static inline struct fe_priv *get_nvpriv(struct net_device *dev)
915{
916 return netdev_priv(dev);
917}
918
919static inline u8 __iomem *get_hwbase(struct net_device *dev)
920{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400921 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922}
923
924static inline void pci_push(u8 __iomem *base)
925{
926 /* force out pending posted writes */
927 readl(base);
928}
929
930static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
931{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700932 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
934}
935
Manfred Spraulee733622005-07-31 18:32:26 +0200936static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
937{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700938 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200939}
940
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400941static bool nv_optimized(struct fe_priv *np)
942{
943 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
944 return false;
945 return true;
946}
947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
949 int delay, int delaymax, const char *msg)
950{
951 u8 __iomem *base = get_hwbase(dev);
952
953 pci_push(base);
954 do {
955 udelay(delay);
956 delaymax -= delay;
957 if (delaymax < 0) {
958 if (msg)
Stephen Hemminger6a64cd62009-02-26 10:19:35 +0000959 printk("%s", msg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 return 1;
961 }
962 } while ((readl(base + offset) & mask) != target);
963 return 0;
964}
965
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500966#define NV_SETUP_RX_RING 0x01
967#define NV_SETUP_TX_RING 0x02
968
Al Viro5bb7ea22007-12-09 16:06:41 +0000969static inline u32 dma_low(dma_addr_t addr)
970{
971 return addr;
972}
973
974static inline u32 dma_high(dma_addr_t addr)
975{
976 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
977}
978
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500979static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
980{
981 struct fe_priv *np = get_nvpriv(dev);
982 u8 __iomem *base = get_hwbase(dev);
983
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400984 if (!nv_optimized(np)) {
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500985 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000986 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500987 }
988 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000989 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500990 }
991 } else {
992 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000993 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
994 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500995 }
996 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000997 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
998 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500999 }
1000 }
1001}
1002
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001003static void free_rings(struct net_device *dev)
1004{
1005 struct fe_priv *np = get_nvpriv(dev);
1006
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001007 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001008 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001009 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1010 np->rx_ring.orig, np->ring_addr);
1011 } else {
1012 if (np->rx_ring.ex)
1013 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1014 np->rx_ring.ex, np->ring_addr);
1015 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001016 if (np->rx_skb)
1017 kfree(np->rx_skb);
1018 if (np->tx_skb)
1019 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001020}
1021
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001022static int using_multi_irqs(struct net_device *dev)
1023{
1024 struct fe_priv *np = get_nvpriv(dev);
1025
1026 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1027 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1028 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1029 return 0;
1030 else
1031 return 1;
1032}
1033
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001034static void nv_txrx_gate(struct net_device *dev, bool gate)
1035{
1036 struct fe_priv *np = get_nvpriv(dev);
1037 u8 __iomem *base = get_hwbase(dev);
1038 u32 powerstate;
1039
1040 if (!np->mac_in_use &&
1041 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1042 powerstate = readl(base + NvRegPowerState2);
1043 if (gate)
1044 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1045 else
1046 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1047 writel(powerstate, base + NvRegPowerState2);
1048 }
1049}
1050
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001051static void nv_enable_irq(struct net_device *dev)
1052{
1053 struct fe_priv *np = get_nvpriv(dev);
1054
1055 if (!using_multi_irqs(dev)) {
1056 if (np->msi_flags & NV_MSI_X_ENABLED)
1057 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1058 else
Manfred Spraula7475902007-10-17 21:52:33 +02001059 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001060 } else {
1061 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1062 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1063 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1064 }
1065}
1066
1067static void nv_disable_irq(struct net_device *dev)
1068{
1069 struct fe_priv *np = get_nvpriv(dev);
1070
1071 if (!using_multi_irqs(dev)) {
1072 if (np->msi_flags & NV_MSI_X_ENABLED)
1073 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1074 else
Manfred Spraula7475902007-10-17 21:52:33 +02001075 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001076 } else {
1077 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1078 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1079 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1080 }
1081}
1082
1083/* In MSIX mode, a write to irqmask behaves as XOR */
1084static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1085{
1086 u8 __iomem *base = get_hwbase(dev);
1087
1088 writel(mask, base + NvRegIrqMask);
1089}
1090
1091static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1092{
1093 struct fe_priv *np = get_nvpriv(dev);
1094 u8 __iomem *base = get_hwbase(dev);
1095
1096 if (np->msi_flags & NV_MSI_X_ENABLED) {
1097 writel(mask, base + NvRegIrqMask);
1098 } else {
1099 if (np->msi_flags & NV_MSI_ENABLED)
1100 writel(0, base + NvRegMSIIrqMask);
1101 writel(0, base + NvRegIrqMask);
1102 }
1103}
1104
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001105static void nv_napi_enable(struct net_device *dev)
1106{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001107 struct fe_priv *np = get_nvpriv(dev);
1108
1109 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001110}
1111
1112static void nv_napi_disable(struct net_device *dev)
1113{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001114 struct fe_priv *np = get_nvpriv(dev);
1115
1116 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001117}
1118
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119#define MII_READ (-1)
1120/* mii_rw: read/write a register on the PHY.
1121 *
1122 * Caller must guarantee serialization
1123 */
1124static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1125{
1126 u8 __iomem *base = get_hwbase(dev);
1127 u32 reg;
1128 int retval;
1129
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001130 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
1132 reg = readl(base + NvRegMIIControl);
1133 if (reg & NVREG_MIICTL_INUSE) {
1134 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1135 udelay(NV_MIIBUSY_DELAY);
1136 }
1137
1138 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1139 if (value != MII_READ) {
1140 writel(value, base + NvRegMIIData);
1141 reg |= NVREG_MIICTL_WRITE;
1142 }
1143 writel(reg, base + NvRegMIIControl);
1144
1145 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1146 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
1147 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
1148 dev->name, miireg, addr);
1149 retval = -1;
1150 } else if (value != MII_READ) {
1151 /* it was a write operation - fewer failures are detectable */
1152 dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
1153 dev->name, value, miireg, addr);
1154 retval = 0;
1155 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1156 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
1157 dev->name, miireg, addr);
1158 retval = -1;
1159 } else {
1160 retval = readl(base + NvRegMIIData);
1161 dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
1162 dev->name, miireg, addr, retval);
1163 }
1164
1165 return retval;
1166}
1167
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001168static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001170 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 u32 miicontrol;
1172 unsigned int tries = 0;
1173
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001174 miicontrol = BMCR_RESET | bmcr_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
1176 return -1;
1177 }
1178
1179 /* wait for 500ms */
1180 msleep(500);
1181
1182 /* must wait till reset is deasserted */
1183 while (miicontrol & BMCR_RESET) {
1184 msleep(10);
1185 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1186 /* FIXME: 100 tries seem excessive */
1187 if (tries++ > 100)
1188 return -1;
1189 }
1190 return 0;
1191}
1192
1193static int phy_init(struct net_device *dev)
1194{
1195 struct fe_priv *np = get_nvpriv(dev);
1196 u8 __iomem *base = get_hwbase(dev);
1197 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
1198
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001199 /* phy errata for E3016 phy */
1200 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1201 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1202 reg &= ~PHY_MARVELL_E3016_INITMASK;
1203 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1204 printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
1205 return PHY_ERROR;
1206 }
1207 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001208 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001209 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1210 np->phy_rev == PHY_REV_REALTEK_8211B) {
1211 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1212 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1213 return PHY_ERROR;
1214 }
1215 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1216 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1217 return PHY_ERROR;
1218 }
1219 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1220 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1221 return PHY_ERROR;
1222 }
1223 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1224 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1225 return PHY_ERROR;
1226 }
1227 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1228 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1229 return PHY_ERROR;
1230 }
1231 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1232 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1233 return PHY_ERROR;
1234 }
1235 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1236 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1237 return PHY_ERROR;
1238 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001239 }
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001240 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1241 np->phy_rev == PHY_REV_REALTEK_8211C) {
1242 u32 powerstate = readl(base + NvRegPowerState2);
1243
1244 /* need to perform hw phy reset */
1245 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1246 writel(powerstate, base + NvRegPowerState2);
1247 msleep(25);
1248
1249 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1250 writel(powerstate, base + NvRegPowerState2);
1251 msleep(25);
1252
1253 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1254 reg |= PHY_REALTEK_INIT9;
1255 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
1256 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1257 return PHY_ERROR;
1258 }
1259 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
1260 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1261 return PHY_ERROR;
1262 }
1263 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1264 if (!(reg & PHY_REALTEK_INIT11)) {
1265 reg |= PHY_REALTEK_INIT11;
1266 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
1267 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1268 return PHY_ERROR;
1269 }
1270 }
1271 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1272 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1273 return PHY_ERROR;
1274 }
1275 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001276 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00001277 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001278 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1279 phy_reserved |= PHY_REALTEK_INIT7;
1280 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1281 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1282 return PHY_ERROR;
1283 }
1284 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001285 }
1286 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001287
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 /* set advertise register */
1289 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001290 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1292 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
1293 return PHY_ERROR;
1294 }
1295
1296 /* get phy interface type */
1297 phyinterface = readl(base + NvRegPhyInterface);
1298
1299 /* see if gigabit phy */
1300 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1301 if (mii_status & PHY_GIGABIT) {
1302 np->gigabit = PHY_GIGABIT;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001303 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 mii_control_1000 &= ~ADVERTISE_1000HALF;
1305 if (phyinterface & PHY_RGMII)
1306 mii_control_1000 |= ADVERTISE_1000FULL;
1307 else
1308 mii_control_1000 &= ~ADVERTISE_1000FULL;
1309
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001310 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1312 return PHY_ERROR;
1313 }
1314 }
1315 else
1316 np->gigabit = 0;
1317
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001318 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1319 mii_control |= BMCR_ANENABLE;
1320
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001321 if (np->phy_oui == PHY_OUI_REALTEK &&
1322 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1323 np->phy_rev == PHY_REV_REALTEK_8211C) {
1324 /* start autoneg since we already performed hw reset above */
1325 mii_control |= BMCR_ANRESTART;
1326 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1327 printk(KERN_INFO "%s: phy init failed\n", pci_name(np->pci_dev));
1328 return PHY_ERROR;
1329 }
1330 } else {
1331 /* reset the phy
1332 * (certain phys need bmcr to be setup with reset)
1333 */
1334 if (phy_reset(dev, mii_control)) {
1335 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
1336 return PHY_ERROR;
1337 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 }
1339
1340 /* phy vendor specific configuration */
1341 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
1342 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001343 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1344 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
1346 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1347 return PHY_ERROR;
1348 }
1349 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001350 phy_reserved |= PHY_CICADA_INIT5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
1352 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1353 return PHY_ERROR;
1354 }
1355 }
1356 if (np->phy_oui == PHY_OUI_CICADA) {
1357 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001358 phy_reserved |= PHY_CICADA_INIT6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
1360 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1361 return PHY_ERROR;
1362 }
1363 }
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001364 if (np->phy_oui == PHY_OUI_VITESSE) {
1365 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
1366 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1367 return PHY_ERROR;
1368 }
1369 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
1370 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1371 return PHY_ERROR;
1372 }
1373 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1374 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1375 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1376 return PHY_ERROR;
1377 }
1378 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1379 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1380 phy_reserved |= PHY_VITESSE_INIT3;
1381 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1382 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1383 return PHY_ERROR;
1384 }
1385 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
1386 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1387 return PHY_ERROR;
1388 }
1389 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
1390 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1391 return PHY_ERROR;
1392 }
1393 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1394 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1395 phy_reserved |= PHY_VITESSE_INIT3;
1396 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1397 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1398 return PHY_ERROR;
1399 }
1400 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1401 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1402 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1403 return PHY_ERROR;
1404 }
1405 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
1406 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1407 return PHY_ERROR;
1408 }
1409 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
1410 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1411 return PHY_ERROR;
1412 }
1413 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1414 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1415 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1416 return PHY_ERROR;
1417 }
1418 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1419 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1420 phy_reserved |= PHY_VITESSE_INIT8;
1421 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1422 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1423 return PHY_ERROR;
1424 }
1425 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
1426 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1427 return PHY_ERROR;
1428 }
1429 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
1430 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1431 return PHY_ERROR;
1432 }
1433 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001434 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001435 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1436 np->phy_rev == PHY_REV_REALTEK_8211B) {
1437 /* reset could have cleared these out, set them back */
1438 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1439 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1440 return PHY_ERROR;
1441 }
1442 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1443 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1444 return PHY_ERROR;
1445 }
1446 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1447 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1448 return PHY_ERROR;
1449 }
1450 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1451 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1452 return PHY_ERROR;
1453 }
1454 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1455 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1456 return PHY_ERROR;
1457 }
1458 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1459 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1460 return PHY_ERROR;
1461 }
1462 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1463 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1464 return PHY_ERROR;
1465 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001466 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001467 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00001468 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001469 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1470 phy_reserved |= PHY_REALTEK_INIT7;
1471 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1472 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1473 return PHY_ERROR;
1474 }
1475 }
1476 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1477 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1478 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1479 return PHY_ERROR;
1480 }
1481 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
1482 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1483 phy_reserved |= PHY_REALTEK_INIT3;
1484 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
1485 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1486 return PHY_ERROR;
1487 }
1488 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1489 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1490 return PHY_ERROR;
1491 }
1492 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001493 }
1494 }
1495
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001496 /* some phys clear out pause advertisment on reset, set it back */
1497 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
Ed Swierkcb52deb2008-12-01 12:24:43 +00001499 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001501 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
1502 if (phy_power_down) {
1503 mii_control |= BMCR_PDOWN;
1504 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1506 return PHY_ERROR;
1507 }
1508
1509 return 0;
1510}
1511
1512static void nv_start_rx(struct net_device *dev)
1513{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001514 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001516 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
1519 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001520 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1521 rx_ctrl &= ~NVREG_RCVCTL_START;
1522 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 pci_push(base);
1524 }
1525 writel(np->linkspeed, base + NvRegLinkSpeed);
1526 pci_push(base);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001527 rx_ctrl |= NVREG_RCVCTL_START;
1528 if (np->mac_in_use)
1529 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1530 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
1532 dev->name, np->duplex, np->linkspeed);
1533 pci_push(base);
1534}
1535
1536static void nv_stop_rx(struct net_device *dev)
1537{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001538 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001540 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
1542 dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001543 if (!np->mac_in_use)
1544 rx_ctrl &= ~NVREG_RCVCTL_START;
1545 else
1546 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1547 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1549 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
1550 KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
1551
1552 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001553 if (!np->mac_in_use)
1554 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555}
1556
1557static void nv_start_tx(struct net_device *dev)
1558{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001559 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001561 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
1563 dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001564 tx_ctrl |= NVREG_XMITCTL_START;
1565 if (np->mac_in_use)
1566 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1567 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 pci_push(base);
1569}
1570
1571static void nv_stop_tx(struct net_device *dev)
1572{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001573 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001575 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
1577 dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001578 if (!np->mac_in_use)
1579 tx_ctrl &= ~NVREG_XMITCTL_START;
1580 else
1581 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1582 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1584 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
1585 KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
1586
1587 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001588 if (!np->mac_in_use)
1589 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1590 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591}
1592
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001593static void nv_start_rxtx(struct net_device *dev)
1594{
1595 nv_start_rx(dev);
1596 nv_start_tx(dev);
1597}
1598
1599static void nv_stop_rxtx(struct net_device *dev)
1600{
1601 nv_stop_rx(dev);
1602 nv_stop_tx(dev);
1603}
1604
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605static void nv_txrx_reset(struct net_device *dev)
1606{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001607 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 u8 __iomem *base = get_hwbase(dev);
1609
1610 dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001611 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 pci_push(base);
1613 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001614 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 pci_push(base);
1616}
1617
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001618static void nv_mac_reset(struct net_device *dev)
1619{
1620 struct fe_priv *np = netdev_priv(dev);
1621 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001622 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001623
1624 dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001625
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001626 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1627 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001628
1629 /* save registers since they will be cleared on reset */
1630 temp1 = readl(base + NvRegMacAddrA);
1631 temp2 = readl(base + NvRegMacAddrB);
1632 temp3 = readl(base + NvRegTransmitPoll);
1633
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001634 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1635 pci_push(base);
1636 udelay(NV_MAC_RESET_DELAY);
1637 writel(0, base + NvRegMacReset);
1638 pci_push(base);
1639 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001640
1641 /* restore saved registers */
1642 writel(temp1, base + NvRegMacAddrA);
1643 writel(temp2, base + NvRegMacAddrB);
1644 writel(temp3, base + NvRegTransmitPoll);
1645
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001646 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1647 pci_push(base);
1648}
1649
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001650static void nv_get_hw_stats(struct net_device *dev)
1651{
1652 struct fe_priv *np = netdev_priv(dev);
1653 u8 __iomem *base = get_hwbase(dev);
1654
1655 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1656 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1657 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1658 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1659 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1660 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1661 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1662 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1663 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1664 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1665 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1666 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1667 np->estats.rx_runt += readl(base + NvRegRxRunt);
1668 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1669 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1670 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1671 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1672 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1673 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1674 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1675 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1676 np->estats.rx_packets =
1677 np->estats.rx_unicast +
1678 np->estats.rx_multicast +
1679 np->estats.rx_broadcast;
1680 np->estats.rx_errors_total =
1681 np->estats.rx_crc_errors +
1682 np->estats.rx_over_errors +
1683 np->estats.rx_frame_error +
1684 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1685 np->estats.rx_late_collision +
1686 np->estats.rx_runt +
1687 np->estats.rx_frame_too_long;
1688 np->estats.tx_errors_total =
1689 np->estats.tx_late_collision +
1690 np->estats.tx_fifo_errors +
1691 np->estats.tx_carrier_errors +
1692 np->estats.tx_excess_deferral +
1693 np->estats.tx_retry_error;
1694
1695 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1696 np->estats.tx_deferral += readl(base + NvRegTxDef);
1697 np->estats.tx_packets += readl(base + NvRegTxFrame);
1698 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1699 np->estats.tx_pause += readl(base + NvRegTxPause);
1700 np->estats.rx_pause += readl(base + NvRegRxPause);
1701 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1702 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001703
1704 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1705 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1706 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1707 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1708 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001709}
1710
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711/*
1712 * nv_get_stats: dev->get_stats function
1713 * Get latest stats value from the nic.
1714 * Called with read_lock(&dev_base_lock) held for read -
1715 * only synchronized against unregister_netdevice.
1716 */
1717static struct net_device_stats *nv_get_stats(struct net_device *dev)
1718{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001719 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720
Ayaz Abdulla21828162007-01-23 12:27:21 -05001721 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001722 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001723 nv_get_hw_stats(dev);
1724
1725 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001726 dev->stats.tx_bytes = np->estats.tx_bytes;
1727 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1728 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1729 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1730 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1731 dev->stats.rx_errors = np->estats.rx_errors_total;
1732 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001733 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001734
1735 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736}
1737
1738/*
1739 * nv_alloc_rx: fill rx ring entries.
1740 * Return 1 if the allocations for the skbs failed and the
1741 * rx engine is without Available descriptors
1742 */
1743static int nv_alloc_rx(struct net_device *dev)
1744{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001745 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001746 struct ring_desc* less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001748 less_rx = np->get_rx.orig;
1749 if (less_rx-- == np->first_rx.orig)
1750 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001751
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001752 while (np->put_rx.orig != less_rx) {
1753 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001754 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001755 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001756 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1757 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001758 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001759 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001760 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001761 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1762 wmb();
1763 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001764 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001765 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001766 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001767 np->put_rx_ctx = np->first_rx_ctx;
1768 } else {
1769 return 1;
1770 }
1771 }
1772 return 0;
1773}
1774
1775static int nv_alloc_rx_optimized(struct net_device *dev)
1776{
1777 struct fe_priv *np = netdev_priv(dev);
1778 struct ring_desc_ex* less_rx;
1779
1780 less_rx = np->get_rx.ex;
1781 if (less_rx-- == np->first_rx.ex)
1782 less_rx = np->last_rx.ex;
1783
1784 while (np->put_rx.ex != less_rx) {
1785 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1786 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001787 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001788 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1789 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001790 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001791 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001792 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001793 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1794 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001795 wmb();
1796 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001797 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001798 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001799 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001800 np->put_rx_ctx = np->first_rx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 } else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001802 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 return 0;
1806}
1807
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001808/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001809static void nv_do_rx_refill(unsigned long data)
1810{
1811 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001812 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001813
1814 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001815 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001816}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001818static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001819{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001820 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001821 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001822
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001823 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001824
1825 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001826 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1827 else
1828 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1829 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1830 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001831
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001832 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001833 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001834 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001835 np->rx_ring.orig[i].buf = 0;
1836 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001837 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001838 np->rx_ring.ex[i].txvlan = 0;
1839 np->rx_ring.ex[i].bufhigh = 0;
1840 np->rx_ring.ex[i].buflow = 0;
1841 }
1842 np->rx_skb[i].skb = NULL;
1843 np->rx_skb[i].dma = 0;
1844 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001845}
1846
1847static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001849 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001851
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001852 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001853
1854 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001855 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1856 else
1857 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1858 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1859 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001860 np->tx_pkts_in_progress = 0;
1861 np->tx_change_owner = NULL;
1862 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001863 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001865 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001866 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001867 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001868 np->tx_ring.orig[i].buf = 0;
1869 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001870 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001871 np->tx_ring.ex[i].txvlan = 0;
1872 np->tx_ring.ex[i].bufhigh = 0;
1873 np->tx_ring.ex[i].buflow = 0;
1874 }
1875 np->tx_skb[i].skb = NULL;
1876 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001877 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001878 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001879 np->tx_skb[i].first_tx_desc = NULL;
1880 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001881 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001882}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883
Manfred Sprauld81c0982005-07-31 18:20:30 +02001884static int nv_init_ring(struct net_device *dev)
1885{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001886 struct fe_priv *np = netdev_priv(dev);
1887
Manfred Sprauld81c0982005-07-31 18:20:30 +02001888 nv_init_tx(dev);
1889 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001890
1891 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001892 return nv_alloc_rx(dev);
1893 else
1894 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895}
1896
Eric Dumazet73a37072009-06-17 21:17:59 +00001897static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001898{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001899 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001900 if (tx_skb->dma_single)
1901 pci_unmap_single(np->pci_dev, tx_skb->dma,
1902 tx_skb->dma_len,
1903 PCI_DMA_TODEVICE);
1904 else
1905 pci_unmap_page(np->pci_dev, tx_skb->dma,
1906 tx_skb->dma_len,
1907 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001908 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001909 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001910}
1911
1912static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1913{
1914 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001915 if (tx_skb->skb) {
1916 dev_kfree_skb_any(tx_skb->skb);
1917 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001918 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001919 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001920 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001921}
1922
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923static void nv_drain_tx(struct net_device *dev)
1924{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001925 struct fe_priv *np = netdev_priv(dev);
1926 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001927
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001928 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001929 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001930 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001931 np->tx_ring.orig[i].buf = 0;
1932 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001933 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001934 np->tx_ring.ex[i].txvlan = 0;
1935 np->tx_ring.ex[i].bufhigh = 0;
1936 np->tx_ring.ex[i].buflow = 0;
1937 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001938 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001939 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001940 np->tx_skb[i].dma = 0;
1941 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001942 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001943 np->tx_skb[i].first_tx_desc = NULL;
1944 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001946 np->tx_pkts_in_progress = 0;
1947 np->tx_change_owner = NULL;
1948 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949}
1950
1951static void nv_drain_rx(struct net_device *dev)
1952{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001953 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001955
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001956 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001957 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001958 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001959 np->rx_ring.orig[i].buf = 0;
1960 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001961 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001962 np->rx_ring.ex[i].txvlan = 0;
1963 np->rx_ring.ex[i].bufhigh = 0;
1964 np->rx_ring.ex[i].buflow = 0;
1965 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001967 if (np->rx_skb[i].skb) {
1968 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001969 (skb_end_pointer(np->rx_skb[i].skb) -
1970 np->rx_skb[i].skb->data),
1971 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001972 dev_kfree_skb(np->rx_skb[i].skb);
1973 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 }
1975 }
1976}
1977
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001978static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979{
1980 nv_drain_tx(dev);
1981 nv_drain_rx(dev);
1982}
1983
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001984static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1985{
1986 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1987}
1988
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001989static void nv_legacybackoff_reseed(struct net_device *dev)
1990{
1991 u8 __iomem *base = get_hwbase(dev);
1992 u32 reg;
1993 u32 low;
1994 int tx_status = 0;
1995
1996 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1997 get_random_bytes(&low, sizeof(low));
1998 reg |= low & NVREG_SLOTTIME_MASK;
1999
2000 /* Need to stop tx before change takes effect.
2001 * Caller has already gained np->lock.
2002 */
2003 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2004 if (tx_status)
2005 nv_stop_tx(dev);
2006 nv_stop_rx(dev);
2007 writel(reg, base + NvRegSlotTime);
2008 if (tx_status)
2009 nv_start_tx(dev);
2010 nv_start_rx(dev);
2011}
2012
2013/* Gear Backoff Seeds */
2014#define BACKOFF_SEEDSET_ROWS 8
2015#define BACKOFF_SEEDSET_LFSRS 15
2016
2017/* Known Good seed sets */
2018static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2019 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2020 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2021 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2022 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2023 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2024 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2025 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2026 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184}};
2027
2028static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2029 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2030 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2031 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2032 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2033 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2034 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2035 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2036 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395}};
2037
2038static void nv_gear_backoff_reseed(struct net_device *dev)
2039{
2040 u8 __iomem *base = get_hwbase(dev);
2041 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2042 u32 temp, seedset, combinedSeed;
2043 int i;
2044
2045 /* Setup seed for free running LFSR */
2046 /* We are going to read the time stamp counter 3 times
2047 and swizzle bits around to increase randomness */
2048 get_random_bytes(&miniseed1, sizeof(miniseed1));
2049 miniseed1 &= 0x0fff;
2050 if (miniseed1 == 0)
2051 miniseed1 = 0xabc;
2052
2053 get_random_bytes(&miniseed2, sizeof(miniseed2));
2054 miniseed2 &= 0x0fff;
2055 if (miniseed2 == 0)
2056 miniseed2 = 0xabc;
2057 miniseed2_reversed =
2058 ((miniseed2 & 0xF00) >> 8) |
2059 (miniseed2 & 0x0F0) |
2060 ((miniseed2 & 0x00F) << 8);
2061
2062 get_random_bytes(&miniseed3, sizeof(miniseed3));
2063 miniseed3 &= 0x0fff;
2064 if (miniseed3 == 0)
2065 miniseed3 = 0xabc;
2066 miniseed3_reversed =
2067 ((miniseed3 & 0xF00) >> 8) |
2068 (miniseed3 & 0x0F0) |
2069 ((miniseed3 & 0x00F) << 8);
2070
2071 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2072 (miniseed2 ^ miniseed3_reversed);
2073
2074 /* Seeds can not be zero */
2075 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2076 combinedSeed |= 0x08;
2077 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2078 combinedSeed |= 0x8000;
2079
2080 /* No need to disable tx here */
2081 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2082 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2083 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
2084 writel(temp,base + NvRegBackOffControl);
2085
2086 /* Setup seeds for all gear LFSRs. */
2087 get_random_bytes(&seedset, sizeof(seedset));
2088 seedset = seedset % BACKOFF_SEEDSET_ROWS;
2089 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++)
2090 {
2091 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2092 temp |= main_seedset[seedset][i-1] & 0x3ff;
2093 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2094 writel(temp, base + NvRegBackOffControl);
2095 }
2096}
2097
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098/*
2099 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002100 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002102static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002104 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002105 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002106 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2107 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002108 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002109 u32 offset = 0;
2110 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002111 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002112 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002113 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002114 struct ring_desc* put_tx;
2115 struct ring_desc* start_tx;
2116 struct ring_desc* prev_tx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002117 struct nv_skb_map* prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002118 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002119
2120 /* add fragments to entries count */
2121 for (i = 0; i < fragments; i++) {
2122 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2123 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2124 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002126 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002127 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002128 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002129 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002130 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002131 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002132 return NETDEV_TX_BUSY;
2133 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002134 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002135
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002136 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002137
Ayaz Abdullafa454592006-01-05 22:45:45 -08002138 /* setup the header buffer */
2139 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002140 prev_tx = put_tx;
2141 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002142 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002143 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002144 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002145 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002146 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002147 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2148 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002149
Ayaz Abdullafa454592006-01-05 22:45:45 -08002150 tx_flags = np->tx_flags;
2151 offset += bcnt;
2152 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002153 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002154 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002155 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002156 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002157 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002158
2159 /* setup the fragments */
2160 for (i = 0; i < fragments; i++) {
2161 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2162 u32 size = frag->size;
2163 offset = 0;
2164
2165 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002166 prev_tx = put_tx;
2167 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002168 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002169 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2170 PCI_DMA_TODEVICE);
2171 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002172 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002173 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2174 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002175
Ayaz Abdullafa454592006-01-05 22:45:45 -08002176 offset += bcnt;
2177 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002178 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002179 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002180 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002181 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002182 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002183 }
2184
Ayaz Abdullafa454592006-01-05 22:45:45 -08002185 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002186 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002187
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002188 /* save skb in this slot's context area */
2189 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002190
Herbert Xu89114af2006-07-08 13:34:32 -07002191 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002192 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002193 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002194 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002195 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002196
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002197 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002198
Ayaz Abdullafa454592006-01-05 22:45:45 -08002199 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002200 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2201 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002202
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002203 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002204
2205 dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
2206 dev->name, entries, tx_flags_extra);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 {
2208 int j;
2209 for (j=0; j<64; j++) {
2210 if ((j%16) == 0)
2211 dprintk("\n%03x:", j);
2212 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2213 }
2214 dprintk("\n");
2215 }
2216
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 dev->trans_start = jiffies;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002218 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002219 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220}
2221
Stephen Hemminger613573252009-08-31 19:50:58 +00002222static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2223 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002224{
2225 struct fe_priv *np = netdev_priv(dev);
2226 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002227 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002228 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2229 unsigned int i;
2230 u32 offset = 0;
2231 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002232 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002233 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2234 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002235 struct ring_desc_ex* put_tx;
2236 struct ring_desc_ex* start_tx;
2237 struct ring_desc_ex* prev_tx;
2238 struct nv_skb_map* prev_tx_ctx;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002239 struct nv_skb_map* start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002240 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002241
2242 /* add fragments to entries count */
2243 for (i = 0; i < fragments; i++) {
2244 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2245 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2246 }
2247
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002248 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002249 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002250 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002251 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002252 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002253 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002254 return NETDEV_TX_BUSY;
2255 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002256 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002257
2258 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002259 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002260
2261 /* setup the header buffer */
2262 do {
2263 prev_tx = put_tx;
2264 prev_tx_ctx = np->put_tx_ctx;
2265 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2266 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2267 PCI_DMA_TODEVICE);
2268 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002269 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002270 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2271 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002272 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002273
2274 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002275 offset += bcnt;
2276 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002277 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002278 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002279 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002280 np->put_tx_ctx = np->first_tx_ctx;
2281 } while (size);
2282
2283 /* setup the fragments */
2284 for (i = 0; i < fragments; i++) {
2285 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2286 u32 size = frag->size;
2287 offset = 0;
2288
2289 do {
2290 prev_tx = put_tx;
2291 prev_tx_ctx = np->put_tx_ctx;
2292 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2293 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2294 PCI_DMA_TODEVICE);
2295 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002296 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002297 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2298 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002299 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002300
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002301 offset += bcnt;
2302 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002303 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002304 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002305 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002306 np->put_tx_ctx = np->first_tx_ctx;
2307 } while (size);
2308 }
2309
2310 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002311 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002312
2313 /* save skb in this slot's context area */
2314 prev_tx_ctx->skb = skb;
2315
2316 if (skb_is_gso(skb))
2317 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2318 else
2319 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2320 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2321
2322 /* vlan tag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002323 if (likely(!np->vlangrp)) {
2324 start_tx->txvlan = 0;
2325 } else {
2326 if (vlan_tx_tag_present(skb))
2327 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb));
2328 else
2329 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002330 }
2331
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002332 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002333
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002334 if (np->tx_limit) {
2335 /* Limit the number of outstanding tx. Setup all fragments, but
2336 * do not set the VALID bit on the first descriptor. Save a pointer
2337 * to that descriptor and also for next skb_map element.
2338 */
2339
2340 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2341 if (!np->tx_change_owner)
2342 np->tx_change_owner = start_tx_ctx;
2343
2344 /* remove VALID bit */
2345 tx_flags &= ~NV_TX2_VALID;
2346 start_tx_ctx->first_tx_desc = start_tx;
2347 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2348 np->tx_end_flip = np->put_tx_ctx;
2349 } else {
2350 np->tx_pkts_in_progress++;
2351 }
2352 }
2353
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002354 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002355 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2356 np->put_tx.ex = put_tx;
2357
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002358 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002359
2360 dprintk(KERN_DEBUG "%s: nv_start_xmit_optimized: entries %d queued for transmission. tx_flags_extra: %x\n",
2361 dev->name, entries, tx_flags_extra);
2362 {
2363 int j;
2364 for (j=0; j<64; j++) {
2365 if ((j%16) == 0)
2366 dprintk("\n%03x:", j);
2367 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2368 }
2369 dprintk("\n");
2370 }
2371
2372 dev->trans_start = jiffies;
2373 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002374 return NETDEV_TX_OK;
2375}
2376
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002377static inline void nv_tx_flip_ownership(struct net_device *dev)
2378{
2379 struct fe_priv *np = netdev_priv(dev);
2380
2381 np->tx_pkts_in_progress--;
2382 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002383 np->tx_change_owner->first_tx_desc->flaglen |=
2384 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002385 np->tx_pkts_in_progress++;
2386
2387 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2388 if (np->tx_change_owner == np->tx_end_flip)
2389 np->tx_change_owner = NULL;
2390
2391 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2392 }
2393}
2394
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395/*
2396 * nv_tx_done: check for completed packets, release the skbs.
2397 *
2398 * Caller must own np->lock.
2399 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002400static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002402 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002403 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002404 int tx_work = 0;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002405 struct ring_desc* orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002407 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002408 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2409 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002411 dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
2412 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002413
Eric Dumazet73a37072009-06-17 21:17:59 +00002414 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002415
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002417 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002418 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002419 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002420 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002421 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002422 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002423 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2424 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002425 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002426 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002427 dev->stats.tx_packets++;
2428 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002429 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002430 dev_kfree_skb_any(np->get_tx_ctx->skb);
2431 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002432 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 }
2434 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002435 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002436 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002437 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002438 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002439 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002440 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002441 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2442 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002443 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002444 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002445 dev->stats.tx_packets++;
2446 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002447 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002448 dev_kfree_skb_any(np->get_tx_ctx->skb);
2449 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002450 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 }
2452 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002453 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002454 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002455 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002456 np->get_tx_ctx = np->first_tx_ctx;
2457 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002458 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002459 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002460 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002461 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002462 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002463}
2464
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002465static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002466{
2467 struct fe_priv *np = netdev_priv(dev);
2468 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002469 int tx_work = 0;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002470 struct ring_desc_ex* orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002471
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002472 while ((np->get_tx.ex != np->put_tx.ex) &&
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002473 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002474 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002475
2476 dprintk(KERN_DEBUG "%s: nv_tx_done_optimized: flags 0x%x.\n",
2477 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002478
Eric Dumazet73a37072009-06-17 21:17:59 +00002479 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002480
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002481 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002482 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002483 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002484 else {
2485 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2486 if (np->driver_data & DEV_HAS_GEAR_MODE)
2487 nv_gear_backoff_reseed(dev);
2488 else
2489 nv_legacybackoff_reseed(dev);
2490 }
2491 }
2492
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002493 dev_kfree_skb_any(np->get_tx_ctx->skb);
2494 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002495 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002496
2497 if (np->tx_limit) {
2498 nv_tx_flip_ownership(dev);
2499 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002500 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002501 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002502 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002503 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002504 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002506 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002507 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002509 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002510 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511}
2512
2513/*
2514 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002515 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 */
2517static void nv_tx_timeout(struct net_device *dev)
2518{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002519 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002521 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002522 union ring_type put_tx;
2523 int saved_tx_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002525 if (np->msi_flags & NV_MSI_X_ENABLED)
2526 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2527 else
2528 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2529
2530 printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531
Manfred Spraulc2dba062005-07-31 18:29:47 +02002532 {
2533 int i;
2534
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002535 printk(KERN_INFO "%s: Ring at %lx\n",
2536 dev->name, (unsigned long)np->ring_addr);
Manfred Spraulc2dba062005-07-31 18:29:47 +02002537 printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04002538 for (i=0;i<=np->register_size;i+= 32) {
Manfred Spraulc2dba062005-07-31 18:29:47 +02002539 printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2540 i,
2541 readl(base + i + 0), readl(base + i + 4),
2542 readl(base + i + 8), readl(base + i + 12),
2543 readl(base + i + 16), readl(base + i + 20),
2544 readl(base + i + 24), readl(base + i + 28));
2545 }
2546 printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002547 for (i=0;i<np->tx_ring_size;i+= 4) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002548 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02002549 printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002550 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002551 le32_to_cpu(np->tx_ring.orig[i].buf),
2552 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2553 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2554 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2555 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2556 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2557 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2558 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002559 } else {
2560 printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002561 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002562 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2563 le32_to_cpu(np->tx_ring.ex[i].buflow),
2564 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2565 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2566 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2567 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2568 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2569 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2570 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2571 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2572 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2573 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002574 }
Manfred Spraulc2dba062005-07-31 18:29:47 +02002575 }
2576 }
2577
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578 spin_lock_irq(&np->lock);
2579
2580 /* 1) stop tx engine */
2581 nv_stop_tx(dev);
2582
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002583 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2584 saved_tx_limit = np->tx_limit;
2585 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2586 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002587 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002588 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002589 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002590 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002592 /* save current HW postion */
2593 if (np->tx_change_owner)
2594 put_tx.ex = np->tx_change_owner->first_tx_desc;
2595 else
2596 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002598 /* 3) clear all tx state */
2599 nv_drain_tx(dev);
2600 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002601
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002602 /* 4) restore state to current HW position */
2603 np->get_tx = np->put_tx = put_tx;
2604 np->tx_limit = saved_tx_limit;
2605
2606 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002608 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609 spin_unlock_irq(&np->lock);
2610}
2611
Manfred Spraul22c6d142005-04-19 21:17:09 +02002612/*
2613 * Called when the nic notices a mismatch between the actual data len on the
2614 * wire and the len indicated in the 802 header
2615 */
2616static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2617{
2618 int hdrlen; /* length of the 802 header */
2619 int protolen; /* length as stored in the proto field */
2620
2621 /* 1) calculate len according to header */
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002622 if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002623 protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
2624 hdrlen = VLAN_HLEN;
2625 } else {
2626 protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
2627 hdrlen = ETH_HLEN;
2628 }
2629 dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
2630 dev->name, datalen, protolen, hdrlen);
2631 if (protolen > ETH_DATA_LEN)
2632 return datalen; /* Value in proto field not a len, no checks possible */
2633
2634 protolen += hdrlen;
2635 /* consistency checks: */
2636 if (datalen > ETH_ZLEN) {
2637 if (datalen >= protolen) {
2638 /* more data on wire than in 802 header, trim of
2639 * additional data.
2640 */
2641 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2642 dev->name, protolen);
2643 return protolen;
2644 } else {
2645 /* less data on wire than mentioned in header.
2646 * Discard the packet.
2647 */
2648 dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
2649 dev->name);
2650 return -1;
2651 }
2652 } else {
2653 /* short packet. Accept only if 802 values are also short */
2654 if (protolen > ETH_ZLEN) {
2655 dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
2656 dev->name);
2657 return -1;
2658 }
2659 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2660 dev->name, datalen);
2661 return datalen;
2662 }
2663}
2664
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002665static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002667 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002668 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002669 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002670 struct sk_buff *skb;
2671 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002672
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002673 while((np->get_rx.orig != np->put_rx.orig) &&
2674 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002675 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002677 dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
2678 dev->name, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 /*
2681 * the packet is for us - immediately tear down the pci mapping.
2682 * TODO: check if a prefetch of the first cacheline improves
2683 * the performance.
2684 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002685 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2686 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002688 skb = np->get_rx_ctx->skb;
2689 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690
2691 {
2692 int j;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002693 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694 for (j=0; j<64; j++) {
2695 if ((j%16) == 0)
2696 dprintk("\n%03x:", j);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002697 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 }
2699 dprintk("\n");
2700 }
2701 /* look at what we actually got: */
2702 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002703 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2704 len = flags & LEN_MASK_V1;
2705 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002706 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002707 len = nv_getlen(dev, skb->data, len);
2708 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002709 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002710 dev_kfree_skb(skb);
2711 goto next_pkt;
2712 }
2713 }
2714 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002715 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002716 if (flags & NV_RX_SUBSTRACT1) {
2717 len--;
2718 }
2719 }
2720 /* the rest are hard errors */
2721 else {
2722 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002723 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002724 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002725 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002726 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002727 dev->stats.rx_over_errors++;
2728 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002729 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002730 goto next_pkt;
2731 }
2732 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002733 } else {
2734 dev_kfree_skb(skb);
2735 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002736 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002738 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2739 len = flags & LEN_MASK_V2;
2740 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002741 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002742 len = nv_getlen(dev, skb->data, len);
2743 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002744 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002745 dev_kfree_skb(skb);
2746 goto next_pkt;
2747 }
2748 }
2749 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002750 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002751 if (flags & NV_RX2_SUBSTRACT1) {
2752 len--;
2753 }
2754 }
2755 /* the rest are hard errors */
2756 else {
2757 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002758 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002759 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002760 dev->stats.rx_over_errors++;
2761 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002762 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002763 goto next_pkt;
2764 }
2765 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002766 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2767 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002768 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002769 } else {
2770 dev_kfree_skb(skb);
2771 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772 }
2773 }
2774 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775 skb_put(skb, len);
2776 skb->protocol = eth_type_trans(skb, dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002777 dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
2778 dev->name, len, skb->protocol);
Tom Herbert53f224c2010-05-03 19:08:45 +00002779 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002780 dev->stats.rx_packets++;
2781 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002783 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002784 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002785 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002786 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002787
2788 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002789 }
2790
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002791 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002792}
2793
2794static int nv_rx_process_optimized(struct net_device *dev, int limit)
2795{
2796 struct fe_priv *np = netdev_priv(dev);
2797 u32 flags;
2798 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002799 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002800 struct sk_buff *skb;
2801 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002802
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002803 while((np->get_rx.ex != np->put_rx.ex) &&
2804 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002805 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002806
2807 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: flags 0x%x.\n",
2808 dev->name, flags);
2809
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002810 /*
2811 * the packet is for us - immediately tear down the pci mapping.
2812 * TODO: check if a prefetch of the first cacheline improves
2813 * the performance.
2814 */
2815 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2816 np->get_rx_ctx->dma_len,
2817 PCI_DMA_FROMDEVICE);
2818 skb = np->get_rx_ctx->skb;
2819 np->get_rx_ctx->skb = NULL;
2820
2821 {
2822 int j;
2823 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
2824 for (j=0; j<64; j++) {
2825 if ((j%16) == 0)
2826 dprintk("\n%03x:", j);
2827 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2828 }
2829 dprintk("\n");
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002830 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002831 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002832 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2833 len = flags & LEN_MASK_V2;
2834 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002835 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002836 len = nv_getlen(dev, skb->data, len);
2837 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002838 dev_kfree_skb(skb);
2839 goto next_pkt;
2840 }
2841 }
2842 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002843 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002844 if (flags & NV_RX2_SUBSTRACT1) {
2845 len--;
2846 }
2847 }
2848 /* the rest are hard errors */
2849 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002850 dev_kfree_skb(skb);
2851 goto next_pkt;
2852 }
2853 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002854
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002855 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2856 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002857 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002858
2859 /* got a valid packet - forward it to the network core */
2860 skb_put(skb, len);
2861 skb->protocol = eth_type_trans(skb, dev);
2862 prefetch(skb->data);
2863
2864 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: %d bytes, proto %d accepted.\n",
2865 dev->name, len, skb->protocol);
2866
2867 if (likely(!np->vlangrp)) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002868 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002869 } else {
2870 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2871 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002872 vlan_gro_receive(&np->napi, np->vlangrp,
2873 vlanflags & NV_RX3_VLAN_TAG_MASK, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002874 } else {
Tom Herbert53f224c2010-05-03 19:08:45 +00002875 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002876 }
2877 }
2878
Jeff Garzik8148ff42007-10-16 20:56:09 -04002879 dev->stats.rx_packets++;
2880 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002881 } else {
2882 dev_kfree_skb(skb);
2883 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002884next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002885 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002886 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002887 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002888 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002889
2890 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002892
Ingo Molnarc1b71512007-10-17 12:18:23 +02002893 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894}
2895
Manfred Sprauld81c0982005-07-31 18:20:30 +02002896static void set_bufsize(struct net_device *dev)
2897{
2898 struct fe_priv *np = netdev_priv(dev);
2899
2900 if (dev->mtu <= ETH_DATA_LEN)
2901 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2902 else
2903 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2904}
2905
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906/*
2907 * nv_change_mtu: dev->change_mtu function
2908 * Called with dev_base_lock held for read.
2909 */
2910static int nv_change_mtu(struct net_device *dev, int new_mtu)
2911{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002912 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002913 int old_mtu;
2914
2915 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002917
2918 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002920
2921 /* return early if the buffer sizes will not change */
2922 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2923 return 0;
2924 if (old_mtu == new_mtu)
2925 return 0;
2926
2927 /* synchronized against open : rtnl_lock() held by caller */
2928 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002929 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002930 /*
2931 * It seems that the nic preloads valid ring entries into an
2932 * internal buffer. The procedure for flushing everything is
2933 * guessed, there is probably a simpler approach.
2934 * Changing the MTU is a rare event, it shouldn't matter.
2935 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002936 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002937 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002938 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002939 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002940 spin_lock(&np->lock);
2941 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002942 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002943 nv_txrx_reset(dev);
2944 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002945 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002946 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002947 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002948 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002949 if (!np->in_shutdown)
2950 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2951 }
2952 /* reinit nic view of the rx queue */
2953 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002954 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002955 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002956 base + NvRegRingSizes);
2957 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002958 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002959 pci_push(base);
2960
2961 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002962 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002963 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002964 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002965 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002966 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002967 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002968 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 return 0;
2970}
2971
Manfred Spraul72b31782005-07-31 18:33:34 +02002972static void nv_copy_mac_to_hw(struct net_device *dev)
2973{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002974 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002975 u32 mac[2];
2976
2977 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2978 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2979 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2980
2981 writel(mac[0], base + NvRegMacAddrA);
2982 writel(mac[1], base + NvRegMacAddrB);
2983}
2984
2985/*
2986 * nv_set_mac_address: dev->set_mac_address function
2987 * Called with rtnl_lock() held.
2988 */
2989static int nv_set_mac_address(struct net_device *dev, void *addr)
2990{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002991 struct fe_priv *np = netdev_priv(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002992 struct sockaddr *macaddr = (struct sockaddr*)addr;
2993
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002994 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002995 return -EADDRNOTAVAIL;
2996
2997 /* synchronized against open : rtnl_lock() held by caller */
2998 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2999
3000 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07003001 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003002 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003003 spin_lock_irq(&np->lock);
3004
3005 /* stop rx engine */
3006 nv_stop_rx(dev);
3007
3008 /* set mac address */
3009 nv_copy_mac_to_hw(dev);
3010
3011 /* restart rx engine */
3012 nv_start_rx(dev);
3013 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003014 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003015 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003016 } else {
3017 nv_copy_mac_to_hw(dev);
3018 }
3019 return 0;
3020}
3021
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022/*
3023 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07003024 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025 */
3026static void nv_set_multicast(struct net_device *dev)
3027{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003028 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 u8 __iomem *base = get_hwbase(dev);
3030 u32 addr[2];
3031 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003032 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033
3034 memset(addr, 0, sizeof(addr));
3035 memset(mask, 0, sizeof(mask));
3036
3037 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003038 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003040 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003041
Jiri Pirko48e2f182010-02-22 09:22:26 +00003042 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043 u32 alwaysOff[2];
3044 u32 alwaysOn[2];
3045
3046 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3047 if (dev->flags & IFF_ALLMULTI) {
3048 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3049 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003050 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051
Jiri Pirko22bedad32010-04-01 21:22:57 +00003052 netdev_for_each_mc_addr(ha, dev) {
3053 unsigned char *addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003055
3056 a = le32_to_cpu(*(__le32 *) addr);
3057 b = le16_to_cpu(*(__le16 *) (&addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 alwaysOn[0] &= a;
3059 alwaysOff[0] &= ~a;
3060 alwaysOn[1] &= b;
3061 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003062 }
3063 }
3064 addr[0] = alwaysOn[0];
3065 addr[1] = alwaysOn[1];
3066 mask[0] = alwaysOn[0] | alwaysOff[0];
3067 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003068 } else {
3069 mask[0] = NVREG_MCASTMASKA_NONE;
3070 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003071 }
3072 }
3073 addr[0] |= NVREG_MCASTADDRA_FORCE;
3074 pff |= NVREG_PFF_ALWAYS;
3075 spin_lock_irq(&np->lock);
3076 nv_stop_rx(dev);
3077 writel(addr[0], base + NvRegMulticastAddrA);
3078 writel(addr[1], base + NvRegMulticastAddrB);
3079 writel(mask[0], base + NvRegMulticastMaskA);
3080 writel(mask[1], base + NvRegMulticastMaskB);
3081 writel(pff, base + NvRegPacketFilterFlags);
3082 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
3083 dev->name);
3084 nv_start_rx(dev);
3085 spin_unlock_irq(&np->lock);
3086}
3087
Adrian Bunkc7985052006-06-22 12:03:29 +02003088static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003089{
3090 struct fe_priv *np = netdev_priv(dev);
3091 u8 __iomem *base = get_hwbase(dev);
3092
3093 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3094
3095 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3096 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3097 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3098 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3099 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3100 } else {
3101 writel(pff, base + NvRegPacketFilterFlags);
3102 }
3103 }
3104 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3105 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3106 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003107 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3108 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3109 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003110 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003111 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003112 /* limit the number of tx pause frames to a default of 8 */
3113 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3114 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003115 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003116 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3117 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3118 } else {
3119 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3120 writel(regmisc, base + NvRegMisc1);
3121 }
3122 }
3123}
3124
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003125/**
3126 * nv_update_linkspeed: Setup the MAC according to the link partner
3127 * @dev: Network device to be configured
3128 *
3129 * The function queries the PHY and checks if there is a link partner.
3130 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3131 * set to 10 MBit HD.
3132 *
3133 * The function returns 0 if there is no link partner and 1 if there is
3134 * a good link partner.
3135 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003136static int nv_update_linkspeed(struct net_device *dev)
3137{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003138 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003140 int adv = 0;
3141 int lpa = 0;
3142 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143 int newls = np->linkspeed;
3144 int newdup = np->duplex;
3145 int mii_status;
3146 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003147 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003148 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003149 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150
3151 /* BMSR_LSTATUS is latched, read it twice:
3152 * we want the current value.
3153 */
3154 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3155 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3156
3157 if (!(mii_status & BMSR_LSTATUS)) {
3158 dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
3159 dev->name);
3160 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3161 newdup = 0;
3162 retval = 0;
3163 goto set_speed;
3164 }
3165
3166 if (np->autoneg == 0) {
3167 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
3168 dev->name, np->fixed_mode);
3169 if (np->fixed_mode & LPA_100FULL) {
3170 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3171 newdup = 1;
3172 } else if (np->fixed_mode & LPA_100HALF) {
3173 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3174 newdup = 0;
3175 } else if (np->fixed_mode & LPA_10FULL) {
3176 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3177 newdup = 1;
3178 } else {
3179 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3180 newdup = 0;
3181 }
3182 retval = 1;
3183 goto set_speed;
3184 }
3185 /* check auto negotiation is complete */
3186 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3187 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3188 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3189 newdup = 0;
3190 retval = 0;
3191 dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
3192 goto set_speed;
3193 }
3194
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003195 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3196 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
3197 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
3198 dev->name, adv, lpa);
3199
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200 retval = 1;
3201 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003202 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3203 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204
3205 if ((control_1000 & ADVERTISE_1000FULL) &&
3206 (status_1000 & LPA_1000FULL)) {
3207 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
3208 dev->name);
3209 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3210 newdup = 1;
3211 goto set_speed;
3212 }
3213 }
3214
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003216 adv_lpa = lpa & adv;
3217 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3219 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003220 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3222 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003223 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3225 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003226 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3228 newdup = 0;
3229 } else {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003230 dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3232 newdup = 0;
3233 }
3234
3235set_speed:
3236 if (np->duplex == newdup && np->linkspeed == newls)
3237 return retval;
3238
3239 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
3240 dev->name, np->linkspeed, np->duplex, newls, newdup);
3241
3242 np->duplex = newdup;
3243 np->linkspeed = newls;
3244
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003245 /* The transmitter and receiver must be restarted for safe update */
3246 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3247 txrxFlags |= NV_RESTART_TX;
3248 nv_stop_tx(dev);
3249 }
3250 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3251 txrxFlags |= NV_RESTART_RX;
3252 nv_stop_rx(dev);
3253 }
3254
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003256 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003258 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3259 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3260 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003262 phyreg |= NVREG_SLOTTIME_1000_FULL;
3263 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264 }
3265
3266 phyreg = readl(base + NvRegPhyInterface);
3267 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3268 if (np->duplex == 0)
3269 phyreg |= PHY_HALF;
3270 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3271 phyreg |= PHY_100;
3272 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3273 phyreg |= PHY_1000;
3274 writel(phyreg, base + NvRegPhyInterface);
3275
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003276 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003277 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003278 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003279 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003280 } else {
3281 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3282 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3283 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3284 else
3285 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3286 } else {
3287 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3288 }
3289 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003290 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003291 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3292 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3293 else
3294 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003295 }
3296 writel(txreg, base + NvRegTxDeferral);
3297
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003298 if (np->desc_ver == DESC_VER_1) {
3299 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3300 } else {
3301 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3302 txreg = NVREG_TX_WM_DESC2_3_1000;
3303 else
3304 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3305 }
3306 writel(txreg, base + NvRegTxWatermark);
3307
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308 writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
3309 base + NvRegMisc1);
3310 pci_push(base);
3311 writel(np->linkspeed, base + NvRegLinkSpeed);
3312 pci_push(base);
3313
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003314 pause_flags = 0;
3315 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003316 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003317 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
3318 adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
3319 lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003320
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003321 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003322 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003323 if (lpa_pause & LPA_PAUSE_CAP) {
3324 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3325 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3326 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3327 }
3328 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003329 case ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003330 if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
3331 {
3332 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3333 }
3334 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003335 case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003336 if (lpa_pause & LPA_PAUSE_CAP)
3337 {
3338 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3339 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3340 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3341 }
3342 if (lpa_pause == LPA_PAUSE_ASYM)
3343 {
3344 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3345 }
3346 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003347 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003348 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003349 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003350 }
3351 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003352 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003353
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003354 if (txrxFlags & NV_RESTART_TX)
3355 nv_start_tx(dev);
3356 if (txrxFlags & NV_RESTART_RX)
3357 nv_start_rx(dev);
3358
Linus Torvalds1da177e2005-04-16 15:20:36 -07003359 return retval;
3360}
3361
3362static void nv_linkchange(struct net_device *dev)
3363{
3364 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003365 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366 netif_carrier_on(dev);
3367 printk(KERN_INFO "%s: link up.\n", dev->name);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003368 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003369 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003370 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371 } else {
3372 if (netif_carrier_ok(dev)) {
3373 netif_carrier_off(dev);
3374 printk(KERN_INFO "%s: link down.\n", dev->name);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003375 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003376 nv_stop_rx(dev);
3377 }
3378 }
3379}
3380
3381static void nv_link_irq(struct net_device *dev)
3382{
3383 u8 __iomem *base = get_hwbase(dev);
3384 u32 miistat;
3385
3386 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003387 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003388 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
3389
3390 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3391 nv_linkchange(dev);
3392 dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
3393}
3394
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003395static void nv_msi_workaround(struct fe_priv *np)
3396{
3397
3398 /* Need to toggle the msi irq mask within the ethernet device,
3399 * otherwise, future interrupts will not be detected.
3400 */
3401 if (np->msi_flags & NV_MSI_ENABLED) {
3402 u8 __iomem *base = np->base;
3403
3404 writel(0, base + NvRegMSIIrqMask);
3405 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3406 }
3407}
3408
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003409static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3410{
3411 struct fe_priv *np = netdev_priv(dev);
3412
3413 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3414 if (total_work > NV_DYNAMIC_THRESHOLD) {
3415 /* transition to poll based interrupts */
3416 np->quiet_count = 0;
3417 if (np->irqmask != NVREG_IRQMASK_CPU) {
3418 np->irqmask = NVREG_IRQMASK_CPU;
3419 return 1;
3420 }
3421 } else {
3422 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3423 np->quiet_count++;
3424 } else {
3425 /* reached a period of low activity, switch
3426 to per tx/rx packet interrupts */
3427 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3428 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3429 return 1;
3430 }
3431 }
3432 }
3433 }
3434 return 0;
3435}
3436
David Howells7d12e782006-10-05 14:55:46 +01003437static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438{
3439 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003440 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003441 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003442
3443 dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
3444
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003445 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3446 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003447 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003448 } else {
3449 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003450 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003451 }
3452 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
3453 if (!(np->events & np->irqmask))
3454 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003455
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003456 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003457
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003458 if (napi_schedule_prep(&np->napi)) {
3459 /*
3460 * Disable further irq's (msix not enabled with napi)
3461 */
3462 writel(0, base + NvRegIrqMask);
3463 __napi_schedule(&np->napi);
3464 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003465
Linus Torvalds1da177e2005-04-16 15:20:36 -07003466 dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
3467
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003468 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003469}
3470
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003471/**
3472 * All _optimized functions are used to help increase performance
3473 * (reduce CPU and increase throughput). They use descripter version 3,
3474 * compiler directives, and reduce memory accesses.
3475 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003476static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3477{
3478 struct net_device *dev = (struct net_device *) data;
3479 struct fe_priv *np = netdev_priv(dev);
3480 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003481
3482 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized\n", dev->name);
3483
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003484 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3485 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003486 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003487 } else {
3488 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003489 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003490 }
3491 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
3492 if (!(np->events & np->irqmask))
3493 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003494
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003495 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003496
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003497 if (napi_schedule_prep(&np->napi)) {
3498 /*
3499 * Disable further irq's (msix not enabled with napi)
3500 */
3501 writel(0, base + NvRegIrqMask);
3502 __napi_schedule(&np->napi);
3503 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003504 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized completed\n", dev->name);
3505
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003506 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003507}
3508
David Howells7d12e782006-10-05 14:55:46 +01003509static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003510{
3511 struct net_device *dev = (struct net_device *) data;
3512 struct fe_priv *np = netdev_priv(dev);
3513 u8 __iomem *base = get_hwbase(dev);
3514 u32 events;
3515 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003516 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003517
3518 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
3519
3520 for (i=0; ; i++) {
3521 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3522 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003523 dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
3524 if (!(events & np->irqmask))
3525 break;
3526
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003527 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003528 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003529 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003530
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003531 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003532 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003533 /* disable interrupts on the nic */
3534 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3535 pci_push(base);
3536
3537 if (!np->in_shutdown) {
3538 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3539 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3540 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003541 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003542 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003543 break;
3544 }
3545
3546 }
3547 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
3548
3549 return IRQ_RETVAL(i);
3550}
3551
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003552static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003553{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003554 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3555 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003556 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003557 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003558 int retcode;
stephen hemminger81a2e362010-04-28 08:25:28 +00003559 int rx_count, tx_work=0, rx_work=0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003560
stephen hemminger81a2e362010-04-28 08:25:28 +00003561 do {
3562 if (!nv_optimized(np)) {
3563 spin_lock_irqsave(&np->lock, flags);
3564 tx_work += nv_tx_done(dev, np->tx_ring_size);
3565 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003566
stephen hemminger81a2e362010-04-28 08:25:28 +00003567 rx_count = nv_rx_process(dev, budget);
3568 retcode = nv_alloc_rx(dev);
3569 } else {
3570 spin_lock_irqsave(&np->lock, flags);
3571 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3572 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003573
stephen hemminger81a2e362010-04-28 08:25:28 +00003574 rx_count = nv_rx_process_optimized(dev, budget);
3575 retcode = nv_alloc_rx_optimized(dev);
3576 }
3577 } while (retcode == 0 &&
3578 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003579
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003580 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003581 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003582 if (!np->in_shutdown)
3583 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003584 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003585 }
3586
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003587 nv_change_interrupt_mode(dev, tx_work + rx_work);
3588
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003589 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3590 spin_lock_irqsave(&np->lock, flags);
3591 nv_link_irq(dev);
3592 spin_unlock_irqrestore(&np->lock, flags);
3593 }
3594 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3595 spin_lock_irqsave(&np->lock, flags);
3596 nv_linkchange(dev);
3597 spin_unlock_irqrestore(&np->lock, flags);
3598 np->link_timeout = jiffies + LINK_TIMEOUT;
3599 }
3600 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3601 spin_lock_irqsave(&np->lock, flags);
3602 if (!np->in_shutdown) {
3603 np->nic_poll_irq = np->irqmask;
3604 np->recover_error = 1;
3605 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3606 }
3607 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003608 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003609 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003610 }
3611
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003612 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003613 /* re-enable interrupts
3614 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003615 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003616
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003617 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003618 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003619 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003620}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003621
David Howells7d12e782006-10-05 14:55:46 +01003622static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003623{
3624 struct net_device *dev = (struct net_device *) data;
3625 struct fe_priv *np = netdev_priv(dev);
3626 u8 __iomem *base = get_hwbase(dev);
3627 u32 events;
3628 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003629 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003630
3631 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
3632
3633 for (i=0; ; i++) {
3634 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3635 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003636 dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
3637 if (!(events & np->irqmask))
3638 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003639
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003640 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003641 if (unlikely(nv_alloc_rx_optimized(dev))) {
3642 spin_lock_irqsave(&np->lock, flags);
3643 if (!np->in_shutdown)
3644 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3645 spin_unlock_irqrestore(&np->lock, flags);
3646 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003647 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003648
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003649 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003650 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003651 /* disable interrupts on the nic */
3652 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3653 pci_push(base);
3654
3655 if (!np->in_shutdown) {
3656 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3657 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3658 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003659 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003660 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003661 break;
3662 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003663 }
3664 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
3665
3666 return IRQ_RETVAL(i);
3667}
3668
David Howells7d12e782006-10-05 14:55:46 +01003669static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003670{
3671 struct net_device *dev = (struct net_device *) data;
3672 struct fe_priv *np = netdev_priv(dev);
3673 u8 __iomem *base = get_hwbase(dev);
3674 u32 events;
3675 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003676 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003677
3678 dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
3679
3680 for (i=0; ; i++) {
3681 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3682 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003683 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3684 if (!(events & np->irqmask))
3685 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003686
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003687 /* check tx in case we reached max loop limit in tx isr */
3688 spin_lock_irqsave(&np->lock, flags);
3689 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3690 spin_unlock_irqrestore(&np->lock, flags);
3691
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003692 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003693 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003694 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003695 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003696 }
3697 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003698 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003699 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003700 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003701 np->link_timeout = jiffies + LINK_TIMEOUT;
3702 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003703 if (events & NVREG_IRQ_RECOVER_ERROR) {
3704 spin_lock_irq(&np->lock);
3705 /* disable interrupts on the nic */
3706 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3707 pci_push(base);
3708
3709 if (!np->in_shutdown) {
3710 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3711 np->recover_error = 1;
3712 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3713 }
3714 spin_unlock_irq(&np->lock);
3715 break;
3716 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003717 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003718 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003719 /* disable interrupts on the nic */
3720 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3721 pci_push(base);
3722
3723 if (!np->in_shutdown) {
3724 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3725 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3726 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003727 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003728 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003729 break;
3730 }
3731
3732 }
3733 dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
3734
3735 return IRQ_RETVAL(i);
3736}
3737
David Howells7d12e782006-10-05 14:55:46 +01003738static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003739{
3740 struct net_device *dev = (struct net_device *) data;
3741 struct fe_priv *np = netdev_priv(dev);
3742 u8 __iomem *base = get_hwbase(dev);
3743 u32 events;
3744
3745 dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
3746
3747 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3748 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3749 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3750 } else {
3751 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3752 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3753 }
3754 pci_push(base);
3755 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3756 if (!(events & NVREG_IRQ_TIMER))
3757 return IRQ_RETVAL(0);
3758
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003759 nv_msi_workaround(np);
3760
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003761 spin_lock(&np->lock);
3762 np->intr_test = 1;
3763 spin_unlock(&np->lock);
3764
3765 dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
3766
3767 return IRQ_RETVAL(1);
3768}
3769
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003770static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3771{
3772 u8 __iomem *base = get_hwbase(dev);
3773 int i;
3774 u32 msixmap = 0;
3775
3776 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3777 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3778 * the remaining 8 interrupts.
3779 */
3780 for (i = 0; i < 8; i++) {
3781 if ((irqmask >> i) & 0x1) {
3782 msixmap |= vector << (i << 2);
3783 }
3784 }
3785 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3786
3787 msixmap = 0;
3788 for (i = 0; i < 8; i++) {
3789 if ((irqmask >> (i + 8)) & 0x1) {
3790 msixmap |= vector << (i << 2);
3791 }
3792 }
3793 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3794}
3795
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003796static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003797{
3798 struct fe_priv *np = get_nvpriv(dev);
3799 u8 __iomem *base = get_hwbase(dev);
3800 int ret = 1;
3801 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003802 irqreturn_t (*handler)(int foo, void *data);
3803
3804 if (intr_test) {
3805 handler = nv_nic_irq_test;
3806 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003807 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003808 handler = nv_nic_irq_optimized;
3809 else
3810 handler = nv_nic_irq;
3811 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003812
3813 if (np->msi_flags & NV_MSI_X_CAPABLE) {
3814 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3815 np->msi_x_entry[i].entry = i;
3816 }
3817 if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
3818 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003819 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003820 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003821 sprintf(np->name_rx, "%s-rx", dev->name);
3822 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003823 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003824 printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
3825 pci_disable_msix(np->pci_dev);
3826 np->msi_flags &= ~NV_MSI_X_ENABLED;
3827 goto out_err;
3828 }
3829 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003830 sprintf(np->name_tx, "%s-tx", dev->name);
3831 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003832 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003833 printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
3834 pci_disable_msix(np->pci_dev);
3835 np->msi_flags &= ~NV_MSI_X_ENABLED;
3836 goto out_free_rx;
3837 }
3838 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003839 sprintf(np->name_other, "%s-other", dev->name);
3840 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003841 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003842 printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
3843 pci_disable_msix(np->pci_dev);
3844 np->msi_flags &= ~NV_MSI_X_ENABLED;
3845 goto out_free_tx;
3846 }
3847 /* map interrupts to their respective vector */
3848 writel(0, base + NvRegMSIXMap0);
3849 writel(0, base + NvRegMSIXMap1);
3850 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3851 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3852 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3853 } else {
3854 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003855 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003856 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3857 pci_disable_msix(np->pci_dev);
3858 np->msi_flags &= ~NV_MSI_X_ENABLED;
3859 goto out_err;
3860 }
3861
3862 /* map interrupts to vector 0 */
3863 writel(0, base + NvRegMSIXMap0);
3864 writel(0, base + NvRegMSIXMap1);
3865 }
3866 }
3867 }
3868 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
3869 if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
3870 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003871 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003872 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003873 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3874 pci_disable_msi(np->pci_dev);
3875 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003876 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003877 goto out_err;
3878 }
3879
3880 /* map interrupts to vector 0 */
3881 writel(0, base + NvRegMSIMap0);
3882 writel(0, base + NvRegMSIMap1);
3883 /* enable msi vector 0 */
3884 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3885 }
3886 }
3887 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003888 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003889 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003890
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003891 }
3892
3893 return 0;
3894out_free_tx:
3895 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3896out_free_rx:
3897 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3898out_err:
3899 return 1;
3900}
3901
3902static void nv_free_irq(struct net_device *dev)
3903{
3904 struct fe_priv *np = get_nvpriv(dev);
3905 int i;
3906
3907 if (np->msi_flags & NV_MSI_X_ENABLED) {
3908 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3909 free_irq(np->msi_x_entry[i].vector, dev);
3910 }
3911 pci_disable_msix(np->pci_dev);
3912 np->msi_flags &= ~NV_MSI_X_ENABLED;
3913 } else {
3914 free_irq(np->pci_dev->irq, dev);
3915 if (np->msi_flags & NV_MSI_ENABLED) {
3916 pci_disable_msi(np->pci_dev);
3917 np->msi_flags &= ~NV_MSI_ENABLED;
3918 }
3919 }
3920}
3921
Linus Torvalds1da177e2005-04-16 15:20:36 -07003922static void nv_do_nic_poll(unsigned long data)
3923{
3924 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003925 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003926 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003927 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003928
Linus Torvalds1da177e2005-04-16 15:20:36 -07003929 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003930 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003931 * reenable interrupts on the nic, we have to do this before calling
3932 * nv_nic_irq because that may decide to do otherwise
3933 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003934
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003935 if (!using_multi_irqs(dev)) {
3936 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003937 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003938 else
Manfred Spraula7475902007-10-17 21:52:33 +02003939 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003940 mask = np->irqmask;
3941 } else {
3942 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003943 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003944 mask |= NVREG_IRQ_RX_ALL;
3945 }
3946 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003947 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003948 mask |= NVREG_IRQ_TX_ALL;
3949 }
3950 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003951 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003952 mask |= NVREG_IRQ_OTHER;
3953 }
3954 }
Manfred Spraula7475902007-10-17 21:52:33 +02003955 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3956
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003957 if (np->recover_error) {
3958 np->recover_error = 0;
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003959 printk(KERN_INFO "%s: MAC in recoverable error state\n", dev->name);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003960 if (netif_running(dev)) {
3961 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003962 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003963 spin_lock(&np->lock);
3964 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003965 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003966 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3967 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003968 nv_txrx_reset(dev);
3969 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003970 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003971 /* reinit driver view of the rx queue */
3972 set_bufsize(dev);
3973 if (nv_init_ring(dev)) {
3974 if (!np->in_shutdown)
3975 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3976 }
3977 /* reinit nic view of the rx queue */
3978 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3979 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
3980 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
3981 base + NvRegRingSizes);
3982 pci_push(base);
3983 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3984 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003985 /* clear interrupts */
3986 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3987 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3988 else
3989 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003990
3991 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003992 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003993 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003994 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003995 netif_tx_unlock_bh(dev);
3996 }
3997 }
3998
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003999 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004000 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004001
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004002 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004003 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004004 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05004005 nv_nic_irq_optimized(0, dev);
4006 else
4007 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004008 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004009 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004010 else
Manfred Spraula7475902007-10-17 21:52:33 +02004011 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004012 } else {
4013 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004014 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004015 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004016 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004017 }
4018 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004019 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004020 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004021 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004022 }
4023 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004024 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01004025 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004026 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004027 }
4028 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08004029
Linus Torvalds1da177e2005-04-16 15:20:36 -07004030}
4031
Michal Schmidt2918c352005-05-12 19:42:06 -04004032#ifdef CONFIG_NET_POLL_CONTROLLER
4033static void nv_poll_controller(struct net_device *dev)
4034{
4035 nv_do_nic_poll((unsigned long) dev);
4036}
4037#endif
4038
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004039static void nv_do_stats_poll(unsigned long data)
4040{
4041 struct net_device *dev = (struct net_device *) data;
4042 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004043
Ayaz Abdulla57fff692007-01-23 12:27:00 -05004044 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004045
4046 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00004047 mod_timer(&np->stats_poll,
4048 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004049}
4050
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4052{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004053 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04004054 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004055 strcpy(info->version, FORCEDETH_VERSION);
4056 strcpy(info->bus_info, pci_name(np->pci_dev));
4057}
4058
4059static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4060{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004061 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004062 wolinfo->supported = WAKE_MAGIC;
4063
4064 spin_lock_irq(&np->lock);
4065 if (np->wolenabled)
4066 wolinfo->wolopts = WAKE_MAGIC;
4067 spin_unlock_irq(&np->lock);
4068}
4069
4070static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4071{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004072 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004073 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004074 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004075
Linus Torvalds1da177e2005-04-16 15:20:36 -07004076 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004078 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004079 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004080 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004081 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004082 if (netif_running(dev)) {
4083 spin_lock_irq(&np->lock);
4084 writel(flags, base + NvRegWakeUpFlags);
4085 spin_unlock_irq(&np->lock);
4086 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004087 return 0;
4088}
4089
4090static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4091{
4092 struct fe_priv *np = netdev_priv(dev);
4093 int adv;
4094
4095 spin_lock_irq(&np->lock);
4096 ecmd->port = PORT_MII;
4097 if (!netif_running(dev)) {
4098 /* We do not track link speed / duplex setting if the
4099 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004100 if (nv_update_linkspeed(dev)) {
4101 if (!netif_carrier_ok(dev))
4102 netif_carrier_on(dev);
4103 } else {
4104 if (netif_carrier_ok(dev))
4105 netif_carrier_off(dev);
4106 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004107 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004108
4109 if (netif_carrier_ok(dev)) {
4110 switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004111 case NVREG_LINKSPEED_10:
4112 ecmd->speed = SPEED_10;
4113 break;
4114 case NVREG_LINKSPEED_100:
4115 ecmd->speed = SPEED_100;
4116 break;
4117 case NVREG_LINKSPEED_1000:
4118 ecmd->speed = SPEED_1000;
4119 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004120 }
4121 ecmd->duplex = DUPLEX_HALF;
4122 if (np->duplex)
4123 ecmd->duplex = DUPLEX_FULL;
4124 } else {
4125 ecmd->speed = -1;
4126 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004128
4129 ecmd->autoneg = np->autoneg;
4130
4131 ecmd->advertising = ADVERTISED_MII;
4132 if (np->autoneg) {
4133 ecmd->advertising |= ADVERTISED_Autoneg;
4134 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004135 if (adv & ADVERTISE_10HALF)
4136 ecmd->advertising |= ADVERTISED_10baseT_Half;
4137 if (adv & ADVERTISE_10FULL)
4138 ecmd->advertising |= ADVERTISED_10baseT_Full;
4139 if (adv & ADVERTISE_100HALF)
4140 ecmd->advertising |= ADVERTISED_100baseT_Half;
4141 if (adv & ADVERTISE_100FULL)
4142 ecmd->advertising |= ADVERTISED_100baseT_Full;
4143 if (np->gigabit == PHY_GIGABIT) {
4144 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4145 if (adv & ADVERTISE_1000FULL)
4146 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4147 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004148 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149 ecmd->supported = (SUPPORTED_Autoneg |
4150 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4151 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4152 SUPPORTED_MII);
4153 if (np->gigabit == PHY_GIGABIT)
4154 ecmd->supported |= SUPPORTED_1000baseT_Full;
4155
4156 ecmd->phy_address = np->phyaddr;
4157 ecmd->transceiver = XCVR_EXTERNAL;
4158
4159 /* ignore maxtxpkt, maxrxpkt for now */
4160 spin_unlock_irq(&np->lock);
4161 return 0;
4162}
4163
4164static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4165{
4166 struct fe_priv *np = netdev_priv(dev);
4167
4168 if (ecmd->port != PORT_MII)
4169 return -EINVAL;
4170 if (ecmd->transceiver != XCVR_EXTERNAL)
4171 return -EINVAL;
4172 if (ecmd->phy_address != np->phyaddr) {
4173 /* TODO: support switching between multiple phys. Should be
4174 * trivial, but not enabled due to lack of test hardware. */
4175 return -EINVAL;
4176 }
4177 if (ecmd->autoneg == AUTONEG_ENABLE) {
4178 u32 mask;
4179
4180 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4181 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4182 if (np->gigabit == PHY_GIGABIT)
4183 mask |= ADVERTISED_1000baseT_Full;
4184
4185 if ((ecmd->advertising & mask) == 0)
4186 return -EINVAL;
4187
4188 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4189 /* Note: autonegotiation disable, speed 1000 intentionally
4190 * forbidden - noone should need that. */
4191
4192 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
4193 return -EINVAL;
4194 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4195 return -EINVAL;
4196 } else {
4197 return -EINVAL;
4198 }
4199
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004200 netif_carrier_off(dev);
4201 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004202 unsigned long flags;
4203
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004204 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004205 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004206 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004207 /* with plain spinlock lockdep complains */
4208 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004209 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004210 /* FIXME:
4211 * this can take some time, and interrupts are disabled
4212 * due to spin_lock_irqsave, but let's hope no daemon
4213 * is going to change the settings very often...
4214 * Worst case:
4215 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4216 * + some minor delays, which is up to a second approximately
4217 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004218 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004219 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004220 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004221 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004222 }
4223
Linus Torvalds1da177e2005-04-16 15:20:36 -07004224 if (ecmd->autoneg == AUTONEG_ENABLE) {
4225 int adv, bmcr;
4226
4227 np->autoneg = 1;
4228
4229 /* advertise only what has been requested */
4230 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004231 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004232 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4233 adv |= ADVERTISE_10HALF;
4234 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004235 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004236 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4237 adv |= ADVERTISE_100HALF;
4238 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004239 adv |= ADVERTISE_100FULL;
4240 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4241 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4242 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4243 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004244 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4245
4246 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004247 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004248 adv &= ~ADVERTISE_1000FULL;
4249 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4250 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004251 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004252 }
4253
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004254 if (netif_running(dev))
4255 printk(KERN_INFO "%s: link down.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004256 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004257 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4258 bmcr |= BMCR_ANENABLE;
4259 /* reset the phy in order for settings to stick,
4260 * and cause autoneg to start */
4261 if (phy_reset(dev, bmcr)) {
4262 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4263 return -EINVAL;
4264 }
4265 } else {
4266 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4267 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4268 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269 } else {
4270 int adv, bmcr;
4271
4272 np->autoneg = 0;
4273
4274 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004275 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004276 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
4277 adv |= ADVERTISE_10HALF;
4278 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004279 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004280 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
4281 adv |= ADVERTISE_100HALF;
4282 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004283 adv |= ADVERTISE_100FULL;
4284 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4285 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
4286 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4287 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4288 }
4289 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4290 adv |= ADVERTISE_PAUSE_ASYM;
4291 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4292 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004293 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4294 np->fixed_mode = adv;
4295
4296 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004297 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004299 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004300 }
4301
4302 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004303 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4304 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004305 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004306 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004307 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004308 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004309 /* reset the phy in order for forced mode settings to stick */
4310 if (phy_reset(dev, bmcr)) {
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004311 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4312 return -EINVAL;
4313 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004314 } else {
4315 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4316 if (netif_running(dev)) {
4317 /* Wait a bit and then reconfigure the nic. */
4318 udelay(10);
4319 nv_linkchange(dev);
4320 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004321 }
4322 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004323
4324 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004325 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004326 nv_enable_irq(dev);
4327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004328
4329 return 0;
4330}
4331
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004332#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004333
4334static int nv_get_regs_len(struct net_device *dev)
4335{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004336 struct fe_priv *np = netdev_priv(dev);
4337 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004338}
4339
4340static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4341{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004342 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004343 u8 __iomem *base = get_hwbase(dev);
4344 u32 *rbuf = buf;
4345 int i;
4346
4347 regs->version = FORCEDETH_REGS_VER;
4348 spin_lock_irq(&np->lock);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004349 for (i = 0;i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004350 rbuf[i] = readl(base + i*sizeof(u32));
4351 spin_unlock_irq(&np->lock);
4352}
4353
4354static int nv_nway_reset(struct net_device *dev)
4355{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004356 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004357 int ret;
4358
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004359 if (np->autoneg) {
4360 int bmcr;
4361
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004362 netif_carrier_off(dev);
4363 if (netif_running(dev)) {
4364 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004365 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004366 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004367 spin_lock(&np->lock);
4368 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004369 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004370 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004371 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004372 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004373 printk(KERN_INFO "%s: link down.\n", dev->name);
4374 }
4375
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004376 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004377 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4378 bmcr |= BMCR_ANENABLE;
4379 /* reset the phy in order for settings to stick*/
4380 if (phy_reset(dev, bmcr)) {
4381 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4382 return -EINVAL;
4383 }
4384 } else {
4385 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4386 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4387 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004388
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004389 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004390 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004391 nv_enable_irq(dev);
4392 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004393 ret = 0;
4394 } else {
4395 ret = -EINVAL;
4396 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004397
4398 return ret;
4399}
4400
Zachary Amsden0674d592006-06-04 02:51:38 -07004401static int nv_set_tso(struct net_device *dev, u32 value)
4402{
4403 struct fe_priv *np = netdev_priv(dev);
4404
4405 if ((np->driver_data & DEV_HAS_CHECKSUM))
4406 return ethtool_op_set_tso(dev, value);
4407 else
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004408 return -EOPNOTSUPP;
Zachary Amsden0674d592006-06-04 02:51:38 -07004409}
Zachary Amsden0674d592006-06-04 02:51:38 -07004410
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004411static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4412{
4413 struct fe_priv *np = netdev_priv(dev);
4414
4415 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4416 ring->rx_mini_max_pending = 0;
4417 ring->rx_jumbo_max_pending = 0;
4418 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4419
4420 ring->rx_pending = np->rx_ring_size;
4421 ring->rx_mini_pending = 0;
4422 ring->rx_jumbo_pending = 0;
4423 ring->tx_pending = np->tx_ring_size;
4424}
4425
4426static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4427{
4428 struct fe_priv *np = netdev_priv(dev);
4429 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004430 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004431 dma_addr_t ring_addr;
4432
4433 if (ring->rx_pending < RX_RING_MIN ||
4434 ring->tx_pending < TX_RING_MIN ||
4435 ring->rx_mini_pending != 0 ||
4436 ring->rx_jumbo_pending != 0 ||
4437 (np->desc_ver == DESC_VER_1 &&
4438 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4439 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4440 (np->desc_ver != DESC_VER_1 &&
4441 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4442 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4443 return -EINVAL;
4444 }
4445
4446 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004447 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004448 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4449 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4450 &ring_addr);
4451 } else {
4452 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4453 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4454 &ring_addr);
4455 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004456 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4457 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4458 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004459 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004460 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004461 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004462 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4463 rxtx_ring, ring_addr);
4464 } else {
4465 if (rxtx_ring)
4466 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4467 rxtx_ring, ring_addr);
4468 }
4469 if (rx_skbuff)
4470 kfree(rx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004471 if (tx_skbuff)
4472 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004473 goto exit;
4474 }
4475
4476 if (netif_running(dev)) {
4477 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004478 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004479 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004480 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004481 spin_lock(&np->lock);
4482 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004483 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004484 nv_txrx_reset(dev);
4485 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004486 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004487 /* delete queues */
4488 free_rings(dev);
4489 }
4490
4491 /* set new values */
4492 np->rx_ring_size = ring->rx_pending;
4493 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004494
4495 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004496 np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
4497 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4498 } else {
4499 np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
4500 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4501 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004502 np->rx_skb = (struct nv_skb_map*)rx_skbuff;
4503 np->tx_skb = (struct nv_skb_map*)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004504 np->ring_addr = ring_addr;
4505
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004506 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4507 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004508
4509 if (netif_running(dev)) {
4510 /* reinit driver view of the queues */
4511 set_bufsize(dev);
4512 if (nv_init_ring(dev)) {
4513 if (!np->in_shutdown)
4514 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4515 }
4516
4517 /* reinit nic view of the queues */
4518 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4519 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4520 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4521 base + NvRegRingSizes);
4522 pci_push(base);
4523 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4524 pci_push(base);
4525
4526 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004527 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004528 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004529 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004530 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004531 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004532 nv_enable_irq(dev);
4533 }
4534 return 0;
4535exit:
4536 return -ENOMEM;
4537}
4538
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004539static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4540{
4541 struct fe_priv *np = netdev_priv(dev);
4542
4543 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4544 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4545 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4546}
4547
4548static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4549{
4550 struct fe_priv *np = netdev_priv(dev);
4551 int adv, bmcr;
4552
4553 if ((!np->autoneg && np->duplex == 0) ||
4554 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
4555 printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
4556 dev->name);
4557 return -EINVAL;
4558 }
4559 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
4560 printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
4561 return -EINVAL;
4562 }
4563
4564 netif_carrier_off(dev);
4565 if (netif_running(dev)) {
4566 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004567 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004568 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004569 spin_lock(&np->lock);
4570 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004571 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004572 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004573 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004574 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004575 }
4576
4577 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4578 if (pause->rx_pause)
4579 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4580 if (pause->tx_pause)
4581 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4582
4583 if (np->autoneg && pause->autoneg) {
4584 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4585
4586 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4587 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4588 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4589 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4590 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4591 adv |= ADVERTISE_PAUSE_ASYM;
4592 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4593
4594 if (netif_running(dev))
4595 printk(KERN_INFO "%s: link down.\n", dev->name);
4596 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4597 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4598 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4599 } else {
4600 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4601 if (pause->rx_pause)
4602 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4603 if (pause->tx_pause)
4604 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4605
4606 if (!netif_running(dev))
4607 nv_update_linkspeed(dev);
4608 else
4609 nv_update_pause(dev, np->pause_flags);
4610 }
4611
4612 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004613 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004614 nv_enable_irq(dev);
4615 }
4616 return 0;
4617}
4618
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004619static u32 nv_get_rx_csum(struct net_device *dev)
4620{
4621 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004622 return (np->rx_csum) != 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004623}
4624
4625static int nv_set_rx_csum(struct net_device *dev, u32 data)
4626{
4627 struct fe_priv *np = netdev_priv(dev);
4628 u8 __iomem *base = get_hwbase(dev);
4629 int retcode = 0;
4630
4631 if (np->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004632 if (data) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004633 np->rx_csum = 1;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004634 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004635 } else {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004636 np->rx_csum = 0;
4637 /* vlan is dependent on rx checksum offload */
4638 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4639 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004640 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004641 if (netif_running(dev)) {
4642 spin_lock_irq(&np->lock);
4643 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4644 spin_unlock_irq(&np->lock);
4645 }
4646 } else {
4647 return -EINVAL;
4648 }
4649
4650 return retcode;
4651}
4652
4653static int nv_set_tx_csum(struct net_device *dev, u32 data)
4654{
4655 struct fe_priv *np = netdev_priv(dev);
4656
4657 if (np->driver_data & DEV_HAS_CHECKSUM)
Ayaz Abdullac1086cd2009-02-07 00:24:39 -08004658 return ethtool_op_set_tx_csum(dev, data);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004659 else
4660 return -EOPNOTSUPP;
4661}
4662
4663static int nv_set_sg(struct net_device *dev, u32 data)
4664{
4665 struct fe_priv *np = netdev_priv(dev);
4666
4667 if (np->driver_data & DEV_HAS_CHECKSUM)
4668 return ethtool_op_set_sg(dev, data);
4669 else
4670 return -EOPNOTSUPP;
4671}
4672
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004673static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004674{
4675 struct fe_priv *np = netdev_priv(dev);
4676
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004677 switch (sset) {
4678 case ETH_SS_TEST:
4679 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4680 return NV_TEST_COUNT_EXTENDED;
4681 else
4682 return NV_TEST_COUNT_BASE;
4683 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004684 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4685 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004686 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4687 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004688 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4689 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004690 else
4691 return 0;
4692 default:
4693 return -EOPNOTSUPP;
4694 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004695}
4696
4697static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4698{
4699 struct fe_priv *np = netdev_priv(dev);
4700
4701 /* update stats */
4702 nv_do_stats_poll((unsigned long)dev);
4703
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004704 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004705}
4706
4707static int nv_link_test(struct net_device *dev)
4708{
4709 struct fe_priv *np = netdev_priv(dev);
4710 int mii_status;
4711
4712 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4713 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4714
4715 /* check phy link status */
4716 if (!(mii_status & BMSR_LSTATUS))
4717 return 0;
4718 else
4719 return 1;
4720}
4721
4722static int nv_register_test(struct net_device *dev)
4723{
4724 u8 __iomem *base = get_hwbase(dev);
4725 int i = 0;
4726 u32 orig_read, new_read;
4727
4728 do {
4729 orig_read = readl(base + nv_registers_test[i].reg);
4730
4731 /* xor with mask to toggle bits */
4732 orig_read ^= nv_registers_test[i].mask;
4733
4734 writel(orig_read, base + nv_registers_test[i].reg);
4735
4736 new_read = readl(base + nv_registers_test[i].reg);
4737
4738 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4739 return 0;
4740
4741 /* restore original value */
4742 orig_read ^= nv_registers_test[i].mask;
4743 writel(orig_read, base + nv_registers_test[i].reg);
4744
4745 } while (nv_registers_test[++i].reg != 0);
4746
4747 return 1;
4748}
4749
4750static int nv_interrupt_test(struct net_device *dev)
4751{
4752 struct fe_priv *np = netdev_priv(dev);
4753 u8 __iomem *base = get_hwbase(dev);
4754 int ret = 1;
4755 int testcnt;
4756 u32 save_msi_flags, save_poll_interval = 0;
4757
4758 if (netif_running(dev)) {
4759 /* free current irq */
4760 nv_free_irq(dev);
4761 save_poll_interval = readl(base+NvRegPollingInterval);
4762 }
4763
4764 /* flag to test interrupt handler */
4765 np->intr_test = 0;
4766
4767 /* setup test irq */
4768 save_msi_flags = np->msi_flags;
4769 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4770 np->msi_flags |= 0x001; /* setup 1 vector */
4771 if (nv_request_irq(dev, 1))
4772 return 0;
4773
4774 /* setup timer interrupt */
4775 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4776 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4777
4778 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4779
4780 /* wait for at least one interrupt */
4781 msleep(100);
4782
4783 spin_lock_irq(&np->lock);
4784
4785 /* flag should be set within ISR */
4786 testcnt = np->intr_test;
4787 if (!testcnt)
4788 ret = 2;
4789
4790 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4791 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4792 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4793 else
4794 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4795
4796 spin_unlock_irq(&np->lock);
4797
4798 nv_free_irq(dev);
4799
4800 np->msi_flags = save_msi_flags;
4801
4802 if (netif_running(dev)) {
4803 writel(save_poll_interval, base + NvRegPollingInterval);
4804 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4805 /* restore original irq */
4806 if (nv_request_irq(dev, 0))
4807 return 0;
4808 }
4809
4810 return ret;
4811}
4812
4813static int nv_loopback_test(struct net_device *dev)
4814{
4815 struct fe_priv *np = netdev_priv(dev);
4816 u8 __iomem *base = get_hwbase(dev);
4817 struct sk_buff *tx_skb, *rx_skb;
4818 dma_addr_t test_dma_addr;
4819 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004820 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004821 int len, i, pkt_len;
4822 u8 *pkt_data;
4823 u32 filter_flags = 0;
4824 u32 misc1_flags = 0;
4825 int ret = 1;
4826
4827 if (netif_running(dev)) {
4828 nv_disable_irq(dev);
4829 filter_flags = readl(base + NvRegPacketFilterFlags);
4830 misc1_flags = readl(base + NvRegMisc1);
4831 } else {
4832 nv_txrx_reset(dev);
4833 }
4834
4835 /* reinit driver view of the rx queue */
4836 set_bufsize(dev);
4837 nv_init_ring(dev);
4838
4839 /* setup hardware for loopback */
4840 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4841 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4842
4843 /* reinit nic view of the rx queue */
4844 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4845 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4846 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4847 base + NvRegRingSizes);
4848 pci_push(base);
4849
4850 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004851 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004852
4853 /* setup packet for tx */
4854 pkt_len = ETH_DATA_LEN;
4855 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004856 if (!tx_skb) {
4857 printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
4858 " of %s\n", dev->name);
4859 ret = 0;
4860 goto out;
4861 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004862 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4863 skb_tailroom(tx_skb),
4864 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004865 pkt_data = skb_put(tx_skb, pkt_len);
4866 for (i = 0; i < pkt_len; i++)
4867 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004868
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004869 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004870 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4871 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004872 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004873 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4874 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004875 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004876 }
4877 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4878 pci_push(get_hwbase(dev));
4879
4880 msleep(500);
4881
4882 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004883 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004884 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004885 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4886
4887 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004888 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004889 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4890 }
4891
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004892 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004893 ret = 0;
4894 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004895 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004896 ret = 0;
4897 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004898 if (flags & NV_RX2_ERROR) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004899 ret = 0;
4900 }
4901 }
4902
4903 if (ret) {
4904 if (len != pkt_len) {
4905 ret = 0;
4906 dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
4907 dev->name, len, pkt_len);
4908 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004909 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004910 for (i = 0; i < pkt_len; i++) {
4911 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4912 ret = 0;
4913 dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
4914 dev->name, i);
4915 break;
4916 }
4917 }
4918 }
4919 } else {
4920 dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
4921 }
4922
Eric Dumazet73a37072009-06-17 21:17:59 +00004923 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004924 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004925 PCI_DMA_TODEVICE);
4926 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004927 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004928 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004929 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004930 nv_txrx_reset(dev);
4931 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004932 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004933
4934 if (netif_running(dev)) {
4935 writel(misc1_flags, base + NvRegMisc1);
4936 writel(filter_flags, base + NvRegPacketFilterFlags);
4937 nv_enable_irq(dev);
4938 }
4939
4940 return ret;
4941}
4942
4943static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4944{
4945 struct fe_priv *np = netdev_priv(dev);
4946 u8 __iomem *base = get_hwbase(dev);
4947 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004948 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004949
4950 if (!nv_link_test(dev)) {
4951 test->flags |= ETH_TEST_FL_FAILED;
4952 buffer[0] = 1;
4953 }
4954
4955 if (test->flags & ETH_TEST_FL_OFFLINE) {
4956 if (netif_running(dev)) {
4957 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004958 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004959 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004960 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004961 spin_lock_irq(&np->lock);
4962 nv_disable_hw_interrupts(dev, np->irqmask);
4963 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
4964 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4965 } else {
4966 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4967 }
4968 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004969 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004970 nv_txrx_reset(dev);
4971 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004972 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004973 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004974 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004975 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004976 }
4977
4978 if (!nv_register_test(dev)) {
4979 test->flags |= ETH_TEST_FL_FAILED;
4980 buffer[1] = 1;
4981 }
4982
4983 result = nv_interrupt_test(dev);
4984 if (result != 1) {
4985 test->flags |= ETH_TEST_FL_FAILED;
4986 buffer[2] = 1;
4987 }
4988 if (result == 0) {
4989 /* bail out */
4990 return;
4991 }
4992
4993 if (!nv_loopback_test(dev)) {
4994 test->flags |= ETH_TEST_FL_FAILED;
4995 buffer[3] = 1;
4996 }
4997
4998 if (netif_running(dev)) {
4999 /* reinit driver view of the rx queue */
5000 set_bufsize(dev);
5001 if (nv_init_ring(dev)) {
5002 if (!np->in_shutdown)
5003 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5004 }
5005 /* reinit nic view of the rx queue */
5006 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5007 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
5008 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
5009 base + NvRegRingSizes);
5010 pci_push(base);
5011 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5012 pci_push(base);
5013 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005014 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005015 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005016 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005017 nv_enable_hw_interrupts(dev, np->irqmask);
5018 }
5019 }
5020}
5021
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005022static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5023{
5024 switch (stringset) {
5025 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005026 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005027 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005028 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005029 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005030 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005031 }
5032}
5033
Jeff Garzik7282d492006-09-13 14:30:00 -04005034static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005035 .get_drvinfo = nv_get_drvinfo,
5036 .get_link = ethtool_op_get_link,
5037 .get_wol = nv_get_wol,
5038 .set_wol = nv_set_wol,
5039 .get_settings = nv_get_settings,
5040 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005041 .get_regs_len = nv_get_regs_len,
5042 .get_regs = nv_get_regs,
5043 .nway_reset = nv_nway_reset,
Ayaz Abdulla6a788142006-06-10 22:47:26 -04005044 .set_tso = nv_set_tso,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005045 .get_ringparam = nv_get_ringparam,
5046 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005047 .get_pauseparam = nv_get_pauseparam,
5048 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005049 .get_rx_csum = nv_get_rx_csum,
5050 .set_rx_csum = nv_set_rx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005051 .set_tx_csum = nv_set_tx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005052 .set_sg = nv_set_sg,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005053 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005054 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005055 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005056 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005057};
5058
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005059static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
5060{
5061 struct fe_priv *np = get_nvpriv(dev);
5062
5063 spin_lock_irq(&np->lock);
5064
5065 /* save vlan group */
5066 np->vlangrp = grp;
5067
5068 if (grp) {
5069 /* enable vlan on MAC */
5070 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
5071 } else {
5072 /* disable vlan on MAC */
5073 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
5074 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
5075 }
5076
5077 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5078
5079 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07005080}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005081
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005082/* The mgmt unit and driver use a semaphore to access the phy during init */
5083static int nv_mgmt_acquire_sema(struct net_device *dev)
5084{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005085 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005086 u8 __iomem *base = get_hwbase(dev);
5087 int i;
5088 u32 tx_ctrl, mgmt_sema;
5089
5090 for (i = 0; i < 10; i++) {
5091 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5092 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5093 break;
5094 msleep(500);
5095 }
5096
5097 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5098 return 0;
5099
5100 for (i = 0; i < 2; i++) {
5101 tx_ctrl = readl(base + NvRegTransmitterControl);
5102 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5103 writel(tx_ctrl, base + NvRegTransmitterControl);
5104
5105 /* verify that semaphore was acquired */
5106 tx_ctrl = readl(base + NvRegTransmitterControl);
5107 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005108 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5109 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005110 return 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005111 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005112 else
5113 udelay(50);
5114 }
5115
5116 return 0;
5117}
5118
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005119static void nv_mgmt_release_sema(struct net_device *dev)
5120{
5121 struct fe_priv *np = netdev_priv(dev);
5122 u8 __iomem *base = get_hwbase(dev);
5123 u32 tx_ctrl;
5124
5125 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5126 if (np->mgmt_sema) {
5127 tx_ctrl = readl(base + NvRegTransmitterControl);
5128 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5129 writel(tx_ctrl, base + NvRegTransmitterControl);
5130 }
5131 }
5132}
5133
5134
5135static int nv_mgmt_get_version(struct net_device *dev)
5136{
5137 struct fe_priv *np = netdev_priv(dev);
5138 u8 __iomem *base = get_hwbase(dev);
5139 u32 data_ready = readl(base + NvRegTransmitterControl);
5140 u32 data_ready2 = 0;
5141 unsigned long start;
5142 int ready = 0;
5143
5144 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5145 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5146 start = jiffies;
5147 while (time_before(jiffies, start + 5*HZ)) {
5148 data_ready2 = readl(base + NvRegTransmitterControl);
5149 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5150 ready = 1;
5151 break;
5152 }
5153 schedule_timeout_uninterruptible(1);
5154 }
5155
5156 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5157 return 0;
5158
5159 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5160
5161 return 1;
5162}
5163
Linus Torvalds1da177e2005-04-16 15:20:36 -07005164static int nv_open(struct net_device *dev)
5165{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005166 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005167 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005168 int ret = 1;
5169 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005170 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005171
5172 dprintk(KERN_DEBUG "nv_open: begin\n");
5173
Ed Swierkcb52deb2008-12-01 12:24:43 +00005174 /* power up phy */
5175 mii_rw(dev, np->phyaddr, MII_BMCR,
5176 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5177
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005178 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005179 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005180 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5181 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005182 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5183 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005184 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5185 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005186 writel(0, base + NvRegPacketFilterFlags);
5187
5188 writel(0, base + NvRegTransmitterControl);
5189 writel(0, base + NvRegReceiverControl);
5190
5191 writel(0, base + NvRegAdapterControl);
5192
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005193 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5194 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5195
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005196 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005197 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005198 oom = nv_init_ring(dev);
5199
5200 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005201 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005202 nv_txrx_reset(dev);
5203 writel(0, base + NvRegUnknownSetupReg6);
5204
5205 np->in_shutdown = 0;
5206
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005207 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005208 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005209 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005210 base + NvRegRingSizes);
5211
Linus Torvalds1da177e2005-04-16 15:20:36 -07005212 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005213 if (np->desc_ver == DESC_VER_1)
5214 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5215 else
5216 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005217 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005218 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005219 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005220 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005221 reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5222 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
5223 KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
5224
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005225 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005226 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005227 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005228
Linus Torvalds1da177e2005-04-16 15:20:36 -07005229 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5230 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5231 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005232 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005233
5234 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005235
5236 get_random_bytes(&low, sizeof(low));
5237 low &= NVREG_SLOTTIME_MASK;
5238 if (np->desc_ver == DESC_VER_1) {
5239 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5240 } else {
5241 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5242 /* setup legacy backoff */
5243 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5244 } else {
5245 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5246 nv_gear_backoff_reseed(dev);
5247 }
5248 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005249 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5250 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005251 if (poll_interval == -1) {
5252 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5253 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5254 else
5255 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
5256 }
5257 else
5258 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005259 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5260 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5261 base + NvRegAdapterControl);
5262 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005263 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005264 if (np->wolenabled)
5265 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005266
5267 i = readl(base + NvRegPowerState);
5268 if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
5269 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5270
5271 pci_push(base);
5272 udelay(10);
5273 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5274
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005275 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005276 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005277 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005278 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5279 pci_push(base);
5280
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005281 if (nv_request_irq(dev, 0)) {
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005282 goto out_drain;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005283 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005284
5285 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005286 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005287
5288 spin_lock_irq(&np->lock);
5289 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5290 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005291 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5292 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005293 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5294 /* One manual link speed update: Interrupts are enabled, future link
5295 * speed changes cause interrupts and are handled by nv_link_irq().
5296 */
5297 {
5298 u32 miistat;
5299 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005300 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005301 dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
5302 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005303 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5304 * to init hw */
5305 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005306 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005307 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005308 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005309 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005310
Linus Torvalds1da177e2005-04-16 15:20:36 -07005311 if (ret) {
5312 netif_carrier_on(dev);
5313 } else {
Ed Swierkf7ab6972007-09-28 22:42:13 -07005314 printk(KERN_INFO "%s: no link during initialization.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005315 netif_carrier_off(dev);
5316 }
5317 if (oom)
5318 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005319
5320 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005321 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005322 mod_timer(&np->stats_poll,
5323 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005324
Linus Torvalds1da177e2005-04-16 15:20:36 -07005325 spin_unlock_irq(&np->lock);
5326
5327 return 0;
5328out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005329 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005330 return ret;
5331}
5332
5333static int nv_close(struct net_device *dev)
5334{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005335 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005336 u8 __iomem *base;
5337
5338 spin_lock_irq(&np->lock);
5339 np->in_shutdown = 1;
5340 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005341 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005342 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005343
5344 del_timer_sync(&np->oom_kick);
5345 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005346 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005347
5348 netif_stop_queue(dev);
5349 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005350 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005351 nv_txrx_reset(dev);
5352
5353 /* disable interrupts on the nic or we will lock up */
5354 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005355 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005356 pci_push(base);
5357 dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
5358
5359 spin_unlock_irq(&np->lock);
5360
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005361 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005362
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005363 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005365 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005366 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005367 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005368 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005369 } else {
5370 /* power down phy */
5371 mii_rw(dev, np->phyaddr, MII_BMCR,
5372 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005373 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005374 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005375
5376 /* FIXME: power down nic */
5377
5378 return 0;
5379}
5380
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005381static const struct net_device_ops nv_netdev_ops = {
5382 .ndo_open = nv_open,
5383 .ndo_stop = nv_close,
5384 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005385 .ndo_start_xmit = nv_start_xmit,
5386 .ndo_tx_timeout = nv_tx_timeout,
5387 .ndo_change_mtu = nv_change_mtu,
5388 .ndo_validate_addr = eth_validate_addr,
5389 .ndo_set_mac_address = nv_set_mac_address,
5390 .ndo_set_multicast_list = nv_set_multicast,
5391 .ndo_vlan_rx_register = nv_vlan_rx_register,
5392#ifdef CONFIG_NET_POLL_CONTROLLER
5393 .ndo_poll_controller = nv_poll_controller,
5394#endif
5395};
5396
5397static const struct net_device_ops nv_netdev_ops_optimized = {
5398 .ndo_open = nv_open,
5399 .ndo_stop = nv_close,
5400 .ndo_get_stats = nv_get_stats,
5401 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005402 .ndo_tx_timeout = nv_tx_timeout,
5403 .ndo_change_mtu = nv_change_mtu,
5404 .ndo_validate_addr = eth_validate_addr,
5405 .ndo_set_mac_address = nv_set_mac_address,
5406 .ndo_set_multicast_list = nv_set_multicast,
5407 .ndo_vlan_rx_register = nv_vlan_rx_register,
5408#ifdef CONFIG_NET_POLL_CONTROLLER
5409 .ndo_poll_controller = nv_poll_controller,
5410#endif
5411};
5412
Linus Torvalds1da177e2005-04-16 15:20:36 -07005413static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5414{
5415 struct net_device *dev;
5416 struct fe_priv *np;
5417 unsigned long addr;
5418 u8 __iomem *base;
5419 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005420 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005421 u32 phystate_orig = 0, phystate;
5422 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005423 static int printed_version;
5424
5425 if (!printed_version++)
5426 printk(KERN_INFO "%s: Reverse Engineered nForce ethernet"
5427 " driver. Version %s.\n", DRV_NAME, FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005428
5429 dev = alloc_etherdev(sizeof(struct fe_priv));
5430 err = -ENOMEM;
5431 if (!dev)
5432 goto out;
5433
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005434 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005435 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436 np->pci_dev = pci_dev;
5437 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005438 SET_NETDEV_DEV(dev, &pci_dev->dev);
5439
5440 init_timer(&np->oom_kick);
5441 np->oom_kick.data = (unsigned long) dev;
5442 np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
5443 init_timer(&np->nic_poll);
5444 np->nic_poll.data = (unsigned long) dev;
5445 np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005446 init_timer(&np->stats_poll);
5447 np->stats_poll.data = (unsigned long) dev;
5448 np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449
5450 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005451 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005452 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005453
5454 pci_set_master(pci_dev);
5455
5456 err = pci_request_regions(pci_dev, DRV_NAME);
5457 if (err < 0)
5458 goto out_disable;
5459
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005460 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005461 np->register_size = NV_PCI_REGSZ_VER3;
5462 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005463 np->register_size = NV_PCI_REGSZ_VER2;
5464 else
5465 np->register_size = NV_PCI_REGSZ_VER1;
5466
Linus Torvalds1da177e2005-04-16 15:20:36 -07005467 err = -EINVAL;
5468 addr = 0;
5469 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
5470 dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
5471 pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
5472 pci_resource_len(pci_dev, i),
5473 pci_resource_flags(pci_dev, i));
5474 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005475 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005476 addr = pci_resource_start(pci_dev, i);
5477 break;
5478 }
5479 }
5480 if (i == DEVICE_COUNT_RESOURCE) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005481 dev_printk(KERN_INFO, &pci_dev->dev,
5482 "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005483 goto out_relreg;
5484 }
5485
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005486 /* copy of driver data */
5487 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005488 /* copy of device id */
5489 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005490
Linus Torvalds1da177e2005-04-16 15:20:36 -07005491 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005492 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5493 /* packet format 3: supports 40-bit addressing */
5494 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005495 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005496 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005497 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005498 dev_printk(KERN_INFO, &pci_dev->dev,
5499 "64-bit DMA failed, using 32-bit addressing\n");
5500 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005501 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005502 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005503 dev_printk(KERN_INFO, &pci_dev->dev,
5504 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005505 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005506 }
Manfred Spraulee733622005-07-31 18:32:26 +02005507 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5508 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005509 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005510 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005511 } else {
5512 /* original packet format */
5513 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005514 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005515 }
Manfred Spraulee733622005-07-31 18:32:26 +02005516
5517 np->pkt_limit = NV_PKTLIMIT_1;
5518 if (id->driver_data & DEV_HAS_LARGEDESC)
5519 np->pkt_limit = NV_PKTLIMIT_2;
5520
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005521 if (id->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04005522 np->rx_csum = 1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005523 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005524 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ayaz Abdullafa454592006-01-05 22:45:45 -08005525 dev->features |= NETIF_F_TSO;
Tom Herbert53f224c2010-05-03 19:08:45 +00005526 dev->features |= NETIF_F_GRO;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005527 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005528
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005529 np->vlanctl_bits = 0;
5530 if (id->driver_data & DEV_HAS_VLAN) {
5531 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5532 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005533 }
5534
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005535 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005536 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5537 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5538 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005539 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005540 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005541
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005542
Linus Torvalds1da177e2005-04-16 15:20:36 -07005543 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005544 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005545 if (!np->base)
5546 goto out_relreg;
5547 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005548
Linus Torvalds1da177e2005-04-16 15:20:36 -07005549 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005550
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005551 np->rx_ring_size = RX_RING_DEFAULT;
5552 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005553
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005554 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005555 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005556 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005557 &np->ring_addr);
5558 if (!np->rx_ring.orig)
5559 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005560 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005561 } else {
5562 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005563 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005564 &np->ring_addr);
5565 if (!np->rx_ring.ex)
5566 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005567 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005568 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005569 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5570 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005571 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005572 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005574 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005575 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005576 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005577 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005578
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005579 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005580 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005581 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5582
5583 pci_set_drvdata(pci_dev, dev);
5584
5585 /* read the mac address */
5586 base = get_hwbase(dev);
5587 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5588 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5589
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005590 /* check the workaround bit for correct mac address order */
5591 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005592 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005593 /* mac address is already in correct order */
5594 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5595 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5596 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5597 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5598 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5599 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005600 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5601 /* mac address is already in correct order */
5602 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5603 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5604 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5605 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5606 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5607 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5608 /*
5609 * Set orig mac address back to the reversed version.
5610 * This flag will be cleared during low power transition.
5611 * Therefore, we should always put back the reversed address.
5612 */
5613 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5614 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5615 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005616 } else {
5617 /* need to reverse mac address to correct order */
5618 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5619 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5620 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5621 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5622 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5623 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005624 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005625 printk(KERN_DEBUG "nv_probe: set workaround bit for reversed mac addr\n");
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005626 }
John W. Linvillec704b852005-09-12 10:48:56 -04005627 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005628
John W. Linvillec704b852005-09-12 10:48:56 -04005629 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005630 /*
5631 * Bad mac address. At least one bios sets the mac address
5632 * to 01:23:45:67:89:ab
5633 */
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005634 dev_printk(KERN_ERR, &pci_dev->dev,
Johannes Berge1749612008-10-27 15:59:26 -07005635 "Invalid Mac address detected: %pM\n",
5636 dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005637 dev_printk(KERN_ERR, &pci_dev->dev,
5638 "Please complain to your hardware vendor. Switching to a random MAC.\n");
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005639 random_ether_addr(dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005640 }
5641
Johannes Berge1749612008-10-27 15:59:26 -07005642 dprintk(KERN_DEBUG "%s: MAC Address %pM\n",
5643 pci_name(pci_dev), dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005644
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005645 /* set mac address */
5646 nv_copy_mac_to_hw(dev);
5647
Tobias Diedrich9a60a822008-06-01 00:54:42 +02005648 /* Workaround current PCI init glitch: wakeup bits aren't
5649 * being set from PCI PM capability.
5650 */
5651 device_init_wakeup(&pci_dev->dev, 1);
5652
Linus Torvalds1da177e2005-04-16 15:20:36 -07005653 /* disable WOL */
5654 writel(0, base + NvRegWakeUpFlags);
5655 np->wolenabled = 0;
5656
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005657 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005658
5659 /* take phy and nic out of low power mode */
5660 powerstate = readl(base + NvRegPowerState2);
5661 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005662 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005663 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005664 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5665 writel(powerstate, base + NvRegPowerState2);
5666 }
5667
Linus Torvalds1da177e2005-04-16 15:20:36 -07005668 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005669 np->tx_flags = NV_TX_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005670 } else {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005671 np->tx_flags = NV_TX2_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005672 }
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005673
5674 np->msi_flags = 0;
5675 if ((id->driver_data & DEV_HAS_MSI) && msi) {
5676 np->msi_flags |= NV_MSI_CAPABLE;
5677 }
5678 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5679 /* msix has had reported issues when modifying irqmask
5680 as in the case of napi, therefore, disable for now
5681 */
David S. Miller0a127612010-05-03 23:33:05 -07005682#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005683 np->msi_flags |= NV_MSI_X_CAPABLE;
5684#endif
5685 }
5686
5687 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005688 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005689 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5690 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005691 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5692 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5693 /* start off in throughput mode */
5694 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5695 /* remove support for msix mode */
5696 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5697 } else {
5698 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5699 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5700 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5701 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005702 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005703
Linus Torvalds1da177e2005-04-16 15:20:36 -07005704 if (id->driver_data & DEV_NEED_TIMERIRQ)
5705 np->irqmask |= NVREG_IRQ_TIMER;
5706 if (id->driver_data & DEV_NEED_LINKTIMER) {
5707 dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
5708 np->need_linktimer = 1;
5709 np->link_timeout = jiffies + LINK_TIMEOUT;
5710 } else {
5711 dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
5712 np->need_linktimer = 0;
5713 }
5714
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005715 /* Limit the number of tx's outstanding for hw bug */
5716 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5717 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005718 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005719 pci_dev->revision >= 0xA2)
5720 np->tx_limit = 0;
5721 }
5722
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005723 /* clear phy state and temporarily halt phy interrupts */
5724 writel(0, base + NvRegMIIMask);
5725 phystate = readl(base + NvRegAdapterControl);
5726 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5727 phystate_orig = 1;
5728 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5729 writel(phystate, base + NvRegAdapterControl);
5730 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005731 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005732
5733 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005734 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005735 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5736 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5737 nv_mgmt_acquire_sema(dev) &&
5738 nv_mgmt_get_version(dev)) {
5739 np->mac_in_use = 1;
5740 if (np->mgmt_version > 0) {
5741 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
5742 }
5743 dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n",
5744 pci_name(pci_dev), np->mac_in_use);
5745 /* management unit setup the phy already? */
5746 if (np->mac_in_use &&
5747 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5748 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5749 /* phy is inited by mgmt unit */
5750 phyinitialized = 1;
5751 dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n",
5752 pci_name(pci_dev));
5753 } else {
5754 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005755 }
5756 }
5757 }
5758
Linus Torvalds1da177e2005-04-16 15:20:36 -07005759 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005760 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005761 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005762 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005763
5764 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005765 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005766 spin_unlock_irq(&np->lock);
5767 if (id1 < 0 || id1 == 0xffff)
5768 continue;
5769 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005770 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005771 spin_unlock_irq(&np->lock);
5772 if (id2 < 0 || id2 == 0xffff)
5773 continue;
5774
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005775 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005776 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5777 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
5778 dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005779 pci_name(pci_dev), id1, id2, phyaddr);
5780 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005781 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005782
5783 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5784 if (np->phy_oui == PHY_OUI_REALTEK2)
5785 np->phy_oui = PHY_OUI_REALTEK;
5786 /* Setup phy revision for Realtek */
5787 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5788 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5789
Linus Torvalds1da177e2005-04-16 15:20:36 -07005790 break;
5791 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005792 if (i == 33) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005793 dev_printk(KERN_INFO, &pci_dev->dev,
5794 "open: Could not find a valid PHY.\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005795 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005796 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005797
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005798 if (!phyinitialized) {
5799 /* reset it */
5800 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005801 } else {
5802 /* see if it is a gigabit phy */
5803 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
5804 if (mii_status & PHY_GIGABIT) {
5805 np->gigabit = PHY_GIGABIT;
5806 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005808
5809 /* set default link speed settings */
5810 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5811 np->duplex = 0;
5812 np->autoneg = 1;
5813
5814 err = register_netdev(dev);
5815 if (err) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005816 dev_printk(KERN_INFO, &pci_dev->dev,
5817 "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005818 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005819 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005820
5821 dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
5822 "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
5823 dev->name,
5824 np->phy_oui,
5825 np->phyaddr,
5826 dev->dev_addr[0],
5827 dev->dev_addr[1],
5828 dev->dev_addr[2],
5829 dev->dev_addr[3],
5830 dev->dev_addr[4],
5831 dev->dev_addr[5]);
5832
5833 dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5834 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005835 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005836 "csum " : "",
5837 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
5838 "vlan " : "",
5839 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5840 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5841 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5842 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5843 np->need_linktimer ? "lnktim " : "",
5844 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5845 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5846 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847
5848 return 0;
5849
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005850out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005851 if (phystate_orig)
5852 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005853 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005854out_freering:
5855 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005856out_unmap:
5857 iounmap(get_hwbase(dev));
5858out_relreg:
5859 pci_release_regions(pci_dev);
5860out_disable:
5861 pci_disable_device(pci_dev);
5862out_free:
5863 free_netdev(dev);
5864out:
5865 return err;
5866}
5867
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005868static void nv_restore_phy(struct net_device *dev)
5869{
5870 struct fe_priv *np = netdev_priv(dev);
5871 u16 phy_reserved, mii_control;
5872
5873 if (np->phy_oui == PHY_OUI_REALTEK &&
5874 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5875 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5876 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5877 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5878 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5879 phy_reserved |= PHY_REALTEK_INIT8;
5880 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5881 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5882
5883 /* restart auto negotiation */
5884 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5885 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5886 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5887 }
5888}
5889
Yinghai Luf55c21f2008-09-13 13:10:31 -07005890static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005891{
5892 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005893 struct fe_priv *np = netdev_priv(dev);
5894 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005895
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005896 /* special op: write back the misordered MAC address - otherwise
5897 * the next nv_probe would see a wrong address.
5898 */
5899 writel(np->orig_mac[0], base + NvRegMacAddrA);
5900 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005901 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5902 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005903}
5904
5905static void __devexit nv_remove(struct pci_dev *pci_dev)
5906{
5907 struct net_device *dev = pci_get_drvdata(pci_dev);
5908
5909 unregister_netdev(dev);
5910
5911 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005912
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005913 /* restore any phy related changes */
5914 nv_restore_phy(dev);
5915
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005916 nv_mgmt_release_sema(dev);
5917
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005919 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920 iounmap(get_hwbase(dev));
5921 pci_release_regions(pci_dev);
5922 pci_disable_device(pci_dev);
5923 free_netdev(dev);
5924 pci_set_drvdata(pci_dev, NULL);
5925}
5926
Francois Romieua1893172006-10-10 14:33:27 -07005927#ifdef CONFIG_PM
5928static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
5929{
5930 struct net_device *dev = pci_get_drvdata(pdev);
5931 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005932 u8 __iomem *base = get_hwbase(dev);
5933 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005934
Tobias Diedrich25d90812008-05-18 15:04:29 +02005935 if (netif_running(dev)) {
5936 // Gross.
5937 nv_close(dev);
5938 }
Francois Romieua1893172006-10-10 14:33:27 -07005939 netif_device_detach(dev);
5940
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005941 /* save non-pci configuration space */
5942 for (i = 0;i <= np->register_size/sizeof(u32); i++)
5943 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5944
Francois Romieua1893172006-10-10 14:33:27 -07005945 pci_save_state(pdev);
5946 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005947 pci_disable_device(pdev);
Francois Romieua1893172006-10-10 14:33:27 -07005948 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieua1893172006-10-10 14:33:27 -07005949 return 0;
5950}
5951
5952static int nv_resume(struct pci_dev *pdev)
5953{
5954 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005955 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005956 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005957 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005958
Francois Romieua1893172006-10-10 14:33:27 -07005959 pci_set_power_state(pdev, PCI_D0);
5960 pci_restore_state(pdev);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005961 /* ack any pending wake events, disable PME */
Francois Romieua1893172006-10-10 14:33:27 -07005962 pci_enable_wake(pdev, PCI_D0, 0);
5963
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005964 /* restore non-pci configuration space */
5965 for (i = 0;i <= np->register_size/sizeof(u32); i++)
5966 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005967
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005968 if (np->driver_data & DEV_NEED_MSI_FIX)
5969 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005970
Ed Swierk35a74332009-04-06 17:49:12 -07005971 /* restore phy state, including autoneg */
5972 phy_init(dev);
5973
Tobias Diedrich25d90812008-05-18 15:04:29 +02005974 netif_device_attach(dev);
5975 if (netif_running(dev)) {
5976 rc = nv_open(dev);
5977 nv_set_multicast(dev);
5978 }
Francois Romieua1893172006-10-10 14:33:27 -07005979 return rc;
5980}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005981
5982static void nv_shutdown(struct pci_dev *pdev)
5983{
5984 struct net_device *dev = pci_get_drvdata(pdev);
5985 struct fe_priv *np = netdev_priv(dev);
5986
5987 if (netif_running(dev))
5988 nv_close(dev);
5989
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005990 /*
5991 * Restore the MAC so a kernel started by kexec won't get confused.
5992 * If we really go for poweroff, we must not restore the MAC,
5993 * otherwise the MAC for WOL will be reversed at least on some boards.
5994 */
5995 if (system_state != SYSTEM_POWER_OFF) {
5996 nv_restore_mac_addr(pdev);
5997 }
Yinghai Luf55c21f2008-09-13 13:10:31 -07005998
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005999 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006000 /*
6001 * Apparently it is not possible to reinitialise from D3 hot,
6002 * only put the device into D3 if we really go for poweroff.
6003 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07006004 if (system_state == SYSTEM_POWER_OFF) {
6005 if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
6006 pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
6007 pci_set_power_state(pdev, PCI_D3hot);
6008 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006009}
Francois Romieua1893172006-10-10 14:33:27 -07006010#else
6011#define nv_suspend NULL
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006012#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07006013#define nv_resume NULL
6014#endif /* CONFIG_PM */
6015
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00006016static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006017 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006018 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006019 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006020 },
6021 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006022 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006023 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006024 },
6025 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006026 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006027 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006028 },
6029 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006030 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006031 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006032 },
6033 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006034 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006035 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006036 },
6037 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006038 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006039 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006040 },
6041 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006042 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006043 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006044 },
6045 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006046 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006047 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006048 },
6049 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006050 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006051 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006052 },
6053 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006054 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006055 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006056 },
6057 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006058 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006059 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006060 },
6061 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006062 PCI_DEVICE(0x10DE, 0x0268),
6063 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006064 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006065 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006066 PCI_DEVICE(0x10DE, 0x0269),
6067 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006068 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006069 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006070 PCI_DEVICE(0x10DE, 0x0372),
6071 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006072 },
6073 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006074 PCI_DEVICE(0x10DE, 0x0373),
6075 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006076 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006077 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006078 PCI_DEVICE(0x10DE, 0x03E5),
6079 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006080 },
6081 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006082 PCI_DEVICE(0x10DE, 0x03E6),
6083 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006084 },
6085 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006086 PCI_DEVICE(0x10DE, 0x03EE),
6087 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006088 },
6089 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006090 PCI_DEVICE(0x10DE, 0x03EF),
6091 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006092 },
6093 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006094 PCI_DEVICE(0x10DE, 0x0450),
6095 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006096 },
6097 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006098 PCI_DEVICE(0x10DE, 0x0451),
6099 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006100 },
6101 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006102 PCI_DEVICE(0x10DE, 0x0452),
6103 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006104 },
6105 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006106 PCI_DEVICE(0x10DE, 0x0453),
6107 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006108 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006109 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006110 PCI_DEVICE(0x10DE, 0x054C),
6111 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006112 },
6113 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006114 PCI_DEVICE(0x10DE, 0x054D),
6115 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006116 },
6117 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006118 PCI_DEVICE(0x10DE, 0x054E),
6119 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006120 },
6121 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006122 PCI_DEVICE(0x10DE, 0x054F),
6123 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006124 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006125 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006126 PCI_DEVICE(0x10DE, 0x07DC),
6127 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006128 },
6129 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006130 PCI_DEVICE(0x10DE, 0x07DD),
6131 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006132 },
6133 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006134 PCI_DEVICE(0x10DE, 0x07DE),
6135 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006136 },
6137 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006138 PCI_DEVICE(0x10DE, 0x07DF),
6139 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006140 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006141 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006142 PCI_DEVICE(0x10DE, 0x0760),
6143 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006144 },
6145 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006146 PCI_DEVICE(0x10DE, 0x0761),
6147 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006148 },
6149 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006150 PCI_DEVICE(0x10DE, 0x0762),
6151 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006152 },
6153 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006154 PCI_DEVICE(0x10DE, 0x0763),
6155 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006156 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006157 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006158 PCI_DEVICE(0x10DE, 0x0AB0),
6159 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006160 },
6161 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006162 PCI_DEVICE(0x10DE, 0x0AB1),
6163 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006164 },
6165 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006166 PCI_DEVICE(0x10DE, 0x0AB2),
6167 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006168 },
6169 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006170 PCI_DEVICE(0x10DE, 0x0AB3),
6171 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006172 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006173 { /* MCP89 Ethernet Controller */
6174 PCI_DEVICE(0x10DE, 0x0D7D),
6175 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
6176 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006177 {0,},
6178};
6179
6180static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006181 .name = DRV_NAME,
6182 .id_table = pci_tbl,
6183 .probe = nv_probe,
6184 .remove = __devexit_p(nv_remove),
6185 .suspend = nv_suspend,
6186 .resume = nv_resume,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006187 .shutdown = nv_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188};
6189
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190static int __init init_nic(void)
6191{
Jeff Garzik29917622006-08-19 17:48:59 -04006192 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006193}
6194
6195static void __exit exit_nic(void)
6196{
6197 pci_unregister_driver(&driver);
6198}
6199
6200module_param(max_interrupt_work, int, 0);
6201MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006202module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006203MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006204module_param(poll_interval, int, 0);
6205MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006206module_param(msi, int, 0);
6207MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6208module_param(msix, int, 0);
6209MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6210module_param(dma_64bit, int, 0);
6211MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006212module_param(phy_cross, int, 0);
6213MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006214module_param(phy_power_down, int, 0);
6215MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006216
6217MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6218MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6219MODULE_LICENSE("GPL");
6220
6221MODULE_DEVICE_TABLE(pci, pci_tbl);
6222
6223module_init(init_nic);
6224module_exit(exit_nic);