blob: 48beef9235b3f058d991eb1ac2d29bff468224fc [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define ATH_PCI_VERSION "0.1"
21
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020029static int modparam_nohwcrypt;
30module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
31MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
32
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080033/* We use the hw_value as an index into our private channel structure */
34
35#define CHAN2G(_freq, _idx) { \
36 .center_freq = (_freq), \
37 .hw_value = (_idx), \
38 .max_power = 30, \
39}
40
41#define CHAN5G(_freq, _idx) { \
42 .band = IEEE80211_BAND_5GHZ, \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
45 .max_power = 30, \
46}
47
48/* Some 2 GHz radios are actually tunable on 2312-2732
49 * on 5 MHz steps, we support the channels which we know
50 * we have calibration data for all cards though to make
51 * this static */
52static struct ieee80211_channel ath9k_2ghz_chantable[] = {
53 CHAN2G(2412, 0), /* Channel 1 */
54 CHAN2G(2417, 1), /* Channel 2 */
55 CHAN2G(2422, 2), /* Channel 3 */
56 CHAN2G(2427, 3), /* Channel 4 */
57 CHAN2G(2432, 4), /* Channel 5 */
58 CHAN2G(2437, 5), /* Channel 6 */
59 CHAN2G(2442, 6), /* Channel 7 */
60 CHAN2G(2447, 7), /* Channel 8 */
61 CHAN2G(2452, 8), /* Channel 9 */
62 CHAN2G(2457, 9), /* Channel 10 */
63 CHAN2G(2462, 10), /* Channel 11 */
64 CHAN2G(2467, 11), /* Channel 12 */
65 CHAN2G(2472, 12), /* Channel 13 */
66 CHAN2G(2484, 13), /* Channel 14 */
67};
68
69/* Some 5 GHz radios are actually tunable on XXXX-YYYY
70 * on 5 MHz steps, we support the channels which we know
71 * we have calibration data for all cards though to make
72 * this static */
73static struct ieee80211_channel ath9k_5ghz_chantable[] = {
74 /* _We_ call this UNII 1 */
75 CHAN5G(5180, 14), /* Channel 36 */
76 CHAN5G(5200, 15), /* Channel 40 */
77 CHAN5G(5220, 16), /* Channel 44 */
78 CHAN5G(5240, 17), /* Channel 48 */
79 /* _We_ call this UNII 2 */
80 CHAN5G(5260, 18), /* Channel 52 */
81 CHAN5G(5280, 19), /* Channel 56 */
82 CHAN5G(5300, 20), /* Channel 60 */
83 CHAN5G(5320, 21), /* Channel 64 */
84 /* _We_ call this "Middle band" */
85 CHAN5G(5500, 22), /* Channel 100 */
86 CHAN5G(5520, 23), /* Channel 104 */
87 CHAN5G(5540, 24), /* Channel 108 */
88 CHAN5G(5560, 25), /* Channel 112 */
89 CHAN5G(5580, 26), /* Channel 116 */
90 CHAN5G(5600, 27), /* Channel 120 */
91 CHAN5G(5620, 28), /* Channel 124 */
92 CHAN5G(5640, 29), /* Channel 128 */
93 CHAN5G(5660, 30), /* Channel 132 */
94 CHAN5G(5680, 31), /* Channel 136 */
95 CHAN5G(5700, 32), /* Channel 140 */
96 /* _We_ call this UNII 3 */
97 CHAN5G(5745, 33), /* Channel 149 */
98 CHAN5G(5765, 34), /* Channel 153 */
99 CHAN5G(5785, 35), /* Channel 157 */
100 CHAN5G(5805, 36), /* Channel 161 */
101 CHAN5G(5825, 37), /* Channel 165 */
102};
103
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800104static void ath_cache_conf_rate(struct ath_softc *sc,
105 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530106{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800107 switch (conf->channel->band) {
108 case IEEE80211_BAND_2GHZ:
109 if (conf_is_ht20(conf))
110 sc->cur_rate_table =
111 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
112 else if (conf_is_ht40_minus(conf))
113 sc->cur_rate_table =
114 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
115 else if (conf_is_ht40_plus(conf))
116 sc->cur_rate_table =
117 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800118 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800119 sc->cur_rate_table =
120 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800121 break;
122 case IEEE80211_BAND_5GHZ:
123 if (conf_is_ht20(conf))
124 sc->cur_rate_table =
125 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
126 else if (conf_is_ht40_minus(conf))
127 sc->cur_rate_table =
128 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
129 else if (conf_is_ht40_plus(conf))
130 sc->cur_rate_table =
131 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
132 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800133 sc->cur_rate_table =
134 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800135 break;
136 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800137 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800138 break;
139 }
Sujithff37e332008-11-24 12:07:55 +0530140}
141
142static void ath_update_txpow(struct ath_softc *sc)
143{
Sujithcbe61d82009-02-09 13:27:12 +0530144 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530145 u32 txpow;
146
Sujith17d79042009-02-09 13:27:03 +0530147 if (sc->curtxpow != sc->config.txpowlimit) {
148 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530149 /* read back in case value is clamped */
150 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530151 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530152 }
153}
154
155static u8 parse_mpdudensity(u8 mpdudensity)
156{
157 /*
158 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
159 * 0 for no restriction
160 * 1 for 1/4 us
161 * 2 for 1/2 us
162 * 3 for 1 us
163 * 4 for 2 us
164 * 5 for 4 us
165 * 6 for 8 us
166 * 7 for 16 us
167 */
168 switch (mpdudensity) {
169 case 0:
170 return 0;
171 case 1:
172 case 2:
173 case 3:
174 /* Our lower layer calculations limit our precision to
175 1 microsecond */
176 return 1;
177 case 4:
178 return 2;
179 case 5:
180 return 4;
181 case 6:
182 return 8;
183 case 7:
184 return 16;
185 default:
186 return 0;
187 }
188}
189
190static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
191{
192 struct ath_rate_table *rate_table = NULL;
193 struct ieee80211_supported_band *sband;
194 struct ieee80211_rate *rate;
195 int i, maxrates;
196
197 switch (band) {
198 case IEEE80211_BAND_2GHZ:
199 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
200 break;
201 case IEEE80211_BAND_5GHZ:
202 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
203 break;
204 default:
205 break;
206 }
207
208 if (rate_table == NULL)
209 return;
210
211 sband = &sc->sbands[band];
212 rate = sc->rates[band];
213
214 if (rate_table->rate_cnt > ATH_RATE_MAX)
215 maxrates = ATH_RATE_MAX;
216 else
217 maxrates = rate_table->rate_cnt;
218
219 for (i = 0; i < maxrates; i++) {
220 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
221 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530222 if (rate_table->info[i].short_preamble) {
223 rate[i].hw_value_short = rate_table->info[i].ratecode |
224 rate_table->info[i].short_preamble;
225 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
226 }
Sujithff37e332008-11-24 12:07:55 +0530227 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530228
Sujith04bd4632008-11-28 22:18:05 +0530229 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
230 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530231 }
232}
233
Sujithff37e332008-11-24 12:07:55 +0530234/*
235 * Set/change channels. If the channel is really being changed, it's done
236 * by reseting the chip. To accomplish this we must first cleanup any pending
237 * DMA, then restart stuff.
238*/
239static int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan)
240{
Sujithcbe61d82009-02-09 13:27:12 +0530241 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530242 bool fastcc = true, stopped;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800243 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800244 struct ieee80211_channel *channel = hw->conf.channel;
245 int r;
Sujithff37e332008-11-24 12:07:55 +0530246
247 if (sc->sc_flags & SC_OP_INVALID)
248 return -EIO;
249
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530250 ath9k_ps_wakeup(sc);
251
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800252 /*
253 * This is only performed if the channel settings have
254 * actually changed.
255 *
256 * To switch channels clear any pending DMA operations;
257 * wait long enough for the RX fifo to drain, reset the
258 * hardware at the new frequency, and then re-enable
259 * the relevant bits of the h/w.
260 */
261 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530262 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800263 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530264
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800265 /* XXX: do not flush receive queue here. We don't want
266 * to flush data frames already in queue because of
267 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530268
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800269 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
270 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530271
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800272 DPRINTF(sc, ATH_DBG_CONFIG,
273 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530274 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800275 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530276
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800277 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800278
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800279 r = ath9k_hw_reset(ah, hchan, fastcc);
280 if (r) {
281 DPRINTF(sc, ATH_DBG_FATAL,
282 "Unable to reset channel (%u Mhz) "
283 "reset status %u\n",
284 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530285 spin_unlock_bh(&sc->sc_resetlock);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800286 return r;
Sujithff37e332008-11-24 12:07:55 +0530287 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800288 spin_unlock_bh(&sc->sc_resetlock);
289
290 sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
291 sc->sc_flags &= ~SC_OP_FULL_RESET;
292
293 if (ath_startrecv(sc) != 0) {
294 DPRINTF(sc, ATH_DBG_FATAL,
295 "Unable to restart recv logic\n");
296 return -EIO;
297 }
298
299 ath_cache_conf_rate(sc, &hw->conf);
300 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530301 ath9k_hw_set_interrupts(ah, sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530302 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530303 return 0;
304}
305
306/*
307 * This routine performs the periodic noise floor calibration function
308 * that is used to adjust and optimize the chip performance. This
309 * takes environmental changes (location, temperature) into account.
310 * When the task is complete, it reschedules itself depending on the
311 * appropriate interval that was calculated.
312 */
313static void ath_ani_calibrate(unsigned long data)
314{
Sujith20977d32009-02-20 15:13:28 +0530315 struct ath_softc *sc = (struct ath_softc *)data;
316 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530317 bool longcal = false;
318 bool shortcal = false;
319 bool aniflag = false;
320 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530321 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530322
Sujith20977d32009-02-20 15:13:28 +0530323 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
324 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530325
326 /*
327 * don't calibrate when we're scanning.
328 * we are most likely not on our home channel.
329 */
Sujith0c98de62009-03-03 10:16:45 +0530330 if (sc->sc_flags & SC_OP_SCANNING)
Sujith20977d32009-02-20 15:13:28 +0530331 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530332
333 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530334 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530335 longcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530336 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530337 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530338 }
339
Sujith17d79042009-02-09 13:27:03 +0530340 /* Short calibration applies only while caldone is false */
341 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530342 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530343 shortcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530344 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530345 sc->ani.shortcal_timer = timestamp;
346 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530347 }
348 } else {
Sujith17d79042009-02-09 13:27:03 +0530349 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530350 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530351 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
352 if (sc->ani.caldone)
353 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530354 }
355 }
356
357 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530358 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530359 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530360 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530361 }
362
363 /* Skip all processing if there's nothing to do. */
364 if (longcal || shortcal || aniflag) {
365 /* Call ANI routine if necessary */
366 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530367 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530368
369 /* Perform calibration if necessary */
370 if (longcal || shortcal) {
371 bool iscaldone = false;
372
Sujith2660b812009-02-09 13:27:26 +0530373 if (ath9k_hw_calibrate(ah, ah->curchan,
Sujith17d79042009-02-09 13:27:03 +0530374 sc->rx_chainmask, longcal,
Sujithff37e332008-11-24 12:07:55 +0530375 &iscaldone)) {
376 if (longcal)
Sujith17d79042009-02-09 13:27:03 +0530377 sc->ani.noise_floor =
Sujithff37e332008-11-24 12:07:55 +0530378 ath9k_hw_getchan_noise(ah,
Sujith2660b812009-02-09 13:27:26 +0530379 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530380
381 DPRINTF(sc, ATH_DBG_ANI,
Sujith04bd4632008-11-28 22:18:05 +0530382 "calibrate chan %u/%x nf: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530383 ah->curchan->channel,
384 ah->curchan->channelFlags,
Sujith17d79042009-02-09 13:27:03 +0530385 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530386 } else {
387 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +0530388 "calibrate chan %u/%x failed\n",
Sujith2660b812009-02-09 13:27:26 +0530389 ah->curchan->channel,
390 ah->curchan->channelFlags);
Sujithff37e332008-11-24 12:07:55 +0530391 }
Sujith17d79042009-02-09 13:27:03 +0530392 sc->ani.caldone = iscaldone;
Sujithff37e332008-11-24 12:07:55 +0530393 }
394 }
395
Sujith20977d32009-02-20 15:13:28 +0530396set_timer:
Sujithff37e332008-11-24 12:07:55 +0530397 /*
398 * Set timer interval based on previous results.
399 * The interval must be the shortest necessary to satisfy ANI,
400 * short calibration and long calibration.
401 */
Sujithaac92072008-12-02 18:37:54 +0530402 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530403 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530404 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530405 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530406 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530407
Sujith17d79042009-02-09 13:27:03 +0530408 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530409}
410
411/*
412 * Update tx/rx chainmask. For legacy association,
413 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530414 * the chainmask configuration, for bt coexistence, use
415 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530416 */
417static void ath_update_chainmask(struct ath_softc *sc, int is_ht)
418{
419 sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530420 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530421 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
422 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
423 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530424 } else {
Sujith17d79042009-02-09 13:27:03 +0530425 sc->tx_chainmask = 1;
426 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530427 }
428
Sujith04bd4632008-11-28 22:18:05 +0530429 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530430 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530431}
432
433static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
434{
435 struct ath_node *an;
436
437 an = (struct ath_node *)sta->drv_priv;
438
439 if (sc->sc_flags & SC_OP_TXAGGR)
440 ath_tx_node_init(sc, an);
441
442 an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
443 sta->ht_cap.ampdu_factor);
444 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
445}
446
447static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
448{
449 struct ath_node *an = (struct ath_node *)sta->drv_priv;
450
451 if (sc->sc_flags & SC_OP_TXAGGR)
452 ath_tx_node_cleanup(sc, an);
453}
454
455static void ath9k_tasklet(unsigned long data)
456{
457 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530458 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530459
460 if (status & ATH9K_INT_FATAL) {
461 /* need a chip reset */
462 ath_reset(sc, false);
463 return;
464 } else {
465
466 if (status &
467 (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
Sujithb77f4832008-12-07 21:44:03 +0530468 spin_lock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530469 ath_rx_tasklet(sc, 0);
Sujithb77f4832008-12-07 21:44:03 +0530470 spin_unlock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530471 }
472 /* XXX: optimize this */
473 if (status & ATH9K_INT_TX)
474 ath_tx_tasklet(sc);
475 }
476
477 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530478 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530479}
480
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100481irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530482{
483 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530484 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530485 enum ath9k_int status;
486 bool sched = false;
487
488 do {
489 if (sc->sc_flags & SC_OP_INVALID) {
490 /*
491 * The hardware is not ready/present, don't
492 * touch anything. Note this can happen early
493 * on if the IRQ is shared.
494 */
495 return IRQ_NONE;
496 }
497 if (!ath9k_hw_intrpend(ah)) { /* shared irq, not for us */
498 return IRQ_NONE;
499 }
500
501 /*
502 * Figure out the reason(s) for the interrupt. Note
503 * that the hal returns a pseudo-ISR that may include
504 * bits we haven't explicitly enabled so we mask the
505 * value to insure we only process bits we requested.
506 */
507 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
508
Sujith17d79042009-02-09 13:27:03 +0530509 status &= sc->imask; /* discard unasked-for bits */
Sujithff37e332008-11-24 12:07:55 +0530510
511 /*
512 * If there are no status bits set, then this interrupt was not
513 * for me (should have been caught above).
514 */
515 if (!status)
516 return IRQ_NONE;
517
Sujith17d79042009-02-09 13:27:03 +0530518 sc->intrstatus = status;
Vivek Natarajan541d8dd2009-03-02 20:25:14 +0530519 ath9k_ps_wakeup(sc);
Sujithff37e332008-11-24 12:07:55 +0530520
521 if (status & ATH9K_INT_FATAL) {
522 /* need a chip reset */
523 sched = true;
524 } else if (status & ATH9K_INT_RXORN) {
525 /* need a chip reset */
526 sched = true;
527 } else {
528 if (status & ATH9K_INT_SWBA) {
529 /* schedule a tasklet for beacon handling */
530 tasklet_schedule(&sc->bcon_tasklet);
531 }
532 if (status & ATH9K_INT_RXEOL) {
533 /*
534 * NB: the hardware should re-read the link when
535 * RXE bit is written, but it doesn't work
536 * at least on older hardware revs.
537 */
538 sched = true;
539 }
540
541 if (status & ATH9K_INT_TXURN)
542 /* bump tx trigger level */
543 ath9k_hw_updatetxtriglevel(ah, true);
544 /* XXX: optimize this */
545 if (status & ATH9K_INT_RX)
546 sched = true;
547 if (status & ATH9K_INT_TX)
548 sched = true;
549 if (status & ATH9K_INT_BMISS)
550 sched = true;
551 /* carrier sense timeout */
552 if (status & ATH9K_INT_CST)
553 sched = true;
554 if (status & ATH9K_INT_MIB) {
555 /*
556 * Disable interrupts until we service the MIB
557 * interrupt; otherwise it will continue to
558 * fire.
559 */
560 ath9k_hw_set_interrupts(ah, 0);
561 /*
562 * Let the hal handle the event. We assume
563 * it will clear whatever condition caused
564 * the interrupt.
565 */
Sujith17d79042009-02-09 13:27:03 +0530566 ath9k_hw_procmibevent(ah, &sc->nodestats);
567 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530568 }
569 if (status & ATH9K_INT_TIM_TIMER) {
Sujith2660b812009-02-09 13:27:26 +0530570 if (!(ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +0530571 ATH9K_HW_CAP_AUTOSLEEP)) {
572 /* Clear RxAbort bit so that we can
573 * receive frames */
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530574 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Sujithff37e332008-11-24 12:07:55 +0530575 ath9k_hw_setrxabort(ah, 0);
576 sched = true;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530577 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
Sujithff37e332008-11-24 12:07:55 +0530578 }
579 }
Sujith4af9cf42009-02-12 10:06:47 +0530580 if (status & ATH9K_INT_TSFOOR) {
581 /* FIXME: Handle this interrupt for power save */
582 sched = true;
583 }
Sujithff37e332008-11-24 12:07:55 +0530584 }
Vivek Natarajan541d8dd2009-03-02 20:25:14 +0530585 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530586 } while (0);
587
Sujith817e11d2008-12-07 21:42:44 +0530588 ath_debug_stat_interrupt(sc, status);
589
Sujithff37e332008-11-24 12:07:55 +0530590 if (sched) {
591 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530592 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530593 tasklet_schedule(&sc->intr_tq);
594 }
595
596 return IRQ_HANDLED;
597}
598
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700599static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530600 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530601 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700602{
603 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604
605 switch (chan->band) {
606 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530607 switch(channel_type) {
608 case NL80211_CHAN_NO_HT:
609 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700610 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530611 break;
612 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700613 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530614 break;
615 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530617 break;
618 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700619 break;
620 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530621 switch(channel_type) {
622 case NL80211_CHAN_NO_HT:
623 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700624 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530625 break;
626 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700627 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530628 break;
629 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700630 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530631 break;
632 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700633 break;
634 default:
635 break;
636 }
637
638 return chanmode;
639}
640
Sujithff37e332008-11-24 12:07:55 +0530641static int ath_keyset(struct ath_softc *sc, u16 keyix,
642 struct ath9k_keyval *hk, const u8 mac[ETH_ALEN])
643{
644 bool status;
645
646 status = ath9k_hw_set_keycache_entry(sc->sc_ah,
Jouni Malinene0caf9e2009-03-02 18:15:53 +0200647 keyix, hk, mac);
Sujithff37e332008-11-24 12:07:55 +0530648
649 return status != false;
650}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700651
Jouni Malinen6ace2892008-12-17 13:32:17 +0200652static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200653 struct ath9k_keyval *hk, const u8 *addr,
654 bool authenticator)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700655{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200656 const u8 *key_rxmic;
657 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700658
Jouni Malinen6ace2892008-12-17 13:32:17 +0200659 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
660 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700661
662 if (addr == NULL) {
663 /* Group key installation */
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200664 if (authenticator) {
665 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
666 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
667 } else {
668 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
669 memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
670 }
Jouni Malinen6ace2892008-12-17 13:32:17 +0200671 return ath_keyset(sc, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700672 }
Sujith17d79042009-02-09 13:27:03 +0530673 if (!sc->splitmic) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700674 /*
675 * data key goes at first index,
676 * the hal handles the MIC keys at index+64.
677 */
678 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
679 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinen6ace2892008-12-17 13:32:17 +0200680 return ath_keyset(sc, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700681 }
682 /*
683 * TX key goes at first index, RX key at +32.
684 * The hal handles the MIC keys at index+64.
685 */
686 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinen6ace2892008-12-17 13:32:17 +0200687 if (!ath_keyset(sc, keyix, hk, NULL)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700688 /* Txmic entry failed. No need to proceed further */
689 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +0530690 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700691 return 0;
692 }
693
694 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
695 /* XXX delete tx key on failure? */
Jouni Malinen6ace2892008-12-17 13:32:17 +0200696 return ath_keyset(sc, keyix + 32, hk, addr);
697}
698
699static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
700{
701 int i;
702
Sujith17d79042009-02-09 13:27:03 +0530703 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
704 if (test_bit(i, sc->keymap) ||
705 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200706 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530707 if (sc->splitmic &&
708 (test_bit(i + 32, sc->keymap) ||
709 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200710 continue; /* At least one part of TKIP key allocated */
711
712 /* Found a free slot for a TKIP key */
713 return i;
714 }
715 return -1;
716}
717
718static int ath_reserve_key_cache_slot(struct ath_softc *sc)
719{
720 int i;
721
722 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530723 if (sc->splitmic) {
724 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
725 if (!test_bit(i, sc->keymap) &&
726 (test_bit(i + 32, sc->keymap) ||
727 test_bit(i + 64, sc->keymap) ||
728 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200729 return i;
Sujith17d79042009-02-09 13:27:03 +0530730 if (!test_bit(i + 32, sc->keymap) &&
731 (test_bit(i, sc->keymap) ||
732 test_bit(i + 64, sc->keymap) ||
733 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200734 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530735 if (!test_bit(i + 64, sc->keymap) &&
736 (test_bit(i , sc->keymap) ||
737 test_bit(i + 32, sc->keymap) ||
738 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200739 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530740 if (!test_bit(i + 64 + 32, sc->keymap) &&
741 (test_bit(i, sc->keymap) ||
742 test_bit(i + 32, sc->keymap) ||
743 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200744 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200745 }
746 } else {
Sujith17d79042009-02-09 13:27:03 +0530747 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
748 if (!test_bit(i, sc->keymap) &&
749 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200750 return i;
Sujith17d79042009-02-09 13:27:03 +0530751 if (test_bit(i, sc->keymap) &&
752 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200753 return i + 64;
754 }
755 }
756
757 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530758 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200759 /* Do not allow slots that could be needed for TKIP group keys
760 * to be used. This limitation could be removed if we know that
761 * TKIP will not be used. */
762 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
763 continue;
Sujith17d79042009-02-09 13:27:03 +0530764 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200765 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
766 continue;
767 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
768 continue;
769 }
770
Sujith17d79042009-02-09 13:27:03 +0530771 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200772 return i; /* Found a free slot for a key */
773 }
774
775 /* No free slot found */
776 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700777}
778
779static int ath_key_config(struct ath_softc *sc,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200780 struct ieee80211_vif *vif,
Johannes Bergdc822b52008-12-29 12:55:09 +0100781 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700782 struct ieee80211_key_conf *key)
783{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700784 struct ath9k_keyval hk;
785 const u8 *mac = NULL;
786 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200787 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788
789 memset(&hk, 0, sizeof(hk));
790
791 switch (key->alg) {
792 case ALG_WEP:
793 hk.kv_type = ATH9K_CIPHER_WEP;
794 break;
795 case ALG_TKIP:
796 hk.kv_type = ATH9K_CIPHER_TKIP;
797 break;
798 case ALG_CCMP:
799 hk.kv_type = ATH9K_CIPHER_AES_CCM;
800 break;
801 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200802 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700803 }
804
Jouni Malinen6ace2892008-12-17 13:32:17 +0200805 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700806 memcpy(hk.kv_val, key->key, key->keylen);
807
Jouni Malinen6ace2892008-12-17 13:32:17 +0200808 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
809 /* For now, use the default keys for broadcast keys. This may
810 * need to change with virtual interfaces. */
811 idx = key->keyidx;
812 } else if (key->keyidx) {
813 struct ieee80211_vif *vif;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700814
Johannes Bergdc822b52008-12-29 12:55:09 +0100815 if (WARN_ON(!sta))
816 return -EOPNOTSUPP;
817 mac = sta->addr;
818
Sujith17d79042009-02-09 13:27:03 +0530819 vif = sc->vifs[0];
Jouni Malinen6ace2892008-12-17 13:32:17 +0200820 if (vif->type != NL80211_IFTYPE_AP) {
821 /* Only keyidx 0 should be used with unicast key, but
822 * allow this for client mode for now. */
823 idx = key->keyidx;
824 } else
825 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700826 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100827 if (WARN_ON(!sta))
828 return -EOPNOTSUPP;
829 mac = sta->addr;
830
Jouni Malinen6ace2892008-12-17 13:32:17 +0200831 if (key->alg == ALG_TKIP)
832 idx = ath_reserve_key_cache_slot_tkip(sc);
833 else
834 idx = ath_reserve_key_cache_slot(sc);
835 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200836 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700837 }
838
839 if (key->alg == ALG_TKIP)
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200840 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
841 vif->type == NL80211_IFTYPE_AP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700842 else
Jouni Malinen6ace2892008-12-17 13:32:17 +0200843 ret = ath_keyset(sc, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700844
845 if (!ret)
846 return -EIO;
847
Sujith17d79042009-02-09 13:27:03 +0530848 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200849 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530850 set_bit(idx + 64, sc->keymap);
851 if (sc->splitmic) {
852 set_bit(idx + 32, sc->keymap);
853 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200854 }
855 }
856
857 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700858}
859
860static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
861{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200862 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
863 if (key->hw_key_idx < IEEE80211_WEP_NKID)
864 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700865
Sujith17d79042009-02-09 13:27:03 +0530866 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200867 if (key->alg != ALG_TKIP)
868 return;
869
Sujith17d79042009-02-09 13:27:03 +0530870 clear_bit(key->hw_key_idx + 64, sc->keymap);
871 if (sc->splitmic) {
872 clear_bit(key->hw_key_idx + 32, sc->keymap);
873 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200874 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700875}
876
Sujitheb2599c2009-01-23 11:20:44 +0530877static void setup_ht_cap(struct ath_softc *sc,
878 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700879{
Sujith60653672008-08-14 13:28:02 +0530880#define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
881#define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700882
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200883 ht_info->ht_supported = true;
884 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
885 IEEE80211_HT_CAP_SM_PS |
886 IEEE80211_HT_CAP_SGI_40 |
887 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700888
Sujith60653672008-08-14 13:28:02 +0530889 ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
890 ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530891
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200892 /* set up supported mcs set */
893 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujitheb2599c2009-01-23 11:20:44 +0530894
Sujith17d79042009-02-09 13:27:03 +0530895 switch(sc->rx_chainmask) {
Sujitheb2599c2009-01-23 11:20:44 +0530896 case 1:
897 ht_info->mcs.rx_mask[0] = 0xff;
898 break;
Sujith3c457262009-01-27 10:55:31 +0530899 case 3:
Sujitheb2599c2009-01-23 11:20:44 +0530900 case 5:
901 case 7:
902 default:
903 ht_info->mcs.rx_mask[0] = 0xff;
904 ht_info->mcs.rx_mask[1] = 0xff;
905 break;
906 }
907
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200908 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700909}
910
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530911static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530912 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530913 struct ieee80211_bss_conf *bss_conf)
914{
Sujith17d79042009-02-09 13:27:03 +0530915 struct ath_vif *avp = (void *)vif->drv_priv;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530916
917 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530918 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530919 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530920
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530921 /* New association, store aid */
Colin McCabed97809d2008-12-01 13:38:55 -0800922 if (avp->av_opmode == NL80211_IFTYPE_STATION) {
Sujith17d79042009-02-09 13:27:03 +0530923 sc->curaid = bss_conf->aid;
Sujithba52da52009-02-09 13:27:10 +0530924 ath9k_hw_write_associd(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530925 }
926
927 /* Configure the beacon */
928 ath_beacon_config(sc, 0);
929 sc->sc_flags |= SC_OP_BEACONS;
930
931 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530932 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
933 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
934 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
935 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530936
Luis R. Rodriguez6f255422008-10-03 15:45:27 -0700937 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +0530938 mod_timer(&sc->ani.timer,
Sujith20977d32009-02-20 15:13:28 +0530939 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530940 } else {
Sujith04bd4632008-11-28 22:18:05 +0530941 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530942 sc->curaid = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530943 }
944}
945
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530946/********************************/
947/* LED functions */
948/********************************/
949
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530950static void ath_led_blink_work(struct work_struct *work)
951{
952 struct ath_softc *sc = container_of(work, struct ath_softc,
953 ath_led_blink_work.work);
954
955 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
956 return;
957 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
958 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
959
960 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
961 (sc->sc_flags & SC_OP_LED_ON) ?
962 msecs_to_jiffies(sc->led_off_duration) :
963 msecs_to_jiffies(sc->led_on_duration));
964
965 sc->led_on_duration =
966 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25);
967 sc->led_off_duration =
968 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10);
969 sc->led_on_cnt = sc->led_off_cnt = 0;
970 if (sc->sc_flags & SC_OP_LED_ON)
971 sc->sc_flags &= ~SC_OP_LED_ON;
972 else
973 sc->sc_flags |= SC_OP_LED_ON;
974}
975
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530976static void ath_led_brightness(struct led_classdev *led_cdev,
977 enum led_brightness brightness)
978{
979 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
980 struct ath_softc *sc = led->sc;
981
982 switch (brightness) {
983 case LED_OFF:
984 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530985 led->led_type == ATH_LED_RADIO) {
986 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
987 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530988 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530989 if (led->led_type == ATH_LED_RADIO)
990 sc->sc_flags &= ~SC_OP_LED_ON;
991 } else {
992 sc->led_off_cnt++;
993 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530994 break;
995 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530996 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530997 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530998 queue_delayed_work(sc->hw->workqueue,
999 &sc->ath_led_blink_work, 0);
1000 } else if (led->led_type == ATH_LED_RADIO) {
1001 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
1002 sc->sc_flags |= SC_OP_LED_ON;
1003 } else {
1004 sc->led_on_cnt++;
1005 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301006 break;
1007 default:
1008 break;
1009 }
1010}
1011
1012static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1013 char *trigger)
1014{
1015 int ret;
1016
1017 led->sc = sc;
1018 led->led_cdev.name = led->name;
1019 led->led_cdev.default_trigger = trigger;
1020 led->led_cdev.brightness_set = ath_led_brightness;
1021
1022 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1023 if (ret)
1024 DPRINTF(sc, ATH_DBG_FATAL,
1025 "Failed to register led:%s", led->name);
1026 else
1027 led->registered = 1;
1028 return ret;
1029}
1030
1031static void ath_unregister_led(struct ath_led *led)
1032{
1033 if (led->registered) {
1034 led_classdev_unregister(&led->led_cdev);
1035 led->registered = 0;
1036 }
1037}
1038
1039static void ath_deinit_leds(struct ath_softc *sc)
1040{
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301041 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301042 ath_unregister_led(&sc->assoc_led);
1043 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1044 ath_unregister_led(&sc->tx_led);
1045 ath_unregister_led(&sc->rx_led);
1046 ath_unregister_led(&sc->radio_led);
1047 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1048}
1049
1050static void ath_init_leds(struct ath_softc *sc)
1051{
1052 char *trigger;
1053 int ret;
1054
1055 /* Configure gpio 1 for output */
1056 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1057 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1058 /* LED off, active low */
1059 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1060
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301061 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1062
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301063 trigger = ieee80211_get_radio_led_name(sc->hw);
1064 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001065 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301066 ret = ath_register_led(sc, &sc->radio_led, trigger);
1067 sc->radio_led.led_type = ATH_LED_RADIO;
1068 if (ret)
1069 goto fail;
1070
1071 trigger = ieee80211_get_assoc_led_name(sc->hw);
1072 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001073 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301074 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1075 sc->assoc_led.led_type = ATH_LED_ASSOC;
1076 if (ret)
1077 goto fail;
1078
1079 trigger = ieee80211_get_tx_led_name(sc->hw);
1080 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001081 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301082 ret = ath_register_led(sc, &sc->tx_led, trigger);
1083 sc->tx_led.led_type = ATH_LED_TX;
1084 if (ret)
1085 goto fail;
1086
1087 trigger = ieee80211_get_rx_led_name(sc->hw);
1088 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001089 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301090 ret = ath_register_led(sc, &sc->rx_led, trigger);
1091 sc->rx_led.led_type = ATH_LED_RX;
1092 if (ret)
1093 goto fail;
1094
1095 return;
1096
1097fail:
1098 ath_deinit_leds(sc);
1099}
1100
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301101#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith9c84b792008-10-29 10:17:13 +05301102
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301103/*******************/
1104/* Rfkill */
1105/*******************/
1106
1107static void ath_radio_enable(struct ath_softc *sc)
1108{
Sujithcbe61d82009-02-09 13:27:12 +05301109 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001110 struct ieee80211_channel *channel = sc->hw->conf.channel;
1111 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301112
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301113 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301114 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001115
Sujith2660b812009-02-09 13:27:26 +05301116 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001117
1118 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301119 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001120 "Unable to reset channel %u (%uMhz) ",
1121 "reset status %u\n",
1122 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301123 }
1124 spin_unlock_bh(&sc->sc_resetlock);
1125
1126 ath_update_txpow(sc);
1127 if (ath_startrecv(sc) != 0) {
1128 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301129 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301130 return;
1131 }
1132
1133 if (sc->sc_flags & SC_OP_BEACONS)
1134 ath_beacon_config(sc, ATH_IF_ID_ANY); /* restart beacons */
1135
1136 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301137 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301138
1139 /* Enable LED */
1140 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1141 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1142 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1143
1144 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301145 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301146}
1147
1148static void ath_radio_disable(struct ath_softc *sc)
1149{
Sujithcbe61d82009-02-09 13:27:12 +05301150 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001151 struct ieee80211_channel *channel = sc->hw->conf.channel;
1152 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301153
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301154 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301155 ieee80211_stop_queues(sc->hw);
1156
1157 /* Disable LED */
1158 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1159 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1160
1161 /* Disable interrupts */
1162 ath9k_hw_set_interrupts(ah, 0);
1163
Sujith043a0402009-01-16 21:38:47 +05301164 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301165 ath_stoprecv(sc); /* turn off frame recv */
1166 ath_flushrecv(sc); /* flush recv queue */
1167
1168 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301169 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001170 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301171 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301172 "Unable to reset channel %u (%uMhz) "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001173 "reset status %u\n",
1174 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301175 }
1176 spin_unlock_bh(&sc->sc_resetlock);
1177
1178 ath9k_hw_phy_disable(ah);
1179 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301180 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301181}
1182
1183static bool ath_is_rfkill_set(struct ath_softc *sc)
1184{
Sujithcbe61d82009-02-09 13:27:12 +05301185 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301186
Sujith2660b812009-02-09 13:27:26 +05301187 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1188 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301189}
1190
1191/* h/w rfkill poll function */
1192static void ath_rfkill_poll(struct work_struct *work)
1193{
1194 struct ath_softc *sc = container_of(work, struct ath_softc,
1195 rf_kill.rfkill_poll.work);
1196 bool radio_on;
1197
1198 if (sc->sc_flags & SC_OP_INVALID)
1199 return;
1200
1201 radio_on = !ath_is_rfkill_set(sc);
1202
1203 /*
1204 * enable/disable radio only when there is a
1205 * state change in RF switch
1206 */
1207 if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
1208 enum rfkill_state state;
1209
1210 if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
1211 state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
1212 : RFKILL_STATE_HARD_BLOCKED;
1213 } else if (radio_on) {
1214 ath_radio_enable(sc);
1215 state = RFKILL_STATE_UNBLOCKED;
1216 } else {
1217 ath_radio_disable(sc);
1218 state = RFKILL_STATE_HARD_BLOCKED;
1219 }
1220
1221 if (state == RFKILL_STATE_HARD_BLOCKED)
1222 sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
1223 else
1224 sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;
1225
1226 rfkill_force_state(sc->rf_kill.rfkill, state);
1227 }
1228
1229 queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
1230 msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
1231}
1232
1233/* s/w rfkill handler */
1234static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
1235{
1236 struct ath_softc *sc = data;
1237
1238 switch (state) {
1239 case RFKILL_STATE_SOFT_BLOCKED:
1240 if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
1241 SC_OP_RFKILL_SW_BLOCKED)))
1242 ath_radio_disable(sc);
1243 sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
1244 return 0;
1245 case RFKILL_STATE_UNBLOCKED:
1246 if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
1247 sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
1248 if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
1249 DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
Sujith04bd4632008-11-28 22:18:05 +05301250 "radio as it is disabled by h/w\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301251 return -EPERM;
1252 }
1253 ath_radio_enable(sc);
1254 }
1255 return 0;
1256 default:
1257 return -EINVAL;
1258 }
1259}
1260
1261/* Init s/w rfkill */
1262static int ath_init_sw_rfkill(struct ath_softc *sc)
1263{
1264 sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
1265 RFKILL_TYPE_WLAN);
1266 if (!sc->rf_kill.rfkill) {
1267 DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
1268 return -ENOMEM;
1269 }
1270
1271 snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001272 "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301273 sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
1274 sc->rf_kill.rfkill->data = sc;
1275 sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
1276 sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
1277 sc->rf_kill.rfkill->user_claim_unsupported = 1;
1278
1279 return 0;
1280}
1281
1282/* Deinitialize rfkill */
1283static void ath_deinit_rfkill(struct ath_softc *sc)
1284{
Sujith2660b812009-02-09 13:27:26 +05301285 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301286 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
1287
1288 if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
1289 rfkill_unregister(sc->rf_kill.rfkill);
1290 sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
1291 sc->rf_kill.rfkill = NULL;
1292 }
1293}
Sujith9c84b792008-10-29 10:17:13 +05301294
1295static int ath_start_rfkill_poll(struct ath_softc *sc)
1296{
Sujith2660b812009-02-09 13:27:26 +05301297 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujith9c84b792008-10-29 10:17:13 +05301298 queue_delayed_work(sc->hw->workqueue,
1299 &sc->rf_kill.rfkill_poll, 0);
1300
1301 if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
1302 if (rfkill_register(sc->rf_kill.rfkill)) {
1303 DPRINTF(sc, ATH_DBG_FATAL,
1304 "Unable to register rfkill\n");
1305 rfkill_free(sc->rf_kill.rfkill);
1306
1307 /* Deinitialize the device */
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001308 ath_cleanup(sc);
Sujith9c84b792008-10-29 10:17:13 +05301309 return -EIO;
1310 } else {
1311 sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
1312 }
1313 }
1314
1315 return 0;
1316}
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301317#endif /* CONFIG_RFKILL */
1318
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001319void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001320{
1321 ath_detach(sc);
1322 free_irq(sc->irq, sc);
1323 ath_bus_cleanup(sc);
1324 ieee80211_free_hw(sc->hw);
1325}
1326
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001327void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301328{
1329 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301330 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301331
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301332 ath9k_ps_wakeup(sc);
1333
Sujith04bd4632008-11-28 22:18:05 +05301334 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301335
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301336#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301337 ath_deinit_rfkill(sc);
1338#endif
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301339 ath_deinit_leds(sc);
1340
1341 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301342 ath_rx_cleanup(sc);
1343 ath_tx_cleanup(sc);
1344
Sujith9c84b792008-10-29 10:17:13 +05301345 tasklet_kill(&sc->intr_tq);
1346 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301347
Sujith9c84b792008-10-29 10:17:13 +05301348 if (!(sc->sc_flags & SC_OP_INVALID))
1349 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301350
Sujith9c84b792008-10-29 10:17:13 +05301351 /* cleanup tx queues */
1352 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1353 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301354 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301355
1356 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301357 ath9k_exit_debug(sc);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301358 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301359}
1360
Sujithff37e332008-11-24 12:07:55 +05301361static int ath_init(u16 devid, struct ath_softc *sc)
1362{
Sujithcbe61d82009-02-09 13:27:12 +05301363 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301364 int status;
1365 int error = 0, i;
1366 int csz = 0;
1367
1368 /* XXX: hardware will not be ready until ath_open() being called */
1369 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301370
Sujith826d2682008-11-28 22:20:23 +05301371 if (ath9k_init_debug(sc) < 0)
1372 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301373
1374 spin_lock_init(&sc->sc_resetlock);
Sujithaa33de02008-12-18 11:40:16 +05301375 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301376 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
1377 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
1378 (unsigned long)sc);
1379
1380 /*
1381 * Cache line size is used to size and align various
1382 * structures used to communicate with the hardware.
1383 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001384 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301385 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301386 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301387
Sujithcbe61d82009-02-09 13:27:12 +05301388 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301389 if (ah == NULL) {
1390 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001391 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301392 error = -ENXIO;
1393 goto bad;
1394 }
1395 sc->sc_ah = ah;
1396
1397 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301398 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301399 if (sc->keymax > ATH_KEYMAX) {
Sujithff37e332008-11-24 12:07:55 +05301400 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05301401 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301402 ATH_KEYMAX, sc->keymax);
1403 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301404 }
1405
1406 /*
1407 * Reset the key cache since some parts do not
1408 * reset the contents on initial power up.
1409 */
Sujith17d79042009-02-09 13:27:03 +05301410 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301411 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301412
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001413 if (ath9k_regd_init(sc->sc_ah))
Sujithff37e332008-11-24 12:07:55 +05301414 goto bad;
1415
1416 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301417 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001418
Sujithff37e332008-11-24 12:07:55 +05301419 /* Setup rate tables */
1420
1421 ath_rate_attach(sc);
1422 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1423 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1424
1425 /*
1426 * Allocate hardware transmit queues: one queue for
1427 * beacon frames and one data queue for each QoS
1428 * priority. Note that the hal handles reseting
1429 * these queues at the needed time.
1430 */
Sujithb77f4832008-12-07 21:44:03 +05301431 sc->beacon.beaconq = ath_beaconq_setup(ah);
1432 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301433 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301434 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301435 error = -EIO;
1436 goto bad2;
1437 }
Sujithb77f4832008-12-07 21:44:03 +05301438 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1439 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301440 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301441 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301442 error = -EIO;
1443 goto bad2;
1444 }
1445
Sujith17d79042009-02-09 13:27:03 +05301446 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301447 ath_cabq_update(sc);
1448
Sujithb77f4832008-12-07 21:44:03 +05301449 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1450 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301451
1452 /* Setup data queues */
1453 /* NB: ensure BK queue is the lowest priority h/w queue */
1454 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1455 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301456 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301457 error = -EIO;
1458 goto bad2;
1459 }
1460
1461 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1462 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301463 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301464 error = -EIO;
1465 goto bad2;
1466 }
1467 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1468 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301469 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301470 error = -EIO;
1471 goto bad2;
1472 }
1473 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1474 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301475 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301476 error = -EIO;
1477 goto bad2;
1478 }
1479
1480 /* Initializes the noise floor to a reasonable default value.
1481 * Later on this will be updated during ANI processing. */
1482
Sujith17d79042009-02-09 13:27:03 +05301483 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1484 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301485
1486 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1487 ATH9K_CIPHER_TKIP, NULL)) {
1488 /*
1489 * Whether we should enable h/w TKIP MIC.
1490 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1491 * report WMM capable, so it's always safe to turn on
1492 * TKIP MIC in this case.
1493 */
1494 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1495 0, 1, NULL);
1496 }
1497
1498 /*
1499 * Check whether the separate key cache entries
1500 * are required to handle both tx+rx MIC keys.
1501 * With split mic keys the number of stations is limited
1502 * to 27 otherwise 59.
1503 */
1504 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1505 ATH9K_CIPHER_TKIP, NULL)
1506 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1507 ATH9K_CIPHER_MIC, NULL)
1508 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1509 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301510 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301511
1512 /* turn on mcast key search if possible */
1513 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1514 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1515 1, NULL);
1516
Sujith17d79042009-02-09 13:27:03 +05301517 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301518
1519 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301520 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301521 sc->sc_flags |= SC_OP_TXAGGR;
1522 sc->sc_flags |= SC_OP_RXAGGR;
1523 }
1524
Sujith2660b812009-02-09 13:27:26 +05301525 sc->tx_chainmask = ah->caps.tx_chainmask;
1526 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301527
1528 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301529 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301530
Sujith2660b812009-02-09 13:27:26 +05301531 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) {
Sujithba52da52009-02-09 13:27:10 +05301532 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith17d79042009-02-09 13:27:03 +05301533 ATH_SET_VIF_BSSID_MASK(sc->bssidmask);
Sujithba52da52009-02-09 13:27:10 +05301534 ath9k_hw_setbssidmask(sc);
Sujithff37e332008-11-24 12:07:55 +05301535 }
1536
Sujithb77f4832008-12-07 21:44:03 +05301537 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301538
1539 /* initialize beacon slots */
Sujithb77f4832008-12-07 21:44:03 +05301540 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
1541 sc->beacon.bslot[i] = ATH_IF_ID_ANY;
Sujithff37e332008-11-24 12:07:55 +05301542
1543 /* save MISC configurations */
Sujith17d79042009-02-09 13:27:03 +05301544 sc->config.swBeaconProcess = 1;
Sujithff37e332008-11-24 12:07:55 +05301545
Sujithff37e332008-11-24 12:07:55 +05301546 /* setup channels and rates */
1547
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001548 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301549 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1550 sc->rates[IEEE80211_BAND_2GHZ];
1551 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001552 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1553 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301554
Sujith2660b812009-02-09 13:27:26 +05301555 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001556 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301557 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1558 sc->rates[IEEE80211_BAND_5GHZ];
1559 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001560 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1561 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301562 }
1563
Sujith2660b812009-02-09 13:27:26 +05301564 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301565 ath9k_hw_btcoex_enable(sc->sc_ah);
1566
Sujithff37e332008-11-24 12:07:55 +05301567 return 0;
1568bad2:
1569 /* cleanup tx queues */
1570 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1571 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301572 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301573bad:
1574 if (ah)
1575 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301576 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301577
1578 return error;
1579}
1580
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001581int ath_attach(u16 devid, struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301582{
1583 struct ieee80211_hw *hw = sc->hw;
Bob Copeland191a99b2009-02-12 13:38:58 -05001584 const struct ieee80211_regdomain *regd;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301585 int error = 0, i;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301586
Sujith04bd4632008-11-28 22:18:05 +05301587 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301588
1589 error = ath_init(devid, sc);
1590 if (error != 0)
1591 return error;
1592
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301593 /* get mac address from hardware and set in mac80211 */
1594
Sujithba52da52009-02-09 13:27:10 +05301595 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301596
Sujith9c84b792008-10-29 10:17:13 +05301597 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1598 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1599 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301600 IEEE80211_HW_AMPDU_AGGREGATION |
1601 IEEE80211_HW_SUPPORTS_PS |
1602 IEEE80211_HW_PS_NULLFUNC_STACK;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301603
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001604 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001605 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1606
Sujith9c84b792008-10-29 10:17:13 +05301607 hw->wiphy->interface_modes =
1608 BIT(NL80211_IFTYPE_AP) |
1609 BIT(NL80211_IFTYPE_STATION) |
1610 BIT(NL80211_IFTYPE_ADHOC);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301611
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001612 hw->wiphy->reg_notifier = ath9k_reg_notifier;
1613 hw->wiphy->strict_regulatory = true;
1614
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301615 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301616 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301617 hw->channel_change_time = 5000;
Sujithe63835b2008-11-18 09:07:53 +05301618 hw->max_rate_tries = ATH_11N_TXMAXTRY;
Sujith528f0c62008-10-29 10:14:26 +05301619 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301620 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301621
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301622 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301623
Sujith2660b812009-02-09 13:27:26 +05301624 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301625 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301626 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301627 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301628 }
1629
1630 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &sc->sbands[IEEE80211_BAND_2GHZ];
Sujith2660b812009-02-09 13:27:26 +05301631 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujith9c84b792008-10-29 10:17:13 +05301632 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1633 &sc->sbands[IEEE80211_BAND_5GHZ];
1634
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301635 /* initialize tx/rx engine */
1636 error = ath_tx_init(sc, ATH_TXBUF);
1637 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301638 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301639
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301640 error = ath_rx_init(sc, ATH_RXBUF);
1641 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301642 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301643
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301644#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301645 /* Initialze h/w Rfkill */
Sujith2660b812009-02-09 13:27:26 +05301646 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301647 INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);
1648
1649 /* Initialize s/w rfkill */
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301650 error = ath_init_sw_rfkill(sc);
1651 if (error)
1652 goto error_attach;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301653#endif
1654
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001655 if (ath9k_is_world_regd(sc->sc_ah)) {
Bob Copeland191a99b2009-02-12 13:38:58 -05001656 /* Anything applied here (prior to wiphy registration) gets
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001657 * saved on the wiphy orig_* parameters */
Bob Copeland191a99b2009-02-12 13:38:58 -05001658 regd = ath9k_world_regdomain(sc->sc_ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001659 hw->wiphy->custom_regulatory = true;
1660 hw->wiphy->strict_regulatory = false;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001661 } else {
1662 /* This gets applied in the case of the absense of CRDA,
Bob Copeland191a99b2009-02-12 13:38:58 -05001663 * it's our own custom world regulatory domain, similar to
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001664 * cfg80211's but we enable passive scanning */
Bob Copeland191a99b2009-02-12 13:38:58 -05001665 regd = ath9k_default_world_regdomain();
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001666 }
Bob Copeland191a99b2009-02-12 13:38:58 -05001667 wiphy_apply_custom_regulatory(hw->wiphy, regd);
1668 ath9k_reg_apply_radar_flags(hw->wiphy);
1669 ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001670
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301671 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301672
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001673 if (!ath9k_is_world_regd(sc->sc_ah)) {
1674 error = regulatory_hint(hw->wiphy,
1675 sc->sc_ah->regulatory.alpha2);
1676 if (error)
1677 goto error_attach;
1678 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001679
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301680 /* Initialize LED control */
1681 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301682
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001683
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301684 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301685
1686error_attach:
1687 /* cleanup tx queues */
1688 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1689 if (ATH_TXQ_SETUP(sc, i))
1690 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1691
1692 ath9k_hw_detach(sc->sc_ah);
1693 ath9k_exit_debug(sc);
1694
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301695 return error;
1696}
1697
Sujithff37e332008-11-24 12:07:55 +05301698int ath_reset(struct ath_softc *sc, bool retry_tx)
1699{
Sujithcbe61d82009-02-09 13:27:12 +05301700 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001701 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001702 int r;
Sujithff37e332008-11-24 12:07:55 +05301703
1704 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301705 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301706 ath_stoprecv(sc);
1707 ath_flushrecv(sc);
1708
1709 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301710 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001711 if (r)
Sujithff37e332008-11-24 12:07:55 +05301712 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001713 "Unable to reset hardware; reset status %u\n", r);
Sujithff37e332008-11-24 12:07:55 +05301714 spin_unlock_bh(&sc->sc_resetlock);
1715
1716 if (ath_startrecv(sc) != 0)
Sujith04bd4632008-11-28 22:18:05 +05301717 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301718
1719 /*
1720 * We may be doing a reset in response to a request
1721 * that changes the channel so update any state that
1722 * might change as a result.
1723 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001724 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301725
1726 ath_update_txpow(sc);
1727
1728 if (sc->sc_flags & SC_OP_BEACONS)
1729 ath_beacon_config(sc, ATH_IF_ID_ANY); /* restart beacons */
1730
Sujith17d79042009-02-09 13:27:03 +05301731 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301732
1733 if (retry_tx) {
1734 int i;
1735 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1736 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301737 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1738 ath_txq_schedule(sc, &sc->tx.txq[i]);
1739 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301740 }
1741 }
1742 }
1743
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001744 return r;
Sujithff37e332008-11-24 12:07:55 +05301745}
1746
1747/*
1748 * This function will allocate both the DMA descriptor structure, and the
1749 * buffers it contains. These are used to contain the descriptors used
1750 * by the system.
1751*/
1752int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1753 struct list_head *head, const char *name,
1754 int nbuf, int ndesc)
1755{
1756#define DS2PHYS(_dd, _ds) \
1757 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1758#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1759#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1760
1761 struct ath_desc *ds;
1762 struct ath_buf *bf;
1763 int i, bsize, error;
1764
Sujith04bd4632008-11-28 22:18:05 +05301765 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1766 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301767
1768 /* ath_desc must be a multiple of DWORDs */
1769 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05301770 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301771 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1772 error = -ENOMEM;
1773 goto fail;
1774 }
1775
1776 dd->dd_name = name;
1777 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1778
1779 /*
1780 * Need additional DMA memory because we can't use
1781 * descriptors that cross the 4K page boundary. Assume
1782 * one skipped descriptor per 4K page.
1783 */
Sujith2660b812009-02-09 13:27:26 +05301784 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301785 u32 ndesc_skipped =
1786 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1787 u32 dma_len;
1788
1789 while (ndesc_skipped) {
1790 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1791 dd->dd_desc_len += dma_len;
1792
1793 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1794 };
1795 }
1796
1797 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001798 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
1799 &dd->dd_desc_paddr, GFP_ATOMIC);
Sujithff37e332008-11-24 12:07:55 +05301800 if (dd->dd_desc == NULL) {
1801 error = -ENOMEM;
1802 goto fail;
1803 }
1804 ds = dd->dd_desc;
Sujith04bd4632008-11-28 22:18:05 +05301805 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
1806 dd->dd_name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301807 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1808
1809 /* allocate buffers */
1810 bsize = sizeof(struct ath_buf) * nbuf;
1811 bf = kmalloc(bsize, GFP_KERNEL);
1812 if (bf == NULL) {
1813 error = -ENOMEM;
1814 goto fail2;
1815 }
1816 memset(bf, 0, bsize);
1817 dd->dd_bufptr = bf;
1818
1819 INIT_LIST_HEAD(head);
1820 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1821 bf->bf_desc = ds;
1822 bf->bf_daddr = DS2PHYS(dd, ds);
1823
Sujith2660b812009-02-09 13:27:26 +05301824 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301825 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1826 /*
1827 * Skip descriptor addresses which can cause 4KB
1828 * boundary crossing (addr + length) with a 32 dword
1829 * descriptor fetch.
1830 */
1831 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1832 ASSERT((caddr_t) bf->bf_desc <
1833 ((caddr_t) dd->dd_desc +
1834 dd->dd_desc_len));
1835
1836 ds += ndesc;
1837 bf->bf_desc = ds;
1838 bf->bf_daddr = DS2PHYS(dd, ds);
1839 }
1840 }
1841 list_add_tail(&bf->list, head);
1842 }
1843 return 0;
1844fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001845 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1846 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301847fail:
1848 memset(dd, 0, sizeof(*dd));
1849 return error;
1850#undef ATH_DESC_4KB_BOUND_CHECK
1851#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1852#undef DS2PHYS
1853}
1854
1855void ath_descdma_cleanup(struct ath_softc *sc,
1856 struct ath_descdma *dd,
1857 struct list_head *head)
1858{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001859 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1860 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301861
1862 INIT_LIST_HEAD(head);
1863 kfree(dd->dd_bufptr);
1864 memset(dd, 0, sizeof(*dd));
1865}
1866
1867int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1868{
1869 int qnum;
1870
1871 switch (queue) {
1872 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301873 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301874 break;
1875 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301876 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301877 break;
1878 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301879 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301880 break;
1881 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301882 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301883 break;
1884 default:
Sujithb77f4832008-12-07 21:44:03 +05301885 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301886 break;
1887 }
1888
1889 return qnum;
1890}
1891
1892int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1893{
1894 int qnum;
1895
1896 switch (queue) {
1897 case ATH9K_WME_AC_VO:
1898 qnum = 0;
1899 break;
1900 case ATH9K_WME_AC_VI:
1901 qnum = 1;
1902 break;
1903 case ATH9K_WME_AC_BE:
1904 qnum = 2;
1905 break;
1906 case ATH9K_WME_AC_BK:
1907 qnum = 3;
1908 break;
1909 default:
1910 qnum = -1;
1911 break;
1912 }
1913
1914 return qnum;
1915}
1916
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001917/* XXX: Remove me once we don't depend on ath9k_channel for all
1918 * this redundant data */
1919static void ath9k_update_ichannel(struct ath_softc *sc,
1920 struct ath9k_channel *ichan)
1921{
1922 struct ieee80211_hw *hw = sc->hw;
1923 struct ieee80211_channel *chan = hw->conf.channel;
1924 struct ieee80211_conf *conf = &hw->conf;
1925
1926 ichan->channel = chan->center_freq;
1927 ichan->chan = chan;
1928
1929 if (chan->band == IEEE80211_BAND_2GHZ) {
1930 ichan->chanmode = CHANNEL_G;
1931 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1932 } else {
1933 ichan->chanmode = CHANNEL_A;
1934 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1935 }
1936
1937 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1938
1939 if (conf_is_ht(conf)) {
1940 if (conf_is_ht40(conf))
1941 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1942
1943 ichan->chanmode = ath_get_extchanmode(sc, chan,
1944 conf->channel_type);
1945 }
1946}
1947
Sujithff37e332008-11-24 12:07:55 +05301948/**********************/
1949/* mac80211 callbacks */
1950/**********************/
1951
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952static int ath9k_start(struct ieee80211_hw *hw)
1953{
1954 struct ath_softc *sc = hw->priv;
1955 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301956 struct ath9k_channel *init_channel;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001957 int r, pos;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001958
Sujith04bd4632008-11-28 22:18:05 +05301959 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1960 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001961
Sujith141b38b2009-02-04 08:10:07 +05301962 mutex_lock(&sc->mutex);
1963
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001964 /* setup initial channel */
1965
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001966 pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967
Sujith2660b812009-02-09 13:27:26 +05301968 init_channel = &sc->sc_ah->channels[pos];
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001969 ath9k_update_ichannel(sc, init_channel);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001970
Sujithff37e332008-11-24 12:07:55 +05301971 /* Reset SERDES registers */
1972 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1973
1974 /*
1975 * The basic interface to setting the hardware in a good
1976 * state is ``reset''. On return the hardware is known to
1977 * be powered up and with interrupts disabled. This must
1978 * be followed by initialization of the appropriate bits
1979 * and then setup of the interrupt mask.
1980 */
1981 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001982 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
1983 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001984 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001985 "Unable to reset hardware; reset status %u "
1986 "(freq %u MHz)\n", r,
1987 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05301988 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05301989 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001990 }
Sujithff37e332008-11-24 12:07:55 +05301991 spin_unlock_bh(&sc->sc_resetlock);
1992
1993 /*
1994 * This is needed only to setup initial state
1995 * but it's best done after a reset.
1996 */
1997 ath_update_txpow(sc);
1998
1999 /*
2000 * Setup the hardware after reset:
2001 * The receive engine is set going.
2002 * Frame transmit is handled entirely
2003 * in the frame output path; there's nothing to do
2004 * here except setup the interrupt mask.
2005 */
2006 if (ath_startrecv(sc) != 0) {
2007 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302008 "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05302009 r = -EIO;
2010 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05302011 }
2012
2013 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05302014 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05302015 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
2016 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2017
Sujith2660b812009-02-09 13:27:26 +05302018 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05302019 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05302020
Sujith2660b812009-02-09 13:27:26 +05302021 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05302022 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05302023
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08002024 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05302025
2026 sc->sc_flags &= ~SC_OP_INVALID;
2027
2028 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05302029 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2030 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05302031
2032 ieee80211_wake_queues(sc->hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002033
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302034#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002035 r = ath_start_rfkill_poll(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302036#endif
Sujith141b38b2009-02-04 08:10:07 +05302037
2038mutex_unlock:
2039 mutex_unlock(&sc->mutex);
2040
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002041 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002042}
2043
2044static int ath9k_tx(struct ieee80211_hw *hw,
2045 struct sk_buff *skb)
2046{
Jouni Malinen147583c2008-08-11 14:01:50 +03002047 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Sujith528f0c62008-10-29 10:14:26 +05302048 struct ath_softc *sc = hw->priv;
2049 struct ath_tx_control txctl;
2050 int hdrlen, padsize;
2051
2052 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002053
2054 /*
2055 * As a temporary workaround, assign seq# here; this will likely need
2056 * to be cleaned up to work better with Beacon transmission and virtual
2057 * BSSes.
2058 */
2059 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2060 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2061 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302062 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002063 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302064 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002065 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002066
2067 /* Add the padding after the header if this is not already done */
2068 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2069 if (hdrlen & 3) {
2070 padsize = hdrlen % 4;
2071 if (skb_headroom(skb) < padsize)
2072 return -1;
2073 skb_push(skb, padsize);
2074 memmove(skb->data, skb->data + padsize, hdrlen);
2075 }
2076
Sujith528f0c62008-10-29 10:14:26 +05302077 /* Check if a tx queue is available */
2078
2079 txctl.txq = ath_test_get_txq(sc, skb);
2080 if (!txctl.txq)
2081 goto exit;
2082
Sujith04bd4632008-11-28 22:18:05 +05302083 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002084
Sujith528f0c62008-10-29 10:14:26 +05302085 if (ath_tx_start(sc, skb, &txctl) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05302086 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302087 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002088 }
2089
2090 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302091exit:
2092 dev_kfree_skb_any(skb);
2093 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002094}
2095
2096static void ath9k_stop(struct ieee80211_hw *hw)
2097{
2098 struct ath_softc *sc = hw->priv;
Sujith9c84b792008-10-29 10:17:13 +05302099
2100 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd4632008-11-28 22:18:05 +05302101 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302102 return;
2103 }
2104
Sujith141b38b2009-02-04 08:10:07 +05302105 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302106
2107 ieee80211_stop_queues(sc->hw);
2108
2109 /* make sure h/w will not generate any interrupt
2110 * before setting the invalid flag. */
2111 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2112
2113 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302114 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302115 ath_stoprecv(sc);
2116 ath9k_hw_phy_disable(sc->sc_ah);
2117 } else
Sujithb77f4832008-12-07 21:44:03 +05302118 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302119
2120#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302121 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujithff37e332008-11-24 12:07:55 +05302122 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
2123#endif
2124 /* disable HAL and put h/w to sleep */
2125 ath9k_hw_disable(sc->sc_ah);
2126 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2127
2128 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129
Sujith141b38b2009-02-04 08:10:07 +05302130 mutex_unlock(&sc->mutex);
2131
Sujith04bd4632008-11-28 22:18:05 +05302132 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002133}
2134
2135static int ath9k_add_interface(struct ieee80211_hw *hw,
2136 struct ieee80211_if_init_conf *conf)
2137{
2138 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302139 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002140 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002141
Sujith17d79042009-02-09 13:27:03 +05302142 /* Support only vif for now */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002143
Sujith17d79042009-02-09 13:27:03 +05302144 if (sc->nvifs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002145 return -ENOBUFS;
2146
Sujith141b38b2009-02-04 08:10:07 +05302147 mutex_lock(&sc->mutex);
2148
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002149 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002150 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002151 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002152 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002153 case NL80211_IFTYPE_ADHOC:
Colin McCabed97809d2008-12-01 13:38:55 -08002154 ic_opmode = NL80211_IFTYPE_ADHOC;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002155 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002156 case NL80211_IFTYPE_AP:
Colin McCabed97809d2008-12-01 13:38:55 -08002157 ic_opmode = NL80211_IFTYPE_AP;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002158 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002159 default:
2160 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302161 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen222d0b32009-02-24 13:40:01 +02002162 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002163 return -EOPNOTSUPP;
2164 }
2165
Sujith17d79042009-02-09 13:27:03 +05302166 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002167
Sujith17d79042009-02-09 13:27:03 +05302168 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302169 avp->av_opmode = ic_opmode;
2170 avp->av_bslot = -1;
2171
Colin McCabed97809d2008-12-01 13:38:55 -08002172 if (ic_opmode == NL80211_IFTYPE_AP)
Sujith5640b082008-10-29 10:16:06 +05302173 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
2174
Sujith17d79042009-02-09 13:27:03 +05302175 sc->vifs[0] = conf->vif;
2176 sc->nvifs++;
Sujith5640b082008-10-29 10:16:06 +05302177
2178 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302179 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302180
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302181 /*
2182 * Enable MIB interrupts when there are hardware phy counters.
2183 * Note we only do this (at the moment) for station mode.
2184 */
Sujith4af9cf42009-02-12 10:06:47 +05302185 if ((conf->type == NL80211_IFTYPE_STATION) ||
2186 (conf->type == NL80211_IFTYPE_ADHOC)) {
2187 if (ath9k_hw_phycounters(sc->sc_ah))
2188 sc->imask |= ATH9K_INT_MIB;
2189 sc->imask |= ATH9K_INT_TSFOOR;
2190 }
2191
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302192 /*
2193 * Some hardware processes the TIM IE and fires an
2194 * interrupt when the TIM bit is set. For hardware
2195 * that does, if not overridden by configuration,
2196 * enable the TIM interrupt when operating as station.
2197 */
Sujith2660b812009-02-09 13:27:26 +05302198 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302199 (conf->type == NL80211_IFTYPE_STATION) &&
Sujith17d79042009-02-09 13:27:03 +05302200 !sc->config.swBeaconProcess)
2201 sc->imask |= ATH9K_INT_TIM;
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302202
Sujith17d79042009-02-09 13:27:03 +05302203 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302204
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002205 if (conf->type == NL80211_IFTYPE_AP) {
2206 /* TODO: is this a suitable place to start ANI for AP mode? */
2207 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +05302208 mod_timer(&sc->ani.timer,
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002209 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
2210 }
2211
Sujith141b38b2009-02-04 08:10:07 +05302212 mutex_unlock(&sc->mutex);
2213
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002214 return 0;
2215}
2216
2217static void ath9k_remove_interface(struct ieee80211_hw *hw,
2218 struct ieee80211_if_init_conf *conf)
2219{
2220 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302221 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002222
Sujith04bd4632008-11-28 22:18:05 +05302223 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224
Sujith141b38b2009-02-04 08:10:07 +05302225 mutex_lock(&sc->mutex);
2226
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002227 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302228 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002229
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002230 /* Reclaim beacon resources */
Sujith2660b812009-02-09 13:27:26 +05302231 if (sc->sc_ah->opmode == NL80211_IFTYPE_AP ||
2232 sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) {
Sujithb77f4832008-12-07 21:44:03 +05302233 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002234 ath_beacon_return(sc, avp);
2235 }
2236
Sujith672840a2008-08-11 14:05:08 +05302237 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002238
Sujith17d79042009-02-09 13:27:03 +05302239 sc->vifs[0] = NULL;
2240 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302241
2242 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002243}
2244
Johannes Berge8975582008-10-09 12:18:51 +02002245static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002246{
2247 struct ath_softc *sc = hw->priv;
Johannes Berge8975582008-10-09 12:18:51 +02002248 struct ieee80211_conf *conf = &hw->conf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002249
Sujithaa33de02008-12-18 11:40:16 +05302250 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302251
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302252 if (changed & IEEE80211_CONF_CHANGE_PS) {
2253 if (conf->flags & IEEE80211_CONF_PS) {
Sujith17d79042009-02-09 13:27:03 +05302254 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2255 sc->imask |= ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302256 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302257 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302258 }
2259 ath9k_hw_setrxabort(sc->sc_ah, 1);
2260 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2261 } else {
2262 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
2263 ath9k_hw_setrxabort(sc->sc_ah, 0);
2264 sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
Sujith17d79042009-02-09 13:27:03 +05302265 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2266 sc->imask &= ~ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302267 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302268 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302269 }
2270 }
2271 }
2272
Johannes Berg47979382009-01-07 10:13:27 +01002273 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302274 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002275 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002276
Sujith04bd4632008-11-28 22:18:05 +05302277 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2278 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002279
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002280 /* XXX: remove me eventualy */
Sujith2660b812009-02-09 13:27:26 +05302281 ath9k_update_ichannel(sc, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302282
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002283 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302284
Sujith2660b812009-02-09 13:27:26 +05302285 if (ath_set_channel(sc, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd4632008-11-28 22:18:05 +05302286 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302287 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302288 return -EINVAL;
2289 }
Sujith094d05d2008-12-12 11:57:43 +05302290 }
Sujith86b89ee2008-08-07 10:54:57 +05302291
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002292 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302293 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002294
Sujithaa33de02008-12-18 11:40:16 +05302295 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302296
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002297 return 0;
2298}
2299
2300static int ath9k_config_interface(struct ieee80211_hw *hw,
2301 struct ieee80211_vif *vif,
2302 struct ieee80211_if_conf *conf)
2303{
2304 struct ath_softc *sc = hw->priv;
Sujithcbe61d82009-02-09 13:27:12 +05302305 struct ath_hw *ah = sc->sc_ah;
Sujith17d79042009-02-09 13:27:03 +05302306 struct ath_vif *avp = (void *)vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002307 u32 rfilt = 0;
2308 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002309
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002310 /* TODO: Need to decide which hw opmode to use for multi-interface
2311 * cases */
Johannes Berg05c914f2008-09-11 00:01:58 +02002312 if (vif->type == NL80211_IFTYPE_AP &&
Sujith2660b812009-02-09 13:27:26 +05302313 ah->opmode != NL80211_IFTYPE_AP) {
2314 ah->opmode = NL80211_IFTYPE_STATION;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002315 ath9k_hw_setopmode(ah);
Sujithba52da52009-02-09 13:27:10 +05302316 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2317 sc->curaid = 0;
2318 ath9k_hw_write_associd(sc);
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002319 /* Request full reset to get hw opmode changed properly */
2320 sc->sc_flags |= SC_OP_FULL_RESET;
2321 }
2322
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002323 if ((conf->changed & IEEE80211_IFCC_BSSID) &&
2324 !is_zero_ether_addr(conf->bssid)) {
2325 switch (vif->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002326 case NL80211_IFTYPE_STATION:
2327 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328 /* Set BSSID */
Sujith17d79042009-02-09 13:27:03 +05302329 memcpy(sc->curbssid, conf->bssid, ETH_ALEN);
2330 sc->curaid = 0;
Sujithba52da52009-02-09 13:27:10 +05302331 ath9k_hw_write_associd(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002332
2333 /* Set aggregation protection mode parameters */
Sujith17d79042009-02-09 13:27:03 +05302334 sc->config.ath_aggr_prot = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002335
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002336 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302337 "RX filter 0x%x bssid %pM aid 0x%x\n",
Sujith17d79042009-02-09 13:27:03 +05302338 rfilt, sc->curbssid, sc->curaid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339
2340 /* need to reconfigure the beacon */
Sujith672840a2008-08-11 14:05:08 +05302341 sc->sc_flags &= ~SC_OP_BEACONS ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002342
2343 break;
2344 default:
2345 break;
2346 }
2347 }
2348
Sujith1f7d6cb2009-01-27 10:55:54 +05302349 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2350 (vif->type == NL80211_IFTYPE_AP)) {
2351 if ((conf->changed & IEEE80211_IFCC_BEACON) ||
2352 (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
2353 conf->enable_beacon)) {
2354 /*
2355 * Allocate and setup the beacon frame.
2356 *
2357 * Stop any previous beacon DMA. This may be
2358 * necessary, for example, when an ibss merge
2359 * causes reconfiguration; we may be called
2360 * with beacon transmission active.
2361 */
2362 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002363
Sujith1f7d6cb2009-01-27 10:55:54 +05302364 error = ath_beacon_alloc(sc, 0);
2365 if (error != 0)
2366 return error;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002367
Sujith1f7d6cb2009-01-27 10:55:54 +05302368 ath_beacon_sync(sc, 0);
2369 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370 }
2371
2372 /* Check for WLAN_CAPABILITY_PRIVACY ? */
Colin McCabed97809d2008-12-01 13:38:55 -08002373 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002374 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2375 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2376 ath9k_hw_keysetmac(sc->sc_ah,
2377 (u16)i,
Sujith17d79042009-02-09 13:27:03 +05302378 sc->curbssid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002379 }
2380
2381 /* Only legacy IBSS for now */
Johannes Berg05c914f2008-09-11 00:01:58 +02002382 if (vif->type == NL80211_IFTYPE_ADHOC)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002383 ath_update_chainmask(sc, 0);
2384
2385 return 0;
2386}
2387
2388#define SUPPORTED_FILTERS \
2389 (FIF_PROMISC_IN_BSS | \
2390 FIF_ALLMULTI | \
2391 FIF_CONTROL | \
2392 FIF_OTHER_BSS | \
2393 FIF_BCN_PRBRESP_PROMISC | \
2394 FIF_FCSFAIL)
2395
Sujith7dcfdcd2008-08-11 14:03:13 +05302396/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002397static void ath9k_configure_filter(struct ieee80211_hw *hw,
2398 unsigned int changed_flags,
2399 unsigned int *total_flags,
2400 int mc_count,
2401 struct dev_mc_list *mclist)
2402{
2403 struct ath_softc *sc = hw->priv;
Sujith7dcfdcd2008-08-11 14:03:13 +05302404 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002405
2406 changed_flags &= SUPPORTED_FILTERS;
2407 *total_flags &= SUPPORTED_FILTERS;
2408
Sujithb77f4832008-12-07 21:44:03 +05302409 sc->rx.rxfilter = *total_flags;
Sujith7dcfdcd2008-08-11 14:03:13 +05302410 rfilt = ath_calcrxfilter(sc);
2411 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2412
Sujithb77f4832008-12-07 21:44:03 +05302413 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002414}
2415
2416static void ath9k_sta_notify(struct ieee80211_hw *hw,
2417 struct ieee80211_vif *vif,
2418 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002419 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002420{
2421 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002422
2423 switch (cmd) {
2424 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302425 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002426 break;
2427 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302428 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002429 break;
2430 default:
2431 break;
2432 }
2433}
2434
Sujith141b38b2009-02-04 08:10:07 +05302435static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002436 const struct ieee80211_tx_queue_params *params)
2437{
2438 struct ath_softc *sc = hw->priv;
Sujithea9880f2008-08-07 10:53:10 +05302439 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002440 int ret = 0, qnum;
2441
2442 if (queue >= WME_NUM_AC)
2443 return 0;
2444
Sujith141b38b2009-02-04 08:10:07 +05302445 mutex_lock(&sc->mutex);
2446
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002447 qi.tqi_aifs = params->aifs;
2448 qi.tqi_cwmin = params->cw_min;
2449 qi.tqi_cwmax = params->cw_max;
2450 qi.tqi_burstTime = params->txop;
2451 qnum = ath_get_hal_qnum(queue, sc);
2452
2453 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302454 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002455 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302456 queue, qnum, params->aifs, params->cw_min,
2457 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002458
2459 ret = ath_txq_update(sc, qnum, &qi);
2460 if (ret)
Sujith04bd4632008-11-28 22:18:05 +05302461 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002462
Sujith141b38b2009-02-04 08:10:07 +05302463 mutex_unlock(&sc->mutex);
2464
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002465 return ret;
2466}
2467
2468static int ath9k_set_key(struct ieee80211_hw *hw,
2469 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002470 struct ieee80211_vif *vif,
2471 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002472 struct ieee80211_key_conf *key)
2473{
2474 struct ath_softc *sc = hw->priv;
2475 int ret = 0;
2476
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002477 if (modparam_nohwcrypt)
2478 return -ENOSPC;
2479
Sujith141b38b2009-02-04 08:10:07 +05302480 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302481 ath9k_ps_wakeup(sc);
Sujith04bd4632008-11-28 22:18:05 +05302482 DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002483
2484 switch (cmd) {
2485 case SET_KEY:
Jouni Malinen3f53dd62009-02-26 11:18:46 +02002486 ret = ath_key_config(sc, vif, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002487 if (ret >= 0) {
2488 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002489 /* push IV and Michael MIC generation to stack */
2490 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302491 if (key->alg == ALG_TKIP)
2492 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002493 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2494 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002495 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002496 }
2497 break;
2498 case DISABLE_KEY:
2499 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002500 break;
2501 default:
2502 ret = -EINVAL;
2503 }
2504
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302505 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302506 mutex_unlock(&sc->mutex);
2507
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002508 return ret;
2509}
2510
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002511static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2512 struct ieee80211_vif *vif,
2513 struct ieee80211_bss_conf *bss_conf,
2514 u32 changed)
2515{
2516 struct ath_softc *sc = hw->priv;
2517
Sujith141b38b2009-02-04 08:10:07 +05302518 mutex_lock(&sc->mutex);
2519
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002520 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd4632008-11-28 22:18:05 +05302521 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002522 bss_conf->use_short_preamble);
2523 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302524 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002525 else
Sujith672840a2008-08-11 14:05:08 +05302526 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002527 }
2528
2529 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd4632008-11-28 22:18:05 +05302530 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002531 bss_conf->use_cts_prot);
2532 if (bss_conf->use_cts_prot &&
2533 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302534 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002535 else
Sujith672840a2008-08-11 14:05:08 +05302536 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002537 }
2538
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002539 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd4632008-11-28 22:18:05 +05302540 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002541 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302542 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002543 }
Sujith141b38b2009-02-04 08:10:07 +05302544
2545 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002546}
2547
2548static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2549{
2550 u64 tsf;
2551 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002552
Sujith141b38b2009-02-04 08:10:07 +05302553 mutex_lock(&sc->mutex);
2554 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2555 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002556
2557 return tsf;
2558}
2559
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002560static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2561{
2562 struct ath_softc *sc = hw->priv;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002563
Sujith141b38b2009-02-04 08:10:07 +05302564 mutex_lock(&sc->mutex);
2565 ath9k_hw_settsf64(sc->sc_ah, tsf);
2566 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002567}
2568
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002569static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2570{
2571 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002572
Sujith141b38b2009-02-04 08:10:07 +05302573 mutex_lock(&sc->mutex);
2574 ath9k_hw_reset_tsf(sc->sc_ah);
2575 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002576}
2577
2578static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302579 enum ieee80211_ampdu_mlme_action action,
2580 struct ieee80211_sta *sta,
2581 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002582{
2583 struct ath_softc *sc = hw->priv;
2584 int ret = 0;
2585
2586 switch (action) {
2587 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302588 if (!(sc->sc_flags & SC_OP_RXAGGR))
2589 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002590 break;
2591 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002592 break;
2593 case IEEE80211_AMPDU_TX_START:
Sujithb5aa9bf2008-10-29 10:13:31 +05302594 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002595 if (ret < 0)
2596 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302597 "Unable to start TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002598 else
Johannes Berg17741cd2008-09-11 00:02:02 +02002599 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002600 break;
2601 case IEEE80211_AMPDU_TX_STOP:
Sujithb5aa9bf2008-10-29 10:13:31 +05302602 ret = ath_tx_aggr_stop(sc, sta, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002603 if (ret < 0)
2604 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302605 "Unable to stop TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002606
Johannes Berg17741cd2008-09-11 00:02:02 +02002607 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002608 break;
Sujith8469cde2008-10-29 10:19:28 +05302609 case IEEE80211_AMPDU_TX_RESUME:
2610 ath_tx_aggr_resume(sc, sta, tid);
2611 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002612 default:
Sujith04bd4632008-11-28 22:18:05 +05302613 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002614 }
2615
2616 return ret;
2617}
2618
Sujith0c98de62009-03-03 10:16:45 +05302619static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2620{
2621 struct ath_softc *sc = hw->priv;
2622
2623 mutex_lock(&sc->mutex);
2624 sc->sc_flags |= SC_OP_SCANNING;
2625 mutex_unlock(&sc->mutex);
2626}
2627
2628static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2629{
2630 struct ath_softc *sc = hw->priv;
2631
2632 mutex_lock(&sc->mutex);
2633 sc->sc_flags &= ~SC_OP_SCANNING;
2634 mutex_unlock(&sc->mutex);
2635}
2636
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002637struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002638 .tx = ath9k_tx,
2639 .start = ath9k_start,
2640 .stop = ath9k_stop,
2641 .add_interface = ath9k_add_interface,
2642 .remove_interface = ath9k_remove_interface,
2643 .config = ath9k_config,
2644 .config_interface = ath9k_config_interface,
2645 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002646 .sta_notify = ath9k_sta_notify,
2647 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002648 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002649 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002650 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002651 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002652 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002653 .ampdu_action = ath9k_ampdu_action,
Sujith0c98de62009-03-03 10:16:45 +05302654 .sw_scan_start = ath9k_sw_scan_start,
2655 .sw_scan_complete = ath9k_sw_scan_complete,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002656};
2657
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002658static struct {
2659 u32 version;
2660 const char * name;
2661} ath_mac_bb_names[] = {
2662 { AR_SREV_VERSION_5416_PCI, "5416" },
2663 { AR_SREV_VERSION_5416_PCIE, "5418" },
2664 { AR_SREV_VERSION_9100, "9100" },
2665 { AR_SREV_VERSION_9160, "9160" },
2666 { AR_SREV_VERSION_9280, "9280" },
2667 { AR_SREV_VERSION_9285, "9285" }
2668};
2669
2670static struct {
2671 u16 version;
2672 const char * name;
2673} ath_rf_names[] = {
2674 { 0, "5133" },
2675 { AR_RAD5133_SREV_MAJOR, "5133" },
2676 { AR_RAD5122_SREV_MAJOR, "5122" },
2677 { AR_RAD2133_SREV_MAJOR, "2133" },
2678 { AR_RAD2122_SREV_MAJOR, "2122" }
2679};
2680
2681/*
2682 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2683 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002684const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002685ath_mac_bb_name(u32 mac_bb_version)
2686{
2687 int i;
2688
2689 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2690 if (ath_mac_bb_names[i].version == mac_bb_version) {
2691 return ath_mac_bb_names[i].name;
2692 }
2693 }
2694
2695 return "????";
2696}
2697
2698/*
2699 * Return the RF name. "????" is returned if the RF is unknown.
2700 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002701const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002702ath_rf_name(u16 rf_version)
2703{
2704 int i;
2705
2706 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2707 if (ath_rf_names[i].version == rf_version) {
2708 return ath_rf_names[i].name;
2709 }
2710 }
2711
2712 return "????";
2713}
2714
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002715static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002716{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302717 int error;
2718
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302719 /* Register rate control algorithm */
2720 error = ath_rate_control_register();
2721 if (error != 0) {
2722 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002723 "ath9k: Unable to register rate control "
2724 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302725 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002726 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302727 }
2728
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002729 error = ath_pci_init();
2730 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002731 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002732 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002733 error = -ENODEV;
2734 goto err_rate_unregister;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002735 }
2736
Gabor Juhos09329d32009-01-14 20:17:07 +01002737 error = ath_ahb_init();
2738 if (error < 0) {
2739 error = -ENODEV;
2740 goto err_pci_exit;
2741 }
2742
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002743 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002744
Gabor Juhos09329d32009-01-14 20:17:07 +01002745 err_pci_exit:
2746 ath_pci_exit();
2747
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002748 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302749 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002750 err_out:
2751 return error;
2752}
2753module_init(ath9k_init);
2754
2755static void __exit ath9k_exit(void)
2756{
Gabor Juhos09329d32009-01-14 20:17:07 +01002757 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002758 ath_pci_exit();
2759 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05302760 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002761}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002762module_exit(ath9k_exit);