blob: db5c2958f97387cf4df60d5bca7c08d2bc61f482 [file] [log] [blame]
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08001/*
Eric Miao38f539a2009-01-20 12:09:06 +08002 * linux/arch/arm/plat-pxa/gpio.c
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08003 *
4 * Generic PXA GPIO handling
5 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080014#include <linux/module.h>
Haojian Zhuang389eda12011-10-17 21:26:55 +080015#include <linux/clk.h>
16#include <linux/err.h>
Russell King2f8163b2011-07-26 10:53:52 +010017#include <linux/gpio.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080018#include <linux/gpio-pxa.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080019#include <linux/init.h>
eric miaoe3630db2008-03-04 11:42:26 +080020#include <linux/irq.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080021#include <linux/irqdomain.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080023#include <linux/of.h>
24#include <linux/of_device.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080025#include <linux/platform_device.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020026#include <linux/syscore_ops.h>
Daniel Mack4aa78262009-06-19 22:56:09 +020027#include <linux/slab.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080028
Chao Xie0d2ee5d2012-07-31 14:13:09 +080029#include <asm/mach/irq.h>
30
Rob Herringfeefe732012-01-03 15:52:42 -060031#include <mach/irqs.h>
32
Haojian Zhuang157d2642011-10-17 20:37:52 +080033/*
34 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
35 * one set of registers. The register offsets are organized below:
36 *
37 * GPLR GPDR GPSR GPCR GRER GFER GEDR
38 * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
39 * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
40 * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
41 *
42 * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
43 * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
44 * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
45 *
46 * NOTE:
47 * BANK 3 is only available on PXA27x and later processors.
48 * BANK 4 and 5 are only available on PXA935
49 */
50
51#define GPLR_OFFSET 0x00
52#define GPDR_OFFSET 0x0C
53#define GPSR_OFFSET 0x18
54#define GPCR_OFFSET 0x24
55#define GRER_OFFSET 0x30
56#define GFER_OFFSET 0x3C
57#define GEDR_OFFSET 0x48
58#define GAFR_OFFSET 0x54
Haojian Zhuangbe241682011-10-17 21:07:15 +080059#define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
Haojian Zhuang157d2642011-10-17 20:37:52 +080060
61#define BANK_OFF(n) (((n) < 3) ? (n) << 2 : 0x100 + (((n) - 3) << 2))
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080062
Eric Miao3b8e2852009-01-07 11:30:49 +080063int pxa_last_gpio;
Daniel Mack9450be72012-07-22 16:55:44 +020064static int irq_base;
Eric Miao3b8e2852009-01-07 11:30:49 +080065
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080066#ifdef CONFIG_OF
67static struct irq_domain *domain;
68#endif
69
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080070struct pxa_gpio_chip {
71 struct gpio_chip chip;
Eric Miao0807da52009-01-07 18:01:51 +080072 void __iomem *regbase;
73 char label[10];
74
75 unsigned long irq_mask;
76 unsigned long irq_edge_rise;
77 unsigned long irq_edge_fall;
Robert Jarzmikb95ace52012-04-22 13:37:24 +020078 int (*set_wake)(unsigned int gpio, unsigned int on);
Eric Miao0807da52009-01-07 18:01:51 +080079
80#ifdef CONFIG_PM
81 unsigned long saved_gplr;
82 unsigned long saved_gpdr;
83 unsigned long saved_grer;
84 unsigned long saved_gfer;
85#endif
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080086};
87
Haojian Zhuang4929f5a2011-10-10 16:03:51 +080088enum {
89 PXA25X_GPIO = 0,
90 PXA26X_GPIO,
91 PXA27X_GPIO,
92 PXA3XX_GPIO,
93 PXA93X_GPIO,
94 MMP_GPIO = 0x10,
Haojian Zhuang4929f5a2011-10-10 16:03:51 +080095};
96
Eric Miao0807da52009-01-07 18:01:51 +080097static DEFINE_SPINLOCK(gpio_lock);
98static struct pxa_gpio_chip *pxa_gpio_chips;
Haojian Zhuang4929f5a2011-10-10 16:03:51 +080099static int gpio_type;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800100static void __iomem *gpio_reg_base;
Eric Miao0807da52009-01-07 18:01:51 +0800101
102#define for_each_gpio_chip(i, c) \
103 for (i = 0, c = &pxa_gpio_chips[0]; i <= pxa_last_gpio; i += 32, c++)
104
105static inline void __iomem *gpio_chip_base(struct gpio_chip *c)
106{
107 return container_of(c, struct pxa_gpio_chip, chip)->regbase;
108}
109
Linus Walleija0656852011-06-13 10:42:19 +0200110static inline struct pxa_gpio_chip *gpio_to_pxachip(unsigned gpio)
Eric Miao0807da52009-01-07 18:01:51 +0800111{
112 return &pxa_gpio_chips[gpio_to_bank(gpio)];
113}
114
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800115static inline int gpio_is_pxa_type(int type)
116{
117 return (type & MMP_GPIO) == 0;
118}
119
120static inline int gpio_is_mmp_type(int type)
121{
122 return (type & MMP_GPIO) != 0;
123}
124
Haojian Zhuang157d2642011-10-17 20:37:52 +0800125/* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
126 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
127 */
128static inline int __gpio_is_inverted(int gpio)
129{
130 if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
131 return 1;
132 return 0;
133}
134
135/*
136 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
137 * function of a GPIO, and GPDRx cannot be altered once configured. It
138 * is attributed as "occupied" here (I know this terminology isn't
139 * accurate, you are welcome to propose a better one :-)
140 */
141static inline int __gpio_is_occupied(unsigned gpio)
142{
143 struct pxa_gpio_chip *pxachip;
144 void __iomem *base;
145 unsigned long gafr = 0, gpdr = 0;
146 int ret, af = 0, dir = 0;
147
148 pxachip = gpio_to_pxachip(gpio);
149 base = gpio_chip_base(&pxachip->chip);
150 gpdr = readl_relaxed(base + GPDR_OFFSET);
151
152 switch (gpio_type) {
153 case PXA25X_GPIO:
154 case PXA26X_GPIO:
155 case PXA27X_GPIO:
156 gafr = readl_relaxed(base + GAFR_OFFSET);
157 af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
158 dir = gpdr & GPIO_bit(gpio);
159
160 if (__gpio_is_inverted(gpio))
161 ret = (af != 1) || (dir == 0);
162 else
163 ret = (af != 0) || (dir != 0);
164 break;
165 default:
166 ret = gpdr & GPIO_bit(gpio);
167 break;
168 }
169 return ret;
170}
171
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800172static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
173{
Daniel Mack9450be72012-07-22 16:55:44 +0200174 return chip->base + offset + irq_base;
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800175}
176
177int pxa_irq_to_gpio(int irq)
178{
Daniel Mack9450be72012-07-22 16:55:44 +0200179 return irq - irq_base;
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800180}
181
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800182static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
183{
Eric Miao0807da52009-01-07 18:01:51 +0800184 void __iomem *base = gpio_chip_base(chip);
185 uint32_t value, mask = 1 << offset;
186 unsigned long flags;
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800187
Eric Miao0807da52009-01-07 18:01:51 +0800188 spin_lock_irqsave(&gpio_lock, flags);
189
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800190 value = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800191 if (__gpio_is_inverted(chip->base + offset))
192 value |= mask;
193 else
194 value &= ~mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800195 writel_relaxed(value, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800196
Eric Miao0807da52009-01-07 18:01:51 +0800197 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800198 return 0;
199}
200
201static int pxa_gpio_direction_output(struct gpio_chip *chip,
Eric Miao0807da52009-01-07 18:01:51 +0800202 unsigned offset, int value)
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800203{
Eric Miao0807da52009-01-07 18:01:51 +0800204 void __iomem *base = gpio_chip_base(chip);
205 uint32_t tmp, mask = 1 << offset;
206 unsigned long flags;
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800207
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800208 writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
Eric Miao0807da52009-01-07 18:01:51 +0800209
210 spin_lock_irqsave(&gpio_lock, flags);
211
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800212 tmp = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800213 if (__gpio_is_inverted(chip->base + offset))
214 tmp &= ~mask;
215 else
216 tmp |= mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800217 writel_relaxed(tmp, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800218
Eric Miao0807da52009-01-07 18:01:51 +0800219 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800220 return 0;
221}
222
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800223static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
224{
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800225 return readl_relaxed(gpio_chip_base(chip) + GPLR_OFFSET) & (1 << offset);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800226}
227
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800228static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
229{
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800230 writel_relaxed(1 << offset, gpio_chip_base(chip) +
Eric Miao0807da52009-01-07 18:01:51 +0800231 (value ? GPSR_OFFSET : GPCR_OFFSET));
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800232}
233
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200234static int __devinit pxa_init_gpio_chip(int gpio_end,
235 int (*set_wake)(unsigned int, unsigned int))
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800236{
Eric Miao0807da52009-01-07 18:01:51 +0800237 int i, gpio, nbanks = gpio_to_bank(gpio_end) + 1;
238 struct pxa_gpio_chip *chips;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800239
Daniel Mack4aa78262009-06-19 22:56:09 +0200240 chips = kzalloc(nbanks * sizeof(struct pxa_gpio_chip), GFP_KERNEL);
Eric Miao0807da52009-01-07 18:01:51 +0800241 if (chips == NULL) {
242 pr_err("%s: failed to allocate GPIO chips\n", __func__);
243 return -ENOMEM;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800244 }
Eric Miao0807da52009-01-07 18:01:51 +0800245
246 for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
247 struct gpio_chip *c = &chips[i].chip;
248
249 sprintf(chips[i].label, "gpio-%d", i);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800250 chips[i].regbase = gpio_reg_base + BANK_OFF(i);
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200251 chips[i].set_wake = set_wake;
Eric Miao0807da52009-01-07 18:01:51 +0800252
253 c->base = gpio;
254 c->label = chips[i].label;
255
256 c->direction_input = pxa_gpio_direction_input;
257 c->direction_output = pxa_gpio_direction_output;
258 c->get = pxa_gpio_get;
259 c->set = pxa_gpio_set;
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800260 c->to_irq = pxa_gpio_to_irq;
Eric Miao0807da52009-01-07 18:01:51 +0800261
262 /* number of GPIOs on last bank may be less than 32 */
263 c->ngpio = (gpio + 31 > gpio_end) ? (gpio_end - gpio + 1) : 32;
264 gpiochip_add(c);
265 }
266 pxa_gpio_chips = chips;
267 return 0;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800268}
269
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800270/* Update only those GRERx and GFERx edge detection register bits if those
271 * bits are set in c->irq_mask
272 */
273static inline void update_edge_detect(struct pxa_gpio_chip *c)
274{
275 uint32_t grer, gfer;
276
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800277 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
278 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800279 grer |= c->irq_edge_rise & c->irq_mask;
280 gfer |= c->irq_edge_fall & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800281 writel_relaxed(grer, c->regbase + GRER_OFFSET);
282 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800283}
284
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100285static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
eric miaoe3630db2008-03-04 11:42:26 +0800286{
Eric Miao0807da52009-01-07 18:01:51 +0800287 struct pxa_gpio_chip *c;
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800288 int gpio = pxa_irq_to_gpio(d->irq);
Eric Miao0807da52009-01-07 18:01:51 +0800289 unsigned long gpdr, mask = GPIO_bit(gpio);
eric miaoe3630db2008-03-04 11:42:26 +0800290
Linus Walleija0656852011-06-13 10:42:19 +0200291 c = gpio_to_pxachip(gpio);
eric miaoe3630db2008-03-04 11:42:26 +0800292
293 if (type == IRQ_TYPE_PROBE) {
294 /* Don't mess with enabled GPIOs using preconfigured edges or
295 * GPIOs set to alternate function or to output during probe
296 */
Eric Miao0807da52009-01-07 18:01:51 +0800297 if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800298 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800299
300 if (__gpio_is_occupied(gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800301 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800302
eric miaoe3630db2008-03-04 11:42:26 +0800303 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
304 }
305
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800306 gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800307
Eric Miao067455a2008-11-26 18:12:04 +0800308 if (__gpio_is_inverted(gpio))
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800309 writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800310 else
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800311 writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800312
313 if (type & IRQ_TYPE_EDGE_RISING)
Eric Miao0807da52009-01-07 18:01:51 +0800314 c->irq_edge_rise |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800315 else
Eric Miao0807da52009-01-07 18:01:51 +0800316 c->irq_edge_rise &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800317
318 if (type & IRQ_TYPE_EDGE_FALLING)
Eric Miao0807da52009-01-07 18:01:51 +0800319 c->irq_edge_fall |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800320 else
Eric Miao0807da52009-01-07 18:01:51 +0800321 c->irq_edge_fall &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800322
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800323 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800324
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100325 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
eric miaoe3630db2008-03-04 11:42:26 +0800326 ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
327 ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
328 return 0;
329}
330
eric miaoe3630db2008-03-04 11:42:26 +0800331static void pxa_gpio_demux_handler(unsigned int irq, struct irq_desc *desc)
332{
Eric Miao0807da52009-01-07 18:01:51 +0800333 struct pxa_gpio_chip *c;
334 int loop, gpio, gpio_base, n;
335 unsigned long gedr;
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800336 struct irq_chip *chip = irq_desc_get_chip(desc);
337
338 chained_irq_enter(chip, desc);
eric miaoe3630db2008-03-04 11:42:26 +0800339
340 do {
eric miaoe3630db2008-03-04 11:42:26 +0800341 loop = 0;
Eric Miao0807da52009-01-07 18:01:51 +0800342 for_each_gpio_chip(gpio, c) {
343 gpio_base = c->chip.base;
eric miaoe3630db2008-03-04 11:42:26 +0800344
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800345 gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800346 gedr = gedr & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800347 writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800348
Eric Miao0807da52009-01-07 18:01:51 +0800349 n = find_first_bit(&gedr, BITS_PER_LONG);
350 while (n < BITS_PER_LONG) {
351 loop = 1;
352
353 generic_handle_irq(gpio_to_irq(gpio_base + n));
354 n = find_next_bit(&gedr, BITS_PER_LONG, n + 1);
355 }
eric miaoe3630db2008-03-04 11:42:26 +0800356 }
357 } while (loop);
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800358
359 chained_irq_exit(chip, desc);
eric miaoe3630db2008-03-04 11:42:26 +0800360}
361
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100362static void pxa_ack_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800363{
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800364 int gpio = pxa_irq_to_gpio(d->irq);
Linus Walleija0656852011-06-13 10:42:19 +0200365 struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800366
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800367 writel_relaxed(GPIO_bit(gpio), c->regbase + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800368}
369
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100370static void pxa_mask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800371{
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800372 int gpio = pxa_irq_to_gpio(d->irq);
Linus Walleija0656852011-06-13 10:42:19 +0200373 struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800374 uint32_t grer, gfer;
375
376 c->irq_mask &= ~GPIO_bit(gpio);
377
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800378 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~GPIO_bit(gpio);
379 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~GPIO_bit(gpio);
380 writel_relaxed(grer, c->regbase + GRER_OFFSET);
381 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800382}
383
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200384static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
385{
386 int gpio = pxa_irq_to_gpio(d->irq);
387 struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
388
389 if (c->set_wake)
390 return c->set_wake(gpio, on);
391 else
392 return 0;
393}
394
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100395static void pxa_unmask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800396{
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800397 int gpio = pxa_irq_to_gpio(d->irq);
Linus Walleija0656852011-06-13 10:42:19 +0200398 struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800399
400 c->irq_mask |= GPIO_bit(gpio);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800401 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800402}
403
404static struct irq_chip pxa_muxed_gpio_chip = {
405 .name = "GPIO",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100406 .irq_ack = pxa_ack_muxed_gpio,
407 .irq_mask = pxa_mask_muxed_gpio,
408 .irq_unmask = pxa_unmask_muxed_gpio,
409 .irq_set_type = pxa_gpio_irq_type,
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200410 .irq_set_wake = pxa_gpio_set_wake,
eric miaoe3630db2008-03-04 11:42:26 +0800411};
412
Haojian Zhuang478e2232011-10-14 16:44:07 +0800413static int pxa_gpio_nums(void)
414{
415 int count = 0;
416
417#ifdef CONFIG_ARCH_PXA
418 if (cpu_is_pxa25x()) {
419#ifdef CONFIG_CPU_PXA26x
420 count = 89;
421 gpio_type = PXA26X_GPIO;
422#elif defined(CONFIG_PXA25x)
423 count = 84;
424 gpio_type = PXA26X_GPIO;
425#endif /* CONFIG_CPU_PXA26x */
426 } else if (cpu_is_pxa27x()) {
427 count = 120;
428 gpio_type = PXA27X_GPIO;
429 } else if (cpu_is_pxa93x() || cpu_is_pxa95x()) {
430 count = 191;
431 gpio_type = PXA93X_GPIO;
432 } else if (cpu_is_pxa3xx()) {
433 count = 127;
434 gpio_type = PXA3XX_GPIO;
435 }
436#endif /* CONFIG_ARCH_PXA */
437
438#ifdef CONFIG_ARCH_MMP
439 if (cpu_is_pxa168() || cpu_is_pxa910()) {
440 count = 127;
441 gpio_type = MMP_GPIO;
442 } else if (cpu_is_mmp2()) {
443 count = 191;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800444 gpio_type = MMP_GPIO;
Haojian Zhuang478e2232011-10-14 16:44:07 +0800445 }
446#endif /* CONFIG_ARCH_MMP */
447 return count;
448}
449
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800450static struct of_device_id pxa_gpio_dt_ids[] = {
451 { .compatible = "mrvl,pxa-gpio" },
452 { .compatible = "mrvl,mmp-gpio", .data = (void *)MMP_GPIO },
453 {}
454};
455
456static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
457 irq_hw_number_t hw)
458{
459 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
460 handle_edge_irq);
461 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
462 return 0;
463}
464
465const struct irq_domain_ops pxa_irq_domain_ops = {
466 .map = pxa_irq_domain_map,
467};
468
469#ifdef CONFIG_OF
470static int __devinit pxa_gpio_probe_dt(struct platform_device *pdev)
471{
Daniel Mack9450be72012-07-22 16:55:44 +0200472 int ret, nr_banks, nr_gpios;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800473 struct device_node *prev, *next, *np = pdev->dev.of_node;
474 const struct of_device_id *of_id =
475 of_match_device(pxa_gpio_dt_ids, &pdev->dev);
476
477 if (!of_id) {
478 dev_err(&pdev->dev, "Failed to find gpio controller\n");
479 return -EFAULT;
480 }
481 gpio_type = (int)of_id->data;
482
483 next = of_get_next_child(np, NULL);
484 prev = next;
485 if (!next) {
486 dev_err(&pdev->dev, "Failed to find child gpio node\n");
487 ret = -EINVAL;
488 goto err;
489 }
490 for (nr_banks = 1; ; nr_banks++) {
491 next = of_get_next_child(np, prev);
492 if (!next)
493 break;
494 prev = next;
495 }
496 of_node_put(prev);
497 nr_gpios = nr_banks << 5;
498 pxa_last_gpio = nr_gpios - 1;
499
500 irq_base = irq_alloc_descs(-1, 0, nr_gpios, 0);
501 if (irq_base < 0) {
502 dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
503 goto err;
504 }
505 domain = irq_domain_add_legacy(np, nr_gpios, irq_base, 0,
506 &pxa_irq_domain_ops, NULL);
507 return 0;
508err:
509 iounmap(gpio_reg_base);
510 return ret;
511}
512#else
513#define pxa_gpio_probe_dt(pdev) (-1)
514#endif
515
Haojian Zhuang157d2642011-10-17 20:37:52 +0800516static int __devinit pxa_gpio_probe(struct platform_device *pdev)
eric miaoe3630db2008-03-04 11:42:26 +0800517{
Eric Miao0807da52009-01-07 18:01:51 +0800518 struct pxa_gpio_chip *c;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800519 struct resource *res;
Haojian Zhuang389eda12011-10-17 21:26:55 +0800520 struct clk *clk;
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200521 struct pxa_gpio_platform_data *info;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800522 int gpio, irq, ret, use_of = 0;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800523 int irq0 = 0, irq1 = 0, irq_mux, gpio_offset = 0;
eric miaoe3630db2008-03-04 11:42:26 +0800524
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800525 ret = pxa_gpio_probe_dt(pdev);
Daniel Mack9450be72012-07-22 16:55:44 +0200526 if (ret < 0) {
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800527 pxa_last_gpio = pxa_gpio_nums();
Daniel Mack9450be72012-07-22 16:55:44 +0200528#ifdef CONFIG_ARCH_PXA
529 if (gpio_is_pxa_type(gpio_type))
530 irq_base = PXA_GPIO_TO_IRQ(0);
531#endif
532#ifdef CONFIG_ARCH_MMP
533 if (gpio_is_mmp_type(gpio_type))
534 irq_base = MMP_GPIO_TO_IRQ(0);
535#endif
536 } else {
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800537 use_of = 1;
Daniel Mack9450be72012-07-22 16:55:44 +0200538 }
539
Haojian Zhuang478e2232011-10-14 16:44:07 +0800540 if (!pxa_last_gpio)
Haojian Zhuang157d2642011-10-17 20:37:52 +0800541 return -EINVAL;
542
543 irq0 = platform_get_irq_byname(pdev, "gpio0");
544 irq1 = platform_get_irq_byname(pdev, "gpio1");
545 irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
546 if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
547 || (irq_mux <= 0))
548 return -EINVAL;
549 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
550 if (!res)
551 return -EINVAL;
552 gpio_reg_base = ioremap(res->start, resource_size(res));
553 if (!gpio_reg_base)
554 return -EINVAL;
555
556 if (irq0 > 0)
557 gpio_offset = 2;
eric miaoe3630db2008-03-04 11:42:26 +0800558
Haojian Zhuang389eda12011-10-17 21:26:55 +0800559 clk = clk_get(&pdev->dev, NULL);
560 if (IS_ERR(clk)) {
561 dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
562 PTR_ERR(clk));
563 iounmap(gpio_reg_base);
564 return PTR_ERR(clk);
565 }
566 ret = clk_prepare(clk);
567 if (ret) {
568 clk_put(clk);
569 iounmap(gpio_reg_base);
570 return ret;
571 }
572 ret = clk_enable(clk);
573 if (ret) {
574 clk_unprepare(clk);
575 clk_put(clk);
576 iounmap(gpio_reg_base);
577 return ret;
578 }
579
Eric Miao0807da52009-01-07 18:01:51 +0800580 /* Initialize GPIO chips */
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200581 info = dev_get_platdata(&pdev->dev);
582 pxa_init_gpio_chip(pxa_last_gpio, info ? info->gpio_set_wake : NULL);
Eric Miao0807da52009-01-07 18:01:51 +0800583
eric miaoe3630db2008-03-04 11:42:26 +0800584 /* clear all GPIO edge detects */
Eric Miao0807da52009-01-07 18:01:51 +0800585 for_each_gpio_chip(gpio, c) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800586 writel_relaxed(0, c->regbase + GFER_OFFSET);
587 writel_relaxed(0, c->regbase + GRER_OFFSET);
588 writel_relaxed(~0,c->regbase + GEDR_OFFSET);
Haojian Zhuangbe241682011-10-17 21:07:15 +0800589 /* unmask GPIO edge detect for AP side */
590 if (gpio_is_mmp_type(gpio_type))
591 writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800592 }
593
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800594 if (!use_of) {
Haojian Zhuang87c49e22011-10-10 14:38:46 +0800595#ifdef CONFIG_ARCH_PXA
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800596 irq = gpio_to_irq(0);
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100597 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
598 handle_edge_irq);
eric miaoe3630db2008-03-04 11:42:26 +0800599 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800600 irq_set_chained_handler(IRQ_GPIO0, pxa_gpio_demux_handler);
601
602 irq = gpio_to_irq(1);
603 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
604 handle_edge_irq);
605 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
606 irq_set_chained_handler(IRQ_GPIO1, pxa_gpio_demux_handler);
607#endif
608
609 for (irq = gpio_to_irq(gpio_offset);
610 irq <= gpio_to_irq(pxa_last_gpio); irq++) {
611 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
612 handle_edge_irq);
613 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
614 }
eric miaoe3630db2008-03-04 11:42:26 +0800615 }
616
Haojian Zhuang157d2642011-10-17 20:37:52 +0800617 irq_set_chained_handler(irq_mux, pxa_gpio_demux_handler);
618 return 0;
eric miaoe3630db2008-03-04 11:42:26 +0800619}
eric miao663707c2008-03-04 16:13:58 +0800620
Haojian Zhuang157d2642011-10-17 20:37:52 +0800621static struct platform_driver pxa_gpio_driver = {
622 .probe = pxa_gpio_probe,
623 .driver = {
624 .name = "pxa-gpio",
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800625 .of_match_table = pxa_gpio_dt_ids,
Haojian Zhuang157d2642011-10-17 20:37:52 +0800626 },
627};
628
629static int __init pxa_gpio_init(void)
630{
631 return platform_driver_register(&pxa_gpio_driver);
632}
633postcore_initcall(pxa_gpio_init);
634
eric miao663707c2008-03-04 16:13:58 +0800635#ifdef CONFIG_PM
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200636static int pxa_gpio_suspend(void)
eric miao663707c2008-03-04 16:13:58 +0800637{
Eric Miao0807da52009-01-07 18:01:51 +0800638 struct pxa_gpio_chip *c;
639 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800640
Eric Miao0807da52009-01-07 18:01:51 +0800641 for_each_gpio_chip(gpio, c) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800642 c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
643 c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
644 c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
645 c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800646
647 /* Clear GPIO transition detect bits */
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800648 writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800649 }
650 return 0;
651}
652
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200653static void pxa_gpio_resume(void)
eric miao663707c2008-03-04 16:13:58 +0800654{
Eric Miao0807da52009-01-07 18:01:51 +0800655 struct pxa_gpio_chip *c;
656 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800657
Eric Miao0807da52009-01-07 18:01:51 +0800658 for_each_gpio_chip(gpio, c) {
eric miao663707c2008-03-04 16:13:58 +0800659 /* restore level with set/clear */
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800660 writel_relaxed( c->saved_gplr, c->regbase + GPSR_OFFSET);
661 writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800662
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800663 writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
664 writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
665 writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800666 }
eric miao663707c2008-03-04 16:13:58 +0800667}
668#else
669#define pxa_gpio_suspend NULL
670#define pxa_gpio_resume NULL
671#endif
672
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200673struct syscore_ops pxa_gpio_syscore_ops = {
eric miao663707c2008-03-04 16:13:58 +0800674 .suspend = pxa_gpio_suspend,
675 .resume = pxa_gpio_resume,
676};
Haojian Zhuang157d2642011-10-17 20:37:52 +0800677
678static int __init pxa_gpio_sysinit(void)
679{
680 register_syscore_ops(&pxa_gpio_syscore_ops);
681 return 0;
682}
683postcore_initcall(pxa_gpio_sysinit);