blob: b6a1925dfc9290e1cc03f203a31793994ee9290e [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -070043#include <linux/pinctrl/consumer.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053044
Govindraj.Rb6126332010-09-27 20:20:49 +053045#include <plat/omap-serial.h>
46
Govindraj.R7c77c8d2012-04-03 19:12:34 +053047#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
48
49#define OMAP_UART_REV_42 0x0402
50#define OMAP_UART_REV_46 0x0406
51#define OMAP_UART_REV_52 0x0502
52#define OMAP_UART_REV_63 0x0603
53
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053054#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
55
Paul Walmsley0ba5f662012-01-25 19:50:36 -070056/* SCR register bitmasks */
57#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
58
59/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070060#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030061#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070062
Govindraj.R7c77c8d2012-04-03 19:12:34 +053063/* MVR register bitmasks */
64#define OMAP_UART_MVR_SCHEME_SHIFT 30
65
66#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
67#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
68#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
69
70#define OMAP_UART_MVR_MAJ_MASK 0x700
71#define OMAP_UART_MVR_MAJ_SHIFT 8
72#define OMAP_UART_MVR_MIN_MASK 0x3f
73
Felipe Balbid37c6ce2012-09-06 15:45:39 +030074struct uart_omap_port {
75 struct uart_port port;
76 struct uart_omap_dma uart_dma;
77 struct device *dev;
78
79 unsigned char ier;
80 unsigned char lcr;
81 unsigned char mcr;
82 unsigned char fcr;
83 unsigned char efr;
84 unsigned char dll;
85 unsigned char dlh;
86 unsigned char mdr1;
87 unsigned char scr;
88
89 int use_dma;
90 /*
91 * Some bits in registers are cleared on a read, so they must
92 * be saved whenever the register is read but the bits will not
93 * be immediately processed.
94 */
95 unsigned int lsr_break_flag;
96 unsigned char msr_saved_flags;
97 char name[20];
98 unsigned long port_activity;
99 u32 context_loss_cnt;
100 u32 errata;
101 u8 wakeups_enabled;
102 unsigned int irq_pending:1;
103
Felipe Balbie36851d2012-09-07 18:34:19 +0300104 int DTR_gpio;
105 int DTR_inverted;
106 int DTR_active;
107
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300108 struct pm_qos_request pm_qos_request;
109 u32 latency;
110 u32 calc_latency;
111 struct work_struct qos_work;
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -0700112 struct pinctrl *pins;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300113};
114
115#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
116
Govindraj.Rb6126332010-09-27 20:20:49 +0530117static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
118
119/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530120static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530121
Govindraj.R2fd14962011-11-09 17:41:21 +0530122static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530123
124static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
125{
126 offset <<= up->port.regshift;
127 return readw(up->port.membase + offset);
128}
129
130static inline void serial_out(struct uart_omap_port *up, int offset, int value)
131{
132 offset <<= up->port.regshift;
133 writew(value, up->port.membase + offset);
134}
135
136static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
137{
138 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
139 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
140 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
141 serial_out(up, UART_FCR, 0);
142}
143
Felipe Balbie5b57c02012-08-23 13:32:42 +0300144static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
145{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300146 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300147
Felipe Balbice2f08d2012-09-07 21:10:33 +0300148 if (!pdata || !pdata->get_context_loss_count)
Felipe Balbie5b57c02012-08-23 13:32:42 +0300149 return 0;
150
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300151 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300152}
153
154static void serial_omap_set_forceidle(struct uart_omap_port *up)
155{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300156 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300157
Felipe Balbice2f08d2012-09-07 21:10:33 +0300158 if (!pdata || !pdata->set_forceidle)
159 return;
160
161 pdata->set_forceidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300162}
163
164static void serial_omap_set_noidle(struct uart_omap_port *up)
165{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300166 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300167
Felipe Balbice2f08d2012-09-07 21:10:33 +0300168 if (!pdata || !pdata->set_noidle)
169 return;
170
171 pdata->set_noidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300172}
173
174static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
175{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300176 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300177
Felipe Balbice2f08d2012-09-07 21:10:33 +0300178 if (!pdata || !pdata->enable_wakeup)
179 return;
180
181 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300182}
183
Govindraj.Rb6126332010-09-27 20:20:49 +0530184/*
185 * serial_omap_get_divisor - calculate divisor value
186 * @port: uart port info
187 * @baud: baudrate for which divisor needs to be calculated.
188 *
189 * We have written our own function to get the divisor so as to support
190 * 13x mode. 3Mbps Baudrate as an different divisor.
191 * Reference OMAP TRM Chapter 17:
192 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
193 * referring to oversampling - divisor value
194 * baudrate 460,800 to 3,686,400 all have divisor 13
195 * except 3,000,000 which has divisor value 16
196 */
197static unsigned int
198serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
199{
200 unsigned int divisor;
201
202 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
203 divisor = 13;
204 else
205 divisor = 16;
206 return port->uartclk/(baud * divisor);
207}
208
Govindraj.Rb6126332010-09-27 20:20:49 +0530209static void serial_omap_enable_ms(struct uart_port *port)
210{
Felipe Balbic990f352012-08-23 13:32:41 +0300211 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530212
Rajendra Nayakba774332011-12-14 17:25:43 +0530213 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530214
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300215 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530216 up->ier |= UART_IER_MSI;
217 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300218 pm_runtime_mark_last_busy(up->dev);
219 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530220}
221
222static void serial_omap_stop_tx(struct uart_port *port)
223{
Felipe Balbic990f352012-08-23 13:32:41 +0300224 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530225
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300226 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530227 if (up->ier & UART_IER_THRI) {
228 up->ier &= ~UART_IER_THRI;
229 serial_out(up, UART_IER, up->ier);
230 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530231
Felipe Balbi49457432012-09-06 15:45:21 +0300232 serial_omap_set_forceidle(up);
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700233
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300234 pm_runtime_mark_last_busy(up->dev);
235 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530236}
237
238static void serial_omap_stop_rx(struct uart_port *port)
239{
Felipe Balbic990f352012-08-23 13:32:41 +0300240 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530241
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300242 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530243 up->ier &= ~UART_IER_RLSI;
244 up->port.read_status_mask &= ~UART_LSR_DR;
245 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300246 pm_runtime_mark_last_busy(up->dev);
247 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530248}
249
Felipe Balbibf63a082012-09-06 15:45:25 +0300250static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530251{
252 struct circ_buf *xmit = &up->port.state->xmit;
253 int count;
254
Felipe Balbibf63a082012-09-06 15:45:25 +0300255 if (!(lsr & UART_LSR_THRE))
256 return;
257
Govindraj.Rb6126332010-09-27 20:20:49 +0530258 if (up->port.x_char) {
259 serial_out(up, UART_TX, up->port.x_char);
260 up->port.icount.tx++;
261 up->port.x_char = 0;
262 return;
263 }
264 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
265 serial_omap_stop_tx(&up->port);
266 return;
267 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800268 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530269 do {
270 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
271 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
272 up->port.icount.tx++;
273 if (uart_circ_empty(xmit))
274 break;
275 } while (--count > 0);
276
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300277 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
278 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530279 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300280 spin_lock(&up->port.lock);
281 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530282
283 if (uart_circ_empty(xmit))
284 serial_omap_stop_tx(&up->port);
285}
286
287static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
288{
289 if (!(up->ier & UART_IER_THRI)) {
290 up->ier |= UART_IER_THRI;
291 serial_out(up, UART_IER, up->ier);
292 }
293}
294
295static void serial_omap_start_tx(struct uart_port *port)
296{
Felipe Balbic990f352012-08-23 13:32:41 +0300297 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530298
Felipe Balbi49457432012-09-06 15:45:21 +0300299 pm_runtime_get_sync(up->dev);
300 serial_omap_enable_ier_thri(up);
301 serial_omap_set_noidle(up);
302 pm_runtime_mark_last_busy(up->dev);
303 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530304}
305
306static unsigned int check_modem_status(struct uart_omap_port *up)
307{
308 unsigned int status;
309
310 status = serial_in(up, UART_MSR);
311 status |= up->msr_saved_flags;
312 up->msr_saved_flags = 0;
313 if ((status & UART_MSR_ANY_DELTA) == 0)
314 return status;
315
316 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
317 up->port.state != NULL) {
318 if (status & UART_MSR_TERI)
319 up->port.icount.rng++;
320 if (status & UART_MSR_DDSR)
321 up->port.icount.dsr++;
322 if (status & UART_MSR_DDCD)
323 uart_handle_dcd_change
324 (&up->port, status & UART_MSR_DCD);
325 if (status & UART_MSR_DCTS)
326 uart_handle_cts_change
327 (&up->port, status & UART_MSR_CTS);
328 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
329 }
330
331 return status;
332}
333
Felipe Balbi72256cb2012-09-06 15:45:24 +0300334static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
335{
336 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530337 unsigned char ch = 0;
338
339 if (likely(lsr & UART_LSR_DR))
340 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300341
342 up->port.icount.rx++;
343 flag = TTY_NORMAL;
344
345 if (lsr & UART_LSR_BI) {
346 flag = TTY_BREAK;
347 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
348 up->port.icount.brk++;
349 /*
350 * We do the SysRQ and SAK checking
351 * here because otherwise the break
352 * may get masked by ignore_status_mask
353 * or read_status_mask.
354 */
355 if (uart_handle_break(&up->port))
356 return;
357
358 }
359
360 if (lsr & UART_LSR_PE) {
361 flag = TTY_PARITY;
362 up->port.icount.parity++;
363 }
364
365 if (lsr & UART_LSR_FE) {
366 flag = TTY_FRAME;
367 up->port.icount.frame++;
368 }
369
370 if (lsr & UART_LSR_OE)
371 up->port.icount.overrun++;
372
373#ifdef CONFIG_SERIAL_OMAP_CONSOLE
374 if (up->port.line == up->port.cons->index) {
375 /* Recover the break flag from console xmit */
376 lsr |= up->lsr_break_flag;
377 }
378#endif
379 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
380}
381
382static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
383{
384 unsigned char ch = 0;
385 unsigned int flag;
386
387 if (!(lsr & UART_LSR_DR))
388 return;
389
390 ch = serial_in(up, UART_RX);
391 flag = TTY_NORMAL;
392 up->port.icount.rx++;
393
394 if (uart_handle_sysrq_char(&up->port, ch))
395 return;
396
397 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
398}
399
Govindraj.Rb6126332010-09-27 20:20:49 +0530400/**
401 * serial_omap_irq() - This handles the interrupt from one port
402 * @irq: uart port irq number
403 * @dev_id: uart port info
404 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300405static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530406{
407 struct uart_omap_port *up = dev_id;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300408 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rb6126332010-09-27 20:20:49 +0530409 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300410 unsigned int type;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300411 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300412 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530413
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300414 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300415 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300416
Felipe Balbi72256cb2012-09-06 15:45:24 +0300417 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300418 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300419 if (iir & UART_IIR_NO_INT)
420 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530421
Felipe Balbi72256cb2012-09-06 15:45:24 +0300422 ret = IRQ_HANDLED;
423 lsr = serial_in(up, UART_LSR);
424
425 /* extract IRQ type from IIR register */
426 type = iir & 0x3e;
427
428 switch (type) {
429 case UART_IIR_MSI:
430 check_modem_status(up);
431 break;
432 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300433 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300434 break;
435 case UART_IIR_RX_TIMEOUT:
436 /* FALLTHROUGH */
437 case UART_IIR_RDI:
438 serial_omap_rdi(up, lsr);
439 break;
440 case UART_IIR_RLSI:
441 serial_omap_rlsi(up, lsr);
442 break;
443 case UART_IIR_CTS_RTS_DSR:
444 /* simply try again */
445 break;
446 case UART_IIR_XOFF:
447 /* FALLTHROUGH */
448 default:
449 break;
450 }
451 } while (!(iir & UART_IIR_NO_INT) && max_count--);
452
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300453 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300454
455 tty_flip_buffer_push(tty);
456
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300457 pm_runtime_mark_last_busy(up->dev);
458 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530459 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300460
461 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530462}
463
464static unsigned int serial_omap_tx_empty(struct uart_port *port)
465{
Felipe Balbic990f352012-08-23 13:32:41 +0300466 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530467 unsigned long flags = 0;
468 unsigned int ret = 0;
469
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300470 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530471 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530472 spin_lock_irqsave(&up->port.lock, flags);
473 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
474 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300475 pm_runtime_mark_last_busy(up->dev);
476 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530477 return ret;
478}
479
480static unsigned int serial_omap_get_mctrl(struct uart_port *port)
481{
Felipe Balbic990f352012-08-23 13:32:41 +0300482 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530483 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530484 unsigned int ret = 0;
485
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300486 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530487 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300488 pm_runtime_mark_last_busy(up->dev);
489 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530490
Rajendra Nayakba774332011-12-14 17:25:43 +0530491 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530492
493 if (status & UART_MSR_DCD)
494 ret |= TIOCM_CAR;
495 if (status & UART_MSR_RI)
496 ret |= TIOCM_RNG;
497 if (status & UART_MSR_DSR)
498 ret |= TIOCM_DSR;
499 if (status & UART_MSR_CTS)
500 ret |= TIOCM_CTS;
501 return ret;
502}
503
504static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
505{
Felipe Balbic990f352012-08-23 13:32:41 +0300506 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530507 unsigned char mcr = 0;
508
Rajendra Nayakba774332011-12-14 17:25:43 +0530509 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530510 if (mctrl & TIOCM_RTS)
511 mcr |= UART_MCR_RTS;
512 if (mctrl & TIOCM_DTR)
513 mcr |= UART_MCR_DTR;
514 if (mctrl & TIOCM_OUT1)
515 mcr |= UART_MCR_OUT1;
516 if (mctrl & TIOCM_OUT2)
517 mcr |= UART_MCR_OUT2;
518 if (mctrl & TIOCM_LOOP)
519 mcr |= UART_MCR_LOOP;
520
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300521 pm_runtime_get_sync(up->dev);
Govindraj.Rc538d202011-11-07 18:57:03 +0530522 up->mcr = serial_in(up, UART_MCR);
523 up->mcr |= mcr;
524 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300525 pm_runtime_mark_last_busy(up->dev);
526 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000527
528 if (gpio_is_valid(up->DTR_gpio) &&
529 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
530 up->DTR_active = !up->DTR_active;
531 if (gpio_cansleep(up->DTR_gpio))
532 schedule_work(&up->qos_work);
533 else
534 gpio_set_value(up->DTR_gpio,
535 up->DTR_active != up->DTR_inverted);
536 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530537}
538
539static void serial_omap_break_ctl(struct uart_port *port, int break_state)
540{
Felipe Balbic990f352012-08-23 13:32:41 +0300541 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530542 unsigned long flags = 0;
543
Rajendra Nayakba774332011-12-14 17:25:43 +0530544 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300545 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530546 spin_lock_irqsave(&up->port.lock, flags);
547 if (break_state == -1)
548 up->lcr |= UART_LCR_SBC;
549 else
550 up->lcr &= ~UART_LCR_SBC;
551 serial_out(up, UART_LCR, up->lcr);
552 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300553 pm_runtime_mark_last_busy(up->dev);
554 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530555}
556
557static int serial_omap_startup(struct uart_port *port)
558{
Felipe Balbic990f352012-08-23 13:32:41 +0300559 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530560 unsigned long flags = 0;
561 int retval;
562
563 /*
564 * Allocate the IRQ
565 */
566 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
567 up->name, up);
568 if (retval)
569 return retval;
570
Rajendra Nayakba774332011-12-14 17:25:43 +0530571 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530572
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300573 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530574 /*
575 * Clear the FIFO buffers and disable them.
576 * (they will be reenabled in set_termios())
577 */
578 serial_omap_clear_fifos(up);
579 /* For Hardware flow control */
580 serial_out(up, UART_MCR, UART_MCR_RTS);
581
582 /*
583 * Clear the interrupt registers.
584 */
585 (void) serial_in(up, UART_LSR);
586 if (serial_in(up, UART_LSR) & UART_LSR_DR)
587 (void) serial_in(up, UART_RX);
588 (void) serial_in(up, UART_IIR);
589 (void) serial_in(up, UART_MSR);
590
591 /*
592 * Now, initialize the UART
593 */
594 serial_out(up, UART_LCR, UART_LCR_WLEN8);
595 spin_lock_irqsave(&up->port.lock, flags);
596 /*
597 * Most PC uarts need OUT2 raised to enable interrupts.
598 */
599 up->port.mctrl |= TIOCM_OUT2;
600 serial_omap_set_mctrl(&up->port, up->port.mctrl);
601 spin_unlock_irqrestore(&up->port.lock, flags);
602
603 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530604 /*
605 * Finally, enable interrupts. Note: Modem status interrupts
606 * are set via set_termios(), which will be occurring imminently
607 * anyway, so we don't enable them here.
608 */
609 up->ier = UART_IER_RLSI | UART_IER_RDI;
610 serial_out(up, UART_IER, up->ier);
611
Jarkko Nikula78841462011-01-24 17:51:22 +0200612 /* Enable module level wake up */
613 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
614
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300615 pm_runtime_mark_last_busy(up->dev);
616 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530617 up->port_activity = jiffies;
618 return 0;
619}
620
621static void serial_omap_shutdown(struct uart_port *port)
622{
Felipe Balbic990f352012-08-23 13:32:41 +0300623 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530624 unsigned long flags = 0;
625
Rajendra Nayakba774332011-12-14 17:25:43 +0530626 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530627
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300628 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530629 /*
630 * Disable interrupts from this port
631 */
632 up->ier = 0;
633 serial_out(up, UART_IER, 0);
634
635 spin_lock_irqsave(&up->port.lock, flags);
636 up->port.mctrl &= ~TIOCM_OUT2;
637 serial_omap_set_mctrl(&up->port, up->port.mctrl);
638 spin_unlock_irqrestore(&up->port.lock, flags);
639
640 /*
641 * Disable break condition and FIFOs
642 */
643 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
644 serial_omap_clear_fifos(up);
645
646 /*
647 * Read data port to reset things, and then free the irq
648 */
649 if (serial_in(up, UART_LSR) & UART_LSR_DR)
650 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530651
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300652 pm_runtime_mark_last_busy(up->dev);
653 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530654 free_irq(up->port.irq, up);
655}
656
657static inline void
658serial_omap_configure_xonxoff
659 (struct uart_omap_port *up, struct ktermios *termios)
660{
Govindraj.Rb6126332010-09-27 20:20:49 +0530661 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800662 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530663 up->efr = serial_in(up, UART_EFR);
664 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
665
666 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
667 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
668
669 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530670 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530671
672 /*
673 * IXON Flag:
Felipe Balbia4f74382012-10-16 17:09:22 +0300674 * Enable XON/XOFF flow control on output.
675 * Transmit XON1, XOFF1
Govindraj.Rb6126332010-09-27 20:20:49 +0530676 */
677 if (termios->c_iflag & IXON)
Felipe Balbia4f74382012-10-16 17:09:22 +0300678 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530679
680 /*
681 * IXOFF Flag:
Felipe Balbia4f74382012-10-16 17:09:22 +0300682 * Enable XON/XOFF flow control on input.
683 * Receiver compares XON1, XOFF1.
Govindraj.Rb6126332010-09-27 20:20:49 +0530684 */
685 if (termios->c_iflag & IXOFF)
Felipe Balbia4f74382012-10-16 17:09:22 +0300686 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530687
688 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800689 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530690
691 up->mcr = serial_in(up, UART_MCR);
692
693 /*
694 * IXANY Flag:
695 * Enable any character to restart output.
696 * Operation resumes after receiving any
697 * character after recognition of the XOFF character
698 */
699 if (termios->c_iflag & IXANY)
700 up->mcr |= UART_MCR_XONANY;
701
702 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800703 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530704 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
705 /* Enable special char function UARTi.EFR_REG[5] and
706 * load the new software flow control mode IXON or IXOFF
707 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
708 */
Govindraj.Rc538d202011-11-07 18:57:03 +0530709 serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800710 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530711
712 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
713 serial_out(up, UART_LCR, up->lcr);
714}
715
Govindraj.R2fd14962011-11-09 17:41:21 +0530716static void serial_omap_uart_qos_work(struct work_struct *work)
717{
718 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
719 qos_work);
720
721 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000722 if (gpio_is_valid(up->DTR_gpio))
723 gpio_set_value_cansleep(up->DTR_gpio,
724 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530725}
726
Govindraj.Rb6126332010-09-27 20:20:49 +0530727static void
728serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
729 struct ktermios *old)
730{
Felipe Balbic990f352012-08-23 13:32:41 +0300731 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530732 unsigned char cval = 0;
733 unsigned char efr = 0;
734 unsigned long flags = 0;
735 unsigned int baud, quot;
736
737 switch (termios->c_cflag & CSIZE) {
738 case CS5:
739 cval = UART_LCR_WLEN5;
740 break;
741 case CS6:
742 cval = UART_LCR_WLEN6;
743 break;
744 case CS7:
745 cval = UART_LCR_WLEN7;
746 break;
747 default:
748 case CS8:
749 cval = UART_LCR_WLEN8;
750 break;
751 }
752
753 if (termios->c_cflag & CSTOPB)
754 cval |= UART_LCR_STOP;
755 if (termios->c_cflag & PARENB)
756 cval |= UART_LCR_PARITY;
757 if (!(termios->c_cflag & PARODD))
758 cval |= UART_LCR_EPAR;
759
760 /*
761 * Ask the core to calculate the divisor for us.
762 */
763
764 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
765 quot = serial_omap_get_divisor(port, baud);
766
Govindraj.R2fd14962011-11-09 17:41:21 +0530767 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700768 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530769 up->latency = up->calc_latency;
770 schedule_work(&up->qos_work);
771
Govindraj.Rc538d202011-11-07 18:57:03 +0530772 up->dll = quot & 0xff;
773 up->dlh = quot >> 8;
774 up->mdr1 = UART_OMAP_MDR1_DISABLE;
775
Govindraj.Rb6126332010-09-27 20:20:49 +0530776 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
777 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530778
779 /*
780 * Ok, we're now changing the port state. Do it with
781 * interrupts disabled.
782 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300783 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530784 spin_lock_irqsave(&up->port.lock, flags);
785
786 /*
787 * Update the per-port timeout.
788 */
789 uart_update_timeout(port, termios->c_cflag, baud);
790
791 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
792 if (termios->c_iflag & INPCK)
793 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
794 if (termios->c_iflag & (BRKINT | PARMRK))
795 up->port.read_status_mask |= UART_LSR_BI;
796
797 /*
798 * Characters to ignore
799 */
800 up->port.ignore_status_mask = 0;
801 if (termios->c_iflag & IGNPAR)
802 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
803 if (termios->c_iflag & IGNBRK) {
804 up->port.ignore_status_mask |= UART_LSR_BI;
805 /*
806 * If we're ignoring parity and break indicators,
807 * ignore overruns too (for real raw support).
808 */
809 if (termios->c_iflag & IGNPAR)
810 up->port.ignore_status_mask |= UART_LSR_OE;
811 }
812
813 /*
814 * ignore all characters if CREAD is not set
815 */
816 if ((termios->c_cflag & CREAD) == 0)
817 up->port.ignore_status_mask |= UART_LSR_DR;
818
819 /*
820 * Modem status interrupts
821 */
822 up->ier &= ~UART_IER_MSI;
823 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
824 up->ier |= UART_IER_MSI;
825 serial_out(up, UART_IER, up->ier);
826 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530827 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530828 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530829
830 /* FIFOs and DMA Settings */
831
832 /* FCR can be changed only when the
833 * baud clock is not running
834 * DLL_REG and DLH_REG set to 0.
835 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800836 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530837 serial_out(up, UART_DLL, 0);
838 serial_out(up, UART_DLM, 0);
839 serial_out(up, UART_LCR, 0);
840
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800841 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530842
843 up->efr = serial_in(up, UART_EFR);
844 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
845
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800846 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530847 up->mcr = serial_in(up, UART_MCR);
848 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
849 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700850
851 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700852
Felipe Balbi6721ab72012-09-06 15:45:40 +0300853 /* Set receive FIFO threshold to 16 characters and
854 * transmit FIFO threshold to 16 spaces
855 */
Felipe Balbi49457432012-09-06 15:45:21 +0300856 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300857 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
858 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
859 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800860
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700861 serial_out(up, UART_FCR, up->fcr);
862 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
863
Govindraj.Rc538d202011-11-07 18:57:03 +0530864 serial_out(up, UART_OMAP_SCR, up->scr);
865
Govindraj.Rb6126332010-09-27 20:20:49 +0530866 serial_out(up, UART_EFR, up->efr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800867 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530868 serial_out(up, UART_MCR, up->mcr);
869
870 /* Protocol, Baud Rate, and Interrupt Settings */
871
Govindraj.R94734742011-11-07 19:00:33 +0530872 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
873 serial_omap_mdr1_errataset(up, up->mdr1);
874 else
875 serial_out(up, UART_OMAP_MDR1, up->mdr1);
876
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800877 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530878
879 up->efr = serial_in(up, UART_EFR);
880 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
881
882 serial_out(up, UART_LCR, 0);
883 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800884 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530885
Govindraj.Rc538d202011-11-07 18:57:03 +0530886 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
887 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530888
889 serial_out(up, UART_LCR, 0);
890 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800891 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530892
893 serial_out(up, UART_EFR, up->efr);
894 serial_out(up, UART_LCR, cval);
895
896 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530897 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530898 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530899 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
900
Govindraj.R94734742011-11-07 19:00:33 +0530901 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
902 serial_omap_mdr1_errataset(up, up->mdr1);
903 else
904 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530905
906 /* Hardware Flow Control Configuration */
907
908 if (termios->c_cflag & CRTSCTS) {
909 efr |= (UART_EFR_CTS | UART_EFR_RTS);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800910 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530911
912 up->mcr = serial_in(up, UART_MCR);
913 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
914
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800915 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530916 up->efr = serial_in(up, UART_EFR);
917 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
918
919 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
920 serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800921 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530922 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
923 serial_out(up, UART_LCR, cval);
Russell King0d5b1662012-10-05 23:48:28 +0100924 } else {
925 /* Disable AUTORTS and AUTOCTS */
926 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
927
928 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
929 serial_out(up, UART_EFR, up->efr);
930 serial_out(up, UART_LCR, cval);
Govindraj.Rb6126332010-09-27 20:20:49 +0530931 }
932
933 serial_omap_set_mctrl(&up->port, up->port.mctrl);
934 /* Software Flow Control Configuration */
Nick Pellyb280a972011-07-15 13:53:08 -0700935 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530936
937 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300938 pm_runtime_mark_last_busy(up->dev);
939 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530940 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530941}
942
Felipe Balbi9727faf2012-09-06 15:45:35 +0300943static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
944{
945 struct uart_omap_port *up = to_uart_omap_port(port);
946
947 serial_omap_enable_wakeup(up, state);
948
949 return 0;
950}
951
Govindraj.Rb6126332010-09-27 20:20:49 +0530952static void
953serial_omap_pm(struct uart_port *port, unsigned int state,
954 unsigned int oldstate)
955{
Felipe Balbic990f352012-08-23 13:32:41 +0300956 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530957 unsigned char efr;
958
Rajendra Nayakba774332011-12-14 17:25:43 +0530959 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530960
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300961 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800962 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530963 efr = serial_in(up, UART_EFR);
964 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
965 serial_out(up, UART_LCR, 0);
966
967 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800968 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530969 serial_out(up, UART_EFR, efr);
970 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530971
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300972 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530973 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300974 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530975 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300976 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530977 }
978
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300979 pm_runtime_mark_last_busy(up->dev);
980 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530981}
982
983static void serial_omap_release_port(struct uart_port *port)
984{
985 dev_dbg(port->dev, "serial_omap_release_port+\n");
986}
987
988static int serial_omap_request_port(struct uart_port *port)
989{
990 dev_dbg(port->dev, "serial_omap_request_port+\n");
991 return 0;
992}
993
994static void serial_omap_config_port(struct uart_port *port, int flags)
995{
Felipe Balbic990f352012-08-23 13:32:41 +0300996 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530997
998 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +0530999 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301000 up->port.type = PORT_OMAP;
1001}
1002
1003static int
1004serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1005{
1006 /* we don't want the core code to modify any port params */
1007 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1008 return -EINVAL;
1009}
1010
1011static const char *
1012serial_omap_type(struct uart_port *port)
1013{
Felipe Balbic990f352012-08-23 13:32:41 +03001014 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301015
Rajendra Nayakba774332011-12-14 17:25:43 +05301016 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301017 return up->name;
1018}
1019
Govindraj.Rb6126332010-09-27 20:20:49 +05301020#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1021
1022static inline void wait_for_xmitr(struct uart_omap_port *up)
1023{
1024 unsigned int status, tmout = 10000;
1025
1026 /* Wait up to 10ms for the character(s) to be sent. */
1027 do {
1028 status = serial_in(up, UART_LSR);
1029
1030 if (status & UART_LSR_BI)
1031 up->lsr_break_flag = UART_LSR_BI;
1032
1033 if (--tmout == 0)
1034 break;
1035 udelay(1);
1036 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1037
1038 /* Wait up to 1s for flow control if necessary */
1039 if (up->port.flags & UPF_CONS_FLOW) {
1040 tmout = 1000000;
1041 for (tmout = 1000000; tmout; tmout--) {
1042 unsigned int msr = serial_in(up, UART_MSR);
1043
1044 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1045 if (msr & UART_MSR_CTS)
1046 break;
1047
1048 udelay(1);
1049 }
1050 }
1051}
1052
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001053#ifdef CONFIG_CONSOLE_POLL
1054
1055static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1056{
Felipe Balbic990f352012-08-23 13:32:41 +03001057 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301058
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001059 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001060 wait_for_xmitr(up);
1061 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001062 pm_runtime_mark_last_busy(up->dev);
1063 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001064}
1065
1066static int serial_omap_poll_get_char(struct uart_port *port)
1067{
Felipe Balbic990f352012-08-23 13:32:41 +03001068 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301069 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001070
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001071 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301072 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001073 if (!(status & UART_LSR_DR)) {
1074 status = NO_POLL_CHAR;
1075 goto out;
1076 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001077
Govindraj.Rfcdca752011-02-28 18:12:23 +05301078 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001079
1080out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001081 pm_runtime_mark_last_busy(up->dev);
1082 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001083
Govindraj.Rfcdca752011-02-28 18:12:23 +05301084 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001085}
1086
1087#endif /* CONFIG_CONSOLE_POLL */
1088
1089#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1090
1091static struct uart_omap_port *serial_omap_console_ports[4];
1092
1093static struct uart_driver serial_omap_reg;
1094
Govindraj.Rb6126332010-09-27 20:20:49 +05301095static void serial_omap_console_putchar(struct uart_port *port, int ch)
1096{
Felipe Balbic990f352012-08-23 13:32:41 +03001097 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301098
1099 wait_for_xmitr(up);
1100 serial_out(up, UART_TX, ch);
1101}
1102
1103static void
1104serial_omap_console_write(struct console *co, const char *s,
1105 unsigned int count)
1106{
1107 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1108 unsigned long flags;
1109 unsigned int ier;
1110 int locked = 1;
1111
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001112 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301113
Govindraj.Rb6126332010-09-27 20:20:49 +05301114 local_irq_save(flags);
1115 if (up->port.sysrq)
1116 locked = 0;
1117 else if (oops_in_progress)
1118 locked = spin_trylock(&up->port.lock);
1119 else
1120 spin_lock(&up->port.lock);
1121
1122 /*
1123 * First save the IER then disable the interrupts
1124 */
1125 ier = serial_in(up, UART_IER);
1126 serial_out(up, UART_IER, 0);
1127
1128 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1129
1130 /*
1131 * Finally, wait for transmitter to become empty
1132 * and restore the IER
1133 */
1134 wait_for_xmitr(up);
1135 serial_out(up, UART_IER, ier);
1136 /*
1137 * The receive handling will happen properly because the
1138 * receive ready bit will still be set; it is not cleared
1139 * on read. However, modem control will not, we must
1140 * call it if we have saved something in the saved flags
1141 * while processing with interrupts off.
1142 */
1143 if (up->msr_saved_flags)
1144 check_modem_status(up);
1145
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001146 pm_runtime_mark_last_busy(up->dev);
1147 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301148 if (locked)
1149 spin_unlock(&up->port.lock);
1150 local_irq_restore(flags);
1151}
1152
1153static int __init
1154serial_omap_console_setup(struct console *co, char *options)
1155{
1156 struct uart_omap_port *up;
1157 int baud = 115200;
1158 int bits = 8;
1159 int parity = 'n';
1160 int flow = 'n';
1161
1162 if (serial_omap_console_ports[co->index] == NULL)
1163 return -ENODEV;
1164 up = serial_omap_console_ports[co->index];
1165
1166 if (options)
1167 uart_parse_options(options, &baud, &parity, &bits, &flow);
1168
1169 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1170}
1171
1172static struct console serial_omap_console = {
1173 .name = OMAP_SERIAL_NAME,
1174 .write = serial_omap_console_write,
1175 .device = uart_console_device,
1176 .setup = serial_omap_console_setup,
1177 .flags = CON_PRINTBUFFER,
1178 .index = -1,
1179 .data = &serial_omap_reg,
1180};
1181
1182static void serial_omap_add_console_port(struct uart_omap_port *up)
1183{
Rajendra Nayakba774332011-12-14 17:25:43 +05301184 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301185}
1186
1187#define OMAP_CONSOLE (&serial_omap_console)
1188
1189#else
1190
1191#define OMAP_CONSOLE NULL
1192
1193static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1194{}
1195
1196#endif
1197
1198static struct uart_ops serial_omap_pops = {
1199 .tx_empty = serial_omap_tx_empty,
1200 .set_mctrl = serial_omap_set_mctrl,
1201 .get_mctrl = serial_omap_get_mctrl,
1202 .stop_tx = serial_omap_stop_tx,
1203 .start_tx = serial_omap_start_tx,
1204 .stop_rx = serial_omap_stop_rx,
1205 .enable_ms = serial_omap_enable_ms,
1206 .break_ctl = serial_omap_break_ctl,
1207 .startup = serial_omap_startup,
1208 .shutdown = serial_omap_shutdown,
1209 .set_termios = serial_omap_set_termios,
1210 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001211 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301212 .type = serial_omap_type,
1213 .release_port = serial_omap_release_port,
1214 .request_port = serial_omap_request_port,
1215 .config_port = serial_omap_config_port,
1216 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001217#ifdef CONFIG_CONSOLE_POLL
1218 .poll_put_char = serial_omap_poll_put_char,
1219 .poll_get_char = serial_omap_poll_get_char,
1220#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301221};
1222
1223static struct uart_driver serial_omap_reg = {
1224 .owner = THIS_MODULE,
1225 .driver_name = "OMAP-SERIAL",
1226 .dev_name = OMAP_SERIAL_NAME,
1227 .nr = OMAP_MAX_HSUART_PORTS,
1228 .cons = OMAP_CONSOLE,
1229};
1230
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301231#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301232static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301233{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301234 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301235
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301236 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001237 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301238
Govindraj.Rb6126332010-09-27 20:20:49 +05301239 return 0;
1240}
1241
Govindraj.Rfcdca752011-02-28 18:12:23 +05301242static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301243{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301244 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301245
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301246 uart_resume_port(&serial_omap_reg, &up->port);
1247
Govindraj.Rb6126332010-09-27 20:20:49 +05301248 return 0;
1249}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301250#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301251
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001252static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301253{
1254 u32 mvr, scheme;
1255 u16 revision, major, minor;
1256
1257 mvr = serial_in(up, UART_OMAP_MVER);
1258
1259 /* Check revision register scheme */
1260 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1261
1262 switch (scheme) {
1263 case 0: /* Legacy Scheme: OMAP2/3 */
1264 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1265 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1266 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1267 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1268 break;
1269 case 1:
1270 /* New Scheme: OMAP4+ */
1271 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1272 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1273 OMAP_UART_MVR_MAJ_SHIFT;
1274 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1275 break;
1276 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001277 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301278 "Unknown %s revision, defaulting to highest\n",
1279 up->name);
1280 /* highest possible revision */
1281 major = 0xff;
1282 minor = 0xff;
1283 }
1284
1285 /* normalize revision for the driver */
1286 revision = UART_BUILD_REVISION(major, minor);
1287
1288 switch (revision) {
1289 case OMAP_UART_REV_46:
1290 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1291 UART_ERRATA_i291_DMA_FORCEIDLE);
1292 break;
1293 case OMAP_UART_REV_52:
1294 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1295 UART_ERRATA_i291_DMA_FORCEIDLE);
1296 break;
1297 case OMAP_UART_REV_63:
1298 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1299 break;
1300 default:
1301 break;
1302 }
1303}
1304
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001305static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301306{
1307 struct omap_uart_port_info *omap_up_info;
1308
1309 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1310 if (!omap_up_info)
1311 return NULL; /* out of memory */
1312
1313 of_property_read_u32(dev->of_node, "clock-frequency",
1314 &omap_up_info->uartclk);
1315 return omap_up_info;
1316}
1317
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001318static int __devinit serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301319{
1320 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001321 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301322 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001323 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301324
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301325 if (pdev->dev.of_node)
1326 omap_up_info = of_get_uart_port_info(&pdev->dev);
1327
Govindraj.Rb6126332010-09-27 20:20:49 +05301328 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1329 if (!mem) {
1330 dev_err(&pdev->dev, "no mem resource?\n");
1331 return -ENODEV;
1332 }
1333
1334 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1335 if (!irq) {
1336 dev_err(&pdev->dev, "no irq resource?\n");
1337 return -ENODEV;
1338 }
1339
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301340 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001341 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301342 dev_err(&pdev->dev, "memory region already claimed\n");
1343 return -EBUSY;
1344 }
1345
NeilBrown9574f362012-07-30 10:30:26 +10001346 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1347 omap_up_info->DTR_present) {
1348 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1349 if (ret < 0)
1350 return ret;
1351 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1352 omap_up_info->DTR_inverted);
1353 if (ret < 0)
1354 return ret;
1355 }
1356
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301357 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1358 if (!up)
1359 return -ENOMEM;
1360
NeilBrown9574f362012-07-30 10:30:26 +10001361 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1362 omap_up_info->DTR_present) {
1363 up->DTR_gpio = omap_up_info->DTR_gpio;
1364 up->DTR_inverted = omap_up_info->DTR_inverted;
1365 } else
1366 up->DTR_gpio = -EINVAL;
1367 up->DTR_active = 0;
1368
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001369 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301370 up->port.dev = &pdev->dev;
1371 up->port.type = PORT_OMAP;
1372 up->port.iotype = UPIO_MEM;
1373 up->port.irq = irq->start;
1374
1375 up->port.regshift = 2;
1376 up->port.fifosize = 64;
1377 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301378
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301379 if (pdev->dev.of_node)
1380 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1381 else
1382 up->port.line = pdev->id;
1383
1384 if (up->port.line < 0) {
1385 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1386 up->port.line);
1387 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301388 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301389 }
1390
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -07001391 up->pins = devm_pinctrl_get_select_default(&pdev->dev);
1392 if (IS_ERR(up->pins)) {
1393 dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
1394 up->port.line, PTR_ERR(up->pins));
1395 up->pins = NULL;
1396 }
1397
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301398 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301399 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301400 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1401 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301402 if (!up->port.membase) {
1403 dev_err(&pdev->dev, "can't ioremap UART\n");
1404 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301405 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301406 }
1407
Govindraj.Rb6126332010-09-27 20:20:49 +05301408 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301409 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301410 if (!up->port.uartclk) {
1411 up->port.uartclk = DEFAULT_CLK_SPEED;
1412 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1413 "%d\n", DEFAULT_CLK_SPEED);
1414 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301415
Govindraj.R2fd14962011-11-09 17:41:21 +05301416 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1417 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1418 pm_qos_add_request(&up->pm_qos_request,
1419 PM_QOS_CPU_DMA_LATENCY, up->latency);
1420 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1421 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1422
Felipe Balbi93220dc2012-09-06 15:45:27 +03001423 platform_set_drvdata(pdev, up);
Ruchika Kharwar856e35b2012-09-06 15:45:31 +03001424 pm_runtime_enable(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301425 pm_runtime_use_autosuspend(&pdev->dev);
1426 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301427 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301428
1429 pm_runtime_irq_safe(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301430 pm_runtime_get_sync(&pdev->dev);
1431
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301432 omap_serial_fill_features_erratas(up);
1433
Rajendra Nayakba774332011-12-14 17:25:43 +05301434 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301435 serial_omap_add_console_port(up);
1436
1437 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1438 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301439 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301440
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001441 pm_runtime_mark_last_busy(up->dev);
1442 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301443 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301444
1445err_add_port:
1446 pm_runtime_put(&pdev->dev);
1447 pm_runtime_disable(&pdev->dev);
1448err_ioremap:
1449err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301450 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1451 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301452 return ret;
1453}
1454
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001455static int __devexit serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301456{
1457 struct uart_omap_port *up = platform_get_drvdata(dev);
1458
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001459 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001460 pm_runtime_disable(up->dev);
1461 uart_remove_one_port(&serial_omap_reg, &up->port);
1462 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301463
Govindraj.Rb6126332010-09-27 20:20:49 +05301464 return 0;
1465}
1466
Govindraj.R94734742011-11-07 19:00:33 +05301467/*
1468 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1469 * The access to uart register after MDR1 Access
1470 * causes UART to corrupt data.
1471 *
1472 * Need a delay =
1473 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1474 * give 10 times as much
1475 */
1476static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1477{
1478 u8 timeout = 255;
1479
1480 serial_out(up, UART_OMAP_MDR1, mdr1);
1481 udelay(2);
1482 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1483 UART_FCR_CLEAR_RCVR);
1484 /*
1485 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1486 * TX_FIFO_E bit is 1.
1487 */
1488 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1489 (UART_LSR_THRE | UART_LSR_DR))) {
1490 timeout--;
1491 if (!timeout) {
1492 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001493 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301494 serial_in(up, UART_LSR));
1495 break;
1496 }
1497 udelay(1);
1498 }
1499}
1500
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301501#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301502static void serial_omap_restore_context(struct uart_omap_port *up)
1503{
Govindraj.R94734742011-11-07 19:00:33 +05301504 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1505 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1506 else
1507 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1508
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301509 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1510 serial_out(up, UART_EFR, UART_EFR_ECB);
1511 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1512 serial_out(up, UART_IER, 0x0);
1513 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301514 serial_out(up, UART_DLL, up->dll);
1515 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301516 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1517 serial_out(up, UART_IER, up->ier);
1518 serial_out(up, UART_FCR, up->fcr);
1519 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1520 serial_out(up, UART_MCR, up->mcr);
1521 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301522 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301523 serial_out(up, UART_EFR, up->efr);
1524 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301525 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1526 serial_omap_mdr1_errataset(up, up->mdr1);
1527 else
1528 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301529}
1530
Govindraj.Rfcdca752011-02-28 18:12:23 +05301531static int serial_omap_runtime_suspend(struct device *dev)
1532{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301533 struct uart_omap_port *up = dev_get_drvdata(dev);
1534 struct omap_uart_port_info *pdata = dev->platform_data;
1535
1536 if (!up)
1537 return -EINVAL;
1538
Felipe Balbie5b57c02012-08-23 13:32:42 +03001539 if (!pdata)
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301540 return 0;
1541
Felipe Balbie5b57c02012-08-23 13:32:42 +03001542 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301543
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301544 if (device_may_wakeup(dev)) {
1545 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001546 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301547 up->wakeups_enabled = true;
1548 }
1549 } else {
1550 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001551 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301552 up->wakeups_enabled = false;
1553 }
1554 }
1555
Govindraj.R2fd14962011-11-09 17:41:21 +05301556 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1557 schedule_work(&up->qos_work);
1558
Govindraj.Rfcdca752011-02-28 18:12:23 +05301559 return 0;
1560}
1561
1562static int serial_omap_runtime_resume(struct device *dev)
1563{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301564 struct uart_omap_port *up = dev_get_drvdata(dev);
1565
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301566 u32 loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301567
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301568 if (up->context_loss_cnt != loss_cnt)
1569 serial_omap_restore_context(up);
Govindraj.R94734742011-11-07 19:00:33 +05301570
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301571 up->latency = up->calc_latency;
1572 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301573
Govindraj.Rfcdca752011-02-28 18:12:23 +05301574 return 0;
1575}
1576#endif
1577
1578static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1579 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1580 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1581 serial_omap_runtime_resume, NULL)
1582};
1583
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301584#if defined(CONFIG_OF)
1585static const struct of_device_id omap_serial_of_match[] = {
1586 { .compatible = "ti,omap2-uart" },
1587 { .compatible = "ti,omap3-uart" },
1588 { .compatible = "ti,omap4-uart" },
1589 {},
1590};
1591MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1592#endif
1593
Govindraj.Rb6126332010-09-27 20:20:49 +05301594static struct platform_driver serial_omap_driver = {
1595 .probe = serial_omap_probe,
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001596 .remove = __devexit_p(serial_omap_remove),
Govindraj.Rb6126332010-09-27 20:20:49 +05301597 .driver = {
1598 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301599 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301600 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301601 },
1602};
1603
1604static int __init serial_omap_init(void)
1605{
1606 int ret;
1607
1608 ret = uart_register_driver(&serial_omap_reg);
1609 if (ret != 0)
1610 return ret;
1611 ret = platform_driver_register(&serial_omap_driver);
1612 if (ret != 0)
1613 uart_unregister_driver(&serial_omap_reg);
1614 return ret;
1615}
1616
1617static void __exit serial_omap_exit(void)
1618{
1619 platform_driver_unregister(&serial_omap_driver);
1620 uart_unregister_driver(&serial_omap_reg);
1621}
1622
1623module_init(serial_omap_init);
1624module_exit(serial_omap_exit);
1625
1626MODULE_DESCRIPTION("OMAP High Speed UART driver");
1627MODULE_LICENSE("GPL");
1628MODULE_AUTHOR("Texas Instruments Inc");