blob: e0d8565671a6c8104c643937098b963ac2f517ee [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010025#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010026#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040028#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010029#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010030#include <asm/traps.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010031
32#include <asm/mach/arch.h>
33#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060034#include <asm/mach/pci.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010035
36#include "mm.h"
Joonsoo Kimde406142013-04-05 03:16:51 +010037#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010038
Russell Kingd111e8f2006-09-27 15:27:33 +010039/*
40 * empty_zero_page is a special page that is used for
41 * zero-initialized data and COW.
42 */
43struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040044EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010045
46/*
47 * The pmd table for the upper-most set of pages.
48 */
49pmd_t *top_pmd;
50
Russell Kingae8f1542006-09-27 15:38:34 +010051#define CPOLICY_UNCACHED 0
52#define CPOLICY_BUFFERED 1
53#define CPOLICY_WRITETHROUGH 2
54#define CPOLICY_WRITEBACK 3
55#define CPOLICY_WRITEALLOC 4
56
57static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
58static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010059pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010060pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050061pgprot_t pgprot_hyp_device;
62pgprot_t pgprot_s2;
63pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010064
Imre_Deak44b18692007-02-11 13:45:13 +010065EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010066EXPORT_SYMBOL(pgprot_kernel);
67
68struct cachepolicy {
69 const char policy[16];
70 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010071 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000072 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050073 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010074};
75
Christoffer Dallcc577c22013-01-20 18:28:04 -050076#ifdef CONFIG_ARM_LPAE
77#define s2_policy(policy) policy
78#else
79#define s2_policy(policy) 0
80#endif
81
Russell Kingae8f1542006-09-27 15:38:34 +010082static struct cachepolicy cache_policies[] __initdata = {
83 {
84 .policy = "uncached",
85 .cr_mask = CR_W|CR_C,
86 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010087 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050088 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010089 }, {
90 .policy = "buffered",
91 .cr_mask = CR_C,
92 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010093 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -050094 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010095 }, {
96 .policy = "writethrough",
97 .cr_mask = 0,
98 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010099 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500100 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100101 }, {
102 .policy = "writeback",
103 .cr_mask = 0,
104 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100105 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500106 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100107 }, {
108 .policy = "writealloc",
109 .cr_mask = 0,
110 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100111 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500112 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100113 }
114};
115
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100116#ifdef CONFIG_CPU_CP15
Russell Kingae8f1542006-09-27 15:38:34 +0100117/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100118 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100119 * problems by allowing the cache or the cache and
120 * writebuffer to be turned off. (Note: the write
121 * buffer should not be on and the cache off).
122 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100123static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100124{
125 int i;
126
127 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
128 int len = strlen(cache_policies[i].policy);
129
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100130 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100131 cachepolicy = i;
132 cr_alignment &= ~cache_policies[i].cr_mask;
133 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100134 break;
135 }
136 }
137 if (i == ARRAY_SIZE(cache_policies))
138 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000139 /*
140 * This restriction is partly to do with the way we boot; it is
141 * unpredictable to have memory mapped using two different sets of
142 * memory attributes (shared, type, and cache attribs). We can not
143 * change these attributes once the initial assembly has setup the
144 * page tables.
145 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100146 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
147 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
148 cachepolicy = CPOLICY_WRITEBACK;
149 }
Russell Kingae8f1542006-09-27 15:38:34 +0100150 flush_cache_all();
151 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100152 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100153}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100154early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100155
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100156static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100157{
158 char *p = "buffered";
159 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100160 early_cachepolicy(p);
161 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100162}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100164
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100165static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100166{
167 char *p = "uncached";
168 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100169 early_cachepolicy(p);
170 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100171}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100172early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100173
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000174#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100175static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100176{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100177 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100178 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100179 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100180 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100181 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100182}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100183early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000184#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100185
186static int __init noalign_setup(char *__unused)
187{
188 cr_alignment &= ~CR_A;
189 cr_no_alignment &= ~CR_A;
190 set_cr(cr_alignment);
191 return 1;
192}
193__setup("noalign", noalign_setup);
194
Russell King255d1f82006-12-18 00:12:47 +0000195#ifndef CONFIG_SMP
196void adjust_cr(unsigned long mask, unsigned long set)
197{
198 unsigned long flags;
199
200 mask &= ~CR_A;
201
202 set &= mask;
203
204 local_irq_save(flags);
205
206 cr_no_alignment = (cr_no_alignment & ~mask) | set;
207 cr_alignment = (cr_alignment & ~mask) | set;
208
209 set_cr((get_cr() & ~mask) | set);
210
211 local_irq_restore(flags);
212}
213#endif
214
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100215#else /* ifdef CONFIG_CPU_CP15 */
216
217static int __init early_cachepolicy(char *p)
218{
219 pr_warning("cachepolicy kernel parameter not supported without cp15\n");
220}
221early_param("cachepolicy", early_cachepolicy);
222
223static int __init noalign_setup(char *__unused)
224{
225 pr_warning("noalign kernel parameter not supported without cp15\n");
226}
227__setup("noalign", noalign_setup);
228
229#endif /* ifdef CONFIG_CPU_CP15 / else */
230
Russell King36bb94b2010-11-16 08:40:36 +0000231#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000232#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100233
Russell Kingb29e9f52007-04-21 10:47:29 +0100234static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100235 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100236 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
237 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100238 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000239 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100240 .domain = DOMAIN_IO,
241 },
242 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100243 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100244 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000245 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100246 .domain = DOMAIN_IO,
247 },
248 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100249 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100250 .prot_l1 = PMD_TYPE_TABLE,
251 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
252 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600253 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100254 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100255 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100256 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000257 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100258 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100259 },
Russell Kingebb4c652008-11-09 11:18:36 +0000260 [MT_UNCACHED] = {
261 .prot_pte = PROT_PTE_DEVICE,
262 .prot_l1 = PMD_TYPE_TABLE,
263 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
264 .domain = DOMAIN_IO,
265 },
Russell Kingae8f1542006-09-27 15:38:34 +0100266 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100267 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100268 .domain = DOMAIN_KERNEL,
269 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000270#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100271 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100272 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100273 .domain = DOMAIN_KERNEL,
274 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000275#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100276 [MT_LOW_VECTORS] = {
277 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000278 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100279 .prot_l1 = PMD_TYPE_TABLE,
280 .domain = DOMAIN_USER,
281 },
282 [MT_HIGH_VECTORS] = {
283 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000284 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100285 .prot_l1 = PMD_TYPE_TABLE,
286 .domain = DOMAIN_USER,
287 },
288 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000289 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100290 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100291 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100292 .domain = DOMAIN_KERNEL,
293 },
294 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100295 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100296 .domain = DOMAIN_KERNEL,
297 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100298 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100299 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000300 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100301 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100302 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
303 .domain = DOMAIN_KERNEL,
304 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100305 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100306 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000307 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100308 .prot_l1 = PMD_TYPE_TABLE,
309 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
310 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100311 },
312 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000313 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100314 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100315 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100316 },
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700317 [MT_MEMORY_SO] = {
318 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100319 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700320 .prot_l1 = PMD_TYPE_TABLE,
321 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
322 PMD_SECT_UNCACHED | PMD_SECT_XN,
323 .domain = DOMAIN_KERNEL,
324 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100325 [MT_MEMORY_DMA_READY] = {
326 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
327 .prot_l1 = PMD_TYPE_TABLE,
328 .domain = DOMAIN_KERNEL,
329 },
Russell Kingae8f1542006-09-27 15:38:34 +0100330};
331
Russell Kingb29e9f52007-04-21 10:47:29 +0100332const struct mem_type *get_mem_type(unsigned int type)
333{
334 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
335}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200336EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100337
Russell Kingae8f1542006-09-27 15:38:34 +0100338/*
339 * Adjust the PMD section entries according to the CPU in use.
340 */
341static void __init build_mem_type_table(void)
342{
343 struct cachepolicy *cp;
344 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100345 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500346 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100347 int cpu_arch = cpu_architecture();
348 int i;
349
Catalin Marinas11179d82007-07-20 11:42:24 +0100350 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100351#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100352 if (cachepolicy > CPOLICY_BUFFERED)
353 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100354#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100355 if (cachepolicy > CPOLICY_WRITETHROUGH)
356 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100357#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100358 }
Russell Kingae8f1542006-09-27 15:38:34 +0100359 if (cpu_arch < CPU_ARCH_ARMv5) {
360 if (cachepolicy >= CPOLICY_WRITEALLOC)
361 cachepolicy = CPOLICY_WRITEBACK;
362 ecc_mask = 0;
363 }
Russell Kingf00ec482010-09-04 10:47:48 +0100364 if (is_smp())
365 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100366
367 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000368 * Strip out features not present on earlier architectures.
369 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
370 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100371 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000372 if (cpu_arch < CPU_ARCH_ARMv5)
373 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
374 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
375 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
376 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
377 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100378
379 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000380 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
381 * "update-able on write" bit on ARM610). However, Xscale and
382 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100383 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000384 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100385 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100386 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100387 mem_types[i].prot_l1 &= ~PMD_BIT4;
388 }
389 } else if (cpu_arch < CPU_ARCH_ARMv6) {
390 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100391 if (mem_types[i].prot_l1)
392 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100393 if (mem_types[i].prot_sect)
394 mem_types[i].prot_sect |= PMD_BIT4;
395 }
396 }
Russell Kingae8f1542006-09-27 15:38:34 +0100397
Russell Kingb1cce6b2008-11-04 10:52:28 +0000398 /*
399 * Mark the device areas according to the CPU/architecture.
400 */
401 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
402 if (!cpu_is_xsc3()) {
403 /*
404 * Mark device regions on ARMv6+ as execute-never
405 * to prevent speculative instruction fetches.
406 */
407 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
408 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
409 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
410 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
411 }
412 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
413 /*
414 * For ARMv7 with TEX remapping,
415 * - shared device is SXCB=1100
416 * - nonshared device is SXCB=0100
417 * - write combine device mem is SXCB=0001
418 * (Uncached Normal memory)
419 */
420 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
421 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
422 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
423 } else if (cpu_is_xsc3()) {
424 /*
425 * For Xscale3,
426 * - shared device is TEXCB=00101
427 * - nonshared device is TEXCB=01000
428 * - write combine device mem is TEXCB=00100
429 * (Inner/Outer Uncacheable in xsc3 parlance)
430 */
431 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
432 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
433 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
434 } else {
435 /*
436 * For ARMv6 and ARMv7 without TEX remapping,
437 * - shared device is TEXCB=00001
438 * - nonshared device is TEXCB=01000
439 * - write combine device mem is TEXCB=00100
440 * (Uncached Normal in ARMv6 parlance).
441 */
442 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
443 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
444 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
445 }
446 } else {
447 /*
448 * On others, write combining is "Uncached/Buffered"
449 */
450 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
451 }
452
453 /*
454 * Now deal with the memory-type mappings
455 */
Russell Kingae8f1542006-09-27 15:38:34 +0100456 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100457 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500458 s2_pgprot = cp->pte_s2;
459 hyp_device_pgprot = s2_device_pgprot = mem_types[MT_DEVICE].prot_pte;
Russell Kingbb30f362008-09-06 20:04:59 +0100460
Russell Kingbb30f362008-09-06 20:04:59 +0100461 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100462 * ARMv6 and above have extended page tables.
463 */
464 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000465#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100466 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100467 * Mark cache clean areas and XIP ROM read only
468 * from SVC mode and no access from userspace.
469 */
470 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
471 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
472 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000473#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100474
Russell Kingf00ec482010-09-04 10:47:48 +0100475 if (is_smp()) {
476 /*
477 * Mark memory with the "shared" attribute
478 * for SMP systems
479 */
480 user_pgprot |= L_PTE_SHARED;
481 kern_pgprot |= L_PTE_SHARED;
482 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500483 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100484 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
485 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
486 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
487 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
488 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
489 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100490 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100491 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
492 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
493 }
Russell Kingae8f1542006-09-27 15:38:34 +0100494 }
495
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100496 /*
497 * Non-cacheable Normal - intended for memory areas that must
498 * not cause dirty cache line writebacks when used
499 */
500 if (cpu_arch >= CPU_ARCH_ARMv6) {
501 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
502 /* Non-cacheable Normal is XCB = 001 */
503 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
504 PMD_SECT_BUFFERED;
505 } else {
506 /* For both ARMv6 and non-TEX-remapping ARMv7 */
507 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
508 PMD_SECT_TEX(1);
509 }
510 } else {
511 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
512 }
513
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000514#ifdef CONFIG_ARM_LPAE
515 /*
516 * Do not generate access flag faults for the kernel mappings.
517 */
518 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
519 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100520 if (mem_types[i].prot_sect)
521 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000522 }
523 kern_pgprot |= PTE_EXT_AF;
524 vecs_pgprot |= PTE_EXT_AF;
525#endif
526
Russell Kingae8f1542006-09-27 15:38:34 +0100527 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100528 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100529 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100530 }
531
Russell Kingbb30f362008-09-06 20:04:59 +0100532 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
533 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100534
Imre_Deak44b18692007-02-11 13:45:13 +0100535 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100536 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000537 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500538 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
539 pgprot_s2_device = __pgprot(s2_device_pgprot);
540 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100541
542 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
543 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
544 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100545 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100546 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100547 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100548 mem_types[MT_ROM].prot_sect |= cp->pmd;
549
550 switch (cp->pmd) {
551 case PMD_SECT_WT:
552 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
553 break;
554 case PMD_SECT_WB:
555 case PMD_SECT_WBWA:
556 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
557 break;
558 }
559 printk("Memory policy: ECC %sabled, Data cache %s\n",
560 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100561
562 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
563 struct mem_type *t = &mem_types[i];
564 if (t->prot_l1)
565 t->prot_l1 |= PMD_DOMAIN(t->domain);
566 if (t->prot_sect)
567 t->prot_sect |= PMD_DOMAIN(t->domain);
568 }
Russell Kingae8f1542006-09-27 15:38:34 +0100569}
570
Catalin Marinasd9073872010-09-13 16:01:24 +0100571#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
572pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
573 unsigned long size, pgprot_t vma_prot)
574{
575 if (!pfn_valid(pfn))
576 return pgprot_noncached(vma_prot);
577 else if (file->f_flags & O_SYNC)
578 return pgprot_writecombine(vma_prot);
579 return vma_prot;
580}
581EXPORT_SYMBOL(phys_mem_access_prot);
582#endif
583
Russell Kingae8f1542006-09-27 15:38:34 +0100584#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
585
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400586static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000587{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400588 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100589 memset(ptr, 0, sz);
590 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000591}
592
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400593static void __init *early_alloc(unsigned long sz)
594{
595 return early_alloc_aligned(sz, sz);
596}
597
Russell King4bb2e272010-07-01 18:33:29 +0100598static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
599{
600 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100601 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000602 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100603 }
604 BUG_ON(pmd_bad(*pmd));
605 return pte_offset_kernel(pmd, addr);
606}
607
Russell King24e6c692007-04-21 10:21:28 +0100608static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
609 unsigned long end, unsigned long pfn,
610 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100611{
Russell King4bb2e272010-07-01 18:33:29 +0100612 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100613 do {
Russell King40d192b2008-09-06 21:15:56 +0100614 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100615 pfn++;
616 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100617}
618
Sricharan Re651eab2013-03-18 12:24:04 +0100619static void __init map_init_section(pmd_t *pmd, unsigned long addr,
620 unsigned long end, phys_addr_t phys,
621 const struct mem_type *type)
622{
623#ifndef CONFIG_ARM_LPAE
624 /*
625 * In classic MMU format, puds and pmds are folded in to
626 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
627 * group of L1 entries making up one logical pointer to
628 * an L2 table (2MB), where as PMDs refer to the individual
629 * L1 entries (1MB). Hence increment to get the correct
630 * offset for odd 1MB sections.
631 * (See arch/arm/include/asm/pgtable-2level.h)
632 */
633 if (addr & SECTION_SIZE)
634 pmd++;
635#endif
636 do {
637 *pmd = __pmd(phys | type->prot_sect);
638 phys += SECTION_SIZE;
639 } while (pmd++, addr += SECTION_SIZE, addr != end);
640
641 flush_pmd_entry(pmd);
642}
643
644static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000645 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100646 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100647{
Russell King516295e2010-11-21 16:27:49 +0000648 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100649 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100650
Sricharan Re651eab2013-03-18 12:24:04 +0100651 do {
Russell King24e6c692007-04-21 10:21:28 +0100652 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100653 * With LPAE, we must loop over to map
654 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100655 */
Sricharan Re651eab2013-03-18 12:24:04 +0100656 next = pmd_addr_end(addr, end);
657
658 /*
659 * Try a section mapping - addr, next and phys must all be
660 * aligned to a section boundary.
661 */
662 if (type->prot_sect &&
663 ((addr | next | phys) & ~SECTION_MASK) == 0) {
664 map_init_section(pmd, addr, next, phys, type);
665 } else {
666 alloc_init_pte(pmd, addr, next,
667 __phys_to_pfn(phys), type);
668 }
669
670 phys += next - addr;
671
672 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100673}
674
Stephen Boyd14904922012-04-27 01:40:10 +0100675static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
676 unsigned long end, unsigned long phys, const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000677{
678 pud_t *pud = pud_offset(pgd, addr);
679 unsigned long next;
680
681 do {
682 next = pud_addr_end(addr, end);
Sricharan Re651eab2013-03-18 12:24:04 +0100683 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000684 phys += next - addr;
685 } while (pud++, addr = next, addr != end);
686}
687
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000688#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100689static void __init create_36bit_mapping(struct map_desc *md,
690 const struct mem_type *type)
691{
Russell King97092e02010-11-16 00:16:01 +0000692 unsigned long addr, length, end;
693 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100694 pgd_t *pgd;
695
696 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100697 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100698 length = PAGE_ALIGN(md->length);
699
700 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
701 printk(KERN_ERR "MM: CPU does not support supersection "
702 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100703 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100704 return;
705 }
706
707 /* N.B. ARMv6 supersections are only defined to work with domain 0.
708 * Since domain assignments can in fact be arbitrary, the
709 * 'domain == 0' check below is required to insure that ARMv6
710 * supersections are only allocated for domain 0 regardless
711 * of the actual domain assignments in use.
712 */
713 if (type->domain) {
714 printk(KERN_ERR "MM: invalid domain in supersection "
715 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100716 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100717 return;
718 }
719
720 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100721 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
722 " at 0x%08lx invalid alignment\n",
723 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100724 return;
725 }
726
727 /*
728 * Shift bits [35:32] of address into bits [23:20] of PMD
729 * (See ARMv6 spec).
730 */
731 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
732
733 pgd = pgd_offset_k(addr);
734 end = addr + length;
735 do {
Russell King516295e2010-11-21 16:27:49 +0000736 pud_t *pud = pud_offset(pgd, addr);
737 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100738 int i;
739
740 for (i = 0; i < 16; i++)
741 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
742
743 addr += SUPERSECTION_SIZE;
744 phys += SUPERSECTION_SIZE;
745 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
746 } while (addr != end);
747}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000748#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100749
Russell Kingae8f1542006-09-27 15:38:34 +0100750/*
751 * Create the page directory entries and any necessary
752 * page tables for the mapping specified by `md'. We
753 * are able to cope here with varying sizes and address
754 * offsets, and we take full advantage of sections and
755 * supersections.
756 */
Russell Kinga2227122010-03-25 18:56:05 +0000757static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100758{
Will Deaconcae62922011-02-15 12:42:57 +0100759 unsigned long addr, length, end;
760 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100761 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100762 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100763
764 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100765 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
766 " at 0x%08lx in user region\n",
767 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100768 return;
769 }
770
771 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400772 md->virtual >= PAGE_OFFSET &&
773 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100774 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400775 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100776 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100777 }
778
Russell Kingd5c98172007-04-21 10:05:32 +0100779 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100780
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000781#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100782 /*
783 * Catch 36-bit addresses
784 */
Russell King4a56c1e2007-04-21 10:16:48 +0100785 if (md->pfn >= 0x100000) {
786 create_36bit_mapping(md, type);
787 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100788 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000789#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100790
Russell King7b9c7b42007-07-04 21:16:33 +0100791 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100792 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100793 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100794
Russell King24e6c692007-04-21 10:21:28 +0100795 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100796 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100797 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100798 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100799 return;
800 }
801
Russell King24e6c692007-04-21 10:21:28 +0100802 pgd = pgd_offset_k(addr);
803 end = addr + length;
804 do {
805 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100806
Russell King516295e2010-11-21 16:27:49 +0000807 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100808
Russell King24e6c692007-04-21 10:21:28 +0100809 phys += next - addr;
810 addr = next;
811 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100812}
813
814/*
815 * Create the architecture specific mappings
816 */
817void __init iotable_init(struct map_desc *io_desc, int nr)
818{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400819 struct map_desc *md;
820 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100821 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100822
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400823 if (!nr)
824 return;
825
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100826 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400827
828 for (md = io_desc; nr; md++, nr--) {
829 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100830
831 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400832 vm->addr = (void *)(md->virtual & PAGE_MASK);
833 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -0600834 vm->phys_addr = __pfn_to_phys(md->pfn);
835 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400836 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400837 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100838 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400839 }
Russell Kingae8f1542006-09-27 15:38:34 +0100840}
841
Rob Herringc2794432012-02-29 18:10:58 -0600842void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
843 void *caller)
844{
845 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100846 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600847
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100848 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
849
850 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -0600851 vm->addr = (void *)addr;
852 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +0200853 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -0600854 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100855 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -0600856}
857
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100858#ifndef CONFIG_ARM_LPAE
859
860/*
861 * The Linux PMD is made of two consecutive section entries covering 2MB
862 * (see definition in include/asm/pgtable-2level.h). However a call to
863 * create_mapping() may optimize static mappings by using individual
864 * 1MB section mappings. This leaves the actual PMD potentially half
865 * initialized if the top or bottom section entry isn't used, leaving it
866 * open to problems if a subsequent ioremap() or vmalloc() tries to use
867 * the virtual space left free by that unused section entry.
868 *
869 * Let's avoid the issue by inserting dummy vm entries covering the unused
870 * PMD halves once the static mappings are in place.
871 */
872
873static void __init pmd_empty_section_gap(unsigned long addr)
874{
Rob Herringc2794432012-02-29 18:10:58 -0600875 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100876}
877
878static void __init fill_pmd_gaps(void)
879{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100880 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100881 struct vm_struct *vm;
882 unsigned long addr, next = 0;
883 pmd_t *pmd;
884
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100885 list_for_each_entry(svm, &static_vmlist, list) {
886 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100887 addr = (unsigned long)vm->addr;
888 if (addr < next)
889 continue;
890
891 /*
892 * Check if this vm starts on an odd section boundary.
893 * If so and the first section entry for this PMD is free
894 * then we block the corresponding virtual address.
895 */
896 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
897 pmd = pmd_off_k(addr);
898 if (pmd_none(*pmd))
899 pmd_empty_section_gap(addr & PMD_MASK);
900 }
901
902 /*
903 * Then check if this vm ends on an odd section boundary.
904 * If so and the second section entry for this PMD is empty
905 * then we block the corresponding virtual address.
906 */
907 addr += vm->size;
908 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
909 pmd = pmd_off_k(addr) + 1;
910 if (pmd_none(*pmd))
911 pmd_empty_section_gap(addr);
912 }
913
914 /* no need to look at any vm entry until we hit the next PMD */
915 next = (addr + PMD_SIZE - 1) & PMD_MASK;
916 }
917}
918
919#else
920#define fill_pmd_gaps() do { } while (0)
921#endif
922
Rob Herringc2794432012-02-29 18:10:58 -0600923#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
924static void __init pci_reserve_io(void)
925{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100926 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600927
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100928 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
929 if (svm)
930 return;
Rob Herringc2794432012-02-29 18:10:58 -0600931
Rob Herringc2794432012-02-29 18:10:58 -0600932 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
933}
934#else
935#define pci_reserve_io() do { } while (0)
936#endif
937
Rob Herringe5c5f2a2012-10-22 11:42:54 -0600938#ifdef CONFIG_DEBUG_LL
939void __init debug_ll_io_init(void)
940{
941 struct map_desc map;
942
943 debug_ll_addr(&map.pfn, &map.virtual);
944 if (!map.pfn || !map.virtual)
945 return;
946 map.pfn = __phys_to_pfn(map.pfn);
947 map.virtual &= PAGE_MASK;
948 map.length = PAGE_SIZE;
949 map.type = MT_DEVICE;
950 create_mapping(&map);
951}
952#endif
953
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400954static void * __initdata vmalloc_min =
955 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +0100956
957/*
958 * vmalloc=size forces the vmalloc area to be exactly 'size'
959 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400960 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +0100961 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100962static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100963{
Russell King79612392010-05-22 16:20:14 +0100964 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100965
966 if (vmalloc_reserve < SZ_16M) {
967 vmalloc_reserve = SZ_16M;
968 printk(KERN_WARNING
969 "vmalloc area too small, limiting to %luMB\n",
970 vmalloc_reserve >> 20);
971 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400972
973 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
974 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
975 printk(KERN_WARNING
976 "vmalloc area is too big, limiting to %luMB\n",
977 vmalloc_reserve >> 20);
978 }
Russell King79612392010-05-22 16:20:14 +0100979
980 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100981 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100982}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100983early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100984
Marek Szyprowskic7909502011-12-29 13:09:51 +0100985phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +0100986
Russell King0371d3f2011-07-05 19:58:29 +0100987void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200988{
Russell Kingdde58282009-08-15 12:36:00 +0100989 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200990
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400991 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400992 struct membank *bank = &meminfo.bank[j];
993 *bank = meminfo.bank[i];
994
Will Deacon77f73a22011-11-22 17:30:32 +0000995 if (bank->start > ULONG_MAX)
996 highmem = 1;
997
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400998#ifdef CONFIG_HIGHMEM
Will Deacon40f7bfe2011-05-19 13:22:48 +0100999 if (__va(bank->start) >= vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +01001000 __va(bank->start) < (void *)PAGE_OFFSET)
1001 highmem = 1;
1002
1003 bank->highmem = highmem;
1004
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001005 /*
1006 * Split those memory banks which are partially overlapping
1007 * the vmalloc area greatly simplifying things later.
1008 */
Will Deacon77f73a22011-11-22 17:30:32 +00001009 if (!highmem && __va(bank->start) < vmalloc_min &&
Russell King79612392010-05-22 16:20:14 +01001010 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001011 if (meminfo.nr_banks >= NR_BANKS) {
1012 printk(KERN_CRIT "NR_BANKS too low, "
1013 "ignoring high memory\n");
1014 } else {
1015 memmove(bank + 1, bank,
1016 (meminfo.nr_banks - i) * sizeof(*bank));
1017 meminfo.nr_banks++;
1018 i++;
Russell King79612392010-05-22 16:20:14 +01001019 bank[1].size -= vmalloc_min - __va(bank->start);
1020 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +01001021 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001022 j++;
1023 }
Russell King79612392010-05-22 16:20:14 +01001024 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001025 }
1026#else
Russell King041d7852009-09-27 17:40:42 +01001027 bank->highmem = highmem;
1028
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001029 /*
Will Deacon77f73a22011-11-22 17:30:32 +00001030 * Highmem banks not allowed with !CONFIG_HIGHMEM.
1031 */
1032 if (highmem) {
1033 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1034 "(!CONFIG_HIGHMEM).\n",
1035 (unsigned long long)bank->start,
1036 (unsigned long long)bank->start + bank->size - 1);
1037 continue;
1038 }
1039
1040 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001041 * Check whether this memory bank would entirely overlap
1042 * the vmalloc area.
1043 */
Russell King79612392010-05-22 16:20:14 +01001044 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f92009-03-28 19:18:05 +01001045 __va(bank->start) < (void *)PAGE_OFFSET) {
Russell Kinge33b9d02011-02-20 11:47:41 +00001046 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001047 "(vmalloc region overlap).\n",
Russell Kinge33b9d02011-02-20 11:47:41 +00001048 (unsigned long long)bank->start,
1049 (unsigned long long)bank->start + bank->size - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001050 continue;
1051 }
1052
1053 /*
1054 * Check whether this memory bank would partially overlap
1055 * the vmalloc area.
1056 */
Jonathan Austin36418c52012-08-23 14:02:59 +01001057 if (__va(bank->start + bank->size - 1) >= vmalloc_min ||
1058 __va(bank->start + bank->size - 1) <= __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +01001059 unsigned long newsize = vmalloc_min - __va(bank->start);
Russell Kinge33b9d02011-02-20 11:47:41 +00001060 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
1061 "to -%.8llx (vmalloc region overlap).\n",
1062 (unsigned long long)bank->start,
1063 (unsigned long long)bank->start + bank->size - 1,
1064 (unsigned long long)bank->start + newsize - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001065 bank->size = newsize;
1066 }
1067#endif
Marek Szyprowskic7909502011-12-29 13:09:51 +01001068 if (!bank->highmem && bank->start + bank->size > arm_lowmem_limit)
1069 arm_lowmem_limit = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +01001070
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001071 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001072 }
Russell Kinge616c592009-09-27 20:55:43 +01001073#ifdef CONFIG_HIGHMEM
1074 if (highmem) {
1075 const char *reason = NULL;
1076
1077 if (cache_is_vipt_aliasing()) {
1078 /*
1079 * Interactions between kmap and other mappings
1080 * make highmem support with aliasing VIPT caches
1081 * rather difficult.
1082 */
1083 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +01001084 }
1085 if (reason) {
1086 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1087 reason);
1088 while (j > 0 && meminfo.bank[j - 1].highmem)
1089 j--;
1090 }
1091 }
1092#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001093 meminfo.nr_banks = j;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001094 high_memory = __va(arm_lowmem_limit - 1) + 1;
1095 memblock_set_current_limit(arm_lowmem_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001096}
1097
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001098static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001099{
1100 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001101 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001102
1103 /*
1104 * Clear out all the mappings below the kernel image.
1105 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001106 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001107 pmd_clear(pmd_off_k(addr));
1108
1109#ifdef CONFIG_XIP_KERNEL
1110 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001111 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001112#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001113 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001114 pmd_clear(pmd_off_k(addr));
1115
1116 /*
Russell King8df65162010-10-27 19:57:38 +01001117 * Find the end of the first block of lowmem.
1118 */
1119 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001120 if (end >= arm_lowmem_limit)
1121 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001122
1123 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001124 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001125 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001126 */
Russell King8df65162010-10-27 19:57:38 +01001127 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001128 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001129 pmd_clear(pmd_off_k(addr));
1130}
1131
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001132#ifdef CONFIG_ARM_LPAE
1133/* the first page is reserved for pgd */
1134#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1135 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1136#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001137#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001138#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001139
Russell Kingd111e8f2006-09-27 15:27:33 +01001140/*
Russell King2778f622010-07-09 16:27:52 +01001141 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001142 */
Russell King2778f622010-07-09 16:27:52 +01001143void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001144{
Russell Kingd111e8f2006-09-27 15:27:33 +01001145 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001146 * Reserve the page tables. These are already in use,
1147 * and can only be in node 0.
1148 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001149 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001150
Russell Kingd111e8f2006-09-27 15:27:33 +01001151#ifdef CONFIG_SA1111
1152 /*
1153 * Because of the SA1111 DMA bug, we want to preserve our
1154 * precious DMA-able memory...
1155 */
Russell King2778f622010-07-09 16:27:52 +01001156 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001157#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001158}
1159
1160/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001161 * Set up the device mappings. Since we clear out the page tables for all
1162 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001163 * This means you have to be careful how you debug this function, or any
1164 * called function. This means you can't use any function or debugging
1165 * method which may touch any device, otherwise the kernel _will_ crash.
1166 */
1167static void __init devicemaps_init(struct machine_desc *mdesc)
1168{
1169 struct map_desc map;
1170 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001171 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001172
1173 /*
1174 * Allocate the vector page early.
1175 */
Russell King94e5a852012-01-18 15:32:49 +00001176 vectors = early_alloc(PAGE_SIZE);
1177
1178 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001179
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001180 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001181 pmd_clear(pmd_off_k(addr));
1182
1183 /*
1184 * Map the kernel if it is XIP.
1185 * It is always first in the modulearea.
1186 */
1187#ifdef CONFIG_XIP_KERNEL
1188 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001189 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001190 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001191 map.type = MT_ROM;
1192 create_mapping(&map);
1193#endif
1194
1195 /*
1196 * Map the cache flushing regions.
1197 */
1198#ifdef FLUSH_BASE
1199 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1200 map.virtual = FLUSH_BASE;
1201 map.length = SZ_1M;
1202 map.type = MT_CACHECLEAN;
1203 create_mapping(&map);
1204#endif
1205#ifdef FLUSH_BASE_MINICACHE
1206 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1207 map.virtual = FLUSH_BASE_MINICACHE;
1208 map.length = SZ_1M;
1209 map.type = MT_MINICLEAN;
1210 create_mapping(&map);
1211#endif
1212
1213 /*
1214 * Create a mapping for the machine vectors at the high-vectors
1215 * location (0xffff0000). If we aren't using high-vectors, also
1216 * create a mapping at the low-vectors virtual address.
1217 */
Russell King94e5a852012-01-18 15:32:49 +00001218 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001219 map.virtual = 0xffff0000;
1220 map.length = PAGE_SIZE;
1221 map.type = MT_HIGH_VECTORS;
1222 create_mapping(&map);
1223
1224 if (!vectors_high()) {
1225 map.virtual = 0;
1226 map.type = MT_LOW_VECTORS;
1227 create_mapping(&map);
1228 }
1229
1230 /*
1231 * Ask the machine support to map in the statically mapped devices.
1232 */
1233 if (mdesc->map_io)
1234 mdesc->map_io();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001235 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001236
Rob Herringc2794432012-02-29 18:10:58 -06001237 /* Reserve fixed i/o space in VMALLOC region */
1238 pci_reserve_io();
1239
Russell Kingd111e8f2006-09-27 15:27:33 +01001240 /*
1241 * Finally flush the caches and tlb to ensure that we're in a
1242 * consistent state wrt the writebuffer. This also ensures that
1243 * any write-allocated cache lines in the vector page are written
1244 * back. After this point, we can start to touch devices again.
1245 */
1246 local_flush_tlb_all();
1247 flush_cache_all();
1248}
1249
Nicolas Pitred73cd422008-09-15 16:44:55 -04001250static void __init kmap_init(void)
1251{
1252#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001253 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1254 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001255#endif
1256}
1257
Russell Kinga2227122010-03-25 18:56:05 +00001258static void __init map_lowmem(void)
1259{
Russell King8df65162010-10-27 19:57:38 +01001260 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001261
1262 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001263 for_each_memblock(memory, reg) {
1264 phys_addr_t start = reg->base;
1265 phys_addr_t end = start + reg->size;
1266 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001267
Marek Szyprowskic7909502011-12-29 13:09:51 +01001268 if (end > arm_lowmem_limit)
1269 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001270 if (start >= end)
1271 break;
1272
1273 map.pfn = __phys_to_pfn(start);
1274 map.virtual = __phys_to_virt(start);
1275 map.length = end - start;
1276 map.type = MT_MEMORY;
1277
1278 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001279 }
1280}
1281
Russell Kingd111e8f2006-09-27 15:27:33 +01001282/*
1283 * paging_init() sets up the page tables, initialises the zone memory
1284 * maps, and sets up the zero page, bad page and bad page tables.
1285 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001286void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001287{
1288 void *zero_page;
1289
Marek Szyprowskic7909502011-12-29 13:09:51 +01001290 memblock_set_current_limit(arm_lowmem_limit);
Russell King0371d3f2011-07-05 19:58:29 +01001291
Russell Kingd111e8f2006-09-27 15:27:33 +01001292 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001293 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001294 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001295 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001296 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001297 kmap_init();
Joonsoo Kimde406142013-04-05 03:16:51 +01001298 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001299
1300 top_pmd = pmd_off_k(0xffff0000);
1301
Russell King3abe9d32010-03-25 17:02:59 +00001302 /* allocate the zero page. */
1303 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001304
Russell King8d717a52010-05-22 19:47:18 +01001305 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001306
Russell Kingd111e8f2006-09-27 15:27:33 +01001307 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001308 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001309}