blob: 7feeb2d521463f56b97dcd1d109d626b115c8c5b [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include "iwl-agn-hw.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070039#include "iwl-trans-pcie-int.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080040
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070041#define IWL_TX_CRC_SIZE 4
42#define IWL_TX_DELIMITER_SIZE 4
43
Johannes Berg70a18c52012-03-05 11:24:44 -080044/*
45 * mac80211 queues, ACs, hardware queues, FIFOs.
46 *
47 * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
48 *
49 * Mac80211 uses the following numbers, which we get as from it
50 * by way of skb_get_queue_mapping(skb):
51 *
52 * VO 0
53 * VI 1
54 * BE 2
55 * BK 3
56 *
57 *
58 * Regular (not A-MPDU) frames are put into hardware queues corresponding
59 * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
60 * own queue per aggregation session (RA/TID combination), such queues are
61 * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
62 * order to map frames to the right queue, we also need an AC->hw queue
63 * mapping. This is implemented here.
64 *
65 * Due to the way hw queues are set up (by the hw specific code), the AC->hw
66 * queue mapping is the identity mapping.
67 */
68
69static const u8 tid_to_ac[] = {
70 IEEE80211_AC_BE,
71 IEEE80211_AC_BK,
72 IEEE80211_AC_BK,
73 IEEE80211_AC_BE,
74 IEEE80211_AC_VI,
75 IEEE80211_AC_VI,
76 IEEE80211_AC_VO,
77 IEEE80211_AC_VO
78};
79
80
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030081/**
82 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
83 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070084void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030085 struct iwl_tx_queue *txq,
86 u16 byte_cnt)
87{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070088 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070089 struct iwl_trans_pcie *trans_pcie =
90 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030091 int write_ptr = txq->q.write_ptr;
92 int txq_id = txq->q.id;
93 u8 sec_ctl = 0;
94 u8 sta_id = 0;
95 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
96 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070097 struct iwl_tx_cmd *tx_cmd =
98 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030099
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700100 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
101
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300102 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
103
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700104 sta_id = tx_cmd->sta_id;
105 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300106
107 switch (sec_ctl & TX_CMD_SEC_MSK) {
108 case TX_CMD_SEC_CCM:
109 len += CCMP_MIC_LEN;
110 break;
111 case TX_CMD_SEC_TKIP:
112 len += TKIP_ICV_LEN;
113 break;
114 case TX_CMD_SEC_WEP:
115 len += WEP_IV_LEN + WEP_ICV_LEN;
116 break;
117 }
118
119 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
120
121 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
122
123 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
124 scd_bc_tbl[txq_id].
125 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
126}
127
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800128/**
129 * iwl_txq_update_write_ptr - Send new write index to hardware
130 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700131void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800132{
133 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800134 int txq_id = txq->q.id;
135
136 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800137 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800138
Johannes Berg0dde86b2012-03-06 13:30:46 -0800139 if (cfg(trans)->base_params->shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800140 /* shadow register enabled */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200141 iwl_write32(trans, HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800142 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800143 } else {
144 /* if we're trying to save power */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700145 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800146 /* wake up nic if it's powered down ...
147 * uCode will wake up, and interrupt us again, so next
148 * time we'll skip this part. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200149 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800150
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800151 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700152 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800153 "Tx queue %d requesting wakeup,"
154 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200155 iwl_set_bit(trans, CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800156 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
157 return;
158 }
159
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200160 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800161 txq->q.write_ptr | (txq_id << 8));
162
163 /*
164 * else not in power-save mode,
165 * uCode will never sleep when we're
166 * trying to tx (during RFKILL, we're not trying to tx).
167 */
168 } else
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200169 iwl_write32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800170 txq->q.write_ptr | (txq_id << 8));
171 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800172 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800173}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800174
Johannes Berg214d14d2011-05-04 07:50:44 -0700175static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
176{
177 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
178
179 dma_addr_t addr = get_unaligned_le32(&tb->lo);
180 if (sizeof(dma_addr_t) > sizeof(u32))
181 addr |=
182 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
183
184 return addr;
185}
186
187static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
188{
189 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
190
191 return le16_to_cpu(tb->hi_n_len) >> 4;
192}
193
194static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
195 dma_addr_t addr, u16 len)
196{
197 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
198 u16 hi_n_len = len << 4;
199
200 put_unaligned_le32(addr, &tb->lo);
201 if (sizeof(dma_addr_t) > sizeof(u32))
202 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
203
204 tb->hi_n_len = cpu_to_le16(hi_n_len);
205
206 tfd->num_tbs = idx + 1;
207}
208
209static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
210{
211 return tfd->num_tbs & 0x1f;
212}
213
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700214static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700215 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700216{
Johannes Berg214d14d2011-05-04 07:50:44 -0700217 int i;
218 int num_tbs;
219
Johannes Berg214d14d2011-05-04 07:50:44 -0700220 /* Sanity check on number of chunks */
221 num_tbs = iwl_tfd_get_num_tbs(tfd);
222
223 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700224 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700225 /* @todo issue fatal error, it is quite serious situation */
226 return;
227 }
228
229 /* Unmap tx_cmd */
230 if (num_tbs)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200231 dma_unmap_single(trans->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700232 dma_unmap_addr(meta, mapping),
233 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700234 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700235
236 /* Unmap chunks, if any. */
237 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200238 dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700239 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700240}
241
242/**
243 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700244 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700245 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700246 * @index - the index of the TFD to be freed
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700247 *@dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700248 *
249 * Does NOT advance any TFD circular buffer read/write indexes
250 * Does NOT free the TFD itself (which is within circular buffer)
251 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700252void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700253 int index, enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700254{
255 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700256
Johannes Berg015c15e2012-03-05 11:24:24 -0800257 lockdep_assert_held(&txq->lock);
258
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700259 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700260
261 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700262 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700263 struct sk_buff *skb;
264
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700265 skb = txq->skbs[index];
Johannes Berg214d14d2011-05-04 07:50:44 -0700266
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700267 /* Can be called from irqs-disabled context
268 * If skb is not NULL, it means that the whole queue is being
269 * freed and that the queue is not empty - free the skb
270 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700271 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200272 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700273 txq->skbs[index] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700274 }
275 }
276}
277
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700278int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700279 struct iwl_tx_queue *txq,
280 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700281 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700282{
283 struct iwl_queue *q;
284 struct iwl_tfd *tfd, *tfd_tmp;
285 u32 num_tbs;
286
287 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700288 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700289 tfd = &tfd_tmp[q->write_ptr];
290
291 if (reset)
292 memset(tfd, 0, sizeof(*tfd));
293
294 num_tbs = iwl_tfd_get_num_tbs(tfd);
295
296 /* Each TFD can point to a maximum 20 Tx buffers */
297 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700298 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700299 IWL_NUM_OF_TBS);
300 return -EINVAL;
301 }
302
303 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
304 return -EINVAL;
305
306 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700307 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700308 (unsigned long long)addr);
309
310 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
311
312 return 0;
313}
314
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800315/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
316 * DMA services
317 *
318 * Theory of operation
319 *
320 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
321 * of buffer descriptors, each of which points to one or more data buffers for
322 * the device to read from or fill. Driver and device exchange status of each
323 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
324 * entries in each circular buffer, to protect against confusing empty and full
325 * queue states.
326 *
327 * The device reads or writes the data in the queues via the device's several
328 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
329 *
330 * For Tx queue, there are low mark and high mark limits. If, after queuing
331 * the packet for Tx, free space become < low mark, Tx queue stopped. When
332 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
333 * Tx queue resumed.
334 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800335 ***************************************************/
336
337int iwl_queue_space(const struct iwl_queue *q)
338{
339 int s = q->read_ptr - q->write_ptr;
340
341 if (q->read_ptr > q->write_ptr)
342 s -= q->n_bd;
343
344 if (s <= 0)
345 s += q->n_window;
346 /* keep some reserve to not confuse empty and full situations */
347 s -= 2;
348 if (s < 0)
349 s = 0;
350 return s;
351}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800352
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800353/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800354 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
355 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700356int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800357{
358 q->n_bd = count;
359 q->n_window = slots_num;
360 q->id = id;
361
362 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
363 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700364 if (WARN_ON(!is_power_of_2(count)))
365 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800366
367 /* slots_num must be power-of-two size, otherwise
368 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700369 if (WARN_ON(!is_power_of_2(slots_num)))
370 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800371
372 q->low_mark = q->n_window / 4;
373 if (q->low_mark < 4)
374 q->low_mark = 4;
375
376 q->high_mark = q->n_window / 8;
377 if (q->high_mark < 2)
378 q->high_mark = 2;
379
380 q->write_ptr = q->read_ptr = 0;
381
382 return 0;
383}
384
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700385static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300386 struct iwl_tx_queue *txq)
387{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700388 struct iwl_trans_pcie *trans_pcie =
389 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700390 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300391 int txq_id = txq->q.id;
392 int read_ptr = txq->q.read_ptr;
393 u8 sta_id = 0;
394 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700395 struct iwl_tx_cmd *tx_cmd =
396 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300397
398 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
399
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700400 if (txq_id != trans->shrd->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700401 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300402
403 bc_ent = cpu_to_le16(1 | (sta_id << 12));
404 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
405
406 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
407 scd_bc_tbl[txq_id].
408 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
409}
410
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700411static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300412 u16 txq_id)
413{
414 u32 tbl_dw_addr;
415 u32 tbl_dw;
416 u16 scd_q2ratid;
417
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700418 struct iwl_trans_pcie *trans_pcie =
419 IWL_TRANS_GET_PCIE_TRANS(trans);
420
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300421 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
422
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700423 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300424 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
425
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200426 tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300427
428 if (txq_id & 0x1)
429 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
430 else
431 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
432
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200433 iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300434
435 return 0;
436}
437
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700438static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300439{
440 /* Simply stop the queue, but don't change any configuration;
441 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200442 iwl_write_prph(trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300443 SCD_QUEUE_STATUS_BITS(txq_id),
444 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
445 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
446}
447
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700448void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300449 int txq_id, u32 index)
450{
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +0200451 IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d", txq_id, index & 0xff);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200452 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300453 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200454 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300455}
456
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700457void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300458 struct iwl_tx_queue *txq,
459 int tx_fifo_id, int scd_retry)
460{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700461 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300462 int txq_id = txq->q.id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700463 int active =
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700464 test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300465
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200466 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300467 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
468 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
469 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
470 SCD_QUEUE_STTS_REG_MSK);
471
472 txq->sched_retry = scd_retry;
473
Emmanuel Grumbach1dcedc82012-01-19 08:27:03 +0200474 if (active)
475 IWL_DEBUG_TX_QUEUES(trans, "Activate %s Queue %d on FIFO %d\n",
476 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
477 else
478 IWL_DEBUG_TX_QUEUES(trans, "Deactivate %s Queue %d\n",
479 scd_retry ? "BA" : "AC/CMD", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300480}
481
Johannes Berg70a18c52012-03-05 11:24:44 -0800482static inline int get_ac_from_tid(u16 tid)
483{
484 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
485 return tid_to_ac[tid];
486
487 /* no support for TIDs 8-15 yet */
488 return -EINVAL;
489}
490
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700491static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
492 u8 ctx, u16 tid)
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700493{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700494 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700495 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700496 return ac_to_fifo[tid_to_ac[tid]];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700497
498 /* no support for TIDs 8-15 yet */
499 return -EINVAL;
500}
501
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200502static inline bool is_agg_txqid_valid(struct iwl_trans *trans, int txq_id)
503{
504 if (txq_id < IWLAGN_FIRST_AMPDU_QUEUE)
505 return false;
506 return txq_id < (IWLAGN_FIRST_AMPDU_QUEUE +
507 hw_params(trans).num_ampdu_queues);
508}
509
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700510void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
511 enum iwl_rxon_context_id ctx, int sta_id,
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200512 int tid, int frame_limit, u16 ssn)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300513{
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200514 int tx_fifo, txq_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300515 u16 ra_tid;
516 unsigned long flags;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300517
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700518 struct iwl_trans_pcie *trans_pcie =
519 IWL_TRANS_GET_PCIE_TRANS(trans);
520
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300521 if (WARN_ON(sta_id == IWL_INVALID_STATION))
522 return;
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -0700523 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300524 return;
525
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700526 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700527 if (WARN_ON(tx_fifo < 0)) {
528 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
529 return;
530 }
531
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200532 txq_id = trans_pcie->agg_txq[sta_id][tid];
533 if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
534 IWL_ERR(trans,
535 "queue number out of range: %d, must be %d to %d\n",
536 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
537 IWLAGN_FIRST_AMPDU_QUEUE +
538 hw_params(trans).num_ampdu_queues - 1);
539 return;
540 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300541
542 ra_tid = BUILD_RAxTID(sta_id, tid);
543
Johannes Berg7b114882012-02-05 13:55:11 -0800544 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300545
546 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700547 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300548
549 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700550 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300551
552 /* Set this queue as a chain-building queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200553 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300554
555 /* enable aggregations for the queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200556 iwl_set_bits_prph(trans, SCD_AGGR_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300557
558 /* Place first TFD at index corresponding to start sequence number.
559 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200560 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
561 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
562 iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300563
564 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200565 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300566 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
567 sizeof(u32),
568 ((frame_limit <<
569 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
570 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
571 ((frame_limit <<
572 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
573 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
574
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200575 iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300576
577 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700578 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700579 tx_fifo, 1);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300580
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700581 trans_pcie->txq[txq_id].sta_id = sta_id;
582 trans_pcie->txq[txq_id].tid = tid;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700583
Johannes Berg7b114882012-02-05 13:55:11 -0800584 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300585}
586
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700587/*
588 * Find first available (lowest unused) Tx Queue, mark it "active".
589 * Called only when finding queue for aggregation.
590 * Should never return anything < 7, because they should already
591 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
592 */
593static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
594{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700595 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700596 int txq_id;
597
598 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
599 if (!test_and_set_bit(txq_id,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700600 &trans_pcie->txq_ctx_active_msk))
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700601 return txq_id;
602 return -1;
603}
604
605int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
Emmanuel Grumbach3c69b592011-11-21 13:25:31 +0200606 int sta_id, int tid)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700607{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700608 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Wey-Yi Guy143bb152011-09-15 11:46:54 -0700609 int txq_id;
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700610
611 txq_id = iwlagn_txq_ctx_activate_free(trans);
612 if (txq_id == -1) {
613 IWL_ERR(trans, "No free aggregation queue available\n");
614 return -ENXIO;
615 }
616
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200617 trans_pcie->agg_txq[sta_id][tid] = txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700618 iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700619
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700620 return 0;
621}
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300622
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200623int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int sta_id, int tid)
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700624{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700625 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200626 u8 txq_id = trans_pcie->agg_txq[sta_id][tid];
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200627
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200628 if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200629 IWL_ERR(trans,
630 "queue number out of range: %d, must be %d to %d\n",
631 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
632 IWLAGN_FIRST_AMPDU_QUEUE +
633 hw_params(trans).num_ampdu_queues - 1);
634 return -EINVAL;
635 }
636
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700637 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300638
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200639 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300640
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200641 trans_pcie->agg_txq[sta_id][tid] = 0;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700642 trans_pcie->txq[txq_id].q.read_ptr = 0;
643 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300644 /* supposes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700645 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300646
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200647 iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700648 iwl_txq_ctx_deactivate(trans_pcie, txq_id);
649 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300650 return 0;
651}
652
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800653/*************** HOST COMMAND QUEUE FUNCTIONS *****/
654
655/**
656 * iwl_enqueue_hcmd - enqueue a uCode command
657 * @priv: device private data point
658 * @cmd: a point to the ucode command structure
659 *
660 * The function returns < 0 values to indicate the operation is
661 * failed. On success, it turns the index (> 0) of command in the
662 * command queue.
663 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700664static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800665{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700666 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
667 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800668 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700669 struct iwl_device_cmd *out_cmd;
670 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800671 dma_addr_t phys_addr;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800672 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700673 u16 copy_size, cmd_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700674 bool had_nocopy = false;
675 int i;
676 u8 *cmd_dest;
677#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
678 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
679 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
680 int trace_idx;
681#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800682
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700683 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
684 IWL_WARN(trans, "fw recovery, no hcmd send\n");
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700685 return -EIO;
686 }
687
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700688 if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700689 !(cmd->flags & CMD_ON_DEMAND)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700690 IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700691 return -EIO;
692 }
693
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700694 copy_size = sizeof(out_cmd->hdr);
695 cmd_size = sizeof(out_cmd->hdr);
696
697 /* need one for the header if the first is NOCOPY */
698 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
699
700 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
701 if (!cmd->len[i])
702 continue;
703 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
704 had_nocopy = true;
705 } else {
706 /* NOCOPY must not be followed by normal! */
707 if (WARN_ON(had_nocopy))
708 return -EINVAL;
709 copy_size += cmd->len[i];
710 }
711 cmd_size += cmd->len[i];
712 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800713
Johannes Berg3e41ace2011-04-18 09:12:37 -0700714 /*
715 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700716 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
717 * allocated into separate TFDs, then we will need to
718 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700719 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700720 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700721 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800722
Johannes Berg015c15e2012-03-05 11:24:24 -0800723 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200724
Johannes Bergc2acea82009-07-24 11:13:05 -0700725 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -0800726 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200727
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700728 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -0800729 iwl_op_mode_cmd_queue_full(trans->op_mode);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800730 return -ENOSPC;
731 }
732
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700733 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800734 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700735 out_meta = &txq->meta[idx];
736
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700737 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700738 if (cmd->flags & CMD_WANT_SKB)
739 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800740
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700741 /* set up the header */
742
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800743 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800744 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700745 out_cmd->hdr.sequence =
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700746 cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700747 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800748
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700749 /* and copy the data that needs to be copied */
750
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700751 cmd_dest = out_cmd->payload;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700752 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
753 if (!cmd->len[i])
754 continue;
755 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
756 break;
757 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
758 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800759 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700760
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700761 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700762 "%d bytes at %d[%d]:%d\n",
763 get_cmd_string(out_cmd->hdr.cmd),
764 out_cmd->hdr.cmd,
765 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700766 q->write_ptr, idx, trans->shrd->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700767
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200768 phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700769 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200770 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700771 idx = -ENOMEM;
772 goto out;
773 }
774
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900775 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700776 dma_unmap_len_set(out_meta, len, copy_size);
777
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700778 iwlagn_txq_attach_buf_to_tfd(trans, txq,
779 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700780#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
781 trace_bufs[0] = &out_cmd->hdr;
782 trace_lens[0] = copy_size;
783 trace_idx = 1;
784#endif
785
786 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
787 if (!cmd->len[i])
788 continue;
789 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
790 continue;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200791 phys_addr = dma_map_single(trans->dev,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700792 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400793 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200794 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700795 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700796 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400797 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700798 idx = -ENOMEM;
799 goto out;
800 }
801
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700803 cmd->len[i], 0);
804#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
805 trace_bufs[trace_idx] = cmd->data[i];
806 trace_lens[trace_idx] = cmd->len[i];
807 trace_idx++;
808#endif
809 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700810
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700811 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700812
813 txq->need_update = 1;
814
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700815 /* check that tracing gets all possible blocks */
816 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
817#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Johannes Berg6c1011e2012-03-06 13:30:48 -0800818 trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700819 trace_bufs[0], trace_lens[0],
820 trace_bufs[1], trace_lens[1],
821 trace_bufs[2], trace_lens[2]);
822#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700823
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800824 /* Increment and update queue's write index */
825 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700826 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800827
Johannes Berg2c46f722011-04-28 07:27:10 -0700828 out:
Johannes Berg015c15e2012-03-05 11:24:24 -0800829 spin_unlock_bh(&txq->lock);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800830 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800831}
832
Tomas Winkler17b88922008-05-29 16:35:12 +0800833/**
834 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
835 *
836 * When FW advances 'R' index, all entries between old and new 'R' index
837 * need to be reclaimed. As result, some free space forms. If there is
838 * enough free space (> low mark), wake the stack that feeds us.
839 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700840static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
841 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800842{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700843 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700844 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800845 struct iwl_queue *q = &txq->q;
846 int nfreed = 0;
847
Johannes Berg015c15e2012-03-05 11:24:24 -0800848 lockdep_assert_held(&txq->lock);
849
Tomas Winkler499b1882008-10-14 12:32:48 -0700850 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700851 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700852 "index %d is out of range [0-%d] %d %d.\n", __func__,
853 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800854 return;
855 }
856
Tomas Winkler499b1882008-10-14 12:32:48 -0700857 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
858 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
859
860 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700861 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800862 q->write_ptr, q->read_ptr);
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200863 iwl_op_mode_nic_error(trans->op_mode);
Tomas Winkler17b88922008-05-29 16:35:12 +0800864 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800865
Tomas Winkler17b88922008-05-29 16:35:12 +0800866 }
867}
868
869/**
870 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
871 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700872 * @handler_status: return value of the handler of the command
873 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800874 *
875 * If an Rx buffer has an async callback associated with it the callback
876 * will be executed. The attached skb (if present) will only be freed
877 * if the callback returns 1
878 */
Johannes Berg48a2d662012-03-05 11:24:39 -0800879void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700880 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800881{
Zhu Yi2f301222009-10-09 17:19:45 +0800882 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800883 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
884 int txq_id = SEQ_TO_QUEUE(sequence);
885 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800886 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700887 struct iwl_device_cmd *cmd;
888 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700889 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
890 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +0800891
892 /* If a Tx command is being handled and it isn't in the actual
893 * command queue then there a command routing bug has been introduced
894 * in the queue management code. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700895 if (WARN(txq_id != trans->shrd->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200896 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700897 txq_id, trans->shrd->cmd_queue, sequence,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700898 trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
899 trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700900 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200901 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800902 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800903
Johannes Berg015c15e2012-03-05 11:24:24 -0800904 spin_lock(&txq->lock);
905
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700906 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700907 cmd = txq->cmd[cmd_index];
908 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800909
John W. Linville4d8b6142011-09-20 14:11:55 -0400910 txq->time_stamp = jiffies;
911
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700912 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
913 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700914
Tomas Winkler17b88922008-05-29 16:35:12 +0800915 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700916 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800917 struct page *p = rxb_steal_page(rxb);
Johannes Berg65b94a42012-03-05 11:24:38 -0800918
Johannes Berg65b94a42012-03-05 11:24:38 -0800919 meta->source->resp_pkt = pkt;
920 meta->source->_rx_page_addr = (unsigned long)page_address(p);
921 meta->source->_rx_page_order = hw_params(trans).rx_page_order;
922 meta->source->handler_status = handler_status;
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700923 }
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200924
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700925 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800926
Johannes Bergc2acea82009-07-24 11:13:05 -0700927 if (!(meta->flags & CMD_ASYNC)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700928 if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
929 IWL_WARN(trans,
930 "HCMD_ACTIVE already clear for command %s\n",
931 get_cmd_string(cmd->hdr.cmd));
932 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700933 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
934 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800935 get_cmd_string(cmd->hdr.cmd));
Johannes Bergeffd4d92011-09-15 11:46:52 -0700936 wake_up(&trans->shrd->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800937 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200938
Zhu Yidd487442010-03-22 02:28:41 -0700939 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200940
Johannes Berg015c15e2012-03-05 11:24:24 -0800941 spin_unlock(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +0800942}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700943
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700944#define HOST_COMPLETE_TIMEOUT (2 * HZ)
945
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700946static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700947{
948 int ret;
949
950 /* An asynchronous command can not expect an SKB to be set. */
951 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
952 return -EINVAL;
953
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700954
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700955 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700956 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -0800957 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800958 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700959 get_cmd_string(cmd->id), ret);
960 return ret;
961 }
962 return 0;
963}
964
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700965static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700966{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700967 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700968 int cmd_idx;
969 int ret;
970
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700971 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700972 get_cmd_string(cmd->id));
973
Wey-Yi Guy94b3c452011-11-10 06:55:19 -0800974 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
975 IWL_ERR(trans, "Command %s failed: FW Error\n",
976 get_cmd_string(cmd->id));
977 return -EIO;
978 }
Johannes Berg2cc39c92012-03-06 13:30:41 -0800979
980 if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
981 &trans->shrd->status))) {
982 IWL_ERR(trans, "Command %s: a command is already active!\n",
983 get_cmd_string(cmd->id));
984 return -EIO;
985 }
986
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700987 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700988 get_cmd_string(cmd->id));
989
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700990 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700991 if (cmd_idx < 0) {
992 ret = cmd_idx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700993 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
Johannes Berg721c32f2012-03-06 13:30:40 -0800994 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800995 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700996 get_cmd_string(cmd->id), ret);
997 return ret;
998 }
999
Johannes Bergeffd4d92011-09-15 11:46:52 -07001000 ret = wait_event_timeout(trans->shrd->wait_command_queue,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001001 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001002 HOST_COMPLETE_TIMEOUT);
1003 if (!ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001004 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001005 struct iwl_tx_queue *txq =
Emmanuel Grumbach397ede32011-10-10 07:27:18 -07001006 &trans_pcie->txq[trans->shrd->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001007 struct iwl_queue *q = &txq->q;
1008
Johannes Berg721c32f2012-03-06 13:30:40 -08001009 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001010 "Error sending %s: time out after %dms.\n",
1011 get_cmd_string(cmd->id),
1012 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1013
Johannes Berg721c32f2012-03-06 13:30:40 -08001014 IWL_ERR(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001015 "Current CMD queue read_ptr %d write_ptr %d\n",
1016 q->read_ptr, q->write_ptr);
1017
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001018 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1019 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001020 "%s\n", get_cmd_string(cmd->id));
1021 ret = -ETIMEDOUT;
1022 goto cancel;
1023 }
1024 }
1025
Johannes Berg65b94a42012-03-05 11:24:38 -08001026 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001027 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001028 get_cmd_string(cmd->id));
1029 ret = -EIO;
1030 goto cancel;
1031 }
1032
1033 return 0;
1034
1035cancel:
1036 if (cmd->flags & CMD_WANT_SKB) {
1037 /*
1038 * Cancel the CMD_WANT_SKB flag for the cmd in the
1039 * TX cmd queue. Otherwise in case the cmd comes
1040 * in later, it will possibly set an invalid
1041 * address (cmd->meta.source).
1042 */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001043 trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001044 ~CMD_WANT_SKB;
1045 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -08001046
Johannes Berg65b94a42012-03-05 11:24:38 -08001047 if (cmd->resp_pkt) {
1048 iwl_free_resp(cmd);
1049 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001050 }
1051
1052 return ret;
1053}
1054
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001055int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001056{
1057 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001058 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001059
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001060 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001061}
1062
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001063/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001064int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1065 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001066{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001067 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1068 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001069 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001070 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001071 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001072
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001073 /* This function is not meant to release cmd queue*/
1074 if (WARN_ON(txq_id == trans->shrd->cmd_queue))
1075 return 0;
1076
Johannes Berg015c15e2012-03-05 11:24:24 -08001077 lockdep_assert_held(&txq->lock);
1078
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001079 /*Since we free until index _not_ inclusive, the one before index is
1080 * the last we will free. This one must be used */
1081 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1082
1083 if ((index >= q->n_bd) ||
1084 (iwl_queue_used(q, last_to_free) == 0)) {
1085 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1086 "last_to_free %d is out of range [0-%d] %d %d.\n",
1087 __func__, txq_id, last_to_free, q->n_bd,
1088 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001089 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001090 }
1091
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001092 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001093 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001094
1095 for (;
1096 q->read_ptr != index;
1097 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1098
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001099 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001100 continue;
1101
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001102 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001103
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001104 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001105
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001106 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001107
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001108 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001109 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001110 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001111 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001112}