blob: 52c21569e3527ea3ab1c6e35080b35aad5b6aa51 [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03004 * Copyright (C) 2013-2014 Renesas Solutions Corp.
5 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09006 *
7 * This file is licensed under the terms of the GNU General Public License
8 * version 2. This program is licensed "as is" without any warranty of any
9 * kind, whether express or implied.
10 */
11
Laurent Pinchart22a1f592013-12-11 15:05:14 +010012#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010013#include <dt-bindings/interrupt-controller/arm-gic.h>
14#include <dt-bindings/interrupt-controller/irq.h>
15
Magnus Damm0468b2d2013-03-28 00:49:34 +090016/ {
17 compatible = "renesas,r8a7790";
18 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090019 #address-cells = <2>;
20 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090021
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010022 aliases {
23 i2c0 = &i2c0;
24 i2c1 = &i2c1;
25 i2c2 = &i2c2;
26 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010027 i2c4 = &iic0;
28 i2c5 = &iic1;
29 i2c6 = &iic2;
30 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010031 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010032 spi1 = &msiof0;
33 spi2 = &msiof1;
34 spi3 = &msiof2;
35 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040036 vin0 = &vin0;
37 vin1 = &vin1;
38 vin2 = &vin2;
39 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010040 };
41
Magnus Damm0468b2d2013-03-28 00:49:34 +090042 cpus {
43 #address-cells = <1>;
44 #size-cells = <0>;
45
46 cpu0: cpu@0 {
47 device_type = "cpu";
48 compatible = "arm,cortex-a15";
49 reg = <0>;
50 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090051 voltage-tolerance = <1>; /* 1% */
52 clocks = <&cpg_clocks R8A7790_CLK_Z>;
53 clock-latency = <300000>; /* 300 us */
54
55 /* kHz - uV - OPPs unknown yet */
56 operating-points = <1400000 1000000>,
57 <1225000 1000000>,
58 <1050000 1000000>,
59 < 875000 1000000>,
60 < 700000 1000000>,
61 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090062 };
Magnus Dammc1f95972013-08-29 08:22:17 +090063
64 cpu1: cpu@1 {
65 device_type = "cpu";
66 compatible = "arm,cortex-a15";
67 reg = <1>;
68 clock-frequency = <1300000000>;
69 };
70
71 cpu2: cpu@2 {
72 device_type = "cpu";
73 compatible = "arm,cortex-a15";
74 reg = <2>;
75 clock-frequency = <1300000000>;
76 };
77
78 cpu3: cpu@3 {
79 device_type = "cpu";
80 compatible = "arm,cortex-a15";
81 reg = <3>;
82 clock-frequency = <1300000000>;
83 };
Magnus Damm2007e742013-09-15 00:28:58 +090084
85 cpu4: cpu@4 {
86 device_type = "cpu";
87 compatible = "arm,cortex-a7";
88 reg = <0x100>;
89 clock-frequency = <780000000>;
90 };
91
92 cpu5: cpu@5 {
93 device_type = "cpu";
94 compatible = "arm,cortex-a7";
95 reg = <0x101>;
96 clock-frequency = <780000000>;
97 };
98
99 cpu6: cpu@6 {
100 device_type = "cpu";
101 compatible = "arm,cortex-a7";
102 reg = <0x102>;
103 clock-frequency = <780000000>;
104 };
105
106 cpu7: cpu@7 {
107 device_type = "cpu";
108 compatible = "arm,cortex-a7";
109 reg = <0x103>;
110 clock-frequency = <780000000>;
111 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900112 };
113
114 gic: interrupt-controller@f1001000 {
115 compatible = "arm,cortex-a15-gic";
116 #interrupt-cells = <3>;
117 #address-cells = <0>;
118 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900119 reg = <0 0xf1001000 0 0x1000>,
120 <0 0xf1002000 0 0x1000>,
121 <0 0xf1004000 0 0x2000>,
122 <0 0xf1006000 0 0x2000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100123 interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900124 };
125
Magnus Damm23de2272013-11-21 14:19:29 +0900126 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200127 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900128 reg = <0 0xe6050000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100129 interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200130 #gpio-cells = <2>;
131 gpio-controller;
132 gpio-ranges = <&pfc 0 0 32>;
133 #interrupt-cells = <2>;
134 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200135 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200136 };
137
Magnus Damm23de2272013-11-21 14:19:29 +0900138 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200139 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900140 reg = <0 0xe6051000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100141 interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200142 #gpio-cells = <2>;
143 gpio-controller;
144 gpio-ranges = <&pfc 0 32 32>;
145 #interrupt-cells = <2>;
146 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200147 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200148 };
149
Magnus Damm23de2272013-11-21 14:19:29 +0900150 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200151 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900152 reg = <0 0xe6052000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100153 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200154 #gpio-cells = <2>;
155 gpio-controller;
156 gpio-ranges = <&pfc 0 64 32>;
157 #interrupt-cells = <2>;
158 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200159 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200160 };
161
Magnus Damm23de2272013-11-21 14:19:29 +0900162 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200163 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900164 reg = <0 0xe6053000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100165 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200166 #gpio-cells = <2>;
167 gpio-controller;
168 gpio-ranges = <&pfc 0 96 32>;
169 #interrupt-cells = <2>;
170 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200171 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200172 };
173
Magnus Damm23de2272013-11-21 14:19:29 +0900174 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200175 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900176 reg = <0 0xe6054000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100177 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200178 #gpio-cells = <2>;
179 gpio-controller;
180 gpio-ranges = <&pfc 0 128 32>;
181 #interrupt-cells = <2>;
182 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200183 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200184 };
185
Magnus Damm23de2272013-11-21 14:19:29 +0900186 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200187 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900188 reg = <0 0xe6055000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100189 interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200190 #gpio-cells = <2>;
191 gpio-controller;
192 gpio-ranges = <&pfc 0 160 32>;
193 #interrupt-cells = <2>;
194 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200195 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200196 };
197
Magnus Damm03e2f562013-11-20 16:59:30 +0900198 thermal@e61f0000 {
199 compatible = "renesas,thermal-r8a7790", "renesas,rcar-thermal";
200 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900201 interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100202 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900203 };
204
Magnus Damm0468b2d2013-03-28 00:49:34 +0900205 timer {
206 compatible = "arm,armv7-timer";
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100207 interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
208 <1 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
209 <1 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
210 <1 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900211 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900212
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200213 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900214 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200215 reg = <0 0xffca0000 0 0x1004>;
216 interrupts = <0 142 IRQ_TYPE_LEVEL_HIGH>,
217 <0 143 IRQ_TYPE_LEVEL_HIGH>;
218 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
219 clock-names = "fck";
220
221 renesas,channels-mask = <0x60>;
222
223 status = "disabled";
224 };
225
226 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900227 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200228 reg = <0 0xe6130000 0 0x1004>;
229 interrupts = <0 120 IRQ_TYPE_LEVEL_HIGH>,
230 <0 121 IRQ_TYPE_LEVEL_HIGH>,
231 <0 122 IRQ_TYPE_LEVEL_HIGH>,
232 <0 123 IRQ_TYPE_LEVEL_HIGH>,
233 <0 124 IRQ_TYPE_LEVEL_HIGH>,
234 <0 125 IRQ_TYPE_LEVEL_HIGH>,
235 <0 126 IRQ_TYPE_LEVEL_HIGH>,
236 <0 127 IRQ_TYPE_LEVEL_HIGH>;
237 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
238 clock-names = "fck";
239
240 renesas,channels-mask = <0xff>;
241
242 status = "disabled";
243 };
244
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900245 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900246 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900247 #interrupt-cells = <2>;
248 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900249 reg = <0 0xe61c0000 0 0x200>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100250 interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
251 <0 1 IRQ_TYPE_LEVEL_HIGH>,
252 <0 2 IRQ_TYPE_LEVEL_HIGH>,
253 <0 3 IRQ_TYPE_LEVEL_HIGH>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900254 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200255
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200256 dmac0: dma-controller@e6700000 {
257 compatible = "renesas,rcar-dmac";
258 reg = <0 0xe6700000 0 0x20000>;
259 interrupts = <0 197 IRQ_TYPE_LEVEL_HIGH
260 0 200 IRQ_TYPE_LEVEL_HIGH
261 0 201 IRQ_TYPE_LEVEL_HIGH
262 0 202 IRQ_TYPE_LEVEL_HIGH
263 0 203 IRQ_TYPE_LEVEL_HIGH
264 0 204 IRQ_TYPE_LEVEL_HIGH
265 0 205 IRQ_TYPE_LEVEL_HIGH
266 0 206 IRQ_TYPE_LEVEL_HIGH
267 0 207 IRQ_TYPE_LEVEL_HIGH
268 0 208 IRQ_TYPE_LEVEL_HIGH
269 0 209 IRQ_TYPE_LEVEL_HIGH
270 0 210 IRQ_TYPE_LEVEL_HIGH
271 0 211 IRQ_TYPE_LEVEL_HIGH
272 0 212 IRQ_TYPE_LEVEL_HIGH
273 0 213 IRQ_TYPE_LEVEL_HIGH
274 0 214 IRQ_TYPE_LEVEL_HIGH>;
275 interrupt-names = "error",
276 "ch0", "ch1", "ch2", "ch3",
277 "ch4", "ch5", "ch6", "ch7",
278 "ch8", "ch9", "ch10", "ch11",
279 "ch12", "ch13", "ch14";
280 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
281 clock-names = "fck";
282 #dma-cells = <1>;
283 dma-channels = <15>;
284 };
285
286 dmac1: dma-controller@e6720000 {
287 compatible = "renesas,rcar-dmac";
288 reg = <0 0xe6720000 0 0x20000>;
289 interrupts = <0 220 IRQ_TYPE_LEVEL_HIGH
290 0 216 IRQ_TYPE_LEVEL_HIGH
291 0 217 IRQ_TYPE_LEVEL_HIGH
292 0 218 IRQ_TYPE_LEVEL_HIGH
293 0 219 IRQ_TYPE_LEVEL_HIGH
294 0 308 IRQ_TYPE_LEVEL_HIGH
295 0 309 IRQ_TYPE_LEVEL_HIGH
296 0 310 IRQ_TYPE_LEVEL_HIGH
297 0 311 IRQ_TYPE_LEVEL_HIGH
298 0 312 IRQ_TYPE_LEVEL_HIGH
299 0 313 IRQ_TYPE_LEVEL_HIGH
300 0 314 IRQ_TYPE_LEVEL_HIGH
301 0 315 IRQ_TYPE_LEVEL_HIGH
302 0 316 IRQ_TYPE_LEVEL_HIGH
303 0 317 IRQ_TYPE_LEVEL_HIGH
304 0 318 IRQ_TYPE_LEVEL_HIGH>;
305 interrupt-names = "error",
306 "ch0", "ch1", "ch2", "ch3",
307 "ch4", "ch5", "ch6", "ch7",
308 "ch8", "ch9", "ch10", "ch11",
309 "ch12", "ch13", "ch14";
310 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
311 clock-names = "fck";
312 #dma-cells = <1>;
313 dma-channels = <15>;
314 };
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200315 i2c0: i2c@e6508000 {
316 #address-cells = <1>;
317 #size-cells = <0>;
318 compatible = "renesas,i2c-r8a7790";
319 reg = <0 0xe6508000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100320 interrupts = <0 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000321 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200322 status = "disabled";
323 };
324
325 i2c1: i2c@e6518000 {
326 #address-cells = <1>;
327 #size-cells = <0>;
328 compatible = "renesas,i2c-r8a7790";
329 reg = <0 0xe6518000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100330 interrupts = <0 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000331 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200332 status = "disabled";
333 };
334
335 i2c2: i2c@e6530000 {
336 #address-cells = <1>;
337 #size-cells = <0>;
338 compatible = "renesas,i2c-r8a7790";
339 reg = <0 0xe6530000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100340 interrupts = <0 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000341 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200342 status = "disabled";
343 };
344
345 i2c3: i2c@e6540000 {
346 #address-cells = <1>;
347 #size-cells = <0>;
348 compatible = "renesas,i2c-r8a7790";
349 reg = <0 0xe6540000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100350 interrupts = <0 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000351 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200352 status = "disabled";
353 };
354
Wolfram Sang05f39912014-03-25 19:56:29 +0100355 iic0: i2c@e6500000 {
356 #address-cells = <1>;
357 #size-cells = <0>;
358 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
359 reg = <0 0xe6500000 0 0x425>;
360 interrupts = <0 174 IRQ_TYPE_LEVEL_HIGH>;
361 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
362 status = "disabled";
363 };
364
365 iic1: i2c@e6510000 {
366 #address-cells = <1>;
367 #size-cells = <0>;
368 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
369 reg = <0 0xe6510000 0 0x425>;
370 interrupts = <0 175 IRQ_TYPE_LEVEL_HIGH>;
371 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
372 status = "disabled";
373 };
374
375 iic2: i2c@e6520000 {
376 #address-cells = <1>;
377 #size-cells = <0>;
378 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
379 reg = <0 0xe6520000 0 0x425>;
380 interrupts = <0 176 IRQ_TYPE_LEVEL_HIGH>;
381 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
382 status = "disabled";
383 };
384
385 iic3: i2c@e60b0000 {
386 #address-cells = <1>;
387 #size-cells = <0>;
388 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
389 reg = <0 0xe60b0000 0 0x425>;
390 interrupts = <0 173 IRQ_TYPE_LEVEL_HIGH>;
391 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
392 status = "disabled";
393 };
394
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200395 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900396 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200397 reg = <0 0xee200000 0 0x80>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100398 interrupts = <0 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100399 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200400 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
401 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200402 reg-io-width = <4>;
403 status = "disabled";
404 };
405
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700406 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900407 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200408 reg = <0 0xee220000 0 0x80>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100409 interrupts = <0 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100410 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200411 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>;
412 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200413 reg-io-width = <4>;
414 status = "disabled";
415 };
416
Laurent Pinchart9694c772013-05-09 15:05:57 +0200417 pfc: pfc@e6060000 {
418 compatible = "renesas,pfc-r8a7790";
419 reg = <0 0xe6060000 0 0x250>;
420 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700421
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700422 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200423 compatible = "renesas,sdhi-r8a7790";
Ben Dooksd721a152013-12-16 12:38:48 +0000424 reg = <0 0xee100000 0 0x200>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100425 interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100426 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200427 cap-sd-highspeed;
428 status = "disabled";
429 };
430
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700431 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200432 compatible = "renesas,sdhi-r8a7790";
Ben Dooksd721a152013-12-16 12:38:48 +0000433 reg = <0 0xee120000 0 0x200>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100434 interrupts = <0 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100435 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200436 cap-sd-highspeed;
437 status = "disabled";
438 };
439
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700440 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200441 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200442 reg = <0 0xee140000 0 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100443 interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100444 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200445 cap-sd-highspeed;
446 status = "disabled";
447 };
448
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700449 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200450 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200451 reg = <0 0xee160000 0 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100452 interrupts = <0 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100453 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200454 cap-sd-highspeed;
455 status = "disabled";
456 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100457
Laurent Pinchart597af202013-10-29 16:23:12 +0100458 scifa0: serial@e6c40000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100459 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100460 reg = <0 0xe6c40000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100461 interrupts = <0 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100462 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
463 clock-names = "sci_ick";
464 status = "disabled";
465 };
466
467 scifa1: serial@e6c50000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100468 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100469 reg = <0 0xe6c50000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100470 interrupts = <0 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100471 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
472 clock-names = "sci_ick";
473 status = "disabled";
474 };
475
476 scifa2: serial@e6c60000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100477 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100478 reg = <0 0xe6c60000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100479 interrupts = <0 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100480 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
481 clock-names = "sci_ick";
482 status = "disabled";
483 };
484
485 scifb0: serial@e6c20000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100486 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100487 reg = <0 0xe6c20000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100488 interrupts = <0 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100489 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
490 clock-names = "sci_ick";
491 status = "disabled";
492 };
493
494 scifb1: serial@e6c30000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100495 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100496 reg = <0 0xe6c30000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100497 interrupts = <0 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100498 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
499 clock-names = "sci_ick";
500 status = "disabled";
501 };
502
503 scifb2: serial@e6ce0000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100504 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100505 reg = <0 0xe6ce0000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100506 interrupts = <0 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100507 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
508 clock-names = "sci_ick";
509 status = "disabled";
510 };
511
512 scif0: serial@e6e60000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100513 compatible = "renesas,scif-r8a7790", "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100514 reg = <0 0xe6e60000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100515 interrupts = <0 152 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100516 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>;
517 clock-names = "sci_ick";
518 status = "disabled";
519 };
520
521 scif1: serial@e6e68000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100522 compatible = "renesas,scif-r8a7790", "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100523 reg = <0 0xe6e68000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100524 interrupts = <0 153 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100525 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>;
526 clock-names = "sci_ick";
527 status = "disabled";
528 };
529
530 hscif0: serial@e62c0000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100531 compatible = "renesas,hscif-r8a7790", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100532 reg = <0 0xe62c0000 0 96>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100533 interrupts = <0 154 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100534 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>;
535 clock-names = "sci_ick";
536 status = "disabled";
537 };
538
539 hscif1: serial@e62c8000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100540 compatible = "renesas,hscif-r8a7790", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100541 reg = <0 0xe62c8000 0 96>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100542 interrupts = <0 155 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100543 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>;
544 clock-names = "sci_ick";
545 status = "disabled";
546 };
547
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300548 ether: ethernet@ee700000 {
549 compatible = "renesas,ether-r8a7790";
550 reg = <0 0xee700000 0 0x400>;
551 interrupts = <0 162 IRQ_TYPE_LEVEL_HIGH>;
552 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
553 phy-mode = "rmii";
554 #address-cells = <1>;
555 #size-cells = <0>;
556 status = "disabled";
557 };
558
Valentine Barshakcde630f2014-01-14 21:05:30 +0400559 sata0: sata@ee300000 {
560 compatible = "renesas,sata-r8a7790";
561 reg = <0 0xee300000 0 0x2000>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400562 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>;
563 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
564 status = "disabled";
565 };
566
567 sata1: sata@ee500000 {
568 compatible = "renesas,sata-r8a7790";
569 reg = <0 0xee500000 0 0x2000>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400570 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
571 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
572 status = "disabled";
573 };
574
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900575 hsusb: usb@e6590000 {
576 compatible = "renesas,usbhs-r8a7790";
577 reg = <0 0xe6590000 0 0x100>;
578 interrupts = <0 107 IRQ_TYPE_LEVEL_HIGH>;
579 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
580 renesas,buswait = <4>;
581 phys = <&usb0 1>;
582 phy-names = "usb";
583 status = "disabled";
584 };
585
Sergei Shtylyove089f652014-09-27 01:00:20 +0400586 usbphy: usb-phy@e6590100 {
587 compatible = "renesas,usb-phy-r8a7790";
588 reg = <0 0xe6590100 0 0x100>;
589 #address-cells = <1>;
590 #size-cells = <0>;
591 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
592 clock-names = "usbhs";
593 status = "disabled";
594
595 usb0: usb-channel@0 {
596 reg = <0>;
597 #phy-cells = <1>;
598 };
599 usb2: usb-channel@2 {
600 reg = <2>;
601 #phy-cells = <1>;
602 };
603 };
604
Ben Dooks9f685bf2014-08-13 00:16:18 +0400605 vin0: video@e6ef0000 {
606 compatible = "renesas,vin-r8a7790";
607 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
608 reg = <0 0xe6ef0000 0 0x1000>;
609 interrupts = <0 188 IRQ_TYPE_LEVEL_HIGH>;
610 status = "disabled";
611 };
612
613 vin1: video@e6ef1000 {
614 compatible = "renesas,vin-r8a7790";
615 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
616 reg = <0 0xe6ef1000 0 0x1000>;
617 interrupts = <0 189 IRQ_TYPE_LEVEL_HIGH>;
618 status = "disabled";
619 };
620
621 vin2: video@e6ef2000 {
622 compatible = "renesas,vin-r8a7790";
623 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
624 reg = <0 0xe6ef2000 0 0x1000>;
625 interrupts = <0 190 IRQ_TYPE_LEVEL_HIGH>;
626 status = "disabled";
627 };
628
629 vin3: video@e6ef3000 {
630 compatible = "renesas,vin-r8a7790";
631 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
632 reg = <0 0xe6ef3000 0 0x1000>;
633 interrupts = <0 191 IRQ_TYPE_LEVEL_HIGH>;
634 status = "disabled";
635 };
636
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100637 vsp1@fe920000 {
638 compatible = "renesas,vsp1";
639 reg = <0 0xfe920000 0 0x8000>;
640 interrupts = <0 266 IRQ_TYPE_LEVEL_HIGH>;
641 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
642
643 renesas,has-sru;
644 renesas,#rpf = <5>;
645 renesas,#uds = <1>;
646 renesas,#wpf = <4>;
647 };
648
649 vsp1@fe928000 {
650 compatible = "renesas,vsp1";
651 reg = <0 0xfe928000 0 0x8000>;
652 interrupts = <0 267 IRQ_TYPE_LEVEL_HIGH>;
653 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
654
655 renesas,has-lut;
656 renesas,has-sru;
657 renesas,#rpf = <5>;
658 renesas,#uds = <3>;
659 renesas,#wpf = <4>;
660 };
661
662 vsp1@fe930000 {
663 compatible = "renesas,vsp1";
664 reg = <0 0xfe930000 0 0x8000>;
665 interrupts = <0 246 IRQ_TYPE_LEVEL_HIGH>;
666 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
667
668 renesas,has-lif;
669 renesas,has-lut;
670 renesas,#rpf = <4>;
671 renesas,#uds = <1>;
672 renesas,#wpf = <4>;
673 };
674
675 vsp1@fe938000 {
676 compatible = "renesas,vsp1";
677 reg = <0 0xfe938000 0 0x8000>;
678 interrupts = <0 247 IRQ_TYPE_LEVEL_HIGH>;
679 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
680
681 renesas,has-lif;
682 renesas,has-lut;
683 renesas,#rpf = <4>;
684 renesas,#uds = <1>;
685 renesas,#wpf = <4>;
686 };
687
688 du: display@feb00000 {
689 compatible = "renesas,du-r8a7790";
690 reg = <0 0xfeb00000 0 0x70000>,
691 <0 0xfeb90000 0 0x1c>,
692 <0 0xfeb94000 0 0x1c>;
693 reg-names = "du", "lvds.0", "lvds.1";
694 interrupts = <0 256 IRQ_TYPE_LEVEL_HIGH>,
695 <0 268 IRQ_TYPE_LEVEL_HIGH>,
696 <0 269 IRQ_TYPE_LEVEL_HIGH>;
697 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
698 <&mstp7_clks R8A7790_CLK_DU1>,
699 <&mstp7_clks R8A7790_CLK_DU2>,
700 <&mstp7_clks R8A7790_CLK_LVDS0>,
701 <&mstp7_clks R8A7790_CLK_LVDS1>;
702 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
703 status = "disabled";
704
705 ports {
706 #address-cells = <1>;
707 #size-cells = <0>;
708
709 port@0 {
710 reg = <0>;
711 du_out_rgb: endpoint {
712 };
713 };
714 port@1 {
715 reg = <1>;
716 du_out_lvds0: endpoint {
717 };
718 };
719 port@2 {
720 reg = <2>;
721 du_out_lvds1: endpoint {
722 };
723 };
724 };
725 };
726
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100727 clocks {
728 #address-cells = <2>;
729 #size-cells = <2>;
730 ranges;
731
732 /* External root clock */
733 extal_clk: extal_clk {
734 compatible = "fixed-clock";
735 #clock-cells = <0>;
736 /* This value must be overriden by the board. */
737 clock-frequency = <0>;
738 clock-output-names = "extal";
739 };
740
Phil Edworthy51d17912014-06-13 10:37:16 +0100741 /* External PCIe clock - can be overridden by the board */
742 pcie_bus_clk: pcie_bus_clk {
743 compatible = "fixed-clock";
744 #clock-cells = <0>;
745 clock-frequency = <100000000>;
746 clock-output-names = "pcie_bus";
747 status = "disabled";
748 };
749
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -0800750 /*
751 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
752 * default. Boards that provide audio clocks should override them.
753 */
754 audio_clk_a: audio_clk_a {
755 compatible = "fixed-clock";
756 #clock-cells = <0>;
757 clock-frequency = <0>;
758 clock-output-names = "audio_clk_a";
759 };
760 audio_clk_b: audio_clk_b {
761 compatible = "fixed-clock";
762 #clock-cells = <0>;
763 clock-frequency = <0>;
764 clock-output-names = "audio_clk_b";
765 };
766 audio_clk_c: audio_clk_c {
767 compatible = "fixed-clock";
768 #clock-cells = <0>;
769 clock-frequency = <0>;
770 clock-output-names = "audio_clk_c";
771 };
772
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100773 /* Special CPG clocks */
774 cpg_clocks: cpg_clocks@e6150000 {
775 compatible = "renesas,r8a7790-cpg-clocks",
776 "renesas,rcar-gen2-cpg-clocks";
777 reg = <0 0xe6150000 0 0x1000>;
778 clocks = <&extal_clk>;
779 #clock-cells = <1>;
780 clock-output-names = "main", "pll0", "pll1", "pll3",
781 "lb", "qspi", "sdh", "sd0", "sd1",
782 "z";
783 };
784
785 /* Variable factor clocks */
786 sd2_clk: sd2_clk@e6150078 {
787 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
788 reg = <0 0xe6150078 0 4>;
789 clocks = <&pll1_div2_clk>;
790 #clock-cells = <0>;
791 clock-output-names = "sd2";
792 };
793 sd3_clk: sd3_clk@e615007c {
794 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
795 reg = <0 0xe615007c 0 4>;
796 clocks = <&pll1_div2_clk>;
797 #clock-cells = <0>;
798 clock-output-names = "sd3";
799 };
800 mmc0_clk: mmc0_clk@e6150240 {
801 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
802 reg = <0 0xe6150240 0 4>;
803 clocks = <&pll1_div2_clk>;
804 #clock-cells = <0>;
805 clock-output-names = "mmc0";
806 };
807 mmc1_clk: mmc1_clk@e6150244 {
808 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
809 reg = <0 0xe6150244 0 4>;
810 clocks = <&pll1_div2_clk>;
811 #clock-cells = <0>;
812 clock-output-names = "mmc1";
813 };
814 ssp_clk: ssp_clk@e6150248 {
815 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
816 reg = <0 0xe6150248 0 4>;
817 clocks = <&pll1_div2_clk>;
818 #clock-cells = <0>;
819 clock-output-names = "ssp";
820 };
821 ssprs_clk: ssprs_clk@e615024c {
822 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
823 reg = <0 0xe615024c 0 4>;
824 clocks = <&pll1_div2_clk>;
825 #clock-cells = <0>;
826 clock-output-names = "ssprs";
827 };
828
829 /* Fixed factor clocks */
830 pll1_div2_clk: pll1_div2_clk {
831 compatible = "fixed-factor-clock";
832 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
833 #clock-cells = <0>;
834 clock-div = <2>;
835 clock-mult = <1>;
836 clock-output-names = "pll1_div2";
837 };
838 z2_clk: z2_clk {
839 compatible = "fixed-factor-clock";
840 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
841 #clock-cells = <0>;
842 clock-div = <2>;
843 clock-mult = <1>;
844 clock-output-names = "z2";
845 };
846 zg_clk: zg_clk {
847 compatible = "fixed-factor-clock";
848 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
849 #clock-cells = <0>;
850 clock-div = <3>;
851 clock-mult = <1>;
852 clock-output-names = "zg";
853 };
854 zx_clk: zx_clk {
855 compatible = "fixed-factor-clock";
856 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
857 #clock-cells = <0>;
858 clock-div = <3>;
859 clock-mult = <1>;
860 clock-output-names = "zx";
861 };
862 zs_clk: zs_clk {
863 compatible = "fixed-factor-clock";
864 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
865 #clock-cells = <0>;
866 clock-div = <6>;
867 clock-mult = <1>;
868 clock-output-names = "zs";
869 };
870 hp_clk: hp_clk {
871 compatible = "fixed-factor-clock";
872 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
873 #clock-cells = <0>;
874 clock-div = <12>;
875 clock-mult = <1>;
876 clock-output-names = "hp";
877 };
878 i_clk: i_clk {
879 compatible = "fixed-factor-clock";
880 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
881 #clock-cells = <0>;
882 clock-div = <2>;
883 clock-mult = <1>;
884 clock-output-names = "i";
885 };
886 b_clk: b_clk {
887 compatible = "fixed-factor-clock";
888 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
889 #clock-cells = <0>;
890 clock-div = <12>;
891 clock-mult = <1>;
892 clock-output-names = "b";
893 };
894 p_clk: p_clk {
895 compatible = "fixed-factor-clock";
896 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
897 #clock-cells = <0>;
898 clock-div = <24>;
899 clock-mult = <1>;
900 clock-output-names = "p";
901 };
902 cl_clk: cl_clk {
903 compatible = "fixed-factor-clock";
904 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
905 #clock-cells = <0>;
906 clock-div = <48>;
907 clock-mult = <1>;
908 clock-output-names = "cl";
909 };
910 m2_clk: m2_clk {
911 compatible = "fixed-factor-clock";
912 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
913 #clock-cells = <0>;
914 clock-div = <8>;
915 clock-mult = <1>;
916 clock-output-names = "m2";
917 };
918 imp_clk: imp_clk {
919 compatible = "fixed-factor-clock";
920 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
921 #clock-cells = <0>;
922 clock-div = <4>;
923 clock-mult = <1>;
924 clock-output-names = "imp";
925 };
926 rclk_clk: rclk_clk {
927 compatible = "fixed-factor-clock";
928 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
929 #clock-cells = <0>;
930 clock-div = <(48 * 1024)>;
931 clock-mult = <1>;
932 clock-output-names = "rclk";
933 };
934 oscclk_clk: oscclk_clk {
935 compatible = "fixed-factor-clock";
936 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
937 #clock-cells = <0>;
938 clock-div = <(12 * 1024)>;
939 clock-mult = <1>;
940 clock-output-names = "oscclk";
941 };
942 zb3_clk: zb3_clk {
943 compatible = "fixed-factor-clock";
944 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
945 #clock-cells = <0>;
946 clock-div = <4>;
947 clock-mult = <1>;
948 clock-output-names = "zb3";
949 };
950 zb3d2_clk: zb3d2_clk {
951 compatible = "fixed-factor-clock";
952 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
953 #clock-cells = <0>;
954 clock-div = <8>;
955 clock-mult = <1>;
956 clock-output-names = "zb3d2";
957 };
958 ddr_clk: ddr_clk {
959 compatible = "fixed-factor-clock";
960 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
961 #clock-cells = <0>;
962 clock-div = <8>;
963 clock-mult = <1>;
964 clock-output-names = "ddr";
965 };
966 mp_clk: mp_clk {
967 compatible = "fixed-factor-clock";
968 clocks = <&pll1_div2_clk>;
969 #clock-cells = <0>;
970 clock-div = <15>;
971 clock-mult = <1>;
972 clock-output-names = "mp";
973 };
974 cp_clk: cp_clk {
975 compatible = "fixed-factor-clock";
976 clocks = <&extal_clk>;
977 #clock-cells = <0>;
978 clock-div = <2>;
979 clock-mult = <1>;
980 clock-output-names = "cp";
981 };
982
983 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +0100984 mstp0_clks: mstp0_clks@e6150130 {
985 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
986 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
987 clocks = <&mp_clk>;
988 #clock-cells = <1>;
989 renesas,clock-indices = <R8A7790_CLK_MSIOF0>;
990 clock-output-names = "msiof0";
991 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100992 mstp1_clks: mstp1_clks@e6150134 {
993 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
994 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +0900995 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
996 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
997 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
998 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100999 #clock-cells = <1>;
1000 renesas,clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001001 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1002 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1003 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1004 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1005 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1006 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1007 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001008 >;
1009 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001010 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1011 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1012 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001013 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001014 };
1015 mstp2_clks: mstp2_clks@e6150138 {
1016 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1017 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1018 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001019 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1020 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001021 #clock-cells = <1>;
1022 renesas,clock-indices = <
1023 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001024 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1025 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001026 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001027 >;
1028 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001029 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001030 "scifb1", "msiof1", "msiof3", "scifb2",
1031 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001032 };
1033 mstp3_clks: mstp3_clks@e615013c {
1034 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1035 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Wolfram Sang17465142014-03-11 22:24:37 +01001036 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&sd3_clk>,
1037 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Phil Edworthyecafea82014-06-13 10:37:15 +01001038 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001039 #clock-cells = <1>;
1040 renesas,clock-indices = <
Wolfram Sang17465142014-03-11 22:24:37 +01001041 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SDHI3
1042 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001043 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001044 >;
1045 clock-output-names =
Wolfram Sang17465142014-03-11 22:24:37 +01001046 "iic2", "tpu0", "mmcif1", "sdhi3",
1047 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Phil Edworthyecafea82014-06-13 10:37:15 +01001048 "iic0", "pciec", "iic1", "ssusb", "cmt1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001049 };
1050 mstp5_clks: mstp5_clks@e6150144 {
1051 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1052 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
1053 clocks = <&extal_clk>, <&p_clk>;
1054 #clock-cells = <1>;
1055 renesas,clock-indices = <R8A7790_CLK_THERMAL R8A7790_CLK_PWM>;
1056 clock-output-names = "thermal", "pwm";
1057 };
1058 mstp7_clks: mstp7_clks@e615014c {
1059 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1060 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
1061 clocks = <&mp_clk>, <&mp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
1062 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1063 <&zx_clk>;
1064 #clock-cells = <1>;
1065 renesas,clock-indices = <
1066 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1067 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1068 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1069 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1070 >;
1071 clock-output-names =
1072 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1073 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1074 };
1075 mstp8_clks: mstp8_clks@e6150990 {
1076 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1077 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001078 clocks = <&zg_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>, <&p_clk>,
1079 <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001080 #clock-cells = <1>;
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001081 renesas,clock-indices = <
1082 R8A7790_CLK_VIN3 R8A7790_CLK_VIN2 R8A7790_CLK_VIN1
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001083 R8A7790_CLK_VIN0 R8A7790_CLK_ETHER R8A7790_CLK_SATA1
1084 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001085 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001086 clock-output-names =
1087 "vin3", "vin2", "vin1", "vin0", "ether", "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001088 };
1089 mstp9_clks: mstp9_clks@e6150994 {
1090 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1091 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001092 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1093 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1094 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001095 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001096 #clock-cells = <1>;
1097 renesas,clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001098 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1099 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001100 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1101 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001102 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001103 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001104 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001105 "rcan1", "rcan0", "qspi_mod", "iic3",
1106 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001107 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001108 mstp10_clks: mstp10_clks@e6150998 {
1109 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1110 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1111 clocks = <&p_clk>,
1112 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1113 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1114 <&p_clk>,
1115 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1116 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1117 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1118 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1119 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1120 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1121
1122 #clock-cells = <1>;
1123 clock-indices = <
1124 R8A7790_CLK_SSI_ALL
1125 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1126 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1127 R8A7790_CLK_SCU_ALL
1128 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
1129 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1130 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1131 >;
1132 clock-output-names =
1133 "ssi-all",
1134 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1135 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1136 "scu-all",
1137 "scu-dvc1", "scu-dvc0",
1138 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1139 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1140 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001141 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001142
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001143 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001144 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1145 reg = <0 0xe6b10000 0 0x2c>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001146 interrupts = <0 184 IRQ_TYPE_LEVEL_HIGH>;
1147 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Geert Uytterhoeven37cf3d62014-08-06 14:59:08 +02001148 dmas = <&dmac0 0x17>, <&dmac0 0x18>;
1149 dma-names = "tx", "rx";
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001150 num-cs = <1>;
1151 #address-cells = <1>;
1152 #size-cells = <0>;
1153 status = "disabled";
1154 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001155
1156 msiof0: spi@e6e20000 {
1157 compatible = "renesas,msiof-r8a7790";
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001158 reg = <0 0xe6e20000 0 0x0064>, <0 0xe7e20000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001159 interrupts = <0 156 IRQ_TYPE_LEVEL_HIGH>;
1160 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001161 dmas = <&dmac0 0x51>, <&dmac0 0x52>;
1162 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001163 #address-cells = <1>;
1164 #size-cells = <0>;
1165 status = "disabled";
1166 };
1167
1168 msiof1: spi@e6e10000 {
1169 compatible = "renesas,msiof-r8a7790";
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001170 reg = <0 0xe6e10000 0 0x0064>, <0 0xe7e10000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001171 interrupts = <0 157 IRQ_TYPE_LEVEL_HIGH>;
1172 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001173 dmas = <&dmac0 0x55>, <&dmac0 0x56>;
1174 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001175 #address-cells = <1>;
1176 #size-cells = <0>;
1177 status = "disabled";
1178 };
1179
1180 msiof2: spi@e6e00000 {
1181 compatible = "renesas,msiof-r8a7790";
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001182 reg = <0 0xe6e00000 0 0x0064>, <0 0xe7e00000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001183 interrupts = <0 158 IRQ_TYPE_LEVEL_HIGH>;
1184 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001185 dmas = <&dmac0 0x41>, <&dmac0 0x42>;
1186 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001187 #address-cells = <1>;
1188 #size-cells = <0>;
1189 status = "disabled";
1190 };
1191
1192 msiof3: spi@e6c90000 {
1193 compatible = "renesas,msiof-r8a7790";
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001194 reg = <0 0xe6c90000 0 0x0064>, <0 0xe7c90000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001195 interrupts = <0 159 IRQ_TYPE_LEVEL_HIGH>;
1196 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001197 dmas = <&dmac0 0x45>, <&dmac0 0x46>;
1198 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001199 #address-cells = <1>;
1200 #size-cells = <0>;
1201 status = "disabled";
1202 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001203
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001204 xhci: usb@ee000000 {
1205 compatible = "renesas,xhci-r8a7790";
1206 reg = <0 0xee000000 0 0xc00>;
1207 interrupts = <0 101 IRQ_TYPE_LEVEL_HIGH>;
1208 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
1209 phys = <&usb2 1>;
1210 phy-names = "usb";
1211 status = "disabled";
1212 };
1213
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001214 pci0: pci@ee090000 {
1215 compatible = "renesas,pci-r8a7790";
1216 device_type = "pci";
1217 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1218 reg = <0 0xee090000 0 0xc00>,
1219 <0 0xee080000 0 0x1100>;
1220 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
1221 status = "disabled";
1222
1223 bus-range = <0 0>;
1224 #address-cells = <3>;
1225 #size-cells = <2>;
1226 #interrupt-cells = <1>;
1227 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1228 interrupt-map-mask = <0xff00 0 0 0x7>;
1229 interrupt-map = <0x0000 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001230 0x0800 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
1231 0x1000 0 0 2 &gic 0 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001232
1233 usb@0,1 {
1234 reg = <0x800 0 0 0 0>;
1235 device_type = "pci";
1236 phys = <&usb0 0>;
1237 phy-names = "usb";
1238 };
1239
1240 usb@0,2 {
1241 reg = <0x1000 0 0 0 0>;
1242 device_type = "pci";
1243 phys = <&usb0 0>;
1244 phy-names = "usb";
1245 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001246 };
1247
1248 pci1: pci@ee0b0000 {
1249 compatible = "renesas,pci-r8a7790";
1250 device_type = "pci";
1251 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1252 reg = <0 0xee0b0000 0 0xc00>,
1253 <0 0xee0a0000 0 0x1100>;
1254 interrupts = <0 112 IRQ_TYPE_LEVEL_HIGH>;
1255 status = "disabled";
1256
1257 bus-range = <1 1>;
1258 #address-cells = <3>;
1259 #size-cells = <2>;
1260 #interrupt-cells = <1>;
1261 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1262 interrupt-map-mask = <0xff00 0 0 0x7>;
1263 interrupt-map = <0x0000 0 0 1 &gic 0 112 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001264 0x0800 0 0 1 &gic 0 112 IRQ_TYPE_LEVEL_HIGH
1265 0x1000 0 0 2 &gic 0 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001266 };
1267
1268 pci2: pci@ee0d0000 {
1269 compatible = "renesas,pci-r8a7790";
1270 device_type = "pci";
1271 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1272 reg = <0 0xee0d0000 0 0xc00>,
1273 <0 0xee0c0000 0 0x1100>;
1274 interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>;
1275 status = "disabled";
1276
1277 bus-range = <2 2>;
1278 #address-cells = <3>;
1279 #size-cells = <2>;
1280 #interrupt-cells = <1>;
1281 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1282 interrupt-map-mask = <0xff00 0 0 0x7>;
1283 interrupt-map = <0x0000 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001284 0x0800 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
1285 0x1000 0 0 2 &gic 0 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001286
1287 usb@0,1 {
1288 reg = <0x800 0 0 0 0>;
1289 device_type = "pci";
1290 phys = <&usb2 0>;
1291 phy-names = "usb";
1292 };
1293
1294 usb@0,2 {
1295 reg = <0x1000 0 0 0 0>;
1296 device_type = "pci";
1297 phys = <&usb2 0>;
1298 phy-names = "usb";
1299 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001300 };
1301
Phil Edworthy745329d2014-06-13 10:37:17 +01001302 pciec: pcie@fe000000 {
1303 compatible = "renesas,pcie-r8a7790";
1304 reg = <0 0xfe000000 0 0x80000>;
1305 #address-cells = <3>;
1306 #size-cells = <2>;
1307 bus-range = <0x00 0xff>;
1308 device_type = "pci";
1309 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1310 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1311 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1312 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1313 /* Map all possible DDR as inbound ranges */
1314 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1315 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
1316 interrupts = <0 116 IRQ_TYPE_LEVEL_HIGH>,
1317 <0 117 IRQ_TYPE_LEVEL_HIGH>,
1318 <0 118 IRQ_TYPE_LEVEL_HIGH>;
1319 #interrupt-cells = <1>;
1320 interrupt-map-mask = <0 0 0 0>;
1321 interrupt-map = <0 0 0 0 &gic 0 116 IRQ_TYPE_LEVEL_HIGH>;
1322 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1323 clock-names = "pcie", "pcie_bus";
1324 status = "disabled";
1325 };
1326
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001327 rcar_sound: rcar_sound@0xec500000 {
1328 #sound-dai-cells = <1>;
1329 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2", "renesas,rcar_sound";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001330 reg = <0 0xec500000 0 0x1000>, /* SCU */
1331 <0 0xec5a0000 0 0x100>, /* ADG */
1332 <0 0xec540000 0 0x1000>, /* SSIU */
1333 <0 0xec541000 0 0x1280>; /* SSI */
1334 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1335 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1336 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1337 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1338 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1339 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1340 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1341 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1342 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1343 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1344 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001345 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001346 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1347 clock-names = "ssi-all",
1348 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1349 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1350 "src.9", "src.8", "src.7", "src.6", "src.5",
1351 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001352 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001353 "clk_a", "clk_b", "clk_c", "clk_i";
1354
1355 status = "disabled";
1356
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001357 rcar_sound,dvc {
1358 dvc0: dvc@0 { };
1359 dvc1: dvc@1 { };
1360 };
1361
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001362 rcar_sound,src {
1363 src0: src@0 { };
1364 src1: src@1 { };
1365 src2: src@2 { };
1366 src3: src@3 { };
1367 src4: src@4 { };
1368 src5: src@5 { };
1369 src6: src@6 { };
1370 src7: src@7 { };
1371 src8: src@8 { };
1372 src9: src@9 { };
1373 };
1374
1375 rcar_sound,ssi {
1376 ssi0: ssi@0 { interrupts = <0 370 IRQ_TYPE_LEVEL_HIGH>; };
1377 ssi1: ssi@1 { interrupts = <0 371 IRQ_TYPE_LEVEL_HIGH>; };
1378 ssi2: ssi@2 { interrupts = <0 372 IRQ_TYPE_LEVEL_HIGH>; };
1379 ssi3: ssi@3 { interrupts = <0 373 IRQ_TYPE_LEVEL_HIGH>; };
1380 ssi4: ssi@4 { interrupts = <0 374 IRQ_TYPE_LEVEL_HIGH>; };
1381 ssi5: ssi@5 { interrupts = <0 375 IRQ_TYPE_LEVEL_HIGH>; };
1382 ssi6: ssi@6 { interrupts = <0 376 IRQ_TYPE_LEVEL_HIGH>; };
1383 ssi7: ssi@7 { interrupts = <0 377 IRQ_TYPE_LEVEL_HIGH>; };
1384 ssi8: ssi@8 { interrupts = <0 378 IRQ_TYPE_LEVEL_HIGH>; };
1385 ssi9: ssi@9 { interrupts = <0 379 IRQ_TYPE_LEVEL_HIGH>; };
1386 };
1387 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001388};