blob: 2bef5a7e6af806a05495d4e7d40de312bd6e160a [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Tony Lindgren120db2c2006-04-02 17:46:27 +010025#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/mach/map.h>
27
Tony Lindgren45c3eb72012-11-30 08:41:50 -080028#include <linux/omap-dma.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030029
Tony Lindgrendc843282012-10-03 11:23:43 -070030#include "omap_hwmod.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070031#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032#include "iomap.h"
33#include "voltage.h"
34#include "powerdomain.h"
35#include "clockdomain.h"
36#include "common.h"
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +053037#include "clock.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070038#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070039#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070040#include "clock44xx.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070041#include "omap-pm.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000042#include "sdrc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060043#include "control.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070044#include "serial.h"
Tony Lindgrenbf027ca2012-10-29 13:54:06 -070045#include "sram.h"
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -060046#include "cm2xxx.h"
47#include "cm3xxx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060048#include "prm.h"
49#include "cm.h"
50#include "prcm_mpu44xx.h"
51#include "prminst44xx.h"
52#include "cminst44xx.h"
Paul Walmsley63a293e2012-11-21 16:15:16 -070053#include "prm2xxx.h"
54#include "prm3xxx.h"
55#include "prm44xx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000056
Tony Lindgren1dbae812005-11-10 14:26:51 +000057/*
58 * The machine specific code may provide the extra mapping besides the
59 * default mapping provided here.
60 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030061
Tony Lindgrene48f8142012-03-06 11:49:22 -080062#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030063static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000064 {
65 .virtual = L3_24XX_VIRT,
66 .pfn = __phys_to_pfn(L3_24XX_PHYS),
67 .length = L3_24XX_SIZE,
68 .type = MT_DEVICE
69 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080070 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030071 .virtual = L4_24XX_VIRT,
72 .pfn = __phys_to_pfn(L4_24XX_PHYS),
73 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080074 .type = MT_DEVICE
75 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030076};
77
Tony Lindgren59b479e2011-01-27 16:39:40 -080078#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030079static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000080 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070081 .virtual = DSP_MEM_2420_VIRT,
82 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
83 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080084 .type = MT_DEVICE
85 },
86 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070087 .virtual = DSP_IPI_2420_VIRT,
88 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
89 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080090 .type = MT_DEVICE
91 },
92 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070093 .virtual = DSP_MMU_2420_VIRT,
94 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
95 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000096 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030097 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000098};
99
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300100#endif
101
Tony Lindgren59b479e2011-01-27 16:39:40 -0800102#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300103static struct map_desc omap243x_io_desc[] __initdata = {
104 {
105 .virtual = L4_WK_243X_VIRT,
106 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
107 .length = L4_WK_243X_SIZE,
108 .type = MT_DEVICE
109 },
110 {
111 .virtual = OMAP243X_GPMC_VIRT,
112 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
113 .length = OMAP243X_GPMC_SIZE,
114 .type = MT_DEVICE
115 },
116 {
117 .virtual = OMAP243X_SDRC_VIRT,
118 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
119 .length = OMAP243X_SDRC_SIZE,
120 .type = MT_DEVICE
121 },
122 {
123 .virtual = OMAP243X_SMS_VIRT,
124 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
125 .length = OMAP243X_SMS_SIZE,
126 .type = MT_DEVICE
127 },
128};
129#endif
130#endif
131
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800132#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300133static struct map_desc omap34xx_io_desc[] __initdata = {
134 {
135 .virtual = L3_34XX_VIRT,
136 .pfn = __phys_to_pfn(L3_34XX_PHYS),
137 .length = L3_34XX_SIZE,
138 .type = MT_DEVICE
139 },
140 {
141 .virtual = L4_34XX_VIRT,
142 .pfn = __phys_to_pfn(L4_34XX_PHYS),
143 .length = L4_34XX_SIZE,
144 .type = MT_DEVICE
145 },
146 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300147 .virtual = OMAP34XX_GPMC_VIRT,
148 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
149 .length = OMAP34XX_GPMC_SIZE,
150 .type = MT_DEVICE
151 },
152 {
153 .virtual = OMAP343X_SMS_VIRT,
154 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
155 .length = OMAP343X_SMS_SIZE,
156 .type = MT_DEVICE
157 },
158 {
159 .virtual = OMAP343X_SDRC_VIRT,
160 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
161 .length = OMAP343X_SDRC_SIZE,
162 .type = MT_DEVICE
163 },
164 {
165 .virtual = L4_PER_34XX_VIRT,
166 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
167 .length = L4_PER_34XX_SIZE,
168 .type = MT_DEVICE
169 },
170 {
171 .virtual = L4_EMU_34XX_VIRT,
172 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
173 .length = L4_EMU_34XX_SIZE,
174 .type = MT_DEVICE
175 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700176#if defined(CONFIG_DEBUG_LL) && \
177 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
178 {
179 .virtual = ZOOM_UART_VIRT,
180 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
181 .length = SZ_1M,
182 .type = MT_DEVICE
183 },
184#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300185};
186#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800187
Kevin Hilman33959552012-05-10 11:10:07 -0700188#ifdef CONFIG_SOC_TI81XX
Hemant Pedanekara9203602011-12-13 10:46:44 -0800189static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800190 {
191 .virtual = L4_34XX_VIRT,
192 .pfn = __phys_to_pfn(L4_34XX_PHYS),
193 .length = L4_34XX_SIZE,
194 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800195 }
196};
197#endif
198
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700199#ifdef CONFIG_SOC_AM33XX
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800200static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800201 {
202 .virtual = L4_34XX_VIRT,
203 .pfn = __phys_to_pfn(L4_34XX_PHYS),
204 .length = L4_34XX_SIZE,
205 .type = MT_DEVICE
206 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800207 {
208 .virtual = L4_WK_AM33XX_VIRT,
209 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
210 .length = L4_WK_AM33XX_SIZE,
211 .type = MT_DEVICE
212 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800213};
214#endif
215
Santosh Shilimkar44169072009-05-28 14:16:04 -0700216#ifdef CONFIG_ARCH_OMAP4
217static struct map_desc omap44xx_io_desc[] __initdata = {
218 {
219 .virtual = L3_44XX_VIRT,
220 .pfn = __phys_to_pfn(L3_44XX_PHYS),
221 .length = L3_44XX_SIZE,
222 .type = MT_DEVICE,
223 },
224 {
225 .virtual = L4_44XX_VIRT,
226 .pfn = __phys_to_pfn(L4_44XX_PHYS),
227 .length = L4_44XX_SIZE,
228 .type = MT_DEVICE,
229 },
230 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700231 .virtual = L4_PER_44XX_VIRT,
232 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
233 .length = L4_PER_44XX_SIZE,
234 .type = MT_DEVICE,
235 },
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700236#ifdef CONFIG_OMAP4_ERRATA_I688
237 {
238 .virtual = OMAP4_SRAM_VA,
239 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
240 .length = PAGE_SIZE,
241 .type = MT_MEMORY_SO,
242 },
243#endif
244
Santosh Shilimkar44169072009-05-28 14:16:04 -0700245};
246#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300247
R Sricharan05e152c2012-06-05 16:21:32 +0530248#ifdef CONFIG_SOC_OMAP5
249static struct map_desc omap54xx_io_desc[] __initdata = {
250 {
251 .virtual = L3_54XX_VIRT,
252 .pfn = __phys_to_pfn(L3_54XX_PHYS),
253 .length = L3_54XX_SIZE,
254 .type = MT_DEVICE,
255 },
256 {
257 .virtual = L4_54XX_VIRT,
258 .pfn = __phys_to_pfn(L4_54XX_PHYS),
259 .length = L4_54XX_SIZE,
260 .type = MT_DEVICE,
261 },
262 {
263 .virtual = L4_WK_54XX_VIRT,
264 .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
265 .length = L4_WK_54XX_SIZE,
266 .type = MT_DEVICE,
267 },
268 {
269 .virtual = L4_PER_54XX_VIRT,
270 .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
271 .length = L4_PER_54XX_SIZE,
272 .type = MT_DEVICE,
273 },
Santosh Shilimkar1348bbf2013-02-15 18:05:49 +0530274#ifdef CONFIG_OMAP4_ERRATA_I688
275 {
276 .virtual = OMAP4_SRAM_VA,
277 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
278 .length = PAGE_SIZE,
279 .type = MT_MEMORY_SO,
280 },
281#endif
R Sricharan05e152c2012-06-05 16:21:32 +0530282};
283#endif
284
Tony Lindgren59b479e2011-01-27 16:39:40 -0800285#ifdef CONFIG_SOC_OMAP2420
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600286void __init omap242x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800287{
288 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
289 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800290}
291#endif
292
Tony Lindgren59b479e2011-01-27 16:39:40 -0800293#ifdef CONFIG_SOC_OMAP2430
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600294void __init omap243x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800295{
296 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
297 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800298}
299#endif
300
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800301#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600302void __init omap3_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800303{
304 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800305}
306#endif
307
Kevin Hilman33959552012-05-10 11:10:07 -0700308#ifdef CONFIG_SOC_TI81XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600309void __init ti81xx_map_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800310{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800311 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800312}
313#endif
314
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700315#ifdef CONFIG_SOC_AM33XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600316void __init am33xx_map_io(void)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800317{
318 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800319}
320#endif
321
322#ifdef CONFIG_ARCH_OMAP4
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600323void __init omap4_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800324{
325 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +0530326 omap_barriers_init();
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800327}
328#endif
329
R Sricharan05e152c2012-06-05 16:21:32 +0530330#ifdef CONFIG_SOC_OMAP5
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600331void __init omap5_map_io(void)
R Sricharan05e152c2012-06-05 16:21:32 +0530332{
333 iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
Santosh Shilimkar1348bbf2013-02-15 18:05:49 +0530334 omap_barriers_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530335}
336#endif
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600337/*
338 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
339 *
340 * Sets the CORE DPLL3 M2 divider to the same value that it's at
341 * currently. This has the effect of setting the SDRC SDRAM AC timing
342 * registers to the values currently defined by the kernel. Currently
343 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
344 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
345 * or passes along the return value of clk_set_rate().
346 */
347static int __init _omap2_init_reprogram_sdrc(void)
348{
349 struct clk *dpll3_m2_ck;
350 int v = -EINVAL;
351 long rate;
352
353 if (!cpu_is_omap34xx())
354 return 0;
355
356 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000357 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600358 return -EINVAL;
359
360 rate = clk_get_rate(dpll3_m2_ck);
361 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
362 v = clk_set_rate(dpll3_m2_ck, rate);
363 if (v)
364 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
365
366 clk_put(dpll3_m2_ck);
367
368 return v;
369}
370
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700371static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
372{
373 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
374}
375
Tony Lindgren7b250af2011-10-04 18:26:28 -0700376static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100377{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700378 u8 postsetup_state;
379
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700380 /* Set the default postsetup state for all hwmods */
381#ifdef CONFIG_PM_RUNTIME
382 postsetup_state = _HWMOD_STATE_IDLE;
383#else
384 postsetup_state = _HWMOD_STATE_ENABLED;
385#endif
386 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200387
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600388 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700389}
390
Paul Walmsley16110792012-01-25 12:57:46 -0700391#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700392void __init omap2420_init_early(void)
393{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600394 omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
395 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
396 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
397 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
398 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600399 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE));
400 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530401 omap2xxx_check_revision();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700402 omap2xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600403 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700404 omap2xxx_voltagedomains_init();
405 omap242x_powerdomains_init();
406 omap242x_clockdomains_init();
407 omap2420_hwmod_init();
408 omap_hwmod_init_postsetup();
409 omap2420_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700410}
Shawn Guobbd707a2012-04-26 16:06:50 +0800411
412void __init omap2420_init_late(void)
413{
414 omap_mux_late_init();
415 omap2_common_pm_late_init();
416 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530417 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800418}
Paul Walmsley16110792012-01-25 12:57:46 -0700419#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700420
Paul Walmsley16110792012-01-25 12:57:46 -0700421#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700422void __init omap2430_init_early(void)
423{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600424 omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
425 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
426 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
427 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
428 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600429 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE));
430 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530431 omap2xxx_check_revision();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700432 omap2xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600433 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700434 omap2xxx_voltagedomains_init();
435 omap243x_powerdomains_init();
436 omap243x_clockdomains_init();
437 omap2430_hwmod_init();
438 omap_hwmod_init_postsetup();
439 omap2430_clk_init();
440}
Shawn Guobbd707a2012-04-26 16:06:50 +0800441
442void __init omap2430_init_late(void)
443{
444 omap_mux_late_init();
445 omap2_common_pm_late_init();
446 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530447 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800448}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530449#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700450
451/*
452 * Currently only board-omap3beagle.c should call this because of the
453 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
454 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530455#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700456void __init omap3_init_early(void)
457{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600458 omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
459 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
460 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
461 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
462 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600463 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
464 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530465 omap3xxx_check_revision();
466 omap3xxx_check_features();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700467 omap3xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600468 omap3xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700469 omap3xxx_voltagedomains_init();
470 omap3xxx_powerdomains_init();
471 omap3xxx_clockdomains_init();
472 omap3xxx_hwmod_init();
473 omap_hwmod_init_postsetup();
474 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700475}
476
477void __init omap3430_init_early(void)
478{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700479 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700480}
481
482void __init omap35xx_init_early(void)
483{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700484 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700485}
486
487void __init omap3630_init_early(void)
488{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700489 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700490}
491
492void __init am35xx_init_early(void)
493{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700494 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700495}
496
Hemant Pedanekara9203602011-12-13 10:46:44 -0800497void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700498{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600499 omap2_set_globals_tap(OMAP343X_CLASS,
500 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
501 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
502 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600503 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE));
504 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530505 omap3xxx_check_revision();
506 ti81xx_check_features();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700507 omap3xxx_voltagedomains_init();
508 omap3xxx_powerdomains_init();
509 omap3xxx_clockdomains_init();
510 omap3xxx_hwmod_init();
511 omap_hwmod_init_postsetup();
512 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700513}
Shawn Guobbd707a2012-04-26 16:06:50 +0800514
515void __init omap3_init_late(void)
516{
517 omap_mux_late_init();
518 omap2_common_pm_late_init();
519 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530520 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800521}
522
523void __init omap3430_init_late(void)
524{
525 omap_mux_late_init();
526 omap2_common_pm_late_init();
527 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530528 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800529}
530
531void __init omap35xx_init_late(void)
532{
533 omap_mux_late_init();
534 omap2_common_pm_late_init();
535 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530536 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800537}
538
539void __init omap3630_init_late(void)
540{
541 omap_mux_late_init();
542 omap2_common_pm_late_init();
543 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530544 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800545}
546
547void __init am35xx_init_late(void)
548{
549 omap_mux_late_init();
550 omap2_common_pm_late_init();
551 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530552 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800553}
554
555void __init ti81xx_init_late(void)
556{
557 omap_mux_late_init();
558 omap2_common_pm_late_init();
559 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530560 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800561}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530562#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700563
Afzal Mohammed08f30982012-05-11 00:38:49 +0530564#ifdef CONFIG_SOC_AM33XX
565void __init am33xx_init_early(void)
566{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600567 omap2_set_globals_tap(AM335X_CLASS,
568 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
569 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
570 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600571 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE));
572 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL);
Afzal Mohammed08f30982012-05-11 00:38:49 +0530573 omap3xxx_check_revision();
574 ti81xx_check_features();
Vaibhav Hiremathce3fc892012-06-18 00:47:26 -0600575 am33xx_voltagedomains_init();
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600576 am33xx_powerdomains_init();
Vaibhav Hiremath9c80f3a2012-06-18 00:47:27 -0600577 am33xx_clockdomains_init();
Vaibhav Hirematha2cfc502012-07-25 13:51:13 -0600578 am33xx_hwmod_init();
579 omap_hwmod_init_postsetup();
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +0530580 am33xx_clk_init();
Afzal Mohammed08f30982012-05-11 00:38:49 +0530581}
582#endif
583
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530584#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700585void __init omap4430_init_early(void)
586{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600587 omap2_set_globals_tap(OMAP443X_CLASS,
588 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
589 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
590 OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600591 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE));
592 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
593 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE));
594 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
595 omap_prm_base_init();
596 omap_cm_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530597 omap4xxx_check_revision();
598 omap4xxx_check_features();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700599 omap44xx_prm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700600 omap44xx_voltagedomains_init();
601 omap44xx_powerdomains_init();
602 omap44xx_clockdomains_init();
603 omap44xx_hwmod_init();
604 omap_hwmod_init_postsetup();
605 omap4xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700606}
Shawn Guobbd707a2012-04-26 16:06:50 +0800607
608void __init omap4430_init_late(void)
609{
610 omap_mux_late_init();
611 omap2_common_pm_late_init();
612 omap4_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530613 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800614}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530615#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700616
R Sricharan05e152c2012-06-05 16:21:32 +0530617#ifdef CONFIG_SOC_OMAP5
618void __init omap5_init_early(void)
619{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600620 omap2_set_globals_tap(OMAP54XX_CLASS,
621 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
622 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
623 OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600624 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
625 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
626 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
627 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
628 omap_prm_base_init();
629 omap_cm_base_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530630 omap5xxx_check_revision();
R Sricharan05e152c2012-06-05 16:21:32 +0530631}
632#endif
633
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700634void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700635 struct omap_sdrc_params *sdrc_cs1)
636{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700637 omap_sram_init();
638
Hemant Pedanekar01001712011-02-16 08:31:39 -0800639 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000640 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
641 _omap2_init_reprogram_sdrc();
642 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000643}