blob: 5c85350f4c3d065e9c9bdf9ba762667604b7c0f3 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000024#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020025#include <asm/smp.h>
26#include "agp.h"
27#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070033 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020034 * Only newer chipsets need to bother with this, of course.
35 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020037#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Daniel Vetter1a997ff2010-09-08 21:18:53 +020042struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000047 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020048 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020049 /* Chipset specific GTT setup */
50 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020051 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020054 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020058 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020059 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020060};
61
Daniel Vetterf51b7662010-04-14 00:29:52 +020062static struct _intel_private {
Daniel Vetter1a997ff2010-09-08 21:18:53 +020063 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020064 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020065 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020066 u8 __iomem *registers;
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -070067 phys_addr_t gtt_phys_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020068 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020069 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000070 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020071 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000072 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010073 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020074 struct resource ifp_resource;
75 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020076 struct page *scratch_page;
Ben Widawsky9c61a322013-01-18 12:30:32 -080077 phys_addr_t scratch_page_dma;
Daniel Vetter14be93d2012-06-08 15:55:40 +020078 int refcount;
Ben Widawsky8d2e6302013-01-18 12:30:33 -080079 /* Whether i915 needs to use the dmar apis or not. */
80 unsigned int needs_dmar : 1;
Ben Widawskye5c65372013-01-18 12:30:34 -080081 phys_addr_t gma_bus_addr;
Ben Widawskya54c0c22013-01-24 14:45:00 -080082 /* Size of memory reserved for graphics by the BIOS */
83 unsigned int stolen_size;
84 /* Total number of gtt entries. */
85 unsigned int gtt_total_entries;
86 /* Part of the gtt that is mappable by the cpu, for those chips where
87 * this is not the full gtt. */
88 unsigned int gtt_mappable_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +020089} intel_private;
90
Daniel Vetter1a997ff2010-09-08 21:18:53 +020091#define INTEL_GTT_GEN intel_private.driver->gen
92#define IS_G33 intel_private.driver->is_g33
93#define IS_PINEVIEW intel_private.driver->is_pineview
94#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000095#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020096
Ville Syrjälä00fe6392013-11-05 14:00:08 +020097#if IS_ENABLED(CONFIG_AGP_INTEL)
Chris Wilson9da3da62012-06-01 15:20:22 +010098static int intel_gtt_map_memory(struct page **pages,
99 unsigned int num_entries,
100 struct sg_table *st)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200102 struct scatterlist *sg;
103 int i;
104
Daniel Vetter40807752010-11-06 11:18:58 +0100105 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200106
Chris Wilson9da3da62012-06-01 15:20:22 +0100107 if (sg_alloc_table(st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100108 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200109
Chris Wilson9da3da62012-06-01 15:20:22 +0100110 for_each_sg(st->sgl, sg, num_entries, i)
Daniel Vetter40807752010-11-06 11:18:58 +0100111 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200112
Chris Wilson9da3da62012-06-01 15:20:22 +0100113 if (!pci_map_sg(intel_private.pcidev,
114 st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
Chris Wilson831cd442010-07-24 18:29:37 +0100115 goto err;
116
Daniel Vetterf51b7662010-04-14 00:29:52 +0200117 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100118
119err:
Chris Wilson9da3da62012-06-01 15:20:22 +0100120 sg_free_table(st);
Chris Wilson831cd442010-07-24 18:29:37 +0100121 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200122}
123
Chris Wilson9da3da62012-06-01 15:20:22 +0100124static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200125{
Daniel Vetter40807752010-11-06 11:18:58 +0100126 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200127 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
128
Daniel Vetter40807752010-11-06 11:18:58 +0100129 pci_unmap_sg(intel_private.pcidev, sg_list,
130 num_sg, PCI_DMA_BIDIRECTIONAL);
131
132 st.sgl = sg_list;
133 st.orig_nents = st.nents = num_sg;
134
135 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200136}
137
Daniel Vetterffdd7512010-08-27 17:51:29 +0200138static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200139{
140 return;
141}
142
143/* Exists to support ARGB cursors */
144static struct page *i8xx_alloc_pages(void)
145{
146 struct page *page;
147
148 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
149 if (page == NULL)
150 return NULL;
151
152 if (set_pages_uc(page, 4) < 0) {
153 set_pages_wb(page, 4);
154 __free_pages(page, 2);
155 return NULL;
156 }
157 get_page(page);
158 atomic_inc(&agp_bridge->current_memory_agp);
159 return page;
160}
161
162static void i8xx_destroy_pages(struct page *page)
163{
164 if (page == NULL)
165 return;
166
167 set_pages_wb(page, 4);
168 put_page(page);
169 __free_pages(page, 2);
170 atomic_dec(&agp_bridge->current_memory_agp);
171}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200172#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200173
Daniel Vetter820647b2010-11-05 13:30:14 +0100174#define I810_GTT_ORDER 4
175static int i810_setup(void)
176{
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700177 phys_addr_t reg_addr;
Daniel Vetter820647b2010-11-05 13:30:14 +0100178 char *gtt_table;
179
180 /* i81x does not preallocate the gtt. It's always 64kb in size. */
181 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
182 if (gtt_table == NULL)
183 return -ENOMEM;
184 intel_private.i81x_gtt_table = gtt_table;
185
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700186 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
Daniel Vetter820647b2010-11-05 13:30:14 +0100187
188 intel_private.registers = ioremap(reg_addr, KB(64));
189 if (!intel_private.registers)
190 return -ENOMEM;
191
192 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
193 intel_private.registers+I810_PGETBL_CTL);
194
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700195 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
Daniel Vetter820647b2010-11-05 13:30:14 +0100196
197 if ((readl(intel_private.registers+I810_DRAM_CTL)
198 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
199 dev_info(&intel_private.pcidev->dev,
200 "detected 4MB dedicated video ram\n");
201 intel_private.num_dcache_entries = 1024;
202 }
203
204 return 0;
205}
206
207static void i810_cleanup(void)
208{
209 writel(0, intel_private.registers+I810_PGETBL_CTL);
210 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
211}
212
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200213#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetterff268602010-11-05 15:43:35 +0100214static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
215 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200216{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200217 int i;
218
Daniel Vetterff268602010-11-05 15:43:35 +0100219 if ((pg_start + mem->page_count)
220 > intel_private.num_dcache_entries)
221 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100222
Daniel Vetterff268602010-11-05 15:43:35 +0100223 if (!mem->is_flushed)
224 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100225
Daniel Vetterff268602010-11-05 15:43:35 +0100226 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
227 dma_addr_t addr = i << PAGE_SHIFT;
228 intel_private.driver->write_entry(addr,
229 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200230 }
Daniel Vetterff268602010-11-05 15:43:35 +0100231 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200232
Daniel Vetterff268602010-11-05 15:43:35 +0100233 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200234}
235
236/*
237 * The i810/i830 requires a physical address to program its mouse
238 * pointer into hardware.
239 * However the Xserver still writes to it through the agp aperture.
240 */
241static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
242{
243 struct agp_memory *new;
244 struct page *page;
245
246 switch (pg_count) {
247 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
248 break;
249 case 4:
250 /* kludge to get 4 physical pages for ARGB cursor */
251 page = i8xx_alloc_pages();
252 break;
253 default:
254 return NULL;
255 }
256
257 if (page == NULL)
258 return NULL;
259
260 new = agp_create_memory(pg_count);
261 if (new == NULL)
262 return NULL;
263
264 new->pages[0] = page;
265 if (pg_count == 4) {
266 /* kludge to get 4 physical pages for ARGB cursor */
267 new->pages[1] = new->pages[0] + 1;
268 new->pages[2] = new->pages[1] + 1;
269 new->pages[3] = new->pages[2] + 1;
270 }
271 new->page_count = pg_count;
272 new->num_scratch_pages = pg_count;
273 new->type = AGP_PHYS_MEMORY;
274 new->physical = page_to_phys(new->pages[0]);
275 return new;
276}
277
Daniel Vetterf51b7662010-04-14 00:29:52 +0200278static void intel_i810_free_by_type(struct agp_memory *curr)
279{
280 agp_free_key(curr->key);
281 if (curr->type == AGP_PHYS_MEMORY) {
282 if (curr->page_count == 4)
283 i8xx_destroy_pages(curr->pages[0]);
284 else {
285 agp_bridge->driver->agp_destroy_page(curr->pages[0],
286 AGP_PAGE_DESTROY_UNMAP);
287 agp_bridge->driver->agp_destroy_page(curr->pages[0],
288 AGP_PAGE_DESTROY_FREE);
289 }
290 agp_free_page_array(curr);
291 }
292 kfree(curr);
293}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200294#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200295
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200296static int intel_gtt_setup_scratch_page(void)
297{
298 struct page *page;
299 dma_addr_t dma_addr;
300
301 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
302 if (page == NULL)
303 return -ENOMEM;
304 get_page(page);
305 set_pages_uc(page, 1);
306
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800307 if (intel_private.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200308 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
309 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
310 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
311 return -EINVAL;
312
Ben Widawsky9c61a322013-01-18 12:30:32 -0800313 intel_private.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200314 } else
Ben Widawsky9c61a322013-01-18 12:30:32 -0800315 intel_private.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200316
317 intel_private.scratch_page = page;
318
319 return 0;
320}
321
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100322static void i810_write_entry(dma_addr_t addr, unsigned int entry,
323 unsigned int flags)
324{
325 u32 pte_flags = I810_PTE_VALID;
326
327 switch (flags) {
328 case AGP_DCACHE_MEMORY:
329 pte_flags |= I810_PTE_LOCAL;
330 break;
331 case AGP_USER_CACHED_MEMORY:
332 pte_flags |= I830_PTE_SYSTEM_CACHED;
333 break;
334 }
335
336 writel(addr | pte_flags, intel_private.gtt + entry);
337}
338
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000339static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100340 {32, 8192, 3},
341 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200342 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200343 {256, 65536, 6},
344 {512, 131072, 7},
345};
346
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000347static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200348{
349 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200350 u8 rdct;
351 int local = 0;
352 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200353 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200354
Daniel Vetter820647b2010-11-05 13:30:14 +0100355 if (INTEL_GTT_GEN == 1)
356 return 0; /* no stolen mem on i81x */
357
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200358 pci_read_config_word(intel_private.bridge_dev,
359 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200360
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200361 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
362 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200363 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
364 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200365 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200366 break;
367 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200368 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200369 break;
370 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200371 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200372 break;
373 case I830_GMCH_GMS_LOCAL:
374 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200375 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200376 MB(ddt[I830_RDRAM_DDT(rdct)]);
377 local = 1;
378 break;
379 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200380 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200381 break;
382 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200383 } else {
384 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
385 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200386 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200387 break;
388 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200389 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200390 break;
391 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200392 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200393 break;
394 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200395 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200396 break;
397 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200398 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200399 break;
400 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200401 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200402 break;
403 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200404 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200405 break;
406 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200407 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200408 break;
409 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200410 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200411 break;
412 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200413 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200414 break;
415 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200416 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200417 break;
418 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200419 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200420 break;
421 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200422 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200423 break;
424 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200425 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200426 break;
427 }
428 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200429
Chris Wilson1b6064d2010-11-23 12:33:54 +0000430 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200431 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200432 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200433 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200434 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200435 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200436 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200437 }
438
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000439 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200440}
441
Daniel Vetter20172842010-09-24 18:25:59 +0200442static void i965_adjust_pgetbl_size(unsigned int size_flag)
443{
444 u32 pgetbl_ctl, pgetbl_ctl2;
445
446 /* ensure that ppgtt is disabled */
447 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
448 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
449 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
450
451 /* write the new ggtt size */
452 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
453 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
454 pgetbl_ctl |= size_flag;
455 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
456}
457
458static unsigned int i965_gtt_total_entries(void)
459{
460 int size;
461 u32 pgetbl_ctl;
462 u16 gmch_ctl;
463
464 pci_read_config_word(intel_private.bridge_dev,
465 I830_GMCH_CTRL, &gmch_ctl);
466
467 if (INTEL_GTT_GEN == 5) {
468 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
469 case G4x_GMCH_SIZE_1M:
470 case G4x_GMCH_SIZE_VT_1M:
471 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
472 break;
473 case G4x_GMCH_SIZE_VT_1_5M:
474 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
475 break;
476 case G4x_GMCH_SIZE_2M:
477 case G4x_GMCH_SIZE_VT_2M:
478 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
479 break;
480 }
481 }
482
483 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
484
485 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
486 case I965_PGETBL_SIZE_128KB:
487 size = KB(128);
488 break;
489 case I965_PGETBL_SIZE_256KB:
490 size = KB(256);
491 break;
492 case I965_PGETBL_SIZE_512KB:
493 size = KB(512);
494 break;
495 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
496 case I965_PGETBL_SIZE_1MB:
497 size = KB(1024);
498 break;
499 case I965_PGETBL_SIZE_2MB:
500 size = KB(2048);
501 break;
502 case I965_PGETBL_SIZE_1_5MB:
503 size = KB(1024 + 512);
504 break;
505 default:
506 dev_info(&intel_private.pcidev->dev,
507 "unknown page table size, assuming 512KB\n");
508 size = KB(512);
509 }
510
511 return size/4;
512}
513
Daniel Vetterfbe40782010-08-27 17:12:41 +0200514static unsigned int intel_gtt_total_entries(void)
515{
Daniel Vetter20172842010-09-24 18:25:59 +0200516 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
517 return i965_gtt_total_entries();
Ben Widawsky009946f2012-11-04 09:21:29 -0800518 else {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200519 /* On previous hardware, the GTT size was just what was
520 * required to map the aperture.
521 */
Ben Widawskya54c0c22013-01-24 14:45:00 -0800522 return intel_private.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200523 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200524}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200525
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200526static unsigned int intel_gtt_mappable_entries(void)
527{
528 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200529
Daniel Vetter820647b2010-11-05 13:30:14 +0100530 if (INTEL_GTT_GEN == 1) {
531 u32 smram_miscc;
532
533 pci_read_config_dword(intel_private.bridge_dev,
534 I810_SMRAM_MISCC, &smram_miscc);
535
536 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
537 == I810_GFX_MEM_WIN_32M)
538 aperture_size = MB(32);
539 else
540 aperture_size = MB(64);
541 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100542 u16 gmch_ctrl;
543
544 pci_read_config_word(intel_private.bridge_dev,
545 I830_GMCH_CTRL, &gmch_ctrl);
546
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200547 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100548 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200549 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100550 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200551 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200552 /* 9xx supports large sizes, just look at the length */
553 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200554 }
555
556 return aperture_size >> PAGE_SHIFT;
557}
558
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200559static void intel_gtt_teardown_scratch_page(void)
560{
561 set_pages_wb(intel_private.scratch_page, 1);
Ben Widawsky9c61a322013-01-18 12:30:32 -0800562 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200563 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
564 put_page(intel_private.scratch_page);
565 __free_page(intel_private.scratch_page);
566}
567
568static void intel_gtt_cleanup(void)
569{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200570 intel_private.driver->cleanup();
571
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200572 iounmap(intel_private.gtt);
573 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100574
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200575 intel_gtt_teardown_scratch_page();
576}
577
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000578/* Certain Gen5 chipsets require require idling the GPU before
579 * unmapping anything from the GTT when VT-d is enabled.
580 */
581static inline int needs_ilk_vtd_wa(void)
582{
583#ifdef CONFIG_INTEL_IOMMU
584 const unsigned short gpu_devid = intel_private.pcidev->device;
585
586 /* Query intel_iommu to see if we need the workaround. Presumably that
587 * was loaded first.
588 */
589 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
590 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
591 intel_iommu_gfx_mapped)
592 return 1;
593#endif
594 return 0;
595}
596
597static bool intel_gtt_can_wc(void)
598{
599 if (INTEL_GTT_GEN <= 2)
600 return false;
601
602 if (INTEL_GTT_GEN >= 6)
603 return false;
604
605 /* Reports of major corruption with ILK vt'd enabled */
606 if (needs_ilk_vtd_wa())
607 return false;
608
609 return true;
610}
611
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200612static int intel_gtt_init(void)
613{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200614 u32 gtt_map_size;
Yinghai Lu545b0a72014-01-03 18:28:06 -0700615 int ret, bar;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200616
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200617 ret = intel_private.driver->setup();
618 if (ret != 0)
619 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200620
Ben Widawskya54c0c22013-01-24 14:45:00 -0800621 intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
622 intel_private.gtt_total_entries = intel_gtt_total_entries();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200623
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200624 /* save the PGETBL reg for resume */
625 intel_private.PGETBL_save =
626 readl(intel_private.registers+I810_PGETBL_CTL)
627 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000628 /* we only ever restore the register when enabling the PGTBL... */
629 if (HAS_PGTBL_EN)
630 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200631
Daniel Vetter0af9e922010-09-12 14:04:03 +0200632 dev_info(&intel_private.bridge_dev->dev,
633 "detected gtt size: %dK total, %dK mappable\n",
Ben Widawskya54c0c22013-01-24 14:45:00 -0800634 intel_private.gtt_total_entries * 4,
635 intel_private.gtt_mappable_entries * 4);
Daniel Vetter0af9e922010-09-12 14:04:03 +0200636
Ben Widawskya54c0c22013-01-24 14:45:00 -0800637 gtt_map_size = intel_private.gtt_total_entries * 4;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200638
Chris Wilsonedef7e62012-09-14 11:57:47 +0100639 intel_private.gtt = NULL;
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000640 if (intel_gtt_can_wc())
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700641 intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
Chris Wilsonedef7e62012-09-14 11:57:47 +0100642 gtt_map_size);
643 if (intel_private.gtt == NULL)
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700644 intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
Chris Wilsonedef7e62012-09-14 11:57:47 +0100645 gtt_map_size);
646 if (intel_private.gtt == NULL) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200647 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200648 iounmap(intel_private.registers);
649 return -ENOMEM;
650 }
651
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200652#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetterf67eab62010-08-29 17:27:36 +0200653 global_cache_flush(); /* FIXME: ? */
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200654#endif
Daniel Vetterf67eab62010-08-29 17:27:36 +0200655
Ben Widawskya54c0c22013-01-24 14:45:00 -0800656 intel_private.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200657
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800658 intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
Dave Airliea46f3102011-01-12 11:38:37 +1000659
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200660 ret = intel_gtt_setup_scratch_page();
661 if (ret != 0) {
662 intel_gtt_cleanup();
663 return ret;
664 }
665
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200666 if (INTEL_GTT_GEN <= 2)
Yinghai Lu545b0a72014-01-03 18:28:06 -0700667 bar = I810_GMADR_BAR;
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200668 else
Yinghai Lu545b0a72014-01-03 18:28:06 -0700669 bar = I915_GMADR_BAR;
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200670
Yinghai Lu545b0a72014-01-03 18:28:06 -0700671 intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200672 return 0;
673}
674
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200675#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter3e921f92010-08-27 15:33:26 +0200676static int intel_fake_agp_fetch_size(void)
677{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100678 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200679 unsigned int aper_size;
680 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200681
Ben Widawskya54c0c22013-01-24 14:45:00 -0800682 aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200683
684 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200685 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100686 agp_bridge->current_size =
687 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200688 return aper_size;
689 }
690 }
691
692 return 0;
693}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200694#endif
Daniel Vetter3e921f92010-08-27 15:33:26 +0200695
Daniel Vetterae83dd52010-09-12 17:11:15 +0200696static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200697{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200698}
699
700/* The chipset_flush interface needs to get data that has already been
701 * flushed out of the CPU all the way out to main memory, because the GPU
702 * doesn't snoop those buffers.
703 *
704 * The 8xx series doesn't have the same lovely interface for flushing the
705 * chipset write buffers that the later chips do. According to the 865
706 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
707 * that buffer out, we just fill 1KB and clflush it out, on the assumption
708 * that it'll push whatever was in there out. It appears to work.
709 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200710static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200711{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000712 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200713
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000714 /* Forcibly evict everything from the CPU write buffers.
715 * clflush appears to be insufficient.
716 */
717 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200718
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000719 /* Now we've only seen documents for this magic bit on 855GM,
720 * we hope it exists for the other gen2 chipsets...
721 *
722 * Also works as advertised on my 845G.
723 */
724 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
725 intel_private.registers+I830_HIC);
726
727 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
728 if (time_after(jiffies, timeout))
729 break;
730
731 udelay(50);
732 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200733}
734
Daniel Vetter351bb272010-09-07 22:41:04 +0200735static void i830_write_entry(dma_addr_t addr, unsigned int entry,
736 unsigned int flags)
737{
738 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100739
Daniel Vetterb47cf662010-11-04 18:41:50 +0100740 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200741 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200742
743 writel(addr | pte_flags, intel_private.gtt + entry);
744}
745
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200746bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200747{
Chris Wilsone380f602010-10-29 18:11:26 +0100748 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200749
Chris Wilson100519e2010-10-31 10:37:02 +0000750 if (INTEL_GTT_GEN == 2) {
751 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100752
Chris Wilson100519e2010-10-31 10:37:02 +0000753 pci_read_config_word(intel_private.bridge_dev,
754 I830_GMCH_CTRL, &gmch_ctrl);
755 gmch_ctrl |= I830_GMCH_ENABLED;
756 pci_write_config_word(intel_private.bridge_dev,
757 I830_GMCH_CTRL, gmch_ctrl);
758
759 pci_read_config_word(intel_private.bridge_dev,
760 I830_GMCH_CTRL, &gmch_ctrl);
761 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
762 dev_err(&intel_private.pcidev->dev,
763 "failed to enable the GTT: GMCH_CTRL=%x\n",
764 gmch_ctrl);
765 return false;
766 }
Chris Wilsone380f602010-10-29 18:11:26 +0100767 }
768
Chris Wilsonc97689d2010-12-23 10:40:38 +0000769 /* On the resume path we may be adjusting the PGTBL value, so
770 * be paranoid and flush all chipset write buffers...
771 */
772 if (INTEL_GTT_GEN >= 3)
773 writel(0, intel_private.registers+GFX_FLSH_CNTL);
774
Chris Wilsone380f602010-10-29 18:11:26 +0100775 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000776 writel(intel_private.PGETBL_save, reg);
777 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100778 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000779 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100780 readl(reg), intel_private.PGETBL_save);
781 return false;
782 }
783
Chris Wilsonc97689d2010-12-23 10:40:38 +0000784 if (INTEL_GTT_GEN >= 3)
785 writel(0, intel_private.registers+GFX_FLSH_CNTL);
786
Chris Wilsone380f602010-10-29 18:11:26 +0100787 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200788}
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200789EXPORT_SYMBOL(intel_enable_gtt);
Daniel Vetter73800422010-08-29 17:29:50 +0200790
791static int i830_setup(void)
792{
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700793 phys_addr_t reg_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200794
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700795 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
Daniel Vetter73800422010-08-29 17:29:50 +0200796
797 intel_private.registers = ioremap(reg_addr, KB(64));
798 if (!intel_private.registers)
799 return -ENOMEM;
800
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700801 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
Daniel Vetter73800422010-08-29 17:29:50 +0200802
Daniel Vetter73800422010-08-29 17:29:50 +0200803 return 0;
804}
805
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200806#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200807static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200808{
Daniel Vetter73800422010-08-29 17:29:50 +0200809 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200810 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200811 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200812
813 return 0;
814}
815
Daniel Vetterffdd7512010-08-27 17:51:29 +0200816static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200817{
818 return 0;
819}
820
Daniel Vetter351bb272010-09-07 22:41:04 +0200821static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200822{
Chris Wilsone380f602010-10-29 18:11:26 +0100823 if (!intel_enable_gtt())
824 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200825
Chris Wilsonbee4a182011-01-21 10:54:32 +0000826 intel_private.clear_fake_agp = true;
Ben Widawskye5c65372013-01-18 12:30:34 -0800827 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200828
Daniel Vetterf51b7662010-04-14 00:29:52 +0200829 return 0;
830}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200831#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200832
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200833static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200834{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200835 switch (flags) {
836 case 0:
837 case AGP_PHYS_MEMORY:
838 case AGP_USER_CACHED_MEMORY:
839 case AGP_USER_MEMORY:
840 return true;
841 }
842
843 return false;
844}
845
Chris Wilson9da3da62012-06-01 15:20:22 +0100846void intel_gtt_insert_sg_entries(struct sg_table *st,
Daniel Vetter40807752010-11-06 11:18:58 +0100847 unsigned int pg_start,
848 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200849{
850 struct scatterlist *sg;
851 unsigned int len, m;
852 int i, j;
853
854 j = pg_start;
855
856 /* sg may merge pages, but we have to separate
857 * per-page addr for GTT */
Chris Wilson9da3da62012-06-01 15:20:22 +0100858 for_each_sg(st->sgl, sg, st->nents, i) {
Daniel Vetterfefaa702010-09-11 22:12:11 +0200859 len = sg_dma_len(sg) >> PAGE_SHIFT;
860 for (m = 0; m < len; m++) {
861 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
Chris Wilson9da3da62012-06-01 15:20:22 +0100862 intel_private.driver->write_entry(addr, j, flags);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200863 j++;
864 }
865 }
866 readl(intel_private.gtt+j-1);
867}
Daniel Vetter40807752010-11-06 11:18:58 +0100868EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
869
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200870#if IS_ENABLED(CONFIG_AGP_INTEL)
Chris Wilson9da3da62012-06-01 15:20:22 +0100871static void intel_gtt_insert_pages(unsigned int first_entry,
872 unsigned int num_entries,
873 struct page **pages,
874 unsigned int flags)
Daniel Vetter40807752010-11-06 11:18:58 +0100875{
876 int i, j;
877
878 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
879 dma_addr_t addr = page_to_phys(pages[i]);
880 intel_private.driver->write_entry(addr,
881 j, flags);
882 }
883 readl(intel_private.gtt+j-1);
884}
Daniel Vetterfefaa702010-09-11 22:12:11 +0200885
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200886static int intel_fake_agp_insert_entries(struct agp_memory *mem,
887 off_t pg_start, int type)
888{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200889 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200890
Chris Wilsonbee4a182011-01-21 10:54:32 +0000891 if (intel_private.clear_fake_agp) {
Ben Widawskya54c0c22013-01-24 14:45:00 -0800892 int start = intel_private.stolen_size / PAGE_SIZE;
893 int end = intel_private.gtt_mappable_entries;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000894 intel_gtt_clear_range(start, end - start);
895 intel_private.clear_fake_agp = false;
896 }
897
Daniel Vetterff268602010-11-05 15:43:35 +0100898 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
899 return i810_insert_dcache_entries(mem, pg_start, type);
900
Daniel Vetterf51b7662010-04-14 00:29:52 +0200901 if (mem->page_count == 0)
902 goto out;
903
Ben Widawskya54c0c22013-01-24 14:45:00 -0800904 if (pg_start + mem->page_count > intel_private.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200905 goto out_err;
906
Daniel Vetterf51b7662010-04-14 00:29:52 +0200907 if (type != mem->type)
908 goto out_err;
909
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200910 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200911 goto out_err;
912
913 if (!mem->is_flushed)
914 global_cache_flush();
915
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800916 if (intel_private.needs_dmar) {
Chris Wilson9da3da62012-06-01 15:20:22 +0100917 struct sg_table st;
918
919 ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200920 if (ret != 0)
921 return ret;
922
Chris Wilson9da3da62012-06-01 15:20:22 +0100923 intel_gtt_insert_sg_entries(&st, pg_start, type);
924 mem->sg_list = st.sgl;
925 mem->num_sg = st.nents;
Daniel Vetter40807752010-11-06 11:18:58 +0100926 } else
927 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
928 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200929
930out:
931 ret = 0;
932out_err:
933 mem->is_flushed = true;
934 return ret;
935}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200936#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200937
Daniel Vetter40807752010-11-06 11:18:58 +0100938void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200939{
Daniel Vetter40807752010-11-06 11:18:58 +0100940 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200941
Daniel Vetter40807752010-11-06 11:18:58 +0100942 for (i = first_entry; i < (first_entry + num_entries); i++) {
Ben Widawsky9c61a322013-01-18 12:30:32 -0800943 intel_private.driver->write_entry(intel_private.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200944 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200945 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200946 readl(intel_private.gtt+i-1);
Daniel Vetter40807752010-11-06 11:18:58 +0100947}
948EXPORT_SYMBOL(intel_gtt_clear_range);
949
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200950#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter40807752010-11-06 11:18:58 +0100951static int intel_fake_agp_remove_entries(struct agp_memory *mem,
952 off_t pg_start, int type)
953{
954 if (mem->page_count == 0)
955 return 0;
956
Dave Airlied15eda52011-01-12 11:39:48 +1000957 intel_gtt_clear_range(pg_start, mem->page_count);
958
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800959 if (intel_private.needs_dmar) {
Daniel Vetter40807752010-11-06 11:18:58 +0100960 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
961 mem->sg_list = NULL;
962 mem->num_sg = 0;
963 }
964
Daniel Vetterf51b7662010-04-14 00:29:52 +0200965 return 0;
966}
967
Daniel Vetterffdd7512010-08-27 17:51:29 +0200968static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
969 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200970{
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100971 struct agp_memory *new;
972
973 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
974 if (pg_count != intel_private.num_dcache_entries)
975 return NULL;
976
977 new = agp_create_memory(1);
978 if (new == NULL)
979 return NULL;
980
981 new->type = AGP_DCACHE_MEMORY;
982 new->page_count = pg_count;
983 new->num_scratch_pages = 0;
984 agp_free_page_array(new);
985 return new;
986 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200987 if (type == AGP_PHYS_MEMORY)
988 return alloc_agpphysmem_i8xx(pg_count, type);
989 /* always return NULL for other allocation types for now */
990 return NULL;
991}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200992#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200993
994static int intel_alloc_chipset_flush_resource(void)
995{
996 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200997 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200998 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200999 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001000
1001 return ret;
1002}
1003
1004static void intel_i915_setup_chipset_flush(void)
1005{
1006 int ret;
1007 u32 temp;
1008
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001009 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001010 if (!(temp & 0x1)) {
1011 intel_alloc_chipset_flush_resource();
1012 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001013 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001014 } else {
1015 temp &= ~1;
1016
1017 intel_private.resource_valid = 1;
1018 intel_private.ifp_resource.start = temp;
1019 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1020 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1021 /* some BIOSes reserve this area in a pnp some don't */
1022 if (ret)
1023 intel_private.resource_valid = 0;
1024 }
1025}
1026
1027static void intel_i965_g33_setup_chipset_flush(void)
1028{
1029 u32 temp_hi, temp_lo;
1030 int ret;
1031
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001032 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1033 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001034
1035 if (!(temp_lo & 0x1)) {
1036
1037 intel_alloc_chipset_flush_resource();
1038
1039 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001040 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001041 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001042 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001043 } else {
1044 u64 l64;
1045
1046 temp_lo &= ~0x1;
1047 l64 = ((u64)temp_hi << 32) | temp_lo;
1048
1049 intel_private.resource_valid = 1;
1050 intel_private.ifp_resource.start = l64;
1051 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1052 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1053 /* some BIOSes reserve this area in a pnp some don't */
1054 if (ret)
1055 intel_private.resource_valid = 0;
1056 }
1057}
1058
1059static void intel_i9xx_setup_flush(void)
1060{
1061 /* return if already configured */
1062 if (intel_private.ifp_resource.start)
1063 return;
1064
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001065 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001066 return;
1067
1068 /* setup a resource for this object */
1069 intel_private.ifp_resource.name = "Intel Flush Page";
1070 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1071
1072 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001073 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001074 intel_i965_g33_setup_chipset_flush();
1075 } else {
1076 intel_i915_setup_chipset_flush();
1077 }
1078
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001079 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001080 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001081 if (!intel_private.i9xx_flush_page)
1082 dev_err(&intel_private.pcidev->dev,
1083 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001084}
1085
Daniel Vetterae83dd52010-09-12 17:11:15 +02001086static void i9xx_cleanup(void)
1087{
1088 if (intel_private.i9xx_flush_page)
1089 iounmap(intel_private.i9xx_flush_page);
1090 if (intel_private.resource_valid)
1091 release_resource(&intel_private.ifp_resource);
1092 intel_private.ifp_resource.start = 0;
1093 intel_private.resource_valid = 0;
1094}
1095
Daniel Vetter1b263f22010-09-12 00:27:24 +02001096static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001097{
1098 if (intel_private.i9xx_flush_page)
1099 writel(1, intel_private.i9xx_flush_page);
1100}
1101
Chris Wilson71f45662010-12-14 11:29:23 +00001102static void i965_write_entry(dma_addr_t addr,
1103 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001104 unsigned int flags)
1105{
Chris Wilson71f45662010-12-14 11:29:23 +00001106 u32 pte_flags;
1107
1108 pte_flags = I810_PTE_VALID;
1109 if (flags == AGP_USER_CACHED_MEMORY)
1110 pte_flags |= I830_PTE_SYSTEM_CACHED;
1111
Daniel Vettera6963592010-09-11 14:01:43 +02001112 /* Shift high bits down */
1113 addr |= (addr >> 28) & 0xf0;
Chris Wilson71f45662010-12-14 11:29:23 +00001114 writel(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001115}
1116
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001117static int i9xx_setup(void)
1118{
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001119 phys_addr_t reg_addr;
Jesse Barnes4b60d292012-03-28 13:39:33 -07001120 int size = KB(512);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001121
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001122 reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001123
Jesse Barnes4b60d292012-03-28 13:39:33 -07001124 intel_private.registers = ioremap(reg_addr, size);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001125 if (!intel_private.registers)
1126 return -ENOMEM;
1127
Ben Widawsky009946f2012-11-04 09:21:29 -08001128 switch (INTEL_GTT_GEN) {
1129 case 3:
Bjorn Helgaasb5e350f2014-01-03 18:29:00 -07001130 intel_private.gtt_phys_addr =
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001131 pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
Ben Widawsky009946f2012-11-04 09:21:29 -08001132 break;
1133 case 5:
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -07001134 intel_private.gtt_phys_addr = reg_addr + MB(2);
Ben Widawsky009946f2012-11-04 09:21:29 -08001135 break;
1136 default:
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -07001137 intel_private.gtt_phys_addr = reg_addr + KB(512);
Ben Widawsky009946f2012-11-04 09:21:29 -08001138 break;
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001139 }
1140
1141 intel_i9xx_setup_flush();
1142
1143 return 0;
1144}
1145
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001146#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001147static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001148 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001149 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001150 .aperture_sizes = intel_fake_agp_sizes,
1151 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001152 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001153 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001154 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001155 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001156 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001157 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001158 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001159 .insert_memory = intel_fake_agp_insert_entries,
1160 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001161 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001162 .free_by_type = intel_i810_free_by_type,
1163 .agp_alloc_page = agp_generic_alloc_page,
1164 .agp_alloc_pages = agp_generic_alloc_pages,
1165 .agp_destroy_page = agp_generic_destroy_page,
1166 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001167};
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001168#endif
Daniel Vetter02c026c2010-08-24 19:39:48 +02001169
Daniel Vetterbdd30722010-09-12 12:34:44 +02001170static const struct intel_gtt_driver i81x_gtt_driver = {
1171 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001172 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001173 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001174 .setup = i810_setup,
1175 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001176 .check_flags = i830_check_flags,
1177 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001178};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001179static const struct intel_gtt_driver i8xx_gtt_driver = {
1180 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001181 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001182 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001183 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001184 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001185 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001186 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001187 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001188};
1189static const struct intel_gtt_driver i915_gtt_driver = {
1190 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001191 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001192 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001193 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001194 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001195 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001196 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001197 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001198 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001199};
1200static const struct intel_gtt_driver g33_gtt_driver = {
1201 .gen = 3,
1202 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001203 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001204 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001205 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001206 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001207 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001208 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001209};
1210static const struct intel_gtt_driver pineview_gtt_driver = {
1211 .gen = 3,
1212 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001213 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001214 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001215 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001216 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001217 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001218 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001219};
1220static const struct intel_gtt_driver i965_gtt_driver = {
1221 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001222 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001223 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001224 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001225 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001226 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001227 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001228 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001229};
1230static const struct intel_gtt_driver g4x_gtt_driver = {
1231 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001232 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001233 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001234 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001235 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001236 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001237 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001238};
1239static const struct intel_gtt_driver ironlake_gtt_driver = {
1240 .gen = 5,
1241 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001242 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001243 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001244 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001245 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001246 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001247 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001248};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001249
Daniel Vetter02c026c2010-08-24 19:39:48 +02001250/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1251 * driver and gmch_driver must be non-null, and find_gmch will determine
1252 * which one should be used if a gmch_chip_id is present.
1253 */
1254static const struct intel_gtt_driver_description {
1255 unsigned int gmch_chip_id;
1256 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001257 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001258} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001259 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001260 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001261 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001262 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001263 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001264 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001265 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001266 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001267 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001268 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001269 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001270 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001271 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001272 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001273 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001274 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001275 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001276 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001277 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001278 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001279 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001280 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001281 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001282 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001283 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001284 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001285 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001286 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001287 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001288 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001289 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001290 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001291 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001292 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001293 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001294 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001295 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001296 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001297 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001298 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001299 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001300 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001301 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001302 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001303 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001304 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001305 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001306 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001307 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001308 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001309 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001310 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001311 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001312 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001313 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001314 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001315 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001316 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001317 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001318 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001319 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001320 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001321 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001322 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001323 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001324 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001325 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001326 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001327 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001328 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001329 { 0, NULL, NULL }
1330};
1331
1332static int find_gmch(u16 device)
1333{
1334 struct pci_dev *gmch_device;
1335
1336 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1337 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1338 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1339 device, gmch_device);
1340 }
1341
1342 if (!gmch_device)
1343 return 0;
1344
1345 intel_private.pcidev = gmch_device;
1346 return 1;
1347}
1348
Daniel Vetter14be93d2012-06-08 15:55:40 +02001349int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1350 struct agp_bridge_data *bridge)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001351{
1352 int i, mask;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001353
1354 /*
1355 * Can be called from the fake agp driver but also directly from
1356 * drm/i915.ko. Hence we need to check whether everything is set up
1357 * already.
1358 */
1359 if (intel_private.driver) {
1360 intel_private.refcount++;
1361 return 1;
1362 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001363
1364 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
Daniel Vetter14be93d2012-06-08 15:55:40 +02001365 if (gpu_pdev) {
1366 if (gpu_pdev->device ==
1367 intel_gtt_chipsets[i].gmch_chip_id) {
1368 intel_private.pcidev = pci_dev_get(gpu_pdev);
1369 intel_private.driver =
1370 intel_gtt_chipsets[i].gtt_driver;
1371
1372 break;
1373 }
1374 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001375 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001376 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001377 break;
1378 }
1379 }
1380
Daniel Vetterff268602010-11-05 15:43:35 +01001381 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001382 return 0;
1383
Daniel Vetter14be93d2012-06-08 15:55:40 +02001384 intel_private.refcount++;
1385
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001386#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001387 if (bridge) {
1388 bridge->driver = &intel_fake_agp_driver;
1389 bridge->dev_private_data = &intel_private;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001390 bridge->dev = bridge_pdev;
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001391 }
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001392#endif
Daniel Vetter02c026c2010-08-24 19:39:48 +02001393
Daniel Vetter14be93d2012-06-08 15:55:40 +02001394 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001395
Daniel Vetter14be93d2012-06-08 15:55:40 +02001396 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001397
Daniel Vetter22533b42010-09-12 16:38:55 +02001398 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001399 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1400 dev_err(&intel_private.pcidev->dev,
1401 "set gfx device dma mask %d-bit failed!\n", mask);
1402 else
1403 pci_set_consistent_dma_mask(intel_private.pcidev,
1404 DMA_BIT_MASK(mask));
1405
Daniel Vetter14be93d2012-06-08 15:55:40 +02001406 if (intel_gtt_init() != 0) {
1407 intel_gmch_remove();
1408
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001409 return 0;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001410 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001411
Daniel Vetter02c026c2010-08-24 19:39:48 +02001412 return 1;
1413}
Daniel Vettere2404e72010-09-08 17:29:51 +02001414EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001415
Ben Widawsky41907dd2013-02-08 11:32:47 -08001416void intel_gtt_get(size_t *gtt_total, size_t *stolen_size,
1417 phys_addr_t *mappable_base, unsigned long *mappable_end)
Daniel Vetter19966752010-09-06 20:08:44 +02001418{
Ben Widawskya54c0c22013-01-24 14:45:00 -08001419 *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
1420 *stolen_size = intel_private.stolen_size;
Ben Widawsky41907dd2013-02-08 11:32:47 -08001421 *mappable_base = intel_private.gma_bus_addr;
1422 *mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
Daniel Vetter19966752010-09-06 20:08:44 +02001423}
1424EXPORT_SYMBOL(intel_gtt_get);
1425
Daniel Vetter40ce6572010-11-05 18:12:18 +01001426void intel_gtt_chipset_flush(void)
1427{
1428 if (intel_private.driver->chipset_flush)
1429 intel_private.driver->chipset_flush();
1430}
1431EXPORT_SYMBOL(intel_gtt_chipset_flush);
1432
Daniel Vetter14be93d2012-06-08 15:55:40 +02001433void intel_gmch_remove(void)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001434{
Daniel Vetter14be93d2012-06-08 15:55:40 +02001435 if (--intel_private.refcount)
1436 return;
1437
Daniel Vetter02c026c2010-08-24 19:39:48 +02001438 if (intel_private.pcidev)
1439 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001440 if (intel_private.bridge_dev)
1441 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter14be93d2012-06-08 15:55:40 +02001442 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001443}
Daniel Vettere2404e72010-09-08 17:29:51 +02001444EXPORT_SYMBOL(intel_gmch_remove);
1445
1446MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1447MODULE_LICENSE("GPL and additional rights");