blob: 844e87b3bffc64c1023d276fcd0d42c197707cf8 [file] [log] [blame]
Matt Porterc2dde5f2012-08-22 21:09:34 -04001/*
2 * TI EDMA DMA engine driver
3 *
4 * Copyright 2012 Texas Instruments
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/dmaengine.h>
17#include <linux/dma-mapping.h>
Lad, Prabhakarb7a4fd52015-02-04 13:03:27 +000018#include <linux/edma.h>
Matt Porterc2dde5f2012-08-22 21:09:34 -040019#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/list.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
Peter Ujfalusied646102014-07-31 13:12:38 +030027#include <linux/of.h>
Peter Ujfalusidc9b60552015-10-14 14:42:47 +030028#include <linux/of_dma.h>
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +030029#include <linux/of_irq.h>
30#include <linux/of_address.h>
31#include <linux/of_device.h>
32#include <linux/pm_runtime.h>
Matt Porterc2dde5f2012-08-22 21:09:34 -040033
Matt Porter3ad7a422013-03-06 11:15:31 -050034#include <linux/platform_data/edma.h>
Matt Porterc2dde5f2012-08-22 21:09:34 -040035
36#include "dmaengine.h"
37#include "virt-dma.h"
38
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +030039/* Offsets matching "struct edmacc_param" */
40#define PARM_OPT 0x00
41#define PARM_SRC 0x04
42#define PARM_A_B_CNT 0x08
43#define PARM_DST 0x0c
44#define PARM_SRC_DST_BIDX 0x10
45#define PARM_LINK_BCNTRLD 0x14
46#define PARM_SRC_DST_CIDX 0x18
47#define PARM_CCNT 0x1c
48
49#define PARM_SIZE 0x20
50
51/* Offsets for EDMA CC global channel registers and their shadows */
52#define SH_ER 0x00 /* 64 bits */
53#define SH_ECR 0x08 /* 64 bits */
54#define SH_ESR 0x10 /* 64 bits */
55#define SH_CER 0x18 /* 64 bits */
56#define SH_EER 0x20 /* 64 bits */
57#define SH_EECR 0x28 /* 64 bits */
58#define SH_EESR 0x30 /* 64 bits */
59#define SH_SER 0x38 /* 64 bits */
60#define SH_SECR 0x40 /* 64 bits */
61#define SH_IER 0x50 /* 64 bits */
62#define SH_IECR 0x58 /* 64 bits */
63#define SH_IESR 0x60 /* 64 bits */
64#define SH_IPR 0x68 /* 64 bits */
65#define SH_ICR 0x70 /* 64 bits */
66#define SH_IEVAL 0x78
67#define SH_QER 0x80
68#define SH_QEER 0x84
69#define SH_QEECR 0x88
70#define SH_QEESR 0x8c
71#define SH_QSER 0x90
72#define SH_QSECR 0x94
73#define SH_SIZE 0x200
74
75/* Offsets for EDMA CC global registers */
76#define EDMA_REV 0x0000
77#define EDMA_CCCFG 0x0004
78#define EDMA_QCHMAP 0x0200 /* 8 registers */
79#define EDMA_DMAQNUM 0x0240 /* 8 registers (4 on OMAP-L1xx) */
80#define EDMA_QDMAQNUM 0x0260
81#define EDMA_QUETCMAP 0x0280
82#define EDMA_QUEPRI 0x0284
83#define EDMA_EMR 0x0300 /* 64 bits */
84#define EDMA_EMCR 0x0308 /* 64 bits */
85#define EDMA_QEMR 0x0310
86#define EDMA_QEMCR 0x0314
87#define EDMA_CCERR 0x0318
88#define EDMA_CCERRCLR 0x031c
89#define EDMA_EEVAL 0x0320
90#define EDMA_DRAE 0x0340 /* 4 x 64 bits*/
91#define EDMA_QRAE 0x0380 /* 4 registers */
92#define EDMA_QUEEVTENTRY 0x0400 /* 2 x 16 registers */
93#define EDMA_QSTAT 0x0600 /* 2 registers */
94#define EDMA_QWMTHRA 0x0620
95#define EDMA_QWMTHRB 0x0624
96#define EDMA_CCSTAT 0x0640
97
98#define EDMA_M 0x1000 /* global channel registers */
99#define EDMA_ECR 0x1008
100#define EDMA_ECRH 0x100C
101#define EDMA_SHADOW0 0x2000 /* 4 shadow regions */
102#define EDMA_PARM 0x4000 /* PaRAM entries */
103
104#define PARM_OFFSET(param_no) (EDMA_PARM + ((param_no) << 5))
105
106#define EDMA_DCHMAP 0x0100 /* 64 registers */
107
108/* CCCFG register */
109#define GET_NUM_DMACH(x) (x & 0x7) /* bits 0-2 */
Dan Carpenterf5ea7ad2015-11-04 16:38:31 +0300110#define GET_NUM_QDMACH(x) ((x & 0x70) >> 4) /* bits 4-6 */
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300111#define GET_NUM_PAENTRY(x) ((x & 0x7000) >> 12) /* bits 12-14 */
112#define GET_NUM_EVQUE(x) ((x & 0x70000) >> 16) /* bits 16-18 */
113#define GET_NUM_REGN(x) ((x & 0x300000) >> 20) /* bits 20-21 */
114#define CHMAP_EXIST BIT(24)
115
John Ogness4ac31d12016-01-28 11:29:08 +0100116/* CCSTAT register */
117#define EDMA_CCSTAT_ACTV BIT(4)
118
Matt Porterc2dde5f2012-08-22 21:09:34 -0400119/*
Joel Fernandes2abd5f12013-09-23 18:05:15 -0500120 * Max of 20 segments per channel to conserve PaRAM slots
121 * Also note that MAX_NR_SG should be atleast the no.of periods
122 * that are required for ASoC, otherwise DMA prep calls will
123 * fail. Today davinci-pcm is the only user of this driver and
124 * requires atleast 17 slots, so we setup the default to 20.
125 */
126#define MAX_NR_SG 20
Matt Porterc2dde5f2012-08-22 21:09:34 -0400127#define EDMA_MAX_SLOTS MAX_NR_SG
128#define EDMA_DESCRIPTORS 16
129
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300130#define EDMA_CHANNEL_ANY -1 /* for edma_alloc_channel() */
131#define EDMA_SLOT_ANY -1 /* for edma_alloc_slot() */
132#define EDMA_CONT_PARAMS_ANY 1001
133#define EDMA_CONT_PARAMS_FIXED_EXACT 1002
134#define EDMA_CONT_PARAMS_FIXED_NOT_EXACT 1003
135
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300136/* PaRAM slots are laid out like this */
137struct edmacc_param {
138 u32 opt;
139 u32 src;
140 u32 a_b_cnt;
141 u32 dst;
142 u32 src_dst_bidx;
143 u32 link_bcntrld;
144 u32 src_dst_cidx;
145 u32 ccnt;
146} __packed;
147
148/* fields in edmacc_param.opt */
149#define SAM BIT(0)
150#define DAM BIT(1)
151#define SYNCDIM BIT(2)
152#define STATIC BIT(3)
153#define EDMA_FWID (0x07 << 8)
154#define TCCMODE BIT(11)
155#define EDMA_TCC(t) ((t) << 12)
156#define TCINTEN BIT(20)
157#define ITCINTEN BIT(21)
158#define TCCHEN BIT(22)
159#define ITCCHEN BIT(23)
160
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500161struct edma_pset {
Thomas Gleixnerc2da2342014-04-28 14:29:57 -0500162 u32 len;
163 dma_addr_t addr;
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500164 struct edmacc_param param;
165};
166
Matt Porterc2dde5f2012-08-22 21:09:34 -0400167struct edma_desc {
168 struct virt_dma_desc vdesc;
169 struct list_head node;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -0500170 enum dma_transfer_direction direction;
Joel Fernandes50a9c702013-10-31 16:31:23 -0500171 int cyclic;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400172 int absync;
173 int pset_nr;
Thomas Gleixner740b41f2014-04-28 14:34:11 -0500174 struct edma_chan *echan;
Joel Fernandes04361d82014-04-28 15:19:31 -0500175 int processed;
176
177 /*
178 * The following 4 elements are used for residue accounting.
179 *
180 * - processed_stat: the number of SG elements we have traversed
181 * so far to cover accounting. This is updated directly to processed
182 * during edma_callback and is always <= processed, because processed
183 * refers to the number of pending transfer (programmed to EDMA
184 * controller), where as processed_stat tracks number of transfers
185 * accounted for so far.
186 *
187 * - residue: The amount of bytes we have left to transfer for this desc
188 *
189 * - residue_stat: The residue in bytes of data we have covered
190 * so far for accounting. This is updated directly to residue
191 * during callbacks to keep it current.
192 *
193 * - sg_len: Tracks the length of the current intermediate transfer,
194 * this is required to update the residue during intermediate transfer
195 * completion callback.
196 */
197 int processed_stat;
198 u32 sg_len;
199 u32 residue;
200 u32 residue_stat;
201
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500202 struct edma_pset pset[0];
Matt Porterc2dde5f2012-08-22 21:09:34 -0400203};
204
205struct edma_cc;
206
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300207struct edma_tc {
208 struct device_node *node;
209 u16 id;
210};
211
Matt Porterc2dde5f2012-08-22 21:09:34 -0400212struct edma_chan {
213 struct virt_dma_chan vchan;
214 struct list_head node;
215 struct edma_desc *edesc;
216 struct edma_cc *ecc;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300217 struct edma_tc *tc;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400218 int ch_num;
219 bool alloced;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300220 bool hw_triggered;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400221 int slot[EDMA_MAX_SLOTS];
Joel Fernandesc5f47992013-08-29 18:05:43 -0500222 int missed;
Matt Porter661f7cb2013-01-10 13:41:04 -0500223 struct dma_slave_config cfg;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400224};
225
226struct edma_cc {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300227 struct device *dev;
228 struct edma_soc_info *info;
229 void __iomem *base;
230 int id;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300231 bool legacy_mode;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300232
233 /* eDMA3 resource information */
234 unsigned num_channels;
Peter Ujfalusi633e42b2015-10-16 10:18:04 +0300235 unsigned num_qchannels;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300236 unsigned num_region;
237 unsigned num_slots;
238 unsigned num_tc;
Peter Ujfalusi4ab54f62015-10-14 14:43:04 +0300239 bool chmap_exist;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300240 enum dma_event_q default_queue;
241
Vinod Koul638001e2016-07-01 11:34:35 +0530242 unsigned int ccint;
243 unsigned int ccerrint;
244
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300245 /*
246 * The slot_inuse bit for each PaRAM slot is clear unless the slot is
247 * in use by Linux or if it is allocated to be used by DSP.
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300248 */
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300249 unsigned long *slot_inuse;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300250
Matt Porterc2dde5f2012-08-22 21:09:34 -0400251 struct dma_device dma_slave;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300252 struct dma_device *dma_memcpy;
Peter Ujfalusicb782052015-10-14 14:42:54 +0300253 struct edma_chan *slave_chans;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300254 struct edma_tc *tc_list;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400255 int dummy_slot;
256};
257
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300258/* dummy param set used to (re)initialize parameter RAM slots */
259static const struct edmacc_param dummy_paramset = {
260 .link_bcntrld = 0xffff,
261 .ccnt = 1,
262};
263
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300264#define EDMA_BINDING_LEGACY 0
265#define EDMA_BINDING_TPCC 1
Peter Ujfalusib7862742016-09-21 15:41:28 +0300266static const u32 edma_binding_type[] = {
267 [EDMA_BINDING_LEGACY] = EDMA_BINDING_LEGACY,
268 [EDMA_BINDING_TPCC] = EDMA_BINDING_TPCC,
269};
270
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300271static const struct of_device_id edma_of_ids[] = {
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300272 {
273 .compatible = "ti,edma3",
Peter Ujfalusib7862742016-09-21 15:41:28 +0300274 .data = &edma_binding_type[EDMA_BINDING_LEGACY],
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300275 },
276 {
277 .compatible = "ti,edma3-tpcc",
Peter Ujfalusib7862742016-09-21 15:41:28 +0300278 .data = &edma_binding_type[EDMA_BINDING_TPCC],
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300279 },
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300280 {}
281};
Peter Ujfalusi86737512016-09-21 15:41:27 +0300282MODULE_DEVICE_TABLE(of, edma_of_ids);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300283
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +0200284static const struct of_device_id edma_tptc_of_ids[] = {
285 { .compatible = "ti,edma3-tptc", },
286 {}
287};
Peter Ujfalusi86737512016-09-21 15:41:27 +0300288MODULE_DEVICE_TABLE(of, edma_tptc_of_ids);
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +0200289
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300290static inline unsigned int edma_read(struct edma_cc *ecc, int offset)
291{
292 return (unsigned int)__raw_readl(ecc->base + offset);
293}
294
295static inline void edma_write(struct edma_cc *ecc, int offset, int val)
296{
297 __raw_writel(val, ecc->base + offset);
298}
299
300static inline void edma_modify(struct edma_cc *ecc, int offset, unsigned and,
301 unsigned or)
302{
303 unsigned val = edma_read(ecc, offset);
304
305 val &= and;
306 val |= or;
307 edma_write(ecc, offset, val);
308}
309
310static inline void edma_and(struct edma_cc *ecc, int offset, unsigned and)
311{
312 unsigned val = edma_read(ecc, offset);
313
314 val &= and;
315 edma_write(ecc, offset, val);
316}
317
318static inline void edma_or(struct edma_cc *ecc, int offset, unsigned or)
319{
320 unsigned val = edma_read(ecc, offset);
321
322 val |= or;
323 edma_write(ecc, offset, val);
324}
325
326static inline unsigned int edma_read_array(struct edma_cc *ecc, int offset,
327 int i)
328{
329 return edma_read(ecc, offset + (i << 2));
330}
331
332static inline void edma_write_array(struct edma_cc *ecc, int offset, int i,
333 unsigned val)
334{
335 edma_write(ecc, offset + (i << 2), val);
336}
337
338static inline void edma_modify_array(struct edma_cc *ecc, int offset, int i,
339 unsigned and, unsigned or)
340{
341 edma_modify(ecc, offset + (i << 2), and, or);
342}
343
344static inline void edma_or_array(struct edma_cc *ecc, int offset, int i,
345 unsigned or)
346{
347 edma_or(ecc, offset + (i << 2), or);
348}
349
350static inline void edma_or_array2(struct edma_cc *ecc, int offset, int i, int j,
351 unsigned or)
352{
353 edma_or(ecc, offset + ((i * 2 + j) << 2), or);
354}
355
356static inline void edma_write_array2(struct edma_cc *ecc, int offset, int i,
357 int j, unsigned val)
358{
359 edma_write(ecc, offset + ((i * 2 + j) << 2), val);
360}
361
362static inline unsigned int edma_shadow0_read(struct edma_cc *ecc, int offset)
363{
364 return edma_read(ecc, EDMA_SHADOW0 + offset);
365}
366
367static inline unsigned int edma_shadow0_read_array(struct edma_cc *ecc,
368 int offset, int i)
369{
370 return edma_read(ecc, EDMA_SHADOW0 + offset + (i << 2));
371}
372
373static inline void edma_shadow0_write(struct edma_cc *ecc, int offset,
374 unsigned val)
375{
376 edma_write(ecc, EDMA_SHADOW0 + offset, val);
377}
378
379static inline void edma_shadow0_write_array(struct edma_cc *ecc, int offset,
380 int i, unsigned val)
381{
382 edma_write(ecc, EDMA_SHADOW0 + offset + (i << 2), val);
383}
384
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300385static inline unsigned int edma_param_read(struct edma_cc *ecc, int offset,
386 int param_no)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300387{
388 return edma_read(ecc, EDMA_PARM + offset + (param_no << 5));
389}
390
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300391static inline void edma_param_write(struct edma_cc *ecc, int offset,
392 int param_no, unsigned val)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300393{
394 edma_write(ecc, EDMA_PARM + offset + (param_no << 5), val);
395}
396
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300397static inline void edma_param_modify(struct edma_cc *ecc, int offset,
398 int param_no, unsigned and, unsigned or)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300399{
400 edma_modify(ecc, EDMA_PARM + offset + (param_no << 5), and, or);
401}
402
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300403static inline void edma_param_and(struct edma_cc *ecc, int offset, int param_no,
404 unsigned and)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300405{
406 edma_and(ecc, EDMA_PARM + offset + (param_no << 5), and);
407}
408
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300409static inline void edma_param_or(struct edma_cc *ecc, int offset, int param_no,
410 unsigned or)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300411{
412 edma_or(ecc, EDMA_PARM + offset + (param_no << 5), or);
413}
414
Peter Ujfalusi1634d302016-09-22 09:31:04 +0300415static inline void edma_set_bits(int offset, int len, unsigned long *p)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300416{
417 for (; len > 0; len--)
418 set_bit(offset + (len - 1), p);
419}
420
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300421static void edma_assign_priority_to_queue(struct edma_cc *ecc, int queue_no,
422 int priority)
423{
424 int bit = queue_no * 4;
425
426 edma_modify(ecc, EDMA_QUEPRI, ~(0x7 << bit), ((priority & 0x7) << bit));
427}
428
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300429static void edma_set_chmap(struct edma_chan *echan, int slot)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300430{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300431 struct edma_cc *ecc = echan->ecc;
432 int channel = EDMA_CHAN_SLOT(echan->ch_num);
433
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300434 if (ecc->chmap_exist) {
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300435 slot = EDMA_CHAN_SLOT(slot);
436 edma_write_array(ecc, EDMA_DCHMAP, channel, (slot << 5));
437 }
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300438}
439
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300440static void edma_setup_interrupt(struct edma_chan *echan, bool enable)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300441{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300442 struct edma_cc *ecc = echan->ecc;
443 int channel = EDMA_CHAN_SLOT(echan->ch_num);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300444
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +0300445 if (enable) {
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300446 edma_shadow0_write_array(ecc, SH_ICR, channel >> 5,
447 BIT(channel & 0x1f));
448 edma_shadow0_write_array(ecc, SH_IESR, channel >> 5,
449 BIT(channel & 0x1f));
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +0300450 } else {
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300451 edma_shadow0_write_array(ecc, SH_IECR, channel >> 5,
452 BIT(channel & 0x1f));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300453 }
454}
455
456/*
Peter Ujfalusi11c15732015-10-14 14:43:00 +0300457 * paRAM slot management functions
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300458 */
459static void edma_write_slot(struct edma_cc *ecc, unsigned slot,
460 const struct edmacc_param *param)
461{
462 slot = EDMA_CHAN_SLOT(slot);
463 if (slot >= ecc->num_slots)
464 return;
465 memcpy_toio(ecc->base + PARM_OFFSET(slot), param, PARM_SIZE);
466}
467
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300468static void edma_read_slot(struct edma_cc *ecc, unsigned slot,
469 struct edmacc_param *param)
470{
471 slot = EDMA_CHAN_SLOT(slot);
472 if (slot >= ecc->num_slots)
473 return;
474 memcpy_fromio(param, ecc->base + PARM_OFFSET(slot), PARM_SIZE);
475}
476
477/**
478 * edma_alloc_slot - allocate DMA parameter RAM
479 * @ecc: pointer to edma_cc struct
480 * @slot: specific slot to allocate; negative for "any unused slot"
481 *
482 * This allocates a parameter RAM slot, initializing it to hold a
483 * dummy transfer. Slots allocated using this routine have not been
484 * mapped to a hardware DMA channel, and will normally be used by
485 * linking to them from a slot associated with a DMA channel.
486 *
487 * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
488 * slots may be allocated on behalf of DSP firmware.
489 *
490 * Returns the number of the slot, else negative errno.
491 */
492static int edma_alloc_slot(struct edma_cc *ecc, int slot)
493{
Peter Ujfalusid20313b2016-01-11 10:38:01 +0200494 if (slot >= 0) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300495 slot = EDMA_CHAN_SLOT(slot);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300496 /* Requesting entry paRAM slot for a HW triggered channel. */
497 if (ecc->chmap_exist && slot < ecc->num_channels)
498 slot = EDMA_SLOT_ANY;
499 }
500
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300501 if (slot < 0) {
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300502 if (ecc->chmap_exist)
503 slot = 0;
504 else
505 slot = ecc->num_channels;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300506 for (;;) {
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300507 slot = find_next_zero_bit(ecc->slot_inuse,
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300508 ecc->num_slots,
509 slot);
510 if (slot == ecc->num_slots)
511 return -ENOMEM;
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300512 if (!test_and_set_bit(slot, ecc->slot_inuse))
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300513 break;
514 }
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300515 } else if (slot >= ecc->num_slots) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300516 return -EINVAL;
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300517 } else if (test_and_set_bit(slot, ecc->slot_inuse)) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300518 return -EBUSY;
519 }
520
521 edma_write_slot(ecc, slot, &dummy_paramset);
522
523 return EDMA_CTLR_CHAN(ecc->id, slot);
524}
525
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300526static void edma_free_slot(struct edma_cc *ecc, unsigned slot)
527{
528 slot = EDMA_CHAN_SLOT(slot);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300529 if (slot >= ecc->num_slots)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300530 return;
531
532 edma_write_slot(ecc, slot, &dummy_paramset);
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300533 clear_bit(slot, ecc->slot_inuse);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300534}
535
536/**
537 * edma_link - link one parameter RAM slot to another
538 * @ecc: pointer to edma_cc struct
539 * @from: parameter RAM slot originating the link
540 * @to: parameter RAM slot which is the link target
541 *
542 * The originating slot should not be part of any active DMA transfer.
543 */
544static void edma_link(struct edma_cc *ecc, unsigned from, unsigned to)
545{
Peter Ujfalusifc014092015-10-14 14:42:59 +0300546 if (unlikely(EDMA_CTLR(from) != EDMA_CTLR(to)))
547 dev_warn(ecc->dev, "Ignoring eDMA instance for linking\n");
548
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300549 from = EDMA_CHAN_SLOT(from);
550 to = EDMA_CHAN_SLOT(to);
551 if (from >= ecc->num_slots || to >= ecc->num_slots)
552 return;
553
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300554 edma_param_modify(ecc, PARM_LINK_BCNTRLD, from, 0xffff0000,
555 PARM_OFFSET(to));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300556}
557
558/**
559 * edma_get_position - returns the current transfer point
560 * @ecc: pointer to edma_cc struct
561 * @slot: parameter RAM slot being examined
562 * @dst: true selects the dest position, false the source
563 *
564 * Returns the position of the current active slot
565 */
566static dma_addr_t edma_get_position(struct edma_cc *ecc, unsigned slot,
567 bool dst)
568{
569 u32 offs;
570
571 slot = EDMA_CHAN_SLOT(slot);
572 offs = PARM_OFFSET(slot);
573 offs += dst ? PARM_DST : PARM_SRC;
574
575 return edma_read(ecc, offs);
576}
577
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300578/*
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300579 * Channels with event associations will be triggered by their hardware
580 * events, and channels without such associations will be triggered by
581 * software. (At this writing there is no interface for using software
582 * triggers except with channels that don't support hardware triggers.)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300583 */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300584static void edma_start(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300585{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300586 struct edma_cc *ecc = echan->ecc;
587 int channel = EDMA_CHAN_SLOT(echan->ch_num);
588 int j = (channel >> 5);
589 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300590
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300591 if (!echan->hw_triggered) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300592 /* EDMA channels without event association */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300593 dev_dbg(ecc->dev, "ESR%d %08x\n", j,
594 edma_shadow0_read_array(ecc, SH_ESR, j));
595 edma_shadow0_write_array(ecc, SH_ESR, j, mask);
596 } else {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300597 /* EDMA channel with event association */
Peter Ujfalusi3287fb42015-10-14 14:42:57 +0300598 dev_dbg(ecc->dev, "ER%d %08x\n", j,
599 edma_shadow0_read_array(ecc, SH_ER, j));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300600 /* Clear any pending event or error */
601 edma_write_array(ecc, EDMA_ECR, j, mask);
602 edma_write_array(ecc, EDMA_EMCR, j, mask);
603 /* Clear any SER */
604 edma_shadow0_write_array(ecc, SH_SECR, j, mask);
605 edma_shadow0_write_array(ecc, SH_EESR, j, mask);
Peter Ujfalusi3287fb42015-10-14 14:42:57 +0300606 dev_dbg(ecc->dev, "EER%d %08x\n", j,
607 edma_shadow0_read_array(ecc, SH_EER, j));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300608 }
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300609}
610
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300611static void edma_stop(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300612{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300613 struct edma_cc *ecc = echan->ecc;
614 int channel = EDMA_CHAN_SLOT(echan->ch_num);
615 int j = (channel >> 5);
616 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300617
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300618 edma_shadow0_write_array(ecc, SH_EECR, j, mask);
619 edma_shadow0_write_array(ecc, SH_ECR, j, mask);
620 edma_shadow0_write_array(ecc, SH_SECR, j, mask);
621 edma_write_array(ecc, EDMA_EMCR, j, mask);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300622
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300623 /* clear possibly pending completion interrupt */
624 edma_shadow0_write_array(ecc, SH_ICR, j, mask);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300625
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300626 dev_dbg(ecc->dev, "EER%d %08x\n", j,
627 edma_shadow0_read_array(ecc, SH_EER, j));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300628
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300629 /* REVISIT: consider guarding against inappropriate event
630 * chaining by overwriting with dummy_paramset.
631 */
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300632}
633
Peter Ujfalusi11c15732015-10-14 14:43:00 +0300634/*
635 * Temporarily disable EDMA hardware events on the specified channel,
636 * preventing them from triggering new transfers
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300637 */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300638static void edma_pause(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300639{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300640 int channel = EDMA_CHAN_SLOT(echan->ch_num);
641 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300642
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300643 edma_shadow0_write_array(echan->ecc, SH_EECR, channel >> 5, mask);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300644}
645
Peter Ujfalusi11c15732015-10-14 14:43:00 +0300646/* Re-enable EDMA hardware events on the specified channel. */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300647static void edma_resume(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300648{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300649 int channel = EDMA_CHAN_SLOT(echan->ch_num);
650 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300651
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300652 edma_shadow0_write_array(echan->ecc, SH_EESR, channel >> 5, mask);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300653}
654
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300655static void edma_trigger_channel(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300656{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300657 struct edma_cc *ecc = echan->ecc;
658 int channel = EDMA_CHAN_SLOT(echan->ch_num);
659 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300660
661 edma_shadow0_write_array(ecc, SH_ESR, (channel >> 5), mask);
662
Peter Ujfalusi3287fb42015-10-14 14:42:57 +0300663 dev_dbg(ecc->dev, "ESR%d %08x\n", (channel >> 5),
664 edma_shadow0_read_array(ecc, SH_ESR, (channel >> 5)));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300665}
666
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300667static void edma_clean_channel(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300668{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300669 struct edma_cc *ecc = echan->ecc;
670 int channel = EDMA_CHAN_SLOT(echan->ch_num);
671 int j = (channel >> 5);
672 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300673
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300674 dev_dbg(ecc->dev, "EMR%d %08x\n", j, edma_read_array(ecc, EDMA_EMR, j));
675 edma_shadow0_write_array(ecc, SH_ECR, j, mask);
676 /* Clear the corresponding EMR bits */
677 edma_write_array(ecc, EDMA_EMCR, j, mask);
678 /* Clear any SER */
679 edma_shadow0_write_array(ecc, SH_SECR, j, mask);
680 edma_write(ecc, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300681}
682
Peter Ujfalusif9425de2015-10-16 10:18:03 +0300683/* Move channel to a specific event queue */
684static void edma_assign_channel_eventq(struct edma_chan *echan,
685 enum dma_event_q eventq_no)
686{
687 struct edma_cc *ecc = echan->ecc;
688 int channel = EDMA_CHAN_SLOT(echan->ch_num);
689 int bit = (channel & 0x7) * 4;
690
691 /* default to low priority queue */
692 if (eventq_no == EVENTQ_DEFAULT)
693 eventq_no = ecc->default_queue;
694 if (eventq_no >= ecc->num_tc)
695 return;
696
697 eventq_no &= 7;
698 edma_modify_array(ecc, EDMA_DMAQNUM, (channel >> 3), ~(0x7 << bit),
699 eventq_no << bit);
700}
701
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300702static int edma_alloc_channel(struct edma_chan *echan,
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +0300703 enum dma_event_q eventq_no)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300704{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300705 struct edma_cc *ecc = echan->ecc;
706 int channel = EDMA_CHAN_SLOT(echan->ch_num);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300707
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300708 /* ensure access through shadow region 0 */
709 edma_or_array2(ecc, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
710
711 /* ensure no events are pending */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300712 edma_stop(echan);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300713
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300714 edma_setup_interrupt(echan, true);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300715
Peter Ujfalusif9425de2015-10-16 10:18:03 +0300716 edma_assign_channel_eventq(echan, eventq_no);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300717
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300718 return 0;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300719}
720
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300721static void edma_free_channel(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300722{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300723 /* ensure no events are pending */
724 edma_stop(echan);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300725 /* REVISIT should probably take out of shadow region 0 */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300726 edma_setup_interrupt(echan, false);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300727}
728
Matt Porterc2dde5f2012-08-22 21:09:34 -0400729static inline struct edma_cc *to_edma_cc(struct dma_device *d)
730{
731 return container_of(d, struct edma_cc, dma_slave);
732}
733
734static inline struct edma_chan *to_edma_chan(struct dma_chan *c)
735{
736 return container_of(c, struct edma_chan, vchan.chan);
737}
738
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300739static inline struct edma_desc *to_edma_desc(struct dma_async_tx_descriptor *tx)
Matt Porterc2dde5f2012-08-22 21:09:34 -0400740{
741 return container_of(tx, struct edma_desc, vdesc.tx);
742}
743
744static void edma_desc_free(struct virt_dma_desc *vdesc)
745{
746 kfree(container_of(vdesc, struct edma_desc, vdesc));
747}
748
749/* Dispatch a queued descriptor to the controller (caller holds lock) */
750static void edma_execute(struct edma_chan *echan)
751{
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300752 struct edma_cc *ecc = echan->ecc;
Joel Fernandes53407062013-09-03 10:02:46 -0500753 struct virt_dma_desc *vdesc;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400754 struct edma_desc *edesc;
Joel Fernandes53407062013-09-03 10:02:46 -0500755 struct device *dev = echan->vchan.chan.device->dev;
756 int i, j, left, nslots;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400757
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300758 if (!echan->edesc) {
759 /* Setup is needed for the first transfer */
Joel Fernandes53407062013-09-03 10:02:46 -0500760 vdesc = vchan_next_desc(&echan->vchan);
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300761 if (!vdesc)
Joel Fernandes53407062013-09-03 10:02:46 -0500762 return;
Joel Fernandes53407062013-09-03 10:02:46 -0500763 list_del(&vdesc->node);
764 echan->edesc = to_edma_desc(&vdesc->tx);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400765 }
766
Joel Fernandes53407062013-09-03 10:02:46 -0500767 edesc = echan->edesc;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400768
Joel Fernandes53407062013-09-03 10:02:46 -0500769 /* Find out how many left */
770 left = edesc->pset_nr - edesc->processed;
771 nslots = min(MAX_NR_SG, left);
Thomas Gleixner740b41f2014-04-28 14:34:11 -0500772 edesc->sg_len = 0;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400773
774 /* Write descriptor PaRAM set(s) */
Joel Fernandes53407062013-09-03 10:02:46 -0500775 for (i = 0; i < nslots; i++) {
776 j = i + edesc->processed;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300777 edma_write_slot(ecc, echan->slot[i], &edesc->pset[j].param);
Thomas Gleixner740b41f2014-04-28 14:34:11 -0500778 edesc->sg_len += edesc->pset[j].len;
Peter Ujfalusi907f74a2015-10-14 14:42:56 +0300779 dev_vdbg(dev,
780 "\n pset[%d]:\n"
781 " chnum\t%d\n"
782 " slot\t%d\n"
783 " opt\t%08x\n"
784 " src\t%08x\n"
785 " dst\t%08x\n"
786 " abcnt\t%08x\n"
787 " ccnt\t%08x\n"
788 " bidx\t%08x\n"
789 " cidx\t%08x\n"
790 " lkrld\t%08x\n",
791 j, echan->ch_num, echan->slot[i],
792 edesc->pset[j].param.opt,
793 edesc->pset[j].param.src,
794 edesc->pset[j].param.dst,
795 edesc->pset[j].param.a_b_cnt,
796 edesc->pset[j].param.ccnt,
797 edesc->pset[j].param.src_dst_bidx,
798 edesc->pset[j].param.src_dst_cidx,
799 edesc->pset[j].param.link_bcntrld);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400800 /* Link to the previous slot if not the last set */
Joel Fernandes53407062013-09-03 10:02:46 -0500801 if (i != (nslots - 1))
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300802 edma_link(ecc, echan->slot[i], echan->slot[i + 1]);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400803 }
804
Joel Fernandes53407062013-09-03 10:02:46 -0500805 edesc->processed += nslots;
806
Joel Fernandesb267b3b2013-08-29 18:05:44 -0500807 /*
808 * If this is either the last set in a set of SG-list transactions
809 * then setup a link to the dummy slot, this results in all future
810 * events being absorbed and that's OK because we're done
811 */
Joel Fernandes50a9c702013-10-31 16:31:23 -0500812 if (edesc->processed == edesc->pset_nr) {
813 if (edesc->cyclic)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300814 edma_link(ecc, echan->slot[nslots - 1], echan->slot[1]);
Joel Fernandes50a9c702013-10-31 16:31:23 -0500815 else
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300816 edma_link(ecc, echan->slot[nslots - 1],
Joel Fernandes50a9c702013-10-31 16:31:23 -0500817 echan->ecc->dummy_slot);
818 }
Joel Fernandesb267b3b2013-08-29 18:05:44 -0500819
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300820 if (echan->missed) {
821 /*
822 * This happens due to setup times between intermediate
823 * transfers in long SG lists which have to be broken up into
824 * transfers of MAX_NR_SG
825 */
826 dev_dbg(dev, "missed event on channel %d\n", echan->ch_num);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300827 edma_clean_channel(echan);
828 edma_stop(echan);
829 edma_start(echan);
830 edma_trigger_channel(echan);
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300831 echan->missed = 0;
832 } else if (edesc->processed <= MAX_NR_SG) {
Peter Ujfalusi9aac9092014-04-24 10:29:50 +0300833 dev_dbg(dev, "first transfer starting on channel %d\n",
834 echan->ch_num);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300835 edma_start(echan);
Sekhar Nori5fc68a62014-03-19 11:25:50 +0530836 } else {
837 dev_dbg(dev, "chan: %d: completed %d elements, resuming\n",
838 echan->ch_num, edesc->processed);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300839 edma_resume(echan);
Joel Fernandes53407062013-09-03 10:02:46 -0500840 }
Matt Porterc2dde5f2012-08-22 21:09:34 -0400841}
842
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100843static int edma_terminate_all(struct dma_chan *chan)
Matt Porterc2dde5f2012-08-22 21:09:34 -0400844{
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100845 struct edma_chan *echan = to_edma_chan(chan);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400846 unsigned long flags;
847 LIST_HEAD(head);
848
849 spin_lock_irqsave(&echan->vchan.lock, flags);
850
851 /*
852 * Stop DMA activity: we assume the callback will not be called
853 * after edma_dma() returns (even if it does, it will see
854 * echan->edesc is NULL and exit.)
855 */
856 if (echan->edesc) {
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300857 edma_stop(echan);
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300858 /* Move the cyclic channel back to default queue */
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300859 if (!echan->tc && echan->edesc->cyclic)
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300860 edma_assign_channel_eventq(echan, EVENTQ_DEFAULT);
Petr Kulhavy5ca9e7c2015-03-27 13:35:51 +0200861 /*
862 * free the running request descriptor
863 * since it is not in any of the vdesc lists
864 */
865 edma_desc_free(&echan->edesc->vdesc);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400866 echan->edesc = NULL;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400867 }
868
869 vchan_get_all_descriptors(&echan->vchan, &head);
870 spin_unlock_irqrestore(&echan->vchan.lock, flags);
871 vchan_dma_desc_free_list(&echan->vchan, &head);
872
873 return 0;
874}
875
Peter Ujfalusib84730f2016-02-11 11:08:42 +0200876static void edma_synchronize(struct dma_chan *chan)
877{
878 struct edma_chan *echan = to_edma_chan(chan);
879
880 vchan_synchronize(&echan->vchan);
881}
882
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100883static int edma_slave_config(struct dma_chan *chan,
Matt Porter661f7cb2013-01-10 13:41:04 -0500884 struct dma_slave_config *cfg)
Matt Porterc2dde5f2012-08-22 21:09:34 -0400885{
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100886 struct edma_chan *echan = to_edma_chan(chan);
887
Matt Porter661f7cb2013-01-10 13:41:04 -0500888 if (cfg->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
889 cfg->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
Matt Porterc2dde5f2012-08-22 21:09:34 -0400890 return -EINVAL;
891
Matt Porter661f7cb2013-01-10 13:41:04 -0500892 memcpy(&echan->cfg, cfg, sizeof(echan->cfg));
Matt Porterc2dde5f2012-08-22 21:09:34 -0400893
894 return 0;
895}
896
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100897static int edma_dma_pause(struct dma_chan *chan)
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300898{
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100899 struct edma_chan *echan = to_edma_chan(chan);
900
John Ogness02ec6042015-04-27 13:52:25 +0200901 if (!echan->edesc)
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300902 return -EINVAL;
903
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300904 edma_pause(echan);
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300905 return 0;
906}
907
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100908static int edma_dma_resume(struct dma_chan *chan)
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300909{
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100910 struct edma_chan *echan = to_edma_chan(chan);
911
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300912 edma_resume(echan);
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300913 return 0;
914}
915
Joel Fernandesfd009032013-09-23 18:05:13 -0500916/*
917 * A PaRAM set configuration abstraction used by other modes
918 * @chan: Channel who's PaRAM set we're configuring
919 * @pset: PaRAM set to initialize and setup.
920 * @src_addr: Source address of the DMA
921 * @dst_addr: Destination address of the DMA
922 * @burst: In units of dev_width, how much to send
923 * @dev_width: How much is the dev_width
924 * @dma_length: Total length of the DMA transfer
925 * @direction: Direction of the transfer
926 */
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500927static int edma_config_pset(struct dma_chan *chan, struct edma_pset *epset,
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300928 dma_addr_t src_addr, dma_addr_t dst_addr, u32 burst,
Peter Ujfalusidf6694f2015-10-16 10:18:00 +0300929 unsigned int acnt, unsigned int dma_length,
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300930 enum dma_transfer_direction direction)
Joel Fernandesfd009032013-09-23 18:05:13 -0500931{
932 struct edma_chan *echan = to_edma_chan(chan);
933 struct device *dev = chan->device->dev;
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500934 struct edmacc_param *param = &epset->param;
Peter Ujfalusidf6694f2015-10-16 10:18:00 +0300935 int bcnt, ccnt, cidx;
Joel Fernandesfd009032013-09-23 18:05:13 -0500936 int src_bidx, dst_bidx, src_cidx, dst_cidx;
937 int absync;
938
Peter Ujfalusib2b617d2014-04-14 14:41:58 +0300939 /* src/dst_maxburst == 0 is the same case as src/dst_maxburst == 1 */
940 if (!burst)
941 burst = 1;
Joel Fernandesfd009032013-09-23 18:05:13 -0500942 /*
943 * If the maxburst is equal to the fifo width, use
944 * A-synced transfers. This allows for large contiguous
945 * buffer transfers using only one PaRAM set.
946 */
947 if (burst == 1) {
948 /*
949 * For the A-sync case, bcnt and ccnt are the remainder
950 * and quotient respectively of the division of:
951 * (dma_length / acnt) by (SZ_64K -1). This is so
952 * that in case bcnt over flows, we have ccnt to use.
953 * Note: In A-sync tranfer only, bcntrld is used, but it
954 * only applies for sg_dma_len(sg) >= SZ_64K.
955 * In this case, the best way adopted is- bccnt for the
956 * first frame will be the remainder below. Then for
957 * every successive frame, bcnt will be SZ_64K-1. This
958 * is assured as bcntrld = 0xffff in end of function.
959 */
960 absync = false;
961 ccnt = dma_length / acnt / (SZ_64K - 1);
962 bcnt = dma_length / acnt - ccnt * (SZ_64K - 1);
963 /*
964 * If bcnt is non-zero, we have a remainder and hence an
965 * extra frame to transfer, so increment ccnt.
966 */
967 if (bcnt)
968 ccnt++;
969 else
970 bcnt = SZ_64K - 1;
971 cidx = acnt;
972 } else {
973 /*
974 * If maxburst is greater than the fifo address_width,
975 * use AB-synced transfers where A count is the fifo
976 * address_width and B count is the maxburst. In this
977 * case, we are limited to transfers of C count frames
978 * of (address_width * maxburst) where C count is limited
979 * to SZ_64K-1. This places an upper bound on the length
980 * of an SG segment that can be handled.
981 */
982 absync = true;
983 bcnt = burst;
984 ccnt = dma_length / (acnt * bcnt);
985 if (ccnt > (SZ_64K - 1)) {
986 dev_err(dev, "Exceeded max SG segment size\n");
987 return -EINVAL;
988 }
989 cidx = acnt * bcnt;
990 }
991
Thomas Gleixnerc2da2342014-04-28 14:29:57 -0500992 epset->len = dma_length;
993
Joel Fernandesfd009032013-09-23 18:05:13 -0500994 if (direction == DMA_MEM_TO_DEV) {
995 src_bidx = acnt;
996 src_cidx = cidx;
997 dst_bidx = 0;
998 dst_cidx = 0;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -0500999 epset->addr = src_addr;
Joel Fernandesfd009032013-09-23 18:05:13 -05001000 } else if (direction == DMA_DEV_TO_MEM) {
1001 src_bidx = 0;
1002 src_cidx = 0;
1003 dst_bidx = acnt;
1004 dst_cidx = cidx;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -05001005 epset->addr = dst_addr;
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001006 } else if (direction == DMA_MEM_TO_MEM) {
1007 src_bidx = acnt;
1008 src_cidx = cidx;
1009 dst_bidx = acnt;
1010 dst_cidx = cidx;
Joel Fernandesfd009032013-09-23 18:05:13 -05001011 } else {
1012 dev_err(dev, "%s: direction not implemented yet\n", __func__);
1013 return -EINVAL;
1014 }
1015
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001016 param->opt = EDMA_TCC(EDMA_CHAN_SLOT(echan->ch_num));
Joel Fernandesfd009032013-09-23 18:05:13 -05001017 /* Configure A or AB synchronized transfers */
1018 if (absync)
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001019 param->opt |= SYNCDIM;
Joel Fernandesfd009032013-09-23 18:05:13 -05001020
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001021 param->src = src_addr;
1022 param->dst = dst_addr;
Joel Fernandesfd009032013-09-23 18:05:13 -05001023
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001024 param->src_dst_bidx = (dst_bidx << 16) | src_bidx;
1025 param->src_dst_cidx = (dst_cidx << 16) | src_cidx;
Joel Fernandesfd009032013-09-23 18:05:13 -05001026
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001027 param->a_b_cnt = bcnt << 16 | acnt;
1028 param->ccnt = ccnt;
Joel Fernandesfd009032013-09-23 18:05:13 -05001029 /*
1030 * Only time when (bcntrld) auto reload is required is for
1031 * A-sync case, and in this case, a requirement of reload value
1032 * of SZ_64K-1 only is assured. 'link' is initially set to NULL
1033 * and then later will be populated by edma_execute.
1034 */
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001035 param->link_bcntrld = 0xffffffff;
Joel Fernandesfd009032013-09-23 18:05:13 -05001036 return absync;
1037}
1038
Matt Porterc2dde5f2012-08-22 21:09:34 -04001039static struct dma_async_tx_descriptor *edma_prep_slave_sg(
1040 struct dma_chan *chan, struct scatterlist *sgl,
1041 unsigned int sg_len, enum dma_transfer_direction direction,
1042 unsigned long tx_flags, void *context)
1043{
1044 struct edma_chan *echan = to_edma_chan(chan);
1045 struct device *dev = chan->device->dev;
1046 struct edma_desc *edesc;
Joel Fernandesfd009032013-09-23 18:05:13 -05001047 dma_addr_t src_addr = 0, dst_addr = 0;
Matt Porter661f7cb2013-01-10 13:41:04 -05001048 enum dma_slave_buswidth dev_width;
1049 u32 burst;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001050 struct scatterlist *sg;
Joel Fernandesfd009032013-09-23 18:05:13 -05001051 int i, nslots, ret;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001052
1053 if (unlikely(!echan || !sgl || !sg_len))
1054 return NULL;
1055
Matt Porter661f7cb2013-01-10 13:41:04 -05001056 if (direction == DMA_DEV_TO_MEM) {
Joel Fernandesfd009032013-09-23 18:05:13 -05001057 src_addr = echan->cfg.src_addr;
Matt Porter661f7cb2013-01-10 13:41:04 -05001058 dev_width = echan->cfg.src_addr_width;
1059 burst = echan->cfg.src_maxburst;
1060 } else if (direction == DMA_MEM_TO_DEV) {
Joel Fernandesfd009032013-09-23 18:05:13 -05001061 dst_addr = echan->cfg.dst_addr;
Matt Porter661f7cb2013-01-10 13:41:04 -05001062 dev_width = echan->cfg.dst_addr_width;
1063 burst = echan->cfg.dst_maxburst;
1064 } else {
Peter Ujfalusie6fad592014-04-14 14:42:05 +03001065 dev_err(dev, "%s: bad direction: %d\n", __func__, direction);
Matt Porter661f7cb2013-01-10 13:41:04 -05001066 return NULL;
1067 }
1068
1069 if (dev_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) {
Peter Ujfalusic594c892014-04-14 14:42:03 +03001070 dev_err(dev, "%s: Undefined slave buswidth\n", __func__);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001071 return NULL;
1072 }
1073
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001074 edesc = kzalloc(sizeof(*edesc) + sg_len * sizeof(edesc->pset[0]),
1075 GFP_ATOMIC);
Peter Griffinaef94fe2016-06-07 18:38:41 +01001076 if (!edesc)
Matt Porterc2dde5f2012-08-22 21:09:34 -04001077 return NULL;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001078
1079 edesc->pset_nr = sg_len;
Thomas Gleixnerb6205c32014-04-28 14:18:45 -05001080 edesc->residue = 0;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -05001081 edesc->direction = direction;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001082 edesc->echan = echan;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001083
Joel Fernandes6fbe24d2013-08-29 18:05:40 -05001084 /* Allocate a PaRAM slot, if needed */
1085 nslots = min_t(unsigned, MAX_NR_SG, sg_len);
1086
1087 for (i = 0; i < nslots; i++) {
Matt Porterc2dde5f2012-08-22 21:09:34 -04001088 if (echan->slot[i] < 0) {
1089 echan->slot[i] =
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001090 edma_alloc_slot(echan->ecc, EDMA_SLOT_ANY);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001091 if (echan->slot[i] < 0) {
Valentin Ilie4b6271a2013-10-24 16:14:22 +03001092 kfree(edesc);
Peter Ujfalusic594c892014-04-14 14:42:03 +03001093 dev_err(dev, "%s: Failed to allocate slot\n",
1094 __func__);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001095 return NULL;
1096 }
1097 }
Joel Fernandes6fbe24d2013-08-29 18:05:40 -05001098 }
1099
1100 /* Configure PaRAM sets for each SG */
1101 for_each_sg(sgl, sg, sg_len, i) {
Joel Fernandesfd009032013-09-23 18:05:13 -05001102 /* Get address for each SG */
1103 if (direction == DMA_DEV_TO_MEM)
1104 dst_addr = sg_dma_address(sg);
1105 else
1106 src_addr = sg_dma_address(sg);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001107
Joel Fernandesfd009032013-09-23 18:05:13 -05001108 ret = edma_config_pset(chan, &edesc->pset[i], src_addr,
1109 dst_addr, burst, dev_width,
1110 sg_dma_len(sg), direction);
Vinod Koulb967aec2013-10-30 13:07:18 +05301111 if (ret < 0) {
1112 kfree(edesc);
Joel Fernandesfd009032013-09-23 18:05:13 -05001113 return NULL;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001114 }
1115
Joel Fernandesfd009032013-09-23 18:05:13 -05001116 edesc->absync = ret;
Thomas Gleixnerb6205c32014-04-28 14:18:45 -05001117 edesc->residue += sg_dma_len(sg);
Joel Fernandes6fbe24d2013-08-29 18:05:40 -05001118
Matt Porterc2dde5f2012-08-22 21:09:34 -04001119 if (i == sg_len - 1)
Peter Ujfalusi2e4ed082016-06-07 11:19:44 +03001120 /* Enable completion interrupt */
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001121 edesc->pset[i].param.opt |= TCINTEN;
Peter Ujfalusi2e4ed082016-06-07 11:19:44 +03001122 else if (!((i+1) % MAX_NR_SG))
1123 /*
1124 * Enable early completion interrupt for the
1125 * intermediateset. In this case the driver will be
1126 * notified when the paRAM set is submitted to TC. This
1127 * will allow more time to set up the next set of slots.
1128 */
1129 edesc->pset[i].param.opt |= (TCINTEN | TCCMODE);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001130 }
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001131 edesc->residue_stat = edesc->residue;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001132
Matt Porterc2dde5f2012-08-22 21:09:34 -04001133 return vchan_tx_prep(&echan->vchan, &edesc->vdesc, tx_flags);
1134}
Matt Porterc2dde5f2012-08-22 21:09:34 -04001135
Lad, Prabhakarb7a4fd52015-02-04 13:03:27 +00001136static struct dma_async_tx_descriptor *edma_prep_dma_memcpy(
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001137 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1138 size_t len, unsigned long tx_flags)
1139{
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001140 int ret, nslots;
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001141 struct edma_desc *edesc;
1142 struct device *dev = chan->device->dev;
1143 struct edma_chan *echan = to_edma_chan(chan);
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001144 unsigned int width, pset_len;
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001145
1146 if (unlikely(!echan || !len))
1147 return NULL;
1148
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001149 if (len < SZ_64K) {
1150 /*
1151 * Transfer size less than 64K can be handled with one paRAM
1152 * slot and with one burst.
1153 * ACNT = length
1154 */
1155 width = len;
1156 pset_len = len;
1157 nslots = 1;
1158 } else {
1159 /*
1160 * Transfer size bigger than 64K will be handled with maximum of
1161 * two paRAM slots.
1162 * slot1: (full_length / 32767) times 32767 bytes bursts.
1163 * ACNT = 32767, length1: (full_length / 32767) * 32767
1164 * slot2: the remaining amount of data after slot1.
1165 * ACNT = full_length - length1, length2 = ACNT
1166 *
1167 * When the full_length is multibple of 32767 one slot can be
1168 * used to complete the transfer.
1169 */
1170 width = SZ_32K - 1;
1171 pset_len = rounddown(len, width);
1172 /* One slot is enough for lengths multiple of (SZ_32K -1) */
1173 if (unlikely(pset_len == len))
1174 nslots = 1;
1175 else
1176 nslots = 2;
1177 }
1178
1179 edesc = kzalloc(sizeof(*edesc) + nslots * sizeof(edesc->pset[0]),
1180 GFP_ATOMIC);
Peter Griffinaef94fe2016-06-07 18:38:41 +01001181 if (!edesc)
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001182 return NULL;
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001183
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001184 edesc->pset_nr = nslots;
1185 edesc->residue = edesc->residue_stat = len;
1186 edesc->direction = DMA_MEM_TO_MEM;
1187 edesc->echan = echan;
Peter Ujfalusi21a31842015-10-16 10:17:59 +03001188
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001189 ret = edma_config_pset(chan, &edesc->pset[0], src, dest, 1,
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001190 width, pset_len, DMA_MEM_TO_MEM);
1191 if (ret < 0) {
1192 kfree(edesc);
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001193 return NULL;
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001194 }
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001195
1196 edesc->absync = ret;
1197
Joel Fernandesb0cce4c2014-04-28 15:30:32 -05001198 edesc->pset[0].param.opt |= ITCCHEN;
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001199 if (nslots == 1) {
1200 /* Enable transfer complete interrupt */
1201 edesc->pset[0].param.opt |= TCINTEN;
1202 } else {
1203 /* Enable transfer complete chaining for the first slot */
1204 edesc->pset[0].param.opt |= TCCHEN;
1205
1206 if (echan->slot[1] < 0) {
1207 echan->slot[1] = edma_alloc_slot(echan->ecc,
1208 EDMA_SLOT_ANY);
1209 if (echan->slot[1] < 0) {
1210 kfree(edesc);
1211 dev_err(dev, "%s: Failed to allocate slot\n",
1212 __func__);
1213 return NULL;
1214 }
1215 }
1216 dest += pset_len;
1217 src += pset_len;
1218 pset_len = width = len % (SZ_32K - 1);
1219
1220 ret = edma_config_pset(chan, &edesc->pset[1], src, dest, 1,
1221 width, pset_len, DMA_MEM_TO_MEM);
1222 if (ret < 0) {
1223 kfree(edesc);
1224 return NULL;
1225 }
1226
1227 edesc->pset[1].param.opt |= ITCCHEN;
1228 edesc->pset[1].param.opt |= TCINTEN;
1229 }
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001230
1231 return vchan_tx_prep(&echan->vchan, &edesc->vdesc, tx_flags);
1232}
1233
Joel Fernandes50a9c702013-10-31 16:31:23 -05001234static struct dma_async_tx_descriptor *edma_prep_dma_cyclic(
1235 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
1236 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001237 unsigned long tx_flags)
Joel Fernandes50a9c702013-10-31 16:31:23 -05001238{
1239 struct edma_chan *echan = to_edma_chan(chan);
1240 struct device *dev = chan->device->dev;
1241 struct edma_desc *edesc;
1242 dma_addr_t src_addr, dst_addr;
1243 enum dma_slave_buswidth dev_width;
John Ognessa482f4e2016-04-06 13:01:47 +03001244 bool use_intermediate = false;
Joel Fernandes50a9c702013-10-31 16:31:23 -05001245 u32 burst;
1246 int i, ret, nslots;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001247
Joel Fernandes50a9c702013-10-31 16:31:23 -05001248 if (unlikely(!echan || !buf_len || !period_len))
1249 return NULL;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001250
Joel Fernandes50a9c702013-10-31 16:31:23 -05001251 if (direction == DMA_DEV_TO_MEM) {
1252 src_addr = echan->cfg.src_addr;
1253 dst_addr = buf_addr;
1254 dev_width = echan->cfg.src_addr_width;
1255 burst = echan->cfg.src_maxburst;
1256 } else if (direction == DMA_MEM_TO_DEV) {
1257 src_addr = buf_addr;
1258 dst_addr = echan->cfg.dst_addr;
1259 dev_width = echan->cfg.dst_addr_width;
1260 burst = echan->cfg.dst_maxburst;
1261 } else {
Peter Ujfalusie6fad592014-04-14 14:42:05 +03001262 dev_err(dev, "%s: bad direction: %d\n", __func__, direction);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001263 return NULL;
1264 }
1265
1266 if (dev_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) {
Peter Ujfalusic594c892014-04-14 14:42:03 +03001267 dev_err(dev, "%s: Undefined slave buswidth\n", __func__);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001268 return NULL;
1269 }
1270
1271 if (unlikely(buf_len % period_len)) {
1272 dev_err(dev, "Period should be multiple of Buffer length\n");
1273 return NULL;
1274 }
1275
1276 nslots = (buf_len / period_len) + 1;
1277
1278 /*
1279 * Cyclic DMA users such as audio cannot tolerate delays introduced
1280 * by cases where the number of periods is more than the maximum
1281 * number of SGs the EDMA driver can handle at a time. For DMA types
1282 * such as Slave SGs, such delays are tolerable and synchronized,
1283 * but the synchronization is difficult to achieve with Cyclic and
1284 * cannot be guaranteed, so we error out early.
1285 */
John Ognessa482f4e2016-04-06 13:01:47 +03001286 if (nslots > MAX_NR_SG) {
1287 /*
1288 * If the burst and period sizes are the same, we can put
1289 * the full buffer into a single period and activate
1290 * intermediate interrupts. This will produce interrupts
1291 * after each burst, which is also after each desired period.
1292 */
1293 if (burst == period_len) {
1294 period_len = buf_len;
1295 nslots = 2;
1296 use_intermediate = true;
1297 } else {
1298 return NULL;
1299 }
1300 }
Joel Fernandes50a9c702013-10-31 16:31:23 -05001301
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001302 edesc = kzalloc(sizeof(*edesc) + nslots * sizeof(edesc->pset[0]),
1303 GFP_ATOMIC);
Peter Griffinaef94fe2016-06-07 18:38:41 +01001304 if (!edesc)
Joel Fernandes50a9c702013-10-31 16:31:23 -05001305 return NULL;
Joel Fernandes50a9c702013-10-31 16:31:23 -05001306
1307 edesc->cyclic = 1;
1308 edesc->pset_nr = nslots;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001309 edesc->residue = edesc->residue_stat = buf_len;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -05001310 edesc->direction = direction;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001311 edesc->echan = echan;
Joel Fernandes50a9c702013-10-31 16:31:23 -05001312
Peter Ujfalusi83bb3122014-04-14 14:42:02 +03001313 dev_dbg(dev, "%s: channel=%d nslots=%d period_len=%zu buf_len=%zu\n",
1314 __func__, echan->ch_num, nslots, period_len, buf_len);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001315
1316 for (i = 0; i < nslots; i++) {
1317 /* Allocate a PaRAM slot, if needed */
1318 if (echan->slot[i] < 0) {
1319 echan->slot[i] =
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001320 edma_alloc_slot(echan->ecc, EDMA_SLOT_ANY);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001321 if (echan->slot[i] < 0) {
Christian Engelmayere3ddc972013-12-30 20:48:39 +01001322 kfree(edesc);
Peter Ujfalusic594c892014-04-14 14:42:03 +03001323 dev_err(dev, "%s: Failed to allocate slot\n",
1324 __func__);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001325 return NULL;
1326 }
1327 }
1328
1329 if (i == nslots - 1) {
1330 memcpy(&edesc->pset[i], &edesc->pset[0],
1331 sizeof(edesc->pset[0]));
1332 break;
1333 }
1334
1335 ret = edma_config_pset(chan, &edesc->pset[i], src_addr,
1336 dst_addr, burst, dev_width, period_len,
1337 direction);
Christian Engelmayere3ddc972013-12-30 20:48:39 +01001338 if (ret < 0) {
1339 kfree(edesc);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001340 return NULL;
Christian Engelmayere3ddc972013-12-30 20:48:39 +01001341 }
Joel Fernandes50a9c702013-10-31 16:31:23 -05001342
1343 if (direction == DMA_DEV_TO_MEM)
1344 dst_addr += period_len;
1345 else
1346 src_addr += period_len;
1347
Peter Ujfalusi83bb3122014-04-14 14:42:02 +03001348 dev_vdbg(dev, "%s: Configure period %d of buf:\n", __func__, i);
1349 dev_vdbg(dev,
Joel Fernandes50a9c702013-10-31 16:31:23 -05001350 "\n pset[%d]:\n"
1351 " chnum\t%d\n"
1352 " slot\t%d\n"
1353 " opt\t%08x\n"
1354 " src\t%08x\n"
1355 " dst\t%08x\n"
1356 " abcnt\t%08x\n"
1357 " ccnt\t%08x\n"
1358 " bidx\t%08x\n"
1359 " cidx\t%08x\n"
1360 " lkrld\t%08x\n",
1361 i, echan->ch_num, echan->slot[i],
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001362 edesc->pset[i].param.opt,
1363 edesc->pset[i].param.src,
1364 edesc->pset[i].param.dst,
1365 edesc->pset[i].param.a_b_cnt,
1366 edesc->pset[i].param.ccnt,
1367 edesc->pset[i].param.src_dst_bidx,
1368 edesc->pset[i].param.src_dst_cidx,
1369 edesc->pset[i].param.link_bcntrld);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001370
1371 edesc->absync = ret;
1372
1373 /*
Peter Ujfalusia1f146f2014-07-16 15:29:21 +03001374 * Enable period interrupt only if it is requested
Joel Fernandes50a9c702013-10-31 16:31:23 -05001375 */
John Ognessa482f4e2016-04-06 13:01:47 +03001376 if (tx_flags & DMA_PREP_INTERRUPT) {
Peter Ujfalusia1f146f2014-07-16 15:29:21 +03001377 edesc->pset[i].param.opt |= TCINTEN;
John Ognessa482f4e2016-04-06 13:01:47 +03001378
1379 /* Also enable intermediate interrupts if necessary */
1380 if (use_intermediate)
1381 edesc->pset[i].param.opt |= ITCINTEN;
1382 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04001383 }
1384
Peter Ujfalusi8e8805d2014-07-08 13:46:38 +03001385 /* Place the cyclic channel to highest priority queue */
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001386 if (!echan->tc)
1387 edma_assign_channel_eventq(echan, EVENTQ_0);
Peter Ujfalusi8e8805d2014-07-08 13:46:38 +03001388
Matt Porterc2dde5f2012-08-22 21:09:34 -04001389 return vchan_tx_prep(&echan->vchan, &edesc->vdesc, tx_flags);
1390}
1391
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001392static void edma_completion_handler(struct edma_chan *echan)
Matt Porterc2dde5f2012-08-22 21:09:34 -04001393{
Matt Porterc2dde5f2012-08-22 21:09:34 -04001394 struct device *dev = echan->vchan.chan.device->dev;
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001395 struct edma_desc *edesc;
Joel Fernandes50a9c702013-10-31 16:31:23 -05001396
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +03001397 spin_lock(&echan->vchan.lock);
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001398 edesc = echan->edesc;
1399 if (edesc) {
1400 if (edesc->cyclic) {
1401 vchan_cyclic_callback(&edesc->vdesc);
1402 spin_unlock(&echan->vchan.lock);
1403 return;
1404 } else if (edesc->processed == edesc->pset_nr) {
1405 edesc->residue = 0;
1406 edma_stop(echan);
1407 vchan_cookie_complete(&edesc->vdesc);
1408 echan->edesc = NULL;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001409
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001410 dev_dbg(dev, "Transfer completed on channel %d\n",
1411 echan->ch_num);
1412 } else {
1413 dev_dbg(dev, "Sub transfer completed on channel %d\n",
1414 echan->ch_num);
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +03001415
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001416 edma_pause(echan);
Joel Fernandesc5f47992013-08-29 18:05:43 -05001417
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001418 /* Update statistics for tx_status */
1419 edesc->residue -= edesc->sg_len;
1420 edesc->residue_stat = edesc->residue;
1421 edesc->processed_stat = edesc->processed;
1422 }
1423 edma_execute(echan);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001424 }
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001425
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +03001426 spin_unlock(&echan->vchan.lock);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001427}
1428
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001429/* eDMA interrupt handler */
1430static irqreturn_t dma_irq_handler(int irq, void *data)
1431{
1432 struct edma_cc *ecc = data;
1433 int ctlr;
1434 u32 sh_ier;
1435 u32 sh_ipr;
1436 u32 bank;
1437
1438 ctlr = ecc->id;
1439 if (ctlr < 0)
1440 return IRQ_NONE;
1441
1442 dev_vdbg(ecc->dev, "dma_irq_handler\n");
1443
1444 sh_ipr = edma_shadow0_read_array(ecc, SH_IPR, 0);
1445 if (!sh_ipr) {
1446 sh_ipr = edma_shadow0_read_array(ecc, SH_IPR, 1);
1447 if (!sh_ipr)
1448 return IRQ_NONE;
1449 sh_ier = edma_shadow0_read_array(ecc, SH_IER, 1);
1450 bank = 1;
1451 } else {
1452 sh_ier = edma_shadow0_read_array(ecc, SH_IER, 0);
1453 bank = 0;
1454 }
1455
1456 do {
1457 u32 slot;
1458 u32 channel;
1459
1460 slot = __ffs(sh_ipr);
1461 sh_ipr &= ~(BIT(slot));
1462
1463 if (sh_ier & BIT(slot)) {
1464 channel = (bank << 5) | slot;
1465 /* Clear the corresponding IPR bits */
1466 edma_shadow0_write_array(ecc, SH_ICR, bank, BIT(slot));
1467 edma_completion_handler(&ecc->slave_chans[channel]);
1468 }
1469 } while (sh_ipr);
1470
1471 edma_shadow0_write(ecc, SH_IEVAL, 1);
1472 return IRQ_HANDLED;
1473}
1474
1475static void edma_error_handler(struct edma_chan *echan)
1476{
1477 struct edma_cc *ecc = echan->ecc;
1478 struct device *dev = echan->vchan.chan.device->dev;
1479 struct edmacc_param p;
1480
1481 if (!echan->edesc)
1482 return;
1483
1484 spin_lock(&echan->vchan.lock);
1485
1486 edma_read_slot(ecc, echan->slot[0], &p);
1487 /*
1488 * Issue later based on missed flag which will be sure
1489 * to happen as:
1490 * (1) we finished transmitting an intermediate slot and
1491 * edma_execute is coming up.
1492 * (2) or we finished current transfer and issue will
1493 * call edma_execute.
1494 *
1495 * Important note: issuing can be dangerous here and
1496 * lead to some nasty recursion when we are in a NULL
1497 * slot. So we avoid doing so and set the missed flag.
1498 */
1499 if (p.a_b_cnt == 0 && p.ccnt == 0) {
1500 dev_dbg(dev, "Error on null slot, setting miss\n");
1501 echan->missed = 1;
1502 } else {
1503 /*
1504 * The slot is already programmed but the event got
1505 * missed, so its safe to issue it here.
1506 */
1507 dev_dbg(dev, "Missed event, TRIGGERING\n");
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001508 edma_clean_channel(echan);
1509 edma_stop(echan);
1510 edma_start(echan);
1511 edma_trigger_channel(echan);
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001512 }
1513 spin_unlock(&echan->vchan.lock);
1514}
1515
Peter Ujfalusi7c3b8b32015-10-14 14:43:02 +03001516static inline bool edma_error_pending(struct edma_cc *ecc)
1517{
1518 if (edma_read_array(ecc, EDMA_EMR, 0) ||
1519 edma_read_array(ecc, EDMA_EMR, 1) ||
1520 edma_read(ecc, EDMA_QEMR) || edma_read(ecc, EDMA_CCERR))
1521 return true;
1522
1523 return false;
1524}
1525
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001526/* eDMA error interrupt handler */
1527static irqreturn_t dma_ccerr_handler(int irq, void *data)
1528{
1529 struct edma_cc *ecc = data;
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001530 int i, j;
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001531 int ctlr;
1532 unsigned int cnt = 0;
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001533 unsigned int val;
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001534
1535 ctlr = ecc->id;
1536 if (ctlr < 0)
1537 return IRQ_NONE;
1538
1539 dev_vdbg(ecc->dev, "dma_ccerr_handler\n");
1540
Peter Ujfalusi3b2bc8a2016-05-10 13:40:54 +03001541 if (!edma_error_pending(ecc)) {
1542 /*
1543 * The registers indicate no pending error event but the irq
1544 * handler has been called.
1545 * Ask eDMA to re-evaluate the error registers.
1546 */
1547 dev_err(ecc->dev, "%s: Error interrupt without error event!\n",
1548 __func__);
1549 edma_write(ecc, EDMA_EEVAL, 1);
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001550 return IRQ_NONE;
Peter Ujfalusi3b2bc8a2016-05-10 13:40:54 +03001551 }
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001552
1553 while (1) {
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001554 /* Event missed register(s) */
1555 for (j = 0; j < 2; j++) {
1556 unsigned long emr;
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001557
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001558 val = edma_read_array(ecc, EDMA_EMR, j);
1559 if (!val)
1560 continue;
1561
1562 dev_dbg(ecc->dev, "EMR%d 0x%08x\n", j, val);
1563 emr = val;
1564 for (i = find_next_bit(&emr, 32, 0); i < 32;
1565 i = find_next_bit(&emr, 32, i + 1)) {
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001566 int k = (j << 5) + i;
1567
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001568 /* Clear the corresponding EMR bits */
1569 edma_write_array(ecc, EDMA_EMCR, j, BIT(i));
1570 /* Clear any SER */
1571 edma_shadow0_write_array(ecc, SH_SECR, j,
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001572 BIT(i));
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001573 edma_error_handler(&ecc->slave_chans[k]);
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001574 }
1575 }
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001576
1577 val = edma_read(ecc, EDMA_QEMR);
1578 if (val) {
1579 dev_dbg(ecc->dev, "QEMR 0x%02x\n", val);
1580 /* Not reported, just clear the interrupt reason. */
1581 edma_write(ecc, EDMA_QEMCR, val);
1582 edma_shadow0_write(ecc, SH_QSECR, val);
1583 }
1584
1585 val = edma_read(ecc, EDMA_CCERR);
1586 if (val) {
1587 dev_warn(ecc->dev, "CCERR 0x%08x\n", val);
1588 /* Not reported, just clear the interrupt reason. */
1589 edma_write(ecc, EDMA_CCERRCLR, val);
1590 }
1591
Peter Ujfalusi7c3b8b32015-10-14 14:43:02 +03001592 if (!edma_error_pending(ecc))
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001593 break;
1594 cnt++;
1595 if (cnt > 10)
1596 break;
1597 }
1598 edma_write(ecc, EDMA_EEVAL, 1);
1599 return IRQ_HANDLED;
1600}
1601
Matt Porterc2dde5f2012-08-22 21:09:34 -04001602/* Alloc channel resources */
1603static int edma_alloc_chan_resources(struct dma_chan *chan)
1604{
1605 struct edma_chan *echan = to_edma_chan(chan);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001606 struct edma_cc *ecc = echan->ecc;
1607 struct device *dev = ecc->dev;
1608 enum dma_event_q eventq_no = EVENTQ_DEFAULT;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001609 int ret;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001610
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001611 if (echan->tc) {
1612 eventq_no = echan->tc->id;
1613 } else if (ecc->tc_list) {
1614 /* memcpy channel */
1615 echan->tc = &ecc->tc_list[ecc->info->default_queue];
1616 eventq_no = echan->tc->id;
1617 }
1618
1619 ret = edma_alloc_channel(echan, eventq_no);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001620 if (ret)
1621 return ret;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001622
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001623 echan->slot[0] = edma_alloc_slot(ecc, echan->ch_num);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001624 if (echan->slot[0] < 0) {
1625 dev_err(dev, "Entry slot allocation failed for channel %u\n",
1626 EDMA_CHAN_SLOT(echan->ch_num));
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001627 goto err_slot;
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001628 }
1629
1630 /* Set up channel -> slot mapping for the entry slot */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001631 edma_set_chmap(echan, echan->slot[0]);
1632 echan->alloced = true;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001633
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001634 dev_dbg(dev, "Got eDMA channel %d for virt channel %d (%s trigger)\n",
1635 EDMA_CHAN_SLOT(echan->ch_num), chan->chan_id,
1636 echan->hw_triggered ? "HW" : "SW");
1637
Matt Porterc2dde5f2012-08-22 21:09:34 -04001638 return 0;
1639
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001640err_slot:
1641 edma_free_channel(echan);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001642 return ret;
1643}
1644
1645/* Free channel resources */
1646static void edma_free_chan_resources(struct dma_chan *chan)
1647{
1648 struct edma_chan *echan = to_edma_chan(chan);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001649 struct device *dev = echan->ecc->dev;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001650 int i;
1651
1652 /* Terminate transfers */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001653 edma_stop(echan);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001654
1655 vchan_free_chan_resources(&echan->vchan);
1656
1657 /* Free EDMA PaRAM slots */
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001658 for (i = 0; i < EDMA_MAX_SLOTS; i++) {
Matt Porterc2dde5f2012-08-22 21:09:34 -04001659 if (echan->slot[i] >= 0) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001660 edma_free_slot(echan->ecc, echan->slot[i]);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001661 echan->slot[i] = -1;
1662 }
1663 }
1664
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001665 /* Set entry slot to the dummy slot */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001666 edma_set_chmap(echan, echan->ecc->dummy_slot);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001667
Matt Porterc2dde5f2012-08-22 21:09:34 -04001668 /* Free EDMA channel */
1669 if (echan->alloced) {
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001670 edma_free_channel(echan);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001671 echan->alloced = false;
1672 }
1673
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001674 echan->tc = NULL;
1675 echan->hw_triggered = false;
1676
1677 dev_dbg(dev, "Free eDMA channel %d for virt channel %d\n",
1678 EDMA_CHAN_SLOT(echan->ch_num), chan->chan_id);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001679}
1680
1681/* Send pending descriptor to hardware */
1682static void edma_issue_pending(struct dma_chan *chan)
1683{
1684 struct edma_chan *echan = to_edma_chan(chan);
1685 unsigned long flags;
1686
1687 spin_lock_irqsave(&echan->vchan.lock, flags);
1688 if (vchan_issue_pending(&echan->vchan) && !echan->edesc)
1689 edma_execute(echan);
1690 spin_unlock_irqrestore(&echan->vchan.lock, flags);
1691}
1692
John Ogness4ac31d12016-01-28 11:29:08 +01001693/*
1694 * This limit exists to avoid a possible infinite loop when waiting for proof
1695 * that a particular transfer is completed. This limit can be hit if there
1696 * are large bursts to/from slow devices or the CPU is never able to catch
1697 * the DMA hardware idle. On an AM335x transfering 48 bytes from the UART
1698 * RX-FIFO, as many as 55 loops have been seen.
1699 */
1700#define EDMA_MAX_TR_WAIT_LOOPS 1000
1701
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001702static u32 edma_residue(struct edma_desc *edesc)
1703{
1704 bool dst = edesc->direction == DMA_DEV_TO_MEM;
John Ogness4ac31d12016-01-28 11:29:08 +01001705 int loop_count = EDMA_MAX_TR_WAIT_LOOPS;
1706 struct edma_chan *echan = edesc->echan;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001707 struct edma_pset *pset = edesc->pset;
1708 dma_addr_t done, pos;
1709 int i;
1710
1711 /*
1712 * We always read the dst/src position from the first RamPar
1713 * pset. That's the one which is active now.
1714 */
John Ogness4ac31d12016-01-28 11:29:08 +01001715 pos = edma_get_position(echan->ecc, echan->slot[0], dst);
1716
1717 /*
1718 * "pos" may represent a transfer request that is still being
1719 * processed by the EDMACC or EDMATC. We will busy wait until
1720 * any one of the situations occurs:
1721 * 1. the DMA hardware is idle
1722 * 2. a new transfer request is setup
1723 * 3. we hit the loop limit
1724 */
1725 while (edma_read(echan->ecc, EDMA_CCSTAT) & EDMA_CCSTAT_ACTV) {
1726 /* check if a new transfer request is setup */
1727 if (edma_get_position(echan->ecc,
1728 echan->slot[0], dst) != pos) {
1729 break;
1730 }
1731
1732 if (!--loop_count) {
1733 dev_dbg_ratelimited(echan->vchan.chan.device->dev,
1734 "%s: timeout waiting for PaRAM update\n",
1735 __func__);
1736 break;
1737 }
1738
1739 cpu_relax();
1740 }
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001741
1742 /*
1743 * Cyclic is simple. Just subtract pset[0].addr from pos.
1744 *
1745 * We never update edesc->residue in the cyclic case, so we
1746 * can tell the remaining room to the end of the circular
1747 * buffer.
1748 */
1749 if (edesc->cyclic) {
1750 done = pos - pset->addr;
1751 edesc->residue_stat = edesc->residue - done;
1752 return edesc->residue_stat;
1753 }
1754
1755 /*
1756 * For SG operation we catch up with the last processed
1757 * status.
1758 */
1759 pset += edesc->processed_stat;
1760
1761 for (i = edesc->processed_stat; i < edesc->processed; i++, pset++) {
1762 /*
1763 * If we are inside this pset address range, we know
1764 * this is the active one. Get the current delta and
1765 * stop walking the psets.
1766 */
1767 if (pos >= pset->addr && pos < pset->addr + pset->len)
1768 return edesc->residue_stat - (pos - pset->addr);
1769
1770 /* Otherwise mark it done and update residue_stat. */
1771 edesc->processed_stat++;
1772 edesc->residue_stat -= pset->len;
1773 }
1774 return edesc->residue_stat;
1775}
1776
Matt Porterc2dde5f2012-08-22 21:09:34 -04001777/* Check request completion status */
1778static enum dma_status edma_tx_status(struct dma_chan *chan,
1779 dma_cookie_t cookie,
1780 struct dma_tx_state *txstate)
1781{
1782 struct edma_chan *echan = to_edma_chan(chan);
1783 struct virt_dma_desc *vdesc;
1784 enum dma_status ret;
1785 unsigned long flags;
1786
1787 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul9d386ec2013-10-16 13:42:15 +05301788 if (ret == DMA_COMPLETE || !txstate)
Matt Porterc2dde5f2012-08-22 21:09:34 -04001789 return ret;
1790
1791 spin_lock_irqsave(&echan->vchan.lock, flags);
Thomas Gleixnerde135932014-04-28 14:19:51 -05001792 if (echan->edesc && echan->edesc->vdesc.tx.cookie == cookie)
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001793 txstate->residue = edma_residue(echan->edesc);
Thomas Gleixnerde135932014-04-28 14:19:51 -05001794 else if ((vdesc = vchan_find_desc(&echan->vchan, cookie)))
1795 txstate->residue = to_edma_desc(&vdesc->tx)->residue;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001796 spin_unlock_irqrestore(&echan->vchan.lock, flags);
1797
1798 return ret;
1799}
1800
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02001801static bool edma_is_memcpy_channel(int ch_num, s32 *memcpy_channels)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001802{
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001803 if (!memcpy_channels)
1804 return false;
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02001805 while (*memcpy_channels != -1) {
1806 if (*memcpy_channels == ch_num)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001807 return true;
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02001808 memcpy_channels++;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001809 }
1810 return false;
1811}
1812
Peter Ujfalusi2c88ee62014-04-14 14:42:01 +03001813#define EDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
1814 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
Peter Ujfalusie4a899d2014-07-03 07:51:56 +03001815 BIT(DMA_SLAVE_BUSWIDTH_3_BYTES) | \
Peter Ujfalusi2c88ee62014-04-14 14:42:01 +03001816 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
1817
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001818static void edma_dma_init(struct edma_cc *ecc, bool legacy_mode)
Matt Porterc2dde5f2012-08-22 21:09:34 -04001819{
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001820 struct dma_device *s_ddev = &ecc->dma_slave;
1821 struct dma_device *m_ddev = NULL;
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02001822 s32 *memcpy_channels = ecc->info->memcpy_channels;
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001823 int i, j;
Maxime Ripard9f59cd02014-11-17 14:42:47 +01001824
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001825 dma_cap_zero(s_ddev->cap_mask);
1826 dma_cap_set(DMA_SLAVE, s_ddev->cap_mask);
1827 dma_cap_set(DMA_CYCLIC, s_ddev->cap_mask);
1828 if (ecc->legacy_mode && !memcpy_channels) {
1829 dev_warn(ecc->dev,
1830 "Legacy memcpy is enabled, things might not work\n");
Maxime Ripard9f59cd02014-11-17 14:42:47 +01001831
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001832 dma_cap_set(DMA_MEMCPY, s_ddev->cap_mask);
1833 s_ddev->device_prep_dma_memcpy = edma_prep_dma_memcpy;
1834 s_ddev->directions = BIT(DMA_MEM_TO_MEM);
1835 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04001836
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001837 s_ddev->device_prep_slave_sg = edma_prep_slave_sg;
1838 s_ddev->device_prep_dma_cyclic = edma_prep_dma_cyclic;
1839 s_ddev->device_alloc_chan_resources = edma_alloc_chan_resources;
1840 s_ddev->device_free_chan_resources = edma_free_chan_resources;
1841 s_ddev->device_issue_pending = edma_issue_pending;
1842 s_ddev->device_tx_status = edma_tx_status;
1843 s_ddev->device_config = edma_slave_config;
1844 s_ddev->device_pause = edma_dma_pause;
1845 s_ddev->device_resume = edma_dma_resume;
1846 s_ddev->device_terminate_all = edma_terminate_all;
Peter Ujfalusib84730f2016-02-11 11:08:42 +02001847 s_ddev->device_synchronize = edma_synchronize;
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001848
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001849 s_ddev->src_addr_widths = EDMA_DMA_BUSWIDTHS;
1850 s_ddev->dst_addr_widths = EDMA_DMA_BUSWIDTHS;
1851 s_ddev->directions |= (BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV));
1852 s_ddev->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001853
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001854 s_ddev->dev = ecc->dev;
1855 INIT_LIST_HEAD(&s_ddev->channels);
1856
1857 if (memcpy_channels) {
1858 m_ddev = devm_kzalloc(ecc->dev, sizeof(*m_ddev), GFP_KERNEL);
1859 ecc->dma_memcpy = m_ddev;
1860
1861 dma_cap_zero(m_ddev->cap_mask);
1862 dma_cap_set(DMA_MEMCPY, m_ddev->cap_mask);
1863
1864 m_ddev->device_prep_dma_memcpy = edma_prep_dma_memcpy;
1865 m_ddev->device_alloc_chan_resources = edma_alloc_chan_resources;
1866 m_ddev->device_free_chan_resources = edma_free_chan_resources;
1867 m_ddev->device_issue_pending = edma_issue_pending;
1868 m_ddev->device_tx_status = edma_tx_status;
1869 m_ddev->device_config = edma_slave_config;
1870 m_ddev->device_pause = edma_dma_pause;
1871 m_ddev->device_resume = edma_dma_resume;
1872 m_ddev->device_terminate_all = edma_terminate_all;
Peter Ujfalusib84730f2016-02-11 11:08:42 +02001873 m_ddev->device_synchronize = edma_synchronize;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001874
1875 m_ddev->src_addr_widths = EDMA_DMA_BUSWIDTHS;
1876 m_ddev->dst_addr_widths = EDMA_DMA_BUSWIDTHS;
1877 m_ddev->directions = BIT(DMA_MEM_TO_MEM);
1878 m_ddev->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1879
1880 m_ddev->dev = ecc->dev;
1881 INIT_LIST_HEAD(&m_ddev->channels);
1882 } else if (!ecc->legacy_mode) {
1883 dev_info(ecc->dev, "memcpy is disabled\n");
1884 }
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001885
1886 for (i = 0; i < ecc->num_channels; i++) {
1887 struct edma_chan *echan = &ecc->slave_chans[i];
1888 echan->ch_num = EDMA_CTLR_CHAN(ecc->id, i);
1889 echan->ecc = ecc;
1890 echan->vchan.desc_free = edma_desc_free;
1891
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001892 if (m_ddev && edma_is_memcpy_channel(i, memcpy_channels))
1893 vchan_init(&echan->vchan, m_ddev);
1894 else
1895 vchan_init(&echan->vchan, s_ddev);
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001896
1897 INIT_LIST_HEAD(&echan->node);
1898 for (j = 0; j < EDMA_MAX_SLOTS; j++)
1899 echan->slot[j] = -1;
1900 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04001901}
1902
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001903static int edma_setup_from_hw(struct device *dev, struct edma_soc_info *pdata,
1904 struct edma_cc *ecc)
1905{
1906 int i;
1907 u32 value, cccfg;
1908 s8 (*queue_priority_map)[2];
1909
1910 /* Decode the eDMA3 configuration from CCCFG register */
1911 cccfg = edma_read(ecc, EDMA_CCCFG);
1912
1913 value = GET_NUM_REGN(cccfg);
1914 ecc->num_region = BIT(value);
1915
1916 value = GET_NUM_DMACH(cccfg);
1917 ecc->num_channels = BIT(value + 1);
1918
Peter Ujfalusi633e42b2015-10-16 10:18:04 +03001919 value = GET_NUM_QDMACH(cccfg);
1920 ecc->num_qchannels = value * 2;
1921
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001922 value = GET_NUM_PAENTRY(cccfg);
1923 ecc->num_slots = BIT(value + 4);
1924
1925 value = GET_NUM_EVQUE(cccfg);
1926 ecc->num_tc = value + 1;
1927
Peter Ujfalusi4ab54f62015-10-14 14:43:04 +03001928 ecc->chmap_exist = (cccfg & CHMAP_EXIST) ? true : false;
1929
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001930 dev_dbg(dev, "eDMA3 CC HW configuration (cccfg: 0x%08x):\n", cccfg);
1931 dev_dbg(dev, "num_region: %u\n", ecc->num_region);
1932 dev_dbg(dev, "num_channels: %u\n", ecc->num_channels);
Peter Ujfalusi633e42b2015-10-16 10:18:04 +03001933 dev_dbg(dev, "num_qchannels: %u\n", ecc->num_qchannels);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001934 dev_dbg(dev, "num_slots: %u\n", ecc->num_slots);
1935 dev_dbg(dev, "num_tc: %u\n", ecc->num_tc);
Peter Ujfalusi4ab54f62015-10-14 14:43:04 +03001936 dev_dbg(dev, "chmap_exist: %s\n", ecc->chmap_exist ? "yes" : "no");
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001937
1938 /* Nothing need to be done if queue priority is provided */
1939 if (pdata->queue_priority_mapping)
1940 return 0;
1941
1942 /*
1943 * Configure TC/queue priority as follows:
1944 * Q0 - priority 0
1945 * Q1 - priority 1
1946 * Q2 - priority 2
1947 * ...
1948 * The meaning of priority numbers: 0 highest priority, 7 lowest
1949 * priority. So Q0 is the highest priority queue and the last queue has
1950 * the lowest priority.
1951 */
Peter Ujfalusi547c6e22015-10-14 14:42:55 +03001952 queue_priority_map = devm_kcalloc(dev, ecc->num_tc + 1, sizeof(s8),
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001953 GFP_KERNEL);
1954 if (!queue_priority_map)
1955 return -ENOMEM;
1956
1957 for (i = 0; i < ecc->num_tc; i++) {
1958 queue_priority_map[i][0] = i;
1959 queue_priority_map[i][1] = i;
1960 }
1961 queue_priority_map[i][0] = -1;
1962 queue_priority_map[i][1] = -1;
1963
1964 pdata->queue_priority_mapping = queue_priority_map;
1965 /* Default queue has the lowest priority */
1966 pdata->default_queue = i - 1;
1967
1968 return 0;
1969}
1970
1971#if IS_ENABLED(CONFIG_OF)
1972static int edma_xbar_event_map(struct device *dev, struct edma_soc_info *pdata,
1973 size_t sz)
1974{
1975 const char pname[] = "ti,edma-xbar-event-map";
1976 struct resource res;
1977 void __iomem *xbar;
1978 s16 (*xbar_chans)[2];
1979 size_t nelm = sz / sizeof(s16);
1980 u32 shift, offset, mux;
1981 int ret, i;
1982
Peter Ujfalusi547c6e22015-10-14 14:42:55 +03001983 xbar_chans = devm_kcalloc(dev, nelm + 2, sizeof(s16), GFP_KERNEL);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001984 if (!xbar_chans)
1985 return -ENOMEM;
1986
1987 ret = of_address_to_resource(dev->of_node, 1, &res);
1988 if (ret)
1989 return -ENOMEM;
1990
1991 xbar = devm_ioremap(dev, res.start, resource_size(&res));
1992 if (!xbar)
1993 return -ENOMEM;
1994
1995 ret = of_property_read_u16_array(dev->of_node, pname, (u16 *)xbar_chans,
1996 nelm);
1997 if (ret)
1998 return -EIO;
1999
2000 /* Invalidate last entry for the other user of this mess */
2001 nelm >>= 1;
2002 xbar_chans[nelm][0] = -1;
2003 xbar_chans[nelm][1] = -1;
2004
2005 for (i = 0; i < nelm; i++) {
2006 shift = (xbar_chans[i][1] & 0x03) << 3;
2007 offset = xbar_chans[i][1] & 0xfffffffc;
2008 mux = readl(xbar + offset);
2009 mux &= ~(0xff << shift);
2010 mux |= xbar_chans[i][0] << shift;
2011 writel(mux, (xbar + offset));
2012 }
2013
2014 pdata->xbar_chans = (const s16 (*)[2]) xbar_chans;
2015 return 0;
2016}
2017
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002018static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
2019 bool legacy_mode)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002020{
2021 struct edma_soc_info *info;
Peter Ujfalusi966a87b2015-10-16 10:18:07 +03002022 struct property *prop;
Peter Ujfalusif1d1e342016-09-21 15:41:29 +03002023 int sz, ret;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002024
2025 info = devm_kzalloc(dev, sizeof(struct edma_soc_info), GFP_KERNEL);
2026 if (!info)
2027 return ERR_PTR(-ENOMEM);
2028
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002029 if (legacy_mode) {
2030 prop = of_find_property(dev->of_node, "ti,edma-xbar-event-map",
2031 &sz);
2032 if (prop) {
2033 ret = edma_xbar_event_map(dev, info, sz);
2034 if (ret)
2035 return ERR_PTR(ret);
2036 }
2037 return info;
2038 }
2039
2040 /* Get the list of channels allocated to be used for memcpy */
2041 prop = of_find_property(dev->of_node, "ti,edma-memcpy-channels", &sz);
Peter Ujfalusi966a87b2015-10-16 10:18:07 +03002042 if (prop) {
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002043 const char pname[] = "ti,edma-memcpy-channels";
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02002044 size_t nelm = sz / sizeof(s32);
2045 s32 *memcpy_ch;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002046
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02002047 memcpy_ch = devm_kcalloc(dev, nelm + 1, sizeof(s32),
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002048 GFP_KERNEL);
2049 if (!memcpy_ch)
2050 return ERR_PTR(-ENOMEM);
2051
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02002052 ret = of_property_read_u32_array(dev->of_node, pname,
2053 (u32 *)memcpy_ch, nelm);
Peter Ujfalusi966a87b2015-10-16 10:18:07 +03002054 if (ret)
2055 return ERR_PTR(ret);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002056
2057 memcpy_ch[nelm] = -1;
2058 info->memcpy_channels = memcpy_ch;
2059 }
2060
2061 prop = of_find_property(dev->of_node, "ti,edma-reserved-slot-ranges",
2062 &sz);
2063 if (prop) {
2064 const char pname[] = "ti,edma-reserved-slot-ranges";
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002065 u32 (*tmp)[2];
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002066 s16 (*rsv_slots)[2];
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002067 size_t nelm = sz / sizeof(*tmp);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002068 struct edma_rsv_info *rsv_info;
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002069 int i;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002070
2071 if (!nelm)
2072 return info;
2073
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002074 tmp = kcalloc(nelm, sizeof(*tmp), GFP_KERNEL);
2075 if (!tmp)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002076 return ERR_PTR(-ENOMEM);
2077
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002078 rsv_info = devm_kzalloc(dev, sizeof(*rsv_info), GFP_KERNEL);
2079 if (!rsv_info) {
2080 kfree(tmp);
2081 return ERR_PTR(-ENOMEM);
2082 }
2083
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002084 rsv_slots = devm_kcalloc(dev, nelm + 1, sizeof(*rsv_slots),
2085 GFP_KERNEL);
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002086 if (!rsv_slots) {
2087 kfree(tmp);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002088 return ERR_PTR(-ENOMEM);
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002089 }
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002090
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002091 ret = of_property_read_u32_array(dev->of_node, pname,
2092 (u32 *)tmp, nelm * 2);
2093 if (ret) {
2094 kfree(tmp);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002095 return ERR_PTR(ret);
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002096 }
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002097
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002098 for (i = 0; i < nelm; i++) {
2099 rsv_slots[i][0] = tmp[i][0];
2100 rsv_slots[i][1] = tmp[i][1];
2101 }
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002102 rsv_slots[nelm][0] = -1;
2103 rsv_slots[nelm][1] = -1;
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002104
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002105 info->rsv = rsv_info;
2106 info->rsv->rsv_slots = (const s16 (*)[2])rsv_slots;
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002107
2108 kfree(tmp);
Peter Ujfalusi966a87b2015-10-16 10:18:07 +03002109 }
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002110
2111 return info;
2112}
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002113
2114static struct dma_chan *of_edma_xlate(struct of_phandle_args *dma_spec,
2115 struct of_dma *ofdma)
2116{
2117 struct edma_cc *ecc = ofdma->of_dma_data;
2118 struct dma_chan *chan = NULL;
2119 struct edma_chan *echan;
2120 int i;
2121
2122 if (!ecc || dma_spec->args_count < 1)
2123 return NULL;
2124
2125 for (i = 0; i < ecc->num_channels; i++) {
2126 echan = &ecc->slave_chans[i];
2127 if (echan->ch_num == dma_spec->args[0]) {
2128 chan = &echan->vchan.chan;
2129 break;
2130 }
2131 }
2132
2133 if (!chan)
2134 return NULL;
2135
2136 if (echan->ecc->legacy_mode && dma_spec->args_count == 1)
2137 goto out;
2138
2139 if (!echan->ecc->legacy_mode && dma_spec->args_count == 2 &&
2140 dma_spec->args[1] < echan->ecc->num_tc) {
2141 echan->tc = &echan->ecc->tc_list[dma_spec->args[1]];
2142 goto out;
2143 }
2144
2145 return NULL;
2146out:
2147 /* The channel is going to be used as HW synchronized */
2148 echan->hw_triggered = true;
2149 return dma_get_slave_channel(chan);
2150}
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002151#else
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002152static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
2153 bool legacy_mode)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002154{
2155 return ERR_PTR(-EINVAL);
2156}
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002157
2158static struct dma_chan *of_edma_xlate(struct of_phandle_args *dma_spec,
2159 struct of_dma *ofdma)
2160{
2161 return NULL;
2162}
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002163#endif
2164
Bill Pemberton463a1f82012-11-19 13:22:55 -05002165static int edma_probe(struct platform_device *pdev)
Matt Porterc2dde5f2012-08-22 21:09:34 -04002166{
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002167 struct edma_soc_info *info = pdev->dev.platform_data;
2168 s8 (*queue_priority_mapping)[2];
2169 int i, off, ln;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002170 const s16 (*rsv_slots)[2];
2171 const s16 (*xbar_chans)[2];
2172 int irq;
2173 char *irq_name;
2174 struct resource *mem;
2175 struct device_node *node = pdev->dev.of_node;
2176 struct device *dev = &pdev->dev;
2177 struct edma_cc *ecc;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002178 bool legacy_mode = true;
Matt Porterc2dde5f2012-08-22 21:09:34 -04002179 int ret;
2180
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002181 if (node) {
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002182 const struct of_device_id *match;
2183
2184 match = of_match_node(edma_of_ids, node);
Peter Ujfalusib7862742016-09-21 15:41:28 +03002185 if (match && (*(u32 *)match->data) == EDMA_BINDING_TPCC)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002186 legacy_mode = false;
2187
2188 info = edma_setup_info_from_dt(dev, legacy_mode);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002189 if (IS_ERR(info)) {
2190 dev_err(dev, "failed to get DT data\n");
2191 return PTR_ERR(info);
2192 }
2193 }
2194
2195 if (!info)
2196 return -ENODEV;
2197
2198 pm_runtime_enable(dev);
2199 ret = pm_runtime_get_sync(dev);
2200 if (ret < 0) {
2201 dev_err(dev, "pm_runtime_get_sync() failed\n");
2202 return ret;
2203 }
2204
Peter Ujfalusi907f74a2015-10-14 14:42:56 +03002205 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
Russell King94cb0e72013-06-27 13:45:16 +01002206 if (ret)
2207 return ret;
2208
Peter Ujfalusi907f74a2015-10-14 14:42:56 +03002209 ecc = devm_kzalloc(dev, sizeof(*ecc), GFP_KERNEL);
Peter Griffinaef94fe2016-06-07 18:38:41 +01002210 if (!ecc)
Matt Porterc2dde5f2012-08-22 21:09:34 -04002211 return -ENOMEM;
Matt Porterc2dde5f2012-08-22 21:09:34 -04002212
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002213 ecc->dev = dev;
2214 ecc->id = pdev->id;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002215 ecc->legacy_mode = legacy_mode;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002216 /* When booting with DT the pdev->id is -1 */
2217 if (ecc->id < 0)
2218 ecc->id = 0;
Peter Ujfalusica304fa2015-10-14 14:42:49 +03002219
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002220 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "edma3_cc");
2221 if (!mem) {
2222 dev_dbg(dev, "mem resource not found, using index 0\n");
2223 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2224 if (!mem) {
2225 dev_err(dev, "no mem resource?\n");
2226 return -ENODEV;
2227 }
2228 }
2229 ecc->base = devm_ioremap_resource(dev, mem);
2230 if (IS_ERR(ecc->base))
2231 return PTR_ERR(ecc->base);
Peter Ujfalusib2c843a2015-10-14 14:42:50 +03002232
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002233 platform_set_drvdata(pdev, ecc);
2234
2235 /* Get eDMA3 configuration from IP */
2236 ret = edma_setup_from_hw(dev, info, ecc);
2237 if (ret)
2238 return ret;
2239
Peter Ujfalusicb782052015-10-14 14:42:54 +03002240 /* Allocate memory based on the information we got from the IP */
2241 ecc->slave_chans = devm_kcalloc(dev, ecc->num_channels,
2242 sizeof(*ecc->slave_chans), GFP_KERNEL);
2243 if (!ecc->slave_chans)
2244 return -ENOMEM;
2245
Peter Ujfalusi7a73b132015-10-14 14:43:05 +03002246 ecc->slot_inuse = devm_kcalloc(dev, BITS_TO_LONGS(ecc->num_slots),
Peter Ujfalusicb782052015-10-14 14:42:54 +03002247 sizeof(unsigned long), GFP_KERNEL);
Peter Ujfalusi7a73b132015-10-14 14:43:05 +03002248 if (!ecc->slot_inuse)
Peter Ujfalusicb782052015-10-14 14:42:54 +03002249 return -ENOMEM;
2250
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002251 ecc->default_queue = info->default_queue;
2252
2253 for (i = 0; i < ecc->num_slots; i++)
2254 edma_write_slot(ecc, i, &dummy_paramset);
2255
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002256 if (info->rsv) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002257 /* Set the reserved slots in inuse list */
2258 rsv_slots = info->rsv->rsv_slots;
2259 if (rsv_slots) {
2260 for (i = 0; rsv_slots[i][0] != -1; i++) {
2261 off = rsv_slots[i][0];
2262 ln = rsv_slots[i][1];
Peter Ujfalusi1634d302016-09-22 09:31:04 +03002263 edma_set_bits(off, ln, ecc->slot_inuse);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002264 }
2265 }
2266 }
2267
2268 /* Clear the xbar mapped channels in unused list */
2269 xbar_chans = info->xbar_chans;
2270 if (xbar_chans) {
2271 for (i = 0; xbar_chans[i][1] != -1; i++) {
2272 off = xbar_chans[i][1];
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002273 }
2274 }
2275
2276 irq = platform_get_irq_byname(pdev, "edma3_ccint");
2277 if (irq < 0 && node)
2278 irq = irq_of_parse_and_map(node, 0);
2279
2280 if (irq >= 0) {
2281 irq_name = devm_kasprintf(dev, GFP_KERNEL, "%s_ccint",
2282 dev_name(dev));
2283 ret = devm_request_irq(dev, irq, dma_irq_handler, 0, irq_name,
2284 ecc);
2285 if (ret) {
2286 dev_err(dev, "CCINT (%d) failed --> %d\n", irq, ret);
2287 return ret;
2288 }
Vinod Koul638001e2016-07-01 11:34:35 +05302289 ecc->ccint = irq;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002290 }
2291
2292 irq = platform_get_irq_byname(pdev, "edma3_ccerrint");
2293 if (irq < 0 && node)
2294 irq = irq_of_parse_and_map(node, 2);
2295
2296 if (irq >= 0) {
2297 irq_name = devm_kasprintf(dev, GFP_KERNEL, "%s_ccerrint",
2298 dev_name(dev));
2299 ret = devm_request_irq(dev, irq, dma_ccerr_handler, 0, irq_name,
2300 ecc);
2301 if (ret) {
2302 dev_err(dev, "CCERRINT (%d) failed --> %d\n", irq, ret);
2303 return ret;
2304 }
Vinod Koul638001e2016-07-01 11:34:35 +05302305 ecc->ccerrint = irq;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002306 }
2307
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03002308 ecc->dummy_slot = edma_alloc_slot(ecc, EDMA_SLOT_ANY);
2309 if (ecc->dummy_slot < 0) {
2310 dev_err(dev, "Can't allocate PaRAM dummy slot\n");
2311 return ecc->dummy_slot;
2312 }
2313
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002314 queue_priority_mapping = info->queue_priority_mapping;
2315
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002316 if (!ecc->legacy_mode) {
2317 int lowest_priority = 0;
2318 struct of_phandle_args tc_args;
2319
2320 ecc->tc_list = devm_kcalloc(dev, ecc->num_tc,
2321 sizeof(*ecc->tc_list), GFP_KERNEL);
2322 if (!ecc->tc_list)
2323 return -ENOMEM;
2324
2325 for (i = 0;; i++) {
2326 ret = of_parse_phandle_with_fixed_args(node, "ti,tptcs",
2327 1, i, &tc_args);
2328 if (ret || i == ecc->num_tc)
2329 break;
2330
2331 ecc->tc_list[i].node = tc_args.np;
2332 ecc->tc_list[i].id = i;
2333 queue_priority_mapping[i][1] = tc_args.args[0];
2334 if (queue_priority_mapping[i][1] > lowest_priority) {
2335 lowest_priority = queue_priority_mapping[i][1];
2336 info->default_queue = i;
2337 }
2338 }
2339 }
2340
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002341 /* Event queue priority mapping */
2342 for (i = 0; queue_priority_mapping[i][0] != -1; i++)
2343 edma_assign_priority_to_queue(ecc, queue_priority_mapping[i][0],
2344 queue_priority_mapping[i][1]);
2345
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002346 for (i = 0; i < ecc->num_region; i++) {
2347 edma_write_array2(ecc, EDMA_DRAE, i, 0, 0x0);
2348 edma_write_array2(ecc, EDMA_DRAE, i, 1, 0x0);
2349 edma_write_array(ecc, EDMA_QRAE, i, 0x0);
2350 }
2351 ecc->info = info;
2352
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03002353 /* Init the dma device and channels */
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002354 edma_dma_init(ecc, legacy_mode);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002355
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03002356 for (i = 0; i < ecc->num_channels; i++) {
2357 /* Assign all channels to the default queue */
Peter Ujfalusif9425de2015-10-16 10:18:03 +03002358 edma_assign_channel_eventq(&ecc->slave_chans[i],
2359 info->default_queue);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03002360 /* Set entry slot to the dummy slot */
2361 edma_set_chmap(&ecc->slave_chans[i], ecc->dummy_slot);
2362 }
2363
Peter Ujfalusi23e67232015-12-14 22:47:41 +02002364 ecc->dma_slave.filter.map = info->slave_map;
2365 ecc->dma_slave.filter.mapcnt = info->slavecnt;
2366 ecc->dma_slave.filter.fn = edma_filter_fn;
2367
Matt Porterc2dde5f2012-08-22 21:09:34 -04002368 ret = dma_async_device_register(&ecc->dma_slave);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002369 if (ret) {
2370 dev_err(dev, "slave ddev registration failed (%d)\n", ret);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002371 goto err_reg1;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002372 }
2373
2374 if (ecc->dma_memcpy) {
2375 ret = dma_async_device_register(ecc->dma_memcpy);
2376 if (ret) {
2377 dev_err(dev, "memcpy ddev registration failed (%d)\n",
2378 ret);
2379 dma_async_device_unregister(&ecc->dma_slave);
2380 goto err_reg1;
2381 }
2382 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04002383
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002384 if (node)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002385 of_dma_controller_register(node, of_edma_xlate, ecc);
Peter Ujfalusidc9b60552015-10-14 14:42:47 +03002386
Peter Ujfalusi907f74a2015-10-14 14:42:56 +03002387 dev_info(dev, "TI EDMA DMA engine driver\n");
Matt Porterc2dde5f2012-08-22 21:09:34 -04002388
2389 return 0;
2390
2391err_reg1:
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002392 edma_free_slot(ecc, ecc->dummy_slot);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002393 return ret;
2394}
2395
Vinod Koulf4e06282016-07-01 13:51:41 +05302396static void edma_cleanupp_vchan(struct dma_device *dmadev)
2397{
2398 struct edma_chan *echan, *_echan;
2399
2400 list_for_each_entry_safe(echan, _echan,
2401 &dmadev->channels, vchan.chan.device_node) {
2402 list_del(&echan->vchan.chan.device_node);
2403 tasklet_kill(&echan->vchan.task);
2404 }
2405}
2406
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08002407static int edma_remove(struct platform_device *pdev)
Matt Porterc2dde5f2012-08-22 21:09:34 -04002408{
2409 struct device *dev = &pdev->dev;
2410 struct edma_cc *ecc = dev_get_drvdata(dev);
2411
Vinod Koul638001e2016-07-01 11:34:35 +05302412 devm_free_irq(dev, ecc->ccint, ecc);
2413 devm_free_irq(dev, ecc->ccerrint, ecc);
2414
Vinod Koulf4e06282016-07-01 13:51:41 +05302415 edma_cleanupp_vchan(&ecc->dma_slave);
2416
Peter Ujfalusi907f74a2015-10-14 14:42:56 +03002417 if (dev->of_node)
2418 of_dma_controller_free(dev->of_node);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002419 dma_async_device_unregister(&ecc->dma_slave);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002420 if (ecc->dma_memcpy)
2421 dma_async_device_unregister(ecc->dma_memcpy);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002422 edma_free_slot(ecc, ecc->dummy_slot);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002423
2424 return 0;
2425}
2426
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002427#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002428static int edma_pm_suspend(struct device *dev)
2429{
2430 struct edma_cc *ecc = dev_get_drvdata(dev);
2431 struct edma_chan *echan = ecc->slave_chans;
2432 int i;
2433
2434 for (i = 0; i < ecc->num_channels; i++) {
Peter Ujfalusi23f49fd2016-04-06 13:01:46 +03002435 if (echan[i].alloced)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002436 edma_setup_interrupt(&echan[i], false);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002437 }
2438
2439 return 0;
2440}
2441
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002442static int edma_pm_resume(struct device *dev)
2443{
2444 struct edma_cc *ecc = dev_get_drvdata(dev);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03002445 struct edma_chan *echan = ecc->slave_chans;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002446 int i;
2447 s8 (*queue_priority_mapping)[2];
2448
2449 queue_priority_mapping = ecc->info->queue_priority_mapping;
2450
2451 /* Event queue priority mapping */
2452 for (i = 0; queue_priority_mapping[i][0] != -1; i++)
2453 edma_assign_priority_to_queue(ecc, queue_priority_mapping[i][0],
2454 queue_priority_mapping[i][1]);
2455
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002456 for (i = 0; i < ecc->num_channels; i++) {
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03002457 if (echan[i].alloced) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002458 /* ensure access through shadow region 0 */
2459 edma_or_array2(ecc, EDMA_DRAE, 0, i >> 5,
2460 BIT(i & 0x1f));
2461
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03002462 edma_setup_interrupt(&echan[i], true);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03002463
2464 /* Set up channel -> slot mapping for the entry slot */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03002465 edma_set_chmap(&echan[i], echan[i].slot[0]);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002466 }
2467 }
2468
2469 return 0;
2470}
2471#endif
2472
2473static const struct dev_pm_ops edma_pm_ops = {
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002474 SET_LATE_SYSTEM_SLEEP_PM_OPS(edma_pm_suspend, edma_pm_resume)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002475};
2476
Matt Porterc2dde5f2012-08-22 21:09:34 -04002477static struct platform_driver edma_driver = {
2478 .probe = edma_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05002479 .remove = edma_remove,
Matt Porterc2dde5f2012-08-22 21:09:34 -04002480 .driver = {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002481 .name = "edma",
2482 .pm = &edma_pm_ops,
2483 .of_match_table = edma_of_ids,
Matt Porterc2dde5f2012-08-22 21:09:34 -04002484 },
2485};
2486
Peter Ujfalusi4fa2d092015-12-16 15:19:05 +02002487static int edma_tptc_probe(struct platform_device *pdev)
2488{
Peter Ujfalusi23f49fd2016-04-06 13:01:46 +03002489 pm_runtime_enable(&pdev->dev);
2490 return pm_runtime_get_sync(&pdev->dev);
Peter Ujfalusi4fa2d092015-12-16 15:19:05 +02002491}
2492
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +02002493static struct platform_driver edma_tptc_driver = {
Peter Ujfalusi4fa2d092015-12-16 15:19:05 +02002494 .probe = edma_tptc_probe,
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +02002495 .driver = {
2496 .name = "edma3-tptc",
2497 .of_match_table = edma_tptc_of_ids,
2498 },
2499};
2500
Matt Porterc2dde5f2012-08-22 21:09:34 -04002501bool edma_filter_fn(struct dma_chan *chan, void *param)
2502{
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002503 bool match = false;
2504
Matt Porterc2dde5f2012-08-22 21:09:34 -04002505 if (chan->device->dev->driver == &edma_driver.driver) {
2506 struct edma_chan *echan = to_edma_chan(chan);
2507 unsigned ch_req = *(unsigned *)param;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002508 if (ch_req == echan->ch_num) {
2509 /* The channel is going to be used as HW synchronized */
2510 echan->hw_triggered = true;
2511 match = true;
2512 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04002513 }
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002514 return match;
Matt Porterc2dde5f2012-08-22 21:09:34 -04002515}
2516EXPORT_SYMBOL(edma_filter_fn);
2517
Matt Porterc2dde5f2012-08-22 21:09:34 -04002518static int edma_init(void)
2519{
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +02002520 int ret;
2521
2522 ret = platform_driver_register(&edma_tptc_driver);
2523 if (ret)
2524 return ret;
2525
Arnd Bergmann5305e4d2014-10-24 18:14:01 +02002526 return platform_driver_register(&edma_driver);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002527}
2528subsys_initcall(edma_init);
2529
2530static void __exit edma_exit(void)
2531{
Matt Porterc2dde5f2012-08-22 21:09:34 -04002532 platform_driver_unregister(&edma_driver);
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +02002533 platform_driver_unregister(&edma_tptc_driver);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002534}
2535module_exit(edma_exit);
2536
Josh Boyerd71505b2013-09-04 10:32:50 -04002537MODULE_AUTHOR("Matt Porter <matt.porter@linaro.org>");
Matt Porterc2dde5f2012-08-22 21:09:34 -04002538MODULE_DESCRIPTION("TI EDMA DMA engine driver");
2539MODULE_LICENSE("GPL v2");