blob: 079dee202a9e4f371653de255259023c5cf1ad9b [file] [log] [blame]
Alex Deucher0af62b02011-01-06 21:19:31 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef NI_H
25#define NI_H
26
Alex Deucherfecf1d02011-03-02 20:07:29 -050027#define CAYMAN_MAX_SH_GPRS 256
28#define CAYMAN_MAX_TEMP_GPRS 16
29#define CAYMAN_MAX_SH_THREADS 256
30#define CAYMAN_MAX_SH_STACK_ENTRIES 4096
31#define CAYMAN_MAX_FRC_EOV_CNT 16384
32#define CAYMAN_MAX_BACKENDS 8
33#define CAYMAN_MAX_BACKENDS_MASK 0xFF
34#define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
35#define CAYMAN_MAX_SIMDS 16
36#define CAYMAN_MAX_SIMDS_MASK 0xFFFF
37#define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
38#define CAYMAN_MAX_PIPES 8
39#define CAYMAN_MAX_PIPES_MASK 0xFF
40#define CAYMAN_MAX_LDS_NUM 0xFFFF
41#define CAYMAN_MAX_TCC 16
42#define CAYMAN_MAX_TCC_MASK 0xFF
43
Alex Deucher416a2bd2012-05-31 19:00:25 -040044#define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
45#define ARUBA_GB_ADDR_CONFIG_GOLDEN 0x12010001
46
Alex Deucherfecf1d02011-03-02 20:07:29 -050047#define DMIF_ADDR_CONFIG 0xBD4
Alex Deucher1b370782011-11-17 20:13:28 -050048#define SRBM_GFX_CNTL 0x0E44
49#define RINGID(x) (((x) & 0x3) << 0)
50#define VMID(x) (((x) & 0x7) << 0)
Alex Deucherb9952a82011-03-02 20:07:33 -050051#define SRBM_STATUS 0x0E50
Alex Deucher168757e2013-01-18 19:17:22 -050052#define RLC_RQ_PENDING (1 << 3)
53#define GRBM_RQ_PENDING (1 << 5)
54#define VMC_BUSY (1 << 8)
55#define MCB_BUSY (1 << 9)
56#define MCB_NON_DISPLAY_BUSY (1 << 10)
57#define MCC_BUSY (1 << 11)
58#define MCD_BUSY (1 << 12)
59#define SEM_BUSY (1 << 14)
60#define RLC_BUSY (1 << 15)
61#define IH_BUSY (1 << 17)
Alex Deucherfecf1d02011-03-02 20:07:29 -050062
Alex Deucherf60cbd12012-12-04 15:27:33 -050063#define SRBM_SOFT_RESET 0x0E60
64#define SOFT_RESET_BIF (1 << 1)
65#define SOFT_RESET_CG (1 << 2)
66#define SOFT_RESET_DC (1 << 5)
67#define SOFT_RESET_DMA1 (1 << 6)
68#define SOFT_RESET_GRBM (1 << 8)
69#define SOFT_RESET_HDP (1 << 9)
70#define SOFT_RESET_IH (1 << 10)
71#define SOFT_RESET_MC (1 << 11)
72#define SOFT_RESET_RLC (1 << 13)
73#define SOFT_RESET_ROM (1 << 14)
74#define SOFT_RESET_SEM (1 << 15)
75#define SOFT_RESET_VMC (1 << 17)
76#define SOFT_RESET_DMA (1 << 20)
77#define SOFT_RESET_TST (1 << 21)
Jerome Glisse64c56e82013-01-02 17:30:35 -050078#define SOFT_RESET_REGBB (1 << 22)
Alex Deucherf60cbd12012-12-04 15:27:33 -050079#define SOFT_RESET_ORB (1 << 23)
80
Alex Deucher168757e2013-01-18 19:17:22 -050081#define SRBM_STATUS2 0x0EC4
82#define DMA_BUSY (1 << 5)
83#define DMA1_BUSY (1 << 6)
84
Alex Deucherfa8198e2011-03-02 20:07:30 -050085#define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
86#define REQUEST_TYPE(x) (((x) & 0xf) << 0)
87#define RESPONSE_TYPE_MASK 0x000000F0
88#define RESPONSE_TYPE_SHIFT 4
89#define VM_L2_CNTL 0x1400
90#define ENABLE_L2_CACHE (1 << 0)
91#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
92#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
93#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
94#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
95#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18)
96/* CONTEXT1_IDENTITY_ACCESS_MODE
97 * 0 physical = logical
98 * 1 logical via context1 page table
99 * 2 inside identity aperture use translation, outside physical = logical
100 * 3 inside identity aperture physical = logical, outside use translation
101 */
102#define VM_L2_CNTL2 0x1404
103#define INVALIDATE_ALL_L1_TLBS (1 << 0)
104#define INVALIDATE_L2_CACHE (1 << 1)
105#define VM_L2_CNTL3 0x1408
106#define BANK_SELECT(x) ((x) << 0)
107#define CACHE_UPDATE_MODE(x) ((x) << 6)
108#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
109#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
110#define VM_L2_STATUS 0x140C
111#define L2_BUSY (1 << 0)
112#define VM_CONTEXT0_CNTL 0x1410
113#define ENABLE_CONTEXT (1 << 0)
114#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Christian Königae133a12012-09-18 15:30:44 -0400115#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucherfa8198e2011-03-02 20:07:30 -0500116#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Christian Königae133a12012-09-18 15:30:44 -0400117#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
118#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
119#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
120#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
121#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
122#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
123#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
124#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
125#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
126#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucherfa8198e2011-03-02 20:07:30 -0500127#define VM_CONTEXT1_CNTL 0x1414
128#define VM_CONTEXT0_CNTL2 0x1430
129#define VM_CONTEXT1_CNTL2 0x1434
130#define VM_INVALIDATE_REQUEST 0x1478
131#define VM_INVALIDATE_RESPONSE 0x147c
132#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
133#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
134#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
135#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
136#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
137
Alex Deucherfecf1d02011-03-02 20:07:29 -0500138#define MC_SHARED_CHMAP 0x2004
139#define NOOFCHAN_SHIFT 12
140#define NOOFCHAN_MASK 0x00003000
141#define MC_SHARED_CHREMAP 0x2008
Alex Deucherfa8198e2011-03-02 20:07:30 -0500142
143#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
144#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
145#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
146#define MC_VM_MX_L1_TLB_CNTL 0x2064
147#define ENABLE_L1_TLB (1 << 0)
148#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
149#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
150#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
151#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
152#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
153#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
154#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
Alex Deucher05b3ef62012-03-20 17:18:37 -0400155#define FUS_MC_VM_FB_OFFSET 0x2068
Alex Deucherfa8198e2011-03-02 20:07:30 -0500156
Alex Deucher0af62b02011-01-06 21:19:31 -0500157#define MC_SHARED_BLACKOUT_CNTL 0x20ac
Alex Deucherfecf1d02011-03-02 20:07:29 -0500158#define MC_ARB_RAMCFG 0x2760
159#define NOOFBANK_SHIFT 0
160#define NOOFBANK_MASK 0x00000003
161#define NOOFRANK_SHIFT 2
162#define NOOFRANK_MASK 0x00000004
163#define NOOFROWS_SHIFT 3
164#define NOOFROWS_MASK 0x00000038
165#define NOOFCOLS_SHIFT 6
166#define NOOFCOLS_MASK 0x000000C0
167#define CHANSIZE_SHIFT 8
168#define CHANSIZE_MASK 0x00000100
169#define BURSTLENGTH_SHIFT 9
170#define BURSTLENGTH_MASK 0x00000200
171#define CHANSIZE_OVERRIDE (1 << 11)
Alex Deucher0af62b02011-01-06 21:19:31 -0500172#define MC_SEQ_SUP_CNTL 0x28c8
173#define RUN_MASK (1 << 0)
174#define MC_SEQ_SUP_PGM 0x28cc
175#define MC_IO_PAD_CNTL_D0 0x29d0
176#define MEM_FALL_OUT_CMD (1 << 8)
177#define MC_SEQ_MISC0 0x2a00
178#define MC_SEQ_MISC0_GDDR5_SHIFT 28
179#define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
180#define MC_SEQ_MISC0_GDDR5_VALUE 5
181#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
182#define MC_SEQ_IO_DEBUG_DATA 0x2a48
183
Alex Deucherfecf1d02011-03-02 20:07:29 -0500184#define HDP_HOST_PATH_CNTL 0x2C00
185#define HDP_NONSURFACE_BASE 0x2C04
186#define HDP_NONSURFACE_INFO 0x2C08
187#define HDP_NONSURFACE_SIZE 0x2C0C
188#define HDP_ADDR_CONFIG 0x2F48
Dave Airlie0b65f832011-05-19 14:14:42 +1000189#define HDP_MISC_CNTL 0x2F4C
190#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
Alex Deucherfecf1d02011-03-02 20:07:29 -0500191
192#define CC_SYS_RB_BACKEND_DISABLE 0x3F88
193#define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C
194#define CGTS_SYS_TCC_DISABLE 0x3F90
195#define CGTS_USER_SYS_TCC_DISABLE 0x3F94
196
Alex Deucher416a2bd2012-05-31 19:00:25 -0400197#define RLC_GFX_INDEX 0x3FC4
198
Alex Deucherfecf1d02011-03-02 20:07:29 -0500199#define CONFIG_MEMSIZE 0x5428
200
Alex Deucherfa8198e2011-03-02 20:07:30 -0500201#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
Alex Deucherfecf1d02011-03-02 20:07:29 -0500202#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
203
204#define GRBM_CNTL 0x8000
205#define GRBM_READ_TIMEOUT(x) ((x) << 0)
206#define GRBM_STATUS 0x8010
207#define CMDFIFO_AVAIL_MASK 0x0000000F
208#define RING2_RQ_PENDING (1 << 4)
209#define SRBM_RQ_PENDING (1 << 5)
210#define RING1_RQ_PENDING (1 << 6)
211#define CF_RQ_PENDING (1 << 7)
212#define PF_RQ_PENDING (1 << 8)
213#define GDS_DMA_RQ_PENDING (1 << 9)
214#define GRBM_EE_BUSY (1 << 10)
215#define SX_CLEAN (1 << 11)
216#define DB_CLEAN (1 << 12)
217#define CB_CLEAN (1 << 13)
218#define TA_BUSY (1 << 14)
219#define GDS_BUSY (1 << 15)
220#define VGT_BUSY_NO_DMA (1 << 16)
221#define VGT_BUSY (1 << 17)
222#define IA_BUSY_NO_DMA (1 << 18)
223#define IA_BUSY (1 << 19)
224#define SX_BUSY (1 << 20)
225#define SH_BUSY (1 << 21)
226#define SPI_BUSY (1 << 22)
227#define SC_BUSY (1 << 24)
228#define PA_BUSY (1 << 25)
229#define DB_BUSY (1 << 26)
230#define CP_COHERENCY_BUSY (1 << 28)
231#define CP_BUSY (1 << 29)
232#define CB_BUSY (1 << 30)
233#define GUI_ACTIVE (1 << 31)
234#define GRBM_STATUS_SE0 0x8014
235#define GRBM_STATUS_SE1 0x8018
236#define SE_SX_CLEAN (1 << 0)
237#define SE_DB_CLEAN (1 << 1)
238#define SE_CB_CLEAN (1 << 2)
239#define SE_VGT_BUSY (1 << 23)
240#define SE_PA_BUSY (1 << 24)
241#define SE_TA_BUSY (1 << 25)
242#define SE_SX_BUSY (1 << 26)
243#define SE_SPI_BUSY (1 << 27)
244#define SE_SH_BUSY (1 << 28)
245#define SE_SC_BUSY (1 << 29)
246#define SE_DB_BUSY (1 << 30)
247#define SE_CB_BUSY (1 << 31)
248#define GRBM_SOFT_RESET 0x8020
249#define SOFT_RESET_CP (1 << 0)
250#define SOFT_RESET_CB (1 << 1)
251#define SOFT_RESET_DB (1 << 3)
252#define SOFT_RESET_GDS (1 << 4)
253#define SOFT_RESET_PA (1 << 5)
254#define SOFT_RESET_SC (1 << 6)
255#define SOFT_RESET_SPI (1 << 8)
256#define SOFT_RESET_SH (1 << 9)
257#define SOFT_RESET_SX (1 << 10)
258#define SOFT_RESET_TC (1 << 11)
259#define SOFT_RESET_TA (1 << 12)
260#define SOFT_RESET_VGT (1 << 14)
261#define SOFT_RESET_IA (1 << 15)
262
Alex Deucher416a2bd2012-05-31 19:00:25 -0400263#define GRBM_GFX_INDEX 0x802C
264#define INSTANCE_INDEX(x) ((x) << 0)
265#define SE_INDEX(x) ((x) << 16)
266#define INSTANCE_BROADCAST_WRITES (1 << 30)
267#define SE_BROADCAST_WRITES (1 << 31)
268
Alex Deucher0c88a022011-03-02 20:07:31 -0500269#define SCRATCH_REG0 0x8500
270#define SCRATCH_REG1 0x8504
271#define SCRATCH_REG2 0x8508
272#define SCRATCH_REG3 0x850C
273#define SCRATCH_REG4 0x8510
274#define SCRATCH_REG5 0x8514
275#define SCRATCH_REG6 0x8518
276#define SCRATCH_REG7 0x851C
277#define SCRATCH_UMSK 0x8540
278#define SCRATCH_ADDR 0x8544
279#define CP_SEM_WAIT_TIMER 0x85BC
Alex Deucher11ef3f12012-01-20 14:47:43 -0500280#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
Jerome Glisse721604a2012-01-05 22:11:05 -0500281#define CP_COHER_CNTL2 0x85E8
Jerome Glisse440a7cd2012-06-27 12:25:01 -0400282#define CP_STALLED_STAT1 0x8674
283#define CP_STALLED_STAT2 0x8678
284#define CP_BUSY_STAT 0x867C
285#define CP_STAT 0x8680
Alex Deucher0c88a022011-03-02 20:07:31 -0500286#define CP_ME_CNTL 0x86D8
287#define CP_ME_HALT (1 << 28)
288#define CP_PFP_HALT (1 << 26)
289#define CP_RB2_RPTR 0x86f8
290#define CP_RB1_RPTR 0x86fc
291#define CP_RB0_RPTR 0x8700
292#define CP_RB_WPTR_DELAY 0x8704
Alex Deucherfecf1d02011-03-02 20:07:29 -0500293#define CP_MEQ_THRESHOLDS 0x8764
294#define MEQ1_START(x) ((x) << 0)
295#define MEQ2_START(x) ((x) << 8)
296#define CP_PERFMON_CNTL 0x87FC
297
298#define VGT_CACHE_INVALIDATION 0x88C4
299#define CACHE_INVALIDATION(x) ((x) << 0)
300#define VC_ONLY 0
301#define TC_ONLY 1
302#define VC_AND_TC 2
303#define AUTO_INVLD_EN(x) ((x) << 6)
304#define NO_AUTO 0
305#define ES_AUTO 1
306#define GS_AUTO 2
307#define ES_AND_GS_AUTO 3
308#define VGT_GS_VERTEX_REUSE 0x88D4
309
310#define CC_GC_SHADER_PIPE_CONFIG 0x8950
311#define GC_USER_SHADER_PIPE_CONFIG 0x8954
312#define INACTIVE_QD_PIPES(x) ((x) << 8)
313#define INACTIVE_QD_PIPES_MASK 0x0000FF00
314#define INACTIVE_QD_PIPES_SHIFT 8
315#define INACTIVE_SIMDS(x) ((x) << 16)
316#define INACTIVE_SIMDS_MASK 0xFFFF0000
317#define INACTIVE_SIMDS_SHIFT 16
318
319#define VGT_PRIMITIVE_TYPE 0x8958
320#define VGT_NUM_INSTANCES 0x8974
321#define VGT_TF_RING_SIZE 0x8988
322#define VGT_OFFCHIP_LDS_BASE 0x89b4
323
324#define PA_SC_LINE_STIPPLE_STATE 0x8B10
325#define PA_CL_ENHANCE 0x8A14
326#define CLIP_VTX_REORDER_ENA (1 << 0)
327#define NUM_CLIP_SEQ(x) ((x) << 1)
328#define PA_SC_FIFO_SIZE 0x8BCC
329#define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
330#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
331#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
332#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
333#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
334#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
335
336#define SQ_CONFIG 0x8C00
337#define VC_ENABLE (1 << 0)
338#define EXPORT_SRC_C (1 << 1)
339#define GFX_PRIO(x) ((x) << 2)
340#define CS1_PRIO(x) ((x) << 4)
341#define CS2_PRIO(x) ((x) << 6)
342#define SQ_GPR_RESOURCE_MGMT_1 0x8C04
343#define NUM_PS_GPRS(x) ((x) << 0)
344#define NUM_VS_GPRS(x) ((x) << 16)
345#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
346#define SQ_ESGS_RING_SIZE 0x8c44
347#define SQ_GSVS_RING_SIZE 0x8c4c
348#define SQ_ESTMP_RING_BASE 0x8c50
349#define SQ_ESTMP_RING_SIZE 0x8c54
350#define SQ_GSTMP_RING_BASE 0x8c58
351#define SQ_GSTMP_RING_SIZE 0x8c5c
352#define SQ_VSTMP_RING_BASE 0x8c60
353#define SQ_VSTMP_RING_SIZE 0x8c64
354#define SQ_PSTMP_RING_BASE 0x8c68
355#define SQ_PSTMP_RING_SIZE 0x8c6c
356#define SQ_MS_FIFO_SIZES 0x8CF0
357#define CACHE_FIFO_SIZE(x) ((x) << 0)
358#define FETCH_FIFO_HIWATER(x) ((x) << 8)
359#define DONE_FIFO_HIWATER(x) ((x) << 16)
360#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
361#define SQ_LSTMP_RING_BASE 0x8e10
362#define SQ_LSTMP_RING_SIZE 0x8e14
363#define SQ_HSTMP_RING_BASE 0x8e18
364#define SQ_HSTMP_RING_SIZE 0x8e1c
365#define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
366#define DYN_GPR_ENABLE (1 << 8)
367#define SQ_CONST_MEM_BASE 0x8df8
368
369#define SX_EXPORT_BUFFER_SIZES 0x900C
370#define COLOR_BUFFER_SIZE(x) ((x) << 0)
371#define POSITION_BUFFER_SIZE(x) ((x) << 8)
372#define SMX_BUFFER_SIZE(x) ((x) << 16)
373#define SX_DEBUG_1 0x9058
374#define ENABLE_NEW_SMX_ADDRESS (1 << 16)
375
376#define SPI_CONFIG_CNTL 0x9100
377#define GPR_WRITE_PRIORITY(x) ((x) << 0)
378#define SPI_CONFIG_CNTL_1 0x913C
379#define VTX_DONE_DELAY(x) ((x) << 0)
380#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
381#define CRC_SIMD_ID_WADDR_DISABLE (1 << 8)
382
383#define CGTS_TCC_DISABLE 0x9148
384#define CGTS_USER_TCC_DISABLE 0x914C
385#define TCC_DISABLE_MASK 0xFFFF0000
386#define TCC_DISABLE_SHIFT 16
Alex Deucher2498c412011-07-01 12:58:54 -0400387#define CGTS_SM_CTRL_REG 0x9150
Alex Deucherfecf1d02011-03-02 20:07:29 -0500388#define OVERRIDE (1 << 21)
389
390#define TA_CNTL_AUX 0x9508
391#define DISABLE_CUBE_WRAP (1 << 0)
392#define DISABLE_CUBE_ANISO (1 << 1)
393
394#define TCP_CHAN_STEER_LO 0x960c
395#define TCP_CHAN_STEER_HI 0x9610
396
397#define CC_RB_BACKEND_DISABLE 0x98F4
398#define BACKEND_DISABLE(x) ((x) << 16)
399#define GB_ADDR_CONFIG 0x98F8
400#define NUM_PIPES(x) ((x) << 0)
401#define NUM_PIPES_MASK 0x00000007
402#define NUM_PIPES_SHIFT 0
403#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
404#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
405#define PIPE_INTERLEAVE_SIZE_SHIFT 4
406#define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
407#define NUM_SHADER_ENGINES(x) ((x) << 12)
408#define NUM_SHADER_ENGINES_MASK 0x00003000
409#define NUM_SHADER_ENGINES_SHIFT 12
410#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
411#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
412#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
413#define NUM_GPUS(x) ((x) << 20)
414#define NUM_GPUS_MASK 0x00700000
415#define NUM_GPUS_SHIFT 20
416#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
417#define MULTI_GPU_TILE_SIZE_MASK 0x03000000
418#define MULTI_GPU_TILE_SIZE_SHIFT 24
419#define ROW_SIZE(x) ((x) << 28)
Alex Deucherbb920912011-05-23 14:22:26 -0400420#define ROW_SIZE_MASK 0x30000000
Alex Deucherfecf1d02011-03-02 20:07:29 -0500421#define ROW_SIZE_SHIFT 28
422#define NUM_LOWER_PIPES(x) ((x) << 30)
423#define NUM_LOWER_PIPES_MASK 0x40000000
424#define NUM_LOWER_PIPES_SHIFT 30
425#define GB_BACKEND_MAP 0x98FC
426
427#define CB_PERF_CTR0_SEL_0 0x9A20
428#define CB_PERF_CTR0_SEL_1 0x9A24
429#define CB_PERF_CTR1_SEL_0 0x9A28
430#define CB_PERF_CTR1_SEL_1 0x9A2C
431#define CB_PERF_CTR2_SEL_0 0x9A30
432#define CB_PERF_CTR2_SEL_1 0x9A34
433#define CB_PERF_CTR3_SEL_0 0x9A38
434#define CB_PERF_CTR3_SEL_1 0x9A3C
435
436#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
437#define BACKEND_DISABLE_MASK 0x00FF0000
438#define BACKEND_DISABLE_SHIFT 16
439
440#define SMX_DC_CTL0 0xA020
441#define USE_HASH_FUNCTION (1 << 0)
442#define NUMBER_OF_SETS(x) ((x) << 1)
443#define FLUSH_ALL_ON_EVENT (1 << 10)
444#define STALL_ON_EVENT (1 << 11)
445#define SMX_EVENT_CTL 0xA02C
446#define ES_FLUSH_CTL(x) ((x) << 0)
447#define GS_FLUSH_CTL(x) ((x) << 3)
448#define ACK_FLUSH_CTL(x) ((x) << 6)
449#define SYNC_FLUSH_CTL (1 << 8)
450
Alex Deucher0c88a022011-03-02 20:07:31 -0500451#define CP_RB0_BASE 0xC100
452#define CP_RB0_CNTL 0xC104
453#define RB_BUFSZ(x) ((x) << 0)
454#define RB_BLKSZ(x) ((x) << 8)
455#define RB_NO_UPDATE (1 << 27)
456#define RB_RPTR_WR_ENA (1 << 31)
457#define BUF_SWAP_32BIT (2 << 16)
458#define CP_RB0_RPTR_ADDR 0xC10C
459#define CP_RB0_RPTR_ADDR_HI 0xC110
460#define CP_RB0_WPTR 0xC114
Alex Deucher1b370782011-11-17 20:13:28 -0500461
462#define CP_INT_CNTL 0xC124
463# define CNTX_BUSY_INT_ENABLE (1 << 19)
464# define CNTX_EMPTY_INT_ENABLE (1 << 20)
465# define TIME_STAMP_INT_ENABLE (1 << 26)
466
Alex Deucher0c88a022011-03-02 20:07:31 -0500467#define CP_RB1_BASE 0xC180
468#define CP_RB1_CNTL 0xC184
469#define CP_RB1_RPTR_ADDR 0xC188
470#define CP_RB1_RPTR_ADDR_HI 0xC18C
471#define CP_RB1_WPTR 0xC190
472#define CP_RB2_BASE 0xC194
473#define CP_RB2_CNTL 0xC198
474#define CP_RB2_RPTR_ADDR 0xC19C
475#define CP_RB2_RPTR_ADDR_HI 0xC1A0
476#define CP_RB2_WPTR 0xC1A4
477#define CP_PFP_UCODE_ADDR 0xC150
478#define CP_PFP_UCODE_DATA 0xC154
479#define CP_ME_RAM_RADDR 0xC158
480#define CP_ME_RAM_WADDR 0xC15C
481#define CP_ME_RAM_DATA 0xC160
482#define CP_DEBUG 0xC1FC
483
Alex Deucherb40e7e12011-11-17 14:57:50 -0500484#define VGT_EVENT_INITIATOR 0x28a90
485# define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0)
486# define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
487
Alex Deucher0c88a022011-03-02 20:07:31 -0500488/*
489 * PM4
490 */
Ilija Hadzic4e872ae2013-01-02 18:27:48 -0500491#define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
Alex Deucher0c88a022011-03-02 20:07:31 -0500492 (((reg) >> 2) & 0xFFFF) | \
493 ((n) & 0x3FFF) << 16)
494#define CP_PACKET2 0x80000000
495#define PACKET2_PAD_SHIFT 0
496#define PACKET2_PAD_MASK (0x3fffffff << 0)
497
498#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
499
Ilija Hadzic4e872ae2013-01-02 18:27:48 -0500500#define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
Alex Deucher0c88a022011-03-02 20:07:31 -0500501 (((op) & 0xFF) << 8) | \
502 ((n) & 0x3FFF) << 16)
503
504/* Packet 3 types */
505#define PACKET3_NOP 0x10
506#define PACKET3_SET_BASE 0x11
507#define PACKET3_CLEAR_STATE 0x12
508#define PACKET3_INDEX_BUFFER_SIZE 0x13
509#define PACKET3_DEALLOC_STATE 0x14
510#define PACKET3_DISPATCH_DIRECT 0x15
511#define PACKET3_DISPATCH_INDIRECT 0x16
512#define PACKET3_INDIRECT_BUFFER_END 0x17
Jerome Glisse721604a2012-01-05 22:11:05 -0500513#define PACKET3_MODE_CONTROL 0x18
Alex Deucher0c88a022011-03-02 20:07:31 -0500514#define PACKET3_SET_PREDICATION 0x20
515#define PACKET3_REG_RMW 0x21
516#define PACKET3_COND_EXEC 0x22
517#define PACKET3_PRED_EXEC 0x23
518#define PACKET3_DRAW_INDIRECT 0x24
519#define PACKET3_DRAW_INDEX_INDIRECT 0x25
520#define PACKET3_INDEX_BASE 0x26
521#define PACKET3_DRAW_INDEX_2 0x27
522#define PACKET3_CONTEXT_CONTROL 0x28
523#define PACKET3_DRAW_INDEX_OFFSET 0x29
524#define PACKET3_INDEX_TYPE 0x2A
525#define PACKET3_DRAW_INDEX 0x2B
526#define PACKET3_DRAW_INDEX_AUTO 0x2D
527#define PACKET3_DRAW_INDEX_IMMD 0x2E
528#define PACKET3_NUM_INSTANCES 0x2F
529#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
530#define PACKET3_INDIRECT_BUFFER 0x32
531#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
532#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
533#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
534#define PACKET3_WRITE_DATA 0x37
535#define PACKET3_MEM_SEMAPHORE 0x39
536#define PACKET3_MPEG_INDEX 0x3A
537#define PACKET3_WAIT_REG_MEM 0x3C
538#define PACKET3_MEM_WRITE 0x3D
Christian König58f8cf52012-10-22 17:42:35 +0200539#define PACKET3_PFP_SYNC_ME 0x42
Alex Deucher0c88a022011-03-02 20:07:31 -0500540#define PACKET3_SURFACE_SYNC 0x43
541# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
542# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
543# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
544# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
545# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
546# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
547# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
548# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
549# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
550# define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
551# define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
552# define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
553# define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
554# define PACKET3_FULL_CACHE_ENA (1 << 20)
555# define PACKET3_TC_ACTION_ENA (1 << 23)
556# define PACKET3_CB_ACTION_ENA (1 << 25)
557# define PACKET3_DB_ACTION_ENA (1 << 26)
558# define PACKET3_SH_ACTION_ENA (1 << 27)
559# define PACKET3_SX_ACTION_ENA (1 << 28)
560#define PACKET3_ME_INITIALIZE 0x44
561#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
562#define PACKET3_COND_WRITE 0x45
563#define PACKET3_EVENT_WRITE 0x46
Alex Deucherb40e7e12011-11-17 14:57:50 -0500564#define EVENT_TYPE(x) ((x) << 0)
565#define EVENT_INDEX(x) ((x) << 8)
566 /* 0 - any non-TS event
567 * 1 - ZPASS_DONE
568 * 2 - SAMPLE_PIPELINESTAT
569 * 3 - SAMPLE_STREAMOUTSTAT*
570 * 4 - *S_PARTIAL_FLUSH
571 * 5 - TS events
572 */
Alex Deucher0c88a022011-03-02 20:07:31 -0500573#define PACKET3_EVENT_WRITE_EOP 0x47
Alex Deucherb40e7e12011-11-17 14:57:50 -0500574#define DATA_SEL(x) ((x) << 29)
575 /* 0 - discard
576 * 1 - send low 32bit data
577 * 2 - send 64bit data
578 * 3 - send 64bit counter value
579 */
580#define INT_SEL(x) ((x) << 24)
581 /* 0 - none
582 * 1 - interrupt only (DATA_SEL = 0)
583 * 2 - interrupt when data write is confirmed
584 */
Alex Deucher0c88a022011-03-02 20:07:31 -0500585#define PACKET3_EVENT_WRITE_EOS 0x48
586#define PACKET3_PREAMBLE_CNTL 0x4A
587# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
588# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
589#define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
590#define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
591#define PACKET3_ALU_PS_CONST_UPDATE 0x4E
592#define PACKET3_ALU_VS_CONST_UPDATE 0x4F
593#define PACKET3_ONE_REG_WRITE 0x57
594#define PACKET3_SET_CONFIG_REG 0x68
595#define PACKET3_SET_CONFIG_REG_START 0x00008000
596#define PACKET3_SET_CONFIG_REG_END 0x0000ac00
597#define PACKET3_SET_CONTEXT_REG 0x69
598#define PACKET3_SET_CONTEXT_REG_START 0x00028000
599#define PACKET3_SET_CONTEXT_REG_END 0x00029000
600#define PACKET3_SET_ALU_CONST 0x6A
601/* alu const buffers only; no reg file */
602#define PACKET3_SET_BOOL_CONST 0x6B
603#define PACKET3_SET_BOOL_CONST_START 0x0003a500
604#define PACKET3_SET_BOOL_CONST_END 0x0003a518
605#define PACKET3_SET_LOOP_CONST 0x6C
606#define PACKET3_SET_LOOP_CONST_START 0x0003a200
607#define PACKET3_SET_LOOP_CONST_END 0x0003a500
608#define PACKET3_SET_RESOURCE 0x6D
609#define PACKET3_SET_RESOURCE_START 0x00030000
610#define PACKET3_SET_RESOURCE_END 0x00038000
611#define PACKET3_SET_SAMPLER 0x6E
612#define PACKET3_SET_SAMPLER_START 0x0003c000
613#define PACKET3_SET_SAMPLER_END 0x0003c600
614#define PACKET3_SET_CTL_CONST 0x6F
615#define PACKET3_SET_CTL_CONST_START 0x0003cff0
616#define PACKET3_SET_CTL_CONST_END 0x0003ff0c
617#define PACKET3_SET_RESOURCE_OFFSET 0x70
618#define PACKET3_SET_ALU_CONST_VS 0x71
619#define PACKET3_SET_ALU_CONST_DI 0x72
620#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
621#define PACKET3_SET_RESOURCE_INDIRECT 0x74
622#define PACKET3_SET_APPEND_CNT 0x75
Christian König2a6f1ab2012-08-11 15:00:30 +0200623#define PACKET3_ME_WRITE 0x7A
Alex Deucher0c88a022011-03-02 20:07:31 -0500624
Alex Deucherf60cbd12012-12-04 15:27:33 -0500625/* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
626#define DMA0_REGISTER_OFFSET 0x0 /* not a register */
627#define DMA1_REGISTER_OFFSET 0x800 /* not a register */
628
629#define DMA_RB_CNTL 0xd000
630# define DMA_RB_ENABLE (1 << 0)
631# define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
632# define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
633# define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
634# define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
635# define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
636#define DMA_RB_BASE 0xd004
637#define DMA_RB_RPTR 0xd008
638#define DMA_RB_WPTR 0xd00c
639
640#define DMA_RB_RPTR_ADDR_HI 0xd01c
641#define DMA_RB_RPTR_ADDR_LO 0xd020
642
643#define DMA_IB_CNTL 0xd024
644# define DMA_IB_ENABLE (1 << 0)
645# define DMA_IB_SWAP_ENABLE (1 << 4)
646# define CMD_VMID_FORCE (1 << 31)
647#define DMA_IB_RPTR 0xd028
648#define DMA_CNTL 0xd02c
649# define TRAP_ENABLE (1 << 0)
650# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
651# define SEM_WAIT_INT_ENABLE (1 << 2)
652# define DATA_SWAP_ENABLE (1 << 3)
653# define FENCE_SWAP_ENABLE (1 << 4)
654# define CTXEMPTY_INT_ENABLE (1 << 28)
655#define DMA_STATUS_REG 0xd034
656# define DMA_IDLE (1 << 0)
657#define DMA_SEM_INCOMPLETE_TIMER_CNTL 0xd044
658#define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0xd048
659#define DMA_TILING_CONFIG 0xd0b8
660#define DMA_MODE 0xd0bc
661
662#define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
663 (((t) & 0x1) << 23) | \
664 (((s) & 0x1) << 22) | \
665 (((n) & 0xFFFFF) << 0))
666
667#define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
668 (((vmid) & 0xF) << 20) | \
669 (((n) & 0xFFFFF) << 0))
670
671/* async DMA Packet types */
672#define DMA_PACKET_WRITE 0x2
673#define DMA_PACKET_COPY 0x3
674#define DMA_PACKET_INDIRECT_BUFFER 0x4
675#define DMA_PACKET_SEMAPHORE 0x5
676#define DMA_PACKET_FENCE 0x6
677#define DMA_PACKET_TRAP 0x7
678#define DMA_PACKET_SRBM_WRITE 0x9
679#define DMA_PACKET_CONSTANT_FILL 0xd
680#define DMA_PACKET_NOP 0xf
681
Alex Deucher0af62b02011-01-06 21:19:31 -0500682#endif