Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Freescale MPC85xx, MPC83xx DMA Engine support |
| 3 | * |
Li Yang | e2c8e425 | 2010-11-11 20:16:29 +0800 | [diff] [blame] | 4 | * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved. |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 5 | * |
| 6 | * Author: |
| 7 | * Zhang Wei <wei.zhang@freescale.com>, Jul 2007 |
| 8 | * Ebony Zhu <ebony.zhu@freescale.com>, May 2007 |
| 9 | * |
| 10 | * Description: |
| 11 | * DMA engine driver for Freescale MPC8540 DMA controller, which is |
| 12 | * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc. |
Stefan Weil | c2e07b3 | 2010-08-03 19:44:52 +0200 | [diff] [blame] | 13 | * The support for MPC8349 DMA controller is also added. |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 14 | * |
Ira W. Snyder | a7aea37 | 2009-04-23 16:17:54 -0700 | [diff] [blame] | 15 | * This driver instructs the DMA controller to issue the PCI Read Multiple |
| 16 | * command for PCI read operations, instead of using the default PCI Read Line |
| 17 | * command. Please be aware that this setting may result in read pre-fetching |
| 18 | * on some platforms. |
| 19 | * |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 20 | * This is free software; you can redistribute it and/or modify |
| 21 | * it under the terms of the GNU General Public License as published by |
| 22 | * the Free Software Foundation; either version 2 of the License, or |
| 23 | * (at your option) any later version. |
| 24 | * |
| 25 | */ |
| 26 | |
| 27 | #include <linux/init.h> |
| 28 | #include <linux/module.h> |
| 29 | #include <linux/pci.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 31 | #include <linux/interrupt.h> |
| 32 | #include <linux/dmaengine.h> |
| 33 | #include <linux/delay.h> |
| 34 | #include <linux/dma-mapping.h> |
| 35 | #include <linux/dmapool.h> |
| 36 | #include <linux/of_platform.h> |
| 37 | |
| 38 | #include "fsldma.h" |
| 39 | |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 40 | #define chan_dbg(chan, fmt, arg...) \ |
| 41 | dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg) |
| 42 | #define chan_err(chan, fmt, arg...) \ |
| 43 | dev_err(chan->dev, "%s: " fmt, chan->name, ##arg) |
Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 44 | |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 45 | static const char msg_ld_oom[] = "No free memory for link descriptor"; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 46 | |
Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 47 | /* |
| 48 | * Register Helpers |
| 49 | */ |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 50 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 51 | static void set_sr(struct fsldma_chan *chan, u32 val) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 52 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 53 | DMA_OUT(chan, &chan->regs->sr, val, 32); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 54 | } |
| 55 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 56 | static u32 get_sr(struct fsldma_chan *chan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 57 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 58 | return DMA_IN(chan, &chan->regs->sr, 32); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 59 | } |
| 60 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 61 | static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 62 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 63 | DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 64 | } |
| 65 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 66 | static dma_addr_t get_cdar(struct fsldma_chan *chan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 67 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 68 | return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 69 | } |
| 70 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 71 | static u32 get_bcr(struct fsldma_chan *chan) |
Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 72 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 73 | return DMA_IN(chan, &chan->regs->bcr, 32); |
Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 74 | } |
| 75 | |
Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 76 | /* |
| 77 | * Descriptor Helpers |
| 78 | */ |
| 79 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 80 | static void set_desc_cnt(struct fsldma_chan *chan, |
| 81 | struct fsl_dma_ld_hw *hw, u32 count) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 82 | { |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 83 | hw->count = CPU_TO_DMA(chan, count, 32); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 84 | } |
| 85 | |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 86 | static u32 get_desc_cnt(struct fsldma_chan *chan, struct fsl_desc_sw *desc) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 87 | { |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 88 | return DMA_TO_CPU(chan, desc->hw.count, 32); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 89 | } |
| 90 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 91 | static void set_desc_src(struct fsldma_chan *chan, |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 92 | struct fsl_dma_ld_hw *hw, dma_addr_t src) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 93 | { |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 94 | u64 snoop_bits; |
Dan Williams | 900325a | 2009-03-02 15:33:46 -0700 | [diff] [blame] | 95 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 96 | snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) |
| 97 | ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0; |
| 98 | hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 99 | } |
| 100 | |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 101 | static dma_addr_t get_desc_src(struct fsldma_chan *chan, |
| 102 | struct fsl_desc_sw *desc) |
| 103 | { |
| 104 | u64 snoop_bits; |
| 105 | |
| 106 | snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) |
| 107 | ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0; |
| 108 | return DMA_TO_CPU(chan, desc->hw.src_addr, 64) & ~snoop_bits; |
| 109 | } |
| 110 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 111 | static void set_desc_dst(struct fsldma_chan *chan, |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 112 | struct fsl_dma_ld_hw *hw, dma_addr_t dst) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 113 | { |
| 114 | u64 snoop_bits; |
| 115 | |
| 116 | snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) |
| 117 | ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0; |
| 118 | hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64); |
| 119 | } |
| 120 | |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 121 | static dma_addr_t get_desc_dst(struct fsldma_chan *chan, |
| 122 | struct fsl_desc_sw *desc) |
| 123 | { |
| 124 | u64 snoop_bits; |
| 125 | |
| 126 | snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) |
| 127 | ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0; |
| 128 | return DMA_TO_CPU(chan, desc->hw.dst_addr, 64) & ~snoop_bits; |
| 129 | } |
| 130 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 131 | static void set_desc_next(struct fsldma_chan *chan, |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 132 | struct fsl_dma_ld_hw *hw, dma_addr_t next) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 133 | { |
| 134 | u64 snoop_bits; |
| 135 | |
| 136 | snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX) |
| 137 | ? FSL_DMA_SNEN : 0; |
| 138 | hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64); |
| 139 | } |
| 140 | |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 141 | static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 142 | { |
Ira Snyder | 776c894 | 2009-05-15 11:33:20 -0700 | [diff] [blame] | 143 | u64 snoop_bits; |
| 144 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 145 | snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX) |
Ira Snyder | 776c894 | 2009-05-15 11:33:20 -0700 | [diff] [blame] | 146 | ? FSL_DMA_SNEN : 0; |
| 147 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 148 | desc->hw.next_ln_addr = CPU_TO_DMA(chan, |
| 149 | DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL |
Ira Snyder | 776c894 | 2009-05-15 11:33:20 -0700 | [diff] [blame] | 150 | | snoop_bits, 64); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 151 | } |
| 152 | |
Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 153 | /* |
| 154 | * DMA Engine Hardware Control Helpers |
| 155 | */ |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 156 | |
Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 157 | static void dma_init(struct fsldma_chan *chan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 158 | { |
Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 159 | /* Reset the channel */ |
| 160 | DMA_OUT(chan, &chan->regs->mr, 0, 32); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 161 | |
Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 162 | switch (chan->feature & FSL_DMA_IP_MASK) { |
| 163 | case FSL_DMA_IP_85XX: |
| 164 | /* Set the channel to below modes: |
| 165 | * EIE - Error interrupt enable |
Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 166 | * EOLNIE - End of links interrupt enable |
| 167 | * BWC - Bandwidth sharing among channels |
| 168 | */ |
| 169 | DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_BWC |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 170 | | FSL_DMA_MR_EIE | FSL_DMA_MR_EOLNIE, 32); |
Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 171 | break; |
| 172 | case FSL_DMA_IP_83XX: |
| 173 | /* Set the channel to below modes: |
| 174 | * EOTIE - End-of-transfer interrupt enable |
| 175 | * PRC_RM - PCI read multiple |
| 176 | */ |
| 177 | DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_EOTIE |
| 178 | | FSL_DMA_MR_PRC_RM, 32); |
| 179 | break; |
| 180 | } |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 181 | } |
| 182 | |
| 183 | static int dma_is_idle(struct fsldma_chan *chan) |
| 184 | { |
| 185 | u32 sr = get_sr(chan); |
| 186 | return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH); |
| 187 | } |
| 188 | |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 189 | /* |
| 190 | * Start the DMA controller |
| 191 | * |
| 192 | * Preconditions: |
| 193 | * - the CDAR register must point to the start descriptor |
| 194 | * - the MRn[CS] bit must be cleared |
| 195 | */ |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 196 | static void dma_start(struct fsldma_chan *chan) |
| 197 | { |
| 198 | u32 mode; |
| 199 | |
| 200 | mode = DMA_IN(chan, &chan->regs->mr, 32); |
| 201 | |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 202 | if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) { |
| 203 | DMA_OUT(chan, &chan->regs->bcr, 0, 32); |
| 204 | mode |= FSL_DMA_MR_EMP_EN; |
| 205 | } else { |
| 206 | mode &= ~FSL_DMA_MR_EMP_EN; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 207 | } |
| 208 | |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 209 | if (chan->feature & FSL_DMA_CHAN_START_EXT) { |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 210 | mode |= FSL_DMA_MR_EMS_EN; |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 211 | } else { |
| 212 | mode &= ~FSL_DMA_MR_EMS_EN; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 213 | mode |= FSL_DMA_MR_CS; |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 214 | } |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 215 | |
| 216 | DMA_OUT(chan, &chan->regs->mr, mode, 32); |
| 217 | } |
| 218 | |
| 219 | static void dma_halt(struct fsldma_chan *chan) |
| 220 | { |
| 221 | u32 mode; |
| 222 | int i; |
| 223 | |
Ira Snyder | a00ae34 | 2011-03-03 07:55:01 +0000 | [diff] [blame] | 224 | /* read the mode register */ |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 225 | mode = DMA_IN(chan, &chan->regs->mr, 32); |
Ira Snyder | a00ae34 | 2011-03-03 07:55:01 +0000 | [diff] [blame] | 226 | |
| 227 | /* |
| 228 | * The 85xx controller supports channel abort, which will stop |
| 229 | * the current transfer. On 83xx, this bit is the transfer error |
| 230 | * mask bit, which should not be changed. |
| 231 | */ |
| 232 | if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) { |
| 233 | mode |= FSL_DMA_MR_CA; |
| 234 | DMA_OUT(chan, &chan->regs->mr, mode, 32); |
| 235 | |
| 236 | mode &= ~FSL_DMA_MR_CA; |
| 237 | } |
| 238 | |
| 239 | /* stop the DMA controller */ |
| 240 | mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 241 | DMA_OUT(chan, &chan->regs->mr, mode, 32); |
| 242 | |
Ira Snyder | a00ae34 | 2011-03-03 07:55:01 +0000 | [diff] [blame] | 243 | /* wait for the DMA controller to become idle */ |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 244 | for (i = 0; i < 100; i++) { |
| 245 | if (dma_is_idle(chan)) |
| 246 | return; |
| 247 | |
| 248 | udelay(10); |
| 249 | } |
| 250 | |
| 251 | if (!dma_is_idle(chan)) |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 252 | chan_err(chan, "DMA halt timeout!\n"); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 253 | } |
| 254 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 255 | /** |
| 256 | * fsl_chan_set_src_loop_size - Set source address hold transfer size |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 257 | * @chan : Freescale DMA channel |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 258 | * @size : Address loop size, 0 for disable loop |
| 259 | * |
| 260 | * The set source address hold transfer size. The source |
| 261 | * address hold or loop transfer size is when the DMA transfer |
| 262 | * data from source address (SA), if the loop size is 4, the DMA will |
| 263 | * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA, |
| 264 | * SA + 1 ... and so on. |
| 265 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 266 | static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 267 | { |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 268 | u32 mode; |
| 269 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 270 | mode = DMA_IN(chan, &chan->regs->mr, 32); |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 271 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 272 | switch (size) { |
| 273 | case 0: |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 274 | mode &= ~FSL_DMA_MR_SAHE; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 275 | break; |
| 276 | case 1: |
| 277 | case 2: |
| 278 | case 4: |
| 279 | case 8: |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 280 | mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 281 | break; |
| 282 | } |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 283 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 284 | DMA_OUT(chan, &chan->regs->mr, mode, 32); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 285 | } |
| 286 | |
| 287 | /** |
Ira Snyder | 738f5f7 | 2010-01-06 13:34:02 +0000 | [diff] [blame] | 288 | * fsl_chan_set_dst_loop_size - Set destination address hold transfer size |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 289 | * @chan : Freescale DMA channel |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 290 | * @size : Address loop size, 0 for disable loop |
| 291 | * |
| 292 | * The set destination address hold transfer size. The destination |
| 293 | * address hold or loop transfer size is when the DMA transfer |
| 294 | * data to destination address (TA), if the loop size is 4, the DMA will |
| 295 | * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA, |
| 296 | * TA + 1 ... and so on. |
| 297 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 298 | static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 299 | { |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 300 | u32 mode; |
| 301 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 302 | mode = DMA_IN(chan, &chan->regs->mr, 32); |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 303 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 304 | switch (size) { |
| 305 | case 0: |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 306 | mode &= ~FSL_DMA_MR_DAHE; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 307 | break; |
| 308 | case 1: |
| 309 | case 2: |
| 310 | case 4: |
| 311 | case 8: |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 312 | mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 313 | break; |
| 314 | } |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 315 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 316 | DMA_OUT(chan, &chan->regs->mr, mode, 32); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 317 | } |
| 318 | |
| 319 | /** |
Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 320 | * fsl_chan_set_request_count - Set DMA Request Count for external control |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 321 | * @chan : Freescale DMA channel |
Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 322 | * @size : Number of bytes to transfer in a single request |
| 323 | * |
| 324 | * The Freescale DMA channel can be controlled by the external signal DREQ#. |
| 325 | * The DMA request count is how many bytes are allowed to transfer before |
| 326 | * pausing the channel, after which a new assertion of DREQ# resumes channel |
| 327 | * operation. |
| 328 | * |
| 329 | * A size of 0 disables external pause control. The maximum size is 1024. |
| 330 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 331 | static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size) |
Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 332 | { |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 333 | u32 mode; |
| 334 | |
Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 335 | BUG_ON(size > 1024); |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 336 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 337 | mode = DMA_IN(chan, &chan->regs->mr, 32); |
Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 338 | mode |= (__ilog2(size) << 24) & 0x0f000000; |
| 339 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 340 | DMA_OUT(chan, &chan->regs->mr, mode, 32); |
Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 341 | } |
| 342 | |
| 343 | /** |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 344 | * fsl_chan_toggle_ext_pause - Toggle channel external pause status |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 345 | * @chan : Freescale DMA channel |
Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 346 | * @enable : 0 is disabled, 1 is enabled. |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 347 | * |
Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 348 | * The Freescale DMA channel can be controlled by the external signal DREQ#. |
| 349 | * The DMA Request Count feature should be used in addition to this feature |
| 350 | * to set the number of bytes to transfer before pausing the channel. |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 351 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 352 | static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 353 | { |
Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 354 | if (enable) |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 355 | chan->feature |= FSL_DMA_CHAN_PAUSE_EXT; |
Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 356 | else |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 357 | chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 358 | } |
| 359 | |
| 360 | /** |
| 361 | * fsl_chan_toggle_ext_start - Toggle channel external start status |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 362 | * @chan : Freescale DMA channel |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 363 | * @enable : 0 is disabled, 1 is enabled. |
| 364 | * |
| 365 | * If enable the external start, the channel can be started by an |
| 366 | * external DMA start pin. So the dma_start() does not start the |
| 367 | * transfer immediately. The DMA channel will wait for the |
| 368 | * control pin asserted. |
| 369 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 370 | static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 371 | { |
| 372 | if (enable) |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 373 | chan->feature |= FSL_DMA_CHAN_START_EXT; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 374 | else |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 375 | chan->feature &= ~FSL_DMA_CHAN_START_EXT; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 376 | } |
| 377 | |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 378 | static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc) |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 379 | { |
| 380 | struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev); |
| 381 | |
| 382 | if (list_empty(&chan->ld_pending)) |
| 383 | goto out_splice; |
| 384 | |
| 385 | /* |
| 386 | * Add the hardware descriptor to the chain of hardware descriptors |
| 387 | * that already exists in memory. |
| 388 | * |
| 389 | * This will un-set the EOL bit of the existing transaction, and the |
| 390 | * last link in this transaction will become the EOL descriptor. |
| 391 | */ |
| 392 | set_desc_next(chan, &tail->hw, desc->async_tx.phys); |
| 393 | |
| 394 | /* |
| 395 | * Add the software descriptor and all children to the list |
| 396 | * of pending transactions |
| 397 | */ |
| 398 | out_splice: |
| 399 | list_splice_tail_init(&desc->tx_list, &chan->ld_pending); |
| 400 | } |
| 401 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 402 | static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx) |
| 403 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 404 | struct fsldma_chan *chan = to_fsl_chan(tx->chan); |
Dan Williams | eda3423 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 405 | struct fsl_desc_sw *desc = tx_to_fsl_desc(tx); |
| 406 | struct fsl_desc_sw *child; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 407 | unsigned long flags; |
| 408 | dma_cookie_t cookie; |
| 409 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 410 | spin_lock_irqsave(&chan->desc_lock, flags); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 411 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 412 | /* |
| 413 | * assign cookies to all of the software descriptors |
| 414 | * that make up this transaction |
| 415 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 416 | cookie = chan->common.cookie; |
Dan Williams | eda3423 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 417 | list_for_each_entry(child, &desc->tx_list, node) { |
Ira Snyder | bcfb746 | 2009-05-15 14:27:16 -0700 | [diff] [blame] | 418 | cookie++; |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 419 | if (cookie < DMA_MIN_COOKIE) |
| 420 | cookie = DMA_MIN_COOKIE; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 421 | |
Steven J. Magnani | 6ca3a7a | 2010-02-25 13:39:30 -0600 | [diff] [blame] | 422 | child->async_tx.cookie = cookie; |
Ira Snyder | bcfb746 | 2009-05-15 14:27:16 -0700 | [diff] [blame] | 423 | } |
| 424 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 425 | chan->common.cookie = cookie; |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 426 | |
| 427 | /* put this transaction onto the tail of the pending queue */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 428 | append_ld_queue(chan, desc); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 429 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 430 | spin_unlock_irqrestore(&chan->desc_lock, flags); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 431 | |
| 432 | return cookie; |
| 433 | } |
| 434 | |
| 435 | /** |
| 436 | * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool. |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 437 | * @chan : Freescale DMA channel |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 438 | * |
| 439 | * Return - The descriptor allocated. NULL for failed. |
| 440 | */ |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 441 | static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 442 | { |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 443 | struct fsl_desc_sw *desc; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 444 | dma_addr_t pdesc; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 445 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 446 | desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc); |
| 447 | if (!desc) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 448 | chan_dbg(chan, "out of memory for link descriptor\n"); |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 449 | return NULL; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 450 | } |
| 451 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 452 | memset(desc, 0, sizeof(*desc)); |
| 453 | INIT_LIST_HEAD(&desc->tx_list); |
| 454 | dma_async_tx_descriptor_init(&desc->async_tx, &chan->common); |
| 455 | desc->async_tx.tx_submit = fsl_dma_tx_submit; |
| 456 | desc->async_tx.phys = pdesc; |
| 457 | |
Ira Snyder | 0ab09c3 | 2011-03-03 07:54:56 +0000 | [diff] [blame] | 458 | #ifdef FSL_DMA_LD_DEBUG |
| 459 | chan_dbg(chan, "LD %p allocated\n", desc); |
| 460 | #endif |
| 461 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 462 | return desc; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 463 | } |
| 464 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 465 | /** |
| 466 | * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel. |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 467 | * @chan : Freescale DMA channel |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 468 | * |
| 469 | * This function will create a dma pool for descriptor allocation. |
| 470 | * |
| 471 | * Return - The number of descriptors allocated. |
| 472 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 473 | static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 474 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 475 | struct fsldma_chan *chan = to_fsl_chan(dchan); |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 476 | |
| 477 | /* Has this channel already been allocated? */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 478 | if (chan->desc_pool) |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 479 | return 1; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 480 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 481 | /* |
| 482 | * We need the descriptor to be aligned to 32bytes |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 483 | * for meeting FSL DMA specification requirement. |
| 484 | */ |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 485 | chan->desc_pool = dma_pool_create(chan->name, chan->dev, |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 486 | sizeof(struct fsl_desc_sw), |
| 487 | __alignof__(struct fsl_desc_sw), 0); |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 488 | if (!chan->desc_pool) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 489 | chan_err(chan, "unable to allocate descriptor pool\n"); |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 490 | return -ENOMEM; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 491 | } |
| 492 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 493 | /* there is at least one descriptor free to be allocated */ |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 494 | return 1; |
| 495 | } |
| 496 | |
| 497 | /** |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 498 | * fsldma_free_desc_list - Free all descriptors in a queue |
| 499 | * @chan: Freescae DMA channel |
| 500 | * @list: the list to free |
| 501 | * |
| 502 | * LOCKING: must hold chan->desc_lock |
| 503 | */ |
| 504 | static void fsldma_free_desc_list(struct fsldma_chan *chan, |
| 505 | struct list_head *list) |
| 506 | { |
| 507 | struct fsl_desc_sw *desc, *_desc; |
| 508 | |
| 509 | list_for_each_entry_safe(desc, _desc, list, node) { |
| 510 | list_del(&desc->node); |
Ira Snyder | 0ab09c3 | 2011-03-03 07:54:56 +0000 | [diff] [blame] | 511 | #ifdef FSL_DMA_LD_DEBUG |
| 512 | chan_dbg(chan, "LD %p free\n", desc); |
| 513 | #endif |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 514 | dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys); |
| 515 | } |
| 516 | } |
| 517 | |
| 518 | static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan, |
| 519 | struct list_head *list) |
| 520 | { |
| 521 | struct fsl_desc_sw *desc, *_desc; |
| 522 | |
| 523 | list_for_each_entry_safe_reverse(desc, _desc, list, node) { |
| 524 | list_del(&desc->node); |
Ira Snyder | 0ab09c3 | 2011-03-03 07:54:56 +0000 | [diff] [blame] | 525 | #ifdef FSL_DMA_LD_DEBUG |
| 526 | chan_dbg(chan, "LD %p free\n", desc); |
| 527 | #endif |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 528 | dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys); |
| 529 | } |
| 530 | } |
| 531 | |
| 532 | /** |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 533 | * fsl_dma_free_chan_resources - Free all resources of the channel. |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 534 | * @chan : Freescale DMA channel |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 535 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 536 | static void fsl_dma_free_chan_resources(struct dma_chan *dchan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 537 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 538 | struct fsldma_chan *chan = to_fsl_chan(dchan); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 539 | unsigned long flags; |
| 540 | |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 541 | chan_dbg(chan, "free all channel resources\n"); |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 542 | spin_lock_irqsave(&chan->desc_lock, flags); |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 543 | fsldma_free_desc_list(chan, &chan->ld_pending); |
| 544 | fsldma_free_desc_list(chan, &chan->ld_running); |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 545 | spin_unlock_irqrestore(&chan->desc_lock, flags); |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 546 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 547 | dma_pool_destroy(chan->desc_pool); |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 548 | chan->desc_pool = NULL; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 549 | } |
| 550 | |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 551 | static struct dma_async_tx_descriptor * |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 552 | fsl_dma_prep_interrupt(struct dma_chan *dchan, unsigned long flags) |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 553 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 554 | struct fsldma_chan *chan; |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 555 | struct fsl_desc_sw *new; |
| 556 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 557 | if (!dchan) |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 558 | return NULL; |
| 559 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 560 | chan = to_fsl_chan(dchan); |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 561 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 562 | new = fsl_dma_alloc_descriptor(chan); |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 563 | if (!new) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 564 | chan_err(chan, "%s\n", msg_ld_oom); |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 565 | return NULL; |
| 566 | } |
| 567 | |
| 568 | new->async_tx.cookie = -EBUSY; |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 569 | new->async_tx.flags = flags; |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 570 | |
Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 571 | /* Insert the link descriptor to the LD ring */ |
Dan Williams | eda3423 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 572 | list_add_tail(&new->node, &new->tx_list); |
Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 573 | |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 574 | /* Set End-of-link to the last link descriptor of new list */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 575 | set_ld_eol(chan, new); |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 576 | |
| 577 | return &new->async_tx; |
| 578 | } |
| 579 | |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 580 | static struct dma_async_tx_descriptor * |
| 581 | fsl_dma_prep_memcpy(struct dma_chan *dchan, |
| 582 | dma_addr_t dma_dst, dma_addr_t dma_src, |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 583 | size_t len, unsigned long flags) |
| 584 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 585 | struct fsldma_chan *chan; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 586 | struct fsl_desc_sw *first = NULL, *prev = NULL, *new; |
| 587 | size_t copy; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 588 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 589 | if (!dchan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 590 | return NULL; |
| 591 | |
| 592 | if (!len) |
| 593 | return NULL; |
| 594 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 595 | chan = to_fsl_chan(dchan); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 596 | |
| 597 | do { |
| 598 | |
| 599 | /* Allocate the link descriptor from DMA pool */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 600 | new = fsl_dma_alloc_descriptor(chan); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 601 | if (!new) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 602 | chan_err(chan, "%s\n", msg_ld_oom); |
Ira Snyder | 2e077f8 | 2009-05-15 09:59:46 -0700 | [diff] [blame] | 603 | goto fail; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 604 | } |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 605 | |
Zhang Wei | 5682284 | 2008-03-13 10:45:27 -0700 | [diff] [blame] | 606 | copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 607 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 608 | set_desc_cnt(chan, &new->hw, copy); |
| 609 | set_desc_src(chan, &new->hw, dma_src); |
| 610 | set_desc_dst(chan, &new->hw, dma_dst); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 611 | |
| 612 | if (!first) |
| 613 | first = new; |
| 614 | else |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 615 | set_desc_next(chan, &prev->hw, new->async_tx.phys); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 616 | |
| 617 | new->async_tx.cookie = 0; |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 618 | async_tx_ack(&new->async_tx); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 619 | |
| 620 | prev = new; |
| 621 | len -= copy; |
| 622 | dma_src += copy; |
Ira Snyder | 738f5f7 | 2010-01-06 13:34:02 +0000 | [diff] [blame] | 623 | dma_dst += copy; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 624 | |
| 625 | /* Insert the link descriptor to the LD ring */ |
Dan Williams | eda3423 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 626 | list_add_tail(&new->node, &first->tx_list); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 627 | } while (len); |
| 628 | |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 629 | new->async_tx.flags = flags; /* client is in control of this ack */ |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 630 | new->async_tx.cookie = -EBUSY; |
| 631 | |
Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 632 | /* Set End-of-link to the last link descriptor of new list */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 633 | set_ld_eol(chan, new); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 634 | |
Ira Snyder | 2e077f8 | 2009-05-15 09:59:46 -0700 | [diff] [blame] | 635 | return &first->async_tx; |
| 636 | |
| 637 | fail: |
| 638 | if (!first) |
| 639 | return NULL; |
| 640 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 641 | fsldma_free_desc_list_reverse(chan, &first->tx_list); |
Ira Snyder | 2e077f8 | 2009-05-15 09:59:46 -0700 | [diff] [blame] | 642 | return NULL; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 643 | } |
| 644 | |
Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 645 | static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan, |
| 646 | struct scatterlist *dst_sg, unsigned int dst_nents, |
| 647 | struct scatterlist *src_sg, unsigned int src_nents, |
| 648 | unsigned long flags) |
| 649 | { |
| 650 | struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL; |
| 651 | struct fsldma_chan *chan = to_fsl_chan(dchan); |
| 652 | size_t dst_avail, src_avail; |
| 653 | dma_addr_t dst, src; |
| 654 | size_t len; |
| 655 | |
| 656 | /* basic sanity checks */ |
| 657 | if (dst_nents == 0 || src_nents == 0) |
| 658 | return NULL; |
| 659 | |
| 660 | if (dst_sg == NULL || src_sg == NULL) |
| 661 | return NULL; |
| 662 | |
| 663 | /* |
| 664 | * TODO: should we check that both scatterlists have the same |
| 665 | * TODO: number of bytes in total? Is that really an error? |
| 666 | */ |
| 667 | |
| 668 | /* get prepared for the loop */ |
| 669 | dst_avail = sg_dma_len(dst_sg); |
| 670 | src_avail = sg_dma_len(src_sg); |
| 671 | |
| 672 | /* run until we are out of scatterlist entries */ |
| 673 | while (true) { |
| 674 | |
| 675 | /* create the largest transaction possible */ |
| 676 | len = min_t(size_t, src_avail, dst_avail); |
| 677 | len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT); |
| 678 | if (len == 0) |
| 679 | goto fetch; |
| 680 | |
| 681 | dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail; |
| 682 | src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail; |
| 683 | |
| 684 | /* allocate and populate the descriptor */ |
| 685 | new = fsl_dma_alloc_descriptor(chan); |
| 686 | if (!new) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 687 | chan_err(chan, "%s\n", msg_ld_oom); |
Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 688 | goto fail; |
| 689 | } |
Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 690 | |
| 691 | set_desc_cnt(chan, &new->hw, len); |
| 692 | set_desc_src(chan, &new->hw, src); |
| 693 | set_desc_dst(chan, &new->hw, dst); |
| 694 | |
| 695 | if (!first) |
| 696 | first = new; |
| 697 | else |
| 698 | set_desc_next(chan, &prev->hw, new->async_tx.phys); |
| 699 | |
| 700 | new->async_tx.cookie = 0; |
| 701 | async_tx_ack(&new->async_tx); |
| 702 | prev = new; |
| 703 | |
| 704 | /* Insert the link descriptor to the LD ring */ |
| 705 | list_add_tail(&new->node, &first->tx_list); |
| 706 | |
| 707 | /* update metadata */ |
| 708 | dst_avail -= len; |
| 709 | src_avail -= len; |
| 710 | |
| 711 | fetch: |
| 712 | /* fetch the next dst scatterlist entry */ |
| 713 | if (dst_avail == 0) { |
| 714 | |
| 715 | /* no more entries: we're done */ |
| 716 | if (dst_nents == 0) |
| 717 | break; |
| 718 | |
| 719 | /* fetch the next entry: if there are no more: done */ |
| 720 | dst_sg = sg_next(dst_sg); |
| 721 | if (dst_sg == NULL) |
| 722 | break; |
| 723 | |
| 724 | dst_nents--; |
| 725 | dst_avail = sg_dma_len(dst_sg); |
| 726 | } |
| 727 | |
| 728 | /* fetch the next src scatterlist entry */ |
| 729 | if (src_avail == 0) { |
| 730 | |
| 731 | /* no more entries: we're done */ |
| 732 | if (src_nents == 0) |
| 733 | break; |
| 734 | |
| 735 | /* fetch the next entry: if there are no more: done */ |
| 736 | src_sg = sg_next(src_sg); |
| 737 | if (src_sg == NULL) |
| 738 | break; |
| 739 | |
| 740 | src_nents--; |
| 741 | src_avail = sg_dma_len(src_sg); |
| 742 | } |
| 743 | } |
| 744 | |
| 745 | new->async_tx.flags = flags; /* client is in control of this ack */ |
| 746 | new->async_tx.cookie = -EBUSY; |
| 747 | |
| 748 | /* Set End-of-link to the last link descriptor of new list */ |
| 749 | set_ld_eol(chan, new); |
| 750 | |
| 751 | return &first->async_tx; |
| 752 | |
| 753 | fail: |
| 754 | if (!first) |
| 755 | return NULL; |
| 756 | |
| 757 | fsldma_free_desc_list_reverse(chan, &first->tx_list); |
| 758 | return NULL; |
| 759 | } |
| 760 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 761 | /** |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 762 | * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction |
| 763 | * @chan: DMA channel |
| 764 | * @sgl: scatterlist to transfer to/from |
| 765 | * @sg_len: number of entries in @scatterlist |
| 766 | * @direction: DMA direction |
| 767 | * @flags: DMAEngine flags |
| 768 | * |
| 769 | * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the |
| 770 | * DMA_SLAVE API, this gets the device-specific information from the |
| 771 | * chan->private variable. |
| 772 | */ |
| 773 | static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg( |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 774 | struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len, |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 775 | enum dma_transfer_direction direction, unsigned long flags) |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 776 | { |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 777 | /* |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 778 | * This operation is not supported on the Freescale DMA controller |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 779 | * |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 780 | * However, we need to provide the function pointer to allow the |
| 781 | * device_control() method to work. |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 782 | */ |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 783 | return NULL; |
| 784 | } |
| 785 | |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 786 | static int fsl_dma_device_control(struct dma_chan *dchan, |
Linus Walleij | 0582763 | 2010-05-17 16:30:42 -0700 | [diff] [blame] | 787 | enum dma_ctrl_cmd cmd, unsigned long arg) |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 788 | { |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 789 | struct dma_slave_config *config; |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 790 | struct fsldma_chan *chan; |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 791 | unsigned long flags; |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 792 | int size; |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 793 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 794 | if (!dchan) |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 795 | return -EINVAL; |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 796 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 797 | chan = to_fsl_chan(dchan); |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 798 | |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 799 | switch (cmd) { |
| 800 | case DMA_TERMINATE_ALL: |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 801 | spin_lock_irqsave(&chan->desc_lock, flags); |
| 802 | |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 803 | /* Halt the DMA engine */ |
| 804 | dma_halt(chan); |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 805 | |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 806 | /* Remove and free all of the descriptors in the LD queue */ |
| 807 | fsldma_free_desc_list(chan, &chan->ld_pending); |
| 808 | fsldma_free_desc_list(chan, &chan->ld_running); |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 809 | chan->idle = true; |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 810 | |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 811 | spin_unlock_irqrestore(&chan->desc_lock, flags); |
| 812 | return 0; |
| 813 | |
| 814 | case DMA_SLAVE_CONFIG: |
| 815 | config = (struct dma_slave_config *)arg; |
| 816 | |
| 817 | /* make sure the channel supports setting burst size */ |
| 818 | if (!chan->set_request_count) |
| 819 | return -ENXIO; |
| 820 | |
| 821 | /* we set the controller burst size depending on direction */ |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 822 | if (config->direction == DMA_MEM_TO_DEV) |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 823 | size = config->dst_addr_width * config->dst_maxburst; |
| 824 | else |
| 825 | size = config->src_addr_width * config->src_maxburst; |
| 826 | |
| 827 | chan->set_request_count(chan, size); |
| 828 | return 0; |
| 829 | |
| 830 | case FSLDMA_EXTERNAL_START: |
| 831 | |
| 832 | /* make sure the channel supports external start */ |
| 833 | if (!chan->toggle_ext_start) |
| 834 | return -ENXIO; |
| 835 | |
| 836 | chan->toggle_ext_start(chan, arg); |
| 837 | return 0; |
| 838 | |
| 839 | default: |
| 840 | return -ENXIO; |
| 841 | } |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 842 | |
| 843 | return 0; |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 844 | } |
| 845 | |
| 846 | /** |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 847 | * fsldma_cleanup_descriptor - cleanup and free a single link descriptor |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 848 | * @chan: Freescale DMA channel |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 849 | * @desc: descriptor to cleanup and free |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 850 | * |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 851 | * This function is used on a descriptor which has been executed by the DMA |
| 852 | * controller. It will run any callbacks, submit any dependencies, and then |
| 853 | * free the descriptor. |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 854 | */ |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 855 | static void fsldma_cleanup_descriptor(struct fsldma_chan *chan, |
| 856 | struct fsl_desc_sw *desc) |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 857 | { |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 858 | struct dma_async_tx_descriptor *txd = &desc->async_tx; |
| 859 | struct device *dev = chan->common.device->dev; |
| 860 | dma_addr_t src = get_desc_src(chan, desc); |
| 861 | dma_addr_t dst = get_desc_dst(chan, desc); |
| 862 | u32 len = get_desc_cnt(chan, desc); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 863 | |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 864 | /* Run the link descriptor callback function */ |
| 865 | if (txd->callback) { |
| 866 | #ifdef FSL_DMA_LD_DEBUG |
| 867 | chan_dbg(chan, "LD %p callback\n", desc); |
| 868 | #endif |
| 869 | txd->callback(txd->callback_param); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 870 | } |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 871 | |
Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 872 | /* Run any dependencies */ |
| 873 | dma_run_dependencies(txd); |
| 874 | |
| 875 | /* Unmap the dst buffer, if requested */ |
| 876 | if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) { |
| 877 | if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE) |
| 878 | dma_unmap_single(dev, dst, len, DMA_FROM_DEVICE); |
| 879 | else |
| 880 | dma_unmap_page(dev, dst, len, DMA_FROM_DEVICE); |
| 881 | } |
| 882 | |
| 883 | /* Unmap the src buffer, if requested */ |
| 884 | if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) { |
| 885 | if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE) |
| 886 | dma_unmap_single(dev, src, len, DMA_TO_DEVICE); |
| 887 | else |
| 888 | dma_unmap_page(dev, src, len, DMA_TO_DEVICE); |
| 889 | } |
| 890 | |
| 891 | #ifdef FSL_DMA_LD_DEBUG |
| 892 | chan_dbg(chan, "LD %p free\n", desc); |
| 893 | #endif |
| 894 | dma_pool_free(chan->desc_pool, desc, txd->phys); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 895 | } |
| 896 | |
| 897 | /** |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 898 | * fsl_chan_xfer_ld_queue - transfer any pending transactions |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 899 | * @chan : Freescale DMA channel |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 900 | * |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 901 | * HARDWARE STATE: idle |
Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 902 | * LOCKING: must hold chan->desc_lock |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 903 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 904 | static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 905 | { |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 906 | struct fsl_desc_sw *desc; |
Ira Snyder | 138ef01 | 2009-05-19 15:42:13 -0700 | [diff] [blame] | 907 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 908 | /* |
| 909 | * If the list of pending descriptors is empty, then we |
| 910 | * don't need to do any work at all |
| 911 | */ |
| 912 | if (list_empty(&chan->ld_pending)) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 913 | chan_dbg(chan, "no pending LDs\n"); |
Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 914 | return; |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 915 | } |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 916 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 917 | /* |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 918 | * The DMA controller is not idle, which means that the interrupt |
| 919 | * handler will start any queued transactions when it runs after |
| 920 | * this transaction finishes |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 921 | */ |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 922 | if (!chan->idle) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 923 | chan_dbg(chan, "DMA controller still busy\n"); |
Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 924 | return; |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 925 | } |
| 926 | |
| 927 | /* |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 928 | * If there are some link descriptors which have not been |
| 929 | * transferred, we need to start the controller |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 930 | */ |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 931 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 932 | /* |
| 933 | * Move all elements from the queue of pending transactions |
| 934 | * onto the list of running transactions |
| 935 | */ |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 936 | chan_dbg(chan, "idle, starting controller\n"); |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 937 | desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node); |
| 938 | list_splice_tail_init(&chan->ld_pending, &chan->ld_running); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 939 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 940 | /* |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 941 | * The 85xx DMA controller doesn't clear the channel start bit |
| 942 | * automatically at the end of a transfer. Therefore we must clear |
| 943 | * it in software before starting the transfer. |
| 944 | */ |
| 945 | if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) { |
| 946 | u32 mode; |
| 947 | |
| 948 | mode = DMA_IN(chan, &chan->regs->mr, 32); |
| 949 | mode &= ~FSL_DMA_MR_CS; |
| 950 | DMA_OUT(chan, &chan->regs->mr, mode, 32); |
| 951 | } |
| 952 | |
| 953 | /* |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 954 | * Program the descriptor's address into the DMA controller, |
| 955 | * then start the DMA transaction |
| 956 | */ |
| 957 | set_cdar(chan, desc->async_tx.phys); |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 958 | get_cdar(chan); |
Ira Snyder | 138ef01 | 2009-05-19 15:42:13 -0700 | [diff] [blame] | 959 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 960 | dma_start(chan); |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 961 | chan->idle = false; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 962 | } |
| 963 | |
| 964 | /** |
| 965 | * fsl_dma_memcpy_issue_pending - Issue the DMA start command |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 966 | * @chan : Freescale DMA channel |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 967 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 968 | static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 969 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 970 | struct fsldma_chan *chan = to_fsl_chan(dchan); |
Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 971 | unsigned long flags; |
| 972 | |
| 973 | spin_lock_irqsave(&chan->desc_lock, flags); |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 974 | fsl_chan_xfer_ld_queue(chan); |
Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 975 | spin_unlock_irqrestore(&chan->desc_lock, flags); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 976 | } |
| 977 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 978 | /** |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 979 | * fsl_tx_status - Determine the DMA status |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 980 | * @chan : Freescale DMA channel |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 981 | */ |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 982 | static enum dma_status fsl_tx_status(struct dma_chan *dchan, |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 983 | dma_cookie_t cookie, |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 984 | struct dma_tx_state *txstate) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 985 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 986 | struct fsldma_chan *chan = to_fsl_chan(dchan); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 987 | dma_cookie_t last_complete; |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 988 | dma_cookie_t last_used; |
| 989 | unsigned long flags; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 990 | |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 991 | spin_lock_irqsave(&chan->desc_lock, flags); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 992 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 993 | last_complete = chan->completed_cookie; |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 994 | last_used = dchan->cookie; |
| 995 | |
| 996 | spin_unlock_irqrestore(&chan->desc_lock, flags); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 997 | |
Dan Williams | bca3469 | 2010-03-26 16:52:10 -0700 | [diff] [blame] | 998 | dma_set_tx_state(txstate, last_complete, last_used, 0); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 999 | return dma_async_is_complete(cookie, last_complete, last_used); |
| 1000 | } |
| 1001 | |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1002 | /*----------------------------------------------------------------------------*/ |
| 1003 | /* Interrupt Handling */ |
| 1004 | /*----------------------------------------------------------------------------*/ |
| 1005 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1006 | static irqreturn_t fsldma_chan_irq(int irq, void *data) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1007 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1008 | struct fsldma_chan *chan = data; |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1009 | u32 stat; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1010 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1011 | /* save and clear the status register */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1012 | stat = get_sr(chan); |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1013 | set_sr(chan, stat); |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1014 | chan_dbg(chan, "irq: stat = 0x%x\n", stat); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1015 | |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1016 | /* check that this was really our device */ |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1017 | stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH); |
| 1018 | if (!stat) |
| 1019 | return IRQ_NONE; |
| 1020 | |
| 1021 | if (stat & FSL_DMA_SR_TE) |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1022 | chan_err(chan, "Transfer Error!\n"); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1023 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1024 | /* |
| 1025 | * Programming Error |
Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 1026 | * The DMA_INTERRUPT async_tx is a NULL transfer, which will |
| 1027 | * triger a PE interrupt. |
| 1028 | */ |
| 1029 | if (stat & FSL_DMA_SR_PE) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1030 | chan_dbg(chan, "irq: Programming Error INT\n"); |
Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 1031 | stat &= ~FSL_DMA_SR_PE; |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1032 | if (get_bcr(chan) != 0) |
| 1033 | chan_err(chan, "Programming Error!\n"); |
Zhang Wei | 1c62979 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 1034 | } |
| 1035 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1036 | /* |
| 1037 | * For MPC8349, EOCDI event need to update cookie |
Zhang Wei | 1c62979 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 1038 | * and start the next transfer if it exist. |
| 1039 | */ |
| 1040 | if (stat & FSL_DMA_SR_EOCDI) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1041 | chan_dbg(chan, "irq: End-of-Chain link INT\n"); |
Zhang Wei | 1c62979 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 1042 | stat &= ~FSL_DMA_SR_EOCDI; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1043 | } |
| 1044 | |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1045 | /* |
| 1046 | * If it current transfer is the end-of-transfer, |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1047 | * we should clear the Channel Start bit for |
| 1048 | * prepare next transfer. |
| 1049 | */ |
Zhang Wei | 1c62979 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 1050 | if (stat & FSL_DMA_SR_EOLNI) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1051 | chan_dbg(chan, "irq: End-of-link INT\n"); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1052 | stat &= ~FSL_DMA_SR_EOLNI; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1053 | } |
| 1054 | |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1055 | /* check that the DMA controller is really idle */ |
| 1056 | if (!dma_is_idle(chan)) |
| 1057 | chan_err(chan, "irq: controller not idle!\n"); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1058 | |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1059 | /* check that we handled all of the bits */ |
| 1060 | if (stat) |
| 1061 | chan_err(chan, "irq: unhandled sr 0x%08x\n", stat); |
| 1062 | |
| 1063 | /* |
| 1064 | * Schedule the tasklet to handle all cleanup of the current |
| 1065 | * transaction. It will start a new transaction if there is |
| 1066 | * one pending. |
| 1067 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1068 | tasklet_schedule(&chan->tasklet); |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1069 | chan_dbg(chan, "irq: Exit\n"); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1070 | return IRQ_HANDLED; |
| 1071 | } |
| 1072 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1073 | static void dma_do_tasklet(unsigned long data) |
| 1074 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1075 | struct fsldma_chan *chan = (struct fsldma_chan *)data; |
Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1076 | struct fsl_desc_sw *desc, *_desc; |
| 1077 | LIST_HEAD(ld_cleanup); |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1078 | unsigned long flags; |
| 1079 | |
| 1080 | chan_dbg(chan, "tasklet entry\n"); |
| 1081 | |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1082 | spin_lock_irqsave(&chan->desc_lock, flags); |
Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1083 | |
| 1084 | /* update the cookie if we have some descriptors to cleanup */ |
| 1085 | if (!list_empty(&chan->ld_running)) { |
| 1086 | dma_cookie_t cookie; |
| 1087 | |
| 1088 | desc = to_fsl_desc(chan->ld_running.prev); |
| 1089 | cookie = desc->async_tx.cookie; |
| 1090 | |
| 1091 | chan->completed_cookie = cookie; |
| 1092 | chan_dbg(chan, "completed_cookie=%d\n", cookie); |
| 1093 | } |
| 1094 | |
| 1095 | /* |
| 1096 | * move the descriptors to a temporary list so we can drop the lock |
| 1097 | * during the entire cleanup operation |
| 1098 | */ |
| 1099 | list_splice_tail_init(&chan->ld_running, &ld_cleanup); |
| 1100 | |
| 1101 | /* the hardware is now idle and ready for more */ |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1102 | chan->idle = true; |
Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1103 | |
| 1104 | /* |
| 1105 | * Start any pending transactions automatically |
| 1106 | * |
| 1107 | * In the ideal case, we keep the DMA controller busy while we go |
| 1108 | * ahead and free the descriptors below. |
| 1109 | */ |
| 1110 | fsl_chan_xfer_ld_queue(chan); |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1111 | spin_unlock_irqrestore(&chan->desc_lock, flags); |
| 1112 | |
Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1113 | /* Run the callback for each descriptor, in order */ |
| 1114 | list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) { |
| 1115 | |
| 1116 | /* Remove from the list of transactions */ |
| 1117 | list_del(&desc->node); |
| 1118 | |
| 1119 | /* Run all cleanup for this descriptor */ |
| 1120 | fsldma_cleanup_descriptor(chan, desc); |
| 1121 | } |
| 1122 | |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1123 | chan_dbg(chan, "tasklet exit\n"); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1124 | } |
| 1125 | |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1126 | static irqreturn_t fsldma_ctrl_irq(int irq, void *data) |
| 1127 | { |
| 1128 | struct fsldma_device *fdev = data; |
| 1129 | struct fsldma_chan *chan; |
| 1130 | unsigned int handled = 0; |
| 1131 | u32 gsr, mask; |
| 1132 | int i; |
| 1133 | |
| 1134 | gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs) |
| 1135 | : in_le32(fdev->regs); |
| 1136 | mask = 0xff000000; |
| 1137 | dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr); |
| 1138 | |
| 1139 | for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) { |
| 1140 | chan = fdev->chan[i]; |
| 1141 | if (!chan) |
| 1142 | continue; |
| 1143 | |
| 1144 | if (gsr & mask) { |
| 1145 | dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id); |
| 1146 | fsldma_chan_irq(irq, chan); |
| 1147 | handled++; |
| 1148 | } |
| 1149 | |
| 1150 | gsr &= ~mask; |
| 1151 | mask >>= 8; |
| 1152 | } |
| 1153 | |
| 1154 | return IRQ_RETVAL(handled); |
| 1155 | } |
| 1156 | |
| 1157 | static void fsldma_free_irqs(struct fsldma_device *fdev) |
| 1158 | { |
| 1159 | struct fsldma_chan *chan; |
| 1160 | int i; |
| 1161 | |
| 1162 | if (fdev->irq != NO_IRQ) { |
| 1163 | dev_dbg(fdev->dev, "free per-controller IRQ\n"); |
| 1164 | free_irq(fdev->irq, fdev); |
| 1165 | return; |
| 1166 | } |
| 1167 | |
| 1168 | for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) { |
| 1169 | chan = fdev->chan[i]; |
| 1170 | if (chan && chan->irq != NO_IRQ) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1171 | chan_dbg(chan, "free per-channel IRQ\n"); |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1172 | free_irq(chan->irq, chan); |
| 1173 | } |
| 1174 | } |
| 1175 | } |
| 1176 | |
| 1177 | static int fsldma_request_irqs(struct fsldma_device *fdev) |
| 1178 | { |
| 1179 | struct fsldma_chan *chan; |
| 1180 | int ret; |
| 1181 | int i; |
| 1182 | |
| 1183 | /* if we have a per-controller IRQ, use that */ |
| 1184 | if (fdev->irq != NO_IRQ) { |
| 1185 | dev_dbg(fdev->dev, "request per-controller IRQ\n"); |
| 1186 | ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED, |
| 1187 | "fsldma-controller", fdev); |
| 1188 | return ret; |
| 1189 | } |
| 1190 | |
| 1191 | /* no per-controller IRQ, use the per-channel IRQs */ |
| 1192 | for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) { |
| 1193 | chan = fdev->chan[i]; |
| 1194 | if (!chan) |
| 1195 | continue; |
| 1196 | |
| 1197 | if (chan->irq == NO_IRQ) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1198 | chan_err(chan, "interrupts property missing in device tree\n"); |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1199 | ret = -ENODEV; |
| 1200 | goto out_unwind; |
| 1201 | } |
| 1202 | |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1203 | chan_dbg(chan, "request per-channel IRQ\n"); |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1204 | ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED, |
| 1205 | "fsldma-chan", chan); |
| 1206 | if (ret) { |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1207 | chan_err(chan, "unable to request per-channel IRQ\n"); |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1208 | goto out_unwind; |
| 1209 | } |
| 1210 | } |
| 1211 | |
| 1212 | return 0; |
| 1213 | |
| 1214 | out_unwind: |
| 1215 | for (/* none */; i >= 0; i--) { |
| 1216 | chan = fdev->chan[i]; |
| 1217 | if (!chan) |
| 1218 | continue; |
| 1219 | |
| 1220 | if (chan->irq == NO_IRQ) |
| 1221 | continue; |
| 1222 | |
| 1223 | free_irq(chan->irq, chan); |
| 1224 | } |
| 1225 | |
| 1226 | return ret; |
| 1227 | } |
| 1228 | |
Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1229 | /*----------------------------------------------------------------------------*/ |
| 1230 | /* OpenFirmware Subsystem */ |
| 1231 | /*----------------------------------------------------------------------------*/ |
| 1232 | |
| 1233 | static int __devinit fsl_dma_chan_probe(struct fsldma_device *fdev, |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1234 | struct device_node *node, u32 feature, const char *compatible) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1235 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1236 | struct fsldma_chan *chan; |
Ira Snyder | 4ce0e95 | 2010-01-06 13:34:00 +0000 | [diff] [blame] | 1237 | struct resource res; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1238 | int err; |
| 1239 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1240 | /* alloc channel */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1241 | chan = kzalloc(sizeof(*chan), GFP_KERNEL); |
| 1242 | if (!chan) { |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1243 | dev_err(fdev->dev, "no free memory for DMA channels!\n"); |
| 1244 | err = -ENOMEM; |
| 1245 | goto out_return; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1246 | } |
| 1247 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1248 | /* ioremap registers for use */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1249 | chan->regs = of_iomap(node, 0); |
| 1250 | if (!chan->regs) { |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1251 | dev_err(fdev->dev, "unable to ioremap registers\n"); |
| 1252 | err = -ENOMEM; |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1253 | goto out_free_chan; |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1254 | } |
| 1255 | |
Ira Snyder | 4ce0e95 | 2010-01-06 13:34:00 +0000 | [diff] [blame] | 1256 | err = of_address_to_resource(node, 0, &res); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1257 | if (err) { |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1258 | dev_err(fdev->dev, "unable to find 'reg' property\n"); |
| 1259 | goto out_iounmap_regs; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1260 | } |
| 1261 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1262 | chan->feature = feature; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1263 | if (!fdev->feature) |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1264 | fdev->feature = chan->feature; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1265 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1266 | /* |
| 1267 | * If the DMA device's feature is different than the feature |
| 1268 | * of its channels, report the bug |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1269 | */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1270 | WARN_ON(fdev->feature != chan->feature); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1271 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1272 | chan->dev = fdev->dev; |
| 1273 | chan->id = ((res.start - 0x100) & 0xfff) >> 7; |
| 1274 | if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) { |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1275 | dev_err(fdev->dev, "too many channels for device\n"); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1276 | err = -EINVAL; |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1277 | goto out_iounmap_regs; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1278 | } |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1279 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1280 | fdev->chan[chan->id] = chan; |
| 1281 | tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan); |
Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1282 | snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id); |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1283 | |
| 1284 | /* Initialize the channel */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1285 | dma_init(chan); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1286 | |
| 1287 | /* Clear cdar registers */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1288 | set_cdar(chan, 0); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1289 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1290 | switch (chan->feature & FSL_DMA_IP_MASK) { |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1291 | case FSL_DMA_IP_85XX: |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1292 | chan->toggle_ext_pause = fsl_chan_toggle_ext_pause; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1293 | case FSL_DMA_IP_83XX: |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1294 | chan->toggle_ext_start = fsl_chan_toggle_ext_start; |
| 1295 | chan->set_src_loop_size = fsl_chan_set_src_loop_size; |
| 1296 | chan->set_dst_loop_size = fsl_chan_set_dst_loop_size; |
| 1297 | chan->set_request_count = fsl_chan_set_request_count; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1298 | } |
| 1299 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1300 | spin_lock_init(&chan->desc_lock); |
Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1301 | INIT_LIST_HEAD(&chan->ld_pending); |
| 1302 | INIT_LIST_HEAD(&chan->ld_running); |
Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1303 | chan->idle = true; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1304 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1305 | chan->common.device = &fdev->common; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1306 | |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1307 | /* find the IRQ line, if it exists in the device tree */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1308 | chan->irq = irq_of_parse_and_map(node, 0); |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1309 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1310 | /* Add the channel to DMA device channel list */ |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1311 | list_add_tail(&chan->common.device_node, &fdev->common.channels); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1312 | fdev->common.chancnt++; |
| 1313 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1314 | dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible, |
| 1315 | chan->irq != NO_IRQ ? chan->irq : fdev->irq); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1316 | |
| 1317 | return 0; |
Li Yang | 51ee87f | 2008-05-29 23:25:45 -0700 | [diff] [blame] | 1318 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1319 | out_iounmap_regs: |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1320 | iounmap(chan->regs); |
| 1321 | out_free_chan: |
| 1322 | kfree(chan); |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1323 | out_return: |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1324 | return err; |
| 1325 | } |
| 1326 | |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1327 | static void fsl_dma_chan_remove(struct fsldma_chan *chan) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1328 | { |
Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1329 | irq_dispose_mapping(chan->irq); |
| 1330 | list_del(&chan->common.device_node); |
| 1331 | iounmap(chan->regs); |
| 1332 | kfree(chan); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1333 | } |
| 1334 | |
Grant Likely | 0000612 | 2011-02-22 19:59:54 -0700 | [diff] [blame] | 1335 | static int __devinit fsldma_of_probe(struct platform_device *op) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1336 | { |
Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1337 | struct fsldma_device *fdev; |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1338 | struct device_node *child; |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1339 | int err; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1340 | |
Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1341 | fdev = kzalloc(sizeof(*fdev), GFP_KERNEL); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1342 | if (!fdev) { |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1343 | dev_err(&op->dev, "No enough memory for 'priv'\n"); |
| 1344 | err = -ENOMEM; |
| 1345 | goto out_return; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1346 | } |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1347 | |
| 1348 | fdev->dev = &op->dev; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1349 | INIT_LIST_HEAD(&fdev->common.channels); |
| 1350 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1351 | /* ioremap the registers for use */ |
Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1352 | fdev->regs = of_iomap(op->dev.of_node, 0); |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1353 | if (!fdev->regs) { |
| 1354 | dev_err(&op->dev, "unable to ioremap registers\n"); |
| 1355 | err = -ENOMEM; |
| 1356 | goto out_free_fdev; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1357 | } |
| 1358 | |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1359 | /* map the channel IRQ if it exists, but don't hookup the handler yet */ |
Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1360 | fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0); |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1361 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1362 | dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask); |
| 1363 | dma_cap_set(DMA_INTERRUPT, fdev->common.cap_mask); |
Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 1364 | dma_cap_set(DMA_SG, fdev->common.cap_mask); |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 1365 | dma_cap_set(DMA_SLAVE, fdev->common.cap_mask); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1366 | fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources; |
| 1367 | fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources; |
Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 1368 | fdev->common.device_prep_dma_interrupt = fsl_dma_prep_interrupt; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1369 | fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy; |
Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 1370 | fdev->common.device_prep_dma_sg = fsl_dma_prep_sg; |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 1371 | fdev->common.device_tx_status = fsl_tx_status; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1372 | fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending; |
Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 1373 | fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg; |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1374 | fdev->common.device_control = fsl_dma_device_control; |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1375 | fdev->common.dev = &op->dev; |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1376 | |
Li Yang | e2c8e425 | 2010-11-11 20:16:29 +0800 | [diff] [blame] | 1377 | dma_set_mask(&(op->dev), DMA_BIT_MASK(36)); |
| 1378 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1379 | dev_set_drvdata(&op->dev, fdev); |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1380 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1381 | /* |
| 1382 | * We cannot use of_platform_bus_probe() because there is no |
| 1383 | * of_platform_bus_remove(). Instead, we manually instantiate every DMA |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1384 | * channel object. |
| 1385 | */ |
Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1386 | for_each_child_of_node(op->dev.of_node, child) { |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1387 | if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) { |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1388 | fsl_dma_chan_probe(fdev, child, |
| 1389 | FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN, |
| 1390 | "fsl,eloplus-dma-channel"); |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1391 | } |
| 1392 | |
| 1393 | if (of_device_is_compatible(child, "fsl,elo-dma-channel")) { |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1394 | fsl_dma_chan_probe(fdev, child, |
| 1395 | FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN, |
| 1396 | "fsl,elo-dma-channel"); |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1397 | } |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1398 | } |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1399 | |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1400 | /* |
| 1401 | * Hookup the IRQ handler(s) |
| 1402 | * |
| 1403 | * If we have a per-controller interrupt, we prefer that to the |
| 1404 | * per-channel interrupts to reduce the number of shared interrupt |
| 1405 | * handlers on the same IRQ line |
| 1406 | */ |
| 1407 | err = fsldma_request_irqs(fdev); |
| 1408 | if (err) { |
| 1409 | dev_err(fdev->dev, "unable to request IRQs\n"); |
| 1410 | goto out_free_fdev; |
| 1411 | } |
| 1412 | |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1413 | dma_async_device_register(&fdev->common); |
| 1414 | return 0; |
| 1415 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1416 | out_free_fdev: |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1417 | irq_dispose_mapping(fdev->irq); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1418 | kfree(fdev); |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1419 | out_return: |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1420 | return err; |
| 1421 | } |
| 1422 | |
Grant Likely | 2dc1158 | 2010-08-06 09:25:50 -0600 | [diff] [blame] | 1423 | static int fsldma_of_remove(struct platform_device *op) |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1424 | { |
Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1425 | struct fsldma_device *fdev; |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1426 | unsigned int i; |
| 1427 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1428 | fdev = dev_get_drvdata(&op->dev); |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1429 | dma_async_device_unregister(&fdev->common); |
| 1430 | |
Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1431 | fsldma_free_irqs(fdev); |
| 1432 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1433 | for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) { |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1434 | if (fdev->chan[i]) |
| 1435 | fsl_dma_chan_remove(fdev->chan[i]); |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1436 | } |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1437 | |
Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1438 | iounmap(fdev->regs); |
| 1439 | dev_set_drvdata(&op->dev, NULL); |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1440 | kfree(fdev); |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1441 | |
| 1442 | return 0; |
| 1443 | } |
| 1444 | |
Márton Németh | 4b1cf1f | 2010-02-02 23:41:06 -0700 | [diff] [blame] | 1445 | static const struct of_device_id fsldma_of_ids[] = { |
Kumar Gala | 049c9d4 | 2008-03-31 11:13:21 -0500 | [diff] [blame] | 1446 | { .compatible = "fsl,eloplus-dma", }, |
| 1447 | { .compatible = "fsl,elo-dma", }, |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1448 | {} |
| 1449 | }; |
| 1450 | |
Ira W. Snyder | 8faa7cf | 2011-04-07 10:33:03 -0700 | [diff] [blame] | 1451 | static struct platform_driver fsldma_of_driver = { |
Grant Likely | 4018294 | 2010-04-13 16:13:02 -0700 | [diff] [blame] | 1452 | .driver = { |
| 1453 | .name = "fsl-elo-dma", |
| 1454 | .owner = THIS_MODULE, |
| 1455 | .of_match_table = fsldma_of_ids, |
| 1456 | }, |
| 1457 | .probe = fsldma_of_probe, |
| 1458 | .remove = fsldma_of_remove, |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1459 | }; |
| 1460 | |
Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1461 | /*----------------------------------------------------------------------------*/ |
| 1462 | /* Module Init / Exit */ |
| 1463 | /*----------------------------------------------------------------------------*/ |
| 1464 | |
| 1465 | static __init int fsldma_init(void) |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1466 | { |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1467 | pr_info("Freescale Elo / Elo Plus DMA driver\n"); |
Grant Likely | 0000612 | 2011-02-22 19:59:54 -0700 | [diff] [blame] | 1468 | return platform_driver_register(&fsldma_of_driver); |
Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1469 | } |
| 1470 | |
Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1471 | static void __exit fsldma_exit(void) |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1472 | { |
Grant Likely | 0000612 | 2011-02-22 19:59:54 -0700 | [diff] [blame] | 1473 | platform_driver_unregister(&fsldma_of_driver); |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1474 | } |
| 1475 | |
Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1476 | subsys_initcall(fsldma_init); |
| 1477 | module_exit(fsldma_exit); |
Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1478 | |
| 1479 | MODULE_DESCRIPTION("Freescale Elo / Elo Plus DMA driver"); |
| 1480 | MODULE_LICENSE("GPL"); |