Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * drivers/pci/setup-bus.c |
| 3 | * |
| 4 | * Extruded from code written by |
| 5 | * Dave Rusling (david.rusling@reo.mts.dec.com) |
| 6 | * David Mosberger (davidm@cs.arizona.edu) |
| 7 | * David Miller (davem@redhat.com) |
| 8 | * |
| 9 | * Support routines for initializing a PCI subsystem. |
| 10 | */ |
| 11 | |
| 12 | /* |
| 13 | * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> |
| 14 | * PCI-PCI bridges cleanup, sorted resource allocation. |
| 15 | * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> |
| 16 | * Converted to allocation in 3 passes, which gives |
| 17 | * tighter packing. Prefetchable range support. |
| 18 | */ |
| 19 | |
| 20 | #include <linux/init.h> |
| 21 | #include <linux/kernel.h> |
| 22 | #include <linux/module.h> |
| 23 | #include <linux/pci.h> |
| 24 | #include <linux/errno.h> |
| 25 | #include <linux/ioport.h> |
| 26 | #include <linux/cache.h> |
| 27 | #include <linux/slab.h> |
Bjorn Helgaas | 4708770 | 2012-02-23 14:29:23 -0700 | [diff] [blame] | 28 | #include <asm-generic/pci-bridge.h> |
Chris Wright | 6faf17f | 2009-08-28 13:00:06 -0700 | [diff] [blame] | 29 | #include "pci.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | |
Bjorn Helgaas | 844393f | 2012-02-23 20:18:59 -0700 | [diff] [blame] | 31 | unsigned int pci_flags; |
Bjorn Helgaas | 4708770 | 2012-02-23 14:29:23 -0700 | [diff] [blame] | 32 | |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 33 | struct pci_dev_resource { |
| 34 | struct list_head list; |
Yinghai Lu | 2934a0d | 2012-01-21 02:08:26 -0800 | [diff] [blame] | 35 | struct resource *res; |
| 36 | struct pci_dev *dev; |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 37 | resource_size_t start; |
| 38 | resource_size_t end; |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 39 | resource_size_t add_size; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 40 | resource_size_t min_align; |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 41 | unsigned long flags; |
| 42 | }; |
| 43 | |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 44 | static void free_list(struct list_head *head) |
| 45 | { |
| 46 | struct pci_dev_resource *dev_res, *tmp; |
| 47 | |
| 48 | list_for_each_entry_safe(dev_res, tmp, head, list) { |
| 49 | list_del(&dev_res->list); |
| 50 | kfree(dev_res); |
| 51 | } |
| 52 | } |
Ram Pai | 094732a | 2011-02-14 17:43:18 -0800 | [diff] [blame] | 53 | |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 54 | /** |
| 55 | * add_to_list() - add a new resource tracker to the list |
| 56 | * @head: Head of the list |
| 57 | * @dev: device corresponding to which the resource |
| 58 | * belongs |
| 59 | * @res: The resource to be tracked |
| 60 | * @add_size: additional size to be optionally added |
| 61 | * to the resource |
| 62 | */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 63 | static int add_to_list(struct list_head *head, |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 64 | struct pci_dev *dev, struct resource *res, |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 65 | resource_size_t add_size, resource_size_t min_align) |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 66 | { |
Yinghai Lu | 764242a | 2012-01-21 02:08:28 -0800 | [diff] [blame] | 67 | struct pci_dev_resource *tmp; |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 68 | |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 69 | tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 70 | if (!tmp) { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 71 | pr_warn("add_to_list: kmalloc() failed!\n"); |
Yinghai Lu | ef62dfe | 2012-01-21 02:08:18 -0800 | [diff] [blame] | 72 | return -ENOMEM; |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 73 | } |
| 74 | |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 75 | tmp->res = res; |
| 76 | tmp->dev = dev; |
| 77 | tmp->start = res->start; |
| 78 | tmp->end = res->end; |
| 79 | tmp->flags = res->flags; |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 80 | tmp->add_size = add_size; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 81 | tmp->min_align = min_align; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 82 | |
| 83 | list_add(&tmp->list, head); |
Yinghai Lu | ef62dfe | 2012-01-21 02:08:18 -0800 | [diff] [blame] | 84 | |
| 85 | return 0; |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 86 | } |
| 87 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 88 | static void remove_from_list(struct list_head *head, |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 89 | struct resource *res) |
| 90 | { |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 91 | struct pci_dev_resource *dev_res, *tmp; |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 92 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 93 | list_for_each_entry_safe(dev_res, tmp, head, list) { |
| 94 | if (dev_res->res == res) { |
| 95 | list_del(&dev_res->list); |
| 96 | kfree(dev_res); |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 97 | break; |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 98 | } |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 99 | } |
| 100 | } |
| 101 | |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 102 | static struct pci_dev_resource *res_to_dev_res(struct list_head *head, |
| 103 | struct resource *res) |
Yinghai Lu | 1c37235 | 2012-01-21 02:08:19 -0800 | [diff] [blame] | 104 | { |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 105 | struct pci_dev_resource *dev_res; |
Yinghai Lu | 1c37235 | 2012-01-21 02:08:19 -0800 | [diff] [blame] | 106 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 107 | list_for_each_entry(dev_res, head, list) { |
| 108 | if (dev_res->res == res) { |
Yinghai Lu | b592443 | 2012-01-21 02:08:31 -0800 | [diff] [blame] | 109 | int idx = res - &dev_res->dev->resource[0]; |
| 110 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 111 | dev_printk(KERN_DEBUG, &dev_res->dev->dev, |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 112 | "res[%d]=%pR res_to_dev_res add_size %llx min_align %llx\n", |
Yinghai Lu | b592443 | 2012-01-21 02:08:31 -0800 | [diff] [blame] | 113 | idx, dev_res->res, |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 114 | (unsigned long long)dev_res->add_size, |
| 115 | (unsigned long long)dev_res->min_align); |
Yinghai Lu | b592443 | 2012-01-21 02:08:31 -0800 | [diff] [blame] | 116 | |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 117 | return dev_res; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 118 | } |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 119 | } |
Yinghai Lu | 1c37235 | 2012-01-21 02:08:19 -0800 | [diff] [blame] | 120 | |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 121 | return NULL; |
Yinghai Lu | 1c37235 | 2012-01-21 02:08:19 -0800 | [diff] [blame] | 122 | } |
| 123 | |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 124 | static resource_size_t get_res_add_size(struct list_head *head, |
| 125 | struct resource *res) |
| 126 | { |
| 127 | struct pci_dev_resource *dev_res; |
| 128 | |
| 129 | dev_res = res_to_dev_res(head, res); |
| 130 | return dev_res ? dev_res->add_size : 0; |
| 131 | } |
| 132 | |
| 133 | static resource_size_t get_res_add_align(struct list_head *head, |
| 134 | struct resource *res) |
| 135 | { |
| 136 | struct pci_dev_resource *dev_res; |
| 137 | |
| 138 | dev_res = res_to_dev_res(head, res); |
| 139 | return dev_res ? dev_res->min_align : 0; |
| 140 | } |
| 141 | |
| 142 | |
Yinghai Lu | 78c3b32 | 2012-01-21 02:08:25 -0800 | [diff] [blame] | 143 | /* Sort resources by alignment */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 144 | static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head) |
Yinghai Lu | 78c3b32 | 2012-01-21 02:08:25 -0800 | [diff] [blame] | 145 | { |
| 146 | int i; |
| 147 | |
| 148 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { |
| 149 | struct resource *r; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 150 | struct pci_dev_resource *dev_res, *tmp; |
Yinghai Lu | 78c3b32 | 2012-01-21 02:08:25 -0800 | [diff] [blame] | 151 | resource_size_t r_align; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 152 | struct list_head *n; |
Yinghai Lu | 78c3b32 | 2012-01-21 02:08:25 -0800 | [diff] [blame] | 153 | |
| 154 | r = &dev->resource[i]; |
| 155 | |
| 156 | if (r->flags & IORESOURCE_PCI_FIXED) |
| 157 | continue; |
| 158 | |
| 159 | if (!(r->flags) || r->parent) |
| 160 | continue; |
| 161 | |
| 162 | r_align = pci_resource_alignment(dev, r); |
| 163 | if (!r_align) { |
| 164 | dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n", |
| 165 | i, r); |
| 166 | continue; |
| 167 | } |
Yinghai Lu | 78c3b32 | 2012-01-21 02:08:25 -0800 | [diff] [blame] | 168 | |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 169 | tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); |
| 170 | if (!tmp) |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 171 | panic("pdev_sort_resources(): kmalloc() failed!\n"); |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 172 | tmp->res = r; |
| 173 | tmp->dev = dev; |
| 174 | |
| 175 | /* fallback is smallest one or list is empty*/ |
| 176 | n = head; |
| 177 | list_for_each_entry(dev_res, head, list) { |
| 178 | resource_size_t align; |
| 179 | |
| 180 | align = pci_resource_alignment(dev_res->dev, |
| 181 | dev_res->res); |
Yinghai Lu | 78c3b32 | 2012-01-21 02:08:25 -0800 | [diff] [blame] | 182 | |
| 183 | if (r_align > align) { |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 184 | n = &dev_res->list; |
Yinghai Lu | 78c3b32 | 2012-01-21 02:08:25 -0800 | [diff] [blame] | 185 | break; |
| 186 | } |
| 187 | } |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 188 | /* Insert it just before n*/ |
| 189 | list_add_tail(&tmp->list, n); |
Yinghai Lu | 78c3b32 | 2012-01-21 02:08:25 -0800 | [diff] [blame] | 190 | } |
| 191 | } |
| 192 | |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 193 | static void __dev_sort_resources(struct pci_dev *dev, |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 194 | struct list_head *head) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | { |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 196 | u16 class = dev->class >> 8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 198 | /* Don't touch classless devices or host bridges or ioapics. */ |
| 199 | if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) |
| 200 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 202 | /* Don't touch ioapic devices already enabled by firmware */ |
| 203 | if (class == PCI_CLASS_SYSTEM_PIC) { |
| 204 | u16 command; |
| 205 | pci_read_config_word(dev, PCI_COMMAND, &command); |
| 206 | if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) |
| 207 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 | } |
| 209 | |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 210 | pdev_sort_resources(dev, head); |
| 211 | } |
| 212 | |
Ram Pai | fc075e1 | 2011-02-14 17:43:19 -0800 | [diff] [blame] | 213 | static inline void reset_resource(struct resource *res) |
| 214 | { |
| 215 | res->start = 0; |
| 216 | res->end = 0; |
| 217 | res->flags = 0; |
| 218 | } |
| 219 | |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 220 | /** |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 221 | * reassign_resources_sorted() - satisfy any additional resource requests |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 222 | * |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 223 | * @realloc_head : head of the list tracking requests requiring additional |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 224 | * resources |
| 225 | * @head : head of the list tracking requests with allocated |
| 226 | * resources |
| 227 | * |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 228 | * Walk through each element of the realloc_head and try to procure |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 229 | * additional resources for the element, provided the element |
| 230 | * is in the head list. |
| 231 | */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 232 | static void reassign_resources_sorted(struct list_head *realloc_head, |
| 233 | struct list_head *head) |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 234 | { |
| 235 | struct resource *res; |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 236 | struct pci_dev_resource *add_res, *tmp; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 237 | struct pci_dev_resource *dev_res; |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 238 | resource_size_t add_size, align; |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 239 | int idx; |
| 240 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 241 | list_for_each_entry_safe(add_res, tmp, realloc_head, list) { |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 242 | bool found_match = false; |
| 243 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 244 | res = add_res->res; |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 245 | /* skip resource that has been reset */ |
| 246 | if (!res->flags) |
| 247 | goto out; |
| 248 | |
| 249 | /* skip this resource if not found in head list */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 250 | list_for_each_entry(dev_res, head, list) { |
| 251 | if (dev_res->res == res) { |
| 252 | found_match = true; |
| 253 | break; |
| 254 | } |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 255 | } |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 256 | if (!found_match)/* just skip */ |
| 257 | continue; |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 258 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 259 | idx = res - &add_res->dev->resource[0]; |
| 260 | add_size = add_res->add_size; |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 261 | align = add_res->min_align; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 262 | if (!resource_size(res)) { |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 263 | res->start = align; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 264 | res->end = res->start + add_size - 1; |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 265 | if (pci_assign_resource(add_res->dev, idx)) |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 266 | reset_resource(res); |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 267 | } else { |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 268 | res->flags |= add_res->flags & |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 269 | (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 270 | if (pci_reassign_resource(add_res->dev, idx, |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 271 | add_size, align)) |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 272 | dev_printk(KERN_DEBUG, &add_res->dev->dev, |
Yinghai Lu | b592443 | 2012-01-21 02:08:31 -0800 | [diff] [blame] | 273 | "failed to add %llx res[%d]=%pR\n", |
| 274 | (unsigned long long)add_size, |
| 275 | idx, res); |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 276 | } |
| 277 | out: |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 278 | list_del(&add_res->list); |
| 279 | kfree(add_res); |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 280 | } |
| 281 | } |
| 282 | |
| 283 | /** |
| 284 | * assign_requested_resources_sorted() - satisfy resource requests |
| 285 | * |
| 286 | * @head : head of the list tracking requests for resources |
Wanpeng Li | 8356aad | 2012-06-15 21:15:49 +0800 | [diff] [blame] | 287 | * @fail_head : head of the list tracking requests that could |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 288 | * not be allocated |
| 289 | * |
| 290 | * Satisfy resource requests of each element in the list. Add |
| 291 | * requests that could not satisfied to the failed_list. |
| 292 | */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 293 | static void assign_requested_resources_sorted(struct list_head *head, |
| 294 | struct list_head *fail_head) |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 295 | { |
| 296 | struct resource *res; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 297 | struct pci_dev_resource *dev_res; |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 298 | int idx; |
| 299 | |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 300 | list_for_each_entry(dev_res, head, list) { |
| 301 | res = dev_res->res; |
| 302 | idx = res - &dev_res->dev->resource[0]; |
| 303 | if (resource_size(res) && |
| 304 | pci_assign_resource(dev_res->dev, idx)) { |
Yinghai Lu | a3cb999 | 2013-01-21 13:20:43 -0800 | [diff] [blame] | 305 | if (fail_head) { |
Yinghai Lu | 9a92866 | 2010-02-28 15:49:39 -0800 | [diff] [blame] | 306 | /* |
| 307 | * if the failed res is for ROM BAR, and it will |
| 308 | * be enabled later, don't add it to the list |
| 309 | */ |
| 310 | if (!((idx == PCI_ROM_RESOURCE) && |
| 311 | (!(res->flags & IORESOURCE_ROM_ENABLE)))) |
Yinghai Lu | 67cc7e2 | 2012-01-21 02:08:32 -0800 | [diff] [blame] | 312 | add_to_list(fail_head, |
| 313 | dev_res->dev, res, |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 314 | 0 /* don't care */, |
| 315 | 0 /* don't care */); |
Yinghai Lu | 9a92866 | 2010-02-28 15:49:39 -0800 | [diff] [blame] | 316 | } |
Ram Pai | fc075e1 | 2011-02-14 17:43:19 -0800 | [diff] [blame] | 317 | reset_resource(res); |
Rajesh Shah | 542df5d | 2005-04-28 00:25:50 -0700 | [diff] [blame] | 318 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | } |
| 320 | } |
| 321 | |
Yinghai Lu | aa914f5 | 2013-07-25 06:31:38 -0700 | [diff] [blame] | 322 | static unsigned long pci_fail_res_type_mask(struct list_head *fail_head) |
| 323 | { |
| 324 | struct pci_dev_resource *fail_res; |
| 325 | unsigned long mask = 0; |
| 326 | |
| 327 | /* check failed type */ |
| 328 | list_for_each_entry(fail_res, fail_head, list) |
| 329 | mask |= fail_res->flags; |
| 330 | |
| 331 | /* |
| 332 | * one pref failed resource will set IORESOURCE_MEM, |
| 333 | * as we can allocate pref in non-pref range. |
| 334 | * Will release all assigned non-pref sibling resources |
| 335 | * according to that bit. |
| 336 | */ |
| 337 | return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH); |
| 338 | } |
| 339 | |
| 340 | static bool pci_need_to_release(unsigned long mask, struct resource *res) |
| 341 | { |
| 342 | if (res->flags & IORESOURCE_IO) |
| 343 | return !!(mask & IORESOURCE_IO); |
| 344 | |
| 345 | /* check pref at first */ |
| 346 | if (res->flags & IORESOURCE_PREFETCH) { |
| 347 | if (mask & IORESOURCE_PREFETCH) |
| 348 | return true; |
| 349 | /* count pref if its parent is non-pref */ |
| 350 | else if ((mask & IORESOURCE_MEM) && |
| 351 | !(res->parent->flags & IORESOURCE_PREFETCH)) |
| 352 | return true; |
| 353 | else |
| 354 | return false; |
| 355 | } |
| 356 | |
| 357 | if (res->flags & IORESOURCE_MEM) |
| 358 | return !!(mask & IORESOURCE_MEM); |
| 359 | |
| 360 | return false; /* should not get here */ |
| 361 | } |
| 362 | |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 363 | static void __assign_resources_sorted(struct list_head *head, |
| 364 | struct list_head *realloc_head, |
| 365 | struct list_head *fail_head) |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 366 | { |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 367 | /* |
| 368 | * Should not assign requested resources at first. |
| 369 | * they could be adjacent, so later reassign can not reallocate |
| 370 | * them one by one in parent resource window. |
Masanari Iida | 367fa98 | 2012-07-23 22:39:51 +0900 | [diff] [blame] | 371 | * Try to assign requested + add_size at beginning |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 372 | * if could do that, could get out early. |
| 373 | * if could not do that, we still try to assign requested at first, |
| 374 | * then try to reassign add_size for some resources. |
Yinghai Lu | aa914f5 | 2013-07-25 06:31:38 -0700 | [diff] [blame] | 375 | * |
| 376 | * Separate three resource type checking if we need to release |
| 377 | * assigned resource after requested + add_size try. |
| 378 | * 1. if there is io port assign fail, will release assigned |
| 379 | * io port. |
| 380 | * 2. if there is pref mmio assign fail, release assigned |
| 381 | * pref mmio. |
| 382 | * if assigned pref mmio's parent is non-pref mmio and there |
| 383 | * is non-pref mmio assign fail, will release that assigned |
| 384 | * pref mmio. |
| 385 | * 3. if there is non-pref mmio assign fail or pref mmio |
| 386 | * assigned fail, will release assigned non-pref mmio. |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 387 | */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 388 | LIST_HEAD(save_head); |
| 389 | LIST_HEAD(local_fail_head); |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 390 | struct pci_dev_resource *save_res; |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 391 | struct pci_dev_resource *dev_res, *tmp_res, *dev_res2; |
Yinghai Lu | aa914f5 | 2013-07-25 06:31:38 -0700 | [diff] [blame] | 392 | unsigned long fail_type; |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 393 | resource_size_t add_align, align; |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 394 | |
| 395 | /* Check if optional add_size is there */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 396 | if (!realloc_head || list_empty(realloc_head)) |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 397 | goto requested_and_reassign; |
| 398 | |
| 399 | /* Save original start, end, flags etc at first */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 400 | list_for_each_entry(dev_res, head, list) { |
| 401 | if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) { |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 402 | free_list(&save_head); |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 403 | goto requested_and_reassign; |
| 404 | } |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 405 | } |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 406 | |
| 407 | /* Update res in head list with add_size in realloc_head list */ |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 408 | list_for_each_entry_safe(dev_res, tmp_res, head, list) { |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 409 | dev_res->res->end += get_res_add_size(realloc_head, |
| 410 | dev_res->res); |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 411 | |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 412 | /* |
| 413 | * There are two kinds of additional resources in the list: |
| 414 | * 1. bridge resource -- IORESOURCE_STARTALIGN |
| 415 | * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN |
| 416 | * Here just fix the additional alignment for bridge |
| 417 | */ |
| 418 | if (!(dev_res->res->flags & IORESOURCE_STARTALIGN)) |
| 419 | continue; |
| 420 | |
| 421 | add_align = get_res_add_align(realloc_head, dev_res->res); |
| 422 | |
| 423 | /* |
| 424 | * The "head" list is sorted by the alignment to make sure |
| 425 | * resources with bigger alignment will be assigned first. |
| 426 | * After we change the alignment of a dev_res in "head" list, |
| 427 | * we need to reorder the list by alignment to make it |
| 428 | * consistent. |
| 429 | */ |
| 430 | if (add_align > dev_res->res->start) { |
Yinghai Lu | 552bc94 | 2015-05-28 22:40:00 -0700 | [diff] [blame] | 431 | resource_size_t r_size = resource_size(dev_res->res); |
| 432 | |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 433 | dev_res->res->start = add_align; |
Yinghai Lu | 552bc94 | 2015-05-28 22:40:00 -0700 | [diff] [blame] | 434 | dev_res->res->end = add_align + r_size - 1; |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 435 | |
| 436 | list_for_each_entry(dev_res2, head, list) { |
| 437 | align = pci_resource_alignment(dev_res2->dev, |
| 438 | dev_res2->res); |
Wei Yang | a6b6598 | 2015-05-19 14:24:17 +0800 | [diff] [blame] | 439 | if (add_align > align) { |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 440 | list_move_tail(&dev_res->list, |
| 441 | &dev_res2->list); |
Wei Yang | a6b6598 | 2015-05-19 14:24:17 +0800 | [diff] [blame] | 442 | break; |
| 443 | } |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 444 | } |
Bogicevic Sasa | ff3ce48 | 2015-12-27 13:21:11 -0800 | [diff] [blame] | 445 | } |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 446 | |
| 447 | } |
| 448 | |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 449 | /* Try updated head list with add_size added */ |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 450 | assign_requested_resources_sorted(head, &local_fail_head); |
| 451 | |
| 452 | /* all assigned with add_size ? */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 453 | if (list_empty(&local_fail_head)) { |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 454 | /* Remove head list from realloc_head list */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 455 | list_for_each_entry(dev_res, head, list) |
| 456 | remove_from_list(realloc_head, dev_res->res); |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 457 | free_list(&save_head); |
| 458 | free_list(head); |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 459 | return; |
| 460 | } |
| 461 | |
Yinghai Lu | aa914f5 | 2013-07-25 06:31:38 -0700 | [diff] [blame] | 462 | /* check failed type */ |
| 463 | fail_type = pci_fail_res_type_mask(&local_fail_head); |
| 464 | /* remove not need to be released assigned res from head list etc */ |
| 465 | list_for_each_entry_safe(dev_res, tmp_res, head, list) |
| 466 | if (dev_res->res->parent && |
| 467 | !pci_need_to_release(fail_type, dev_res->res)) { |
| 468 | /* remove it from realloc_head list */ |
| 469 | remove_from_list(realloc_head, dev_res->res); |
| 470 | remove_from_list(&save_head, dev_res->res); |
| 471 | list_del(&dev_res->list); |
| 472 | kfree(dev_res); |
| 473 | } |
| 474 | |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 475 | free_list(&local_fail_head); |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 476 | /* Release assigned resource */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 477 | list_for_each_entry(dev_res, head, list) |
| 478 | if (dev_res->res->parent) |
| 479 | release_resource(dev_res->res); |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 480 | /* Restore start/end/flags from saved list */ |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 481 | list_for_each_entry(save_res, &save_head, list) { |
| 482 | struct resource *res = save_res->res; |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 483 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 484 | res->start = save_res->start; |
| 485 | res->end = save_res->end; |
| 486 | res->flags = save_res->flags; |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 487 | } |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 488 | free_list(&save_head); |
Yinghai Lu | 3e6e0d8 | 2012-01-21 02:08:20 -0800 | [diff] [blame] | 489 | |
| 490 | requested_and_reassign: |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 491 | /* Satisfy the must-have resource requests */ |
| 492 | assign_requested_resources_sorted(head, fail_head); |
| 493 | |
Ram Pai | 0a2daa1 | 2011-07-25 13:08:41 -0700 | [diff] [blame] | 494 | /* Try to satisfy any additional optional resource |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 495 | requests */ |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 496 | if (realloc_head) |
| 497 | reassign_resources_sorted(realloc_head, head); |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 498 | free_list(head); |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 499 | } |
| 500 | |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 501 | static void pdev_assign_resources_sorted(struct pci_dev *dev, |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 502 | struct list_head *add_head, |
| 503 | struct list_head *fail_head) |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 504 | { |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 505 | LIST_HEAD(head); |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 506 | |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 507 | __dev_sort_resources(dev, &head); |
Yinghai Lu | 8424d75 | 2012-01-21 02:08:21 -0800 | [diff] [blame] | 508 | __assign_resources_sorted(&head, add_head, fail_head); |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 509 | |
| 510 | } |
| 511 | |
| 512 | static void pbus_assign_resources_sorted(const struct pci_bus *bus, |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 513 | struct list_head *realloc_head, |
| 514 | struct list_head *fail_head) |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 515 | { |
| 516 | struct pci_dev *dev; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 517 | LIST_HEAD(head); |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 518 | |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 519 | list_for_each_entry(dev, &bus->devices, bus_list) |
| 520 | __dev_sort_resources(dev, &head); |
| 521 | |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 522 | __assign_resources_sorted(&head, realloc_head, fail_head); |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 523 | } |
| 524 | |
Dominik Brodowski | b3743fa | 2005-09-09 13:03:23 -0700 | [diff] [blame] | 525 | void pci_setup_cardbus(struct pci_bus *bus) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 526 | { |
| 527 | struct pci_dev *bridge = bus->self; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 528 | struct resource *res; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 529 | struct pci_bus_region region; |
| 530 | |
Yinghai Lu | b918c62 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 531 | dev_info(&bridge->dev, "CardBus bridge to %pR\n", |
| 532 | &bus->busn_res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 533 | |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 534 | res = bus->resource[0]; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 535 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 536 | if (res->flags & IORESOURCE_IO) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 537 | /* |
| 538 | * The IO resource is allocated a range twice as large as it |
| 539 | * would normally need. This allows us to set both IO regs. |
| 540 | */ |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 541 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, |
| 543 | region.start); |
| 544 | pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, |
| 545 | region.end); |
| 546 | } |
| 547 | |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 548 | res = bus->resource[1]; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 549 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 550 | if (res->flags & IORESOURCE_IO) { |
| 551 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 552 | pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, |
| 553 | region.start); |
| 554 | pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, |
| 555 | region.end); |
| 556 | } |
| 557 | |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 558 | res = bus->resource[2]; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 559 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 560 | if (res->flags & IORESOURCE_MEM) { |
| 561 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 562 | pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, |
| 563 | region.start); |
| 564 | pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, |
| 565 | region.end); |
| 566 | } |
| 567 | |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 568 | res = bus->resource[3]; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 569 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 570 | if (res->flags & IORESOURCE_MEM) { |
| 571 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 572 | pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, |
| 573 | region.start); |
| 574 | pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, |
| 575 | region.end); |
| 576 | } |
| 577 | } |
Dominik Brodowski | b3743fa | 2005-09-09 13:03:23 -0700 | [diff] [blame] | 578 | EXPORT_SYMBOL(pci_setup_cardbus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 579 | |
| 580 | /* Initialize bridges with base/limit values we have collected. |
| 581 | PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) |
| 582 | requires that if there is no I/O ports or memory behind the |
| 583 | bridge, corresponding range must be turned off by writing base |
| 584 | value greater than limit to the bridge's base/limit registers. |
| 585 | |
| 586 | Note: care must be taken when updating I/O base/limit registers |
| 587 | of bridges which support 32-bit I/O. This update requires two |
| 588 | config space writes, so it's quite possible that an I/O window of |
| 589 | the bridge will have some undesirable address (e.g. 0) after the |
| 590 | first write. Ditto 64-bit prefetchable MMIO. */ |
Yinghai Lu | 3f2f4dc | 2015-01-15 10:22:31 -0600 | [diff] [blame] | 591 | static void pci_setup_bridge_io(struct pci_dev *bridge) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | { |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 593 | struct resource *res; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 594 | struct pci_bus_region region; |
Bjorn Helgaas | 2b28ae1 | 2012-07-09 13:38:57 -0600 | [diff] [blame] | 595 | unsigned long io_mask; |
| 596 | u8 io_base_lo, io_limit_lo; |
Bjorn Helgaas | 5b764b8 | 2013-11-27 17:24:50 -0700 | [diff] [blame] | 597 | u16 l; |
| 598 | u32 io_upper16; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | |
Bjorn Helgaas | 2b28ae1 | 2012-07-09 13:38:57 -0600 | [diff] [blame] | 600 | io_mask = PCI_IO_RANGE_MASK; |
| 601 | if (bridge->io_window_1k) |
| 602 | io_mask = PCI_IO_1K_RANGE_MASK; |
| 603 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 604 | /* Set up the top and bottom of the PCI I/O segment for this bus. */ |
Yinghai Lu | 3f2f4dc | 2015-01-15 10:22:31 -0600 | [diff] [blame] | 605 | res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 606 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 607 | if (res->flags & IORESOURCE_IO) { |
Bjorn Helgaas | 5b764b8 | 2013-11-27 17:24:50 -0700 | [diff] [blame] | 608 | pci_read_config_word(bridge, PCI_IO_BASE, &l); |
Bjorn Helgaas | 2b28ae1 | 2012-07-09 13:38:57 -0600 | [diff] [blame] | 609 | io_base_lo = (region.start >> 8) & io_mask; |
| 610 | io_limit_lo = (region.end >> 8) & io_mask; |
Bjorn Helgaas | 5b764b8 | 2013-11-27 17:24:50 -0700 | [diff] [blame] | 611 | l = ((u16) io_limit_lo << 8) | io_base_lo; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | /* Set up upper 16 bits of I/O base/limit. */ |
| 613 | io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 614 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 615 | } else { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | /* Clear upper 16 bits of I/O base/limit. */ |
| 617 | io_upper16 = 0; |
| 618 | l = 0x00f0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 619 | } |
| 620 | /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ |
| 621 | pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); |
| 622 | /* Update lower 16 bits of I/O base/limit. */ |
Bjorn Helgaas | 5b764b8 | 2013-11-27 17:24:50 -0700 | [diff] [blame] | 623 | pci_write_config_word(bridge, PCI_IO_BASE, l); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 624 | /* Update upper 16 bits of I/O base/limit. */ |
| 625 | pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 626 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 627 | |
Yinghai Lu | 3f2f4dc | 2015-01-15 10:22:31 -0600 | [diff] [blame] | 628 | static void pci_setup_bridge_mmio(struct pci_dev *bridge) |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 629 | { |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 630 | struct resource *res; |
| 631 | struct pci_bus_region region; |
| 632 | u32 l; |
| 633 | |
| 634 | /* Set up the top and bottom of the PCI Memory segment for this bus. */ |
Yinghai Lu | 3f2f4dc | 2015-01-15 10:22:31 -0600 | [diff] [blame] | 635 | res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 636 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 637 | if (res->flags & IORESOURCE_MEM) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | l = (region.start >> 16) & 0xfff0; |
| 639 | l |= region.end & 0xfff00000; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 640 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 641 | } else { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | l = 0x0000fff0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 643 | } |
| 644 | pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 645 | } |
| 646 | |
Yinghai Lu | 3f2f4dc | 2015-01-15 10:22:31 -0600 | [diff] [blame] | 647 | static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge) |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 648 | { |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 649 | struct resource *res; |
| 650 | struct pci_bus_region region; |
| 651 | u32 l, bu, lu; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 652 | |
| 653 | /* Clear out the upper 32 bits of PREF limit. |
| 654 | If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily |
| 655 | disables PREF range, which is ok. */ |
| 656 | pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); |
| 657 | |
| 658 | /* Set up PREF base/limit. */ |
Benjamin Herrenschmidt | c40a22e | 2007-12-10 17:32:15 +1100 | [diff] [blame] | 659 | bu = lu = 0; |
Yinghai Lu | 3f2f4dc | 2015-01-15 10:22:31 -0600 | [diff] [blame] | 660 | res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 661 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 662 | if (res->flags & IORESOURCE_PREFETCH) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 663 | l = (region.start >> 16) & 0xfff0; |
| 664 | l |= region.end & 0xfff00000; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 665 | if (res->flags & IORESOURCE_MEM_64) { |
Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 666 | bu = upper_32_bits(region.start); |
| 667 | lu = upper_32_bits(region.end); |
Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 668 | } |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 669 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 670 | } else { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 671 | l = 0x0000fff0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 672 | } |
| 673 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); |
| 674 | |
Alex Williamson | 59353ea | 2009-11-30 14:51:44 -0700 | [diff] [blame] | 675 | /* Set the upper 32 bits of PREF base & limit. */ |
| 676 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); |
| 677 | pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 678 | } |
| 679 | |
| 680 | static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) |
| 681 | { |
| 682 | struct pci_dev *bridge = bus->self; |
| 683 | |
Yinghai Lu | b918c62 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 684 | dev_info(&bridge->dev, "PCI bridge to %pR\n", |
| 685 | &bus->busn_res); |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 686 | |
| 687 | if (type & IORESOURCE_IO) |
Yinghai Lu | 3f2f4dc | 2015-01-15 10:22:31 -0600 | [diff] [blame] | 688 | pci_setup_bridge_io(bridge); |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 689 | |
| 690 | if (type & IORESOURCE_MEM) |
Yinghai Lu | 3f2f4dc | 2015-01-15 10:22:31 -0600 | [diff] [blame] | 691 | pci_setup_bridge_mmio(bridge); |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 692 | |
| 693 | if (type & IORESOURCE_PREFETCH) |
Yinghai Lu | 3f2f4dc | 2015-01-15 10:22:31 -0600 | [diff] [blame] | 694 | pci_setup_bridge_mmio_pref(bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 695 | |
| 696 | pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); |
| 697 | } |
| 698 | |
Benjamin Herrenschmidt | e244427 | 2011-09-11 14:08:38 -0300 | [diff] [blame] | 699 | void pci_setup_bridge(struct pci_bus *bus) |
Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 700 | { |
| 701 | unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | |
| 702 | IORESOURCE_PREFETCH; |
| 703 | |
| 704 | __pci_setup_bridge(bus, type); |
| 705 | } |
| 706 | |
Yinghai Lu | 8505e72 | 2015-01-15 16:21:49 -0600 | [diff] [blame] | 707 | |
| 708 | int pci_claim_bridge_resource(struct pci_dev *bridge, int i) |
| 709 | { |
| 710 | if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END) |
| 711 | return 0; |
| 712 | |
| 713 | if (pci_claim_resource(bridge, i) == 0) |
| 714 | return 0; /* claimed the window */ |
| 715 | |
| 716 | if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI) |
| 717 | return 0; |
| 718 | |
| 719 | if (!pci_bus_clip_resource(bridge, i)) |
| 720 | return -EINVAL; /* clipping didn't change anything */ |
| 721 | |
| 722 | switch (i - PCI_BRIDGE_RESOURCES) { |
| 723 | case 0: |
| 724 | pci_setup_bridge_io(bridge); |
| 725 | break; |
| 726 | case 1: |
| 727 | pci_setup_bridge_mmio(bridge); |
| 728 | break; |
| 729 | case 2: |
| 730 | pci_setup_bridge_mmio_pref(bridge); |
| 731 | break; |
| 732 | default: |
| 733 | return -EINVAL; |
| 734 | } |
| 735 | |
| 736 | if (pci_claim_resource(bridge, i) == 0) |
| 737 | return 0; /* claimed a smaller window */ |
| 738 | |
| 739 | return -EINVAL; |
| 740 | } |
| 741 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 742 | /* Check whether the bridge supports optional I/O and |
| 743 | prefetchable memory ranges. If not, the respective |
| 744 | base/limit registers must be read-only and read as 0. */ |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 745 | static void pci_bridge_check_ranges(struct pci_bus *bus) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 746 | { |
| 747 | u16 io; |
| 748 | u32 pmem; |
| 749 | struct pci_dev *bridge = bus->self; |
| 750 | struct resource *b_res; |
| 751 | |
| 752 | b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; |
| 753 | b_res[1].flags |= IORESOURCE_MEM; |
| 754 | |
| 755 | pci_read_config_word(bridge, PCI_IO_BASE, &io); |
| 756 | if (!io) { |
Bjorn Helgaas | d2f54d9 | 2013-11-27 15:31:07 -0700 | [diff] [blame] | 757 | pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 758 | pci_read_config_word(bridge, PCI_IO_BASE, &io); |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 759 | pci_write_config_word(bridge, PCI_IO_BASE, 0x0); |
| 760 | } |
| 761 | if (io) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 762 | b_res[0].flags |= IORESOURCE_IO; |
Bjorn Helgaas | d2f54d9 | 2013-11-27 15:31:07 -0700 | [diff] [blame] | 763 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | /* DECchip 21050 pass 2 errata: the bridge may miss an address |
| 765 | disconnect boundary by one PCI data phase. |
| 766 | Workaround: do not use prefetching on this device. */ |
| 767 | if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) |
| 768 | return; |
Bjorn Helgaas | d2f54d9 | 2013-11-27 15:31:07 -0700 | [diff] [blame] | 769 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 770 | pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); |
| 771 | if (!pmem) { |
| 772 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, |
Bjorn Helgaas | d2f54d9 | 2013-11-27 15:31:07 -0700 | [diff] [blame] | 773 | 0xffe0fff0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 774 | pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); |
| 775 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); |
| 776 | } |
Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 777 | if (pmem) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 778 | b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; |
Yinghai Lu | 9958610 | 2010-01-22 01:02:28 -0800 | [diff] [blame] | 779 | if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == |
| 780 | PCI_PREF_RANGE_TYPE_64) { |
Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 781 | b_res[2].flags |= IORESOURCE_MEM_64; |
Yinghai Lu | 9958610 | 2010-01-22 01:02:28 -0800 | [diff] [blame] | 782 | b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; |
| 783 | } |
Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 784 | } |
| 785 | |
| 786 | /* double check if bridge does support 64 bit pref */ |
| 787 | if (b_res[2].flags & IORESOURCE_MEM_64) { |
| 788 | u32 mem_base_hi, tmp; |
| 789 | pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, |
| 790 | &mem_base_hi); |
| 791 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, |
| 792 | 0xffffffff); |
| 793 | pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); |
| 794 | if (!tmp) |
| 795 | b_res[2].flags &= ~IORESOURCE_MEM_64; |
| 796 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, |
| 797 | mem_base_hi); |
| 798 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 799 | } |
| 800 | |
| 801 | /* Helper function for sizing routines: find first available |
| 802 | bus resource of a given type. Note: we intentionally skip |
| 803 | the bus resources which have already been assigned (that is, |
| 804 | have non-NULL parent resource). */ |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 805 | static struct resource *find_free_bus_resource(struct pci_bus *bus, |
| 806 | unsigned long type_mask, unsigned long type) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 807 | { |
| 808 | int i; |
| 809 | struct resource *r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 810 | |
Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 811 | pci_bus_for_each_resource(bus, r, i) { |
Ivan Kokshaysky | 299de03 | 2005-06-15 18:59:27 +0400 | [diff] [blame] | 812 | if (r == &ioport_resource || r == &iomem_resource) |
| 813 | continue; |
Jesse Barnes | 55a1098 | 2009-10-27 09:39:18 -0700 | [diff] [blame] | 814 | if (r && (r->flags & type_mask) == type && !r->parent) |
| 815 | return r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 816 | } |
| 817 | return NULL; |
| 818 | } |
| 819 | |
Ram Pai | 13583b1 | 2011-02-14 17:43:17 -0800 | [diff] [blame] | 820 | static resource_size_t calculate_iosize(resource_size_t size, |
| 821 | resource_size_t min_size, |
| 822 | resource_size_t size1, |
| 823 | resource_size_t old_size, |
| 824 | resource_size_t align) |
| 825 | { |
| 826 | if (size < min_size) |
| 827 | size = min_size; |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 828 | if (old_size == 1) |
Ram Pai | 13583b1 | 2011-02-14 17:43:17 -0800 | [diff] [blame] | 829 | old_size = 0; |
| 830 | /* To be fixed in 2.5: we should have sort of HAVE_ISA |
| 831 | flag in the struct pci_bus. */ |
| 832 | #if defined(CONFIG_ISA) || defined(CONFIG_EISA) |
| 833 | size = (size & 0xff) + ((size & ~0xffUL) << 2); |
| 834 | #endif |
| 835 | size = ALIGN(size + size1, align); |
| 836 | if (size < old_size) |
| 837 | size = old_size; |
| 838 | return size; |
| 839 | } |
| 840 | |
| 841 | static resource_size_t calculate_memsize(resource_size_t size, |
| 842 | resource_size_t min_size, |
| 843 | resource_size_t size1, |
| 844 | resource_size_t old_size, |
| 845 | resource_size_t align) |
| 846 | { |
| 847 | if (size < min_size) |
| 848 | size = min_size; |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 849 | if (old_size == 1) |
Ram Pai | 13583b1 | 2011-02-14 17:43:17 -0800 | [diff] [blame] | 850 | old_size = 0; |
| 851 | if (size < old_size) |
| 852 | size = old_size; |
| 853 | size = ALIGN(size + size1, align); |
| 854 | return size; |
| 855 | } |
| 856 | |
Gavin Shan | ac5ad93 | 2012-09-11 16:59:45 -0600 | [diff] [blame] | 857 | resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus, |
| 858 | unsigned long type) |
| 859 | { |
| 860 | return 1; |
| 861 | } |
| 862 | |
| 863 | #define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */ |
| 864 | #define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */ |
| 865 | #define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */ |
| 866 | |
| 867 | static resource_size_t window_alignment(struct pci_bus *bus, |
| 868 | unsigned long type) |
| 869 | { |
| 870 | resource_size_t align = 1, arch_align; |
| 871 | |
| 872 | if (type & IORESOURCE_MEM) |
| 873 | align = PCI_P2P_DEFAULT_MEM_ALIGN; |
| 874 | else if (type & IORESOURCE_IO) { |
| 875 | /* |
| 876 | * Per spec, I/O windows are 4K-aligned, but some |
| 877 | * bridges have an extension to support 1K alignment. |
| 878 | */ |
| 879 | if (bus->self->io_window_1k) |
| 880 | align = PCI_P2P_DEFAULT_IO_ALIGN_1K; |
| 881 | else |
| 882 | align = PCI_P2P_DEFAULT_IO_ALIGN; |
| 883 | } |
| 884 | |
| 885 | arch_align = pcibios_window_alignment(bus, type); |
| 886 | return max(align, arch_align); |
| 887 | } |
| 888 | |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 889 | /** |
| 890 | * pbus_size_io() - size the io window of a given bus |
| 891 | * |
| 892 | * @bus : the bus |
| 893 | * @min_size : the minimum io window that must to be allocated |
| 894 | * @add_size : additional optional io window |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 895 | * @realloc_head : track the additional io window on this list |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 896 | * |
| 897 | * Sizing the IO windows of the PCI-PCI bridge is trivial, |
Yinghai Lu | fd59134 | 2012-07-09 19:55:29 -0600 | [diff] [blame] | 898 | * since these windows have 1K or 4K granularity and the IO ranges |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 899 | * of non-bridge PCI devices are limited to 256 bytes. |
| 900 | * We must be careful with the ISA aliasing though. |
| 901 | */ |
| 902 | static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 903 | resource_size_t add_size, struct list_head *realloc_head) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 904 | { |
| 905 | struct pci_dev *dev; |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 906 | struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO, |
| 907 | IORESOURCE_IO); |
Wei Yang | 11251a8 | 2013-08-02 17:31:05 +0800 | [diff] [blame] | 908 | resource_size_t size = 0, size0 = 0, size1 = 0; |
Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 909 | resource_size_t children_add_size = 0; |
Bjorn Helgaas | 2d1d667 | 2013-08-05 16:15:10 -0600 | [diff] [blame] | 910 | resource_size_t min_align, align; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 911 | |
| 912 | if (!b_res) |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 913 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 914 | |
Bjorn Helgaas | 2d1d667 | 2013-08-05 16:15:10 -0600 | [diff] [blame] | 915 | min_align = window_alignment(bus, IORESOURCE_IO); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 916 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 917 | int i; |
| 918 | |
| 919 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { |
| 920 | struct resource *r = &dev->resource[i]; |
| 921 | unsigned long r_size; |
| 922 | |
| 923 | if (r->parent || !(r->flags & IORESOURCE_IO)) |
| 924 | continue; |
Zhao, Yu | 022edd8 | 2008-10-13 19:24:28 +0800 | [diff] [blame] | 925 | r_size = resource_size(r); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 926 | |
| 927 | if (r_size < 0x400) |
| 928 | /* Might be re-aligned for ISA */ |
| 929 | size += r_size; |
| 930 | else |
| 931 | size1 += r_size; |
Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 932 | |
Yinghai Lu | fd59134 | 2012-07-09 19:55:29 -0600 | [diff] [blame] | 933 | align = pci_resource_alignment(dev, r); |
| 934 | if (align > min_align) |
| 935 | min_align = align; |
| 936 | |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 937 | if (realloc_head) |
| 938 | children_add_size += get_res_add_size(realloc_head, r); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 939 | } |
| 940 | } |
Yinghai Lu | fd59134 | 2012-07-09 19:55:29 -0600 | [diff] [blame] | 941 | |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 942 | size0 = calculate_iosize(size, min_size, size1, |
Yinghai Lu | fd59134 | 2012-07-09 19:55:29 -0600 | [diff] [blame] | 943 | resource_size(b_res), min_align); |
Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 944 | if (children_add_size > add_size) |
| 945 | add_size = children_add_size; |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 946 | size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : |
Yinghai Lu | a4ac9fe | 2012-01-21 02:08:17 -0800 | [diff] [blame] | 947 | calculate_iosize(size, min_size, add_size + size1, |
Yinghai Lu | fd59134 | 2012-07-09 19:55:29 -0600 | [diff] [blame] | 948 | resource_size(b_res), min_align); |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 949 | if (!size0 && !size1) { |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 950 | if (b_res->start || b_res->end) |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 951 | dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n", |
| 952 | b_res, &bus->busn_res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 953 | b_res->flags = 0; |
| 954 | return; |
| 955 | } |
Yinghai Lu | fd59134 | 2012-07-09 19:55:29 -0600 | [diff] [blame] | 956 | |
| 957 | b_res->start = min_align; |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 958 | b_res->end = b_res->start + size0 - 1; |
Ivan Kokshaysky | 8845256 | 2008-03-30 19:50:14 +0400 | [diff] [blame] | 959 | b_res->flags |= IORESOURCE_STARTALIGN; |
Yinghai Lu | b592443 | 2012-01-21 02:08:31 -0800 | [diff] [blame] | 960 | if (size1 > size0 && realloc_head) { |
Yinghai Lu | fd59134 | 2012-07-09 19:55:29 -0600 | [diff] [blame] | 961 | add_to_list(realloc_head, bus->self, b_res, size1-size0, |
| 962 | min_align); |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 963 | dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n", |
| 964 | b_res, &bus->busn_res, |
| 965 | (unsigned long long)size1-size0); |
Yinghai Lu | b592443 | 2012-01-21 02:08:31 -0800 | [diff] [blame] | 966 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 967 | } |
| 968 | |
Gavin Shan | c121504 | 2012-09-11 16:59:46 -0600 | [diff] [blame] | 969 | static inline resource_size_t calculate_mem_align(resource_size_t *aligns, |
| 970 | int max_order) |
| 971 | { |
| 972 | resource_size_t align = 0; |
| 973 | resource_size_t min_align = 0; |
| 974 | int order; |
| 975 | |
| 976 | for (order = 0; order <= max_order; order++) { |
| 977 | resource_size_t align1 = 1; |
| 978 | |
| 979 | align1 <<= (order + 20); |
| 980 | |
| 981 | if (!align) |
| 982 | min_align = align1; |
| 983 | else if (ALIGN(align + min_align, min_align) < align1) |
| 984 | min_align = align1 >> 1; |
| 985 | align += aligns[order]; |
| 986 | } |
| 987 | |
| 988 | return min_align; |
| 989 | } |
| 990 | |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 991 | /** |
| 992 | * pbus_size_mem() - size the memory window of a given bus |
| 993 | * |
| 994 | * @bus : the bus |
Wei Yang | 496f70c | 2013-08-02 17:31:04 +0800 | [diff] [blame] | 995 | * @mask: mask the resource flag, then compare it with type |
| 996 | * @type: the type of free resource from bridge |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 997 | * @type2: second match type |
| 998 | * @type3: third match type |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 999 | * @min_size : the minimum memory window that must to be allocated |
| 1000 | * @add_size : additional optional memory window |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1001 | * @realloc_head : track the additional memory window on this list |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1002 | * |
| 1003 | * Calculate the size of the bus and minimal alignment which |
| 1004 | * guarantees that all child resources fit in this size. |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1005 | * |
| 1006 | * Returns -ENOSPC if there's no available bus resource of the desired type. |
| 1007 | * Otherwise, sets the bus resource start/end to indicate the required |
| 1008 | * size, adds things to realloc_head (if supplied), and returns 0. |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1009 | */ |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 1010 | static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1011 | unsigned long type, unsigned long type2, |
| 1012 | unsigned long type3, |
| 1013 | resource_size_t min_size, resource_size_t add_size, |
| 1014 | struct list_head *realloc_head) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1015 | { |
| 1016 | struct pci_dev *dev; |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1017 | resource_size_t min_align, align, size, size0, size1; |
Yinghai Lu | 096d422 | 2014-07-03 13:46:17 -0700 | [diff] [blame] | 1018 | resource_size_t aligns[18]; /* Alignments from 1Mb to 128Gb */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1019 | int order, max_order; |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1020 | struct resource *b_res = find_free_bus_resource(bus, |
| 1021 | mask | IORESOURCE_PREFETCH, type); |
Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 1022 | resource_size_t children_add_size = 0; |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 1023 | resource_size_t children_add_align = 0; |
| 1024 | resource_size_t add_align = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1025 | |
| 1026 | if (!b_res) |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1027 | return -ENOSPC; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1028 | |
| 1029 | memset(aligns, 0, sizeof(aligns)); |
| 1030 | max_order = 0; |
| 1031 | size = 0; |
| 1032 | |
| 1033 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 1034 | int i; |
Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 1035 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1036 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { |
| 1037 | struct resource *r = &dev->resource[i]; |
Benjamin Herrenschmidt | c40a22e | 2007-12-10 17:32:15 +1100 | [diff] [blame] | 1038 | resource_size_t r_size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1039 | |
David Daney | a2220d8 | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 1040 | if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) || |
| 1041 | ((r->flags & mask) != type && |
| 1042 | (r->flags & mask) != type2 && |
| 1043 | (r->flags & mask) != type3)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1044 | continue; |
Zhao, Yu | 022edd8 | 2008-10-13 19:24:28 +0800 | [diff] [blame] | 1045 | r_size = resource_size(r); |
Yinghai Lu | 2aceefc | 2011-07-25 13:08:40 -0700 | [diff] [blame] | 1046 | #ifdef CONFIG_PCI_IOV |
| 1047 | /* put SRIOV requested res to the optional list */ |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1048 | if (realloc_head && i >= PCI_IOV_RESOURCES && |
Yinghai Lu | 2aceefc | 2011-07-25 13:08:40 -0700 | [diff] [blame] | 1049 | i <= PCI_IOV_RESOURCE_END) { |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 1050 | add_align = max(pci_resource_alignment(dev, r), add_align); |
Yinghai Lu | 2aceefc | 2011-07-25 13:08:40 -0700 | [diff] [blame] | 1051 | r->end = r->start - 1; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1052 | add_to_list(realloc_head, dev, r, r_size, 0/* don't care */); |
Yinghai Lu | 2aceefc | 2011-07-25 13:08:40 -0700 | [diff] [blame] | 1053 | children_add_size += r_size; |
| 1054 | continue; |
| 1055 | } |
| 1056 | #endif |
Alan | 14c8530 | 2014-05-19 14:03:14 +0100 | [diff] [blame] | 1057 | /* |
| 1058 | * aligns[0] is for 1MB (since bridge memory |
| 1059 | * windows are always at least 1MB aligned), so |
| 1060 | * keep "order" from being negative for smaller |
| 1061 | * resources. |
| 1062 | */ |
Chris Wright | 6faf17f | 2009-08-28 13:00:06 -0700 | [diff] [blame] | 1063 | align = pci_resource_alignment(dev, r); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1064 | order = __ffs(align) - 20; |
Alan | 14c8530 | 2014-05-19 14:03:14 +0100 | [diff] [blame] | 1065 | if (order < 0) |
| 1066 | order = 0; |
| 1067 | if (order >= ARRAY_SIZE(aligns)) { |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1068 | dev_warn(&dev->dev, "disabling BAR %d: %pR (bad alignment %#llx)\n", |
| 1069 | i, r, (unsigned long long) align); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1070 | r->flags = 0; |
| 1071 | continue; |
| 1072 | } |
| 1073 | size += r_size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1074 | /* Exclude ranges with size > align from |
| 1075 | calculation of the alignment. */ |
| 1076 | if (r_size == align) |
| 1077 | aligns[order] += align; |
| 1078 | if (order > max_order) |
| 1079 | max_order = order; |
Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 1080 | |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 1081 | if (realloc_head) { |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1082 | children_add_size += get_res_add_size(realloc_head, r); |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 1083 | children_add_align = get_res_add_align(realloc_head, r); |
| 1084 | add_align = max(add_align, children_add_align); |
| 1085 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1086 | } |
| 1087 | } |
Jeremy Fitzhardinge | 8308c54 | 2008-09-11 01:31:50 -0700 | [diff] [blame] | 1088 | |
Gavin Shan | c121504 | 2012-09-11 16:59:46 -0600 | [diff] [blame] | 1089 | min_align = calculate_mem_align(aligns, max_order); |
Wei Yang | 3ad94b0 | 2013-09-06 09:45:58 +0800 | [diff] [blame] | 1090 | min_align = max(min_align, window_alignment(bus, b_res->flags)); |
Linus Torvalds | b42282e | 2011-04-11 10:53:11 -0700 | [diff] [blame] | 1091 | size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 1092 | add_align = max(min_align, add_align); |
Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 1093 | if (children_add_size > add_size) |
| 1094 | add_size = children_add_size; |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1095 | size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : |
Yinghai Lu | a4ac9fe | 2012-01-21 02:08:17 -0800 | [diff] [blame] | 1096 | calculate_memsize(size, min_size, add_size, |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 1097 | resource_size(b_res), add_align); |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1098 | if (!size0 && !size1) { |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 1099 | if (b_res->start || b_res->end) |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1100 | dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n", |
| 1101 | b_res, &bus->busn_res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1102 | b_res->flags = 0; |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1103 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1104 | } |
| 1105 | b_res->start = min_align; |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1106 | b_res->end = size0 + min_align - 1; |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1107 | b_res->flags |= IORESOURCE_STARTALIGN; |
Yinghai Lu | b592443 | 2012-01-21 02:08:31 -0800 | [diff] [blame] | 1108 | if (size1 > size0 && realloc_head) { |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 1109 | add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align); |
| 1110 | dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx add_align %llx\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1111 | b_res, &bus->busn_res, |
Wei Yang | d74b902 | 2015-03-25 16:23:51 +0800 | [diff] [blame] | 1112 | (unsigned long long) (size1 - size0), |
| 1113 | (unsigned long long) add_align); |
Yinghai Lu | b592443 | 2012-01-21 02:08:31 -0800 | [diff] [blame] | 1114 | } |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1115 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1116 | } |
| 1117 | |
Ram Pai | 0a2daa1 | 2011-07-25 13:08:41 -0700 | [diff] [blame] | 1118 | unsigned long pci_cardbus_resource_alignment(struct resource *res) |
| 1119 | { |
| 1120 | if (res->flags & IORESOURCE_IO) |
| 1121 | return pci_cardbus_io_size; |
| 1122 | if (res->flags & IORESOURCE_MEM) |
| 1123 | return pci_cardbus_mem_size; |
| 1124 | return 0; |
| 1125 | } |
| 1126 | |
| 1127 | static void pci_bus_size_cardbus(struct pci_bus *bus, |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1128 | struct list_head *realloc_head) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1129 | { |
| 1130 | struct pci_dev *bridge = bus->self; |
| 1131 | struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; |
Yinghai Lu | 1184893 | 2012-02-10 15:33:47 -0800 | [diff] [blame] | 1132 | resource_size_t b_res_3_size = pci_cardbus_mem_size * 2; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1133 | u16 ctrl; |
| 1134 | |
Yinghai Lu | 3796f1e | 2012-02-10 15:33:48 -0800 | [diff] [blame] | 1135 | if (b_res[0].parent) |
| 1136 | goto handle_b_res_1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1137 | /* |
| 1138 | * Reserve some resources for CardBus. We reserve |
| 1139 | * a fixed amount of bus space for CardBus bridges. |
| 1140 | */ |
Yinghai Lu | 1184893 | 2012-02-10 15:33:47 -0800 | [diff] [blame] | 1141 | b_res[0].start = pci_cardbus_io_size; |
| 1142 | b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1; |
| 1143 | b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; |
| 1144 | if (realloc_head) { |
| 1145 | b_res[0].end -= pci_cardbus_io_size; |
| 1146 | add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, |
| 1147 | pci_cardbus_io_size); |
| 1148 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1149 | |
Yinghai Lu | 3796f1e | 2012-02-10 15:33:48 -0800 | [diff] [blame] | 1150 | handle_b_res_1: |
| 1151 | if (b_res[1].parent) |
| 1152 | goto handle_b_res_2; |
Yinghai Lu | 1184893 | 2012-02-10 15:33:47 -0800 | [diff] [blame] | 1153 | b_res[1].start = pci_cardbus_io_size; |
| 1154 | b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1; |
| 1155 | b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; |
| 1156 | if (realloc_head) { |
| 1157 | b_res[1].end -= pci_cardbus_io_size; |
| 1158 | add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, |
| 1159 | pci_cardbus_io_size); |
| 1160 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1161 | |
Yinghai Lu | 3796f1e | 2012-02-10 15:33:48 -0800 | [diff] [blame] | 1162 | handle_b_res_2: |
Yinghai Lu | dcef0d0 | 2012-02-10 15:33:46 -0800 | [diff] [blame] | 1163 | /* MEM1 must not be pref mmio */ |
| 1164 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); |
| 1165 | if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) { |
| 1166 | ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1; |
| 1167 | pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); |
| 1168 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); |
| 1169 | } |
| 1170 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1171 | /* |
| 1172 | * Check whether prefetchable memory is supported |
| 1173 | * by this bridge. |
| 1174 | */ |
| 1175 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); |
| 1176 | if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { |
| 1177 | ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; |
| 1178 | pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); |
| 1179 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); |
| 1180 | } |
| 1181 | |
Yinghai Lu | 3796f1e | 2012-02-10 15:33:48 -0800 | [diff] [blame] | 1182 | if (b_res[2].parent) |
| 1183 | goto handle_b_res_3; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1184 | /* |
| 1185 | * If we have prefetchable memory support, allocate |
| 1186 | * two regions. Otherwise, allocate one region of |
| 1187 | * twice the size. |
| 1188 | */ |
| 1189 | if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { |
Yinghai Lu | 1184893 | 2012-02-10 15:33:47 -0800 | [diff] [blame] | 1190 | b_res[2].start = pci_cardbus_mem_size; |
| 1191 | b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1; |
| 1192 | b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | |
| 1193 | IORESOURCE_STARTALIGN; |
| 1194 | if (realloc_head) { |
| 1195 | b_res[2].end -= pci_cardbus_mem_size; |
| 1196 | add_to_list(realloc_head, bridge, b_res+2, |
| 1197 | pci_cardbus_mem_size, pci_cardbus_mem_size); |
| 1198 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1199 | |
Yinghai Lu | 1184893 | 2012-02-10 15:33:47 -0800 | [diff] [blame] | 1200 | /* reduce that to half */ |
| 1201 | b_res_3_size = pci_cardbus_mem_size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1202 | } |
Ram Pai | 0a2daa1 | 2011-07-25 13:08:41 -0700 | [diff] [blame] | 1203 | |
Yinghai Lu | 3796f1e | 2012-02-10 15:33:48 -0800 | [diff] [blame] | 1204 | handle_b_res_3: |
| 1205 | if (b_res[3].parent) |
| 1206 | goto handle_done; |
Yinghai Lu | 1184893 | 2012-02-10 15:33:47 -0800 | [diff] [blame] | 1207 | b_res[3].start = pci_cardbus_mem_size; |
| 1208 | b_res[3].end = b_res[3].start + b_res_3_size - 1; |
| 1209 | b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN; |
| 1210 | if (realloc_head) { |
| 1211 | b_res[3].end -= b_res_3_size; |
| 1212 | add_to_list(realloc_head, bridge, b_res+3, b_res_3_size, |
| 1213 | pci_cardbus_mem_size); |
| 1214 | } |
Yinghai Lu | 3796f1e | 2012-02-10 15:33:48 -0800 | [diff] [blame] | 1215 | |
| 1216 | handle_done: |
| 1217 | ; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1218 | } |
| 1219 | |
Bjorn Helgaas | 10874f5 | 2014-04-14 16:11:40 -0600 | [diff] [blame] | 1220 | void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1221 | { |
| 1222 | struct pci_dev *dev; |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1223 | unsigned long mask, prefmask, type2 = 0, type3 = 0; |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1224 | resource_size_t additional_mem_size = 0, additional_io_size = 0; |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1225 | struct resource *b_res; |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1226 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1227 | |
| 1228 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 1229 | struct pci_bus *b = dev->subordinate; |
| 1230 | if (!b) |
| 1231 | continue; |
| 1232 | |
| 1233 | switch (dev->class >> 8) { |
| 1234 | case PCI_CLASS_BRIDGE_CARDBUS: |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1235 | pci_bus_size_cardbus(b, realloc_head); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1236 | break; |
| 1237 | |
| 1238 | case PCI_CLASS_BRIDGE_PCI: |
| 1239 | default: |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1240 | __pci_bus_size_bridges(b, realloc_head); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1241 | break; |
| 1242 | } |
| 1243 | } |
| 1244 | |
| 1245 | /* The root bus? */ |
Wei Yang | 2ba29e2 | 2013-09-06 09:45:56 +0800 | [diff] [blame] | 1246 | if (pci_is_root_bus(bus)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1247 | return; |
| 1248 | |
| 1249 | switch (bus->self->class >> 8) { |
| 1250 | case PCI_CLASS_BRIDGE_CARDBUS: |
| 1251 | /* don't size cardbuses yet. */ |
| 1252 | break; |
| 1253 | |
| 1254 | case PCI_CLASS_BRIDGE_PCI: |
| 1255 | pci_bridge_check_ranges(bus); |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 1256 | if (bus->self->is_hotplug_bridge) { |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1257 | additional_io_size = pci_hotplug_io_size; |
| 1258 | additional_mem_size = pci_hotplug_mem_size; |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 1259 | } |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 1260 | /* Fall through */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1261 | default: |
Yinghai Lu | 19aa7ee | 2012-01-21 02:08:24 -0800 | [diff] [blame] | 1262 | pbus_size_io(bus, realloc_head ? 0 : additional_io_size, |
| 1263 | additional_io_size, realloc_head); |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 1264 | |
| 1265 | /* |
| 1266 | * If there's a 64-bit prefetchable MMIO window, compute |
| 1267 | * the size required to put all 64-bit prefetchable |
| 1268 | * resources in it. |
| 1269 | */ |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1270 | b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1271 | mask = IORESOURCE_MEM; |
| 1272 | prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1273 | if (b_res[2].flags & IORESOURCE_MEM_64) { |
| 1274 | prefmask |= IORESOURCE_MEM_64; |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1275 | ret = pbus_size_mem(bus, prefmask, prefmask, |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1276 | prefmask, prefmask, |
Yinghai Lu | 19aa7ee | 2012-01-21 02:08:24 -0800 | [diff] [blame] | 1277 | realloc_head ? 0 : additional_mem_size, |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1278 | additional_mem_size, realloc_head); |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 1279 | |
| 1280 | /* |
| 1281 | * If successful, all non-prefetchable resources |
| 1282 | * and any 32-bit prefetchable resources will go in |
| 1283 | * the non-prefetchable window. |
| 1284 | */ |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1285 | if (ret == 0) { |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1286 | mask = prefmask; |
| 1287 | type2 = prefmask & ~IORESOURCE_MEM_64; |
| 1288 | type3 = prefmask & ~IORESOURCE_PREFETCH; |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1289 | } |
| 1290 | } |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 1291 | |
| 1292 | /* |
| 1293 | * If there is no 64-bit prefetchable window, compute the |
| 1294 | * size required to put all prefetchable resources in the |
| 1295 | * 32-bit prefetchable window (if there is one). |
| 1296 | */ |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1297 | if (!type2) { |
| 1298 | prefmask &= ~IORESOURCE_MEM_64; |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1299 | ret = pbus_size_mem(bus, prefmask, prefmask, |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1300 | prefmask, prefmask, |
| 1301 | realloc_head ? 0 : additional_mem_size, |
Bjorn Helgaas | 30afe8d | 2014-05-19 18:28:37 -0600 | [diff] [blame] | 1302 | additional_mem_size, realloc_head); |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 1303 | |
| 1304 | /* |
| 1305 | * If successful, only non-prefetchable resources |
| 1306 | * will go in the non-prefetchable window. |
| 1307 | */ |
| 1308 | if (ret == 0) |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1309 | mask = prefmask; |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 1310 | else |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1311 | additional_mem_size += additional_mem_size; |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 1312 | |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1313 | type2 = type3 = IORESOURCE_MEM; |
| 1314 | } |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 1315 | |
| 1316 | /* |
| 1317 | * Compute the size required to put everything else in the |
| 1318 | * non-prefetchable window. This includes: |
| 1319 | * |
| 1320 | * - all non-prefetchable resources |
| 1321 | * - 32-bit prefetchable resources if there's a 64-bit |
| 1322 | * prefetchable window or no prefetchable window at all |
| 1323 | * - 64-bit prefetchable resources if there's no |
| 1324 | * prefetchable window at all |
| 1325 | * |
| 1326 | * Note that the strategy in __pci_assign_resource() must |
| 1327 | * match that used here. Specifically, we cannot put a |
| 1328 | * 32-bit prefetchable resource in a 64-bit prefetchable |
| 1329 | * window. |
| 1330 | */ |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1331 | pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3, |
Yinghai Lu | 19aa7ee | 2012-01-21 02:08:24 -0800 | [diff] [blame] | 1332 | realloc_head ? 0 : additional_mem_size, |
| 1333 | additional_mem_size, realloc_head); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1334 | break; |
| 1335 | } |
| 1336 | } |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1337 | |
Bjorn Helgaas | 10874f5 | 2014-04-14 16:11:40 -0600 | [diff] [blame] | 1338 | void pci_bus_size_bridges(struct pci_bus *bus) |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1339 | { |
| 1340 | __pci_bus_size_bridges(bus, NULL); |
| 1341 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1342 | EXPORT_SYMBOL(pci_bus_size_bridges); |
| 1343 | |
David Daney | d04d011 | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 1344 | static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r) |
| 1345 | { |
| 1346 | int i; |
| 1347 | struct resource *parent_r; |
| 1348 | unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM | |
| 1349 | IORESOURCE_PREFETCH; |
| 1350 | |
| 1351 | pci_bus_for_each_resource(b, parent_r, i) { |
| 1352 | if (!parent_r) |
| 1353 | continue; |
| 1354 | |
| 1355 | if ((r->flags & mask) == (parent_r->flags & mask) && |
| 1356 | resource_contains(parent_r, r)) |
| 1357 | request_resource(parent_r, r); |
| 1358 | } |
| 1359 | } |
| 1360 | |
| 1361 | /* |
| 1362 | * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they |
| 1363 | * are skipped by pbus_assign_resources_sorted(). |
| 1364 | */ |
| 1365 | static void pdev_assign_fixed_resources(struct pci_dev *dev) |
| 1366 | { |
| 1367 | int i; |
| 1368 | |
| 1369 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { |
| 1370 | struct pci_bus *b; |
| 1371 | struct resource *r = &dev->resource[i]; |
| 1372 | |
| 1373 | if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) || |
| 1374 | !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM))) |
| 1375 | continue; |
| 1376 | |
| 1377 | b = dev->bus; |
| 1378 | while (b && !r->parent) { |
| 1379 | assign_fixed_resource_on_bus(b, r); |
| 1380 | b = b->parent; |
| 1381 | } |
| 1382 | } |
| 1383 | } |
| 1384 | |
Bjorn Helgaas | 10874f5 | 2014-04-14 16:11:40 -0600 | [diff] [blame] | 1385 | void __pci_bus_assign_resources(const struct pci_bus *bus, |
| 1386 | struct list_head *realloc_head, |
| 1387 | struct list_head *fail_head) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1388 | { |
| 1389 | struct pci_bus *b; |
| 1390 | struct pci_dev *dev; |
| 1391 | |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1392 | pbus_assign_resources_sorted(bus, realloc_head, fail_head); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1393 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1394 | list_for_each_entry(dev, &bus->devices, bus_list) { |
David Daney | d04d011 | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 1395 | pdev_assign_fixed_resources(dev); |
| 1396 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1397 | b = dev->subordinate; |
| 1398 | if (!b) |
| 1399 | continue; |
| 1400 | |
Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1401 | __pci_bus_assign_resources(b, realloc_head, fail_head); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1402 | |
| 1403 | switch (dev->class >> 8) { |
| 1404 | case PCI_CLASS_BRIDGE_PCI: |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1405 | if (!pci_is_enabled(dev)) |
| 1406 | pci_setup_bridge(b); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1407 | break; |
| 1408 | |
| 1409 | case PCI_CLASS_BRIDGE_CARDBUS: |
| 1410 | pci_setup_cardbus(b); |
| 1411 | break; |
| 1412 | |
| 1413 | default: |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1414 | dev_info(&dev->dev, "not setting up bridge for bus %04x:%02x\n", |
| 1415 | pci_domain_nr(b), b->number); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1416 | break; |
| 1417 | } |
| 1418 | } |
| 1419 | } |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 1420 | |
Bjorn Helgaas | 10874f5 | 2014-04-14 16:11:40 -0600 | [diff] [blame] | 1421 | void pci_bus_assign_resources(const struct pci_bus *bus) |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 1422 | { |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1423 | __pci_bus_assign_resources(bus, NULL, NULL); |
Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 1424 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1425 | EXPORT_SYMBOL(pci_bus_assign_resources); |
| 1426 | |
Bjorn Helgaas | 10874f5 | 2014-04-14 16:11:40 -0600 | [diff] [blame] | 1427 | static void __pci_bridge_assign_resources(const struct pci_dev *bridge, |
| 1428 | struct list_head *add_head, |
| 1429 | struct list_head *fail_head) |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1430 | { |
| 1431 | struct pci_bus *b; |
| 1432 | |
Yinghai Lu | 8424d75 | 2012-01-21 02:08:21 -0800 | [diff] [blame] | 1433 | pdev_assign_resources_sorted((struct pci_dev *)bridge, |
| 1434 | add_head, fail_head); |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1435 | |
| 1436 | b = bridge->subordinate; |
| 1437 | if (!b) |
| 1438 | return; |
| 1439 | |
Yinghai Lu | 8424d75 | 2012-01-21 02:08:21 -0800 | [diff] [blame] | 1440 | __pci_bus_assign_resources(b, add_head, fail_head); |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1441 | |
| 1442 | switch (bridge->class >> 8) { |
| 1443 | case PCI_CLASS_BRIDGE_PCI: |
| 1444 | pci_setup_bridge(b); |
| 1445 | break; |
| 1446 | |
| 1447 | case PCI_CLASS_BRIDGE_CARDBUS: |
| 1448 | pci_setup_cardbus(b); |
| 1449 | break; |
| 1450 | |
| 1451 | default: |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1452 | dev_info(&bridge->dev, "not setting up bridge for bus %04x:%02x\n", |
| 1453 | pci_domain_nr(b), b->number); |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1454 | break; |
| 1455 | } |
| 1456 | } |
Yinghai Lu | 5009b46 | 2010-01-22 01:02:20 -0800 | [diff] [blame] | 1457 | static void pci_bridge_release_resources(struct pci_bus *bus, |
| 1458 | unsigned long type) |
| 1459 | { |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1460 | struct pci_dev *dev = bus->self; |
Yinghai Lu | 5009b46 | 2010-01-22 01:02:20 -0800 | [diff] [blame] | 1461 | struct resource *r; |
| 1462 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1463 | IORESOURCE_PREFETCH | IORESOURCE_MEM_64; |
| 1464 | unsigned old_flags = 0; |
| 1465 | struct resource *b_res; |
| 1466 | int idx = 1; |
Yinghai Lu | 5009b46 | 2010-01-22 01:02:20 -0800 | [diff] [blame] | 1467 | |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1468 | b_res = &dev->resource[PCI_BRIDGE_RESOURCES]; |
Yinghai Lu | 5009b46 | 2010-01-22 01:02:20 -0800 | [diff] [blame] | 1469 | |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1470 | /* |
| 1471 | * 1. if there is io port assign fail, will release bridge |
| 1472 | * io port. |
| 1473 | * 2. if there is non pref mmio assign fail, release bridge |
| 1474 | * nonpref mmio. |
| 1475 | * 3. if there is 64bit pref mmio assign fail, and bridge pref |
| 1476 | * is 64bit, release bridge pref mmio. |
| 1477 | * 4. if there is pref mmio assign fail, and bridge pref is |
| 1478 | * 32bit mmio, release bridge pref mmio |
| 1479 | * 5. if there is pref mmio assign fail, and bridge pref is not |
| 1480 | * assigned, release bridge nonpref mmio. |
| 1481 | */ |
| 1482 | if (type & IORESOURCE_IO) |
| 1483 | idx = 0; |
| 1484 | else if (!(type & IORESOURCE_PREFETCH)) |
| 1485 | idx = 1; |
| 1486 | else if ((type & IORESOURCE_MEM_64) && |
| 1487 | (b_res[2].flags & IORESOURCE_MEM_64)) |
| 1488 | idx = 2; |
| 1489 | else if (!(b_res[2].flags & IORESOURCE_MEM_64) && |
| 1490 | (b_res[2].flags & IORESOURCE_PREFETCH)) |
| 1491 | idx = 2; |
| 1492 | else |
| 1493 | idx = 1; |
| 1494 | |
| 1495 | r = &b_res[idx]; |
| 1496 | |
| 1497 | if (!r->parent) |
| 1498 | return; |
| 1499 | |
| 1500 | /* |
| 1501 | * if there are children under that, we should release them |
| 1502 | * all |
| 1503 | */ |
| 1504 | release_child_resources(r); |
| 1505 | if (!release_resource(r)) { |
| 1506 | type = old_flags = r->flags & type_mask; |
| 1507 | dev_printk(KERN_DEBUG, &dev->dev, "resource %d %pR released\n", |
| 1508 | PCI_BRIDGE_RESOURCES + idx, r); |
| 1509 | /* keep the old size */ |
| 1510 | r->end = resource_size(r) - 1; |
| 1511 | r->start = 0; |
| 1512 | r->flags = 0; |
| 1513 | |
Yinghai Lu | 5009b46 | 2010-01-22 01:02:20 -0800 | [diff] [blame] | 1514 | /* avoiding touch the one without PREF */ |
| 1515 | if (type & IORESOURCE_PREFETCH) |
| 1516 | type = IORESOURCE_PREFETCH; |
| 1517 | __pci_setup_bridge(bus, type); |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1518 | /* for next child res under same bridge */ |
| 1519 | r->flags = old_flags; |
Yinghai Lu | 5009b46 | 2010-01-22 01:02:20 -0800 | [diff] [blame] | 1520 | } |
| 1521 | } |
| 1522 | |
| 1523 | enum release_type { |
| 1524 | leaf_only, |
| 1525 | whole_subtree, |
| 1526 | }; |
| 1527 | /* |
| 1528 | * try to release pci bridge resources that is from leaf bridge, |
| 1529 | * so we can allocate big new one later |
| 1530 | */ |
Bjorn Helgaas | 10874f5 | 2014-04-14 16:11:40 -0600 | [diff] [blame] | 1531 | static void pci_bus_release_bridge_resources(struct pci_bus *bus, |
| 1532 | unsigned long type, |
| 1533 | enum release_type rel_type) |
Yinghai Lu | 5009b46 | 2010-01-22 01:02:20 -0800 | [diff] [blame] | 1534 | { |
| 1535 | struct pci_dev *dev; |
| 1536 | bool is_leaf_bridge = true; |
| 1537 | |
| 1538 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 1539 | struct pci_bus *b = dev->subordinate; |
| 1540 | if (!b) |
| 1541 | continue; |
| 1542 | |
| 1543 | is_leaf_bridge = false; |
| 1544 | |
| 1545 | if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) |
| 1546 | continue; |
| 1547 | |
| 1548 | if (rel_type == whole_subtree) |
| 1549 | pci_bus_release_bridge_resources(b, type, |
| 1550 | whole_subtree); |
| 1551 | } |
| 1552 | |
| 1553 | if (pci_is_root_bus(bus)) |
| 1554 | return; |
| 1555 | |
| 1556 | if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) |
| 1557 | return; |
| 1558 | |
| 1559 | if ((rel_type == whole_subtree) || is_leaf_bridge) |
| 1560 | pci_bridge_release_resources(bus, type); |
| 1561 | } |
| 1562 | |
Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1563 | static void pci_bus_dump_res(struct pci_bus *bus) |
| 1564 | { |
Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 1565 | struct resource *res; |
| 1566 | int i; |
Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1567 | |
Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 1568 | pci_bus_for_each_resource(bus, res, i) { |
Yinghai Lu | 7c9342b | 2009-12-22 15:02:24 -0800 | [diff] [blame] | 1569 | if (!res || !res->end || !res->flags) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1570 | continue; |
Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1571 | |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 1572 | dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1573 | } |
Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1574 | } |
| 1575 | |
| 1576 | static void pci_bus_dump_resources(struct pci_bus *bus) |
| 1577 | { |
| 1578 | struct pci_bus *b; |
| 1579 | struct pci_dev *dev; |
| 1580 | |
| 1581 | |
| 1582 | pci_bus_dump_res(bus); |
| 1583 | |
| 1584 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 1585 | b = dev->subordinate; |
| 1586 | if (!b) |
| 1587 | continue; |
| 1588 | |
| 1589 | pci_bus_dump_resources(b); |
| 1590 | } |
| 1591 | } |
| 1592 | |
Yinghai Lu | ff35147 | 2013-07-24 15:37:13 -0600 | [diff] [blame] | 1593 | static int pci_bus_get_depth(struct pci_bus *bus) |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1594 | { |
| 1595 | int depth = 0; |
Wei Yang | f2a230b | 2013-08-02 17:31:03 +0800 | [diff] [blame] | 1596 | struct pci_bus *child_bus; |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1597 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1598 | list_for_each_entry(child_bus, &bus->children, node) { |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1599 | int ret; |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1600 | |
Wei Yang | f2a230b | 2013-08-02 17:31:03 +0800 | [diff] [blame] | 1601 | ret = pci_bus_get_depth(child_bus); |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1602 | if (ret + 1 > depth) |
| 1603 | depth = ret + 1; |
| 1604 | } |
| 1605 | |
| 1606 | return depth; |
| 1607 | } |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1608 | |
Yinghai Lu | b55438f | 2012-02-23 19:23:30 -0800 | [diff] [blame] | 1609 | /* |
| 1610 | * -1: undefined, will auto detect later |
| 1611 | * 0: disabled by user |
| 1612 | * 1: disabled by auto detect |
| 1613 | * 2: enabled by user |
| 1614 | * 3: enabled by auto detect |
| 1615 | */ |
| 1616 | enum enable_type { |
| 1617 | undefined = -1, |
| 1618 | user_disabled, |
| 1619 | auto_disabled, |
| 1620 | user_enabled, |
| 1621 | auto_enabled, |
| 1622 | }; |
| 1623 | |
Yinghai Lu | ff35147 | 2013-07-24 15:37:13 -0600 | [diff] [blame] | 1624 | static enum enable_type pci_realloc_enable = undefined; |
Yinghai Lu | b55438f | 2012-02-23 19:23:30 -0800 | [diff] [blame] | 1625 | void __init pci_realloc_get_opt(char *str) |
| 1626 | { |
| 1627 | if (!strncmp(str, "off", 3)) |
| 1628 | pci_realloc_enable = user_disabled; |
| 1629 | else if (!strncmp(str, "on", 2)) |
| 1630 | pci_realloc_enable = user_enabled; |
| 1631 | } |
Yinghai Lu | ff35147 | 2013-07-24 15:37:13 -0600 | [diff] [blame] | 1632 | static bool pci_realloc_enabled(enum enable_type enable) |
Yinghai Lu | b55438f | 2012-02-23 19:23:30 -0800 | [diff] [blame] | 1633 | { |
Yinghai Lu | 967260c | 2013-07-22 14:37:15 -0700 | [diff] [blame] | 1634 | return enable >= user_enabled; |
Yinghai Lu | b55438f | 2012-02-23 19:23:30 -0800 | [diff] [blame] | 1635 | } |
Ram Pai | f483d39 | 2011-07-07 11:19:10 -0700 | [diff] [blame] | 1636 | |
Yinghai Lu | b07f2eb | 2012-02-23 19:23:32 -0800 | [diff] [blame] | 1637 | #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO) |
Yinghai Lu | ff35147 | 2013-07-24 15:37:13 -0600 | [diff] [blame] | 1638 | static int iov_resources_unassigned(struct pci_dev *dev, void *data) |
Yinghai Lu | 223d96f | 2013-07-22 14:37:13 -0700 | [diff] [blame] | 1639 | { |
| 1640 | int i; |
| 1641 | bool *unassigned = data; |
Yinghai Lu | b07f2eb | 2012-02-23 19:23:32 -0800 | [diff] [blame] | 1642 | |
Yinghai Lu | 223d96f | 2013-07-22 14:37:13 -0700 | [diff] [blame] | 1643 | for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) { |
| 1644 | struct resource *r = &dev->resource[i]; |
Yinghai Lu | fa216bf | 2013-07-22 14:37:14 -0700 | [diff] [blame] | 1645 | struct pci_bus_region region; |
Yinghai Lu | b07f2eb | 2012-02-23 19:23:32 -0800 | [diff] [blame] | 1646 | |
Yinghai Lu | 223d96f | 2013-07-22 14:37:13 -0700 | [diff] [blame] | 1647 | /* Not assigned or rejected by kernel? */ |
Yinghai Lu | fa216bf | 2013-07-22 14:37:14 -0700 | [diff] [blame] | 1648 | if (!r->flags) |
| 1649 | continue; |
Yinghai Lu | b07f2eb | 2012-02-23 19:23:32 -0800 | [diff] [blame] | 1650 | |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 1651 | pcibios_resource_to_bus(dev->bus, ®ion, r); |
Yinghai Lu | fa216bf | 2013-07-22 14:37:14 -0700 | [diff] [blame] | 1652 | if (!region.start) { |
Yinghai Lu | 223d96f | 2013-07-22 14:37:13 -0700 | [diff] [blame] | 1653 | *unassigned = true; |
| 1654 | return 1; /* return early from pci_walk_bus() */ |
Yinghai Lu | b07f2eb | 2012-02-23 19:23:32 -0800 | [diff] [blame] | 1655 | } |
| 1656 | } |
Yinghai Lu | 223d96f | 2013-07-22 14:37:13 -0700 | [diff] [blame] | 1657 | |
| 1658 | return 0; |
Yinghai Lu | b07f2eb | 2012-02-23 19:23:32 -0800 | [diff] [blame] | 1659 | } |
| 1660 | |
Yinghai Lu | ff35147 | 2013-07-24 15:37:13 -0600 | [diff] [blame] | 1661 | static enum enable_type pci_realloc_detect(struct pci_bus *bus, |
Yinghai Lu | 967260c | 2013-07-22 14:37:15 -0700 | [diff] [blame] | 1662 | enum enable_type enable_local) |
Yinghai Lu | 223d96f | 2013-07-22 14:37:13 -0700 | [diff] [blame] | 1663 | { |
| 1664 | bool unassigned = false; |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1665 | |
Yinghai Lu | 967260c | 2013-07-22 14:37:15 -0700 | [diff] [blame] | 1666 | if (enable_local != undefined) |
| 1667 | return enable_local; |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1668 | |
Yinghai Lu | 967260c | 2013-07-22 14:37:15 -0700 | [diff] [blame] | 1669 | pci_walk_bus(bus, iov_resources_unassigned, &unassigned); |
| 1670 | if (unassigned) |
| 1671 | return auto_enabled; |
| 1672 | |
| 1673 | return enable_local; |
Yinghai Lu | 19aa7ee | 2012-01-21 02:08:24 -0800 | [diff] [blame] | 1674 | } |
Yinghai Lu | 223d96f | 2013-07-22 14:37:13 -0700 | [diff] [blame] | 1675 | #else |
Yinghai Lu | ff35147 | 2013-07-24 15:37:13 -0600 | [diff] [blame] | 1676 | static enum enable_type pci_realloc_detect(struct pci_bus *bus, |
Yinghai Lu | 967260c | 2013-07-22 14:37:15 -0700 | [diff] [blame] | 1677 | enum enable_type enable_local) |
| 1678 | { |
| 1679 | return enable_local; |
| 1680 | } |
Yinghai Lu | 223d96f | 2013-07-22 14:37:13 -0700 | [diff] [blame] | 1681 | #endif |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1682 | |
| 1683 | /* |
| 1684 | * first try will not touch pci bridge res |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1685 | * second and later try will clear small leaf bridge res |
| 1686 | * will stop till to the max depth if can not find good one |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1687 | */ |
Yinghai Lu | 3977203 | 2013-07-22 14:37:18 -0700 | [diff] [blame] | 1688 | void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1689 | { |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1690 | LIST_HEAD(realloc_head); /* list of resources that |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1691 | want additional resources */ |
| 1692 | struct list_head *add_list = NULL; |
| 1693 | int tried_times = 0; |
| 1694 | enum release_type rel_type = leaf_only; |
| 1695 | LIST_HEAD(fail_head); |
| 1696 | struct pci_dev_resource *fail_res; |
| 1697 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 1698 | IORESOURCE_PREFETCH | IORESOURCE_MEM_64; |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1699 | int pci_try_num = 1; |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1700 | enum enable_type enable_local; |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1701 | |
Yinghai Lu | 19aa7ee | 2012-01-21 02:08:24 -0800 | [diff] [blame] | 1702 | /* don't realloc if asked to do so */ |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1703 | enable_local = pci_realloc_detect(bus, pci_realloc_enable); |
Yinghai Lu | 967260c | 2013-07-22 14:37:15 -0700 | [diff] [blame] | 1704 | if (pci_realloc_enabled(enable_local)) { |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1705 | int max_depth = pci_bus_get_depth(bus); |
Yinghai Lu | 19aa7ee | 2012-01-21 02:08:24 -0800 | [diff] [blame] | 1706 | |
| 1707 | pci_try_num = max_depth + 1; |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1708 | dev_printk(KERN_DEBUG, &bus->dev, |
| 1709 | "max bus depth: %d pci_try_num: %d\n", |
| 1710 | max_depth, pci_try_num); |
Yinghai Lu | 19aa7ee | 2012-01-21 02:08:24 -0800 | [diff] [blame] | 1711 | } |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1712 | |
| 1713 | again: |
Yinghai Lu | 19aa7ee | 2012-01-21 02:08:24 -0800 | [diff] [blame] | 1714 | /* |
| 1715 | * last try will use add_list, otherwise will try good to have as |
| 1716 | * must have, so can realloc parent bridge resource |
| 1717 | */ |
| 1718 | if (tried_times + 1 == pci_try_num) |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1719 | add_list = &realloc_head; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1720 | /* Depth first, calculate sizes and alignments of all |
| 1721 | subordinate buses. */ |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1722 | __pci_bus_size_bridges(bus, add_list); |
Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1723 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1724 | /* Depth last, allocate resources and update the hardware. */ |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1725 | __pci_bus_assign_resources(bus, add_list, &fail_head); |
Yinghai Lu | 19aa7ee | 2012-01-21 02:08:24 -0800 | [diff] [blame] | 1726 | if (add_list) |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1727 | BUG_ON(!list_empty(add_list)); |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1728 | tried_times++; |
| 1729 | |
| 1730 | /* any device complain? */ |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1731 | if (list_empty(&fail_head)) |
Yinghai Lu | 928bea9 | 2013-07-22 14:37:17 -0700 | [diff] [blame] | 1732 | goto dump; |
Ram Pai | f483d39 | 2011-07-07 11:19:10 -0700 | [diff] [blame] | 1733 | |
Yinghai Lu | 0c5be0c | 2012-02-23 19:23:29 -0800 | [diff] [blame] | 1734 | if (tried_times >= pci_try_num) { |
Yinghai Lu | 967260c | 2013-07-22 14:37:15 -0700 | [diff] [blame] | 1735 | if (enable_local == undefined) |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1736 | dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n"); |
Yinghai Lu | 967260c | 2013-07-22 14:37:15 -0700 | [diff] [blame] | 1737 | else if (enable_local == auto_enabled) |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1738 | dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n"); |
Yinghai Lu | eb572e7 | 2012-02-23 19:23:31 -0800 | [diff] [blame] | 1739 | |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 1740 | free_list(&fail_head); |
Yinghai Lu | 928bea9 | 2013-07-22 14:37:17 -0700 | [diff] [blame] | 1741 | goto dump; |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1742 | } |
| 1743 | |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1744 | dev_printk(KERN_DEBUG, &bus->dev, |
| 1745 | "No. %d try to assign unassigned res\n", tried_times + 1); |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1746 | |
| 1747 | /* third times and later will not check if it is leaf */ |
| 1748 | if ((tried_times + 1) > 2) |
| 1749 | rel_type = whole_subtree; |
| 1750 | |
| 1751 | /* |
| 1752 | * Try to release leaf bridge's resources that doesn't fit resource of |
| 1753 | * child device under that bridge |
| 1754 | */ |
Yinghai Lu | 61e83cd | 2013-07-22 14:37:12 -0700 | [diff] [blame] | 1755 | list_for_each_entry(fail_res, &fail_head, list) |
| 1756 | pci_bus_release_bridge_resources(fail_res->dev->bus, |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 1757 | fail_res->flags & type_mask, |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1758 | rel_type); |
Yinghai Lu | 61e83cd | 2013-07-22 14:37:12 -0700 | [diff] [blame] | 1759 | |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1760 | /* restore size and flags */ |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 1761 | list_for_each_entry(fail_res, &fail_head, list) { |
| 1762 | struct resource *res = fail_res->res; |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1763 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 1764 | res->start = fail_res->start; |
| 1765 | res->end = fail_res->end; |
| 1766 | res->flags = fail_res->flags; |
| 1767 | if (fail_res->dev->subordinate) |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1768 | res->flags = 0; |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1769 | } |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 1770 | free_list(&fail_head); |
Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1771 | |
| 1772 | goto again; |
| 1773 | |
Yinghai Lu | 928bea9 | 2013-07-22 14:37:17 -0700 | [diff] [blame] | 1774 | dump: |
Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1775 | /* dump the resource on buses */ |
Yinghai Lu | 55ed83a | 2013-07-22 14:37:16 -0700 | [diff] [blame] | 1776 | pci_bus_dump_resources(bus); |
| 1777 | } |
| 1778 | |
| 1779 | void __init pci_assign_unassigned_resources(void) |
| 1780 | { |
| 1781 | struct pci_bus *root_bus; |
| 1782 | |
| 1783 | list_for_each_entry(root_bus, &pci_root_buses, node) |
| 1784 | pci_assign_unassigned_root_bus_resources(root_bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1785 | } |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1786 | |
| 1787 | void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) |
| 1788 | { |
| 1789 | struct pci_bus *parent = bridge->subordinate; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1790 | LIST_HEAD(add_list); /* list of resources that |
Yinghai Lu | 8424d75 | 2012-01-21 02:08:21 -0800 | [diff] [blame] | 1791 | want additional resources */ |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1792 | int tried_times = 0; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1793 | LIST_HEAD(fail_head); |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 1794 | struct pci_dev_resource *fail_res; |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1795 | int retval; |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1796 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | |
Yinghai Lu | d61b0e8 | 2014-08-22 18:15:07 -0700 | [diff] [blame] | 1797 | IORESOURCE_PREFETCH | IORESOURCE_MEM_64; |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1798 | |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1799 | again: |
Yinghai Lu | 8424d75 | 2012-01-21 02:08:21 -0800 | [diff] [blame] | 1800 | __pci_bus_size_bridges(parent, &add_list); |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1801 | __pci_bridge_assign_resources(bridge, &add_list, &fail_head); |
| 1802 | BUG_ON(!list_empty(&add_list)); |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1803 | tried_times++; |
| 1804 | |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1805 | if (list_empty(&fail_head)) |
Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1806 | goto enable_all; |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1807 | |
| 1808 | if (tried_times >= 2) { |
| 1809 | /* still fail, don't need to try more */ |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 1810 | free_list(&fail_head); |
Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1811 | goto enable_all; |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1812 | } |
| 1813 | |
| 1814 | printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", |
| 1815 | tried_times + 1); |
| 1816 | |
| 1817 | /* |
| 1818 | * Try to release leaf bridge's resources that doesn't fit resource of |
| 1819 | * child device under that bridge |
| 1820 | */ |
Yinghai Lu | 61e83cd | 2013-07-22 14:37:12 -0700 | [diff] [blame] | 1821 | list_for_each_entry(fail_res, &fail_head, list) |
| 1822 | pci_bus_release_bridge_resources(fail_res->dev->bus, |
| 1823 | fail_res->flags & type_mask, |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1824 | whole_subtree); |
Yinghai Lu | 61e83cd | 2013-07-22 14:37:12 -0700 | [diff] [blame] | 1825 | |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1826 | /* restore size and flags */ |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 1827 | list_for_each_entry(fail_res, &fail_head, list) { |
| 1828 | struct resource *res = fail_res->res; |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1829 | |
Yinghai Lu | b9b0bba | 2012-01-21 02:08:29 -0800 | [diff] [blame] | 1830 | res->start = fail_res->start; |
| 1831 | res->end = fail_res->end; |
| 1832 | res->flags = fail_res->flags; |
| 1833 | if (fail_res->dev->subordinate) |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1834 | res->flags = 0; |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1835 | } |
Yinghai Lu | bffc56d | 2012-01-21 02:08:30 -0800 | [diff] [blame] | 1836 | free_list(&fail_head); |
Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1837 | |
| 1838 | goto again; |
Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1839 | |
| 1840 | enable_all: |
| 1841 | retval = pci_reenable_device(bridge); |
Bjorn Helgaas | 9fc9eea | 2013-04-12 11:35:40 -0600 | [diff] [blame] | 1842 | if (retval) |
| 1843 | dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval); |
Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1844 | pci_set_master(bridge); |
Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1845 | } |
| 1846 | EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); |
Yinghai Lu | 9b03088 | 2012-01-21 02:08:23 -0800 | [diff] [blame] | 1847 | |
Yinghai Lu | 1778794 | 2012-10-30 14:31:10 -0600 | [diff] [blame] | 1848 | void pci_assign_unassigned_bus_resources(struct pci_bus *bus) |
Yinghai Lu | 9b03088 | 2012-01-21 02:08:23 -0800 | [diff] [blame] | 1849 | { |
Yinghai Lu | 9b03088 | 2012-01-21 02:08:23 -0800 | [diff] [blame] | 1850 | struct pci_dev *dev; |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1851 | LIST_HEAD(add_list); /* list of resources that |
Yinghai Lu | 9b03088 | 2012-01-21 02:08:23 -0800 | [diff] [blame] | 1852 | want additional resources */ |
| 1853 | |
Yinghai Lu | 9b03088 | 2012-01-21 02:08:23 -0800 | [diff] [blame] | 1854 | down_read(&pci_bus_sem); |
| 1855 | list_for_each_entry(dev, &bus->devices, bus_list) |
Yijing Wang | 6788a51 | 2014-05-04 12:23:38 +0800 | [diff] [blame] | 1856 | if (pci_is_bridge(dev) && pci_has_subordinate(dev)) |
Yinghai Lu | 9b03088 | 2012-01-21 02:08:23 -0800 | [diff] [blame] | 1857 | __pci_bus_size_bridges(dev->subordinate, |
| 1858 | &add_list); |
| 1859 | up_read(&pci_bus_sem); |
| 1860 | __pci_bus_assign_resources(bus, &add_list, NULL); |
Yinghai Lu | bdc4abe | 2012-01-21 02:08:27 -0800 | [diff] [blame] | 1861 | BUG_ON(!list_empty(&add_list)); |
Yinghai Lu | 1778794 | 2012-10-30 14:31:10 -0600 | [diff] [blame] | 1862 | } |
Ray Jui | e6b29de | 2015-04-08 11:21:33 -0700 | [diff] [blame] | 1863 | EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources); |